1 /* tc-i386.c -- Assemble code for the Intel 80386
2 Copyright (C) 1989-2018 Free Software Foundation, Inc.
4 This file is part of GAS, the GNU Assembler.
6 GAS is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 3, or (at your option)
11 GAS is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
21 /* Intel 80386 machine specific gas.
22 Written by Eliot Dresselhaus (eliot@mgm.mit.edu).
23 x86_64 support by Jan Hubicka (jh@suse.cz)
24 VIA PadLock support by Michal Ludvig (mludvig@suse.cz)
25 Bugs & suggestions are completely welcome. This is free software.
26 Please help us make it better. */
29 #include "safe-ctype.h"
31 #include "dwarf2dbg.h"
32 #include "dw2gencfi.h"
33 #include "elf/x86-64.h"
34 #include "opcodes/i386-init.h"
36 #ifndef REGISTER_WARNINGS
37 #define REGISTER_WARNINGS 1
40 #ifndef INFER_ADDR_PREFIX
41 #define INFER_ADDR_PREFIX 1
45 #define DEFAULT_ARCH "i386"
50 #define INLINE __inline__
56 /* Prefixes will be emitted in the order defined below.
57 WAIT_PREFIX must be the first prefix since FWAIT is really is an
58 instruction, and so must come before any prefixes.
59 The preferred prefix order is SEG_PREFIX, ADDR_PREFIX, DATA_PREFIX,
60 REP_PREFIX/HLE_PREFIX, LOCK_PREFIX. */
66 #define HLE_PREFIX REP_PREFIX
67 #define BND_PREFIX REP_PREFIX
69 #define REX_PREFIX 6 /* must come last. */
70 #define MAX_PREFIXES 7 /* max prefixes per opcode */
72 /* we define the syntax here (modulo base,index,scale syntax) */
73 #define REGISTER_PREFIX '%'
74 #define IMMEDIATE_PREFIX '$'
75 #define ABSOLUTE_PREFIX '*'
77 /* these are the instruction mnemonic suffixes in AT&T syntax or
78 memory operand size in Intel syntax. */
79 #define WORD_MNEM_SUFFIX 'w'
80 #define BYTE_MNEM_SUFFIX 'b'
81 #define SHORT_MNEM_SUFFIX 's'
82 #define LONG_MNEM_SUFFIX 'l'
83 #define QWORD_MNEM_SUFFIX 'q'
84 /* Intel Syntax. Use a non-ascii letter since since it never appears
86 #define LONG_DOUBLE_MNEM_SUFFIX '\1'
88 #define END_OF_INSN '\0'
91 'templates' is for grouping together 'template' structures for opcodes
92 of the same name. This is only used for storing the insns in the grand
93 ole hash table of insns.
94 The templates themselves start at START and range up to (but not including)
99 const insn_template
*start
;
100 const insn_template
*end
;
104 /* 386 operand encoding bytes: see 386 book for details of this. */
107 unsigned int regmem
; /* codes register or memory operand */
108 unsigned int reg
; /* codes register operand (or extended opcode) */
109 unsigned int mode
; /* how to interpret regmem & reg */
113 /* x86-64 extension prefix. */
114 typedef int rex_byte
;
116 /* 386 opcode byte to code indirect addressing. */
125 /* x86 arch names, types and features */
128 const char *name
; /* arch name */
129 unsigned int len
; /* arch string length */
130 enum processor_type type
; /* arch type */
131 i386_cpu_flags flags
; /* cpu feature flags */
132 unsigned int skip
; /* show_arch should skip this. */
136 /* Used to turn off indicated flags. */
139 const char *name
; /* arch name */
140 unsigned int len
; /* arch string length */
141 i386_cpu_flags flags
; /* cpu feature flags */
145 static void update_code_flag (int, int);
146 static void set_code_flag (int);
147 static void set_16bit_gcc_code_flag (int);
148 static void set_intel_syntax (int);
149 static void set_intel_mnemonic (int);
150 static void set_allow_index_reg (int);
151 static void set_check (int);
152 static void set_cpu_arch (int);
154 static void pe_directive_secrel (int);
156 static void signed_cons (int);
157 static char *output_invalid (int c
);
158 static int i386_finalize_immediate (segT
, expressionS
*, i386_operand_type
,
160 static int i386_finalize_displacement (segT
, expressionS
*, i386_operand_type
,
162 static int i386_att_operand (char *);
163 static int i386_intel_operand (char *, int);
164 static int i386_intel_simplify (expressionS
*);
165 static int i386_intel_parse_name (const char *, expressionS
*);
166 static const reg_entry
*parse_register (char *, char **);
167 static char *parse_insn (char *, char *);
168 static char *parse_operands (char *, const char *);
169 static void swap_operands (void);
170 static void swap_2_operands (int, int);
171 static void optimize_imm (void);
172 static void optimize_disp (void);
173 static const insn_template
*match_template (char);
174 static int check_string (void);
175 static int process_suffix (void);
176 static int check_byte_reg (void);
177 static int check_long_reg (void);
178 static int check_qword_reg (void);
179 static int check_word_reg (void);
180 static int finalize_imm (void);
181 static int process_operands (void);
182 static const seg_entry
*build_modrm_byte (void);
183 static void output_insn (void);
184 static void output_imm (fragS
*, offsetT
);
185 static void output_disp (fragS
*, offsetT
);
187 static void s_bss (int);
189 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
190 static void handle_large_common (int small ATTRIBUTE_UNUSED
);
193 static const char *default_arch
= DEFAULT_ARCH
;
195 /* This struct describes rounding control and SAE in the instruction. */
209 static struct RC_Operation rc_op
;
211 /* The struct describes masking, applied to OPERAND in the instruction.
212 MASK is a pointer to the corresponding mask register. ZEROING tells
213 whether merging or zeroing mask is used. */
214 struct Mask_Operation
216 const reg_entry
*mask
;
217 unsigned int zeroing
;
218 /* The operand where this operation is associated. */
222 static struct Mask_Operation mask_op
;
224 /* The struct describes broadcasting, applied to OPERAND. FACTOR is
226 struct Broadcast_Operation
228 /* Type of broadcast: {1to2}, {1to4}, {1to8}, or {1to16}. */
231 /* Index of broadcasted operand. */
235 static struct Broadcast_Operation broadcast_op
;
240 /* VEX prefix is either 2 byte or 3 byte. EVEX is 4 byte. */
241 unsigned char bytes
[4];
243 /* Destination or source register specifier. */
244 const reg_entry
*register_specifier
;
247 /* 'md_assemble ()' gathers together information and puts it into a
254 const reg_entry
*regs
;
259 operand_size_mismatch
,
260 operand_type_mismatch
,
261 register_type_mismatch
,
262 number_of_operands_mismatch
,
263 invalid_instruction_suffix
,
265 unsupported_with_intel_mnemonic
,
268 invalid_vsib_address
,
269 invalid_vector_register_set
,
270 unsupported_vector_index_register
,
271 unsupported_broadcast
,
272 broadcast_not_on_src_operand
,
275 mask_not_on_destination
,
278 rc_sae_operand_not_last_imm
,
279 invalid_register_operand
,
284 /* TM holds the template for the insn were currently assembling. */
287 /* SUFFIX holds the instruction size suffix for byte, word, dword
288 or qword, if given. */
291 /* OPERANDS gives the number of given operands. */
292 unsigned int operands
;
294 /* REG_OPERANDS, DISP_OPERANDS, MEM_OPERANDS, IMM_OPERANDS give the number
295 of given register, displacement, memory operands and immediate
297 unsigned int reg_operands
, disp_operands
, mem_operands
, imm_operands
;
299 /* TYPES [i] is the type (see above #defines) which tells us how to
300 use OP[i] for the corresponding operand. */
301 i386_operand_type types
[MAX_OPERANDS
];
303 /* Displacement expression, immediate expression, or register for each
305 union i386_op op
[MAX_OPERANDS
];
307 /* Flags for operands. */
308 unsigned int flags
[MAX_OPERANDS
];
309 #define Operand_PCrel 1
311 /* Relocation type for operand */
312 enum bfd_reloc_code_real reloc
[MAX_OPERANDS
];
314 /* BASE_REG, INDEX_REG, and LOG2_SCALE_FACTOR are used to encode
315 the base index byte below. */
316 const reg_entry
*base_reg
;
317 const reg_entry
*index_reg
;
318 unsigned int log2_scale_factor
;
320 /* SEG gives the seg_entries of this insn. They are zero unless
321 explicit segment overrides are given. */
322 const seg_entry
*seg
[2];
324 /* Copied first memory operand string, for re-checking. */
327 /* PREFIX holds all the given prefix opcodes (usually null).
328 PREFIXES is the number of prefix opcodes. */
329 unsigned int prefixes
;
330 unsigned char prefix
[MAX_PREFIXES
];
332 /* RM and SIB are the modrm byte and the sib byte where the
333 addressing modes of this insn are encoded. */
340 /* Masking attributes. */
341 struct Mask_Operation
*mask
;
343 /* Rounding control and SAE attributes. */
344 struct RC_Operation
*rounding
;
346 /* Broadcasting attributes. */
347 struct Broadcast_Operation
*broadcast
;
349 /* Compressed disp8*N attribute. */
350 unsigned int memshift
;
352 /* Prefer load or store in encoding. */
355 dir_encoding_default
= 0,
360 /* Prefer 8bit or 32bit displacement in encoding. */
363 disp_encoding_default
= 0,
368 /* Prefer the REX byte in encoding. */
369 bfd_boolean rex_encoding
;
371 /* Disable instruction size optimization. */
372 bfd_boolean no_optimize
;
374 /* How to encode vector instructions. */
377 vex_encoding_default
= 0,
384 const char *rep_prefix
;
387 const char *hle_prefix
;
389 /* Have BND prefix. */
390 const char *bnd_prefix
;
392 /* Have NOTRACK prefix. */
393 const char *notrack_prefix
;
396 enum i386_error error
;
399 typedef struct _i386_insn i386_insn
;
401 /* Link RC type with corresponding string, that'll be looked for in
410 static const struct RC_name RC_NamesTable
[] =
412 { rne
, STRING_COMMA_LEN ("rn-sae") },
413 { rd
, STRING_COMMA_LEN ("rd-sae") },
414 { ru
, STRING_COMMA_LEN ("ru-sae") },
415 { rz
, STRING_COMMA_LEN ("rz-sae") },
416 { saeonly
, STRING_COMMA_LEN ("sae") },
419 /* List of chars besides those in app.c:symbol_chars that can start an
420 operand. Used to prevent the scrubber eating vital white-space. */
421 const char extra_symbol_chars
[] = "*%-([{}"
430 #if (defined (TE_I386AIX) \
431 || ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) \
432 && !defined (TE_GNU) \
433 && !defined (TE_LINUX) \
434 && !defined (TE_NACL) \
435 && !defined (TE_FreeBSD) \
436 && !defined (TE_DragonFly) \
437 && !defined (TE_NetBSD)))
438 /* This array holds the chars that always start a comment. If the
439 pre-processor is disabled, these aren't very useful. The option
440 --divide will remove '/' from this list. */
441 const char *i386_comment_chars
= "#/";
442 #define SVR4_COMMENT_CHARS 1
443 #define PREFIX_SEPARATOR '\\'
446 const char *i386_comment_chars
= "#";
447 #define PREFIX_SEPARATOR '/'
450 /* This array holds the chars that only start a comment at the beginning of
451 a line. If the line seems to have the form '# 123 filename'
452 .line and .file directives will appear in the pre-processed output.
453 Note that input_file.c hand checks for '#' at the beginning of the
454 first line of the input file. This is because the compiler outputs
455 #NO_APP at the beginning of its output.
456 Also note that comments started like this one will always work if
457 '/' isn't otherwise defined. */
458 const char line_comment_chars
[] = "#/";
460 const char line_separator_chars
[] = ";";
462 /* Chars that can be used to separate mant from exp in floating point
464 const char EXP_CHARS
[] = "eE";
466 /* Chars that mean this number is a floating point constant
469 const char FLT_CHARS
[] = "fFdDxX";
471 /* Tables for lexical analysis. */
472 static char mnemonic_chars
[256];
473 static char register_chars
[256];
474 static char operand_chars
[256];
475 static char identifier_chars
[256];
476 static char digit_chars
[256];
478 /* Lexical macros. */
479 #define is_mnemonic_char(x) (mnemonic_chars[(unsigned char) x])
480 #define is_operand_char(x) (operand_chars[(unsigned char) x])
481 #define is_register_char(x) (register_chars[(unsigned char) x])
482 #define is_space_char(x) ((x) == ' ')
483 #define is_identifier_char(x) (identifier_chars[(unsigned char) x])
484 #define is_digit_char(x) (digit_chars[(unsigned char) x])
486 /* All non-digit non-letter characters that may occur in an operand. */
487 static char operand_special_chars
[] = "%$-+(,)*._~/<>|&^!:[@]";
489 /* md_assemble() always leaves the strings it's passed unaltered. To
490 effect this we maintain a stack of saved characters that we've smashed
491 with '\0's (indicating end of strings for various sub-fields of the
492 assembler instruction). */
493 static char save_stack
[32];
494 static char *save_stack_p
;
495 #define END_STRING_AND_SAVE(s) \
496 do { *save_stack_p++ = *(s); *(s) = '\0'; } while (0)
497 #define RESTORE_END_STRING(s) \
498 do { *(s) = *--save_stack_p; } while (0)
500 /* The instruction we're assembling. */
503 /* Possible templates for current insn. */
504 static const templates
*current_templates
;
506 /* Per instruction expressionS buffers: max displacements & immediates. */
507 static expressionS disp_expressions
[MAX_MEMORY_OPERANDS
];
508 static expressionS im_expressions
[MAX_IMMEDIATE_OPERANDS
];
510 /* Current operand we are working on. */
511 static int this_operand
= -1;
513 /* We support four different modes. FLAG_CODE variable is used to distinguish
521 static enum flag_code flag_code
;
522 static unsigned int object_64bit
;
523 static unsigned int disallow_64bit_reloc
;
524 static int use_rela_relocations
= 0;
526 #if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
527 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
528 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
530 /* The ELF ABI to use. */
538 static enum x86_elf_abi x86_elf_abi
= I386_ABI
;
541 #if defined (TE_PE) || defined (TE_PEP)
542 /* Use big object file format. */
543 static int use_big_obj
= 0;
546 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
547 /* 1 if generating code for a shared library. */
548 static int shared
= 0;
551 /* 1 for intel syntax,
553 static int intel_syntax
= 0;
555 /* 1 for Intel64 ISA,
559 /* 1 for intel mnemonic,
560 0 if att mnemonic. */
561 static int intel_mnemonic
= !SYSV386_COMPAT
;
563 /* 1 if pseudo registers are permitted. */
564 static int allow_pseudo_reg
= 0;
566 /* 1 if register prefix % not required. */
567 static int allow_naked_reg
= 0;
569 /* 1 if the assembler should add BND prefix for all control-transferring
570 instructions supporting it, even if this prefix wasn't specified
572 static int add_bnd_prefix
= 0;
574 /* 1 if pseudo index register, eiz/riz, is allowed . */
575 static int allow_index_reg
= 0;
577 /* 1 if the assembler should ignore LOCK prefix, even if it was
578 specified explicitly. */
579 static int omit_lock_prefix
= 0;
581 /* 1 if the assembler should encode lfence, mfence, and sfence as
582 "lock addl $0, (%{re}sp)". */
583 static int avoid_fence
= 0;
585 /* 1 if the assembler should generate relax relocations. */
587 static int generate_relax_relocations
588 = DEFAULT_GENERATE_X86_RELAX_RELOCATIONS
;
590 static enum check_kind
596 sse_check
, operand_check
= check_warning
;
599 1. Clear the REX_W bit with register operand if possible.
600 2. Above plus use 128bit vector instruction to clear the full vector
603 static int optimize
= 0;
606 1. Clear the REX_W bit with register operand if possible.
607 2. Above plus use 128bit vector instruction to clear the full vector
609 3. Above plus optimize "test{q,l,w} $imm8,%r{64,32,16}" to
612 static int optimize_for_space
= 0;
614 /* Register prefix used for error message. */
615 static const char *register_prefix
= "%";
617 /* Used in 16 bit gcc mode to add an l suffix to call, ret, enter,
618 leave, push, and pop instructions so that gcc has the same stack
619 frame as in 32 bit mode. */
620 static char stackop_size
= '\0';
622 /* Non-zero to optimize code alignment. */
623 int optimize_align_code
= 1;
625 /* Non-zero to quieten some warnings. */
626 static int quiet_warnings
= 0;
629 static const char *cpu_arch_name
= NULL
;
630 static char *cpu_sub_arch_name
= NULL
;
632 /* CPU feature flags. */
633 static i386_cpu_flags cpu_arch_flags
= CPU_UNKNOWN_FLAGS
;
635 /* If we have selected a cpu we are generating instructions for. */
636 static int cpu_arch_tune_set
= 0;
638 /* Cpu we are generating instructions for. */
639 enum processor_type cpu_arch_tune
= PROCESSOR_UNKNOWN
;
641 /* CPU feature flags of cpu we are generating instructions for. */
642 static i386_cpu_flags cpu_arch_tune_flags
;
644 /* CPU instruction set architecture used. */
645 enum processor_type cpu_arch_isa
= PROCESSOR_UNKNOWN
;
647 /* CPU feature flags of instruction set architecture used. */
648 i386_cpu_flags cpu_arch_isa_flags
;
650 /* If set, conditional jumps are not automatically promoted to handle
651 larger than a byte offset. */
652 static unsigned int no_cond_jump_promotion
= 0;
654 /* Encode SSE instructions with VEX prefix. */
655 static unsigned int sse2avx
;
657 /* Encode scalar AVX instructions with specific vector length. */
664 /* Encode scalar EVEX LIG instructions with specific vector length. */
672 /* Encode EVEX WIG instructions with specific evex.w. */
679 /* Value to encode in EVEX RC bits, for SAE-only instructions. */
680 static enum rc_type evexrcig
= rne
;
682 /* Pre-defined "_GLOBAL_OFFSET_TABLE_". */
683 static symbolS
*GOT_symbol
;
685 /* The dwarf2 return column, adjusted for 32 or 64 bit. */
686 unsigned int x86_dwarf2_return_column
;
688 /* The dwarf2 data alignment, adjusted for 32 or 64 bit. */
689 int x86_cie_data_alignment
;
691 /* Interface to relax_segment.
692 There are 3 major relax states for 386 jump insns because the
693 different types of jumps add different sizes to frags when we're
694 figuring out what sort of jump to choose to reach a given label. */
697 #define UNCOND_JUMP 0
699 #define COND_JUMP86 2
704 #define SMALL16 (SMALL | CODE16)
706 #define BIG16 (BIG | CODE16)
710 #define INLINE __inline__
716 #define ENCODE_RELAX_STATE(type, size) \
717 ((relax_substateT) (((type) << 2) | (size)))
718 #define TYPE_FROM_RELAX_STATE(s) \
720 #define DISP_SIZE_FROM_RELAX_STATE(s) \
721 ((((s) & 3) == BIG ? 4 : (((s) & 3) == BIG16 ? 2 : 1)))
723 /* This table is used by relax_frag to promote short jumps to long
724 ones where necessary. SMALL (short) jumps may be promoted to BIG
725 (32 bit long) ones, and SMALL16 jumps to BIG16 (16 bit long). We
726 don't allow a short jump in a 32 bit code segment to be promoted to
727 a 16 bit offset jump because it's slower (requires data size
728 prefix), and doesn't work, unless the destination is in the bottom
729 64k of the code segment (The top 16 bits of eip are zeroed). */
731 const relax_typeS md_relax_table
[] =
734 1) most positive reach of this state,
735 2) most negative reach of this state,
736 3) how many bytes this mode will have in the variable part of the frag
737 4) which index into the table to try if we can't fit into this one. */
739 /* UNCOND_JUMP states. */
740 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP
, BIG
)},
741 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP
, BIG16
)},
742 /* dword jmp adds 4 bytes to frag:
743 0 extra opcode bytes, 4 displacement bytes. */
745 /* word jmp adds 2 byte2 to frag:
746 0 extra opcode bytes, 2 displacement bytes. */
749 /* COND_JUMP states. */
750 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP
, BIG
)},
751 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP
, BIG16
)},
752 /* dword conditionals adds 5 bytes to frag:
753 1 extra opcode byte, 4 displacement bytes. */
755 /* word conditionals add 3 bytes to frag:
756 1 extra opcode byte, 2 displacement bytes. */
759 /* COND_JUMP86 states. */
760 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86
, BIG
)},
761 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86
, BIG16
)},
762 /* dword conditionals adds 5 bytes to frag:
763 1 extra opcode byte, 4 displacement bytes. */
765 /* word conditionals add 4 bytes to frag:
766 1 displacement byte and a 3 byte long branch insn. */
770 static const arch_entry cpu_arch
[] =
772 /* Do not replace the first two entries - i386_target_format()
773 relies on them being there in this order. */
774 { STRING_COMMA_LEN ("generic32"), PROCESSOR_GENERIC32
,
775 CPU_GENERIC32_FLAGS
, 0 },
776 { STRING_COMMA_LEN ("generic64"), PROCESSOR_GENERIC64
,
777 CPU_GENERIC64_FLAGS
, 0 },
778 { STRING_COMMA_LEN ("i8086"), PROCESSOR_UNKNOWN
,
780 { STRING_COMMA_LEN ("i186"), PROCESSOR_UNKNOWN
,
782 { STRING_COMMA_LEN ("i286"), PROCESSOR_UNKNOWN
,
784 { STRING_COMMA_LEN ("i386"), PROCESSOR_I386
,
786 { STRING_COMMA_LEN ("i486"), PROCESSOR_I486
,
788 { STRING_COMMA_LEN ("i586"), PROCESSOR_PENTIUM
,
790 { STRING_COMMA_LEN ("i686"), PROCESSOR_PENTIUMPRO
,
792 { STRING_COMMA_LEN ("pentium"), PROCESSOR_PENTIUM
,
794 { STRING_COMMA_LEN ("pentiumpro"), PROCESSOR_PENTIUMPRO
,
795 CPU_PENTIUMPRO_FLAGS
, 0 },
796 { STRING_COMMA_LEN ("pentiumii"), PROCESSOR_PENTIUMPRO
,
798 { STRING_COMMA_LEN ("pentiumiii"),PROCESSOR_PENTIUMPRO
,
800 { STRING_COMMA_LEN ("pentium4"), PROCESSOR_PENTIUM4
,
802 { STRING_COMMA_LEN ("prescott"), PROCESSOR_NOCONA
,
804 { STRING_COMMA_LEN ("nocona"), PROCESSOR_NOCONA
,
805 CPU_NOCONA_FLAGS
, 0 },
806 { STRING_COMMA_LEN ("yonah"), PROCESSOR_CORE
,
808 { STRING_COMMA_LEN ("core"), PROCESSOR_CORE
,
810 { STRING_COMMA_LEN ("merom"), PROCESSOR_CORE2
,
811 CPU_CORE2_FLAGS
, 1 },
812 { STRING_COMMA_LEN ("core2"), PROCESSOR_CORE2
,
813 CPU_CORE2_FLAGS
, 0 },
814 { STRING_COMMA_LEN ("corei7"), PROCESSOR_COREI7
,
815 CPU_COREI7_FLAGS
, 0 },
816 { STRING_COMMA_LEN ("l1om"), PROCESSOR_L1OM
,
818 { STRING_COMMA_LEN ("k1om"), PROCESSOR_K1OM
,
820 { STRING_COMMA_LEN ("iamcu"), PROCESSOR_IAMCU
,
821 CPU_IAMCU_FLAGS
, 0 },
822 { STRING_COMMA_LEN ("k6"), PROCESSOR_K6
,
824 { STRING_COMMA_LEN ("k6_2"), PROCESSOR_K6
,
826 { STRING_COMMA_LEN ("athlon"), PROCESSOR_ATHLON
,
827 CPU_ATHLON_FLAGS
, 0 },
828 { STRING_COMMA_LEN ("sledgehammer"), PROCESSOR_K8
,
830 { STRING_COMMA_LEN ("opteron"), PROCESSOR_K8
,
832 { STRING_COMMA_LEN ("k8"), PROCESSOR_K8
,
834 { STRING_COMMA_LEN ("amdfam10"), PROCESSOR_AMDFAM10
,
835 CPU_AMDFAM10_FLAGS
, 0 },
836 { STRING_COMMA_LEN ("bdver1"), PROCESSOR_BD
,
837 CPU_BDVER1_FLAGS
, 0 },
838 { STRING_COMMA_LEN ("bdver2"), PROCESSOR_BD
,
839 CPU_BDVER2_FLAGS
, 0 },
840 { STRING_COMMA_LEN ("bdver3"), PROCESSOR_BD
,
841 CPU_BDVER3_FLAGS
, 0 },
842 { STRING_COMMA_LEN ("bdver4"), PROCESSOR_BD
,
843 CPU_BDVER4_FLAGS
, 0 },
844 { STRING_COMMA_LEN ("znver1"), PROCESSOR_ZNVER
,
845 CPU_ZNVER1_FLAGS
, 0 },
846 { STRING_COMMA_LEN ("btver1"), PROCESSOR_BT
,
847 CPU_BTVER1_FLAGS
, 0 },
848 { STRING_COMMA_LEN ("btver2"), PROCESSOR_BT
,
849 CPU_BTVER2_FLAGS
, 0 },
850 { STRING_COMMA_LEN (".8087"), PROCESSOR_UNKNOWN
,
852 { STRING_COMMA_LEN (".287"), PROCESSOR_UNKNOWN
,
854 { STRING_COMMA_LEN (".387"), PROCESSOR_UNKNOWN
,
856 { STRING_COMMA_LEN (".687"), PROCESSOR_UNKNOWN
,
858 { STRING_COMMA_LEN (".mmx"), PROCESSOR_UNKNOWN
,
860 { STRING_COMMA_LEN (".sse"), PROCESSOR_UNKNOWN
,
862 { STRING_COMMA_LEN (".sse2"), PROCESSOR_UNKNOWN
,
864 { STRING_COMMA_LEN (".sse3"), PROCESSOR_UNKNOWN
,
866 { STRING_COMMA_LEN (".ssse3"), PROCESSOR_UNKNOWN
,
867 CPU_SSSE3_FLAGS
, 0 },
868 { STRING_COMMA_LEN (".sse4.1"), PROCESSOR_UNKNOWN
,
869 CPU_SSE4_1_FLAGS
, 0 },
870 { STRING_COMMA_LEN (".sse4.2"), PROCESSOR_UNKNOWN
,
871 CPU_SSE4_2_FLAGS
, 0 },
872 { STRING_COMMA_LEN (".sse4"), PROCESSOR_UNKNOWN
,
873 CPU_SSE4_2_FLAGS
, 0 },
874 { STRING_COMMA_LEN (".avx"), PROCESSOR_UNKNOWN
,
876 { STRING_COMMA_LEN (".avx2"), PROCESSOR_UNKNOWN
,
878 { STRING_COMMA_LEN (".avx512f"), PROCESSOR_UNKNOWN
,
879 CPU_AVX512F_FLAGS
, 0 },
880 { STRING_COMMA_LEN (".avx512cd"), PROCESSOR_UNKNOWN
,
881 CPU_AVX512CD_FLAGS
, 0 },
882 { STRING_COMMA_LEN (".avx512er"), PROCESSOR_UNKNOWN
,
883 CPU_AVX512ER_FLAGS
, 0 },
884 { STRING_COMMA_LEN (".avx512pf"), PROCESSOR_UNKNOWN
,
885 CPU_AVX512PF_FLAGS
, 0 },
886 { STRING_COMMA_LEN (".avx512dq"), PROCESSOR_UNKNOWN
,
887 CPU_AVX512DQ_FLAGS
, 0 },
888 { STRING_COMMA_LEN (".avx512bw"), PROCESSOR_UNKNOWN
,
889 CPU_AVX512BW_FLAGS
, 0 },
890 { STRING_COMMA_LEN (".avx512vl"), PROCESSOR_UNKNOWN
,
891 CPU_AVX512VL_FLAGS
, 0 },
892 { STRING_COMMA_LEN (".vmx"), PROCESSOR_UNKNOWN
,
894 { STRING_COMMA_LEN (".vmfunc"), PROCESSOR_UNKNOWN
,
895 CPU_VMFUNC_FLAGS
, 0 },
896 { STRING_COMMA_LEN (".smx"), PROCESSOR_UNKNOWN
,
898 { STRING_COMMA_LEN (".xsave"), PROCESSOR_UNKNOWN
,
899 CPU_XSAVE_FLAGS
, 0 },
900 { STRING_COMMA_LEN (".xsaveopt"), PROCESSOR_UNKNOWN
,
901 CPU_XSAVEOPT_FLAGS
, 0 },
902 { STRING_COMMA_LEN (".xsavec"), PROCESSOR_UNKNOWN
,
903 CPU_XSAVEC_FLAGS
, 0 },
904 { STRING_COMMA_LEN (".xsaves"), PROCESSOR_UNKNOWN
,
905 CPU_XSAVES_FLAGS
, 0 },
906 { STRING_COMMA_LEN (".aes"), PROCESSOR_UNKNOWN
,
908 { STRING_COMMA_LEN (".pclmul"), PROCESSOR_UNKNOWN
,
909 CPU_PCLMUL_FLAGS
, 0 },
910 { STRING_COMMA_LEN (".clmul"), PROCESSOR_UNKNOWN
,
911 CPU_PCLMUL_FLAGS
, 1 },
912 { STRING_COMMA_LEN (".fsgsbase"), PROCESSOR_UNKNOWN
,
913 CPU_FSGSBASE_FLAGS
, 0 },
914 { STRING_COMMA_LEN (".rdrnd"), PROCESSOR_UNKNOWN
,
915 CPU_RDRND_FLAGS
, 0 },
916 { STRING_COMMA_LEN (".f16c"), PROCESSOR_UNKNOWN
,
918 { STRING_COMMA_LEN (".bmi2"), PROCESSOR_UNKNOWN
,
920 { STRING_COMMA_LEN (".fma"), PROCESSOR_UNKNOWN
,
922 { STRING_COMMA_LEN (".fma4"), PROCESSOR_UNKNOWN
,
924 { STRING_COMMA_LEN (".xop"), PROCESSOR_UNKNOWN
,
926 { STRING_COMMA_LEN (".lwp"), PROCESSOR_UNKNOWN
,
928 { STRING_COMMA_LEN (".movbe"), PROCESSOR_UNKNOWN
,
929 CPU_MOVBE_FLAGS
, 0 },
930 { STRING_COMMA_LEN (".cx16"), PROCESSOR_UNKNOWN
,
932 { STRING_COMMA_LEN (".ept"), PROCESSOR_UNKNOWN
,
934 { STRING_COMMA_LEN (".lzcnt"), PROCESSOR_UNKNOWN
,
935 CPU_LZCNT_FLAGS
, 0 },
936 { STRING_COMMA_LEN (".hle"), PROCESSOR_UNKNOWN
,
938 { STRING_COMMA_LEN (".rtm"), PROCESSOR_UNKNOWN
,
940 { STRING_COMMA_LEN (".invpcid"), PROCESSOR_UNKNOWN
,
941 CPU_INVPCID_FLAGS
, 0 },
942 { STRING_COMMA_LEN (".clflush"), PROCESSOR_UNKNOWN
,
943 CPU_CLFLUSH_FLAGS
, 0 },
944 { STRING_COMMA_LEN (".nop"), PROCESSOR_UNKNOWN
,
946 { STRING_COMMA_LEN (".syscall"), PROCESSOR_UNKNOWN
,
947 CPU_SYSCALL_FLAGS
, 0 },
948 { STRING_COMMA_LEN (".rdtscp"), PROCESSOR_UNKNOWN
,
949 CPU_RDTSCP_FLAGS
, 0 },
950 { STRING_COMMA_LEN (".3dnow"), PROCESSOR_UNKNOWN
,
951 CPU_3DNOW_FLAGS
, 0 },
952 { STRING_COMMA_LEN (".3dnowa"), PROCESSOR_UNKNOWN
,
953 CPU_3DNOWA_FLAGS
, 0 },
954 { STRING_COMMA_LEN (".padlock"), PROCESSOR_UNKNOWN
,
955 CPU_PADLOCK_FLAGS
, 0 },
956 { STRING_COMMA_LEN (".pacifica"), PROCESSOR_UNKNOWN
,
958 { STRING_COMMA_LEN (".svme"), PROCESSOR_UNKNOWN
,
960 { STRING_COMMA_LEN (".sse4a"), PROCESSOR_UNKNOWN
,
961 CPU_SSE4A_FLAGS
, 0 },
962 { STRING_COMMA_LEN (".abm"), PROCESSOR_UNKNOWN
,
964 { STRING_COMMA_LEN (".bmi"), PROCESSOR_UNKNOWN
,
966 { STRING_COMMA_LEN (".tbm"), PROCESSOR_UNKNOWN
,
968 { STRING_COMMA_LEN (".adx"), PROCESSOR_UNKNOWN
,
970 { STRING_COMMA_LEN (".rdseed"), PROCESSOR_UNKNOWN
,
971 CPU_RDSEED_FLAGS
, 0 },
972 { STRING_COMMA_LEN (".prfchw"), PROCESSOR_UNKNOWN
,
973 CPU_PRFCHW_FLAGS
, 0 },
974 { STRING_COMMA_LEN (".smap"), PROCESSOR_UNKNOWN
,
976 { STRING_COMMA_LEN (".mpx"), PROCESSOR_UNKNOWN
,
978 { STRING_COMMA_LEN (".sha"), PROCESSOR_UNKNOWN
,
980 { STRING_COMMA_LEN (".clflushopt"), PROCESSOR_UNKNOWN
,
981 CPU_CLFLUSHOPT_FLAGS
, 0 },
982 { STRING_COMMA_LEN (".prefetchwt1"), PROCESSOR_UNKNOWN
,
983 CPU_PREFETCHWT1_FLAGS
, 0 },
984 { STRING_COMMA_LEN (".se1"), PROCESSOR_UNKNOWN
,
986 { STRING_COMMA_LEN (".clwb"), PROCESSOR_UNKNOWN
,
988 { STRING_COMMA_LEN (".avx512ifma"), PROCESSOR_UNKNOWN
,
989 CPU_AVX512IFMA_FLAGS
, 0 },
990 { STRING_COMMA_LEN (".avx512vbmi"), PROCESSOR_UNKNOWN
,
991 CPU_AVX512VBMI_FLAGS
, 0 },
992 { STRING_COMMA_LEN (".avx512_4fmaps"), PROCESSOR_UNKNOWN
,
993 CPU_AVX512_4FMAPS_FLAGS
, 0 },
994 { STRING_COMMA_LEN (".avx512_4vnniw"), PROCESSOR_UNKNOWN
,
995 CPU_AVX512_4VNNIW_FLAGS
, 0 },
996 { STRING_COMMA_LEN (".avx512_vpopcntdq"), PROCESSOR_UNKNOWN
,
997 CPU_AVX512_VPOPCNTDQ_FLAGS
, 0 },
998 { STRING_COMMA_LEN (".avx512_vbmi2"), PROCESSOR_UNKNOWN
,
999 CPU_AVX512_VBMI2_FLAGS
, 0 },
1000 { STRING_COMMA_LEN (".avx512_vnni"), PROCESSOR_UNKNOWN
,
1001 CPU_AVX512_VNNI_FLAGS
, 0 },
1002 { STRING_COMMA_LEN (".avx512_bitalg"), PROCESSOR_UNKNOWN
,
1003 CPU_AVX512_BITALG_FLAGS
, 0 },
1004 { STRING_COMMA_LEN (".clzero"), PROCESSOR_UNKNOWN
,
1005 CPU_CLZERO_FLAGS
, 0 },
1006 { STRING_COMMA_LEN (".mwaitx"), PROCESSOR_UNKNOWN
,
1007 CPU_MWAITX_FLAGS
, 0 },
1008 { STRING_COMMA_LEN (".ospke"), PROCESSOR_UNKNOWN
,
1009 CPU_OSPKE_FLAGS
, 0 },
1010 { STRING_COMMA_LEN (".rdpid"), PROCESSOR_UNKNOWN
,
1011 CPU_RDPID_FLAGS
, 0 },
1012 { STRING_COMMA_LEN (".ptwrite"), PROCESSOR_UNKNOWN
,
1013 CPU_PTWRITE_FLAGS
, 0 },
1014 { STRING_COMMA_LEN (".ibt"), PROCESSOR_UNKNOWN
,
1016 { STRING_COMMA_LEN (".shstk"), PROCESSOR_UNKNOWN
,
1017 CPU_SHSTK_FLAGS
, 0 },
1018 { STRING_COMMA_LEN (".gfni"), PROCESSOR_UNKNOWN
,
1019 CPU_GFNI_FLAGS
, 0 },
1020 { STRING_COMMA_LEN (".vaes"), PROCESSOR_UNKNOWN
,
1021 CPU_VAES_FLAGS
, 0 },
1022 { STRING_COMMA_LEN (".vpclmulqdq"), PROCESSOR_UNKNOWN
,
1023 CPU_VPCLMULQDQ_FLAGS
, 0 },
1024 { STRING_COMMA_LEN (".wbnoinvd"), PROCESSOR_UNKNOWN
,
1025 CPU_WBNOINVD_FLAGS
, 0 },
1026 { STRING_COMMA_LEN (".pconfig"), PROCESSOR_UNKNOWN
,
1027 CPU_PCONFIG_FLAGS
, 0 },
1028 { STRING_COMMA_LEN (".waitpkg"), PROCESSOR_UNKNOWN
,
1029 CPU_WAITPKG_FLAGS
, 0 },
1030 { STRING_COMMA_LEN (".cldemote"), PROCESSOR_UNKNOWN
,
1031 CPU_CLDEMOTE_FLAGS
, 0 },
1034 static const noarch_entry cpu_noarch
[] =
1036 { STRING_COMMA_LEN ("no87"), CPU_ANY_X87_FLAGS
},
1037 { STRING_COMMA_LEN ("no287"), CPU_ANY_287_FLAGS
},
1038 { STRING_COMMA_LEN ("no387"), CPU_ANY_387_FLAGS
},
1039 { STRING_COMMA_LEN ("no687"), CPU_ANY_687_FLAGS
},
1040 { STRING_COMMA_LEN ("nommx"), CPU_ANY_MMX_FLAGS
},
1041 { STRING_COMMA_LEN ("nosse"), CPU_ANY_SSE_FLAGS
},
1042 { STRING_COMMA_LEN ("nosse2"), CPU_ANY_SSE2_FLAGS
},
1043 { STRING_COMMA_LEN ("nosse3"), CPU_ANY_SSE3_FLAGS
},
1044 { STRING_COMMA_LEN ("nossse3"), CPU_ANY_SSSE3_FLAGS
},
1045 { STRING_COMMA_LEN ("nosse4.1"), CPU_ANY_SSE4_1_FLAGS
},
1046 { STRING_COMMA_LEN ("nosse4.2"), CPU_ANY_SSE4_2_FLAGS
},
1047 { STRING_COMMA_LEN ("nosse4"), CPU_ANY_SSE4_1_FLAGS
},
1048 { STRING_COMMA_LEN ("noavx"), CPU_ANY_AVX_FLAGS
},
1049 { STRING_COMMA_LEN ("noavx2"), CPU_ANY_AVX2_FLAGS
},
1050 { STRING_COMMA_LEN ("noavx512f"), CPU_ANY_AVX512F_FLAGS
},
1051 { STRING_COMMA_LEN ("noavx512cd"), CPU_ANY_AVX512CD_FLAGS
},
1052 { STRING_COMMA_LEN ("noavx512er"), CPU_ANY_AVX512ER_FLAGS
},
1053 { STRING_COMMA_LEN ("noavx512pf"), CPU_ANY_AVX512PF_FLAGS
},
1054 { STRING_COMMA_LEN ("noavx512dq"), CPU_ANY_AVX512DQ_FLAGS
},
1055 { STRING_COMMA_LEN ("noavx512bw"), CPU_ANY_AVX512BW_FLAGS
},
1056 { STRING_COMMA_LEN ("noavx512vl"), CPU_ANY_AVX512VL_FLAGS
},
1057 { STRING_COMMA_LEN ("noavx512ifma"), CPU_ANY_AVX512IFMA_FLAGS
},
1058 { STRING_COMMA_LEN ("noavx512vbmi"), CPU_ANY_AVX512VBMI_FLAGS
},
1059 { STRING_COMMA_LEN ("noavx512_4fmaps"), CPU_ANY_AVX512_4FMAPS_FLAGS
},
1060 { STRING_COMMA_LEN ("noavx512_4vnniw"), CPU_ANY_AVX512_4VNNIW_FLAGS
},
1061 { STRING_COMMA_LEN ("noavx512_vpopcntdq"), CPU_ANY_AVX512_VPOPCNTDQ_FLAGS
},
1062 { STRING_COMMA_LEN ("noavx512_vbmi2"), CPU_ANY_AVX512_VBMI2_FLAGS
},
1063 { STRING_COMMA_LEN ("noavx512_vnni"), CPU_ANY_AVX512_VNNI_FLAGS
},
1064 { STRING_COMMA_LEN ("noavx512_bitalg"), CPU_ANY_AVX512_BITALG_FLAGS
},
1065 { STRING_COMMA_LEN ("noibt"), CPU_ANY_IBT_FLAGS
},
1066 { STRING_COMMA_LEN ("noshstk"), CPU_ANY_SHSTK_FLAGS
},
1070 /* Like s_lcomm_internal in gas/read.c but the alignment string
1071 is allowed to be optional. */
1074 pe_lcomm_internal (int needs_align
, symbolS
*symbolP
, addressT size
)
1081 && *input_line_pointer
== ',')
1083 align
= parse_align (needs_align
- 1);
1085 if (align
== (addressT
) -1)
1100 bss_alloc (symbolP
, size
, align
);
1105 pe_lcomm (int needs_align
)
1107 s_comm_internal (needs_align
* 2, pe_lcomm_internal
);
1111 const pseudo_typeS md_pseudo_table
[] =
1113 #if !defined(OBJ_AOUT) && !defined(USE_ALIGN_PTWO)
1114 {"align", s_align_bytes
, 0},
1116 {"align", s_align_ptwo
, 0},
1118 {"arch", set_cpu_arch
, 0},
1122 {"lcomm", pe_lcomm
, 1},
1124 {"ffloat", float_cons
, 'f'},
1125 {"dfloat", float_cons
, 'd'},
1126 {"tfloat", float_cons
, 'x'},
1128 {"slong", signed_cons
, 4},
1129 {"noopt", s_ignore
, 0},
1130 {"optim", s_ignore
, 0},
1131 {"code16gcc", set_16bit_gcc_code_flag
, CODE_16BIT
},
1132 {"code16", set_code_flag
, CODE_16BIT
},
1133 {"code32", set_code_flag
, CODE_32BIT
},
1135 {"code64", set_code_flag
, CODE_64BIT
},
1137 {"intel_syntax", set_intel_syntax
, 1},
1138 {"att_syntax", set_intel_syntax
, 0},
1139 {"intel_mnemonic", set_intel_mnemonic
, 1},
1140 {"att_mnemonic", set_intel_mnemonic
, 0},
1141 {"allow_index_reg", set_allow_index_reg
, 1},
1142 {"disallow_index_reg", set_allow_index_reg
, 0},
1143 {"sse_check", set_check
, 0},
1144 {"operand_check", set_check
, 1},
1145 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
1146 {"largecomm", handle_large_common
, 0},
1148 {"file", dwarf2_directive_file
, 0},
1149 {"loc", dwarf2_directive_loc
, 0},
1150 {"loc_mark_labels", dwarf2_directive_loc_mark_labels
, 0},
1153 {"secrel32", pe_directive_secrel
, 0},
1158 /* For interface with expression (). */
1159 extern char *input_line_pointer
;
1161 /* Hash table for instruction mnemonic lookup. */
1162 static struct hash_control
*op_hash
;
1164 /* Hash table for register lookup. */
1165 static struct hash_control
*reg_hash
;
1167 /* Various efficient no-op patterns for aligning code labels.
1168 Note: Don't try to assemble the instructions in the comments.
1169 0L and 0w are not legal. */
1170 static const unsigned char f32_1
[] =
1172 static const unsigned char f32_2
[] =
1173 {0x66,0x90}; /* xchg %ax,%ax */
1174 static const unsigned char f32_3
[] =
1175 {0x8d,0x76,0x00}; /* leal 0(%esi),%esi */
1176 static const unsigned char f32_4
[] =
1177 {0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
1178 static const unsigned char f32_6
[] =
1179 {0x8d,0xb6,0x00,0x00,0x00,0x00}; /* leal 0L(%esi),%esi */
1180 static const unsigned char f32_7
[] =
1181 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
1182 static const unsigned char f16_3
[] =
1183 {0x8d,0x74,0x00}; /* lea 0(%si),%si */
1184 static const unsigned char f16_4
[] =
1185 {0x8d,0xb4,0x00,0x00}; /* lea 0W(%si),%si */
1186 static const unsigned char jump_disp8
[] =
1187 {0xeb}; /* jmp disp8 */
1188 static const unsigned char jump32_disp32
[] =
1189 {0xe9}; /* jmp disp32 */
1190 static const unsigned char jump16_disp32
[] =
1191 {0x66,0xe9}; /* jmp disp32 */
1192 /* 32-bit NOPs patterns. */
1193 static const unsigned char *const f32_patt
[] = {
1194 f32_1
, f32_2
, f32_3
, f32_4
, NULL
, f32_6
, f32_7
1196 /* 16-bit NOPs patterns. */
1197 static const unsigned char *const f16_patt
[] = {
1198 f32_1
, f32_2
, f16_3
, f16_4
1200 /* nopl (%[re]ax) */
1201 static const unsigned char alt_3
[] =
1203 /* nopl 0(%[re]ax) */
1204 static const unsigned char alt_4
[] =
1205 {0x0f,0x1f,0x40,0x00};
1206 /* nopl 0(%[re]ax,%[re]ax,1) */
1207 static const unsigned char alt_5
[] =
1208 {0x0f,0x1f,0x44,0x00,0x00};
1209 /* nopw 0(%[re]ax,%[re]ax,1) */
1210 static const unsigned char alt_6
[] =
1211 {0x66,0x0f,0x1f,0x44,0x00,0x00};
1212 /* nopl 0L(%[re]ax) */
1213 static const unsigned char alt_7
[] =
1214 {0x0f,0x1f,0x80,0x00,0x00,0x00,0x00};
1215 /* nopl 0L(%[re]ax,%[re]ax,1) */
1216 static const unsigned char alt_8
[] =
1217 {0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1218 /* nopw 0L(%[re]ax,%[re]ax,1) */
1219 static const unsigned char alt_9
[] =
1220 {0x66,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1221 /* nopw %cs:0L(%[re]ax,%[re]ax,1) */
1222 static const unsigned char alt_10
[] =
1223 {0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1224 /* data16 nopw %cs:0L(%eax,%eax,1) */
1225 static const unsigned char alt_11
[] =
1226 {0x66,0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1227 /* 32-bit and 64-bit NOPs patterns. */
1228 static const unsigned char *const alt_patt
[] = {
1229 f32_1
, f32_2
, alt_3
, alt_4
, alt_5
, alt_6
, alt_7
, alt_8
,
1230 alt_9
, alt_10
, alt_11
1233 /* Genenerate COUNT bytes of NOPs to WHERE from PATT with the maximum
1234 size of a single NOP instruction MAX_SINGLE_NOP_SIZE. */
1237 i386_output_nops (char *where
, const unsigned char *const *patt
,
1238 int count
, int max_single_nop_size
)
1241 /* Place the longer NOP first. */
1244 const unsigned char *nops
= patt
[max_single_nop_size
- 1];
1246 /* Use the smaller one if the requsted one isn't available. */
1249 max_single_nop_size
--;
1250 nops
= patt
[max_single_nop_size
- 1];
1253 last
= count
% max_single_nop_size
;
1256 for (offset
= 0; offset
< count
; offset
+= max_single_nop_size
)
1257 memcpy (where
+ offset
, nops
, max_single_nop_size
);
1261 nops
= patt
[last
- 1];
1264 /* Use the smaller one plus one-byte NOP if the needed one
1267 nops
= patt
[last
- 1];
1268 memcpy (where
+ offset
, nops
, last
);
1269 where
[offset
+ last
] = *patt
[0];
1272 memcpy (where
+ offset
, nops
, last
);
1277 fits_in_imm7 (offsetT num
)
1279 return (num
& 0x7f) == num
;
1283 fits_in_imm31 (offsetT num
)
1285 return (num
& 0x7fffffff) == num
;
1288 /* Genenerate COUNT bytes of NOPs to WHERE with the maximum size of a
1289 single NOP instruction LIMIT. */
1292 i386_generate_nops (fragS
*fragP
, char *where
, offsetT count
, int limit
)
1294 const unsigned char *const *patt
= NULL
;
1295 int max_single_nop_size
;
1296 /* Maximum number of NOPs before switching to jump over NOPs. */
1297 int max_number_of_nops
;
1299 switch (fragP
->fr_type
)
1308 /* We need to decide which NOP sequence to use for 32bit and
1309 64bit. When -mtune= is used:
1311 1. For PROCESSOR_I386, PROCESSOR_I486, PROCESSOR_PENTIUM and
1312 PROCESSOR_GENERIC32, f32_patt will be used.
1313 2. For the rest, alt_patt will be used.
1315 When -mtune= isn't used, alt_patt will be used if
1316 cpu_arch_isa_flags has CpuNop. Otherwise, f32_patt will
1319 When -march= or .arch is used, we can't use anything beyond
1320 cpu_arch_isa_flags. */
1322 if (flag_code
== CODE_16BIT
)
1325 max_single_nop_size
= sizeof (f16_patt
) / sizeof (f16_patt
[0]);
1326 /* Limit number of NOPs to 2 in 16-bit mode. */
1327 max_number_of_nops
= 2;
1331 if (fragP
->tc_frag_data
.isa
== PROCESSOR_UNKNOWN
)
1333 /* PROCESSOR_UNKNOWN means that all ISAs may be used. */
1334 switch (cpu_arch_tune
)
1336 case PROCESSOR_UNKNOWN
:
1337 /* We use cpu_arch_isa_flags to check if we SHOULD
1338 optimize with nops. */
1339 if (fragP
->tc_frag_data
.isa_flags
.bitfield
.cpunop
)
1344 case PROCESSOR_PENTIUM4
:
1345 case PROCESSOR_NOCONA
:
1346 case PROCESSOR_CORE
:
1347 case PROCESSOR_CORE2
:
1348 case PROCESSOR_COREI7
:
1349 case PROCESSOR_L1OM
:
1350 case PROCESSOR_K1OM
:
1351 case PROCESSOR_GENERIC64
:
1353 case PROCESSOR_ATHLON
:
1355 case PROCESSOR_AMDFAM10
:
1357 case PROCESSOR_ZNVER
:
1361 case PROCESSOR_I386
:
1362 case PROCESSOR_I486
:
1363 case PROCESSOR_PENTIUM
:
1364 case PROCESSOR_PENTIUMPRO
:
1365 case PROCESSOR_IAMCU
:
1366 case PROCESSOR_GENERIC32
:
1373 switch (fragP
->tc_frag_data
.tune
)
1375 case PROCESSOR_UNKNOWN
:
1376 /* When cpu_arch_isa is set, cpu_arch_tune shouldn't be
1377 PROCESSOR_UNKNOWN. */
1381 case PROCESSOR_I386
:
1382 case PROCESSOR_I486
:
1383 case PROCESSOR_PENTIUM
:
1384 case PROCESSOR_IAMCU
:
1386 case PROCESSOR_ATHLON
:
1388 case PROCESSOR_AMDFAM10
:
1390 case PROCESSOR_ZNVER
:
1392 case PROCESSOR_GENERIC32
:
1393 /* We use cpu_arch_isa_flags to check if we CAN optimize
1395 if (fragP
->tc_frag_data
.isa_flags
.bitfield
.cpunop
)
1400 case PROCESSOR_PENTIUMPRO
:
1401 case PROCESSOR_PENTIUM4
:
1402 case PROCESSOR_NOCONA
:
1403 case PROCESSOR_CORE
:
1404 case PROCESSOR_CORE2
:
1405 case PROCESSOR_COREI7
:
1406 case PROCESSOR_L1OM
:
1407 case PROCESSOR_K1OM
:
1408 if (fragP
->tc_frag_data
.isa_flags
.bitfield
.cpunop
)
1413 case PROCESSOR_GENERIC64
:
1419 if (patt
== f32_patt
)
1421 max_single_nop_size
= sizeof (f32_patt
) / sizeof (f32_patt
[0]);
1422 /* Limit number of NOPs to 2 for older processors. */
1423 max_number_of_nops
= 2;
1427 max_single_nop_size
= sizeof (alt_patt
) / sizeof (alt_patt
[0]);
1428 /* Limit number of NOPs to 7 for newer processors. */
1429 max_number_of_nops
= 7;
1434 limit
= max_single_nop_size
;
1436 if (fragP
->fr_type
== rs_fill_nop
)
1438 /* Output NOPs for .nop directive. */
1439 if (limit
> max_single_nop_size
)
1441 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
1442 _("invalid single nop size: %d "
1443 "(expect within [0, %d])"),
1444 limit
, max_single_nop_size
);
1449 fragP
->fr_var
= count
;
1451 if ((count
/ max_single_nop_size
) > max_number_of_nops
)
1453 /* Generate jump over NOPs. */
1454 offsetT disp
= count
- 2;
1455 if (fits_in_imm7 (disp
))
1457 /* Use "jmp disp8" if possible. */
1459 where
[0] = jump_disp8
[0];
1465 unsigned int size_of_jump
;
1467 if (flag_code
== CODE_16BIT
)
1469 where
[0] = jump16_disp32
[0];
1470 where
[1] = jump16_disp32
[1];
1475 where
[0] = jump32_disp32
[0];
1479 count
-= size_of_jump
+ 4;
1480 if (!fits_in_imm31 (count
))
1482 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
1483 _("jump over nop padding out of range"));
1487 md_number_to_chars (where
+ size_of_jump
, count
, 4);
1488 where
+= size_of_jump
+ 4;
1492 /* Generate multiple NOPs. */
1493 i386_output_nops (where
, patt
, count
, limit
);
1497 operand_type_all_zero (const union i386_operand_type
*x
)
1499 switch (ARRAY_SIZE(x
->array
))
1510 return !x
->array
[0];
1517 operand_type_set (union i386_operand_type
*x
, unsigned int v
)
1519 switch (ARRAY_SIZE(x
->array
))
1537 operand_type_equal (const union i386_operand_type
*x
,
1538 const union i386_operand_type
*y
)
1540 switch (ARRAY_SIZE(x
->array
))
1543 if (x
->array
[2] != y
->array
[2])
1547 if (x
->array
[1] != y
->array
[1])
1551 return x
->array
[0] == y
->array
[0];
1559 cpu_flags_all_zero (const union i386_cpu_flags
*x
)
1561 switch (ARRAY_SIZE(x
->array
))
1576 return !x
->array
[0];
1583 cpu_flags_equal (const union i386_cpu_flags
*x
,
1584 const union i386_cpu_flags
*y
)
1586 switch (ARRAY_SIZE(x
->array
))
1589 if (x
->array
[3] != y
->array
[3])
1593 if (x
->array
[2] != y
->array
[2])
1597 if (x
->array
[1] != y
->array
[1])
1601 return x
->array
[0] == y
->array
[0];
1609 cpu_flags_check_cpu64 (i386_cpu_flags f
)
1611 return !((flag_code
== CODE_64BIT
&& f
.bitfield
.cpuno64
)
1612 || (flag_code
!= CODE_64BIT
&& f
.bitfield
.cpu64
));
1615 static INLINE i386_cpu_flags
1616 cpu_flags_and (i386_cpu_flags x
, i386_cpu_flags y
)
1618 switch (ARRAY_SIZE (x
.array
))
1621 x
.array
[3] &= y
.array
[3];
1624 x
.array
[2] &= y
.array
[2];
1627 x
.array
[1] &= y
.array
[1];
1630 x
.array
[0] &= y
.array
[0];
1638 static INLINE i386_cpu_flags
1639 cpu_flags_or (i386_cpu_flags x
, i386_cpu_flags y
)
1641 switch (ARRAY_SIZE (x
.array
))
1644 x
.array
[3] |= y
.array
[3];
1647 x
.array
[2] |= y
.array
[2];
1650 x
.array
[1] |= y
.array
[1];
1653 x
.array
[0] |= y
.array
[0];
1661 static INLINE i386_cpu_flags
1662 cpu_flags_and_not (i386_cpu_flags x
, i386_cpu_flags y
)
1664 switch (ARRAY_SIZE (x
.array
))
1667 x
.array
[3] &= ~y
.array
[3];
1670 x
.array
[2] &= ~y
.array
[2];
1673 x
.array
[1] &= ~y
.array
[1];
1676 x
.array
[0] &= ~y
.array
[0];
1684 #define CPU_FLAGS_ARCH_MATCH 0x1
1685 #define CPU_FLAGS_64BIT_MATCH 0x2
1687 #define CPU_FLAGS_PERFECT_MATCH \
1688 (CPU_FLAGS_ARCH_MATCH | CPU_FLAGS_64BIT_MATCH)
1690 /* Return CPU flags match bits. */
1693 cpu_flags_match (const insn_template
*t
)
1695 i386_cpu_flags x
= t
->cpu_flags
;
1696 int match
= cpu_flags_check_cpu64 (x
) ? CPU_FLAGS_64BIT_MATCH
: 0;
1698 x
.bitfield
.cpu64
= 0;
1699 x
.bitfield
.cpuno64
= 0;
1701 if (cpu_flags_all_zero (&x
))
1703 /* This instruction is available on all archs. */
1704 match
|= CPU_FLAGS_ARCH_MATCH
;
1708 /* This instruction is available only on some archs. */
1709 i386_cpu_flags cpu
= cpu_arch_flags
;
1711 /* AVX512VL is no standalone feature - match it and then strip it. */
1712 if (x
.bitfield
.cpuavx512vl
&& !cpu
.bitfield
.cpuavx512vl
)
1714 x
.bitfield
.cpuavx512vl
= 0;
1716 cpu
= cpu_flags_and (x
, cpu
);
1717 if (!cpu_flags_all_zero (&cpu
))
1719 if (x
.bitfield
.cpuavx
)
1721 /* We need to check a few extra flags with AVX. */
1722 if (cpu
.bitfield
.cpuavx
1723 && (!t
->opcode_modifier
.sse2avx
|| sse2avx
)
1724 && (!x
.bitfield
.cpuaes
|| cpu
.bitfield
.cpuaes
)
1725 && (!x
.bitfield
.cpugfni
|| cpu
.bitfield
.cpugfni
)
1726 && (!x
.bitfield
.cpupclmul
|| cpu
.bitfield
.cpupclmul
))
1727 match
|= CPU_FLAGS_ARCH_MATCH
;
1729 else if (x
.bitfield
.cpuavx512f
)
1731 /* We need to check a few extra flags with AVX512F. */
1732 if (cpu
.bitfield
.cpuavx512f
1733 && (!x
.bitfield
.cpugfni
|| cpu
.bitfield
.cpugfni
)
1734 && (!x
.bitfield
.cpuvaes
|| cpu
.bitfield
.cpuvaes
)
1735 && (!x
.bitfield
.cpuvpclmulqdq
|| cpu
.bitfield
.cpuvpclmulqdq
))
1736 match
|= CPU_FLAGS_ARCH_MATCH
;
1739 match
|= CPU_FLAGS_ARCH_MATCH
;
1745 static INLINE i386_operand_type
1746 operand_type_and (i386_operand_type x
, i386_operand_type y
)
1748 switch (ARRAY_SIZE (x
.array
))
1751 x
.array
[2] &= y
.array
[2];
1754 x
.array
[1] &= y
.array
[1];
1757 x
.array
[0] &= y
.array
[0];
1765 static INLINE i386_operand_type
1766 operand_type_and_not (i386_operand_type x
, i386_operand_type y
)
1768 switch (ARRAY_SIZE (x
.array
))
1771 x
.array
[2] &= ~y
.array
[2];
1774 x
.array
[1] &= ~y
.array
[1];
1777 x
.array
[0] &= ~y
.array
[0];
1785 static INLINE i386_operand_type
1786 operand_type_or (i386_operand_type x
, i386_operand_type y
)
1788 switch (ARRAY_SIZE (x
.array
))
1791 x
.array
[2] |= y
.array
[2];
1794 x
.array
[1] |= y
.array
[1];
1797 x
.array
[0] |= y
.array
[0];
1805 static INLINE i386_operand_type
1806 operand_type_xor (i386_operand_type x
, i386_operand_type y
)
1808 switch (ARRAY_SIZE (x
.array
))
1811 x
.array
[2] ^= y
.array
[2];
1814 x
.array
[1] ^= y
.array
[1];
1817 x
.array
[0] ^= y
.array
[0];
1825 static const i386_operand_type acc32
= OPERAND_TYPE_ACC32
;
1826 static const i386_operand_type acc64
= OPERAND_TYPE_ACC64
;
1827 static const i386_operand_type control
= OPERAND_TYPE_CONTROL
;
1828 static const i386_operand_type inoutportreg
1829 = OPERAND_TYPE_INOUTPORTREG
;
1830 static const i386_operand_type reg16_inoutportreg
1831 = OPERAND_TYPE_REG16_INOUTPORTREG
;
1832 static const i386_operand_type disp16
= OPERAND_TYPE_DISP16
;
1833 static const i386_operand_type disp32
= OPERAND_TYPE_DISP32
;
1834 static const i386_operand_type disp32s
= OPERAND_TYPE_DISP32S
;
1835 static const i386_operand_type disp16_32
= OPERAND_TYPE_DISP16_32
;
1836 static const i386_operand_type anydisp
1837 = OPERAND_TYPE_ANYDISP
;
1838 static const i386_operand_type regxmm
= OPERAND_TYPE_REGXMM
;
1839 static const i386_operand_type regmask
= OPERAND_TYPE_REGMASK
;
1840 static const i386_operand_type imm8
= OPERAND_TYPE_IMM8
;
1841 static const i386_operand_type imm8s
= OPERAND_TYPE_IMM8S
;
1842 static const i386_operand_type imm16
= OPERAND_TYPE_IMM16
;
1843 static const i386_operand_type imm32
= OPERAND_TYPE_IMM32
;
1844 static const i386_operand_type imm32s
= OPERAND_TYPE_IMM32S
;
1845 static const i386_operand_type imm64
= OPERAND_TYPE_IMM64
;
1846 static const i386_operand_type imm16_32
= OPERAND_TYPE_IMM16_32
;
1847 static const i386_operand_type imm16_32s
= OPERAND_TYPE_IMM16_32S
;
1848 static const i386_operand_type imm16_32_32s
= OPERAND_TYPE_IMM16_32_32S
;
1849 static const i386_operand_type vec_imm4
= OPERAND_TYPE_VEC_IMM4
;
1860 operand_type_check (i386_operand_type t
, enum operand_type c
)
1865 return t
.bitfield
.reg
;
1868 return (t
.bitfield
.imm8
1872 || t
.bitfield
.imm32s
1873 || t
.bitfield
.imm64
);
1876 return (t
.bitfield
.disp8
1877 || t
.bitfield
.disp16
1878 || t
.bitfield
.disp32
1879 || t
.bitfield
.disp32s
1880 || t
.bitfield
.disp64
);
1883 return (t
.bitfield
.disp8
1884 || t
.bitfield
.disp16
1885 || t
.bitfield
.disp32
1886 || t
.bitfield
.disp32s
1887 || t
.bitfield
.disp64
1888 || t
.bitfield
.baseindex
);
1897 /* Return 1 if there is no conflict in 8bit/16bit/32bit/64bit/80bit on
1898 operand J for instruction template T. */
1901 match_reg_size (const insn_template
*t
, unsigned int j
)
1903 return !((i
.types
[j
].bitfield
.byte
1904 && !t
->operand_types
[j
].bitfield
.byte
)
1905 || (i
.types
[j
].bitfield
.word
1906 && !t
->operand_types
[j
].bitfield
.word
)
1907 || (i
.types
[j
].bitfield
.dword
1908 && !t
->operand_types
[j
].bitfield
.dword
)
1909 || (i
.types
[j
].bitfield
.qword
1910 && !t
->operand_types
[j
].bitfield
.qword
)
1911 || (i
.types
[j
].bitfield
.tbyte
1912 && !t
->operand_types
[j
].bitfield
.tbyte
));
1915 /* Return 1 if there is no conflict in SIMD register on
1916 operand J for instruction template T. */
1919 match_simd_size (const insn_template
*t
, unsigned int j
)
1921 return !((i
.types
[j
].bitfield
.xmmword
1922 && !t
->operand_types
[j
].bitfield
.xmmword
)
1923 || (i
.types
[j
].bitfield
.ymmword
1924 && !t
->operand_types
[j
].bitfield
.ymmword
)
1925 || (i
.types
[j
].bitfield
.zmmword
1926 && !t
->operand_types
[j
].bitfield
.zmmword
));
1929 /* Return 1 if there is no conflict in any size on operand J for
1930 instruction template T. */
1933 match_mem_size (const insn_template
*t
, unsigned int j
)
1935 return (match_reg_size (t
, j
)
1936 && !((i
.types
[j
].bitfield
.unspecified
1938 && !t
->operand_types
[j
].bitfield
.unspecified
)
1939 || (i
.types
[j
].bitfield
.fword
1940 && !t
->operand_types
[j
].bitfield
.fword
)
1941 /* For scalar opcode templates to allow register and memory
1942 operands at the same time, some special casing is needed
1943 here. Also for v{,p}broadcast*, {,v}pmov{s,z}*, and
1944 down-conversion vpmov*. */
1945 || ((t
->operand_types
[j
].bitfield
.regsimd
1946 && !t
->opcode_modifier
.broadcast
1947 && (t
->operand_types
[j
].bitfield
.byte
1948 || t
->operand_types
[j
].bitfield
.word
1949 || t
->operand_types
[j
].bitfield
.dword
1950 || t
->operand_types
[j
].bitfield
.qword
))
1951 ? (i
.types
[j
].bitfield
.xmmword
1952 || i
.types
[j
].bitfield
.ymmword
1953 || i
.types
[j
].bitfield
.zmmword
)
1954 : !match_simd_size(t
, j
))));
1957 /* Return 1 if there is no size conflict on any operands for
1958 instruction template T. */
1961 operand_size_match (const insn_template
*t
)
1966 /* Don't check jump instructions. */
1967 if (t
->opcode_modifier
.jump
1968 || t
->opcode_modifier
.jumpbyte
1969 || t
->opcode_modifier
.jumpdword
1970 || t
->opcode_modifier
.jumpintersegment
)
1973 /* Check memory and accumulator operand size. */
1974 for (j
= 0; j
< i
.operands
; j
++)
1976 if (!i
.types
[j
].bitfield
.reg
&& !i
.types
[j
].bitfield
.regsimd
1977 && t
->operand_types
[j
].bitfield
.anysize
)
1980 if (t
->operand_types
[j
].bitfield
.reg
1981 && !match_reg_size (t
, j
))
1987 if (t
->operand_types
[j
].bitfield
.regsimd
1988 && !match_simd_size (t
, j
))
1994 if (t
->operand_types
[j
].bitfield
.acc
1995 && (!match_reg_size (t
, j
) || !match_simd_size (t
, j
)))
2001 if (i
.types
[j
].bitfield
.mem
&& !match_mem_size (t
, j
))
2010 else if (!t
->opcode_modifier
.d
)
2013 i
.error
= operand_size_mismatch
;
2017 /* Check reverse. */
2018 gas_assert (i
.operands
== 2);
2021 for (j
= 0; j
< 2; j
++)
2023 if ((t
->operand_types
[j
].bitfield
.reg
2024 || t
->operand_types
[j
].bitfield
.acc
)
2025 && !match_reg_size (t
, j
? 0 : 1))
2028 if (i
.types
[j
].bitfield
.mem
2029 && !match_mem_size (t
, j
? 0 : 1))
2037 operand_type_match (i386_operand_type overlap
,
2038 i386_operand_type given
)
2040 i386_operand_type temp
= overlap
;
2042 temp
.bitfield
.jumpabsolute
= 0;
2043 temp
.bitfield
.unspecified
= 0;
2044 temp
.bitfield
.byte
= 0;
2045 temp
.bitfield
.word
= 0;
2046 temp
.bitfield
.dword
= 0;
2047 temp
.bitfield
.fword
= 0;
2048 temp
.bitfield
.qword
= 0;
2049 temp
.bitfield
.tbyte
= 0;
2050 temp
.bitfield
.xmmword
= 0;
2051 temp
.bitfield
.ymmword
= 0;
2052 temp
.bitfield
.zmmword
= 0;
2053 if (operand_type_all_zero (&temp
))
2056 if (given
.bitfield
.baseindex
== overlap
.bitfield
.baseindex
2057 && given
.bitfield
.jumpabsolute
== overlap
.bitfield
.jumpabsolute
)
2061 i
.error
= operand_type_mismatch
;
2065 /* If given types g0 and g1 are registers they must be of the same type
2066 unless the expected operand type register overlap is null.
2067 Memory operand size of certain SIMD instructions is also being checked
2071 operand_type_register_match (i386_operand_type g0
,
2072 i386_operand_type t0
,
2073 i386_operand_type g1
,
2074 i386_operand_type t1
)
2076 if (!g0
.bitfield
.reg
2077 && !g0
.bitfield
.regsimd
2078 && (!operand_type_check (g0
, anymem
)
2079 || g0
.bitfield
.unspecified
2080 || !t0
.bitfield
.regsimd
))
2083 if (!g1
.bitfield
.reg
2084 && !g1
.bitfield
.regsimd
2085 && (!operand_type_check (g1
, anymem
)
2086 || g1
.bitfield
.unspecified
2087 || !t1
.bitfield
.regsimd
))
2090 if (g0
.bitfield
.byte
== g1
.bitfield
.byte
2091 && g0
.bitfield
.word
== g1
.bitfield
.word
2092 && g0
.bitfield
.dword
== g1
.bitfield
.dword
2093 && g0
.bitfield
.qword
== g1
.bitfield
.qword
2094 && g0
.bitfield
.xmmword
== g1
.bitfield
.xmmword
2095 && g0
.bitfield
.ymmword
== g1
.bitfield
.ymmword
2096 && g0
.bitfield
.zmmword
== g1
.bitfield
.zmmword
)
2099 if (!(t0
.bitfield
.byte
& t1
.bitfield
.byte
)
2100 && !(t0
.bitfield
.word
& t1
.bitfield
.word
)
2101 && !(t0
.bitfield
.dword
& t1
.bitfield
.dword
)
2102 && !(t0
.bitfield
.qword
& t1
.bitfield
.qword
)
2103 && !(t0
.bitfield
.xmmword
& t1
.bitfield
.xmmword
)
2104 && !(t0
.bitfield
.ymmword
& t1
.bitfield
.ymmword
)
2105 && !(t0
.bitfield
.zmmword
& t1
.bitfield
.zmmword
))
2108 i
.error
= register_type_mismatch
;
2113 static INLINE
unsigned int
2114 register_number (const reg_entry
*r
)
2116 unsigned int nr
= r
->reg_num
;
2118 if (r
->reg_flags
& RegRex
)
2121 if (r
->reg_flags
& RegVRex
)
2127 static INLINE
unsigned int
2128 mode_from_disp_size (i386_operand_type t
)
2130 if (t
.bitfield
.disp8
)
2132 else if (t
.bitfield
.disp16
2133 || t
.bitfield
.disp32
2134 || t
.bitfield
.disp32s
)
2141 fits_in_signed_byte (addressT num
)
2143 return num
+ 0x80 <= 0xff;
2147 fits_in_unsigned_byte (addressT num
)
2153 fits_in_unsigned_word (addressT num
)
2155 return num
<= 0xffff;
2159 fits_in_signed_word (addressT num
)
2161 return num
+ 0x8000 <= 0xffff;
2165 fits_in_signed_long (addressT num ATTRIBUTE_UNUSED
)
2170 return num
+ 0x80000000 <= 0xffffffff;
2172 } /* fits_in_signed_long() */
2175 fits_in_unsigned_long (addressT num ATTRIBUTE_UNUSED
)
2180 return num
<= 0xffffffff;
2182 } /* fits_in_unsigned_long() */
2185 fits_in_disp8 (offsetT num
)
2187 int shift
= i
.memshift
;
2193 mask
= (1 << shift
) - 1;
2195 /* Return 0 if NUM isn't properly aligned. */
2199 /* Check if NUM will fit in 8bit after shift. */
2200 return fits_in_signed_byte (num
>> shift
);
2204 fits_in_imm4 (offsetT num
)
2206 return (num
& 0xf) == num
;
2209 static i386_operand_type
2210 smallest_imm_type (offsetT num
)
2212 i386_operand_type t
;
2214 operand_type_set (&t
, 0);
2215 t
.bitfield
.imm64
= 1;
2217 if (cpu_arch_tune
!= PROCESSOR_I486
&& num
== 1)
2219 /* This code is disabled on the 486 because all the Imm1 forms
2220 in the opcode table are slower on the i486. They're the
2221 versions with the implicitly specified single-position
2222 displacement, which has another syntax if you really want to
2224 t
.bitfield
.imm1
= 1;
2225 t
.bitfield
.imm8
= 1;
2226 t
.bitfield
.imm8s
= 1;
2227 t
.bitfield
.imm16
= 1;
2228 t
.bitfield
.imm32
= 1;
2229 t
.bitfield
.imm32s
= 1;
2231 else if (fits_in_signed_byte (num
))
2233 t
.bitfield
.imm8
= 1;
2234 t
.bitfield
.imm8s
= 1;
2235 t
.bitfield
.imm16
= 1;
2236 t
.bitfield
.imm32
= 1;
2237 t
.bitfield
.imm32s
= 1;
2239 else if (fits_in_unsigned_byte (num
))
2241 t
.bitfield
.imm8
= 1;
2242 t
.bitfield
.imm16
= 1;
2243 t
.bitfield
.imm32
= 1;
2244 t
.bitfield
.imm32s
= 1;
2246 else if (fits_in_signed_word (num
) || fits_in_unsigned_word (num
))
2248 t
.bitfield
.imm16
= 1;
2249 t
.bitfield
.imm32
= 1;
2250 t
.bitfield
.imm32s
= 1;
2252 else if (fits_in_signed_long (num
))
2254 t
.bitfield
.imm32
= 1;
2255 t
.bitfield
.imm32s
= 1;
2257 else if (fits_in_unsigned_long (num
))
2258 t
.bitfield
.imm32
= 1;
2264 offset_in_range (offsetT val
, int size
)
2270 case 1: mask
= ((addressT
) 1 << 8) - 1; break;
2271 case 2: mask
= ((addressT
) 1 << 16) - 1; break;
2272 case 4: mask
= ((addressT
) 2 << 31) - 1; break;
2274 case 8: mask
= ((addressT
) 2 << 63) - 1; break;
2280 /* If BFD64, sign extend val for 32bit address mode. */
2281 if (flag_code
!= CODE_64BIT
2282 || i
.prefix
[ADDR_PREFIX
])
2283 if ((val
& ~(((addressT
) 2 << 31) - 1)) == 0)
2284 val
= (val
^ ((addressT
) 1 << 31)) - ((addressT
) 1 << 31);
2287 if ((val
& ~mask
) != 0 && (val
& ~mask
) != ~mask
)
2289 char buf1
[40], buf2
[40];
2291 sprint_value (buf1
, val
);
2292 sprint_value (buf2
, val
& mask
);
2293 as_warn (_("%s shortened to %s"), buf1
, buf2
);
2308 a. PREFIX_EXIST if attempting to add a prefix where one from the
2309 same class already exists.
2310 b. PREFIX_LOCK if lock prefix is added.
2311 c. PREFIX_REP if rep/repne prefix is added.
2312 d. PREFIX_DS if ds prefix is added.
2313 e. PREFIX_OTHER if other prefix is added.
2316 static enum PREFIX_GROUP
2317 add_prefix (unsigned int prefix
)
2319 enum PREFIX_GROUP ret
= PREFIX_OTHER
;
2322 if (prefix
>= REX_OPCODE
&& prefix
< REX_OPCODE
+ 16
2323 && flag_code
== CODE_64BIT
)
2325 if ((i
.prefix
[REX_PREFIX
] & prefix
& REX_W
)
2326 || ((i
.prefix
[REX_PREFIX
] & (REX_R
| REX_X
| REX_B
))
2327 && (prefix
& (REX_R
| REX_X
| REX_B
))))
2338 case DS_PREFIX_OPCODE
:
2341 case CS_PREFIX_OPCODE
:
2342 case ES_PREFIX_OPCODE
:
2343 case FS_PREFIX_OPCODE
:
2344 case GS_PREFIX_OPCODE
:
2345 case SS_PREFIX_OPCODE
:
2349 case REPNE_PREFIX_OPCODE
:
2350 case REPE_PREFIX_OPCODE
:
2355 case LOCK_PREFIX_OPCODE
:
2364 case ADDR_PREFIX_OPCODE
:
2368 case DATA_PREFIX_OPCODE
:
2372 if (i
.prefix
[q
] != 0)
2380 i
.prefix
[q
] |= prefix
;
2383 as_bad (_("same type of prefix used twice"));
2389 update_code_flag (int value
, int check
)
2391 PRINTF_LIKE ((*as_error
));
2393 flag_code
= (enum flag_code
) value
;
2394 if (flag_code
== CODE_64BIT
)
2396 cpu_arch_flags
.bitfield
.cpu64
= 1;
2397 cpu_arch_flags
.bitfield
.cpuno64
= 0;
2401 cpu_arch_flags
.bitfield
.cpu64
= 0;
2402 cpu_arch_flags
.bitfield
.cpuno64
= 1;
2404 if (value
== CODE_64BIT
&& !cpu_arch_flags
.bitfield
.cpulm
)
2407 as_error
= as_fatal
;
2410 (*as_error
) (_("64bit mode not supported on `%s'."),
2411 cpu_arch_name
? cpu_arch_name
: default_arch
);
2413 if (value
== CODE_32BIT
&& !cpu_arch_flags
.bitfield
.cpui386
)
2416 as_error
= as_fatal
;
2419 (*as_error
) (_("32bit mode not supported on `%s'."),
2420 cpu_arch_name
? cpu_arch_name
: default_arch
);
2422 stackop_size
= '\0';
2426 set_code_flag (int value
)
2428 update_code_flag (value
, 0);
2432 set_16bit_gcc_code_flag (int new_code_flag
)
2434 flag_code
= (enum flag_code
) new_code_flag
;
2435 if (flag_code
!= CODE_16BIT
)
2437 cpu_arch_flags
.bitfield
.cpu64
= 0;
2438 cpu_arch_flags
.bitfield
.cpuno64
= 1;
2439 stackop_size
= LONG_MNEM_SUFFIX
;
2443 set_intel_syntax (int syntax_flag
)
2445 /* Find out if register prefixing is specified. */
2446 int ask_naked_reg
= 0;
2449 if (!is_end_of_line
[(unsigned char) *input_line_pointer
])
2452 int e
= get_symbol_name (&string
);
2454 if (strcmp (string
, "prefix") == 0)
2456 else if (strcmp (string
, "noprefix") == 0)
2459 as_bad (_("bad argument to syntax directive."));
2460 (void) restore_line_pointer (e
);
2462 demand_empty_rest_of_line ();
2464 intel_syntax
= syntax_flag
;
2466 if (ask_naked_reg
== 0)
2467 allow_naked_reg
= (intel_syntax
2468 && (bfd_get_symbol_leading_char (stdoutput
) != '\0'));
2470 allow_naked_reg
= (ask_naked_reg
< 0);
2472 expr_set_rank (O_full_ptr
, syntax_flag
? 10 : 0);
2474 identifier_chars
['%'] = intel_syntax
&& allow_naked_reg
? '%' : 0;
2475 identifier_chars
['$'] = intel_syntax
? '$' : 0;
2476 register_prefix
= allow_naked_reg
? "" : "%";
2480 set_intel_mnemonic (int mnemonic_flag
)
2482 intel_mnemonic
= mnemonic_flag
;
2486 set_allow_index_reg (int flag
)
2488 allow_index_reg
= flag
;
2492 set_check (int what
)
2494 enum check_kind
*kind
;
2499 kind
= &operand_check
;
2510 if (!is_end_of_line
[(unsigned char) *input_line_pointer
])
2513 int e
= get_symbol_name (&string
);
2515 if (strcmp (string
, "none") == 0)
2517 else if (strcmp (string
, "warning") == 0)
2518 *kind
= check_warning
;
2519 else if (strcmp (string
, "error") == 0)
2520 *kind
= check_error
;
2522 as_bad (_("bad argument to %s_check directive."), str
);
2523 (void) restore_line_pointer (e
);
2526 as_bad (_("missing argument for %s_check directive"), str
);
2528 demand_empty_rest_of_line ();
2532 check_cpu_arch_compatible (const char *name ATTRIBUTE_UNUSED
,
2533 i386_cpu_flags new_flag ATTRIBUTE_UNUSED
)
2535 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
2536 static const char *arch
;
2538 /* Intel LIOM is only supported on ELF. */
2544 /* Use cpu_arch_name if it is set in md_parse_option. Otherwise
2545 use default_arch. */
2546 arch
= cpu_arch_name
;
2548 arch
= default_arch
;
2551 /* If we are targeting Intel MCU, we must enable it. */
2552 if (get_elf_backend_data (stdoutput
)->elf_machine_code
!= EM_IAMCU
2553 || new_flag
.bitfield
.cpuiamcu
)
2556 /* If we are targeting Intel L1OM, we must enable it. */
2557 if (get_elf_backend_data (stdoutput
)->elf_machine_code
!= EM_L1OM
2558 || new_flag
.bitfield
.cpul1om
)
2561 /* If we are targeting Intel K1OM, we must enable it. */
2562 if (get_elf_backend_data (stdoutput
)->elf_machine_code
!= EM_K1OM
2563 || new_flag
.bitfield
.cpuk1om
)
2566 as_bad (_("`%s' is not supported on `%s'"), name
, arch
);
2571 set_cpu_arch (int dummy ATTRIBUTE_UNUSED
)
2575 if (!is_end_of_line
[(unsigned char) *input_line_pointer
])
2578 int e
= get_symbol_name (&string
);
2580 i386_cpu_flags flags
;
2582 for (j
= 0; j
< ARRAY_SIZE (cpu_arch
); j
++)
2584 if (strcmp (string
, cpu_arch
[j
].name
) == 0)
2586 check_cpu_arch_compatible (string
, cpu_arch
[j
].flags
);
2590 cpu_arch_name
= cpu_arch
[j
].name
;
2591 cpu_sub_arch_name
= NULL
;
2592 cpu_arch_flags
= cpu_arch
[j
].flags
;
2593 if (flag_code
== CODE_64BIT
)
2595 cpu_arch_flags
.bitfield
.cpu64
= 1;
2596 cpu_arch_flags
.bitfield
.cpuno64
= 0;
2600 cpu_arch_flags
.bitfield
.cpu64
= 0;
2601 cpu_arch_flags
.bitfield
.cpuno64
= 1;
2603 cpu_arch_isa
= cpu_arch
[j
].type
;
2604 cpu_arch_isa_flags
= cpu_arch
[j
].flags
;
2605 if (!cpu_arch_tune_set
)
2607 cpu_arch_tune
= cpu_arch_isa
;
2608 cpu_arch_tune_flags
= cpu_arch_isa_flags
;
2613 flags
= cpu_flags_or (cpu_arch_flags
,
2616 if (!cpu_flags_equal (&flags
, &cpu_arch_flags
))
2618 if (cpu_sub_arch_name
)
2620 char *name
= cpu_sub_arch_name
;
2621 cpu_sub_arch_name
= concat (name
,
2623 (const char *) NULL
);
2627 cpu_sub_arch_name
= xstrdup (cpu_arch
[j
].name
);
2628 cpu_arch_flags
= flags
;
2629 cpu_arch_isa_flags
= flags
;
2633 = cpu_flags_or (cpu_arch_isa_flags
,
2635 (void) restore_line_pointer (e
);
2636 demand_empty_rest_of_line ();
2641 if (*string
== '.' && j
>= ARRAY_SIZE (cpu_arch
))
2643 /* Disable an ISA extension. */
2644 for (j
= 0; j
< ARRAY_SIZE (cpu_noarch
); j
++)
2645 if (strcmp (string
+ 1, cpu_noarch
[j
].name
) == 0)
2647 flags
= cpu_flags_and_not (cpu_arch_flags
,
2648 cpu_noarch
[j
].flags
);
2649 if (!cpu_flags_equal (&flags
, &cpu_arch_flags
))
2651 if (cpu_sub_arch_name
)
2653 char *name
= cpu_sub_arch_name
;
2654 cpu_sub_arch_name
= concat (name
, string
,
2655 (const char *) NULL
);
2659 cpu_sub_arch_name
= xstrdup (string
);
2660 cpu_arch_flags
= flags
;
2661 cpu_arch_isa_flags
= flags
;
2663 (void) restore_line_pointer (e
);
2664 demand_empty_rest_of_line ();
2668 j
= ARRAY_SIZE (cpu_arch
);
2671 if (j
>= ARRAY_SIZE (cpu_arch
))
2672 as_bad (_("no such architecture: `%s'"), string
);
2674 *input_line_pointer
= e
;
2677 as_bad (_("missing cpu architecture"));
2679 no_cond_jump_promotion
= 0;
2680 if (*input_line_pointer
== ','
2681 && !is_end_of_line
[(unsigned char) input_line_pointer
[1]])
2686 ++input_line_pointer
;
2687 e
= get_symbol_name (&string
);
2689 if (strcmp (string
, "nojumps") == 0)
2690 no_cond_jump_promotion
= 1;
2691 else if (strcmp (string
, "jumps") == 0)
2694 as_bad (_("no such architecture modifier: `%s'"), string
);
2696 (void) restore_line_pointer (e
);
2699 demand_empty_rest_of_line ();
2702 enum bfd_architecture
2705 if (cpu_arch_isa
== PROCESSOR_L1OM
)
2707 if (OUTPUT_FLAVOR
!= bfd_target_elf_flavour
2708 || flag_code
!= CODE_64BIT
)
2709 as_fatal (_("Intel L1OM is 64bit ELF only"));
2710 return bfd_arch_l1om
;
2712 else if (cpu_arch_isa
== PROCESSOR_K1OM
)
2714 if (OUTPUT_FLAVOR
!= bfd_target_elf_flavour
2715 || flag_code
!= CODE_64BIT
)
2716 as_fatal (_("Intel K1OM is 64bit ELF only"));
2717 return bfd_arch_k1om
;
2719 else if (cpu_arch_isa
== PROCESSOR_IAMCU
)
2721 if (OUTPUT_FLAVOR
!= bfd_target_elf_flavour
2722 || flag_code
== CODE_64BIT
)
2723 as_fatal (_("Intel MCU is 32bit ELF only"));
2724 return bfd_arch_iamcu
;
2727 return bfd_arch_i386
;
2733 if (!strncmp (default_arch
, "x86_64", 6))
2735 if (cpu_arch_isa
== PROCESSOR_L1OM
)
2737 if (OUTPUT_FLAVOR
!= bfd_target_elf_flavour
2738 || default_arch
[6] != '\0')
2739 as_fatal (_("Intel L1OM is 64bit ELF only"));
2740 return bfd_mach_l1om
;
2742 else if (cpu_arch_isa
== PROCESSOR_K1OM
)
2744 if (OUTPUT_FLAVOR
!= bfd_target_elf_flavour
2745 || default_arch
[6] != '\0')
2746 as_fatal (_("Intel K1OM is 64bit ELF only"));
2747 return bfd_mach_k1om
;
2749 else if (default_arch
[6] == '\0')
2750 return bfd_mach_x86_64
;
2752 return bfd_mach_x64_32
;
2754 else if (!strcmp (default_arch
, "i386")
2755 || !strcmp (default_arch
, "iamcu"))
2757 if (cpu_arch_isa
== PROCESSOR_IAMCU
)
2759 if (OUTPUT_FLAVOR
!= bfd_target_elf_flavour
)
2760 as_fatal (_("Intel MCU is 32bit ELF only"));
2761 return bfd_mach_i386_iamcu
;
2764 return bfd_mach_i386_i386
;
2767 as_fatal (_("unknown architecture"));
2773 const char *hash_err
;
2775 /* Support pseudo prefixes like {disp32}. */
2776 lex_type
['{'] = LEX_BEGIN_NAME
;
2778 /* Initialize op_hash hash table. */
2779 op_hash
= hash_new ();
2782 const insn_template
*optab
;
2783 templates
*core_optab
;
2785 /* Setup for loop. */
2787 core_optab
= XNEW (templates
);
2788 core_optab
->start
= optab
;
2793 if (optab
->name
== NULL
2794 || strcmp (optab
->name
, (optab
- 1)->name
) != 0)
2796 /* different name --> ship out current template list;
2797 add to hash table; & begin anew. */
2798 core_optab
->end
= optab
;
2799 hash_err
= hash_insert (op_hash
,
2801 (void *) core_optab
);
2804 as_fatal (_("can't hash %s: %s"),
2808 if (optab
->name
== NULL
)
2810 core_optab
= XNEW (templates
);
2811 core_optab
->start
= optab
;
2816 /* Initialize reg_hash hash table. */
2817 reg_hash
= hash_new ();
2819 const reg_entry
*regtab
;
2820 unsigned int regtab_size
= i386_regtab_size
;
2822 for (regtab
= i386_regtab
; regtab_size
--; regtab
++)
2824 hash_err
= hash_insert (reg_hash
, regtab
->reg_name
, (void *) regtab
);
2826 as_fatal (_("can't hash %s: %s"),
2832 /* Fill in lexical tables: mnemonic_chars, operand_chars. */
2837 for (c
= 0; c
< 256; c
++)
2842 mnemonic_chars
[c
] = c
;
2843 register_chars
[c
] = c
;
2844 operand_chars
[c
] = c
;
2846 else if (ISLOWER (c
))
2848 mnemonic_chars
[c
] = c
;
2849 register_chars
[c
] = c
;
2850 operand_chars
[c
] = c
;
2852 else if (ISUPPER (c
))
2854 mnemonic_chars
[c
] = TOLOWER (c
);
2855 register_chars
[c
] = mnemonic_chars
[c
];
2856 operand_chars
[c
] = c
;
2858 else if (c
== '{' || c
== '}')
2860 mnemonic_chars
[c
] = c
;
2861 operand_chars
[c
] = c
;
2864 if (ISALPHA (c
) || ISDIGIT (c
))
2865 identifier_chars
[c
] = c
;
2868 identifier_chars
[c
] = c
;
2869 operand_chars
[c
] = c
;
2874 identifier_chars
['@'] = '@';
2877 identifier_chars
['?'] = '?';
2878 operand_chars
['?'] = '?';
2880 digit_chars
['-'] = '-';
2881 mnemonic_chars
['_'] = '_';
2882 mnemonic_chars
['-'] = '-';
2883 mnemonic_chars
['.'] = '.';
2884 identifier_chars
['_'] = '_';
2885 identifier_chars
['.'] = '.';
2887 for (p
= operand_special_chars
; *p
!= '\0'; p
++)
2888 operand_chars
[(unsigned char) *p
] = *p
;
2891 if (flag_code
== CODE_64BIT
)
2893 #if defined (OBJ_COFF) && defined (TE_PE)
2894 x86_dwarf2_return_column
= (OUTPUT_FLAVOR
== bfd_target_coff_flavour
2897 x86_dwarf2_return_column
= 16;
2899 x86_cie_data_alignment
= -8;
2903 x86_dwarf2_return_column
= 8;
2904 x86_cie_data_alignment
= -4;
2909 i386_print_statistics (FILE *file
)
2911 hash_print_statistics (file
, "i386 opcode", op_hash
);
2912 hash_print_statistics (file
, "i386 register", reg_hash
);
2917 /* Debugging routines for md_assemble. */
2918 static void pte (insn_template
*);
2919 static void pt (i386_operand_type
);
2920 static void pe (expressionS
*);
2921 static void ps (symbolS
*);
2924 pi (char *line
, i386_insn
*x
)
2928 fprintf (stdout
, "%s: template ", line
);
2930 fprintf (stdout
, " address: base %s index %s scale %x\n",
2931 x
->base_reg
? x
->base_reg
->reg_name
: "none",
2932 x
->index_reg
? x
->index_reg
->reg_name
: "none",
2933 x
->log2_scale_factor
);
2934 fprintf (stdout
, " modrm: mode %x reg %x reg/mem %x\n",
2935 x
->rm
.mode
, x
->rm
.reg
, x
->rm
.regmem
);
2936 fprintf (stdout
, " sib: base %x index %x scale %x\n",
2937 x
->sib
.base
, x
->sib
.index
, x
->sib
.scale
);
2938 fprintf (stdout
, " rex: 64bit %x extX %x extY %x extZ %x\n",
2939 (x
->rex
& REX_W
) != 0,
2940 (x
->rex
& REX_R
) != 0,
2941 (x
->rex
& REX_X
) != 0,
2942 (x
->rex
& REX_B
) != 0);
2943 for (j
= 0; j
< x
->operands
; j
++)
2945 fprintf (stdout
, " #%d: ", j
+ 1);
2947 fprintf (stdout
, "\n");
2948 if (x
->types
[j
].bitfield
.reg
2949 || x
->types
[j
].bitfield
.regmmx
2950 || x
->types
[j
].bitfield
.regsimd
2951 || x
->types
[j
].bitfield
.sreg2
2952 || x
->types
[j
].bitfield
.sreg3
2953 || x
->types
[j
].bitfield
.control
2954 || x
->types
[j
].bitfield
.debug
2955 || x
->types
[j
].bitfield
.test
)
2956 fprintf (stdout
, "%s\n", x
->op
[j
].regs
->reg_name
);
2957 if (operand_type_check (x
->types
[j
], imm
))
2959 if (operand_type_check (x
->types
[j
], disp
))
2960 pe (x
->op
[j
].disps
);
2965 pte (insn_template
*t
)
2968 fprintf (stdout
, " %d operands ", t
->operands
);
2969 fprintf (stdout
, "opcode %x ", t
->base_opcode
);
2970 if (t
->extension_opcode
!= None
)
2971 fprintf (stdout
, "ext %x ", t
->extension_opcode
);
2972 if (t
->opcode_modifier
.d
)
2973 fprintf (stdout
, "D");
2974 if (t
->opcode_modifier
.w
)
2975 fprintf (stdout
, "W");
2976 fprintf (stdout
, "\n");
2977 for (j
= 0; j
< t
->operands
; j
++)
2979 fprintf (stdout
, " #%d type ", j
+ 1);
2980 pt (t
->operand_types
[j
]);
2981 fprintf (stdout
, "\n");
2988 fprintf (stdout
, " operation %d\n", e
->X_op
);
2989 fprintf (stdout
, " add_number %ld (%lx)\n",
2990 (long) e
->X_add_number
, (long) e
->X_add_number
);
2991 if (e
->X_add_symbol
)
2993 fprintf (stdout
, " add_symbol ");
2994 ps (e
->X_add_symbol
);
2995 fprintf (stdout
, "\n");
2999 fprintf (stdout
, " op_symbol ");
3000 ps (e
->X_op_symbol
);
3001 fprintf (stdout
, "\n");
3008 fprintf (stdout
, "%s type %s%s",
3010 S_IS_EXTERNAL (s
) ? "EXTERNAL " : "",
3011 segment_name (S_GET_SEGMENT (s
)));
3014 static struct type_name
3016 i386_operand_type mask
;
3019 const type_names
[] =
3021 { OPERAND_TYPE_REG8
, "r8" },
3022 { OPERAND_TYPE_REG16
, "r16" },
3023 { OPERAND_TYPE_REG32
, "r32" },
3024 { OPERAND_TYPE_REG64
, "r64" },
3025 { OPERAND_TYPE_IMM8
, "i8" },
3026 { OPERAND_TYPE_IMM8
, "i8s" },
3027 { OPERAND_TYPE_IMM16
, "i16" },
3028 { OPERAND_TYPE_IMM32
, "i32" },
3029 { OPERAND_TYPE_IMM32S
, "i32s" },
3030 { OPERAND_TYPE_IMM64
, "i64" },
3031 { OPERAND_TYPE_IMM1
, "i1" },
3032 { OPERAND_TYPE_BASEINDEX
, "BaseIndex" },
3033 { OPERAND_TYPE_DISP8
, "d8" },
3034 { OPERAND_TYPE_DISP16
, "d16" },
3035 { OPERAND_TYPE_DISP32
, "d32" },
3036 { OPERAND_TYPE_DISP32S
, "d32s" },
3037 { OPERAND_TYPE_DISP64
, "d64" },
3038 { OPERAND_TYPE_INOUTPORTREG
, "InOutPortReg" },
3039 { OPERAND_TYPE_SHIFTCOUNT
, "ShiftCount" },
3040 { OPERAND_TYPE_CONTROL
, "control reg" },
3041 { OPERAND_TYPE_TEST
, "test reg" },
3042 { OPERAND_TYPE_DEBUG
, "debug reg" },
3043 { OPERAND_TYPE_FLOATREG
, "FReg" },
3044 { OPERAND_TYPE_FLOATACC
, "FAcc" },
3045 { OPERAND_TYPE_SREG2
, "SReg2" },
3046 { OPERAND_TYPE_SREG3
, "SReg3" },
3047 { OPERAND_TYPE_ACC
, "Acc" },
3048 { OPERAND_TYPE_JUMPABSOLUTE
, "Jump Absolute" },
3049 { OPERAND_TYPE_REGMMX
, "rMMX" },
3050 { OPERAND_TYPE_REGXMM
, "rXMM" },
3051 { OPERAND_TYPE_REGYMM
, "rYMM" },
3052 { OPERAND_TYPE_REGZMM
, "rZMM" },
3053 { OPERAND_TYPE_REGMASK
, "Mask reg" },
3054 { OPERAND_TYPE_ESSEG
, "es" },
3058 pt (i386_operand_type t
)
3061 i386_operand_type a
;
3063 for (j
= 0; j
< ARRAY_SIZE (type_names
); j
++)
3065 a
= operand_type_and (t
, type_names
[j
].mask
);
3066 if (!operand_type_all_zero (&a
))
3067 fprintf (stdout
, "%s, ", type_names
[j
].name
);
3072 #endif /* DEBUG386 */
3074 static bfd_reloc_code_real_type
3075 reloc (unsigned int size
,
3078 bfd_reloc_code_real_type other
)
3080 if (other
!= NO_RELOC
)
3082 reloc_howto_type
*rel
;
3087 case BFD_RELOC_X86_64_GOT32
:
3088 return BFD_RELOC_X86_64_GOT64
;
3090 case BFD_RELOC_X86_64_GOTPLT64
:
3091 return BFD_RELOC_X86_64_GOTPLT64
;
3093 case BFD_RELOC_X86_64_PLTOFF64
:
3094 return BFD_RELOC_X86_64_PLTOFF64
;
3096 case BFD_RELOC_X86_64_GOTPC32
:
3097 other
= BFD_RELOC_X86_64_GOTPC64
;
3099 case BFD_RELOC_X86_64_GOTPCREL
:
3100 other
= BFD_RELOC_X86_64_GOTPCREL64
;
3102 case BFD_RELOC_X86_64_TPOFF32
:
3103 other
= BFD_RELOC_X86_64_TPOFF64
;
3105 case BFD_RELOC_X86_64_DTPOFF32
:
3106 other
= BFD_RELOC_X86_64_DTPOFF64
;
3112 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
3113 if (other
== BFD_RELOC_SIZE32
)
3116 other
= BFD_RELOC_SIZE64
;
3119 as_bad (_("there are no pc-relative size relocations"));
3125 /* Sign-checking 4-byte relocations in 16-/32-bit code is pointless. */
3126 if (size
== 4 && (flag_code
!= CODE_64BIT
|| disallow_64bit_reloc
))
3129 rel
= bfd_reloc_type_lookup (stdoutput
, other
);
3131 as_bad (_("unknown relocation (%u)"), other
);
3132 else if (size
!= bfd_get_reloc_size (rel
))
3133 as_bad (_("%u-byte relocation cannot be applied to %u-byte field"),
3134 bfd_get_reloc_size (rel
),
3136 else if (pcrel
&& !rel
->pc_relative
)
3137 as_bad (_("non-pc-relative relocation for pc-relative field"));
3138 else if ((rel
->complain_on_overflow
== complain_overflow_signed
3140 || (rel
->complain_on_overflow
== complain_overflow_unsigned
3142 as_bad (_("relocated field and relocation type differ in signedness"));
3151 as_bad (_("there are no unsigned pc-relative relocations"));
3154 case 1: return BFD_RELOC_8_PCREL
;
3155 case 2: return BFD_RELOC_16_PCREL
;
3156 case 4: return BFD_RELOC_32_PCREL
;
3157 case 8: return BFD_RELOC_64_PCREL
;
3159 as_bad (_("cannot do %u byte pc-relative relocation"), size
);
3166 case 4: return BFD_RELOC_X86_64_32S
;
3171 case 1: return BFD_RELOC_8
;
3172 case 2: return BFD_RELOC_16
;
3173 case 4: return BFD_RELOC_32
;
3174 case 8: return BFD_RELOC_64
;
3176 as_bad (_("cannot do %s %u byte relocation"),
3177 sign
> 0 ? "signed" : "unsigned", size
);
3183 /* Here we decide which fixups can be adjusted to make them relative to
3184 the beginning of the section instead of the symbol. Basically we need
3185 to make sure that the dynamic relocations are done correctly, so in
3186 some cases we force the original symbol to be used. */
3189 tc_i386_fix_adjustable (fixS
*fixP ATTRIBUTE_UNUSED
)
3191 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
3195 /* Don't adjust pc-relative references to merge sections in 64-bit
3197 if (use_rela_relocations
3198 && (S_GET_SEGMENT (fixP
->fx_addsy
)->flags
& SEC_MERGE
) != 0
3202 /* The x86_64 GOTPCREL are represented as 32bit PCrel relocations
3203 and changed later by validate_fix. */
3204 if (GOT_symbol
&& fixP
->fx_subsy
== GOT_symbol
3205 && fixP
->fx_r_type
== BFD_RELOC_32_PCREL
)
3208 /* Adjust_reloc_syms doesn't know about the GOT. Need to keep symbol
3209 for size relocations. */
3210 if (fixP
->fx_r_type
== BFD_RELOC_SIZE32
3211 || fixP
->fx_r_type
== BFD_RELOC_SIZE64
3212 || fixP
->fx_r_type
== BFD_RELOC_386_GOTOFF
3213 || fixP
->fx_r_type
== BFD_RELOC_386_PLT32
3214 || fixP
->fx_r_type
== BFD_RELOC_386_GOT32
3215 || fixP
->fx_r_type
== BFD_RELOC_386_GOT32X
3216 || fixP
->fx_r_type
== BFD_RELOC_386_TLS_GD
3217 || fixP
->fx_r_type
== BFD_RELOC_386_TLS_LDM
3218 || fixP
->fx_r_type
== BFD_RELOC_386_TLS_LDO_32
3219 || fixP
->fx_r_type
== BFD_RELOC_386_TLS_IE_32
3220 || fixP
->fx_r_type
== BFD_RELOC_386_TLS_IE
3221 || fixP
->fx_r_type
== BFD_RELOC_386_TLS_GOTIE
3222 || fixP
->fx_r_type
== BFD_RELOC_386_TLS_LE_32
3223 || fixP
->fx_r_type
== BFD_RELOC_386_TLS_LE
3224 || fixP
->fx_r_type
== BFD_RELOC_386_TLS_GOTDESC
3225 || fixP
->fx_r_type
== BFD_RELOC_386_TLS_DESC_CALL
3226 || fixP
->fx_r_type
== BFD_RELOC_X86_64_PLT32
3227 || fixP
->fx_r_type
== BFD_RELOC_X86_64_GOT32
3228 || fixP
->fx_r_type
== BFD_RELOC_X86_64_GOTPCREL
3229 || fixP
->fx_r_type
== BFD_RELOC_X86_64_GOTPCRELX
3230 || fixP
->fx_r_type
== BFD_RELOC_X86_64_REX_GOTPCRELX
3231 || fixP
->fx_r_type
== BFD_RELOC_X86_64_TLSGD
3232 || fixP
->fx_r_type
== BFD_RELOC_X86_64_TLSLD
3233 || fixP
->fx_r_type
== BFD_RELOC_X86_64_DTPOFF32
3234 || fixP
->fx_r_type
== BFD_RELOC_X86_64_DTPOFF64
3235 || fixP
->fx_r_type
== BFD_RELOC_X86_64_GOTTPOFF
3236 || fixP
->fx_r_type
== BFD_RELOC_X86_64_TPOFF32
3237 || fixP
->fx_r_type
== BFD_RELOC_X86_64_TPOFF64
3238 || fixP
->fx_r_type
== BFD_RELOC_X86_64_GOTOFF64
3239 || fixP
->fx_r_type
== BFD_RELOC_X86_64_GOTPC32_TLSDESC
3240 || fixP
->fx_r_type
== BFD_RELOC_X86_64_TLSDESC_CALL
3241 || fixP
->fx_r_type
== BFD_RELOC_VTABLE_INHERIT
3242 || fixP
->fx_r_type
== BFD_RELOC_VTABLE_ENTRY
)
3249 intel_float_operand (const char *mnemonic
)
3251 /* Note that the value returned is meaningful only for opcodes with (memory)
3252 operands, hence the code here is free to improperly handle opcodes that
3253 have no operands (for better performance and smaller code). */
3255 if (mnemonic
[0] != 'f')
3256 return 0; /* non-math */
3258 switch (mnemonic
[1])
3260 /* fclex, fdecstp, fdisi, femms, feni, fincstp, finit, fsetpm, and
3261 the fs segment override prefix not currently handled because no
3262 call path can make opcodes without operands get here */
3264 return 2 /* integer op */;
3266 if (mnemonic
[2] == 'd' && (mnemonic
[3] == 'c' || mnemonic
[3] == 'e'))
3267 return 3; /* fldcw/fldenv */
3270 if (mnemonic
[2] != 'o' /* fnop */)
3271 return 3; /* non-waiting control op */
3274 if (mnemonic
[2] == 's')
3275 return 3; /* frstor/frstpm */
3278 if (mnemonic
[2] == 'a')
3279 return 3; /* fsave */
3280 if (mnemonic
[2] == 't')
3282 switch (mnemonic
[3])
3284 case 'c': /* fstcw */
3285 case 'd': /* fstdw */
3286 case 'e': /* fstenv */
3287 case 's': /* fsts[gw] */
3293 if (mnemonic
[2] == 'r' || mnemonic
[2] == 's')
3294 return 0; /* fxsave/fxrstor are not really math ops */
3301 /* Build the VEX prefix. */
3304 build_vex_prefix (const insn_template
*t
)
3306 unsigned int register_specifier
;
3307 unsigned int implied_prefix
;
3308 unsigned int vector_length
;
3310 /* Check register specifier. */
3311 if (i
.vex
.register_specifier
)
3313 register_specifier
=
3314 ~register_number (i
.vex
.register_specifier
) & 0xf;
3315 gas_assert ((i
.vex
.register_specifier
->reg_flags
& RegVRex
) == 0);
3318 register_specifier
= 0xf;
3320 /* Use 2-byte VEX prefix by swapping destination and source
3322 if (i
.vec_encoding
!= vex_encoding_vex3
3323 && i
.dir_encoding
== dir_encoding_default
3324 && i
.operands
== i
.reg_operands
3325 && i
.tm
.opcode_modifier
.vexopcode
== VEX0F
3326 && i
.tm
.opcode_modifier
.load
3329 unsigned int xchg
= i
.operands
- 1;
3330 union i386_op temp_op
;
3331 i386_operand_type temp_type
;
3333 temp_type
= i
.types
[xchg
];
3334 i
.types
[xchg
] = i
.types
[0];
3335 i
.types
[0] = temp_type
;
3336 temp_op
= i
.op
[xchg
];
3337 i
.op
[xchg
] = i
.op
[0];
3340 gas_assert (i
.rm
.mode
== 3);
3344 i
.rm
.regmem
= i
.rm
.reg
;
3347 /* Use the next insn. */
3351 if (i
.tm
.opcode_modifier
.vex
== VEXScalar
)
3352 vector_length
= avxscalar
;
3353 else if (i
.tm
.opcode_modifier
.vex
== VEX256
)
3360 for (op
= 0; op
< t
->operands
; ++op
)
3361 if (t
->operand_types
[op
].bitfield
.xmmword
3362 && t
->operand_types
[op
].bitfield
.ymmword
3363 && i
.types
[op
].bitfield
.ymmword
)
3370 switch ((i
.tm
.base_opcode
>> 8) & 0xff)
3375 case DATA_PREFIX_OPCODE
:
3378 case REPE_PREFIX_OPCODE
:
3381 case REPNE_PREFIX_OPCODE
:
3388 /* Use 2-byte VEX prefix if possible. */
3389 if (i
.vec_encoding
!= vex_encoding_vex3
3390 && i
.tm
.opcode_modifier
.vexopcode
== VEX0F
3391 && i
.tm
.opcode_modifier
.vexw
!= VEXW1
3392 && (i
.rex
& (REX_W
| REX_X
| REX_B
)) == 0)
3394 /* 2-byte VEX prefix. */
3398 i
.vex
.bytes
[0] = 0xc5;
3400 /* Check the REX.R bit. */
3401 r
= (i
.rex
& REX_R
) ? 0 : 1;
3402 i
.vex
.bytes
[1] = (r
<< 7
3403 | register_specifier
<< 3
3404 | vector_length
<< 2
3409 /* 3-byte VEX prefix. */
3414 switch (i
.tm
.opcode_modifier
.vexopcode
)
3418 i
.vex
.bytes
[0] = 0xc4;
3422 i
.vex
.bytes
[0] = 0xc4;
3426 i
.vex
.bytes
[0] = 0xc4;
3430 i
.vex
.bytes
[0] = 0x8f;
3434 i
.vex
.bytes
[0] = 0x8f;
3438 i
.vex
.bytes
[0] = 0x8f;
3444 /* The high 3 bits of the second VEX byte are 1's compliment
3445 of RXB bits from REX. */
3446 i
.vex
.bytes
[1] = (~i
.rex
& 0x7) << 5 | m
;
3448 /* Check the REX.W bit. */
3449 w
= (i
.rex
& REX_W
) ? 1 : 0;
3450 if (i
.tm
.opcode_modifier
.vexw
== VEXW1
)
3453 i
.vex
.bytes
[2] = (w
<< 7
3454 | register_specifier
<< 3
3455 | vector_length
<< 2
3460 static INLINE bfd_boolean
3461 is_evex_encoding (const insn_template
*t
)
3463 return t
->opcode_modifier
.evex
3464 || t
->opcode_modifier
.broadcast
|| t
->opcode_modifier
.masking
3465 || t
->opcode_modifier
.staticrounding
|| t
->opcode_modifier
.sae
;
3468 /* Build the EVEX prefix. */
3471 build_evex_prefix (void)
3473 unsigned int register_specifier
;
3474 unsigned int implied_prefix
;
3476 rex_byte vrex_used
= 0;
3478 /* Check register specifier. */
3479 if (i
.vex
.register_specifier
)
3481 gas_assert ((i
.vrex
& REX_X
) == 0);
3483 register_specifier
= i
.vex
.register_specifier
->reg_num
;
3484 if ((i
.vex
.register_specifier
->reg_flags
& RegRex
))
3485 register_specifier
+= 8;
3486 /* The upper 16 registers are encoded in the fourth byte of the
3488 if (!(i
.vex
.register_specifier
->reg_flags
& RegVRex
))
3489 i
.vex
.bytes
[3] = 0x8;
3490 register_specifier
= ~register_specifier
& 0xf;
3494 register_specifier
= 0xf;
3496 /* Encode upper 16 vector index register in the fourth byte of
3498 if (!(i
.vrex
& REX_X
))
3499 i
.vex
.bytes
[3] = 0x8;
3504 switch ((i
.tm
.base_opcode
>> 8) & 0xff)
3509 case DATA_PREFIX_OPCODE
:
3512 case REPE_PREFIX_OPCODE
:
3515 case REPNE_PREFIX_OPCODE
:
3522 /* 4 byte EVEX prefix. */
3524 i
.vex
.bytes
[0] = 0x62;
3527 switch (i
.tm
.opcode_modifier
.vexopcode
)
3543 /* The high 3 bits of the second EVEX byte are 1's compliment of RXB
3545 i
.vex
.bytes
[1] = (~i
.rex
& 0x7) << 5 | m
;
3547 /* The fifth bit of the second EVEX byte is 1's compliment of the
3548 REX_R bit in VREX. */
3549 if (!(i
.vrex
& REX_R
))
3550 i
.vex
.bytes
[1] |= 0x10;
3554 if ((i
.reg_operands
+ i
.imm_operands
) == i
.operands
)
3556 /* When all operands are registers, the REX_X bit in REX is not
3557 used. We reuse it to encode the upper 16 registers, which is
3558 indicated by the REX_B bit in VREX. The REX_X bit is encoded
3559 as 1's compliment. */
3560 if ((i
.vrex
& REX_B
))
3563 i
.vex
.bytes
[1] &= ~0x40;
3567 /* EVEX instructions shouldn't need the REX prefix. */
3568 i
.vrex
&= ~vrex_used
;
3569 gas_assert (i
.vrex
== 0);
3571 /* Check the REX.W bit. */
3572 w
= (i
.rex
& REX_W
) ? 1 : 0;
3573 if (i
.tm
.opcode_modifier
.vexw
)
3575 if (i
.tm
.opcode_modifier
.vexw
== VEXW1
)
3578 /* If w is not set it means we are dealing with WIG instruction. */
3581 if (evexwig
== evexw1
)
3585 /* Encode the U bit. */
3586 implied_prefix
|= 0x4;
3588 /* The third byte of the EVEX prefix. */
3589 i
.vex
.bytes
[2] = (w
<< 7 | register_specifier
<< 3 | implied_prefix
);
3591 /* The fourth byte of the EVEX prefix. */
3592 /* The zeroing-masking bit. */
3593 if (i
.mask
&& i
.mask
->zeroing
)
3594 i
.vex
.bytes
[3] |= 0x80;
3596 /* Don't always set the broadcast bit if there is no RC. */
3599 /* Encode the vector length. */
3600 unsigned int vec_length
;
3602 if (!i
.tm
.opcode_modifier
.evex
3603 || i
.tm
.opcode_modifier
.evex
== EVEXDYN
)
3608 for (op
= 0; op
< i
.tm
.operands
; ++op
)
3609 if (i
.tm
.operand_types
[op
].bitfield
.xmmword
3610 + i
.tm
.operand_types
[op
].bitfield
.ymmword
3611 + i
.tm
.operand_types
[op
].bitfield
.zmmword
> 1)
3613 if (i
.types
[op
].bitfield
.zmmword
)
3614 i
.tm
.opcode_modifier
.evex
= EVEX512
;
3615 else if (i
.types
[op
].bitfield
.ymmword
)
3616 i
.tm
.opcode_modifier
.evex
= EVEX256
;
3617 else if (i
.types
[op
].bitfield
.xmmword
)
3618 i
.tm
.opcode_modifier
.evex
= EVEX128
;
3625 switch (i
.tm
.opcode_modifier
.evex
)
3627 case EVEXLIG
: /* LL' is ignored */
3628 vec_length
= evexlig
<< 5;
3631 vec_length
= 0 << 5;
3634 vec_length
= 1 << 5;
3637 vec_length
= 2 << 5;
3643 i
.vex
.bytes
[3] |= vec_length
;
3644 /* Encode the broadcast bit. */
3646 i
.vex
.bytes
[3] |= 0x10;
3650 if (i
.rounding
->type
!= saeonly
)
3651 i
.vex
.bytes
[3] |= 0x10 | (i
.rounding
->type
<< 5);
3653 i
.vex
.bytes
[3] |= 0x10 | (evexrcig
<< 5);
3656 if (i
.mask
&& i
.mask
->mask
)
3657 i
.vex
.bytes
[3] |= i
.mask
->mask
->reg_num
;
3661 process_immext (void)
3665 if ((i
.tm
.cpu_flags
.bitfield
.cpusse3
|| i
.tm
.cpu_flags
.bitfield
.cpusvme
)
3668 /* MONITOR/MWAIT as well as SVME instructions have fixed operands
3669 with an opcode suffix which is coded in the same place as an
3670 8-bit immediate field would be.
3671 Here we check those operands and remove them afterwards. */
3674 for (x
= 0; x
< i
.operands
; x
++)
3675 if (register_number (i
.op
[x
].regs
) != x
)
3676 as_bad (_("can't use register '%s%s' as operand %d in '%s'."),
3677 register_prefix
, i
.op
[x
].regs
->reg_name
, x
+ 1,
3683 if (i
.tm
.cpu_flags
.bitfield
.cpumwaitx
&& i
.operands
> 0)
3685 /* MONITORX/MWAITX instructions have fixed operands with an opcode
3686 suffix which is coded in the same place as an 8-bit immediate
3688 Here we check those operands and remove them afterwards. */
3691 if (i
.operands
!= 3)
3694 for (x
= 0; x
< 2; x
++)
3695 if (register_number (i
.op
[x
].regs
) != x
)
3696 goto bad_register_operand
;
3698 /* Check for third operand for mwaitx/monitorx insn. */
3699 if (register_number (i
.op
[x
].regs
)
3700 != (x
+ (i
.tm
.extension_opcode
== 0xfb)))
3702 bad_register_operand
:
3703 as_bad (_("can't use register '%s%s' as operand %d in '%s'."),
3704 register_prefix
, i
.op
[x
].regs
->reg_name
, x
+1,
3711 /* These AMD 3DNow! and SSE2 instructions have an opcode suffix
3712 which is coded in the same place as an 8-bit immediate field
3713 would be. Here we fake an 8-bit immediate operand from the
3714 opcode suffix stored in tm.extension_opcode.
3716 AVX instructions also use this encoding, for some of
3717 3 argument instructions. */
3719 gas_assert (i
.imm_operands
<= 1
3721 || ((i
.tm
.opcode_modifier
.vex
3722 || i
.tm
.opcode_modifier
.vexopcode
3723 || is_evex_encoding (&i
.tm
))
3724 && i
.operands
<= 4)));
3726 exp
= &im_expressions
[i
.imm_operands
++];
3727 i
.op
[i
.operands
].imms
= exp
;
3728 i
.types
[i
.operands
] = imm8
;
3730 exp
->X_op
= O_constant
;
3731 exp
->X_add_number
= i
.tm
.extension_opcode
;
3732 i
.tm
.extension_opcode
= None
;
3739 switch (i
.tm
.opcode_modifier
.hleprefixok
)
3744 as_bad (_("invalid instruction `%s' after `%s'"),
3745 i
.tm
.name
, i
.hle_prefix
);
3748 if (i
.prefix
[LOCK_PREFIX
])
3750 as_bad (_("missing `lock' with `%s'"), i
.hle_prefix
);
3754 case HLEPrefixRelease
:
3755 if (i
.prefix
[HLE_PREFIX
] != XRELEASE_PREFIX_OPCODE
)
3757 as_bad (_("instruction `%s' after `xacquire' not allowed"),
3761 if (i
.mem_operands
== 0
3762 || !operand_type_check (i
.types
[i
.operands
- 1], anymem
))
3764 as_bad (_("memory destination needed for instruction `%s'"
3765 " after `xrelease'"), i
.tm
.name
);
3772 /* Try the shortest encoding by shortening operand size. */
3775 optimize_encoding (void)
3779 if (optimize_for_space
3780 && i
.reg_operands
== 1
3781 && i
.imm_operands
== 1
3782 && !i
.types
[1].bitfield
.byte
3783 && i
.op
[0].imms
->X_op
== O_constant
3784 && fits_in_imm7 (i
.op
[0].imms
->X_add_number
)
3785 && ((i
.tm
.base_opcode
== 0xa8
3786 && i
.tm
.extension_opcode
== None
)
3787 || (i
.tm
.base_opcode
== 0xf6
3788 && i
.tm
.extension_opcode
== 0x0)))
3791 test $imm7, %r64/%r32/%r16 -> test $imm7, %r8
3793 unsigned int base_regnum
= i
.op
[1].regs
->reg_num
;
3794 if (flag_code
== CODE_64BIT
|| base_regnum
< 4)
3796 i
.types
[1].bitfield
.byte
= 1;
3797 /* Ignore the suffix. */
3799 if (base_regnum
>= 4
3800 && !(i
.op
[1].regs
->reg_flags
& RegRex
))
3802 /* Handle SP, BP, SI and DI registers. */
3803 if (i
.types
[1].bitfield
.word
)
3805 else if (i
.types
[1].bitfield
.dword
)
3813 else if (flag_code
== CODE_64BIT
3814 && ((i
.types
[1].bitfield
.qword
3815 && i
.reg_operands
== 1
3816 && i
.imm_operands
== 1
3817 && i
.op
[0].imms
->X_op
== O_constant
3818 && ((i
.tm
.base_opcode
== 0xb0
3819 && i
.tm
.extension_opcode
== None
3820 && fits_in_unsigned_long (i
.op
[0].imms
->X_add_number
))
3821 || (fits_in_imm31 (i
.op
[0].imms
->X_add_number
)
3822 && (((i
.tm
.base_opcode
== 0x24
3823 || i
.tm
.base_opcode
== 0xa8)
3824 && i
.tm
.extension_opcode
== None
)
3825 || (i
.tm
.base_opcode
== 0x80
3826 && i
.tm
.extension_opcode
== 0x4)
3827 || ((i
.tm
.base_opcode
== 0xf6
3828 || i
.tm
.base_opcode
== 0xc6)
3829 && i
.tm
.extension_opcode
== 0x0)))))
3830 || (i
.types
[0].bitfield
.qword
3831 && ((i
.reg_operands
== 2
3832 && i
.op
[0].regs
== i
.op
[1].regs
3833 && ((i
.tm
.base_opcode
== 0x30
3834 || i
.tm
.base_opcode
== 0x28)
3835 && i
.tm
.extension_opcode
== None
))
3836 || (i
.reg_operands
== 1
3838 && i
.tm
.base_opcode
== 0x30
3839 && i
.tm
.extension_opcode
== None
)))))
3842 andq $imm31, %r64 -> andl $imm31, %r32
3843 testq $imm31, %r64 -> testl $imm31, %r32
3844 xorq %r64, %r64 -> xorl %r32, %r32
3845 subq %r64, %r64 -> subl %r32, %r32
3846 movq $imm31, %r64 -> movl $imm31, %r32
3847 movq $imm32, %r64 -> movl $imm32, %r32
3849 i
.tm
.opcode_modifier
.norex64
= 1;
3850 if (i
.tm
.base_opcode
== 0xb0 || i
.tm
.base_opcode
== 0xc6)
3853 movq $imm31, %r64 -> movl $imm31, %r32
3854 movq $imm32, %r64 -> movl $imm32, %r32
3856 i
.tm
.operand_types
[0].bitfield
.imm32
= 1;
3857 i
.tm
.operand_types
[0].bitfield
.imm32s
= 0;
3858 i
.tm
.operand_types
[0].bitfield
.imm64
= 0;
3859 i
.types
[0].bitfield
.imm32
= 1;
3860 i
.types
[0].bitfield
.imm32s
= 0;
3861 i
.types
[0].bitfield
.imm64
= 0;
3862 i
.types
[1].bitfield
.dword
= 1;
3863 i
.types
[1].bitfield
.qword
= 0;
3864 if (i
.tm
.base_opcode
== 0xc6)
3867 movq $imm31, %r64 -> movl $imm31, %r32
3869 i
.tm
.base_opcode
= 0xb0;
3870 i
.tm
.extension_opcode
= None
;
3871 i
.tm
.opcode_modifier
.shortform
= 1;
3872 i
.tm
.opcode_modifier
.modrm
= 0;
3876 else if (optimize
> 1
3877 && i
.reg_operands
== 3
3878 && i
.op
[0].regs
== i
.op
[1].regs
3879 && !i
.types
[2].bitfield
.xmmword
3880 && (i
.tm
.opcode_modifier
.vex
3883 && is_evex_encoding (&i
.tm
)
3884 && (i
.vec_encoding
!= vex_encoding_evex
3885 || i
.tm
.cpu_flags
.bitfield
.cpuavx512vl
3886 || cpu_arch_isa_flags
.bitfield
.cpuavx512vl
)))
3887 && ((i
.tm
.base_opcode
== 0x55
3888 || i
.tm
.base_opcode
== 0x6655
3889 || i
.tm
.base_opcode
== 0x66df
3890 || i
.tm
.base_opcode
== 0x57
3891 || i
.tm
.base_opcode
== 0x6657
3892 || i
.tm
.base_opcode
== 0x66ef
3893 || i
.tm
.base_opcode
== 0x66f8
3894 || i
.tm
.base_opcode
== 0x66f9
3895 || i
.tm
.base_opcode
== 0x66fa
3896 || i
.tm
.base_opcode
== 0x66fb)
3897 && i
.tm
.extension_opcode
== None
))
3900 VOP, one of vandnps, vandnpd, vxorps, vxorpd, vpsubb, vpsubd,
3902 EVEX VOP %zmmM, %zmmM, %zmmN
3903 -> VEX VOP %xmmM, %xmmM, %xmmN (M and N < 16)
3904 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16)
3905 EVEX VOP %ymmM, %ymmM, %ymmN
3906 -> VEX VOP %xmmM, %xmmM, %xmmN (M and N < 16)
3907 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16)
3908 VEX VOP %ymmM, %ymmM, %ymmN
3909 -> VEX VOP %xmmM, %xmmM, %xmmN
3910 VOP, one of vpandn and vpxor:
3911 VEX VOP %ymmM, %ymmM, %ymmN
3912 -> VEX VOP %xmmM, %xmmM, %xmmN
3913 VOP, one of vpandnd and vpandnq:
3914 EVEX VOP %zmmM, %zmmM, %zmmN
3915 -> VEX vpandn %xmmM, %xmmM, %xmmN (M and N < 16)
3916 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16)
3917 EVEX VOP %ymmM, %ymmM, %ymmN
3918 -> VEX vpandn %xmmM, %xmmM, %xmmN (M and N < 16)
3919 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16)
3920 VOP, one of vpxord and vpxorq:
3921 EVEX VOP %zmmM, %zmmM, %zmmN
3922 -> VEX vpxor %xmmM, %xmmM, %xmmN (M and N < 16)
3923 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16)
3924 EVEX VOP %ymmM, %ymmM, %ymmN
3925 -> VEX vpxor %xmmM, %xmmM, %xmmN (M and N < 16)
3926 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16)
3928 if (is_evex_encoding (&i
.tm
))
3930 if (i
.vec_encoding
== vex_encoding_evex
)
3931 i
.tm
.opcode_modifier
.evex
= EVEX128
;
3934 i
.tm
.opcode_modifier
.vex
= VEX128
;
3935 i
.tm
.opcode_modifier
.vexw
= VEXW0
;
3936 i
.tm
.opcode_modifier
.evex
= 0;
3940 i
.tm
.opcode_modifier
.vex
= VEX128
;
3942 if (i
.tm
.opcode_modifier
.vex
)
3943 for (j
= 0; j
< 3; j
++)
3945 i
.types
[j
].bitfield
.xmmword
= 1;
3946 i
.types
[j
].bitfield
.ymmword
= 0;
3951 /* This is the guts of the machine-dependent assembler. LINE points to a
3952 machine dependent instruction. This function is supposed to emit
3953 the frags/bytes it assembles to. */
3956 md_assemble (char *line
)
3959 char mnemonic
[MAX_MNEM_SIZE
], mnem_suffix
;
3960 const insn_template
*t
;
3962 /* Initialize globals. */
3963 memset (&i
, '\0', sizeof (i
));
3964 for (j
= 0; j
< MAX_OPERANDS
; j
++)
3965 i
.reloc
[j
] = NO_RELOC
;
3966 memset (disp_expressions
, '\0', sizeof (disp_expressions
));
3967 memset (im_expressions
, '\0', sizeof (im_expressions
));
3968 save_stack_p
= save_stack
;
3970 /* First parse an instruction mnemonic & call i386_operand for the operands.
3971 We assume that the scrubber has arranged it so that line[0] is the valid
3972 start of a (possibly prefixed) mnemonic. */
3974 line
= parse_insn (line
, mnemonic
);
3977 mnem_suffix
= i
.suffix
;
3979 line
= parse_operands (line
, mnemonic
);
3981 xfree (i
.memop1_string
);
3982 i
.memop1_string
= NULL
;
3986 /* Now we've parsed the mnemonic into a set of templates, and have the
3987 operands at hand. */
3989 /* All intel opcodes have reversed operands except for "bound" and
3990 "enter". We also don't reverse intersegment "jmp" and "call"
3991 instructions with 2 immediate operands so that the immediate segment
3992 precedes the offset, as it does when in AT&T mode. */
3995 && (strcmp (mnemonic
, "bound") != 0)
3996 && (strcmp (mnemonic
, "invlpga") != 0)
3997 && !(operand_type_check (i
.types
[0], imm
)
3998 && operand_type_check (i
.types
[1], imm
)))
4001 /* The order of the immediates should be reversed
4002 for 2 immediates extrq and insertq instructions */
4003 if (i
.imm_operands
== 2
4004 && (strcmp (mnemonic
, "extrq") == 0
4005 || strcmp (mnemonic
, "insertq") == 0))
4006 swap_2_operands (0, 1);
4011 /* Don't optimize displacement for movabs since it only takes 64bit
4014 && i
.disp_encoding
!= disp_encoding_32bit
4015 && (flag_code
!= CODE_64BIT
4016 || strcmp (mnemonic
, "movabs") != 0))
4019 /* Next, we find a template that matches the given insn,
4020 making sure the overlap of the given operands types is consistent
4021 with the template operand types. */
4023 if (!(t
= match_template (mnem_suffix
)))
4026 if (sse_check
!= check_none
4027 && !i
.tm
.opcode_modifier
.noavx
4028 && !i
.tm
.cpu_flags
.bitfield
.cpuavx
4029 && (i
.tm
.cpu_flags
.bitfield
.cpusse
4030 || i
.tm
.cpu_flags
.bitfield
.cpusse2
4031 || i
.tm
.cpu_flags
.bitfield
.cpusse3
4032 || i
.tm
.cpu_flags
.bitfield
.cpussse3
4033 || i
.tm
.cpu_flags
.bitfield
.cpusse4_1
4034 || i
.tm
.cpu_flags
.bitfield
.cpusse4_2
4035 || i
.tm
.cpu_flags
.bitfield
.cpupclmul
4036 || i
.tm
.cpu_flags
.bitfield
.cpuaes
4037 || i
.tm
.cpu_flags
.bitfield
.cpugfni
))
4039 (sse_check
== check_warning
4041 : as_bad
) (_("SSE instruction `%s' is used"), i
.tm
.name
);
4044 /* Zap movzx and movsx suffix. The suffix has been set from
4045 "word ptr" or "byte ptr" on the source operand in Intel syntax
4046 or extracted from mnemonic in AT&T syntax. But we'll use
4047 the destination register to choose the suffix for encoding. */
4048 if ((i
.tm
.base_opcode
& ~9) == 0x0fb6)
4050 /* In Intel syntax, there must be a suffix. In AT&T syntax, if
4051 there is no suffix, the default will be byte extension. */
4052 if (i
.reg_operands
!= 2
4055 as_bad (_("ambiguous operand size for `%s'"), i
.tm
.name
);
4060 if (i
.tm
.opcode_modifier
.fwait
)
4061 if (!add_prefix (FWAIT_OPCODE
))
4064 /* Check if REP prefix is OK. */
4065 if (i
.rep_prefix
&& !i
.tm
.opcode_modifier
.repprefixok
)
4067 as_bad (_("invalid instruction `%s' after `%s'"),
4068 i
.tm
.name
, i
.rep_prefix
);
4072 /* Check for lock without a lockable instruction. Destination operand
4073 must be memory unless it is xchg (0x86). */
4074 if (i
.prefix
[LOCK_PREFIX
]
4075 && (!i
.tm
.opcode_modifier
.islockable
4076 || i
.mem_operands
== 0
4077 || (i
.tm
.base_opcode
!= 0x86
4078 && !operand_type_check (i
.types
[i
.operands
- 1], anymem
))))
4080 as_bad (_("expecting lockable instruction after `lock'"));
4084 /* Check if HLE prefix is OK. */
4085 if (i
.hle_prefix
&& !check_hle ())
4088 /* Check BND prefix. */
4089 if (i
.bnd_prefix
&& !i
.tm
.opcode_modifier
.bndprefixok
)
4090 as_bad (_("expecting valid branch instruction after `bnd'"));
4092 /* Check NOTRACK prefix. */
4093 if (i
.notrack_prefix
&& !i
.tm
.opcode_modifier
.notrackprefixok
)
4094 as_bad (_("expecting indirect branch instruction after `notrack'"));
4096 if (i
.tm
.cpu_flags
.bitfield
.cpumpx
)
4098 if (flag_code
== CODE_64BIT
&& i
.prefix
[ADDR_PREFIX
])
4099 as_bad (_("32-bit address isn't allowed in 64-bit MPX instructions."));
4100 else if (flag_code
!= CODE_16BIT
4101 ? i
.prefix
[ADDR_PREFIX
]
4102 : i
.mem_operands
&& !i
.prefix
[ADDR_PREFIX
])
4103 as_bad (_("16-bit address isn't allowed in MPX instructions"));
4106 /* Insert BND prefix. */
4108 && i
.tm
.opcode_modifier
.bndprefixok
4109 && !i
.prefix
[BND_PREFIX
])
4110 add_prefix (BND_PREFIX_OPCODE
);
4112 /* Check string instruction segment overrides. */
4113 if (i
.tm
.opcode_modifier
.isstring
&& i
.mem_operands
!= 0)
4115 if (!check_string ())
4117 i
.disp_operands
= 0;
4120 if (optimize
&& !i
.no_optimize
&& i
.tm
.opcode_modifier
.optimize
)
4121 optimize_encoding ();
4123 if (!process_suffix ())
4126 /* Update operand types. */
4127 for (j
= 0; j
< i
.operands
; j
++)
4128 i
.types
[j
] = operand_type_and (i
.types
[j
], i
.tm
.operand_types
[j
]);
4130 /* Make still unresolved immediate matches conform to size of immediate
4131 given in i.suffix. */
4132 if (!finalize_imm ())
4135 if (i
.types
[0].bitfield
.imm1
)
4136 i
.imm_operands
= 0; /* kludge for shift insns. */
4138 /* We only need to check those implicit registers for instructions
4139 with 3 operands or less. */
4140 if (i
.operands
<= 3)
4141 for (j
= 0; j
< i
.operands
; j
++)
4142 if (i
.types
[j
].bitfield
.inoutportreg
4143 || i
.types
[j
].bitfield
.shiftcount
4144 || (i
.types
[j
].bitfield
.acc
&& !i
.types
[j
].bitfield
.xmmword
))
4147 /* ImmExt should be processed after SSE2AVX. */
4148 if (!i
.tm
.opcode_modifier
.sse2avx
4149 && i
.tm
.opcode_modifier
.immext
)
4152 /* For insns with operands there are more diddles to do to the opcode. */
4155 if (!process_operands ())
4158 else if (!quiet_warnings
&& i
.tm
.opcode_modifier
.ugh
)
4160 /* UnixWare fsub no args is alias for fsubp, fadd -> faddp, etc. */
4161 as_warn (_("translating to `%sp'"), i
.tm
.name
);
4164 if (i
.tm
.opcode_modifier
.vex
|| i
.tm
.opcode_modifier
.vexopcode
4165 || is_evex_encoding (&i
.tm
))
4167 if (flag_code
== CODE_16BIT
)
4169 as_bad (_("instruction `%s' isn't supported in 16-bit mode."),
4174 if (i
.tm
.opcode_modifier
.vex
)
4175 build_vex_prefix (t
);
4177 build_evex_prefix ();
4180 /* Handle conversion of 'int $3' --> special int3 insn. XOP or FMA4
4181 instructions may define INT_OPCODE as well, so avoid this corner
4182 case for those instructions that use MODRM. */
4183 if (i
.tm
.base_opcode
== INT_OPCODE
4184 && !i
.tm
.opcode_modifier
.modrm
4185 && i
.op
[0].imms
->X_add_number
== 3)
4187 i
.tm
.base_opcode
= INT3_OPCODE
;
4191 if ((i
.tm
.opcode_modifier
.jump
4192 || i
.tm
.opcode_modifier
.jumpbyte
4193 || i
.tm
.opcode_modifier
.jumpdword
)
4194 && i
.op
[0].disps
->X_op
== O_constant
)
4196 /* Convert "jmp constant" (and "call constant") to a jump (call) to
4197 the absolute address given by the constant. Since ix86 jumps and
4198 calls are pc relative, we need to generate a reloc. */
4199 i
.op
[0].disps
->X_add_symbol
= &abs_symbol
;
4200 i
.op
[0].disps
->X_op
= O_symbol
;
4203 if (i
.tm
.opcode_modifier
.rex64
)
4206 /* For 8 bit registers we need an empty rex prefix. Also if the
4207 instruction already has a prefix, we need to convert old
4208 registers to new ones. */
4210 if ((i
.types
[0].bitfield
.reg
&& i
.types
[0].bitfield
.byte
4211 && (i
.op
[0].regs
->reg_flags
& RegRex64
) != 0)
4212 || (i
.types
[1].bitfield
.reg
&& i
.types
[1].bitfield
.byte
4213 && (i
.op
[1].regs
->reg_flags
& RegRex64
) != 0)
4214 || (((i
.types
[0].bitfield
.reg
&& i
.types
[0].bitfield
.byte
)
4215 || (i
.types
[1].bitfield
.reg
&& i
.types
[1].bitfield
.byte
))
4220 i
.rex
|= REX_OPCODE
;
4221 for (x
= 0; x
< 2; x
++)
4223 /* Look for 8 bit operand that uses old registers. */
4224 if (i
.types
[x
].bitfield
.reg
&& i
.types
[x
].bitfield
.byte
4225 && (i
.op
[x
].regs
->reg_flags
& RegRex64
) == 0)
4227 /* In case it is "hi" register, give up. */
4228 if (i
.op
[x
].regs
->reg_num
> 3)
4229 as_bad (_("can't encode register '%s%s' in an "
4230 "instruction requiring REX prefix."),
4231 register_prefix
, i
.op
[x
].regs
->reg_name
);
4233 /* Otherwise it is equivalent to the extended register.
4234 Since the encoding doesn't change this is merely
4235 cosmetic cleanup for debug output. */
4237 i
.op
[x
].regs
= i
.op
[x
].regs
+ 8;
4242 if (i
.rex
== 0 && i
.rex_encoding
)
4244 /* Check if we can add a REX_OPCODE byte. Look for 8 bit operand
4245 that uses legacy register. If it is "hi" register, don't add
4246 the REX_OPCODE byte. */
4248 for (x
= 0; x
< 2; x
++)
4249 if (i
.types
[x
].bitfield
.reg
4250 && i
.types
[x
].bitfield
.byte
4251 && (i
.op
[x
].regs
->reg_flags
& RegRex64
) == 0
4252 && i
.op
[x
].regs
->reg_num
> 3)
4254 i
.rex_encoding
= FALSE
;
4263 add_prefix (REX_OPCODE
| i
.rex
);
4265 /* We are ready to output the insn. */
4270 parse_insn (char *line
, char *mnemonic
)
4273 char *token_start
= l
;
4276 const insn_template
*t
;
4282 while ((*mnem_p
= mnemonic_chars
[(unsigned char) *l
]) != 0)
4287 if (mnem_p
>= mnemonic
+ MAX_MNEM_SIZE
)
4289 as_bad (_("no such instruction: `%s'"), token_start
);
4294 if (!is_space_char (*l
)
4295 && *l
!= END_OF_INSN
4297 || (*l
!= PREFIX_SEPARATOR
4300 as_bad (_("invalid character %s in mnemonic"),
4301 output_invalid (*l
));
4304 if (token_start
== l
)
4306 if (!intel_syntax
&& *l
== PREFIX_SEPARATOR
)
4307 as_bad (_("expecting prefix; got nothing"));
4309 as_bad (_("expecting mnemonic; got nothing"));
4313 /* Look up instruction (or prefix) via hash table. */
4314 current_templates
= (const templates
*) hash_find (op_hash
, mnemonic
);
4316 if (*l
!= END_OF_INSN
4317 && (!is_space_char (*l
) || l
[1] != END_OF_INSN
)
4318 && current_templates
4319 && current_templates
->start
->opcode_modifier
.isprefix
)
4321 if (!cpu_flags_check_cpu64 (current_templates
->start
->cpu_flags
))
4323 as_bad ((flag_code
!= CODE_64BIT
4324 ? _("`%s' is only supported in 64-bit mode")
4325 : _("`%s' is not supported in 64-bit mode")),
4326 current_templates
->start
->name
);
4329 /* If we are in 16-bit mode, do not allow addr16 or data16.
4330 Similarly, in 32-bit mode, do not allow addr32 or data32. */
4331 if ((current_templates
->start
->opcode_modifier
.size16
4332 || current_templates
->start
->opcode_modifier
.size32
)
4333 && flag_code
!= CODE_64BIT
4334 && (current_templates
->start
->opcode_modifier
.size32
4335 ^ (flag_code
== CODE_16BIT
)))
4337 as_bad (_("redundant %s prefix"),
4338 current_templates
->start
->name
);
4341 if (current_templates
->start
->opcode_length
== 0)
4343 /* Handle pseudo prefixes. */
4344 switch (current_templates
->start
->base_opcode
)
4348 i
.disp_encoding
= disp_encoding_8bit
;
4352 i
.disp_encoding
= disp_encoding_32bit
;
4356 i
.dir_encoding
= dir_encoding_load
;
4360 i
.dir_encoding
= dir_encoding_store
;
4364 i
.vec_encoding
= vex_encoding_vex2
;
4368 i
.vec_encoding
= vex_encoding_vex3
;
4372 i
.vec_encoding
= vex_encoding_evex
;
4376 i
.rex_encoding
= TRUE
;
4380 i
.no_optimize
= TRUE
;
4388 /* Add prefix, checking for repeated prefixes. */
4389 switch (add_prefix (current_templates
->start
->base_opcode
))
4394 if (current_templates
->start
->cpu_flags
.bitfield
.cpuibt
)
4395 i
.notrack_prefix
= current_templates
->start
->name
;
4398 if (current_templates
->start
->cpu_flags
.bitfield
.cpuhle
)
4399 i
.hle_prefix
= current_templates
->start
->name
;
4400 else if (current_templates
->start
->cpu_flags
.bitfield
.cpumpx
)
4401 i
.bnd_prefix
= current_templates
->start
->name
;
4403 i
.rep_prefix
= current_templates
->start
->name
;
4409 /* Skip past PREFIX_SEPARATOR and reset token_start. */
4416 if (!current_templates
)
4418 /* Check if we should swap operand or force 32bit displacement in
4420 if (mnem_p
- 2 == dot_p
&& dot_p
[1] == 's')
4421 i
.dir_encoding
= dir_encoding_store
;
4422 else if (mnem_p
- 3 == dot_p
4425 i
.disp_encoding
= disp_encoding_8bit
;
4426 else if (mnem_p
- 4 == dot_p
4430 i
.disp_encoding
= disp_encoding_32bit
;
4435 current_templates
= (const templates
*) hash_find (op_hash
, mnemonic
);
4438 if (!current_templates
)
4441 /* See if we can get a match by trimming off a suffix. */
4444 case WORD_MNEM_SUFFIX
:
4445 if (intel_syntax
&& (intel_float_operand (mnemonic
) & 2))
4446 i
.suffix
= SHORT_MNEM_SUFFIX
;
4449 case BYTE_MNEM_SUFFIX
:
4450 case QWORD_MNEM_SUFFIX
:
4451 i
.suffix
= mnem_p
[-1];
4453 current_templates
= (const templates
*) hash_find (op_hash
,
4456 case SHORT_MNEM_SUFFIX
:
4457 case LONG_MNEM_SUFFIX
:
4460 i
.suffix
= mnem_p
[-1];
4462 current_templates
= (const templates
*) hash_find (op_hash
,
4471 if (intel_float_operand (mnemonic
) == 1)
4472 i
.suffix
= SHORT_MNEM_SUFFIX
;
4474 i
.suffix
= LONG_MNEM_SUFFIX
;
4476 current_templates
= (const templates
*) hash_find (op_hash
,
4481 if (!current_templates
)
4483 as_bad (_("no such instruction: `%s'"), token_start
);
4488 if (current_templates
->start
->opcode_modifier
.jump
4489 || current_templates
->start
->opcode_modifier
.jumpbyte
)
4491 /* Check for a branch hint. We allow ",pt" and ",pn" for
4492 predict taken and predict not taken respectively.
4493 I'm not sure that branch hints actually do anything on loop
4494 and jcxz insns (JumpByte) for current Pentium4 chips. They
4495 may work in the future and it doesn't hurt to accept them
4497 if (l
[0] == ',' && l
[1] == 'p')
4501 if (!add_prefix (DS_PREFIX_OPCODE
))
4505 else if (l
[2] == 'n')
4507 if (!add_prefix (CS_PREFIX_OPCODE
))
4513 /* Any other comma loses. */
4516 as_bad (_("invalid character %s in mnemonic"),
4517 output_invalid (*l
));
4521 /* Check if instruction is supported on specified architecture. */
4523 for (t
= current_templates
->start
; t
< current_templates
->end
; ++t
)
4525 supported
|= cpu_flags_match (t
);
4526 if (supported
== CPU_FLAGS_PERFECT_MATCH
)
4528 if (!cpu_arch_flags
.bitfield
.cpui386
&& (flag_code
!= CODE_16BIT
))
4529 as_warn (_("use .code16 to ensure correct addressing mode"));
4535 if (!(supported
& CPU_FLAGS_64BIT_MATCH
))
4536 as_bad (flag_code
== CODE_64BIT
4537 ? _("`%s' is not supported in 64-bit mode")
4538 : _("`%s' is only supported in 64-bit mode"),
4539 current_templates
->start
->name
);
4541 as_bad (_("`%s' is not supported on `%s%s'"),
4542 current_templates
->start
->name
,
4543 cpu_arch_name
? cpu_arch_name
: default_arch
,
4544 cpu_sub_arch_name
? cpu_sub_arch_name
: "");
4550 parse_operands (char *l
, const char *mnemonic
)
4554 /* 1 if operand is pending after ','. */
4555 unsigned int expecting_operand
= 0;
4557 /* Non-zero if operand parens not balanced. */
4558 unsigned int paren_not_balanced
;
4560 while (*l
!= END_OF_INSN
)
4562 /* Skip optional white space before operand. */
4563 if (is_space_char (*l
))
4565 if (!is_operand_char (*l
) && *l
!= END_OF_INSN
&& *l
!= '"')
4567 as_bad (_("invalid character %s before operand %d"),
4568 output_invalid (*l
),
4572 token_start
= l
; /* After white space. */
4573 paren_not_balanced
= 0;
4574 while (paren_not_balanced
|| *l
!= ',')
4576 if (*l
== END_OF_INSN
)
4578 if (paren_not_balanced
)
4581 as_bad (_("unbalanced parenthesis in operand %d."),
4584 as_bad (_("unbalanced brackets in operand %d."),
4589 break; /* we are done */
4591 else if (!is_operand_char (*l
) && !is_space_char (*l
) && *l
!= '"')
4593 as_bad (_("invalid character %s in operand %d"),
4594 output_invalid (*l
),
4601 ++paren_not_balanced
;
4603 --paren_not_balanced
;
4608 ++paren_not_balanced
;
4610 --paren_not_balanced
;
4614 if (l
!= token_start
)
4615 { /* Yes, we've read in another operand. */
4616 unsigned int operand_ok
;
4617 this_operand
= i
.operands
++;
4618 if (i
.operands
> MAX_OPERANDS
)
4620 as_bad (_("spurious operands; (%d operands/instruction max)"),
4624 i
.types
[this_operand
].bitfield
.unspecified
= 1;
4625 /* Now parse operand adding info to 'i' as we go along. */
4626 END_STRING_AND_SAVE (l
);
4630 i386_intel_operand (token_start
,
4631 intel_float_operand (mnemonic
));
4633 operand_ok
= i386_att_operand (token_start
);
4635 RESTORE_END_STRING (l
);
4641 if (expecting_operand
)
4643 expecting_operand_after_comma
:
4644 as_bad (_("expecting operand after ','; got nothing"));
4649 as_bad (_("expecting operand before ','; got nothing"));
4654 /* Now *l must be either ',' or END_OF_INSN. */
4657 if (*++l
== END_OF_INSN
)
4659 /* Just skip it, if it's \n complain. */
4660 goto expecting_operand_after_comma
;
4662 expecting_operand
= 1;
4669 swap_2_operands (int xchg1
, int xchg2
)
4671 union i386_op temp_op
;
4672 i386_operand_type temp_type
;
4673 enum bfd_reloc_code_real temp_reloc
;
4675 temp_type
= i
.types
[xchg2
];
4676 i
.types
[xchg2
] = i
.types
[xchg1
];
4677 i
.types
[xchg1
] = temp_type
;
4678 temp_op
= i
.op
[xchg2
];
4679 i
.op
[xchg2
] = i
.op
[xchg1
];
4680 i
.op
[xchg1
] = temp_op
;
4681 temp_reloc
= i
.reloc
[xchg2
];
4682 i
.reloc
[xchg2
] = i
.reloc
[xchg1
];
4683 i
.reloc
[xchg1
] = temp_reloc
;
4687 if (i
.mask
->operand
== xchg1
)
4688 i
.mask
->operand
= xchg2
;
4689 else if (i
.mask
->operand
== xchg2
)
4690 i
.mask
->operand
= xchg1
;
4694 if (i
.broadcast
->operand
== xchg1
)
4695 i
.broadcast
->operand
= xchg2
;
4696 else if (i
.broadcast
->operand
== xchg2
)
4697 i
.broadcast
->operand
= xchg1
;
4701 if (i
.rounding
->operand
== xchg1
)
4702 i
.rounding
->operand
= xchg2
;
4703 else if (i
.rounding
->operand
== xchg2
)
4704 i
.rounding
->operand
= xchg1
;
4709 swap_operands (void)
4715 swap_2_operands (1, i
.operands
- 2);
4719 swap_2_operands (0, i
.operands
- 1);
4725 if (i
.mem_operands
== 2)
4727 const seg_entry
*temp_seg
;
4728 temp_seg
= i
.seg
[0];
4729 i
.seg
[0] = i
.seg
[1];
4730 i
.seg
[1] = temp_seg
;
4734 /* Try to ensure constant immediates are represented in the smallest
4739 char guess_suffix
= 0;
4743 guess_suffix
= i
.suffix
;
4744 else if (i
.reg_operands
)
4746 /* Figure out a suffix from the last register operand specified.
4747 We can't do this properly yet, ie. excluding InOutPortReg,
4748 but the following works for instructions with immediates.
4749 In any case, we can't set i.suffix yet. */
4750 for (op
= i
.operands
; --op
>= 0;)
4751 if (i
.types
[op
].bitfield
.reg
&& i
.types
[op
].bitfield
.byte
)
4753 guess_suffix
= BYTE_MNEM_SUFFIX
;
4756 else if (i
.types
[op
].bitfield
.reg
&& i
.types
[op
].bitfield
.word
)
4758 guess_suffix
= WORD_MNEM_SUFFIX
;
4761 else if (i
.types
[op
].bitfield
.reg
&& i
.types
[op
].bitfield
.dword
)
4763 guess_suffix
= LONG_MNEM_SUFFIX
;
4766 else if (i
.types
[op
].bitfield
.reg
&& i
.types
[op
].bitfield
.qword
)
4768 guess_suffix
= QWORD_MNEM_SUFFIX
;
4772 else if ((flag_code
== CODE_16BIT
) ^ (i
.prefix
[DATA_PREFIX
] != 0))
4773 guess_suffix
= WORD_MNEM_SUFFIX
;
4775 for (op
= i
.operands
; --op
>= 0;)
4776 if (operand_type_check (i
.types
[op
], imm
))
4778 switch (i
.op
[op
].imms
->X_op
)
4781 /* If a suffix is given, this operand may be shortened. */
4782 switch (guess_suffix
)
4784 case LONG_MNEM_SUFFIX
:
4785 i
.types
[op
].bitfield
.imm32
= 1;
4786 i
.types
[op
].bitfield
.imm64
= 1;
4788 case WORD_MNEM_SUFFIX
:
4789 i
.types
[op
].bitfield
.imm16
= 1;
4790 i
.types
[op
].bitfield
.imm32
= 1;
4791 i
.types
[op
].bitfield
.imm32s
= 1;
4792 i
.types
[op
].bitfield
.imm64
= 1;
4794 case BYTE_MNEM_SUFFIX
:
4795 i
.types
[op
].bitfield
.imm8
= 1;
4796 i
.types
[op
].bitfield
.imm8s
= 1;
4797 i
.types
[op
].bitfield
.imm16
= 1;
4798 i
.types
[op
].bitfield
.imm32
= 1;
4799 i
.types
[op
].bitfield
.imm32s
= 1;
4800 i
.types
[op
].bitfield
.imm64
= 1;
4804 /* If this operand is at most 16 bits, convert it
4805 to a signed 16 bit number before trying to see
4806 whether it will fit in an even smaller size.
4807 This allows a 16-bit operand such as $0xffe0 to
4808 be recognised as within Imm8S range. */
4809 if ((i
.types
[op
].bitfield
.imm16
)
4810 && (i
.op
[op
].imms
->X_add_number
& ~(offsetT
) 0xffff) == 0)
4812 i
.op
[op
].imms
->X_add_number
=
4813 (((i
.op
[op
].imms
->X_add_number
& 0xffff) ^ 0x8000) - 0x8000);
4816 /* Store 32-bit immediate in 64-bit for 64-bit BFD. */
4817 if ((i
.types
[op
].bitfield
.imm32
)
4818 && ((i
.op
[op
].imms
->X_add_number
& ~(((offsetT
) 2 << 31) - 1))
4821 i
.op
[op
].imms
->X_add_number
= ((i
.op
[op
].imms
->X_add_number
4822 ^ ((offsetT
) 1 << 31))
4823 - ((offsetT
) 1 << 31));
4827 = operand_type_or (i
.types
[op
],
4828 smallest_imm_type (i
.op
[op
].imms
->X_add_number
));
4830 /* We must avoid matching of Imm32 templates when 64bit
4831 only immediate is available. */
4832 if (guess_suffix
== QWORD_MNEM_SUFFIX
)
4833 i
.types
[op
].bitfield
.imm32
= 0;
4840 /* Symbols and expressions. */
4842 /* Convert symbolic operand to proper sizes for matching, but don't
4843 prevent matching a set of insns that only supports sizes other
4844 than those matching the insn suffix. */
4846 i386_operand_type mask
, allowed
;
4847 const insn_template
*t
;
4849 operand_type_set (&mask
, 0);
4850 operand_type_set (&allowed
, 0);
4852 for (t
= current_templates
->start
;
4853 t
< current_templates
->end
;
4855 allowed
= operand_type_or (allowed
,
4856 t
->operand_types
[op
]);
4857 switch (guess_suffix
)
4859 case QWORD_MNEM_SUFFIX
:
4860 mask
.bitfield
.imm64
= 1;
4861 mask
.bitfield
.imm32s
= 1;
4863 case LONG_MNEM_SUFFIX
:
4864 mask
.bitfield
.imm32
= 1;
4866 case WORD_MNEM_SUFFIX
:
4867 mask
.bitfield
.imm16
= 1;
4869 case BYTE_MNEM_SUFFIX
:
4870 mask
.bitfield
.imm8
= 1;
4875 allowed
= operand_type_and (mask
, allowed
);
4876 if (!operand_type_all_zero (&allowed
))
4877 i
.types
[op
] = operand_type_and (i
.types
[op
], mask
);
4884 /* Try to use the smallest displacement type too. */
4886 optimize_disp (void)
4890 for (op
= i
.operands
; --op
>= 0;)
4891 if (operand_type_check (i
.types
[op
], disp
))
4893 if (i
.op
[op
].disps
->X_op
== O_constant
)
4895 offsetT op_disp
= i
.op
[op
].disps
->X_add_number
;
4897 if (i
.types
[op
].bitfield
.disp16
4898 && (op_disp
& ~(offsetT
) 0xffff) == 0)
4900 /* If this operand is at most 16 bits, convert
4901 to a signed 16 bit number and don't use 64bit
4903 op_disp
= (((op_disp
& 0xffff) ^ 0x8000) - 0x8000);
4904 i
.types
[op
].bitfield
.disp64
= 0;
4907 /* Optimize 64-bit displacement to 32-bit for 64-bit BFD. */
4908 if (i
.types
[op
].bitfield
.disp32
4909 && (op_disp
& ~(((offsetT
) 2 << 31) - 1)) == 0)
4911 /* If this operand is at most 32 bits, convert
4912 to a signed 32 bit number and don't use 64bit
4914 op_disp
&= (((offsetT
) 2 << 31) - 1);
4915 op_disp
= (op_disp
^ ((offsetT
) 1 << 31)) - ((addressT
) 1 << 31);
4916 i
.types
[op
].bitfield
.disp64
= 0;
4919 if (!op_disp
&& i
.types
[op
].bitfield
.baseindex
)
4921 i
.types
[op
].bitfield
.disp8
= 0;
4922 i
.types
[op
].bitfield
.disp16
= 0;
4923 i
.types
[op
].bitfield
.disp32
= 0;
4924 i
.types
[op
].bitfield
.disp32s
= 0;
4925 i
.types
[op
].bitfield
.disp64
= 0;
4929 else if (flag_code
== CODE_64BIT
)
4931 if (fits_in_signed_long (op_disp
))
4933 i
.types
[op
].bitfield
.disp64
= 0;
4934 i
.types
[op
].bitfield
.disp32s
= 1;
4936 if (i
.prefix
[ADDR_PREFIX
]
4937 && fits_in_unsigned_long (op_disp
))
4938 i
.types
[op
].bitfield
.disp32
= 1;
4940 if ((i
.types
[op
].bitfield
.disp32
4941 || i
.types
[op
].bitfield
.disp32s
4942 || i
.types
[op
].bitfield
.disp16
)
4943 && fits_in_disp8 (op_disp
))
4944 i
.types
[op
].bitfield
.disp8
= 1;
4946 else if (i
.reloc
[op
] == BFD_RELOC_386_TLS_DESC_CALL
4947 || i
.reloc
[op
] == BFD_RELOC_X86_64_TLSDESC_CALL
)
4949 fix_new_exp (frag_now
, frag_more (0) - frag_now
->fr_literal
, 0,
4950 i
.op
[op
].disps
, 0, i
.reloc
[op
]);
4951 i
.types
[op
].bitfield
.disp8
= 0;
4952 i
.types
[op
].bitfield
.disp16
= 0;
4953 i
.types
[op
].bitfield
.disp32
= 0;
4954 i
.types
[op
].bitfield
.disp32s
= 0;
4955 i
.types
[op
].bitfield
.disp64
= 0;
4958 /* We only support 64bit displacement on constants. */
4959 i
.types
[op
].bitfield
.disp64
= 0;
4963 /* Check if operands are valid for the instruction. */
4966 check_VecOperands (const insn_template
*t
)
4970 /* Without VSIB byte, we can't have a vector register for index. */
4971 if (!t
->opcode_modifier
.vecsib
4973 && (i
.index_reg
->reg_type
.bitfield
.xmmword
4974 || i
.index_reg
->reg_type
.bitfield
.ymmword
4975 || i
.index_reg
->reg_type
.bitfield
.zmmword
))
4977 i
.error
= unsupported_vector_index_register
;
4981 /* Check if default mask is allowed. */
4982 if (t
->opcode_modifier
.nodefmask
4983 && (!i
.mask
|| i
.mask
->mask
->reg_num
== 0))
4985 i
.error
= no_default_mask
;
4989 /* For VSIB byte, we need a vector register for index, and all vector
4990 registers must be distinct. */
4991 if (t
->opcode_modifier
.vecsib
)
4994 || !((t
->opcode_modifier
.vecsib
== VecSIB128
4995 && i
.index_reg
->reg_type
.bitfield
.xmmword
)
4996 || (t
->opcode_modifier
.vecsib
== VecSIB256
4997 && i
.index_reg
->reg_type
.bitfield
.ymmword
)
4998 || (t
->opcode_modifier
.vecsib
== VecSIB512
4999 && i
.index_reg
->reg_type
.bitfield
.zmmword
)))
5001 i
.error
= invalid_vsib_address
;
5005 gas_assert (i
.reg_operands
== 2 || i
.mask
);
5006 if (i
.reg_operands
== 2 && !i
.mask
)
5008 gas_assert (i
.types
[0].bitfield
.regsimd
);
5009 gas_assert (i
.types
[0].bitfield
.xmmword
5010 || i
.types
[0].bitfield
.ymmword
);
5011 gas_assert (i
.types
[2].bitfield
.regsimd
);
5012 gas_assert (i
.types
[2].bitfield
.xmmword
5013 || i
.types
[2].bitfield
.ymmword
);
5014 if (operand_check
== check_none
)
5016 if (register_number (i
.op
[0].regs
)
5017 != register_number (i
.index_reg
)
5018 && register_number (i
.op
[2].regs
)
5019 != register_number (i
.index_reg
)
5020 && register_number (i
.op
[0].regs
)
5021 != register_number (i
.op
[2].regs
))
5023 if (operand_check
== check_error
)
5025 i
.error
= invalid_vector_register_set
;
5028 as_warn (_("mask, index, and destination registers should be distinct"));
5030 else if (i
.reg_operands
== 1 && i
.mask
)
5032 if (i
.types
[1].bitfield
.regsimd
5033 && (i
.types
[1].bitfield
.xmmword
5034 || i
.types
[1].bitfield
.ymmword
5035 || i
.types
[1].bitfield
.zmmword
)
5036 && (register_number (i
.op
[1].regs
)
5037 == register_number (i
.index_reg
)))
5039 if (operand_check
== check_error
)
5041 i
.error
= invalid_vector_register_set
;
5044 if (operand_check
!= check_none
)
5045 as_warn (_("index and destination registers should be distinct"));
5050 /* Check if broadcast is supported by the instruction and is applied
5051 to the memory operand. */
5054 i386_operand_type type
, overlap
;
5056 /* Check if specified broadcast is supported in this instruction,
5057 and it's applied to memory operand of DWORD or QWORD type. */
5058 op
= i
.broadcast
->operand
;
5059 if (!t
->opcode_modifier
.broadcast
5060 || !i
.types
[op
].bitfield
.mem
5061 || (!i
.types
[op
].bitfield
.unspecified
5062 && (t
->operand_types
[op
].bitfield
.dword
5063 ? !i
.types
[op
].bitfield
.dword
5064 : !i
.types
[op
].bitfield
.qword
)))
5067 i
.error
= unsupported_broadcast
;
5071 operand_type_set (&type
, 0);
5072 switch ((t
->operand_types
[op
].bitfield
.dword
? 4 : 8) * i
.broadcast
->type
)
5075 type
.bitfield
.qword
= 1;
5078 type
.bitfield
.xmmword
= 1;
5081 type
.bitfield
.ymmword
= 1;
5084 type
.bitfield
.zmmword
= 1;
5090 overlap
= operand_type_and (type
, t
->operand_types
[op
]);
5091 if (operand_type_all_zero (&overlap
))
5094 if (t
->opcode_modifier
.checkregsize
)
5098 for (j
= 0; j
< i
.operands
; ++j
)
5101 && !operand_type_register_match(i
.types
[j
],
5102 t
->operand_types
[j
],
5104 t
->operand_types
[op
]))
5109 /* If broadcast is supported in this instruction, we need to check if
5110 operand of one-element size isn't specified without broadcast. */
5111 else if (t
->opcode_modifier
.broadcast
&& i
.mem_operands
)
5113 /* Find memory operand. */
5114 for (op
= 0; op
< i
.operands
; op
++)
5115 if (operand_type_check (i
.types
[op
], anymem
))
5117 gas_assert (op
< i
.operands
);
5118 /* Check size of the memory operand. */
5119 if (t
->operand_types
[op
].bitfield
.dword
5120 ? i
.types
[op
].bitfield
.dword
5121 : i
.types
[op
].bitfield
.qword
)
5123 i
.error
= broadcast_needed
;
5128 op
= MAX_OPERANDS
- 1; /* Avoid uninitialized variable warning. */
5130 /* Check if requested masking is supported. */
5132 && (!t
->opcode_modifier
.masking
5134 && t
->opcode_modifier
.masking
== MERGING_MASKING
)))
5136 i
.error
= unsupported_masking
;
5140 /* Check if masking is applied to dest operand. */
5141 if (i
.mask
&& (i
.mask
->operand
!= (int) (i
.operands
- 1)))
5143 i
.error
= mask_not_on_destination
;
5150 if ((i
.rounding
->type
!= saeonly
5151 && !t
->opcode_modifier
.staticrounding
)
5152 || (i
.rounding
->type
== saeonly
5153 && (t
->opcode_modifier
.staticrounding
5154 || !t
->opcode_modifier
.sae
)))
5156 i
.error
= unsupported_rc_sae
;
5159 /* If the instruction has several immediate operands and one of
5160 them is rounding, the rounding operand should be the last
5161 immediate operand. */
5162 if (i
.imm_operands
> 1
5163 && i
.rounding
->operand
!= (int) (i
.imm_operands
- 1))
5165 i
.error
= rc_sae_operand_not_last_imm
;
5170 /* Check vector Disp8 operand. */
5171 if (t
->opcode_modifier
.disp8memshift
5172 && i
.disp_encoding
!= disp_encoding_32bit
)
5175 i
.memshift
= t
->operand_types
[op
].bitfield
.dword
? 2 : 3;
5177 i
.memshift
= t
->opcode_modifier
.disp8memshift
;
5179 for (op
= 0; op
< i
.operands
; op
++)
5180 if (operand_type_check (i
.types
[op
], disp
)
5181 && i
.op
[op
].disps
->X_op
== O_constant
)
5183 if (fits_in_disp8 (i
.op
[op
].disps
->X_add_number
))
5185 i
.types
[op
].bitfield
.disp8
= 1;
5188 i
.types
[op
].bitfield
.disp8
= 0;
5197 /* Check if operands are valid for the instruction. Update VEX
5201 VEX_check_operands (const insn_template
*t
)
5203 if (i
.vec_encoding
== vex_encoding_evex
)
5205 /* This instruction must be encoded with EVEX prefix. */
5206 if (!is_evex_encoding (t
))
5208 i
.error
= unsupported
;
5214 if (!t
->opcode_modifier
.vex
)
5216 /* This instruction template doesn't have VEX prefix. */
5217 if (i
.vec_encoding
!= vex_encoding_default
)
5219 i
.error
= unsupported
;
5225 /* Only check VEX_Imm4, which must be the first operand. */
5226 if (t
->operand_types
[0].bitfield
.vec_imm4
)
5228 if (i
.op
[0].imms
->X_op
!= O_constant
5229 || !fits_in_imm4 (i
.op
[0].imms
->X_add_number
))
5235 /* Turn off Imm8 so that update_imm won't complain. */
5236 i
.types
[0] = vec_imm4
;
5242 static const insn_template
*
5243 match_template (char mnem_suffix
)
5245 /* Points to template once we've found it. */
5246 const insn_template
*t
;
5247 i386_operand_type overlap0
, overlap1
, overlap2
, overlap3
;
5248 i386_operand_type overlap4
;
5249 unsigned int found_reverse_match
;
5250 i386_opcode_modifier suffix_check
, mnemsuf_check
;
5251 i386_operand_type operand_types
[MAX_OPERANDS
];
5252 int addr_prefix_disp
;
5254 unsigned int found_cpu_match
;
5255 unsigned int check_register
;
5256 enum i386_error specific_error
= 0;
5258 #if MAX_OPERANDS != 5
5259 # error "MAX_OPERANDS must be 5."
5262 found_reverse_match
= 0;
5263 addr_prefix_disp
= -1;
5265 memset (&suffix_check
, 0, sizeof (suffix_check
));
5266 if (i
.suffix
== BYTE_MNEM_SUFFIX
)
5267 suffix_check
.no_bsuf
= 1;
5268 else if (i
.suffix
== WORD_MNEM_SUFFIX
)
5269 suffix_check
.no_wsuf
= 1;
5270 else if (i
.suffix
== SHORT_MNEM_SUFFIX
)
5271 suffix_check
.no_ssuf
= 1;
5272 else if (i
.suffix
== LONG_MNEM_SUFFIX
)
5273 suffix_check
.no_lsuf
= 1;
5274 else if (i
.suffix
== QWORD_MNEM_SUFFIX
)
5275 suffix_check
.no_qsuf
= 1;
5276 else if (i
.suffix
== LONG_DOUBLE_MNEM_SUFFIX
)
5277 suffix_check
.no_ldsuf
= 1;
5279 memset (&mnemsuf_check
, 0, sizeof (mnemsuf_check
));
5282 switch (mnem_suffix
)
5284 case BYTE_MNEM_SUFFIX
: mnemsuf_check
.no_bsuf
= 1; break;
5285 case WORD_MNEM_SUFFIX
: mnemsuf_check
.no_wsuf
= 1; break;
5286 case SHORT_MNEM_SUFFIX
: mnemsuf_check
.no_ssuf
= 1; break;
5287 case LONG_MNEM_SUFFIX
: mnemsuf_check
.no_lsuf
= 1; break;
5288 case QWORD_MNEM_SUFFIX
: mnemsuf_check
.no_qsuf
= 1; break;
5292 /* Must have right number of operands. */
5293 i
.error
= number_of_operands_mismatch
;
5295 for (t
= current_templates
->start
; t
< current_templates
->end
; t
++)
5297 addr_prefix_disp
= -1;
5299 if (i
.operands
!= t
->operands
)
5302 /* Check processor support. */
5303 i
.error
= unsupported
;
5304 found_cpu_match
= (cpu_flags_match (t
)
5305 == CPU_FLAGS_PERFECT_MATCH
);
5306 if (!found_cpu_match
)
5309 /* Check AT&T mnemonic. */
5310 i
.error
= unsupported_with_intel_mnemonic
;
5311 if (intel_mnemonic
&& t
->opcode_modifier
.attmnemonic
)
5314 /* Check AT&T/Intel syntax and Intel64/AMD64 ISA. */
5315 i
.error
= unsupported_syntax
;
5316 if ((intel_syntax
&& t
->opcode_modifier
.attsyntax
)
5317 || (!intel_syntax
&& t
->opcode_modifier
.intelsyntax
)
5318 || (intel64
&& t
->opcode_modifier
.amd64
)
5319 || (!intel64
&& t
->opcode_modifier
.intel64
))
5322 /* Check the suffix, except for some instructions in intel mode. */
5323 i
.error
= invalid_instruction_suffix
;
5324 if ((!intel_syntax
|| !t
->opcode_modifier
.ignoresize
)
5325 && ((t
->opcode_modifier
.no_bsuf
&& suffix_check
.no_bsuf
)
5326 || (t
->opcode_modifier
.no_wsuf
&& suffix_check
.no_wsuf
)
5327 || (t
->opcode_modifier
.no_lsuf
&& suffix_check
.no_lsuf
)
5328 || (t
->opcode_modifier
.no_ssuf
&& suffix_check
.no_ssuf
)
5329 || (t
->opcode_modifier
.no_qsuf
&& suffix_check
.no_qsuf
)
5330 || (t
->opcode_modifier
.no_ldsuf
&& suffix_check
.no_ldsuf
)))
5332 /* In Intel mode all mnemonic suffixes must be explicitly allowed. */
5333 if ((t
->opcode_modifier
.no_bsuf
&& mnemsuf_check
.no_bsuf
)
5334 || (t
->opcode_modifier
.no_wsuf
&& mnemsuf_check
.no_wsuf
)
5335 || (t
->opcode_modifier
.no_lsuf
&& mnemsuf_check
.no_lsuf
)
5336 || (t
->opcode_modifier
.no_ssuf
&& mnemsuf_check
.no_ssuf
)
5337 || (t
->opcode_modifier
.no_qsuf
&& mnemsuf_check
.no_qsuf
)
5338 || (t
->opcode_modifier
.no_ldsuf
&& mnemsuf_check
.no_ldsuf
))
5341 if (!operand_size_match (t
))
5344 for (j
= 0; j
< MAX_OPERANDS
; j
++)
5345 operand_types
[j
] = t
->operand_types
[j
];
5347 /* In general, don't allow 64-bit operands in 32-bit mode. */
5348 if (i
.suffix
== QWORD_MNEM_SUFFIX
5349 && flag_code
!= CODE_64BIT
5351 ? (!t
->opcode_modifier
.ignoresize
5352 && !intel_float_operand (t
->name
))
5353 : intel_float_operand (t
->name
) != 2)
5354 && ((!operand_types
[0].bitfield
.regmmx
5355 && !operand_types
[0].bitfield
.regsimd
)
5356 || (!operand_types
[t
->operands
> 1].bitfield
.regmmx
5357 && !operand_types
[t
->operands
> 1].bitfield
.regsimd
))
5358 && (t
->base_opcode
!= 0x0fc7
5359 || t
->extension_opcode
!= 1 /* cmpxchg8b */))
5362 /* In general, don't allow 32-bit operands on pre-386. */
5363 else if (i
.suffix
== LONG_MNEM_SUFFIX
5364 && !cpu_arch_flags
.bitfield
.cpui386
5366 ? (!t
->opcode_modifier
.ignoresize
5367 && !intel_float_operand (t
->name
))
5368 : intel_float_operand (t
->name
) != 2)
5369 && ((!operand_types
[0].bitfield
.regmmx
5370 && !operand_types
[0].bitfield
.regsimd
)
5371 || (!operand_types
[t
->operands
> 1].bitfield
.regmmx
5372 && !operand_types
[t
->operands
> 1].bitfield
.regsimd
)))
5375 /* Do not verify operands when there are none. */
5379 /* We've found a match; break out of loop. */
5383 /* Address size prefix will turn Disp64/Disp32/Disp16 operand
5384 into Disp32/Disp16/Disp32 operand. */
5385 if (i
.prefix
[ADDR_PREFIX
] != 0)
5387 /* There should be only one Disp operand. */
5391 for (j
= 0; j
< MAX_OPERANDS
; j
++)
5393 if (operand_types
[j
].bitfield
.disp16
)
5395 addr_prefix_disp
= j
;
5396 operand_types
[j
].bitfield
.disp32
= 1;
5397 operand_types
[j
].bitfield
.disp16
= 0;
5403 for (j
= 0; j
< MAX_OPERANDS
; j
++)
5405 if (operand_types
[j
].bitfield
.disp32
)
5407 addr_prefix_disp
= j
;
5408 operand_types
[j
].bitfield
.disp32
= 0;
5409 operand_types
[j
].bitfield
.disp16
= 1;
5415 for (j
= 0; j
< MAX_OPERANDS
; j
++)
5417 if (operand_types
[j
].bitfield
.disp64
)
5419 addr_prefix_disp
= j
;
5420 operand_types
[j
].bitfield
.disp64
= 0;
5421 operand_types
[j
].bitfield
.disp32
= 1;
5429 /* Force 0x8b encoding for "mov foo@GOT, %eax". */
5430 if (i
.reloc
[0] == BFD_RELOC_386_GOT32
&& t
->base_opcode
== 0xa0)
5433 /* We check register size if needed. */
5434 check_register
= t
->opcode_modifier
.checkregsize
;
5435 overlap0
= operand_type_and (i
.types
[0], operand_types
[0]);
5436 switch (t
->operands
)
5439 if (!operand_type_match (overlap0
, i
.types
[0]))
5443 /* xchg %eax, %eax is a special case. It is an alias for nop
5444 only in 32bit mode and we can use opcode 0x90. In 64bit
5445 mode, we can't use 0x90 for xchg %eax, %eax since it should
5446 zero-extend %eax to %rax. */
5447 if (flag_code
== CODE_64BIT
5448 && t
->base_opcode
== 0x90
5449 && operand_type_equal (&i
.types
[0], &acc32
)
5450 && operand_type_equal (&i
.types
[1], &acc32
))
5452 /* xrelease mov %eax, <disp> is another special case. It must not
5453 match the accumulator-only encoding of mov. */
5454 if (flag_code
!= CODE_64BIT
5456 && t
->base_opcode
== 0xa0
5457 && i
.types
[0].bitfield
.acc
5458 && operand_type_check (i
.types
[1], anymem
))
5460 /* If we want store form, we reverse direction of operands. */
5461 if (i
.dir_encoding
== dir_encoding_store
5462 && t
->opcode_modifier
.d
)
5467 /* If we want store form, we skip the current load. */
5468 if (i
.dir_encoding
== dir_encoding_store
5469 && i
.mem_operands
== 0
5470 && t
->opcode_modifier
.load
)
5475 overlap1
= operand_type_and (i
.types
[1], operand_types
[1]);
5476 if (!operand_type_match (overlap0
, i
.types
[0])
5477 || !operand_type_match (overlap1
, i
.types
[1])
5479 && !operand_type_register_match (i
.types
[0],
5484 /* Check if other direction is valid ... */
5485 if (!t
->opcode_modifier
.d
)
5489 /* Try reversing direction of operands. */
5490 overlap0
= operand_type_and (i
.types
[0], operand_types
[1]);
5491 overlap1
= operand_type_and (i
.types
[1], operand_types
[0]);
5492 if (!operand_type_match (overlap0
, i
.types
[0])
5493 || !operand_type_match (overlap1
, i
.types
[1])
5495 && !operand_type_register_match (i
.types
[0],
5500 /* Does not match either direction. */
5503 /* found_reverse_match holds which of D or FloatR
5505 if (!t
->opcode_modifier
.d
)
5506 found_reverse_match
= 0;
5507 else if (operand_types
[0].bitfield
.tbyte
)
5508 found_reverse_match
= Opcode_FloatD
;
5510 found_reverse_match
= Opcode_D
;
5511 if (t
->opcode_modifier
.floatr
)
5512 found_reverse_match
|= Opcode_FloatR
;
5516 /* Found a forward 2 operand match here. */
5517 switch (t
->operands
)
5520 overlap4
= operand_type_and (i
.types
[4],
5524 overlap3
= operand_type_and (i
.types
[3],
5528 overlap2
= operand_type_and (i
.types
[2],
5533 switch (t
->operands
)
5536 if (!operand_type_match (overlap4
, i
.types
[4])
5537 || !operand_type_register_match (i
.types
[3],
5544 if (!operand_type_match (overlap3
, i
.types
[3])
5546 && (!operand_type_register_match (i
.types
[1],
5550 || !operand_type_register_match (i
.types
[2],
5553 operand_types
[3]))))
5557 /* Here we make use of the fact that there are no
5558 reverse match 3 operand instructions. */
5559 if (!operand_type_match (overlap2
, i
.types
[2])
5561 && (!operand_type_register_match (i
.types
[0],
5565 || !operand_type_register_match (i
.types
[1],
5568 operand_types
[2]))))
5573 /* Found either forward/reverse 2, 3 or 4 operand match here:
5574 slip through to break. */
5576 if (!found_cpu_match
)
5578 found_reverse_match
= 0;
5582 /* Check if vector and VEX operands are valid. */
5583 if (check_VecOperands (t
) || VEX_check_operands (t
))
5585 specific_error
= i
.error
;
5589 /* We've found a match; break out of loop. */
5593 if (t
== current_templates
->end
)
5595 /* We found no match. */
5596 const char *err_msg
;
5597 switch (specific_error
? specific_error
: i
.error
)
5601 case operand_size_mismatch
:
5602 err_msg
= _("operand size mismatch");
5604 case operand_type_mismatch
:
5605 err_msg
= _("operand type mismatch");
5607 case register_type_mismatch
:
5608 err_msg
= _("register type mismatch");
5610 case number_of_operands_mismatch
:
5611 err_msg
= _("number of operands mismatch");
5613 case invalid_instruction_suffix
:
5614 err_msg
= _("invalid instruction suffix");
5617 err_msg
= _("constant doesn't fit in 4 bits");
5619 case unsupported_with_intel_mnemonic
:
5620 err_msg
= _("unsupported with Intel mnemonic");
5622 case unsupported_syntax
:
5623 err_msg
= _("unsupported syntax");
5626 as_bad (_("unsupported instruction `%s'"),
5627 current_templates
->start
->name
);
5629 case invalid_vsib_address
:
5630 err_msg
= _("invalid VSIB address");
5632 case invalid_vector_register_set
:
5633 err_msg
= _("mask, index, and destination registers must be distinct");
5635 case unsupported_vector_index_register
:
5636 err_msg
= _("unsupported vector index register");
5638 case unsupported_broadcast
:
5639 err_msg
= _("unsupported broadcast");
5641 case broadcast_not_on_src_operand
:
5642 err_msg
= _("broadcast not on source memory operand");
5644 case broadcast_needed
:
5645 err_msg
= _("broadcast is needed for operand of such type");
5647 case unsupported_masking
:
5648 err_msg
= _("unsupported masking");
5650 case mask_not_on_destination
:
5651 err_msg
= _("mask not on destination operand");
5653 case no_default_mask
:
5654 err_msg
= _("default mask isn't allowed");
5656 case unsupported_rc_sae
:
5657 err_msg
= _("unsupported static rounding/sae");
5659 case rc_sae_operand_not_last_imm
:
5661 err_msg
= _("RC/SAE operand must precede immediate operands");
5663 err_msg
= _("RC/SAE operand must follow immediate operands");
5665 case invalid_register_operand
:
5666 err_msg
= _("invalid register operand");
5669 as_bad (_("%s for `%s'"), err_msg
,
5670 current_templates
->start
->name
);
5674 if (!quiet_warnings
)
5677 && (i
.types
[0].bitfield
.jumpabsolute
5678 != operand_types
[0].bitfield
.jumpabsolute
))
5680 as_warn (_("indirect %s without `*'"), t
->name
);
5683 if (t
->opcode_modifier
.isprefix
5684 && t
->opcode_modifier
.ignoresize
)
5686 /* Warn them that a data or address size prefix doesn't
5687 affect assembly of the next line of code. */
5688 as_warn (_("stand-alone `%s' prefix"), t
->name
);
5692 /* Copy the template we found. */
5695 if (addr_prefix_disp
!= -1)
5696 i
.tm
.operand_types
[addr_prefix_disp
]
5697 = operand_types
[addr_prefix_disp
];
5699 if (found_reverse_match
)
5701 /* If we found a reverse match we must alter the opcode
5702 direction bit. found_reverse_match holds bits to change
5703 (different for int & float insns). */
5705 i
.tm
.base_opcode
^= found_reverse_match
;
5707 i
.tm
.operand_types
[0] = operand_types
[1];
5708 i
.tm
.operand_types
[1] = operand_types
[0];
5717 int mem_op
= operand_type_check (i
.types
[0], anymem
) ? 0 : 1;
5718 if (i
.tm
.operand_types
[mem_op
].bitfield
.esseg
)
5720 if (i
.seg
[0] != NULL
&& i
.seg
[0] != &es
)
5722 as_bad (_("`%s' operand %d must use `%ses' segment"),
5728 /* There's only ever one segment override allowed per instruction.
5729 This instruction possibly has a legal segment override on the
5730 second operand, so copy the segment to where non-string
5731 instructions store it, allowing common code. */
5732 i
.seg
[0] = i
.seg
[1];
5734 else if (i
.tm
.operand_types
[mem_op
+ 1].bitfield
.esseg
)
5736 if (i
.seg
[1] != NULL
&& i
.seg
[1] != &es
)
5738 as_bad (_("`%s' operand %d must use `%ses' segment"),
5749 process_suffix (void)
5751 /* If matched instruction specifies an explicit instruction mnemonic
5753 if (i
.tm
.opcode_modifier
.size16
)
5754 i
.suffix
= WORD_MNEM_SUFFIX
;
5755 else if (i
.tm
.opcode_modifier
.size32
)
5756 i
.suffix
= LONG_MNEM_SUFFIX
;
5757 else if (i
.tm
.opcode_modifier
.size64
)
5758 i
.suffix
= QWORD_MNEM_SUFFIX
;
5759 else if (i
.reg_operands
)
5761 /* If there's no instruction mnemonic suffix we try to invent one
5762 based on register operands. */
5765 /* We take i.suffix from the last register operand specified,
5766 Destination register type is more significant than source
5767 register type. crc32 in SSE4.2 prefers source register
5769 if (i
.tm
.base_opcode
== 0xf20f38f1)
5771 if (i
.types
[0].bitfield
.reg
&& i
.types
[0].bitfield
.word
)
5772 i
.suffix
= WORD_MNEM_SUFFIX
;
5773 else if (i
.types
[0].bitfield
.reg
&& i
.types
[0].bitfield
.dword
)
5774 i
.suffix
= LONG_MNEM_SUFFIX
;
5775 else if (i
.types
[0].bitfield
.reg
&& i
.types
[0].bitfield
.qword
)
5776 i
.suffix
= QWORD_MNEM_SUFFIX
;
5778 else if (i
.tm
.base_opcode
== 0xf20f38f0)
5780 if (i
.types
[0].bitfield
.reg
&& i
.types
[0].bitfield
.byte
)
5781 i
.suffix
= BYTE_MNEM_SUFFIX
;
5788 if (i
.tm
.base_opcode
== 0xf20f38f1
5789 || i
.tm
.base_opcode
== 0xf20f38f0)
5791 /* We have to know the operand size for crc32. */
5792 as_bad (_("ambiguous memory operand size for `%s`"),
5797 for (op
= i
.operands
; --op
>= 0;)
5798 if (!i
.tm
.operand_types
[op
].bitfield
.inoutportreg
5799 && !i
.tm
.operand_types
[op
].bitfield
.shiftcount
)
5801 if (!i
.types
[op
].bitfield
.reg
)
5803 if (i
.types
[op
].bitfield
.byte
)
5804 i
.suffix
= BYTE_MNEM_SUFFIX
;
5805 else if (i
.types
[op
].bitfield
.word
)
5806 i
.suffix
= WORD_MNEM_SUFFIX
;
5807 else if (i
.types
[op
].bitfield
.dword
)
5808 i
.suffix
= LONG_MNEM_SUFFIX
;
5809 else if (i
.types
[op
].bitfield
.qword
)
5810 i
.suffix
= QWORD_MNEM_SUFFIX
;
5817 else if (i
.suffix
== BYTE_MNEM_SUFFIX
)
5820 && i
.tm
.opcode_modifier
.ignoresize
5821 && i
.tm
.opcode_modifier
.no_bsuf
)
5823 else if (!check_byte_reg ())
5826 else if (i
.suffix
== LONG_MNEM_SUFFIX
)
5829 && i
.tm
.opcode_modifier
.ignoresize
5830 && i
.tm
.opcode_modifier
.no_lsuf
5831 && !i
.tm
.opcode_modifier
.todword
5832 && !i
.tm
.opcode_modifier
.toqword
)
5834 else if (!check_long_reg ())
5837 else if (i
.suffix
== QWORD_MNEM_SUFFIX
)
5840 && i
.tm
.opcode_modifier
.ignoresize
5841 && i
.tm
.opcode_modifier
.no_qsuf
5842 && !i
.tm
.opcode_modifier
.todword
5843 && !i
.tm
.opcode_modifier
.toqword
)
5845 else if (!check_qword_reg ())
5848 else if (i
.suffix
== WORD_MNEM_SUFFIX
)
5851 && i
.tm
.opcode_modifier
.ignoresize
5852 && i
.tm
.opcode_modifier
.no_wsuf
)
5854 else if (!check_word_reg ())
5857 else if (intel_syntax
&& i
.tm
.opcode_modifier
.ignoresize
)
5858 /* Do nothing if the instruction is going to ignore the prefix. */
5863 else if (i
.tm
.opcode_modifier
.defaultsize
5865 /* exclude fldenv/frstor/fsave/fstenv */
5866 && i
.tm
.opcode_modifier
.no_ssuf
)
5868 i
.suffix
= stackop_size
;
5870 else if (intel_syntax
5872 && (i
.tm
.operand_types
[0].bitfield
.jumpabsolute
5873 || i
.tm
.opcode_modifier
.jumpbyte
5874 || i
.tm
.opcode_modifier
.jumpintersegment
5875 || (i
.tm
.base_opcode
== 0x0f01 /* [ls][gi]dt */
5876 && i
.tm
.extension_opcode
<= 3)))
5881 if (!i
.tm
.opcode_modifier
.no_qsuf
)
5883 i
.suffix
= QWORD_MNEM_SUFFIX
;
5888 if (!i
.tm
.opcode_modifier
.no_lsuf
)
5889 i
.suffix
= LONG_MNEM_SUFFIX
;
5892 if (!i
.tm
.opcode_modifier
.no_wsuf
)
5893 i
.suffix
= WORD_MNEM_SUFFIX
;
5902 if (i
.tm
.opcode_modifier
.w
)
5904 as_bad (_("no instruction mnemonic suffix given and "
5905 "no register operands; can't size instruction"));
5911 unsigned int suffixes
;
5913 suffixes
= !i
.tm
.opcode_modifier
.no_bsuf
;
5914 if (!i
.tm
.opcode_modifier
.no_wsuf
)
5916 if (!i
.tm
.opcode_modifier
.no_lsuf
)
5918 if (!i
.tm
.opcode_modifier
.no_ldsuf
)
5920 if (!i
.tm
.opcode_modifier
.no_ssuf
)
5922 if (flag_code
== CODE_64BIT
&& !i
.tm
.opcode_modifier
.no_qsuf
)
5925 /* There are more than suffix matches. */
5926 if (i
.tm
.opcode_modifier
.w
5927 || ((suffixes
& (suffixes
- 1))
5928 && !i
.tm
.opcode_modifier
.defaultsize
5929 && !i
.tm
.opcode_modifier
.ignoresize
))
5931 as_bad (_("ambiguous operand size for `%s'"), i
.tm
.name
);
5937 /* Change the opcode based on the operand size given by i.suffix. */
5940 /* Size floating point instruction. */
5941 case LONG_MNEM_SUFFIX
:
5942 if (i
.tm
.opcode_modifier
.floatmf
)
5944 i
.tm
.base_opcode
^= 4;
5948 case WORD_MNEM_SUFFIX
:
5949 case QWORD_MNEM_SUFFIX
:
5950 /* It's not a byte, select word/dword operation. */
5951 if (i
.tm
.opcode_modifier
.w
)
5953 if (i
.tm
.opcode_modifier
.shortform
)
5954 i
.tm
.base_opcode
|= 8;
5956 i
.tm
.base_opcode
|= 1;
5959 case SHORT_MNEM_SUFFIX
:
5960 /* Now select between word & dword operations via the operand
5961 size prefix, except for instructions that will ignore this
5963 if (i
.tm
.opcode_modifier
.addrprefixop0
)
5965 /* The address size override prefix changes the size of the
5967 if ((flag_code
== CODE_32BIT
5968 && i
.op
->regs
[0].reg_type
.bitfield
.word
)
5969 || (flag_code
!= CODE_32BIT
5970 && i
.op
->regs
[0].reg_type
.bitfield
.dword
))
5971 if (!add_prefix (ADDR_PREFIX_OPCODE
))
5974 else if (i
.suffix
!= QWORD_MNEM_SUFFIX
5975 && !i
.tm
.opcode_modifier
.ignoresize
5976 && !i
.tm
.opcode_modifier
.floatmf
5977 && ((i
.suffix
== LONG_MNEM_SUFFIX
) == (flag_code
== CODE_16BIT
)
5978 || (flag_code
== CODE_64BIT
5979 && i
.tm
.opcode_modifier
.jumpbyte
)))
5981 unsigned int prefix
= DATA_PREFIX_OPCODE
;
5983 if (i
.tm
.opcode_modifier
.jumpbyte
) /* jcxz, loop */
5984 prefix
= ADDR_PREFIX_OPCODE
;
5986 if (!add_prefix (prefix
))
5990 /* Set mode64 for an operand. */
5991 if (i
.suffix
== QWORD_MNEM_SUFFIX
5992 && flag_code
== CODE_64BIT
5993 && !i
.tm
.opcode_modifier
.norex64
5994 /* Special case for xchg %rax,%rax. It is NOP and doesn't
5996 && ! (i
.operands
== 2
5997 && i
.tm
.base_opcode
== 0x90
5998 && i
.tm
.extension_opcode
== None
5999 && operand_type_equal (&i
.types
[0], &acc64
)
6000 && operand_type_equal (&i
.types
[1], &acc64
)))
6010 check_byte_reg (void)
6014 for (op
= i
.operands
; --op
>= 0;)
6016 /* Skip non-register operands. */
6017 if (!i
.types
[op
].bitfield
.reg
)
6020 /* If this is an eight bit register, it's OK. If it's the 16 or
6021 32 bit version of an eight bit register, we will just use the
6022 low portion, and that's OK too. */
6023 if (i
.types
[op
].bitfield
.byte
)
6026 /* I/O port address operands are OK too. */
6027 if (i
.tm
.operand_types
[op
].bitfield
.inoutportreg
)
6030 /* crc32 doesn't generate this warning. */
6031 if (i
.tm
.base_opcode
== 0xf20f38f0)
6034 if ((i
.types
[op
].bitfield
.word
6035 || i
.types
[op
].bitfield
.dword
6036 || i
.types
[op
].bitfield
.qword
)
6037 && i
.op
[op
].regs
->reg_num
< 4
6038 /* Prohibit these changes in 64bit mode, since the lowering
6039 would be more complicated. */
6040 && flag_code
!= CODE_64BIT
)
6042 #if REGISTER_WARNINGS
6043 if (!quiet_warnings
)
6044 as_warn (_("using `%s%s' instead of `%s%s' due to `%c' suffix"),
6046 (i
.op
[op
].regs
+ (i
.types
[op
].bitfield
.word
6047 ? REGNAM_AL
- REGNAM_AX
6048 : REGNAM_AL
- REGNAM_EAX
))->reg_name
,
6050 i
.op
[op
].regs
->reg_name
,
6055 /* Any other register is bad. */
6056 if (i
.types
[op
].bitfield
.reg
6057 || i
.types
[op
].bitfield
.regmmx
6058 || i
.types
[op
].bitfield
.regsimd
6059 || i
.types
[op
].bitfield
.sreg2
6060 || i
.types
[op
].bitfield
.sreg3
6061 || i
.types
[op
].bitfield
.control
6062 || i
.types
[op
].bitfield
.debug
6063 || i
.types
[op
].bitfield
.test
)
6065 as_bad (_("`%s%s' not allowed with `%s%c'"),
6067 i
.op
[op
].regs
->reg_name
,
6077 check_long_reg (void)
6081 for (op
= i
.operands
; --op
>= 0;)
6082 /* Skip non-register operands. */
6083 if (!i
.types
[op
].bitfield
.reg
)
6085 /* Reject eight bit registers, except where the template requires
6086 them. (eg. movzb) */
6087 else if (i
.types
[op
].bitfield
.byte
6088 && (i
.tm
.operand_types
[op
].bitfield
.reg
6089 || i
.tm
.operand_types
[op
].bitfield
.acc
)
6090 && (i
.tm
.operand_types
[op
].bitfield
.word
6091 || i
.tm
.operand_types
[op
].bitfield
.dword
))
6093 as_bad (_("`%s%s' not allowed with `%s%c'"),
6095 i
.op
[op
].regs
->reg_name
,
6100 /* Warn if the e prefix on a general reg is missing. */
6101 else if ((!quiet_warnings
|| flag_code
== CODE_64BIT
)
6102 && i
.types
[op
].bitfield
.word
6103 && (i
.tm
.operand_types
[op
].bitfield
.reg
6104 || i
.tm
.operand_types
[op
].bitfield
.acc
)
6105 && i
.tm
.operand_types
[op
].bitfield
.dword
)
6107 /* Prohibit these changes in the 64bit mode, since the
6108 lowering is more complicated. */
6109 if (flag_code
== CODE_64BIT
)
6111 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
6112 register_prefix
, i
.op
[op
].regs
->reg_name
,
6116 #if REGISTER_WARNINGS
6117 as_warn (_("using `%s%s' instead of `%s%s' due to `%c' suffix"),
6119 (i
.op
[op
].regs
+ REGNAM_EAX
- REGNAM_AX
)->reg_name
,
6120 register_prefix
, i
.op
[op
].regs
->reg_name
, i
.suffix
);
6123 /* Warn if the r prefix on a general reg is present. */
6124 else if (i
.types
[op
].bitfield
.qword
6125 && (i
.tm
.operand_types
[op
].bitfield
.reg
6126 || i
.tm
.operand_types
[op
].bitfield
.acc
)
6127 && i
.tm
.operand_types
[op
].bitfield
.dword
)
6130 && i
.tm
.opcode_modifier
.toqword
6131 && !i
.types
[0].bitfield
.regsimd
)
6133 /* Convert to QWORD. We want REX byte. */
6134 i
.suffix
= QWORD_MNEM_SUFFIX
;
6138 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
6139 register_prefix
, i
.op
[op
].regs
->reg_name
,
6148 check_qword_reg (void)
6152 for (op
= i
.operands
; --op
>= 0; )
6153 /* Skip non-register operands. */
6154 if (!i
.types
[op
].bitfield
.reg
)
6156 /* Reject eight bit registers, except where the template requires
6157 them. (eg. movzb) */
6158 else if (i
.types
[op
].bitfield
.byte
6159 && (i
.tm
.operand_types
[op
].bitfield
.reg
6160 || i
.tm
.operand_types
[op
].bitfield
.acc
)
6161 && (i
.tm
.operand_types
[op
].bitfield
.word
6162 || i
.tm
.operand_types
[op
].bitfield
.dword
))
6164 as_bad (_("`%s%s' not allowed with `%s%c'"),
6166 i
.op
[op
].regs
->reg_name
,
6171 /* Warn if the r prefix on a general reg is missing. */
6172 else if ((i
.types
[op
].bitfield
.word
6173 || i
.types
[op
].bitfield
.dword
)
6174 && (i
.tm
.operand_types
[op
].bitfield
.reg
6175 || i
.tm
.operand_types
[op
].bitfield
.acc
)
6176 && i
.tm
.operand_types
[op
].bitfield
.qword
)
6178 /* Prohibit these changes in the 64bit mode, since the
6179 lowering is more complicated. */
6181 && i
.tm
.opcode_modifier
.todword
6182 && !i
.types
[0].bitfield
.regsimd
)
6184 /* Convert to DWORD. We don't want REX byte. */
6185 i
.suffix
= LONG_MNEM_SUFFIX
;
6189 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
6190 register_prefix
, i
.op
[op
].regs
->reg_name
,
6199 check_word_reg (void)
6202 for (op
= i
.operands
; --op
>= 0;)
6203 /* Skip non-register operands. */
6204 if (!i
.types
[op
].bitfield
.reg
)
6206 /* Reject eight bit registers, except where the template requires
6207 them. (eg. movzb) */
6208 else if (i
.types
[op
].bitfield
.byte
6209 && (i
.tm
.operand_types
[op
].bitfield
.reg
6210 || i
.tm
.operand_types
[op
].bitfield
.acc
)
6211 && (i
.tm
.operand_types
[op
].bitfield
.word
6212 || i
.tm
.operand_types
[op
].bitfield
.dword
))
6214 as_bad (_("`%s%s' not allowed with `%s%c'"),
6216 i
.op
[op
].regs
->reg_name
,
6221 /* Warn if the e or r prefix on a general reg is present. */
6222 else if ((!quiet_warnings
|| flag_code
== CODE_64BIT
)
6223 && (i
.types
[op
].bitfield
.dword
6224 || i
.types
[op
].bitfield
.qword
)
6225 && (i
.tm
.operand_types
[op
].bitfield
.reg
6226 || i
.tm
.operand_types
[op
].bitfield
.acc
)
6227 && i
.tm
.operand_types
[op
].bitfield
.word
)
6229 /* Prohibit these changes in the 64bit mode, since the
6230 lowering is more complicated. */
6231 if (flag_code
== CODE_64BIT
)
6233 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
6234 register_prefix
, i
.op
[op
].regs
->reg_name
,
6238 #if REGISTER_WARNINGS
6239 as_warn (_("using `%s%s' instead of `%s%s' due to `%c' suffix"),
6241 (i
.op
[op
].regs
+ REGNAM_AX
- REGNAM_EAX
)->reg_name
,
6242 register_prefix
, i
.op
[op
].regs
->reg_name
, i
.suffix
);
6249 update_imm (unsigned int j
)
6251 i386_operand_type overlap
= i
.types
[j
];
6252 if ((overlap
.bitfield
.imm8
6253 || overlap
.bitfield
.imm8s
6254 || overlap
.bitfield
.imm16
6255 || overlap
.bitfield
.imm32
6256 || overlap
.bitfield
.imm32s
6257 || overlap
.bitfield
.imm64
)
6258 && !operand_type_equal (&overlap
, &imm8
)
6259 && !operand_type_equal (&overlap
, &imm8s
)
6260 && !operand_type_equal (&overlap
, &imm16
)
6261 && !operand_type_equal (&overlap
, &imm32
)
6262 && !operand_type_equal (&overlap
, &imm32s
)
6263 && !operand_type_equal (&overlap
, &imm64
))
6267 i386_operand_type temp
;
6269 operand_type_set (&temp
, 0);
6270 if (i
.suffix
== BYTE_MNEM_SUFFIX
)
6272 temp
.bitfield
.imm8
= overlap
.bitfield
.imm8
;
6273 temp
.bitfield
.imm8s
= overlap
.bitfield
.imm8s
;
6275 else if (i
.suffix
== WORD_MNEM_SUFFIX
)
6276 temp
.bitfield
.imm16
= overlap
.bitfield
.imm16
;
6277 else if (i
.suffix
== QWORD_MNEM_SUFFIX
)
6279 temp
.bitfield
.imm64
= overlap
.bitfield
.imm64
;
6280 temp
.bitfield
.imm32s
= overlap
.bitfield
.imm32s
;
6283 temp
.bitfield
.imm32
= overlap
.bitfield
.imm32
;
6286 else if (operand_type_equal (&overlap
, &imm16_32_32s
)
6287 || operand_type_equal (&overlap
, &imm16_32
)
6288 || operand_type_equal (&overlap
, &imm16_32s
))
6290 if ((flag_code
== CODE_16BIT
) ^ (i
.prefix
[DATA_PREFIX
] != 0))
6295 if (!operand_type_equal (&overlap
, &imm8
)
6296 && !operand_type_equal (&overlap
, &imm8s
)
6297 && !operand_type_equal (&overlap
, &imm16
)
6298 && !operand_type_equal (&overlap
, &imm32
)
6299 && !operand_type_equal (&overlap
, &imm32s
)
6300 && !operand_type_equal (&overlap
, &imm64
))
6302 as_bad (_("no instruction mnemonic suffix given; "
6303 "can't determine immediate size"));
6307 i
.types
[j
] = overlap
;
6317 /* Update the first 2 immediate operands. */
6318 n
= i
.operands
> 2 ? 2 : i
.operands
;
6321 for (j
= 0; j
< n
; j
++)
6322 if (update_imm (j
) == 0)
6325 /* The 3rd operand can't be immediate operand. */
6326 gas_assert (operand_type_check (i
.types
[2], imm
) == 0);
6333 process_operands (void)
6335 /* Default segment register this instruction will use for memory
6336 accesses. 0 means unknown. This is only for optimizing out
6337 unnecessary segment overrides. */
6338 const seg_entry
*default_seg
= 0;
6340 if (i
.tm
.opcode_modifier
.sse2avx
&& i
.tm
.opcode_modifier
.vexvvvv
)
6342 unsigned int dupl
= i
.operands
;
6343 unsigned int dest
= dupl
- 1;
6346 /* The destination must be an xmm register. */
6347 gas_assert (i
.reg_operands
6348 && MAX_OPERANDS
> dupl
6349 && operand_type_equal (&i
.types
[dest
], ®xmm
));
6351 if (i
.tm
.operand_types
[0].bitfield
.acc
6352 && i
.tm
.operand_types
[0].bitfield
.xmmword
)
6354 if (i
.tm
.opcode_modifier
.vexsources
== VEX3SOURCES
)
6356 /* Keep xmm0 for instructions with VEX prefix and 3
6358 i
.tm
.operand_types
[0].bitfield
.acc
= 0;
6359 i
.tm
.operand_types
[0].bitfield
.regsimd
= 1;
6364 /* We remove the first xmm0 and keep the number of
6365 operands unchanged, which in fact duplicates the
6367 for (j
= 1; j
< i
.operands
; j
++)
6369 i
.op
[j
- 1] = i
.op
[j
];
6370 i
.types
[j
- 1] = i
.types
[j
];
6371 i
.tm
.operand_types
[j
- 1] = i
.tm
.operand_types
[j
];
6375 else if (i
.tm
.opcode_modifier
.implicit1stxmm0
)
6377 gas_assert ((MAX_OPERANDS
- 1) > dupl
6378 && (i
.tm
.opcode_modifier
.vexsources
6381 /* Add the implicit xmm0 for instructions with VEX prefix
6383 for (j
= i
.operands
; j
> 0; j
--)
6385 i
.op
[j
] = i
.op
[j
- 1];
6386 i
.types
[j
] = i
.types
[j
- 1];
6387 i
.tm
.operand_types
[j
] = i
.tm
.operand_types
[j
- 1];
6390 = (const reg_entry
*) hash_find (reg_hash
, "xmm0");
6391 i
.types
[0] = regxmm
;
6392 i
.tm
.operand_types
[0] = regxmm
;
6395 i
.reg_operands
+= 2;
6400 i
.op
[dupl
] = i
.op
[dest
];
6401 i
.types
[dupl
] = i
.types
[dest
];
6402 i
.tm
.operand_types
[dupl
] = i
.tm
.operand_types
[dest
];
6411 i
.op
[dupl
] = i
.op
[dest
];
6412 i
.types
[dupl
] = i
.types
[dest
];
6413 i
.tm
.operand_types
[dupl
] = i
.tm
.operand_types
[dest
];
6416 if (i
.tm
.opcode_modifier
.immext
)
6419 else if (i
.tm
.operand_types
[0].bitfield
.acc
6420 && i
.tm
.operand_types
[0].bitfield
.xmmword
)
6424 for (j
= 1; j
< i
.operands
; j
++)
6426 i
.op
[j
- 1] = i
.op
[j
];
6427 i
.types
[j
- 1] = i
.types
[j
];
6429 /* We need to adjust fields in i.tm since they are used by
6430 build_modrm_byte. */
6431 i
.tm
.operand_types
[j
- 1] = i
.tm
.operand_types
[j
];
6438 else if (i
.tm
.opcode_modifier
.implicitquadgroup
)
6440 unsigned int regnum
, first_reg_in_group
, last_reg_in_group
;
6442 /* The second operand must be {x,y,z}mmN, where N is a multiple of 4. */
6443 gas_assert (i
.operands
>= 2 && i
.types
[1].bitfield
.regsimd
);
6444 regnum
= register_number (i
.op
[1].regs
);
6445 first_reg_in_group
= regnum
& ~3;
6446 last_reg_in_group
= first_reg_in_group
+ 3;
6447 if (regnum
!= first_reg_in_group
)
6448 as_warn (_("source register `%s%s' implicitly denotes"
6449 " `%s%.3s%u' to `%s%.3s%u' source group in `%s'"),
6450 register_prefix
, i
.op
[1].regs
->reg_name
,
6451 register_prefix
, i
.op
[1].regs
->reg_name
, first_reg_in_group
,
6452 register_prefix
, i
.op
[1].regs
->reg_name
, last_reg_in_group
,
6455 else if (i
.tm
.opcode_modifier
.regkludge
)
6457 /* The imul $imm, %reg instruction is converted into
6458 imul $imm, %reg, %reg, and the clr %reg instruction
6459 is converted into xor %reg, %reg. */
6461 unsigned int first_reg_op
;
6463 if (operand_type_check (i
.types
[0], reg
))
6467 /* Pretend we saw the extra register operand. */
6468 gas_assert (i
.reg_operands
== 1
6469 && i
.op
[first_reg_op
+ 1].regs
== 0);
6470 i
.op
[first_reg_op
+ 1].regs
= i
.op
[first_reg_op
].regs
;
6471 i
.types
[first_reg_op
+ 1] = i
.types
[first_reg_op
];
6476 if (i
.tm
.opcode_modifier
.shortform
)
6478 if (i
.types
[0].bitfield
.sreg2
6479 || i
.types
[0].bitfield
.sreg3
)
6481 if (i
.tm
.base_opcode
== POP_SEG_SHORT
6482 && i
.op
[0].regs
->reg_num
== 1)
6484 as_bad (_("you can't `pop %scs'"), register_prefix
);
6487 i
.tm
.base_opcode
|= (i
.op
[0].regs
->reg_num
<< 3);
6488 if ((i
.op
[0].regs
->reg_flags
& RegRex
) != 0)
6493 /* The register or float register operand is in operand
6497 if ((i
.types
[0].bitfield
.reg
&& i
.types
[0].bitfield
.tbyte
)
6498 || operand_type_check (i
.types
[0], reg
))
6502 /* Register goes in low 3 bits of opcode. */
6503 i
.tm
.base_opcode
|= i
.op
[op
].regs
->reg_num
;
6504 if ((i
.op
[op
].regs
->reg_flags
& RegRex
) != 0)
6506 if (!quiet_warnings
&& i
.tm
.opcode_modifier
.ugh
)
6508 /* Warn about some common errors, but press on regardless.
6509 The first case can be generated by gcc (<= 2.8.1). */
6510 if (i
.operands
== 2)
6512 /* Reversed arguments on faddp, fsubp, etc. */
6513 as_warn (_("translating to `%s %s%s,%s%s'"), i
.tm
.name
,
6514 register_prefix
, i
.op
[!intel_syntax
].regs
->reg_name
,
6515 register_prefix
, i
.op
[intel_syntax
].regs
->reg_name
);
6519 /* Extraneous `l' suffix on fp insn. */
6520 as_warn (_("translating to `%s %s%s'"), i
.tm
.name
,
6521 register_prefix
, i
.op
[0].regs
->reg_name
);
6526 else if (i
.tm
.opcode_modifier
.modrm
)
6528 /* The opcode is completed (modulo i.tm.extension_opcode which
6529 must be put into the modrm byte). Now, we make the modrm and
6530 index base bytes based on all the info we've collected. */
6532 default_seg
= build_modrm_byte ();
6534 else if ((i
.tm
.base_opcode
& ~0x3) == MOV_AX_DISP32
)
6538 else if (i
.tm
.opcode_modifier
.isstring
)
6540 /* For the string instructions that allow a segment override
6541 on one of their operands, the default segment is ds. */
6545 if (i
.tm
.base_opcode
== 0x8d /* lea */
6548 as_warn (_("segment override on `%s' is ineffectual"), i
.tm
.name
);
6550 /* If a segment was explicitly specified, and the specified segment
6551 is not the default, use an opcode prefix to select it. If we
6552 never figured out what the default segment is, then default_seg
6553 will be zero at this point, and the specified segment prefix will
6555 if ((i
.seg
[0]) && (i
.seg
[0] != default_seg
))
6557 if (!add_prefix (i
.seg
[0]->seg_prefix
))
6563 static const seg_entry
*
6564 build_modrm_byte (void)
6566 const seg_entry
*default_seg
= 0;
6567 unsigned int source
, dest
;
6570 vex_3_sources
= i
.tm
.opcode_modifier
.vexsources
== VEX3SOURCES
;
6573 unsigned int nds
, reg_slot
;
6576 dest
= i
.operands
- 1;
6579 /* There are 2 kinds of instructions:
6580 1. 5 operands: 4 register operands or 3 register operands
6581 plus 1 memory operand plus one Vec_Imm4 operand, VexXDS, and
6582 VexW0 or VexW1. The destination must be either XMM, YMM or
6584 2. 4 operands: 4 register operands or 3 register operands
6585 plus 1 memory operand, with VexXDS. */
6586 gas_assert ((i
.reg_operands
== 4
6587 || (i
.reg_operands
== 3 && i
.mem_operands
== 1))
6588 && i
.tm
.opcode_modifier
.vexvvvv
== VEXXDS
6589 && i
.tm
.opcode_modifier
.vexw
6590 && i
.tm
.operand_types
[dest
].bitfield
.regsimd
);
6592 /* If VexW1 is set, the first non-immediate operand is the source and
6593 the second non-immediate one is encoded in the immediate operand. */
6594 if (i
.tm
.opcode_modifier
.vexw
== VEXW1
)
6596 source
= i
.imm_operands
;
6597 reg_slot
= i
.imm_operands
+ 1;
6601 source
= i
.imm_operands
+ 1;
6602 reg_slot
= i
.imm_operands
;
6605 if (i
.imm_operands
== 0)
6607 /* When there is no immediate operand, generate an 8bit
6608 immediate operand to encode the first operand. */
6609 exp
= &im_expressions
[i
.imm_operands
++];
6610 i
.op
[i
.operands
].imms
= exp
;
6611 i
.types
[i
.operands
] = imm8
;
6614 gas_assert (i
.tm
.operand_types
[reg_slot
].bitfield
.regsimd
);
6615 exp
->X_op
= O_constant
;
6616 exp
->X_add_number
= register_number (i
.op
[reg_slot
].regs
) << 4;
6617 gas_assert ((i
.op
[reg_slot
].regs
->reg_flags
& RegVRex
) == 0);
6621 unsigned int imm_slot
;
6623 gas_assert (i
.imm_operands
== 1 && i
.types
[0].bitfield
.vec_imm4
);
6625 if (i
.tm
.opcode_modifier
.immext
)
6627 /* When ImmExt is set, the immediate byte is the last
6629 imm_slot
= i
.operands
- 1;
6637 /* Turn on Imm8 so that output_imm will generate it. */
6638 i
.types
[imm_slot
].bitfield
.imm8
= 1;
6641 gas_assert (i
.tm
.operand_types
[reg_slot
].bitfield
.regsimd
);
6642 i
.op
[imm_slot
].imms
->X_add_number
6643 |= register_number (i
.op
[reg_slot
].regs
) << 4;
6644 gas_assert ((i
.op
[reg_slot
].regs
->reg_flags
& RegVRex
) == 0);
6647 gas_assert (i
.tm
.operand_types
[nds
].bitfield
.regsimd
);
6648 i
.vex
.register_specifier
= i
.op
[nds
].regs
;
6653 /* i.reg_operands MUST be the number of real register operands;
6654 implicit registers do not count. If there are 3 register
6655 operands, it must be a instruction with VexNDS. For a
6656 instruction with VexNDD, the destination register is encoded
6657 in VEX prefix. If there are 4 register operands, it must be
6658 a instruction with VEX prefix and 3 sources. */
6659 if (i
.mem_operands
== 0
6660 && ((i
.reg_operands
== 2
6661 && i
.tm
.opcode_modifier
.vexvvvv
<= VEXXDS
)
6662 || (i
.reg_operands
== 3
6663 && i
.tm
.opcode_modifier
.vexvvvv
== VEXXDS
)
6664 || (i
.reg_operands
== 4 && vex_3_sources
)))
6672 /* When there are 3 operands, one of them may be immediate,
6673 which may be the first or the last operand. Otherwise,
6674 the first operand must be shift count register (cl) or it
6675 is an instruction with VexNDS. */
6676 gas_assert (i
.imm_operands
== 1
6677 || (i
.imm_operands
== 0
6678 && (i
.tm
.opcode_modifier
.vexvvvv
== VEXXDS
6679 || i
.types
[0].bitfield
.shiftcount
)));
6680 if (operand_type_check (i
.types
[0], imm
)
6681 || i
.types
[0].bitfield
.shiftcount
)
6687 /* When there are 4 operands, the first two must be 8bit
6688 immediate operands. The source operand will be the 3rd
6691 For instructions with VexNDS, if the first operand
6692 an imm8, the source operand is the 2nd one. If the last
6693 operand is imm8, the source operand is the first one. */
6694 gas_assert ((i
.imm_operands
== 2
6695 && i
.types
[0].bitfield
.imm8
6696 && i
.types
[1].bitfield
.imm8
)
6697 || (i
.tm
.opcode_modifier
.vexvvvv
== VEXXDS
6698 && i
.imm_operands
== 1
6699 && (i
.types
[0].bitfield
.imm8
6700 || i
.types
[i
.operands
- 1].bitfield
.imm8
6702 if (i
.imm_operands
== 2)
6706 if (i
.types
[0].bitfield
.imm8
)
6713 if (is_evex_encoding (&i
.tm
))
6715 /* For EVEX instructions, when there are 5 operands, the
6716 first one must be immediate operand. If the second one
6717 is immediate operand, the source operand is the 3th
6718 one. If the last one is immediate operand, the source
6719 operand is the 2nd one. */
6720 gas_assert (i
.imm_operands
== 2
6721 && i
.tm
.opcode_modifier
.sae
6722 && operand_type_check (i
.types
[0], imm
));
6723 if (operand_type_check (i
.types
[1], imm
))
6725 else if (operand_type_check (i
.types
[4], imm
))
6739 /* RC/SAE operand could be between DEST and SRC. That happens
6740 when one operand is GPR and the other one is XMM/YMM/ZMM
6742 if (i
.rounding
&& i
.rounding
->operand
== (int) dest
)
6745 if (i
.tm
.opcode_modifier
.vexvvvv
== VEXXDS
)
6747 /* For instructions with VexNDS, the register-only source
6748 operand must be a 32/64bit integer, XMM, YMM, ZMM, or mask
6749 register. It is encoded in VEX prefix. We need to
6750 clear RegMem bit before calling operand_type_equal. */
6752 i386_operand_type op
;
6755 /* Check register-only source operand when two source
6756 operands are swapped. */
6757 if (!i
.tm
.operand_types
[source
].bitfield
.baseindex
6758 && i
.tm
.operand_types
[dest
].bitfield
.baseindex
)
6766 op
= i
.tm
.operand_types
[vvvv
];
6767 op
.bitfield
.regmem
= 0;
6768 if ((dest
+ 1) >= i
.operands
6769 || ((!op
.bitfield
.reg
6770 || (!op
.bitfield
.dword
&& !op
.bitfield
.qword
))
6771 && !op
.bitfield
.regsimd
6772 && !operand_type_equal (&op
, ®mask
)))
6774 i
.vex
.register_specifier
= i
.op
[vvvv
].regs
;
6780 /* One of the register operands will be encoded in the i.tm.reg
6781 field, the other in the combined i.tm.mode and i.tm.regmem
6782 fields. If no form of this instruction supports a memory
6783 destination operand, then we assume the source operand may
6784 sometimes be a memory operand and so we need to store the
6785 destination in the i.rm.reg field. */
6786 if (!i
.tm
.operand_types
[dest
].bitfield
.regmem
6787 && operand_type_check (i
.tm
.operand_types
[dest
], anymem
) == 0)
6789 i
.rm
.reg
= i
.op
[dest
].regs
->reg_num
;
6790 i
.rm
.regmem
= i
.op
[source
].regs
->reg_num
;
6791 if ((i
.op
[dest
].regs
->reg_flags
& RegRex
) != 0)
6793 if ((i
.op
[dest
].regs
->reg_flags
& RegVRex
) != 0)
6795 if ((i
.op
[source
].regs
->reg_flags
& RegRex
) != 0)
6797 if ((i
.op
[source
].regs
->reg_flags
& RegVRex
) != 0)
6802 i
.rm
.reg
= i
.op
[source
].regs
->reg_num
;
6803 i
.rm
.regmem
= i
.op
[dest
].regs
->reg_num
;
6804 if ((i
.op
[dest
].regs
->reg_flags
& RegRex
) != 0)
6806 if ((i
.op
[dest
].regs
->reg_flags
& RegVRex
) != 0)
6808 if ((i
.op
[source
].regs
->reg_flags
& RegRex
) != 0)
6810 if ((i
.op
[source
].regs
->reg_flags
& RegVRex
) != 0)
6813 if (flag_code
!= CODE_64BIT
&& (i
.rex
& (REX_R
| REX_B
)))
6815 if (!i
.types
[0].bitfield
.control
6816 && !i
.types
[1].bitfield
.control
)
6818 i
.rex
&= ~(REX_R
| REX_B
);
6819 add_prefix (LOCK_PREFIX_OPCODE
);
6823 { /* If it's not 2 reg operands... */
6828 unsigned int fake_zero_displacement
= 0;
6831 for (op
= 0; op
< i
.operands
; op
++)
6832 if (operand_type_check (i
.types
[op
], anymem
))
6834 gas_assert (op
< i
.operands
);
6836 if (i
.tm
.opcode_modifier
.vecsib
)
6838 if (i
.index_reg
->reg_num
== RegEiz
6839 || i
.index_reg
->reg_num
== RegRiz
)
6842 i
.rm
.regmem
= ESCAPE_TO_TWO_BYTE_ADDRESSING
;
6845 i
.sib
.base
= NO_BASE_REGISTER
;
6846 i
.sib
.scale
= i
.log2_scale_factor
;
6847 i
.types
[op
].bitfield
.disp8
= 0;
6848 i
.types
[op
].bitfield
.disp16
= 0;
6849 i
.types
[op
].bitfield
.disp64
= 0;
6850 if (flag_code
!= CODE_64BIT
|| i
.prefix
[ADDR_PREFIX
])
6852 /* Must be 32 bit */
6853 i
.types
[op
].bitfield
.disp32
= 1;
6854 i
.types
[op
].bitfield
.disp32s
= 0;
6858 i
.types
[op
].bitfield
.disp32
= 0;
6859 i
.types
[op
].bitfield
.disp32s
= 1;
6862 i
.sib
.index
= i
.index_reg
->reg_num
;
6863 if ((i
.index_reg
->reg_flags
& RegRex
) != 0)
6865 if ((i
.index_reg
->reg_flags
& RegVRex
) != 0)
6871 if (i
.base_reg
== 0)
6874 if (!i
.disp_operands
)
6875 fake_zero_displacement
= 1;
6876 if (i
.index_reg
== 0)
6878 i386_operand_type newdisp
;
6880 gas_assert (!i
.tm
.opcode_modifier
.vecsib
);
6881 /* Operand is just <disp> */
6882 if (flag_code
== CODE_64BIT
)
6884 /* 64bit mode overwrites the 32bit absolute
6885 addressing by RIP relative addressing and
6886 absolute addressing is encoded by one of the
6887 redundant SIB forms. */
6888 i
.rm
.regmem
= ESCAPE_TO_TWO_BYTE_ADDRESSING
;
6889 i
.sib
.base
= NO_BASE_REGISTER
;
6890 i
.sib
.index
= NO_INDEX_REGISTER
;
6891 newdisp
= (!i
.prefix
[ADDR_PREFIX
] ? disp32s
: disp32
);
6893 else if ((flag_code
== CODE_16BIT
)
6894 ^ (i
.prefix
[ADDR_PREFIX
] != 0))
6896 i
.rm
.regmem
= NO_BASE_REGISTER_16
;
6901 i
.rm
.regmem
= NO_BASE_REGISTER
;
6904 i
.types
[op
] = operand_type_and_not (i
.types
[op
], anydisp
);
6905 i
.types
[op
] = operand_type_or (i
.types
[op
], newdisp
);
6907 else if (!i
.tm
.opcode_modifier
.vecsib
)
6909 /* !i.base_reg && i.index_reg */
6910 if (i
.index_reg
->reg_num
== RegEiz
6911 || i
.index_reg
->reg_num
== RegRiz
)
6912 i
.sib
.index
= NO_INDEX_REGISTER
;
6914 i
.sib
.index
= i
.index_reg
->reg_num
;
6915 i
.sib
.base
= NO_BASE_REGISTER
;
6916 i
.sib
.scale
= i
.log2_scale_factor
;
6917 i
.rm
.regmem
= ESCAPE_TO_TWO_BYTE_ADDRESSING
;
6918 i
.types
[op
].bitfield
.disp8
= 0;
6919 i
.types
[op
].bitfield
.disp16
= 0;
6920 i
.types
[op
].bitfield
.disp64
= 0;
6921 if (flag_code
!= CODE_64BIT
|| i
.prefix
[ADDR_PREFIX
])
6923 /* Must be 32 bit */
6924 i
.types
[op
].bitfield
.disp32
= 1;
6925 i
.types
[op
].bitfield
.disp32s
= 0;
6929 i
.types
[op
].bitfield
.disp32
= 0;
6930 i
.types
[op
].bitfield
.disp32s
= 1;
6932 if ((i
.index_reg
->reg_flags
& RegRex
) != 0)
6936 /* RIP addressing for 64bit mode. */
6937 else if (i
.base_reg
->reg_num
== RegRip
||
6938 i
.base_reg
->reg_num
== RegEip
)
6940 gas_assert (!i
.tm
.opcode_modifier
.vecsib
);
6941 i
.rm
.regmem
= NO_BASE_REGISTER
;
6942 i
.types
[op
].bitfield
.disp8
= 0;
6943 i
.types
[op
].bitfield
.disp16
= 0;
6944 i
.types
[op
].bitfield
.disp32
= 0;
6945 i
.types
[op
].bitfield
.disp32s
= 1;
6946 i
.types
[op
].bitfield
.disp64
= 0;
6947 i
.flags
[op
] |= Operand_PCrel
;
6948 if (! i
.disp_operands
)
6949 fake_zero_displacement
= 1;
6951 else if (i
.base_reg
->reg_type
.bitfield
.word
)
6953 gas_assert (!i
.tm
.opcode_modifier
.vecsib
);
6954 switch (i
.base_reg
->reg_num
)
6957 if (i
.index_reg
== 0)
6959 else /* (%bx,%si) -> 0, or (%bx,%di) -> 1 */
6960 i
.rm
.regmem
= i
.index_reg
->reg_num
- 6;
6964 if (i
.index_reg
== 0)
6967 if (operand_type_check (i
.types
[op
], disp
) == 0)
6969 /* fake (%bp) into 0(%bp) */
6970 i
.types
[op
].bitfield
.disp8
= 1;
6971 fake_zero_displacement
= 1;
6974 else /* (%bp,%si) -> 2, or (%bp,%di) -> 3 */
6975 i
.rm
.regmem
= i
.index_reg
->reg_num
- 6 + 2;
6977 default: /* (%si) -> 4 or (%di) -> 5 */
6978 i
.rm
.regmem
= i
.base_reg
->reg_num
- 6 + 4;
6980 i
.rm
.mode
= mode_from_disp_size (i
.types
[op
]);
6982 else /* i.base_reg and 32/64 bit mode */
6984 if (flag_code
== CODE_64BIT
6985 && operand_type_check (i
.types
[op
], disp
))
6987 i
.types
[op
].bitfield
.disp16
= 0;
6988 i
.types
[op
].bitfield
.disp64
= 0;
6989 if (i
.prefix
[ADDR_PREFIX
] == 0)
6991 i
.types
[op
].bitfield
.disp32
= 0;
6992 i
.types
[op
].bitfield
.disp32s
= 1;
6996 i
.types
[op
].bitfield
.disp32
= 1;
6997 i
.types
[op
].bitfield
.disp32s
= 0;
7001 if (!i
.tm
.opcode_modifier
.vecsib
)
7002 i
.rm
.regmem
= i
.base_reg
->reg_num
;
7003 if ((i
.base_reg
->reg_flags
& RegRex
) != 0)
7005 i
.sib
.base
= i
.base_reg
->reg_num
;
7006 /* x86-64 ignores REX prefix bit here to avoid decoder
7008 if (!(i
.base_reg
->reg_flags
& RegRex
)
7009 && (i
.base_reg
->reg_num
== EBP_REG_NUM
7010 || i
.base_reg
->reg_num
== ESP_REG_NUM
))
7012 if (i
.base_reg
->reg_num
== 5 && i
.disp_operands
== 0)
7014 fake_zero_displacement
= 1;
7015 i
.types
[op
].bitfield
.disp8
= 1;
7017 i
.sib
.scale
= i
.log2_scale_factor
;
7018 if (i
.index_reg
== 0)
7020 gas_assert (!i
.tm
.opcode_modifier
.vecsib
);
7021 /* <disp>(%esp) becomes two byte modrm with no index
7022 register. We've already stored the code for esp
7023 in i.rm.regmem ie. ESCAPE_TO_TWO_BYTE_ADDRESSING.
7024 Any base register besides %esp will not use the
7025 extra modrm byte. */
7026 i
.sib
.index
= NO_INDEX_REGISTER
;
7028 else if (!i
.tm
.opcode_modifier
.vecsib
)
7030 if (i
.index_reg
->reg_num
== RegEiz
7031 || i
.index_reg
->reg_num
== RegRiz
)
7032 i
.sib
.index
= NO_INDEX_REGISTER
;
7034 i
.sib
.index
= i
.index_reg
->reg_num
;
7035 i
.rm
.regmem
= ESCAPE_TO_TWO_BYTE_ADDRESSING
;
7036 if ((i
.index_reg
->reg_flags
& RegRex
) != 0)
7041 && (i
.reloc
[op
] == BFD_RELOC_386_TLS_DESC_CALL
7042 || i
.reloc
[op
] == BFD_RELOC_X86_64_TLSDESC_CALL
))
7046 if (!fake_zero_displacement
7050 fake_zero_displacement
= 1;
7051 if (i
.disp_encoding
== disp_encoding_8bit
)
7052 i
.types
[op
].bitfield
.disp8
= 1;
7054 i
.types
[op
].bitfield
.disp32
= 1;
7056 i
.rm
.mode
= mode_from_disp_size (i
.types
[op
]);
7060 if (fake_zero_displacement
)
7062 /* Fakes a zero displacement assuming that i.types[op]
7063 holds the correct displacement size. */
7066 gas_assert (i
.op
[op
].disps
== 0);
7067 exp
= &disp_expressions
[i
.disp_operands
++];
7068 i
.op
[op
].disps
= exp
;
7069 exp
->X_op
= O_constant
;
7070 exp
->X_add_number
= 0;
7071 exp
->X_add_symbol
= (symbolS
*) 0;
7072 exp
->X_op_symbol
= (symbolS
*) 0;
7080 if (i
.tm
.opcode_modifier
.vexsources
== XOP2SOURCES
)
7082 if (operand_type_check (i
.types
[0], imm
))
7083 i
.vex
.register_specifier
= NULL
;
7086 /* VEX.vvvv encodes one of the sources when the first
7087 operand is not an immediate. */
7088 if (i
.tm
.opcode_modifier
.vexw
== VEXW0
)
7089 i
.vex
.register_specifier
= i
.op
[0].regs
;
7091 i
.vex
.register_specifier
= i
.op
[1].regs
;
7094 /* Destination is a XMM register encoded in the ModRM.reg
7096 i
.rm
.reg
= i
.op
[2].regs
->reg_num
;
7097 if ((i
.op
[2].regs
->reg_flags
& RegRex
) != 0)
7100 /* ModRM.rm and VEX.B encodes the other source. */
7101 if (!i
.mem_operands
)
7105 if (i
.tm
.opcode_modifier
.vexw
== VEXW0
)
7106 i
.rm
.regmem
= i
.op
[1].regs
->reg_num
;
7108 i
.rm
.regmem
= i
.op
[0].regs
->reg_num
;
7110 if ((i
.op
[1].regs
->reg_flags
& RegRex
) != 0)
7114 else if (i
.tm
.opcode_modifier
.vexvvvv
== VEXLWP
)
7116 i
.vex
.register_specifier
= i
.op
[2].regs
;
7117 if (!i
.mem_operands
)
7120 i
.rm
.regmem
= i
.op
[1].regs
->reg_num
;
7121 if ((i
.op
[1].regs
->reg_flags
& RegRex
) != 0)
7125 /* Fill in i.rm.reg or i.rm.regmem field with register operand
7126 (if any) based on i.tm.extension_opcode. Again, we must be
7127 careful to make sure that segment/control/debug/test/MMX
7128 registers are coded into the i.rm.reg field. */
7129 else if (i
.reg_operands
)
7132 unsigned int vex_reg
= ~0;
7134 for (op
= 0; op
< i
.operands
; op
++)
7135 if (i
.types
[op
].bitfield
.reg
7136 || i
.types
[op
].bitfield
.regmmx
7137 || i
.types
[op
].bitfield
.regsimd
7138 || i
.types
[op
].bitfield
.regbnd
7139 || i
.types
[op
].bitfield
.regmask
7140 || i
.types
[op
].bitfield
.sreg2
7141 || i
.types
[op
].bitfield
.sreg3
7142 || i
.types
[op
].bitfield
.control
7143 || i
.types
[op
].bitfield
.debug
7144 || i
.types
[op
].bitfield
.test
)
7149 else if (i
.tm
.opcode_modifier
.vexvvvv
== VEXXDS
)
7151 /* For instructions with VexNDS, the register-only
7152 source operand is encoded in VEX prefix. */
7153 gas_assert (mem
!= (unsigned int) ~0);
7158 gas_assert (op
< i
.operands
);
7162 /* Check register-only source operand when two source
7163 operands are swapped. */
7164 if (!i
.tm
.operand_types
[op
].bitfield
.baseindex
7165 && i
.tm
.operand_types
[op
+ 1].bitfield
.baseindex
)
7169 gas_assert (mem
== (vex_reg
+ 1)
7170 && op
< i
.operands
);
7175 gas_assert (vex_reg
< i
.operands
);
7179 else if (i
.tm
.opcode_modifier
.vexvvvv
== VEXNDD
)
7181 /* For instructions with VexNDD, the register destination
7182 is encoded in VEX prefix. */
7183 if (i
.mem_operands
== 0)
7185 /* There is no memory operand. */
7186 gas_assert ((op
+ 2) == i
.operands
);
7191 /* There are only 2 non-immediate operands. */
7192 gas_assert (op
< i
.imm_operands
+ 2
7193 && i
.operands
== i
.imm_operands
+ 2);
7194 vex_reg
= i
.imm_operands
+ 1;
7198 gas_assert (op
< i
.operands
);
7200 if (vex_reg
!= (unsigned int) ~0)
7202 i386_operand_type
*type
= &i
.tm
.operand_types
[vex_reg
];
7204 if ((!type
->bitfield
.reg
7205 || (!type
->bitfield
.dword
&& !type
->bitfield
.qword
))
7206 && !type
->bitfield
.regsimd
7207 && !operand_type_equal (type
, ®mask
))
7210 i
.vex
.register_specifier
= i
.op
[vex_reg
].regs
;
7213 /* Don't set OP operand twice. */
7216 /* If there is an extension opcode to put here, the
7217 register number must be put into the regmem field. */
7218 if (i
.tm
.extension_opcode
!= None
)
7220 i
.rm
.regmem
= i
.op
[op
].regs
->reg_num
;
7221 if ((i
.op
[op
].regs
->reg_flags
& RegRex
) != 0)
7223 if ((i
.op
[op
].regs
->reg_flags
& RegVRex
) != 0)
7228 i
.rm
.reg
= i
.op
[op
].regs
->reg_num
;
7229 if ((i
.op
[op
].regs
->reg_flags
& RegRex
) != 0)
7231 if ((i
.op
[op
].regs
->reg_flags
& RegVRex
) != 0)
7236 /* Now, if no memory operand has set i.rm.mode = 0, 1, 2 we
7237 must set it to 3 to indicate this is a register operand
7238 in the regmem field. */
7239 if (!i
.mem_operands
)
7243 /* Fill in i.rm.reg field with extension opcode (if any). */
7244 if (i
.tm
.extension_opcode
!= None
)
7245 i
.rm
.reg
= i
.tm
.extension_opcode
;
7251 output_branch (void)
7257 relax_substateT subtype
;
7261 code16
= flag_code
== CODE_16BIT
? CODE16
: 0;
7262 size
= i
.disp_encoding
== disp_encoding_32bit
? BIG
: SMALL
;
7265 if (i
.prefix
[DATA_PREFIX
] != 0)
7271 /* Pentium4 branch hints. */
7272 if (i
.prefix
[SEG_PREFIX
] == CS_PREFIX_OPCODE
/* not taken */
7273 || i
.prefix
[SEG_PREFIX
] == DS_PREFIX_OPCODE
/* taken */)
7278 if (i
.prefix
[REX_PREFIX
] != 0)
7284 /* BND prefixed jump. */
7285 if (i
.prefix
[BND_PREFIX
] != 0)
7287 FRAG_APPEND_1_CHAR (i
.prefix
[BND_PREFIX
]);
7291 if (i
.prefixes
!= 0 && !intel_syntax
)
7292 as_warn (_("skipping prefixes on this instruction"));
7294 /* It's always a symbol; End frag & setup for relax.
7295 Make sure there is enough room in this frag for the largest
7296 instruction we may generate in md_convert_frag. This is 2
7297 bytes for the opcode and room for the prefix and largest
7299 frag_grow (prefix
+ 2 + 4);
7300 /* Prefix and 1 opcode byte go in fr_fix. */
7301 p
= frag_more (prefix
+ 1);
7302 if (i
.prefix
[DATA_PREFIX
] != 0)
7303 *p
++ = DATA_PREFIX_OPCODE
;
7304 if (i
.prefix
[SEG_PREFIX
] == CS_PREFIX_OPCODE
7305 || i
.prefix
[SEG_PREFIX
] == DS_PREFIX_OPCODE
)
7306 *p
++ = i
.prefix
[SEG_PREFIX
];
7307 if (i
.prefix
[REX_PREFIX
] != 0)
7308 *p
++ = i
.prefix
[REX_PREFIX
];
7309 *p
= i
.tm
.base_opcode
;
7311 if ((unsigned char) *p
== JUMP_PC_RELATIVE
)
7312 subtype
= ENCODE_RELAX_STATE (UNCOND_JUMP
, size
);
7313 else if (cpu_arch_flags
.bitfield
.cpui386
)
7314 subtype
= ENCODE_RELAX_STATE (COND_JUMP
, size
);
7316 subtype
= ENCODE_RELAX_STATE (COND_JUMP86
, size
);
7319 sym
= i
.op
[0].disps
->X_add_symbol
;
7320 off
= i
.op
[0].disps
->X_add_number
;
7322 if (i
.op
[0].disps
->X_op
!= O_constant
7323 && i
.op
[0].disps
->X_op
!= O_symbol
)
7325 /* Handle complex expressions. */
7326 sym
= make_expr_symbol (i
.op
[0].disps
);
7330 /* 1 possible extra opcode + 4 byte displacement go in var part.
7331 Pass reloc in fr_var. */
7332 frag_var (rs_machine_dependent
, 5, i
.reloc
[0], subtype
, sym
, off
, p
);
7335 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
7336 /* Return TRUE iff PLT32 relocation should be used for branching to
7340 need_plt32_p (symbolS
*s
)
7342 /* PLT32 relocation is ELF only. */
7346 /* Since there is no need to prepare for PLT branch on x86-64, we
7347 can generate R_X86_64_PLT32, instead of R_X86_64_PC32, which can
7348 be used as a marker for 32-bit PC-relative branches. */
7352 /* Weak or undefined symbol need PLT32 relocation. */
7353 if (S_IS_WEAK (s
) || !S_IS_DEFINED (s
))
7356 /* Non-global symbol doesn't need PLT32 relocation. */
7357 if (! S_IS_EXTERNAL (s
))
7360 /* Other global symbols need PLT32 relocation. NB: Symbol with
7361 non-default visibilities are treated as normal global symbol
7362 so that PLT32 relocation can be used as a marker for 32-bit
7363 PC-relative branches. It is useful for linker relaxation. */
7374 bfd_reloc_code_real_type jump_reloc
= i
.reloc
[0];
7376 if (i
.tm
.opcode_modifier
.jumpbyte
)
7378 /* This is a loop or jecxz type instruction. */
7380 if (i
.prefix
[ADDR_PREFIX
] != 0)
7382 FRAG_APPEND_1_CHAR (ADDR_PREFIX_OPCODE
);
7385 /* Pentium4 branch hints. */
7386 if (i
.prefix
[SEG_PREFIX
] == CS_PREFIX_OPCODE
/* not taken */
7387 || i
.prefix
[SEG_PREFIX
] == DS_PREFIX_OPCODE
/* taken */)
7389 FRAG_APPEND_1_CHAR (i
.prefix
[SEG_PREFIX
]);
7398 if (flag_code
== CODE_16BIT
)
7401 if (i
.prefix
[DATA_PREFIX
] != 0)
7403 FRAG_APPEND_1_CHAR (DATA_PREFIX_OPCODE
);
7413 if (i
.prefix
[REX_PREFIX
] != 0)
7415 FRAG_APPEND_1_CHAR (i
.prefix
[REX_PREFIX
]);
7419 /* BND prefixed jump. */
7420 if (i
.prefix
[BND_PREFIX
] != 0)
7422 FRAG_APPEND_1_CHAR (i
.prefix
[BND_PREFIX
]);
7426 if (i
.prefixes
!= 0 && !intel_syntax
)
7427 as_warn (_("skipping prefixes on this instruction"));
7429 p
= frag_more (i
.tm
.opcode_length
+ size
);
7430 switch (i
.tm
.opcode_length
)
7433 *p
++ = i
.tm
.base_opcode
>> 8;
7436 *p
++ = i
.tm
.base_opcode
;
7442 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
7444 && jump_reloc
== NO_RELOC
7445 && need_plt32_p (i
.op
[0].disps
->X_add_symbol
))
7446 jump_reloc
= BFD_RELOC_X86_64_PLT32
;
7449 jump_reloc
= reloc (size
, 1, 1, jump_reloc
);
7451 fixP
= fix_new_exp (frag_now
, p
- frag_now
->fr_literal
, size
,
7452 i
.op
[0].disps
, 1, jump_reloc
);
7454 /* All jumps handled here are signed, but don't use a signed limit
7455 check for 32 and 16 bit jumps as we want to allow wrap around at
7456 4G and 64k respectively. */
7458 fixP
->fx_signed
= 1;
7462 output_interseg_jump (void)
7470 if (flag_code
== CODE_16BIT
)
7474 if (i
.prefix
[DATA_PREFIX
] != 0)
7480 if (i
.prefix
[REX_PREFIX
] != 0)
7490 if (i
.prefixes
!= 0 && !intel_syntax
)
7491 as_warn (_("skipping prefixes on this instruction"));
7493 /* 1 opcode; 2 segment; offset */
7494 p
= frag_more (prefix
+ 1 + 2 + size
);
7496 if (i
.prefix
[DATA_PREFIX
] != 0)
7497 *p
++ = DATA_PREFIX_OPCODE
;
7499 if (i
.prefix
[REX_PREFIX
] != 0)
7500 *p
++ = i
.prefix
[REX_PREFIX
];
7502 *p
++ = i
.tm
.base_opcode
;
7503 if (i
.op
[1].imms
->X_op
== O_constant
)
7505 offsetT n
= i
.op
[1].imms
->X_add_number
;
7508 && !fits_in_unsigned_word (n
)
7509 && !fits_in_signed_word (n
))
7511 as_bad (_("16-bit jump out of range"));
7514 md_number_to_chars (p
, n
, size
);
7517 fix_new_exp (frag_now
, p
- frag_now
->fr_literal
, size
,
7518 i
.op
[1].imms
, 0, reloc (size
, 0, 0, i
.reloc
[1]));
7519 if (i
.op
[0].imms
->X_op
!= O_constant
)
7520 as_bad (_("can't handle non absolute segment in `%s'"),
7522 md_number_to_chars (p
+ size
, (valueT
) i
.op
[0].imms
->X_add_number
, 2);
7528 fragS
*insn_start_frag
;
7529 offsetT insn_start_off
;
7531 /* Tie dwarf2 debug info to the address at the start of the insn.
7532 We can't do this after the insn has been output as the current
7533 frag may have been closed off. eg. by frag_var. */
7534 dwarf2_emit_insn (0);
7536 insn_start_frag
= frag_now
;
7537 insn_start_off
= frag_now_fix ();
7540 if (i
.tm
.opcode_modifier
.jump
)
7542 else if (i
.tm
.opcode_modifier
.jumpbyte
7543 || i
.tm
.opcode_modifier
.jumpdword
)
7545 else if (i
.tm
.opcode_modifier
.jumpintersegment
)
7546 output_interseg_jump ();
7549 /* Output normal instructions here. */
7553 unsigned int prefix
;
7556 && i
.tm
.base_opcode
== 0xfae
7558 && i
.imm_operands
== 1
7559 && (i
.op
[0].imms
->X_add_number
== 0xe8
7560 || i
.op
[0].imms
->X_add_number
== 0xf0
7561 || i
.op
[0].imms
->X_add_number
== 0xf8))
7563 /* Encode lfence, mfence, and sfence as
7564 f0 83 04 24 00 lock addl $0x0, (%{re}sp). */
7565 offsetT val
= 0x240483f0ULL
;
7567 md_number_to_chars (p
, val
, 5);
7571 /* Some processors fail on LOCK prefix. This options makes
7572 assembler ignore LOCK prefix and serves as a workaround. */
7573 if (omit_lock_prefix
)
7575 if (i
.tm
.base_opcode
== LOCK_PREFIX_OPCODE
)
7577 i
.prefix
[LOCK_PREFIX
] = 0;
7580 /* Since the VEX/EVEX prefix contains the implicit prefix, we
7581 don't need the explicit prefix. */
7582 if (!i
.tm
.opcode_modifier
.vex
&& !i
.tm
.opcode_modifier
.evex
)
7584 switch (i
.tm
.opcode_length
)
7587 if (i
.tm
.base_opcode
& 0xff000000)
7589 prefix
= (i
.tm
.base_opcode
>> 24) & 0xff;
7594 if ((i
.tm
.base_opcode
& 0xff0000) != 0)
7596 prefix
= (i
.tm
.base_opcode
>> 16) & 0xff;
7597 if (i
.tm
.cpu_flags
.bitfield
.cpupadlock
)
7600 if (prefix
!= REPE_PREFIX_OPCODE
7601 || (i
.prefix
[REP_PREFIX
]
7602 != REPE_PREFIX_OPCODE
))
7603 add_prefix (prefix
);
7606 add_prefix (prefix
);
7612 /* Check for pseudo prefixes. */
7613 as_bad_where (insn_start_frag
->fr_file
,
7614 insn_start_frag
->fr_line
,
7615 _("pseudo prefix without instruction"));
7621 #if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
7622 /* For x32, add a dummy REX_OPCODE prefix for mov/add with
7623 R_X86_64_GOTTPOFF relocation so that linker can safely
7624 perform IE->LE optimization. */
7625 if (x86_elf_abi
== X86_64_X32_ABI
7627 && i
.reloc
[0] == BFD_RELOC_X86_64_GOTTPOFF
7628 && i
.prefix
[REX_PREFIX
] == 0)
7629 add_prefix (REX_OPCODE
);
7632 /* The prefix bytes. */
7633 for (j
= ARRAY_SIZE (i
.prefix
), q
= i
.prefix
; j
> 0; j
--, q
++)
7635 FRAG_APPEND_1_CHAR (*q
);
7639 for (j
= 0, q
= i
.prefix
; j
< ARRAY_SIZE (i
.prefix
); j
++, q
++)
7644 /* REX byte is encoded in VEX prefix. */
7648 FRAG_APPEND_1_CHAR (*q
);
7651 /* There should be no other prefixes for instructions
7656 /* For EVEX instructions i.vrex should become 0 after
7657 build_evex_prefix. For VEX instructions upper 16 registers
7658 aren't available, so VREX should be 0. */
7661 /* Now the VEX prefix. */
7662 p
= frag_more (i
.vex
.length
);
7663 for (j
= 0; j
< i
.vex
.length
; j
++)
7664 p
[j
] = i
.vex
.bytes
[j
];
7667 /* Now the opcode; be careful about word order here! */
7668 if (i
.tm
.opcode_length
== 1)
7670 FRAG_APPEND_1_CHAR (i
.tm
.base_opcode
);
7674 switch (i
.tm
.opcode_length
)
7678 *p
++ = (i
.tm
.base_opcode
>> 24) & 0xff;
7679 *p
++ = (i
.tm
.base_opcode
>> 16) & 0xff;
7683 *p
++ = (i
.tm
.base_opcode
>> 16) & 0xff;
7693 /* Put out high byte first: can't use md_number_to_chars! */
7694 *p
++ = (i
.tm
.base_opcode
>> 8) & 0xff;
7695 *p
= i
.tm
.base_opcode
& 0xff;
7698 /* Now the modrm byte and sib byte (if present). */
7699 if (i
.tm
.opcode_modifier
.modrm
)
7701 FRAG_APPEND_1_CHAR ((i
.rm
.regmem
<< 0
7704 /* If i.rm.regmem == ESP (4)
7705 && i.rm.mode != (Register mode)
7707 ==> need second modrm byte. */
7708 if (i
.rm
.regmem
== ESCAPE_TO_TWO_BYTE_ADDRESSING
7710 && !(i
.base_reg
&& i
.base_reg
->reg_type
.bitfield
.word
))
7711 FRAG_APPEND_1_CHAR ((i
.sib
.base
<< 0
7713 | i
.sib
.scale
<< 6));
7716 if (i
.disp_operands
)
7717 output_disp (insn_start_frag
, insn_start_off
);
7720 output_imm (insn_start_frag
, insn_start_off
);
7726 pi ("" /*line*/, &i
);
7728 #endif /* DEBUG386 */
7731 /* Return the size of the displacement operand N. */
7734 disp_size (unsigned int n
)
7738 if (i
.types
[n
].bitfield
.disp64
)
7740 else if (i
.types
[n
].bitfield
.disp8
)
7742 else if (i
.types
[n
].bitfield
.disp16
)
7747 /* Return the size of the immediate operand N. */
7750 imm_size (unsigned int n
)
7753 if (i
.types
[n
].bitfield
.imm64
)
7755 else if (i
.types
[n
].bitfield
.imm8
|| i
.types
[n
].bitfield
.imm8s
)
7757 else if (i
.types
[n
].bitfield
.imm16
)
7763 output_disp (fragS
*insn_start_frag
, offsetT insn_start_off
)
7768 for (n
= 0; n
< i
.operands
; n
++)
7770 if (operand_type_check (i
.types
[n
], disp
))
7772 if (i
.op
[n
].disps
->X_op
== O_constant
)
7774 int size
= disp_size (n
);
7775 offsetT val
= i
.op
[n
].disps
->X_add_number
;
7777 val
= offset_in_range (val
>> i
.memshift
, size
);
7778 p
= frag_more (size
);
7779 md_number_to_chars (p
, val
, size
);
7783 enum bfd_reloc_code_real reloc_type
;
7784 int size
= disp_size (n
);
7785 int sign
= i
.types
[n
].bitfield
.disp32s
;
7786 int pcrel
= (i
.flags
[n
] & Operand_PCrel
) != 0;
7789 /* We can't have 8 bit displacement here. */
7790 gas_assert (!i
.types
[n
].bitfield
.disp8
);
7792 /* The PC relative address is computed relative
7793 to the instruction boundary, so in case immediate
7794 fields follows, we need to adjust the value. */
7795 if (pcrel
&& i
.imm_operands
)
7800 for (n1
= 0; n1
< i
.operands
; n1
++)
7801 if (operand_type_check (i
.types
[n1
], imm
))
7803 /* Only one immediate is allowed for PC
7804 relative address. */
7805 gas_assert (sz
== 0);
7807 i
.op
[n
].disps
->X_add_number
-= sz
;
7809 /* We should find the immediate. */
7810 gas_assert (sz
!= 0);
7813 p
= frag_more (size
);
7814 reloc_type
= reloc (size
, pcrel
, sign
, i
.reloc
[n
]);
7816 && GOT_symbol
== i
.op
[n
].disps
->X_add_symbol
7817 && (((reloc_type
== BFD_RELOC_32
7818 || reloc_type
== BFD_RELOC_X86_64_32S
7819 || (reloc_type
== BFD_RELOC_64
7821 && (i
.op
[n
].disps
->X_op
== O_symbol
7822 || (i
.op
[n
].disps
->X_op
== O_add
7823 && ((symbol_get_value_expression
7824 (i
.op
[n
].disps
->X_op_symbol
)->X_op
)
7826 || reloc_type
== BFD_RELOC_32_PCREL
))
7830 if (insn_start_frag
== frag_now
)
7831 add
= (p
- frag_now
->fr_literal
) - insn_start_off
;
7836 add
= insn_start_frag
->fr_fix
- insn_start_off
;
7837 for (fr
= insn_start_frag
->fr_next
;
7838 fr
&& fr
!= frag_now
; fr
= fr
->fr_next
)
7840 add
+= p
- frag_now
->fr_literal
;
7845 reloc_type
= BFD_RELOC_386_GOTPC
;
7846 i
.op
[n
].imms
->X_add_number
+= add
;
7848 else if (reloc_type
== BFD_RELOC_64
)
7849 reloc_type
= BFD_RELOC_X86_64_GOTPC64
;
7851 /* Don't do the adjustment for x86-64, as there
7852 the pcrel addressing is relative to the _next_
7853 insn, and that is taken care of in other code. */
7854 reloc_type
= BFD_RELOC_X86_64_GOTPC32
;
7856 fixP
= fix_new_exp (frag_now
, p
- frag_now
->fr_literal
,
7857 size
, i
.op
[n
].disps
, pcrel
,
7859 /* Check for "call/jmp *mem", "mov mem, %reg",
7860 "test %reg, mem" and "binop mem, %reg" where binop
7861 is one of adc, add, and, cmp, or, sbb, sub, xor
7862 instructions. Always generate R_386_GOT32X for
7863 "sym*GOT" operand in 32-bit mode. */
7864 if ((generate_relax_relocations
7867 && i
.rm
.regmem
== 5))
7869 || (i
.rm
.mode
== 0 && i
.rm
.regmem
== 5))
7870 && ((i
.operands
== 1
7871 && i
.tm
.base_opcode
== 0xff
7872 && (i
.rm
.reg
== 2 || i
.rm
.reg
== 4))
7874 && (i
.tm
.base_opcode
== 0x8b
7875 || i
.tm
.base_opcode
== 0x85
7876 || (i
.tm
.base_opcode
& 0xc7) == 0x03))))
7880 fixP
->fx_tcbit
= i
.rex
!= 0;
7882 && (i
.base_reg
->reg_num
== RegRip
7883 || i
.base_reg
->reg_num
== RegEip
))
7884 fixP
->fx_tcbit2
= 1;
7887 fixP
->fx_tcbit2
= 1;
7895 output_imm (fragS
*insn_start_frag
, offsetT insn_start_off
)
7900 for (n
= 0; n
< i
.operands
; n
++)
7902 /* Skip SAE/RC Imm operand in EVEX. They are already handled. */
7903 if (i
.rounding
&& (int) n
== i
.rounding
->operand
)
7906 if (operand_type_check (i
.types
[n
], imm
))
7908 if (i
.op
[n
].imms
->X_op
== O_constant
)
7910 int size
= imm_size (n
);
7913 val
= offset_in_range (i
.op
[n
].imms
->X_add_number
,
7915 p
= frag_more (size
);
7916 md_number_to_chars (p
, val
, size
);
7920 /* Not absolute_section.
7921 Need a 32-bit fixup (don't support 8bit
7922 non-absolute imms). Try to support other
7924 enum bfd_reloc_code_real reloc_type
;
7925 int size
= imm_size (n
);
7928 if (i
.types
[n
].bitfield
.imm32s
7929 && (i
.suffix
== QWORD_MNEM_SUFFIX
7930 || (!i
.suffix
&& i
.tm
.opcode_modifier
.no_lsuf
)))
7935 p
= frag_more (size
);
7936 reloc_type
= reloc (size
, 0, sign
, i
.reloc
[n
]);
7938 /* This is tough to explain. We end up with this one if we
7939 * have operands that look like
7940 * "_GLOBAL_OFFSET_TABLE_+[.-.L284]". The goal here is to
7941 * obtain the absolute address of the GOT, and it is strongly
7942 * preferable from a performance point of view to avoid using
7943 * a runtime relocation for this. The actual sequence of
7944 * instructions often look something like:
7949 * addl $_GLOBAL_OFFSET_TABLE_+[.-.L66],%ebx
7951 * The call and pop essentially return the absolute address
7952 * of the label .L66 and store it in %ebx. The linker itself
7953 * will ultimately change the first operand of the addl so
7954 * that %ebx points to the GOT, but to keep things simple, the
7955 * .o file must have this operand set so that it generates not
7956 * the absolute address of .L66, but the absolute address of
7957 * itself. This allows the linker itself simply treat a GOTPC
7958 * relocation as asking for a pcrel offset to the GOT to be
7959 * added in, and the addend of the relocation is stored in the
7960 * operand field for the instruction itself.
7962 * Our job here is to fix the operand so that it would add
7963 * the correct offset so that %ebx would point to itself. The
7964 * thing that is tricky is that .-.L66 will point to the
7965 * beginning of the instruction, so we need to further modify
7966 * the operand so that it will point to itself. There are
7967 * other cases where you have something like:
7969 * .long $_GLOBAL_OFFSET_TABLE_+[.-.L66]
7971 * and here no correction would be required. Internally in
7972 * the assembler we treat operands of this form as not being
7973 * pcrel since the '.' is explicitly mentioned, and I wonder
7974 * whether it would simplify matters to do it this way. Who
7975 * knows. In earlier versions of the PIC patches, the
7976 * pcrel_adjust field was used to store the correction, but
7977 * since the expression is not pcrel, I felt it would be
7978 * confusing to do it this way. */
7980 if ((reloc_type
== BFD_RELOC_32
7981 || reloc_type
== BFD_RELOC_X86_64_32S
7982 || reloc_type
== BFD_RELOC_64
)
7984 && GOT_symbol
== i
.op
[n
].imms
->X_add_symbol
7985 && (i
.op
[n
].imms
->X_op
== O_symbol
7986 || (i
.op
[n
].imms
->X_op
== O_add
7987 && ((symbol_get_value_expression
7988 (i
.op
[n
].imms
->X_op_symbol
)->X_op
)
7993 if (insn_start_frag
== frag_now
)
7994 add
= (p
- frag_now
->fr_literal
) - insn_start_off
;
7999 add
= insn_start_frag
->fr_fix
- insn_start_off
;
8000 for (fr
= insn_start_frag
->fr_next
;
8001 fr
&& fr
!= frag_now
; fr
= fr
->fr_next
)
8003 add
+= p
- frag_now
->fr_literal
;
8007 reloc_type
= BFD_RELOC_386_GOTPC
;
8009 reloc_type
= BFD_RELOC_X86_64_GOTPC32
;
8011 reloc_type
= BFD_RELOC_X86_64_GOTPC64
;
8012 i
.op
[n
].imms
->X_add_number
+= add
;
8014 fix_new_exp (frag_now
, p
- frag_now
->fr_literal
, size
,
8015 i
.op
[n
].imms
, 0, reloc_type
);
8021 /* x86_cons_fix_new is called via the expression parsing code when a
8022 reloc is needed. We use this hook to get the correct .got reloc. */
8023 static int cons_sign
= -1;
8026 x86_cons_fix_new (fragS
*frag
, unsigned int off
, unsigned int len
,
8027 expressionS
*exp
, bfd_reloc_code_real_type r
)
8029 r
= reloc (len
, 0, cons_sign
, r
);
8032 if (exp
->X_op
== O_secrel
)
8034 exp
->X_op
= O_symbol
;
8035 r
= BFD_RELOC_32_SECREL
;
8039 fix_new_exp (frag
, off
, len
, exp
, 0, r
);
8042 /* Export the ABI address size for use by TC_ADDRESS_BYTES for the
8043 purpose of the `.dc.a' internal pseudo-op. */
8046 x86_address_bytes (void)
8048 if ((stdoutput
->arch_info
->mach
& bfd_mach_x64_32
))
8050 return stdoutput
->arch_info
->bits_per_address
/ 8;
8053 #if !(defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) || defined (OBJ_MACH_O)) \
8055 # define lex_got(reloc, adjust, types) NULL
8057 /* Parse operands of the form
8058 <symbol>@GOTOFF+<nnn>
8059 and similar .plt or .got references.
8061 If we find one, set up the correct relocation in RELOC and copy the
8062 input string, minus the `@GOTOFF' into a malloc'd buffer for
8063 parsing by the calling routine. Return this buffer, and if ADJUST
8064 is non-null set it to the length of the string we removed from the
8065 input line. Otherwise return NULL. */
8067 lex_got (enum bfd_reloc_code_real
*rel
,
8069 i386_operand_type
*types
)
8071 /* Some of the relocations depend on the size of what field is to
8072 be relocated. But in our callers i386_immediate and i386_displacement
8073 we don't yet know the operand size (this will be set by insn
8074 matching). Hence we record the word32 relocation here,
8075 and adjust the reloc according to the real size in reloc(). */
8076 static const struct {
8079 const enum bfd_reloc_code_real rel
[2];
8080 const i386_operand_type types64
;
8082 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8083 { STRING_COMMA_LEN ("SIZE"), { BFD_RELOC_SIZE32
,
8085 OPERAND_TYPE_IMM32_64
},
8087 { STRING_COMMA_LEN ("PLTOFF"), { _dummy_first_bfd_reloc_code_real
,
8088 BFD_RELOC_X86_64_PLTOFF64
},
8089 OPERAND_TYPE_IMM64
},
8090 { STRING_COMMA_LEN ("PLT"), { BFD_RELOC_386_PLT32
,
8091 BFD_RELOC_X86_64_PLT32
},
8092 OPERAND_TYPE_IMM32_32S_DISP32
},
8093 { STRING_COMMA_LEN ("GOTPLT"), { _dummy_first_bfd_reloc_code_real
,
8094 BFD_RELOC_X86_64_GOTPLT64
},
8095 OPERAND_TYPE_IMM64_DISP64
},
8096 { STRING_COMMA_LEN ("GOTOFF"), { BFD_RELOC_386_GOTOFF
,
8097 BFD_RELOC_X86_64_GOTOFF64
},
8098 OPERAND_TYPE_IMM64_DISP64
},
8099 { STRING_COMMA_LEN ("GOTPCREL"), { _dummy_first_bfd_reloc_code_real
,
8100 BFD_RELOC_X86_64_GOTPCREL
},
8101 OPERAND_TYPE_IMM32_32S_DISP32
},
8102 { STRING_COMMA_LEN ("TLSGD"), { BFD_RELOC_386_TLS_GD
,
8103 BFD_RELOC_X86_64_TLSGD
},
8104 OPERAND_TYPE_IMM32_32S_DISP32
},
8105 { STRING_COMMA_LEN ("TLSLDM"), { BFD_RELOC_386_TLS_LDM
,
8106 _dummy_first_bfd_reloc_code_real
},
8107 OPERAND_TYPE_NONE
},
8108 { STRING_COMMA_LEN ("TLSLD"), { _dummy_first_bfd_reloc_code_real
,
8109 BFD_RELOC_X86_64_TLSLD
},
8110 OPERAND_TYPE_IMM32_32S_DISP32
},
8111 { STRING_COMMA_LEN ("GOTTPOFF"), { BFD_RELOC_386_TLS_IE_32
,
8112 BFD_RELOC_X86_64_GOTTPOFF
},
8113 OPERAND_TYPE_IMM32_32S_DISP32
},
8114 { STRING_COMMA_LEN ("TPOFF"), { BFD_RELOC_386_TLS_LE_32
,
8115 BFD_RELOC_X86_64_TPOFF32
},
8116 OPERAND_TYPE_IMM32_32S_64_DISP32_64
},
8117 { STRING_COMMA_LEN ("NTPOFF"), { BFD_RELOC_386_TLS_LE
,
8118 _dummy_first_bfd_reloc_code_real
},
8119 OPERAND_TYPE_NONE
},
8120 { STRING_COMMA_LEN ("DTPOFF"), { BFD_RELOC_386_TLS_LDO_32
,
8121 BFD_RELOC_X86_64_DTPOFF32
},
8122 OPERAND_TYPE_IMM32_32S_64_DISP32_64
},
8123 { STRING_COMMA_LEN ("GOTNTPOFF"),{ BFD_RELOC_386_TLS_GOTIE
,
8124 _dummy_first_bfd_reloc_code_real
},
8125 OPERAND_TYPE_NONE
},
8126 { STRING_COMMA_LEN ("INDNTPOFF"),{ BFD_RELOC_386_TLS_IE
,
8127 _dummy_first_bfd_reloc_code_real
},
8128 OPERAND_TYPE_NONE
},
8129 { STRING_COMMA_LEN ("GOT"), { BFD_RELOC_386_GOT32
,
8130 BFD_RELOC_X86_64_GOT32
},
8131 OPERAND_TYPE_IMM32_32S_64_DISP32
},
8132 { STRING_COMMA_LEN ("TLSDESC"), { BFD_RELOC_386_TLS_GOTDESC
,
8133 BFD_RELOC_X86_64_GOTPC32_TLSDESC
},
8134 OPERAND_TYPE_IMM32_32S_DISP32
},
8135 { STRING_COMMA_LEN ("TLSCALL"), { BFD_RELOC_386_TLS_DESC_CALL
,
8136 BFD_RELOC_X86_64_TLSDESC_CALL
},
8137 OPERAND_TYPE_IMM32_32S_DISP32
},
8142 #if defined (OBJ_MAYBE_ELF)
8147 for (cp
= input_line_pointer
; *cp
!= '@'; cp
++)
8148 if (is_end_of_line
[(unsigned char) *cp
] || *cp
== ',')
8151 for (j
= 0; j
< ARRAY_SIZE (gotrel
); j
++)
8153 int len
= gotrel
[j
].len
;
8154 if (strncasecmp (cp
+ 1, gotrel
[j
].str
, len
) == 0)
8156 if (gotrel
[j
].rel
[object_64bit
] != 0)
8159 char *tmpbuf
, *past_reloc
;
8161 *rel
= gotrel
[j
].rel
[object_64bit
];
8165 if (flag_code
!= CODE_64BIT
)
8167 types
->bitfield
.imm32
= 1;
8168 types
->bitfield
.disp32
= 1;
8171 *types
= gotrel
[j
].types64
;
8174 if (j
!= 0 && GOT_symbol
== NULL
)
8175 GOT_symbol
= symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME
);
8177 /* The length of the first part of our input line. */
8178 first
= cp
- input_line_pointer
;
8180 /* The second part goes from after the reloc token until
8181 (and including) an end_of_line char or comma. */
8182 past_reloc
= cp
+ 1 + len
;
8184 while (!is_end_of_line
[(unsigned char) *cp
] && *cp
!= ',')
8186 second
= cp
+ 1 - past_reloc
;
8188 /* Allocate and copy string. The trailing NUL shouldn't
8189 be necessary, but be safe. */
8190 tmpbuf
= XNEWVEC (char, first
+ second
+ 2);
8191 memcpy (tmpbuf
, input_line_pointer
, first
);
8192 if (second
!= 0 && *past_reloc
!= ' ')
8193 /* Replace the relocation token with ' ', so that
8194 errors like foo@GOTOFF1 will be detected. */
8195 tmpbuf
[first
++] = ' ';
8197 /* Increment length by 1 if the relocation token is
8202 memcpy (tmpbuf
+ first
, past_reloc
, second
);
8203 tmpbuf
[first
+ second
] = '\0';
8207 as_bad (_("@%s reloc is not supported with %d-bit output format"),
8208 gotrel
[j
].str
, 1 << (5 + object_64bit
));
8213 /* Might be a symbol version string. Don't as_bad here. */
8222 /* Parse operands of the form
8223 <symbol>@SECREL32+<nnn>
8225 If we find one, set up the correct relocation in RELOC and copy the
8226 input string, minus the `@SECREL32' into a malloc'd buffer for
8227 parsing by the calling routine. Return this buffer, and if ADJUST
8228 is non-null set it to the length of the string we removed from the
8229 input line. Otherwise return NULL.
8231 This function is copied from the ELF version above adjusted for PE targets. */
8234 lex_got (enum bfd_reloc_code_real
*rel ATTRIBUTE_UNUSED
,
8235 int *adjust ATTRIBUTE_UNUSED
,
8236 i386_operand_type
*types
)
8242 const enum bfd_reloc_code_real rel
[2];
8243 const i386_operand_type types64
;
8247 { STRING_COMMA_LEN ("SECREL32"), { BFD_RELOC_32_SECREL
,
8248 BFD_RELOC_32_SECREL
},
8249 OPERAND_TYPE_IMM32_32S_64_DISP32_64
},
8255 for (cp
= input_line_pointer
; *cp
!= '@'; cp
++)
8256 if (is_end_of_line
[(unsigned char) *cp
] || *cp
== ',')
8259 for (j
= 0; j
< ARRAY_SIZE (gotrel
); j
++)
8261 int len
= gotrel
[j
].len
;
8263 if (strncasecmp (cp
+ 1, gotrel
[j
].str
, len
) == 0)
8265 if (gotrel
[j
].rel
[object_64bit
] != 0)
8268 char *tmpbuf
, *past_reloc
;
8270 *rel
= gotrel
[j
].rel
[object_64bit
];
8276 if (flag_code
!= CODE_64BIT
)
8278 types
->bitfield
.imm32
= 1;
8279 types
->bitfield
.disp32
= 1;
8282 *types
= gotrel
[j
].types64
;
8285 /* The length of the first part of our input line. */
8286 first
= cp
- input_line_pointer
;
8288 /* The second part goes from after the reloc token until
8289 (and including) an end_of_line char or comma. */
8290 past_reloc
= cp
+ 1 + len
;
8292 while (!is_end_of_line
[(unsigned char) *cp
] && *cp
!= ',')
8294 second
= cp
+ 1 - past_reloc
;
8296 /* Allocate and copy string. The trailing NUL shouldn't
8297 be necessary, but be safe. */
8298 tmpbuf
= XNEWVEC (char, first
+ second
+ 2);
8299 memcpy (tmpbuf
, input_line_pointer
, first
);
8300 if (second
!= 0 && *past_reloc
!= ' ')
8301 /* Replace the relocation token with ' ', so that
8302 errors like foo@SECLREL321 will be detected. */
8303 tmpbuf
[first
++] = ' ';
8304 memcpy (tmpbuf
+ first
, past_reloc
, second
);
8305 tmpbuf
[first
+ second
] = '\0';
8309 as_bad (_("@%s reloc is not supported with %d-bit output format"),
8310 gotrel
[j
].str
, 1 << (5 + object_64bit
));
8315 /* Might be a symbol version string. Don't as_bad here. */
8321 bfd_reloc_code_real_type
8322 x86_cons (expressionS
*exp
, int size
)
8324 bfd_reloc_code_real_type got_reloc
= NO_RELOC
;
8326 intel_syntax
= -intel_syntax
;
8329 if (size
== 4 || (object_64bit
&& size
== 8))
8331 /* Handle @GOTOFF and the like in an expression. */
8333 char *gotfree_input_line
;
8336 save
= input_line_pointer
;
8337 gotfree_input_line
= lex_got (&got_reloc
, &adjust
, NULL
);
8338 if (gotfree_input_line
)
8339 input_line_pointer
= gotfree_input_line
;
8343 if (gotfree_input_line
)
8345 /* expression () has merrily parsed up to the end of line,
8346 or a comma - in the wrong buffer. Transfer how far
8347 input_line_pointer has moved to the right buffer. */
8348 input_line_pointer
= (save
8349 + (input_line_pointer
- gotfree_input_line
)
8351 free (gotfree_input_line
);
8352 if (exp
->X_op
== O_constant
8353 || exp
->X_op
== O_absent
8354 || exp
->X_op
== O_illegal
8355 || exp
->X_op
== O_register
8356 || exp
->X_op
== O_big
)
8358 char c
= *input_line_pointer
;
8359 *input_line_pointer
= 0;
8360 as_bad (_("missing or invalid expression `%s'"), save
);
8361 *input_line_pointer
= c
;
8368 intel_syntax
= -intel_syntax
;
8371 i386_intel_simplify (exp
);
8377 signed_cons (int size
)
8379 if (flag_code
== CODE_64BIT
)
8387 pe_directive_secrel (int dummy ATTRIBUTE_UNUSED
)
8394 if (exp
.X_op
== O_symbol
)
8395 exp
.X_op
= O_secrel
;
8397 emit_expr (&exp
, 4);
8399 while (*input_line_pointer
++ == ',');
8401 input_line_pointer
--;
8402 demand_empty_rest_of_line ();
8406 /* Handle Vector operations. */
8409 check_VecOperations (char *op_string
, char *op_end
)
8411 const reg_entry
*mask
;
8416 && (op_end
== NULL
|| op_string
< op_end
))
8419 if (*op_string
== '{')
8423 /* Check broadcasts. */
8424 if (strncmp (op_string
, "1to", 3) == 0)
8429 goto duplicated_vec_op
;
8432 if (*op_string
== '8')
8434 else if (*op_string
== '4')
8436 else if (*op_string
== '2')
8438 else if (*op_string
== '1'
8439 && *(op_string
+1) == '6')
8446 as_bad (_("Unsupported broadcast: `%s'"), saved
);
8451 broadcast_op
.type
= bcst_type
;
8452 broadcast_op
.operand
= this_operand
;
8453 i
.broadcast
= &broadcast_op
;
8455 /* Check masking operation. */
8456 else if ((mask
= parse_register (op_string
, &end_op
)) != NULL
)
8458 /* k0 can't be used for write mask. */
8459 if (!mask
->reg_type
.bitfield
.regmask
|| mask
->reg_num
== 0)
8461 as_bad (_("`%s%s' can't be used for write mask"),
8462 register_prefix
, mask
->reg_name
);
8468 mask_op
.mask
= mask
;
8469 mask_op
.zeroing
= 0;
8470 mask_op
.operand
= this_operand
;
8476 goto duplicated_vec_op
;
8478 i
.mask
->mask
= mask
;
8480 /* Only "{z}" is allowed here. No need to check
8481 zeroing mask explicitly. */
8482 if (i
.mask
->operand
!= this_operand
)
8484 as_bad (_("invalid write mask `%s'"), saved
);
8491 /* Check zeroing-flag for masking operation. */
8492 else if (*op_string
== 'z')
8496 mask_op
.mask
= NULL
;
8497 mask_op
.zeroing
= 1;
8498 mask_op
.operand
= this_operand
;
8503 if (i
.mask
->zeroing
)
8506 as_bad (_("duplicated `%s'"), saved
);
8510 i
.mask
->zeroing
= 1;
8512 /* Only "{%k}" is allowed here. No need to check mask
8513 register explicitly. */
8514 if (i
.mask
->operand
!= this_operand
)
8516 as_bad (_("invalid zeroing-masking `%s'"),
8525 goto unknown_vec_op
;
8527 if (*op_string
!= '}')
8529 as_bad (_("missing `}' in `%s'"), saved
);
8534 /* Strip whitespace since the addition of pseudo prefixes
8535 changed how the scrubber treats '{'. */
8536 if (is_space_char (*op_string
))
8542 /* We don't know this one. */
8543 as_bad (_("unknown vector operation: `%s'"), saved
);
8547 if (i
.mask
&& i
.mask
->zeroing
&& !i
.mask
->mask
)
8549 as_bad (_("zeroing-masking only allowed with write mask"));
8557 i386_immediate (char *imm_start
)
8559 char *save_input_line_pointer
;
8560 char *gotfree_input_line
;
8563 i386_operand_type types
;
8565 operand_type_set (&types
, ~0);
8567 if (i
.imm_operands
== MAX_IMMEDIATE_OPERANDS
)
8569 as_bad (_("at most %d immediate operands are allowed"),
8570 MAX_IMMEDIATE_OPERANDS
);
8574 exp
= &im_expressions
[i
.imm_operands
++];
8575 i
.op
[this_operand
].imms
= exp
;
8577 if (is_space_char (*imm_start
))
8580 save_input_line_pointer
= input_line_pointer
;
8581 input_line_pointer
= imm_start
;
8583 gotfree_input_line
= lex_got (&i
.reloc
[this_operand
], NULL
, &types
);
8584 if (gotfree_input_line
)
8585 input_line_pointer
= gotfree_input_line
;
8587 exp_seg
= expression (exp
);
8591 /* Handle vector operations. */
8592 if (*input_line_pointer
== '{')
8594 input_line_pointer
= check_VecOperations (input_line_pointer
,
8596 if (input_line_pointer
== NULL
)
8600 if (*input_line_pointer
)
8601 as_bad (_("junk `%s' after expression"), input_line_pointer
);
8603 input_line_pointer
= save_input_line_pointer
;
8604 if (gotfree_input_line
)
8606 free (gotfree_input_line
);
8608 if (exp
->X_op
== O_constant
|| exp
->X_op
== O_register
)
8609 exp
->X_op
= O_illegal
;
8612 return i386_finalize_immediate (exp_seg
, exp
, types
, imm_start
);
8616 i386_finalize_immediate (segT exp_seg ATTRIBUTE_UNUSED
, expressionS
*exp
,
8617 i386_operand_type types
, const char *imm_start
)
8619 if (exp
->X_op
== O_absent
|| exp
->X_op
== O_illegal
|| exp
->X_op
== O_big
)
8622 as_bad (_("missing or invalid immediate expression `%s'"),
8626 else if (exp
->X_op
== O_constant
)
8628 /* Size it properly later. */
8629 i
.types
[this_operand
].bitfield
.imm64
= 1;
8630 /* If not 64bit, sign extend val. */
8631 if (flag_code
!= CODE_64BIT
8632 && (exp
->X_add_number
& ~(((addressT
) 2 << 31) - 1)) == 0)
8634 = (exp
->X_add_number
^ ((addressT
) 1 << 31)) - ((addressT
) 1 << 31);
8636 #if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
8637 else if (OUTPUT_FLAVOR
== bfd_target_aout_flavour
8638 && exp_seg
!= absolute_section
8639 && exp_seg
!= text_section
8640 && exp_seg
!= data_section
8641 && exp_seg
!= bss_section
8642 && exp_seg
!= undefined_section
8643 && !bfd_is_com_section (exp_seg
))
8645 as_bad (_("unimplemented segment %s in operand"), exp_seg
->name
);
8649 else if (!intel_syntax
&& exp_seg
== reg_section
)
8652 as_bad (_("illegal immediate register operand %s"), imm_start
);
8657 /* This is an address. The size of the address will be
8658 determined later, depending on destination register,
8659 suffix, or the default for the section. */
8660 i
.types
[this_operand
].bitfield
.imm8
= 1;
8661 i
.types
[this_operand
].bitfield
.imm16
= 1;
8662 i
.types
[this_operand
].bitfield
.imm32
= 1;
8663 i
.types
[this_operand
].bitfield
.imm32s
= 1;
8664 i
.types
[this_operand
].bitfield
.imm64
= 1;
8665 i
.types
[this_operand
] = operand_type_and (i
.types
[this_operand
],
8673 i386_scale (char *scale
)
8676 char *save
= input_line_pointer
;
8678 input_line_pointer
= scale
;
8679 val
= get_absolute_expression ();
8684 i
.log2_scale_factor
= 0;
8687 i
.log2_scale_factor
= 1;
8690 i
.log2_scale_factor
= 2;
8693 i
.log2_scale_factor
= 3;
8697 char sep
= *input_line_pointer
;
8699 *input_line_pointer
= '\0';
8700 as_bad (_("expecting scale factor of 1, 2, 4, or 8: got `%s'"),
8702 *input_line_pointer
= sep
;
8703 input_line_pointer
= save
;
8707 if (i
.log2_scale_factor
!= 0 && i
.index_reg
== 0)
8709 as_warn (_("scale factor of %d without an index register"),
8710 1 << i
.log2_scale_factor
);
8711 i
.log2_scale_factor
= 0;
8713 scale
= input_line_pointer
;
8714 input_line_pointer
= save
;
8719 i386_displacement (char *disp_start
, char *disp_end
)
8723 char *save_input_line_pointer
;
8724 char *gotfree_input_line
;
8726 i386_operand_type bigdisp
, types
= anydisp
;
8729 if (i
.disp_operands
== MAX_MEMORY_OPERANDS
)
8731 as_bad (_("at most %d displacement operands are allowed"),
8732 MAX_MEMORY_OPERANDS
);
8736 operand_type_set (&bigdisp
, 0);
8737 if ((i
.types
[this_operand
].bitfield
.jumpabsolute
)
8738 || (!current_templates
->start
->opcode_modifier
.jump
8739 && !current_templates
->start
->opcode_modifier
.jumpdword
))
8741 bigdisp
.bitfield
.disp32
= 1;
8742 override
= (i
.prefix
[ADDR_PREFIX
] != 0);
8743 if (flag_code
== CODE_64BIT
)
8747 bigdisp
.bitfield
.disp32s
= 1;
8748 bigdisp
.bitfield
.disp64
= 1;
8751 else if ((flag_code
== CODE_16BIT
) ^ override
)
8753 bigdisp
.bitfield
.disp32
= 0;
8754 bigdisp
.bitfield
.disp16
= 1;
8759 /* For PC-relative branches, the width of the displacement
8760 is dependent upon data size, not address size. */
8761 override
= (i
.prefix
[DATA_PREFIX
] != 0);
8762 if (flag_code
== CODE_64BIT
)
8764 if (override
|| i
.suffix
== WORD_MNEM_SUFFIX
)
8765 bigdisp
.bitfield
.disp16
= 1;
8768 bigdisp
.bitfield
.disp32
= 1;
8769 bigdisp
.bitfield
.disp32s
= 1;
8775 override
= (i
.suffix
== (flag_code
!= CODE_16BIT
8777 : LONG_MNEM_SUFFIX
));
8778 bigdisp
.bitfield
.disp32
= 1;
8779 if ((flag_code
== CODE_16BIT
) ^ override
)
8781 bigdisp
.bitfield
.disp32
= 0;
8782 bigdisp
.bitfield
.disp16
= 1;
8786 i
.types
[this_operand
] = operand_type_or (i
.types
[this_operand
],
8789 exp
= &disp_expressions
[i
.disp_operands
];
8790 i
.op
[this_operand
].disps
= exp
;
8792 save_input_line_pointer
= input_line_pointer
;
8793 input_line_pointer
= disp_start
;
8794 END_STRING_AND_SAVE (disp_end
);
8796 #ifndef GCC_ASM_O_HACK
8797 #define GCC_ASM_O_HACK 0
8800 END_STRING_AND_SAVE (disp_end
+ 1);
8801 if (i
.types
[this_operand
].bitfield
.baseIndex
8802 && displacement_string_end
[-1] == '+')
8804 /* This hack is to avoid a warning when using the "o"
8805 constraint within gcc asm statements.
8808 #define _set_tssldt_desc(n,addr,limit,type) \
8809 __asm__ __volatile__ ( \
8811 "movw %w1,2+%0\n\t" \
8813 "movb %b1,4+%0\n\t" \
8814 "movb %4,5+%0\n\t" \
8815 "movb $0,6+%0\n\t" \
8816 "movb %h1,7+%0\n\t" \
8818 : "=o"(*(n)) : "q" (addr), "ri"(limit), "i"(type))
8820 This works great except that the output assembler ends
8821 up looking a bit weird if it turns out that there is
8822 no offset. You end up producing code that looks like:
8835 So here we provide the missing zero. */
8837 *displacement_string_end
= '0';
8840 gotfree_input_line
= lex_got (&i
.reloc
[this_operand
], NULL
, &types
);
8841 if (gotfree_input_line
)
8842 input_line_pointer
= gotfree_input_line
;
8844 exp_seg
= expression (exp
);
8847 if (*input_line_pointer
)
8848 as_bad (_("junk `%s' after expression"), input_line_pointer
);
8850 RESTORE_END_STRING (disp_end
+ 1);
8852 input_line_pointer
= save_input_line_pointer
;
8853 if (gotfree_input_line
)
8855 free (gotfree_input_line
);
8857 if (exp
->X_op
== O_constant
|| exp
->X_op
== O_register
)
8858 exp
->X_op
= O_illegal
;
8861 ret
= i386_finalize_displacement (exp_seg
, exp
, types
, disp_start
);
8863 RESTORE_END_STRING (disp_end
);
8869 i386_finalize_displacement (segT exp_seg ATTRIBUTE_UNUSED
, expressionS
*exp
,
8870 i386_operand_type types
, const char *disp_start
)
8872 i386_operand_type bigdisp
;
8875 /* We do this to make sure that the section symbol is in
8876 the symbol table. We will ultimately change the relocation
8877 to be relative to the beginning of the section. */
8878 if (i
.reloc
[this_operand
] == BFD_RELOC_386_GOTOFF
8879 || i
.reloc
[this_operand
] == BFD_RELOC_X86_64_GOTPCREL
8880 || i
.reloc
[this_operand
] == BFD_RELOC_X86_64_GOTOFF64
)
8882 if (exp
->X_op
!= O_symbol
)
8885 if (S_IS_LOCAL (exp
->X_add_symbol
)
8886 && S_GET_SEGMENT (exp
->X_add_symbol
) != undefined_section
8887 && S_GET_SEGMENT (exp
->X_add_symbol
) != expr_section
)
8888 section_symbol (S_GET_SEGMENT (exp
->X_add_symbol
));
8889 exp
->X_op
= O_subtract
;
8890 exp
->X_op_symbol
= GOT_symbol
;
8891 if (i
.reloc
[this_operand
] == BFD_RELOC_X86_64_GOTPCREL
)
8892 i
.reloc
[this_operand
] = BFD_RELOC_32_PCREL
;
8893 else if (i
.reloc
[this_operand
] == BFD_RELOC_X86_64_GOTOFF64
)
8894 i
.reloc
[this_operand
] = BFD_RELOC_64
;
8896 i
.reloc
[this_operand
] = BFD_RELOC_32
;
8899 else if (exp
->X_op
== O_absent
8900 || exp
->X_op
== O_illegal
8901 || exp
->X_op
== O_big
)
8904 as_bad (_("missing or invalid displacement expression `%s'"),
8909 else if (flag_code
== CODE_64BIT
8910 && !i
.prefix
[ADDR_PREFIX
]
8911 && exp
->X_op
== O_constant
)
8913 /* Since displacement is signed extended to 64bit, don't allow
8914 disp32 and turn off disp32s if they are out of range. */
8915 i
.types
[this_operand
].bitfield
.disp32
= 0;
8916 if (!fits_in_signed_long (exp
->X_add_number
))
8918 i
.types
[this_operand
].bitfield
.disp32s
= 0;
8919 if (i
.types
[this_operand
].bitfield
.baseindex
)
8921 as_bad (_("0x%lx out range of signed 32bit displacement"),
8922 (long) exp
->X_add_number
);
8928 #if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
8929 else if (exp
->X_op
!= O_constant
8930 && OUTPUT_FLAVOR
== bfd_target_aout_flavour
8931 && exp_seg
!= absolute_section
8932 && exp_seg
!= text_section
8933 && exp_seg
!= data_section
8934 && exp_seg
!= bss_section
8935 && exp_seg
!= undefined_section
8936 && !bfd_is_com_section (exp_seg
))
8938 as_bad (_("unimplemented segment %s in operand"), exp_seg
->name
);
8943 /* Check if this is a displacement only operand. */
8944 bigdisp
= i
.types
[this_operand
];
8945 bigdisp
.bitfield
.disp8
= 0;
8946 bigdisp
.bitfield
.disp16
= 0;
8947 bigdisp
.bitfield
.disp32
= 0;
8948 bigdisp
.bitfield
.disp32s
= 0;
8949 bigdisp
.bitfield
.disp64
= 0;
8950 if (operand_type_all_zero (&bigdisp
))
8951 i
.types
[this_operand
] = operand_type_and (i
.types
[this_operand
],
8957 /* Return the active addressing mode, taking address override and
8958 registers forming the address into consideration. Update the
8959 address override prefix if necessary. */
8961 static enum flag_code
8962 i386_addressing_mode (void)
8964 enum flag_code addr_mode
;
8966 if (i
.prefix
[ADDR_PREFIX
])
8967 addr_mode
= flag_code
== CODE_32BIT
? CODE_16BIT
: CODE_32BIT
;
8970 addr_mode
= flag_code
;
8972 #if INFER_ADDR_PREFIX
8973 if (i
.mem_operands
== 0)
8975 /* Infer address prefix from the first memory operand. */
8976 const reg_entry
*addr_reg
= i
.base_reg
;
8978 if (addr_reg
== NULL
)
8979 addr_reg
= i
.index_reg
;
8983 if (addr_reg
->reg_num
== RegEip
8984 || addr_reg
->reg_num
== RegEiz
8985 || addr_reg
->reg_type
.bitfield
.dword
)
8986 addr_mode
= CODE_32BIT
;
8987 else if (flag_code
!= CODE_64BIT
8988 && addr_reg
->reg_type
.bitfield
.word
)
8989 addr_mode
= CODE_16BIT
;
8991 if (addr_mode
!= flag_code
)
8993 i
.prefix
[ADDR_PREFIX
] = ADDR_PREFIX_OPCODE
;
8995 /* Change the size of any displacement too. At most one
8996 of Disp16 or Disp32 is set.
8997 FIXME. There doesn't seem to be any real need for
8998 separate Disp16 and Disp32 flags. The same goes for
8999 Imm16 and Imm32. Removing them would probably clean
9000 up the code quite a lot. */
9001 if (flag_code
!= CODE_64BIT
9002 && (i
.types
[this_operand
].bitfield
.disp16
9003 || i
.types
[this_operand
].bitfield
.disp32
))
9004 i
.types
[this_operand
]
9005 = operand_type_xor (i
.types
[this_operand
], disp16_32
);
9015 /* Make sure the memory operand we've been dealt is valid.
9016 Return 1 on success, 0 on a failure. */
9019 i386_index_check (const char *operand_string
)
9021 const char *kind
= "base/index";
9022 enum flag_code addr_mode
= i386_addressing_mode ();
9024 if (current_templates
->start
->opcode_modifier
.isstring
9025 && !current_templates
->start
->opcode_modifier
.immext
9026 && (current_templates
->end
[-1].opcode_modifier
.isstring
9029 /* Memory operands of string insns are special in that they only allow
9030 a single register (rDI, rSI, or rBX) as their memory address. */
9031 const reg_entry
*expected_reg
;
9032 static const char *di_si
[][2] =
9038 static const char *bx
[] = { "ebx", "bx", "rbx" };
9040 kind
= "string address";
9042 if (current_templates
->start
->opcode_modifier
.repprefixok
)
9044 i386_operand_type type
= current_templates
->end
[-1].operand_types
[0];
9046 if (!type
.bitfield
.baseindex
9047 || ((!i
.mem_operands
!= !intel_syntax
)
9048 && current_templates
->end
[-1].operand_types
[1]
9049 .bitfield
.baseindex
))
9050 type
= current_templates
->end
[-1].operand_types
[1];
9051 expected_reg
= hash_find (reg_hash
,
9052 di_si
[addr_mode
][type
.bitfield
.esseg
]);
9056 expected_reg
= hash_find (reg_hash
, bx
[addr_mode
]);
9058 if (i
.base_reg
!= expected_reg
9060 || operand_type_check (i
.types
[this_operand
], disp
))
9062 /* The second memory operand must have the same size as
9066 && !((addr_mode
== CODE_64BIT
9067 && i
.base_reg
->reg_type
.bitfield
.qword
)
9068 || (addr_mode
== CODE_32BIT
9069 ? i
.base_reg
->reg_type
.bitfield
.dword
9070 : i
.base_reg
->reg_type
.bitfield
.word
)))
9073 as_warn (_("`%s' is not valid here (expected `%c%s%s%c')"),
9075 intel_syntax
? '[' : '(',
9077 expected_reg
->reg_name
,
9078 intel_syntax
? ']' : ')');
9085 as_bad (_("`%s' is not a valid %s expression"),
9086 operand_string
, kind
);
9091 if (addr_mode
!= CODE_16BIT
)
9093 /* 32-bit/64-bit checks. */
9095 && (addr_mode
== CODE_64BIT
9096 ? !i
.base_reg
->reg_type
.bitfield
.qword
9097 : !i
.base_reg
->reg_type
.bitfield
.dword
)
9099 || (i
.base_reg
->reg_num
9100 != (addr_mode
== CODE_64BIT
? RegRip
: RegEip
))))
9102 && !i
.index_reg
->reg_type
.bitfield
.xmmword
9103 && !i
.index_reg
->reg_type
.bitfield
.ymmword
9104 && !i
.index_reg
->reg_type
.bitfield
.zmmword
9105 && ((addr_mode
== CODE_64BIT
9106 ? !(i
.index_reg
->reg_type
.bitfield
.qword
9107 || i
.index_reg
->reg_num
== RegRiz
)
9108 : !(i
.index_reg
->reg_type
.bitfield
.dword
9109 || i
.index_reg
->reg_num
== RegEiz
))
9110 || !i
.index_reg
->reg_type
.bitfield
.baseindex
)))
9113 /* bndmk, bndldx, and bndstx have special restrictions. */
9114 if (current_templates
->start
->base_opcode
== 0xf30f1b
9115 || (current_templates
->start
->base_opcode
& ~1) == 0x0f1a)
9117 /* They cannot use RIP-relative addressing. */
9118 if (i
.base_reg
&& i
.base_reg
->reg_num
== RegRip
)
9120 as_bad (_("`%s' cannot be used here"), operand_string
);
9124 /* bndldx and bndstx ignore their scale factor. */
9125 if (current_templates
->start
->base_opcode
!= 0xf30f1b
9126 && i
.log2_scale_factor
)
9127 as_warn (_("register scaling is being ignored here"));
9132 /* 16-bit checks. */
9134 && (!i
.base_reg
->reg_type
.bitfield
.word
9135 || !i
.base_reg
->reg_type
.bitfield
.baseindex
))
9137 && (!i
.index_reg
->reg_type
.bitfield
.word
9138 || !i
.index_reg
->reg_type
.bitfield
.baseindex
9140 && i
.base_reg
->reg_num
< 6
9141 && i
.index_reg
->reg_num
>= 6
9142 && i
.log2_scale_factor
== 0))))
9149 /* Handle vector immediates. */
9152 RC_SAE_immediate (const char *imm_start
)
9154 unsigned int match_found
, j
;
9155 const char *pstr
= imm_start
;
9163 for (j
= 0; j
< ARRAY_SIZE (RC_NamesTable
); j
++)
9165 if (!strncmp (pstr
, RC_NamesTable
[j
].name
, RC_NamesTable
[j
].len
))
9169 rc_op
.type
= RC_NamesTable
[j
].type
;
9170 rc_op
.operand
= this_operand
;
9171 i
.rounding
= &rc_op
;
9175 as_bad (_("duplicated `%s'"), imm_start
);
9178 pstr
+= RC_NamesTable
[j
].len
;
9188 as_bad (_("Missing '}': '%s'"), imm_start
);
9191 /* RC/SAE immediate string should contain nothing more. */;
9194 as_bad (_("Junk after '}': '%s'"), imm_start
);
9198 exp
= &im_expressions
[i
.imm_operands
++];
9199 i
.op
[this_operand
].imms
= exp
;
9201 exp
->X_op
= O_constant
;
9202 exp
->X_add_number
= 0;
9203 exp
->X_add_symbol
= (symbolS
*) 0;
9204 exp
->X_op_symbol
= (symbolS
*) 0;
9206 i
.types
[this_operand
].bitfield
.imm8
= 1;
9210 /* Only string instructions can have a second memory operand, so
9211 reduce current_templates to just those if it contains any. */
9213 maybe_adjust_templates (void)
9215 const insn_template
*t
;
9217 gas_assert (i
.mem_operands
== 1);
9219 for (t
= current_templates
->start
; t
< current_templates
->end
; ++t
)
9220 if (t
->opcode_modifier
.isstring
)
9223 if (t
< current_templates
->end
)
9225 static templates aux_templates
;
9226 bfd_boolean recheck
;
9228 aux_templates
.start
= t
;
9229 for (; t
< current_templates
->end
; ++t
)
9230 if (!t
->opcode_modifier
.isstring
)
9232 aux_templates
.end
= t
;
9234 /* Determine whether to re-check the first memory operand. */
9235 recheck
= (aux_templates
.start
!= current_templates
->start
9236 || t
!= current_templates
->end
);
9238 current_templates
= &aux_templates
;
9243 if (i
.memop1_string
!= NULL
9244 && i386_index_check (i
.memop1_string
) == 0)
9253 /* Parse OPERAND_STRING into the i386_insn structure I. Returns zero
9257 i386_att_operand (char *operand_string
)
9261 char *op_string
= operand_string
;
9263 if (is_space_char (*op_string
))
9266 /* We check for an absolute prefix (differentiating,
9267 for example, 'jmp pc_relative_label' from 'jmp *absolute_label'. */
9268 if (*op_string
== ABSOLUTE_PREFIX
)
9271 if (is_space_char (*op_string
))
9273 i
.types
[this_operand
].bitfield
.jumpabsolute
= 1;
9276 /* Check if operand is a register. */
9277 if ((r
= parse_register (op_string
, &end_op
)) != NULL
)
9279 i386_operand_type temp
;
9281 /* Check for a segment override by searching for ':' after a
9282 segment register. */
9284 if (is_space_char (*op_string
))
9286 if (*op_string
== ':'
9287 && (r
->reg_type
.bitfield
.sreg2
9288 || r
->reg_type
.bitfield
.sreg3
))
9293 i
.seg
[i
.mem_operands
] = &es
;
9296 i
.seg
[i
.mem_operands
] = &cs
;
9299 i
.seg
[i
.mem_operands
] = &ss
;
9302 i
.seg
[i
.mem_operands
] = &ds
;
9305 i
.seg
[i
.mem_operands
] = &fs
;
9308 i
.seg
[i
.mem_operands
] = &gs
;
9312 /* Skip the ':' and whitespace. */
9314 if (is_space_char (*op_string
))
9317 if (!is_digit_char (*op_string
)
9318 && !is_identifier_char (*op_string
)
9319 && *op_string
!= '('
9320 && *op_string
!= ABSOLUTE_PREFIX
)
9322 as_bad (_("bad memory operand `%s'"), op_string
);
9325 /* Handle case of %es:*foo. */
9326 if (*op_string
== ABSOLUTE_PREFIX
)
9329 if (is_space_char (*op_string
))
9331 i
.types
[this_operand
].bitfield
.jumpabsolute
= 1;
9333 goto do_memory_reference
;
9336 /* Handle vector operations. */
9337 if (*op_string
== '{')
9339 op_string
= check_VecOperations (op_string
, NULL
);
9340 if (op_string
== NULL
)
9346 as_bad (_("junk `%s' after register"), op_string
);
9350 temp
.bitfield
.baseindex
= 0;
9351 i
.types
[this_operand
] = operand_type_or (i
.types
[this_operand
],
9353 i
.types
[this_operand
].bitfield
.unspecified
= 0;
9354 i
.op
[this_operand
].regs
= r
;
9357 else if (*op_string
== REGISTER_PREFIX
)
9359 as_bad (_("bad register name `%s'"), op_string
);
9362 else if (*op_string
== IMMEDIATE_PREFIX
)
9365 if (i
.types
[this_operand
].bitfield
.jumpabsolute
)
9367 as_bad (_("immediate operand illegal with absolute jump"));
9370 if (!i386_immediate (op_string
))
9373 else if (RC_SAE_immediate (operand_string
))
9375 /* If it is a RC or SAE immediate, do nothing. */
9378 else if (is_digit_char (*op_string
)
9379 || is_identifier_char (*op_string
)
9380 || *op_string
== '"'
9381 || *op_string
== '(')
9383 /* This is a memory reference of some sort. */
9386 /* Start and end of displacement string expression (if found). */
9387 char *displacement_string_start
;
9388 char *displacement_string_end
;
9391 do_memory_reference
:
9392 if (i
.mem_operands
== 1 && !maybe_adjust_templates ())
9394 if ((i
.mem_operands
== 1
9395 && !current_templates
->start
->opcode_modifier
.isstring
)
9396 || i
.mem_operands
== 2)
9398 as_bad (_("too many memory references for `%s'"),
9399 current_templates
->start
->name
);
9403 /* Check for base index form. We detect the base index form by
9404 looking for an ')' at the end of the operand, searching
9405 for the '(' matching it, and finding a REGISTER_PREFIX or ','
9407 base_string
= op_string
+ strlen (op_string
);
9409 /* Handle vector operations. */
9410 vop_start
= strchr (op_string
, '{');
9411 if (vop_start
&& vop_start
< base_string
)
9413 if (check_VecOperations (vop_start
, base_string
) == NULL
)
9415 base_string
= vop_start
;
9419 if (is_space_char (*base_string
))
9422 /* If we only have a displacement, set-up for it to be parsed later. */
9423 displacement_string_start
= op_string
;
9424 displacement_string_end
= base_string
+ 1;
9426 if (*base_string
== ')')
9429 unsigned int parens_balanced
= 1;
9430 /* We've already checked that the number of left & right ()'s are
9431 equal, so this loop will not be infinite. */
9435 if (*base_string
== ')')
9437 if (*base_string
== '(')
9440 while (parens_balanced
);
9442 temp_string
= base_string
;
9444 /* Skip past '(' and whitespace. */
9446 if (is_space_char (*base_string
))
9449 if (*base_string
== ','
9450 || ((i
.base_reg
= parse_register (base_string
, &end_op
))
9453 displacement_string_end
= temp_string
;
9455 i
.types
[this_operand
].bitfield
.baseindex
= 1;
9459 base_string
= end_op
;
9460 if (is_space_char (*base_string
))
9464 /* There may be an index reg or scale factor here. */
9465 if (*base_string
== ',')
9468 if (is_space_char (*base_string
))
9471 if ((i
.index_reg
= parse_register (base_string
, &end_op
))
9474 base_string
= end_op
;
9475 if (is_space_char (*base_string
))
9477 if (*base_string
== ',')
9480 if (is_space_char (*base_string
))
9483 else if (*base_string
!= ')')
9485 as_bad (_("expecting `,' or `)' "
9486 "after index register in `%s'"),
9491 else if (*base_string
== REGISTER_PREFIX
)
9493 end_op
= strchr (base_string
, ',');
9496 as_bad (_("bad register name `%s'"), base_string
);
9500 /* Check for scale factor. */
9501 if (*base_string
!= ')')
9503 char *end_scale
= i386_scale (base_string
);
9508 base_string
= end_scale
;
9509 if (is_space_char (*base_string
))
9511 if (*base_string
!= ')')
9513 as_bad (_("expecting `)' "
9514 "after scale factor in `%s'"),
9519 else if (!i
.index_reg
)
9521 as_bad (_("expecting index register or scale factor "
9522 "after `,'; got '%c'"),
9527 else if (*base_string
!= ')')
9529 as_bad (_("expecting `,' or `)' "
9530 "after base register in `%s'"),
9535 else if (*base_string
== REGISTER_PREFIX
)
9537 end_op
= strchr (base_string
, ',');
9540 as_bad (_("bad register name `%s'"), base_string
);
9545 /* If there's an expression beginning the operand, parse it,
9546 assuming displacement_string_start and
9547 displacement_string_end are meaningful. */
9548 if (displacement_string_start
!= displacement_string_end
)
9550 if (!i386_displacement (displacement_string_start
,
9551 displacement_string_end
))
9555 /* Special case for (%dx) while doing input/output op. */
9557 && operand_type_equal (&i
.base_reg
->reg_type
,
9558 ®16_inoutportreg
)
9560 && i
.log2_scale_factor
== 0
9561 && i
.seg
[i
.mem_operands
] == 0
9562 && !operand_type_check (i
.types
[this_operand
], disp
))
9564 i
.types
[this_operand
] = inoutportreg
;
9568 if (i386_index_check (operand_string
) == 0)
9570 i
.types
[this_operand
].bitfield
.mem
= 1;
9571 if (i
.mem_operands
== 0)
9572 i
.memop1_string
= xstrdup (operand_string
);
9577 /* It's not a memory operand; argh! */
9578 as_bad (_("invalid char %s beginning operand %d `%s'"),
9579 output_invalid (*op_string
),
9584 return 1; /* Normal return. */
9587 /* Calculate the maximum variable size (i.e., excluding fr_fix)
9588 that an rs_machine_dependent frag may reach. */
9591 i386_frag_max_var (fragS
*frag
)
9593 /* The only relaxable frags are for jumps.
9594 Unconditional jumps can grow by 4 bytes and others by 5 bytes. */
9595 gas_assert (frag
->fr_type
== rs_machine_dependent
);
9596 return TYPE_FROM_RELAX_STATE (frag
->fr_subtype
) == UNCOND_JUMP
? 4 : 5;
9599 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
9601 elf_symbol_resolved_in_segment_p (symbolS
*fr_symbol
, offsetT fr_var
)
9603 /* STT_GNU_IFUNC symbol must go through PLT. */
9604 if ((symbol_get_bfdsym (fr_symbol
)->flags
9605 & BSF_GNU_INDIRECT_FUNCTION
) != 0)
9608 if (!S_IS_EXTERNAL (fr_symbol
))
9609 /* Symbol may be weak or local. */
9610 return !S_IS_WEAK (fr_symbol
);
9612 /* Global symbols with non-default visibility can't be preempted. */
9613 if (ELF_ST_VISIBILITY (S_GET_OTHER (fr_symbol
)) != STV_DEFAULT
)
9616 if (fr_var
!= NO_RELOC
)
9617 switch ((enum bfd_reloc_code_real
) fr_var
)
9619 case BFD_RELOC_386_PLT32
:
9620 case BFD_RELOC_X86_64_PLT32
:
9621 /* Symbol with PLT relocation may be preempted. */
9627 /* Global symbols with default visibility in a shared library may be
9628 preempted by another definition. */
9633 /* md_estimate_size_before_relax()
9635 Called just before relax() for rs_machine_dependent frags. The x86
9636 assembler uses these frags to handle variable size jump
9639 Any symbol that is now undefined will not become defined.
9640 Return the correct fr_subtype in the frag.
9641 Return the initial "guess for variable size of frag" to caller.
9642 The guess is actually the growth beyond the fixed part. Whatever
9643 we do to grow the fixed or variable part contributes to our
9647 md_estimate_size_before_relax (fragS
*fragP
, segT segment
)
9649 /* We've already got fragP->fr_subtype right; all we have to do is
9650 check for un-relaxable symbols. On an ELF system, we can't relax
9651 an externally visible symbol, because it may be overridden by a
9653 if (S_GET_SEGMENT (fragP
->fr_symbol
) != segment
9654 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
9656 && !elf_symbol_resolved_in_segment_p (fragP
->fr_symbol
,
9659 #if defined (OBJ_COFF) && defined (TE_PE)
9660 || (OUTPUT_FLAVOR
== bfd_target_coff_flavour
9661 && S_IS_WEAK (fragP
->fr_symbol
))
9665 /* Symbol is undefined in this segment, or we need to keep a
9666 reloc so that weak symbols can be overridden. */
9667 int size
= (fragP
->fr_subtype
& CODE16
) ? 2 : 4;
9668 enum bfd_reloc_code_real reloc_type
;
9669 unsigned char *opcode
;
9672 if (fragP
->fr_var
!= NO_RELOC
)
9673 reloc_type
= (enum bfd_reloc_code_real
) fragP
->fr_var
;
9675 reloc_type
= BFD_RELOC_16_PCREL
;
9676 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
9677 else if (need_plt32_p (fragP
->fr_symbol
))
9678 reloc_type
= BFD_RELOC_X86_64_PLT32
;
9681 reloc_type
= BFD_RELOC_32_PCREL
;
9683 old_fr_fix
= fragP
->fr_fix
;
9684 opcode
= (unsigned char *) fragP
->fr_opcode
;
9686 switch (TYPE_FROM_RELAX_STATE (fragP
->fr_subtype
))
9689 /* Make jmp (0xeb) a (d)word displacement jump. */
9691 fragP
->fr_fix
+= size
;
9692 fix_new (fragP
, old_fr_fix
, size
,
9694 fragP
->fr_offset
, 1,
9700 && (!no_cond_jump_promotion
|| fragP
->fr_var
!= NO_RELOC
))
9702 /* Negate the condition, and branch past an
9703 unconditional jump. */
9706 /* Insert an unconditional jump. */
9708 /* We added two extra opcode bytes, and have a two byte
9710 fragP
->fr_fix
+= 2 + 2;
9711 fix_new (fragP
, old_fr_fix
+ 2, 2,
9713 fragP
->fr_offset
, 1,
9720 if (no_cond_jump_promotion
&& fragP
->fr_var
== NO_RELOC
)
9725 fixP
= fix_new (fragP
, old_fr_fix
, 1,
9727 fragP
->fr_offset
, 1,
9729 fixP
->fx_signed
= 1;
9733 /* This changes the byte-displacement jump 0x7N
9734 to the (d)word-displacement jump 0x0f,0x8N. */
9735 opcode
[1] = opcode
[0] + 0x10;
9736 opcode
[0] = TWO_BYTE_OPCODE_ESCAPE
;
9737 /* We've added an opcode byte. */
9738 fragP
->fr_fix
+= 1 + size
;
9739 fix_new (fragP
, old_fr_fix
+ 1, size
,
9741 fragP
->fr_offset
, 1,
9746 BAD_CASE (fragP
->fr_subtype
);
9750 return fragP
->fr_fix
- old_fr_fix
;
9753 /* Guess size depending on current relax state. Initially the relax
9754 state will correspond to a short jump and we return 1, because
9755 the variable part of the frag (the branch offset) is one byte
9756 long. However, we can relax a section more than once and in that
9757 case we must either set fr_subtype back to the unrelaxed state,
9758 or return the value for the appropriate branch. */
9759 return md_relax_table
[fragP
->fr_subtype
].rlx_length
;
9762 /* Called after relax() is finished.
9764 In: Address of frag.
9765 fr_type == rs_machine_dependent.
9766 fr_subtype is what the address relaxed to.
9768 Out: Any fixSs and constants are set up.
9769 Caller will turn frag into a ".space 0". */
9772 md_convert_frag (bfd
*abfd ATTRIBUTE_UNUSED
, segT sec ATTRIBUTE_UNUSED
,
9775 unsigned char *opcode
;
9776 unsigned char *where_to_put_displacement
= NULL
;
9777 offsetT target_address
;
9778 offsetT opcode_address
;
9779 unsigned int extension
= 0;
9780 offsetT displacement_from_opcode_start
;
9782 opcode
= (unsigned char *) fragP
->fr_opcode
;
9784 /* Address we want to reach in file space. */
9785 target_address
= S_GET_VALUE (fragP
->fr_symbol
) + fragP
->fr_offset
;
9787 /* Address opcode resides at in file space. */
9788 opcode_address
= fragP
->fr_address
+ fragP
->fr_fix
;
9790 /* Displacement from opcode start to fill into instruction. */
9791 displacement_from_opcode_start
= target_address
- opcode_address
;
9793 if ((fragP
->fr_subtype
& BIG
) == 0)
9795 /* Don't have to change opcode. */
9796 extension
= 1; /* 1 opcode + 1 displacement */
9797 where_to_put_displacement
= &opcode
[1];
9801 if (no_cond_jump_promotion
9802 && TYPE_FROM_RELAX_STATE (fragP
->fr_subtype
) != UNCOND_JUMP
)
9803 as_warn_where (fragP
->fr_file
, fragP
->fr_line
,
9804 _("long jump required"));
9806 switch (fragP
->fr_subtype
)
9808 case ENCODE_RELAX_STATE (UNCOND_JUMP
, BIG
):
9809 extension
= 4; /* 1 opcode + 4 displacement */
9811 where_to_put_displacement
= &opcode
[1];
9814 case ENCODE_RELAX_STATE (UNCOND_JUMP
, BIG16
):
9815 extension
= 2; /* 1 opcode + 2 displacement */
9817 where_to_put_displacement
= &opcode
[1];
9820 case ENCODE_RELAX_STATE (COND_JUMP
, BIG
):
9821 case ENCODE_RELAX_STATE (COND_JUMP86
, BIG
):
9822 extension
= 5; /* 2 opcode + 4 displacement */
9823 opcode
[1] = opcode
[0] + 0x10;
9824 opcode
[0] = TWO_BYTE_OPCODE_ESCAPE
;
9825 where_to_put_displacement
= &opcode
[2];
9828 case ENCODE_RELAX_STATE (COND_JUMP
, BIG16
):
9829 extension
= 3; /* 2 opcode + 2 displacement */
9830 opcode
[1] = opcode
[0] + 0x10;
9831 opcode
[0] = TWO_BYTE_OPCODE_ESCAPE
;
9832 where_to_put_displacement
= &opcode
[2];
9835 case ENCODE_RELAX_STATE (COND_JUMP86
, BIG16
):
9840 where_to_put_displacement
= &opcode
[3];
9844 BAD_CASE (fragP
->fr_subtype
);
9849 /* If size if less then four we are sure that the operand fits,
9850 but if it's 4, then it could be that the displacement is larger
9852 if (DISP_SIZE_FROM_RELAX_STATE (fragP
->fr_subtype
) == 4
9854 && ((addressT
) (displacement_from_opcode_start
- extension
9855 + ((addressT
) 1 << 31))
9856 > (((addressT
) 2 << 31) - 1)))
9858 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
9859 _("jump target out of range"));
9860 /* Make us emit 0. */
9861 displacement_from_opcode_start
= extension
;
9863 /* Now put displacement after opcode. */
9864 md_number_to_chars ((char *) where_to_put_displacement
,
9865 (valueT
) (displacement_from_opcode_start
- extension
),
9866 DISP_SIZE_FROM_RELAX_STATE (fragP
->fr_subtype
));
9867 fragP
->fr_fix
+= extension
;
9870 /* Apply a fixup (fixP) to segment data, once it has been determined
9871 by our caller that we have all the info we need to fix it up.
9873 Parameter valP is the pointer to the value of the bits.
9875 On the 386, immediates, displacements, and data pointers are all in
9876 the same (little-endian) format, so we don't need to care about which
9880 md_apply_fix (fixS
*fixP
, valueT
*valP
, segT seg ATTRIBUTE_UNUSED
)
9882 char *p
= fixP
->fx_where
+ fixP
->fx_frag
->fr_literal
;
9883 valueT value
= *valP
;
9885 #if !defined (TE_Mach)
9888 switch (fixP
->fx_r_type
)
9894 fixP
->fx_r_type
= BFD_RELOC_64_PCREL
;
9897 case BFD_RELOC_X86_64_32S
:
9898 fixP
->fx_r_type
= BFD_RELOC_32_PCREL
;
9901 fixP
->fx_r_type
= BFD_RELOC_16_PCREL
;
9904 fixP
->fx_r_type
= BFD_RELOC_8_PCREL
;
9909 if (fixP
->fx_addsy
!= NULL
9910 && (fixP
->fx_r_type
== BFD_RELOC_32_PCREL
9911 || fixP
->fx_r_type
== BFD_RELOC_64_PCREL
9912 || fixP
->fx_r_type
== BFD_RELOC_16_PCREL
9913 || fixP
->fx_r_type
== BFD_RELOC_8_PCREL
)
9914 && !use_rela_relocations
)
9916 /* This is a hack. There should be a better way to handle this.
9917 This covers for the fact that bfd_install_relocation will
9918 subtract the current location (for partial_inplace, PC relative
9919 relocations); see more below. */
9923 || OUTPUT_FLAVOR
== bfd_target_coff_flavour
9926 value
+= fixP
->fx_where
+ fixP
->fx_frag
->fr_address
;
9928 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
9931 segT sym_seg
= S_GET_SEGMENT (fixP
->fx_addsy
);
9934 || (symbol_section_p (fixP
->fx_addsy
)
9935 && sym_seg
!= absolute_section
))
9936 && !generic_force_reloc (fixP
))
9938 /* Yes, we add the values in twice. This is because
9939 bfd_install_relocation subtracts them out again. I think
9940 bfd_install_relocation is broken, but I don't dare change
9942 value
+= fixP
->fx_where
+ fixP
->fx_frag
->fr_address
;
9946 #if defined (OBJ_COFF) && defined (TE_PE)
9947 /* For some reason, the PE format does not store a
9948 section address offset for a PC relative symbol. */
9949 if (S_GET_SEGMENT (fixP
->fx_addsy
) != seg
9950 || S_IS_WEAK (fixP
->fx_addsy
))
9951 value
+= md_pcrel_from (fixP
);
9954 #if defined (OBJ_COFF) && defined (TE_PE)
9955 if (fixP
->fx_addsy
!= NULL
9956 && S_IS_WEAK (fixP
->fx_addsy
)
9957 /* PR 16858: Do not modify weak function references. */
9958 && ! fixP
->fx_pcrel
)
9960 #if !defined (TE_PEP)
9961 /* For x86 PE weak function symbols are neither PC-relative
9962 nor do they set S_IS_FUNCTION. So the only reliable way
9963 to detect them is to check the flags of their containing
9965 if (S_GET_SEGMENT (fixP
->fx_addsy
) != NULL
9966 && S_GET_SEGMENT (fixP
->fx_addsy
)->flags
& SEC_CODE
)
9970 value
-= S_GET_VALUE (fixP
->fx_addsy
);
9974 /* Fix a few things - the dynamic linker expects certain values here,
9975 and we must not disappoint it. */
9976 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
9977 if (IS_ELF
&& fixP
->fx_addsy
)
9978 switch (fixP
->fx_r_type
)
9980 case BFD_RELOC_386_PLT32
:
9981 case BFD_RELOC_X86_64_PLT32
:
9982 /* Make the jump instruction point to the address of the operand. At
9983 runtime we merely add the offset to the actual PLT entry. */
9987 case BFD_RELOC_386_TLS_GD
:
9988 case BFD_RELOC_386_TLS_LDM
:
9989 case BFD_RELOC_386_TLS_IE_32
:
9990 case BFD_RELOC_386_TLS_IE
:
9991 case BFD_RELOC_386_TLS_GOTIE
:
9992 case BFD_RELOC_386_TLS_GOTDESC
:
9993 case BFD_RELOC_X86_64_TLSGD
:
9994 case BFD_RELOC_X86_64_TLSLD
:
9995 case BFD_RELOC_X86_64_GOTTPOFF
:
9996 case BFD_RELOC_X86_64_GOTPC32_TLSDESC
:
9997 value
= 0; /* Fully resolved at runtime. No addend. */
9999 case BFD_RELOC_386_TLS_LE
:
10000 case BFD_RELOC_386_TLS_LDO_32
:
10001 case BFD_RELOC_386_TLS_LE_32
:
10002 case BFD_RELOC_X86_64_DTPOFF32
:
10003 case BFD_RELOC_X86_64_DTPOFF64
:
10004 case BFD_RELOC_X86_64_TPOFF32
:
10005 case BFD_RELOC_X86_64_TPOFF64
:
10006 S_SET_THREAD_LOCAL (fixP
->fx_addsy
);
10009 case BFD_RELOC_386_TLS_DESC_CALL
:
10010 case BFD_RELOC_X86_64_TLSDESC_CALL
:
10011 value
= 0; /* Fully resolved at runtime. No addend. */
10012 S_SET_THREAD_LOCAL (fixP
->fx_addsy
);
10016 case BFD_RELOC_VTABLE_INHERIT
:
10017 case BFD_RELOC_VTABLE_ENTRY
:
10024 #endif /* defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) */
10026 #endif /* !defined (TE_Mach) */
10028 /* Are we finished with this relocation now? */
10029 if (fixP
->fx_addsy
== NULL
)
10031 #if defined (OBJ_COFF) && defined (TE_PE)
10032 else if (fixP
->fx_addsy
!= NULL
&& S_IS_WEAK (fixP
->fx_addsy
))
10035 /* Remember value for tc_gen_reloc. */
10036 fixP
->fx_addnumber
= value
;
10037 /* Clear out the frag for now. */
10041 else if (use_rela_relocations
)
10043 fixP
->fx_no_overflow
= 1;
10044 /* Remember value for tc_gen_reloc. */
10045 fixP
->fx_addnumber
= value
;
10049 md_number_to_chars (p
, value
, fixP
->fx_size
);
10053 md_atof (int type
, char *litP
, int *sizeP
)
10055 /* This outputs the LITTLENUMs in REVERSE order;
10056 in accord with the bigendian 386. */
10057 return ieee_md_atof (type
, litP
, sizeP
, FALSE
);
10060 static char output_invalid_buf
[sizeof (unsigned char) * 2 + 6];
10063 output_invalid (int c
)
10066 snprintf (output_invalid_buf
, sizeof (output_invalid_buf
),
10069 snprintf (output_invalid_buf
, sizeof (output_invalid_buf
),
10070 "(0x%x)", (unsigned char) c
);
10071 return output_invalid_buf
;
10074 /* REG_STRING starts *before* REGISTER_PREFIX. */
10076 static const reg_entry
*
10077 parse_real_register (char *reg_string
, char **end_op
)
10079 char *s
= reg_string
;
10081 char reg_name_given
[MAX_REG_NAME_SIZE
+ 1];
10082 const reg_entry
*r
;
10084 /* Skip possible REGISTER_PREFIX and possible whitespace. */
10085 if (*s
== REGISTER_PREFIX
)
10088 if (is_space_char (*s
))
10091 p
= reg_name_given
;
10092 while ((*p
++ = register_chars
[(unsigned char) *s
]) != '\0')
10094 if (p
>= reg_name_given
+ MAX_REG_NAME_SIZE
)
10095 return (const reg_entry
*) NULL
;
10099 /* For naked regs, make sure that we are not dealing with an identifier.
10100 This prevents confusing an identifier like `eax_var' with register
10102 if (allow_naked_reg
&& identifier_chars
[(unsigned char) *s
])
10103 return (const reg_entry
*) NULL
;
10107 r
= (const reg_entry
*) hash_find (reg_hash
, reg_name_given
);
10109 /* Handle floating point regs, allowing spaces in the (i) part. */
10110 if (r
== i386_regtab
/* %st is first entry of table */)
10112 if (!cpu_arch_flags
.bitfield
.cpu8087
10113 && !cpu_arch_flags
.bitfield
.cpu287
10114 && !cpu_arch_flags
.bitfield
.cpu387
)
10115 return (const reg_entry
*) NULL
;
10117 if (is_space_char (*s
))
10122 if (is_space_char (*s
))
10124 if (*s
>= '0' && *s
<= '7')
10126 int fpr
= *s
- '0';
10128 if (is_space_char (*s
))
10133 r
= (const reg_entry
*) hash_find (reg_hash
, "st(0)");
10138 /* We have "%st(" then garbage. */
10139 return (const reg_entry
*) NULL
;
10143 if (r
== NULL
|| allow_pseudo_reg
)
10146 if (operand_type_all_zero (&r
->reg_type
))
10147 return (const reg_entry
*) NULL
;
10149 if ((r
->reg_type
.bitfield
.dword
10150 || r
->reg_type
.bitfield
.sreg3
10151 || r
->reg_type
.bitfield
.control
10152 || r
->reg_type
.bitfield
.debug
10153 || r
->reg_type
.bitfield
.test
)
10154 && !cpu_arch_flags
.bitfield
.cpui386
)
10155 return (const reg_entry
*) NULL
;
10157 if (r
->reg_type
.bitfield
.regmmx
&& !cpu_arch_flags
.bitfield
.cpummx
)
10158 return (const reg_entry
*) NULL
;
10160 if (!cpu_arch_flags
.bitfield
.cpuavx512f
)
10162 if (r
->reg_type
.bitfield
.zmmword
|| r
->reg_type
.bitfield
.regmask
)
10163 return (const reg_entry
*) NULL
;
10165 if (!cpu_arch_flags
.bitfield
.cpuavx
)
10167 if (r
->reg_type
.bitfield
.ymmword
)
10168 return (const reg_entry
*) NULL
;
10170 if (!cpu_arch_flags
.bitfield
.cpusse
&& r
->reg_type
.bitfield
.xmmword
)
10171 return (const reg_entry
*) NULL
;
10175 if (r
->reg_type
.bitfield
.regbnd
&& !cpu_arch_flags
.bitfield
.cpumpx
)
10176 return (const reg_entry
*) NULL
;
10178 /* Don't allow fake index register unless allow_index_reg isn't 0. */
10179 if (!allow_index_reg
10180 && (r
->reg_num
== RegEiz
|| r
->reg_num
== RegRiz
))
10181 return (const reg_entry
*) NULL
;
10183 /* Upper 16 vector registers are only available with VREX in 64bit
10184 mode, and require EVEX encoding. */
10185 if (r
->reg_flags
& RegVRex
)
10187 if (!cpu_arch_flags
.bitfield
.cpuvrex
10188 || flag_code
!= CODE_64BIT
)
10189 return (const reg_entry
*) NULL
;
10191 i
.vec_encoding
= vex_encoding_evex
;
10194 if (((r
->reg_flags
& (RegRex64
| RegRex
))
10195 || r
->reg_type
.bitfield
.qword
)
10196 && (!cpu_arch_flags
.bitfield
.cpulm
10197 || !operand_type_equal (&r
->reg_type
, &control
))
10198 && flag_code
!= CODE_64BIT
)
10199 return (const reg_entry
*) NULL
;
10201 if (r
->reg_type
.bitfield
.sreg3
&& r
->reg_num
== RegFlat
&& !intel_syntax
)
10202 return (const reg_entry
*) NULL
;
10207 /* REG_STRING starts *before* REGISTER_PREFIX. */
10209 static const reg_entry
*
10210 parse_register (char *reg_string
, char **end_op
)
10212 const reg_entry
*r
;
10214 if (*reg_string
== REGISTER_PREFIX
|| allow_naked_reg
)
10215 r
= parse_real_register (reg_string
, end_op
);
10220 char *save
= input_line_pointer
;
10224 input_line_pointer
= reg_string
;
10225 c
= get_symbol_name (®_string
);
10226 symbolP
= symbol_find (reg_string
);
10227 if (symbolP
&& S_GET_SEGMENT (symbolP
) == reg_section
)
10229 const expressionS
*e
= symbol_get_value_expression (symbolP
);
10231 know (e
->X_op
== O_register
);
10232 know (e
->X_add_number
>= 0
10233 && (valueT
) e
->X_add_number
< i386_regtab_size
);
10234 r
= i386_regtab
+ e
->X_add_number
;
10235 if ((r
->reg_flags
& RegVRex
))
10236 i
.vec_encoding
= vex_encoding_evex
;
10237 *end_op
= input_line_pointer
;
10239 *input_line_pointer
= c
;
10240 input_line_pointer
= save
;
10246 i386_parse_name (char *name
, expressionS
*e
, char *nextcharP
)
10248 const reg_entry
*r
;
10249 char *end
= input_line_pointer
;
10252 r
= parse_register (name
, &input_line_pointer
);
10253 if (r
&& end
<= input_line_pointer
)
10255 *nextcharP
= *input_line_pointer
;
10256 *input_line_pointer
= 0;
10257 e
->X_op
= O_register
;
10258 e
->X_add_number
= r
- i386_regtab
;
10261 input_line_pointer
= end
;
10263 return intel_syntax
? i386_intel_parse_name (name
, e
) : 0;
10267 md_operand (expressionS
*e
)
10270 const reg_entry
*r
;
10272 switch (*input_line_pointer
)
10274 case REGISTER_PREFIX
:
10275 r
= parse_real_register (input_line_pointer
, &end
);
10278 e
->X_op
= O_register
;
10279 e
->X_add_number
= r
- i386_regtab
;
10280 input_line_pointer
= end
;
10285 gas_assert (intel_syntax
);
10286 end
= input_line_pointer
++;
10288 if (*input_line_pointer
== ']')
10290 ++input_line_pointer
;
10291 e
->X_op_symbol
= make_expr_symbol (e
);
10292 e
->X_add_symbol
= NULL
;
10293 e
->X_add_number
= 0;
10298 e
->X_op
= O_absent
;
10299 input_line_pointer
= end
;
10306 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
10307 const char *md_shortopts
= "kVQ:sqnO::";
10309 const char *md_shortopts
= "qnO::";
10312 #define OPTION_32 (OPTION_MD_BASE + 0)
10313 #define OPTION_64 (OPTION_MD_BASE + 1)
10314 #define OPTION_DIVIDE (OPTION_MD_BASE + 2)
10315 #define OPTION_MARCH (OPTION_MD_BASE + 3)
10316 #define OPTION_MTUNE (OPTION_MD_BASE + 4)
10317 #define OPTION_MMNEMONIC (OPTION_MD_BASE + 5)
10318 #define OPTION_MSYNTAX (OPTION_MD_BASE + 6)
10319 #define OPTION_MINDEX_REG (OPTION_MD_BASE + 7)
10320 #define OPTION_MNAKED_REG (OPTION_MD_BASE + 8)
10321 #define OPTION_MRELAX_RELOCATIONS (OPTION_MD_BASE + 9)
10322 #define OPTION_MSSE2AVX (OPTION_MD_BASE + 10)
10323 #define OPTION_MSSE_CHECK (OPTION_MD_BASE + 11)
10324 #define OPTION_MOPERAND_CHECK (OPTION_MD_BASE + 12)
10325 #define OPTION_MAVXSCALAR (OPTION_MD_BASE + 13)
10326 #define OPTION_X32 (OPTION_MD_BASE + 14)
10327 #define OPTION_MADD_BND_PREFIX (OPTION_MD_BASE + 15)
10328 #define OPTION_MEVEXLIG (OPTION_MD_BASE + 16)
10329 #define OPTION_MEVEXWIG (OPTION_MD_BASE + 17)
10330 #define OPTION_MBIG_OBJ (OPTION_MD_BASE + 18)
10331 #define OPTION_MOMIT_LOCK_PREFIX (OPTION_MD_BASE + 19)
10332 #define OPTION_MEVEXRCIG (OPTION_MD_BASE + 20)
10333 #define OPTION_MSHARED (OPTION_MD_BASE + 21)
10334 #define OPTION_MAMD64 (OPTION_MD_BASE + 22)
10335 #define OPTION_MINTEL64 (OPTION_MD_BASE + 23)
10336 #define OPTION_MFENCE_AS_LOCK_ADD (OPTION_MD_BASE + 24)
10338 struct option md_longopts
[] =
10340 {"32", no_argument
, NULL
, OPTION_32
},
10341 #if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
10342 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
10343 {"64", no_argument
, NULL
, OPTION_64
},
10345 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
10346 {"x32", no_argument
, NULL
, OPTION_X32
},
10347 {"mshared", no_argument
, NULL
, OPTION_MSHARED
},
10349 {"divide", no_argument
, NULL
, OPTION_DIVIDE
},
10350 {"march", required_argument
, NULL
, OPTION_MARCH
},
10351 {"mtune", required_argument
, NULL
, OPTION_MTUNE
},
10352 {"mmnemonic", required_argument
, NULL
, OPTION_MMNEMONIC
},
10353 {"msyntax", required_argument
, NULL
, OPTION_MSYNTAX
},
10354 {"mindex-reg", no_argument
, NULL
, OPTION_MINDEX_REG
},
10355 {"mnaked-reg", no_argument
, NULL
, OPTION_MNAKED_REG
},
10356 {"msse2avx", no_argument
, NULL
, OPTION_MSSE2AVX
},
10357 {"msse-check", required_argument
, NULL
, OPTION_MSSE_CHECK
},
10358 {"moperand-check", required_argument
, NULL
, OPTION_MOPERAND_CHECK
},
10359 {"mavxscalar", required_argument
, NULL
, OPTION_MAVXSCALAR
},
10360 {"madd-bnd-prefix", no_argument
, NULL
, OPTION_MADD_BND_PREFIX
},
10361 {"mevexlig", required_argument
, NULL
, OPTION_MEVEXLIG
},
10362 {"mevexwig", required_argument
, NULL
, OPTION_MEVEXWIG
},
10363 # if defined (TE_PE) || defined (TE_PEP)
10364 {"mbig-obj", no_argument
, NULL
, OPTION_MBIG_OBJ
},
10366 {"momit-lock-prefix", required_argument
, NULL
, OPTION_MOMIT_LOCK_PREFIX
},
10367 {"mfence-as-lock-add", required_argument
, NULL
, OPTION_MFENCE_AS_LOCK_ADD
},
10368 {"mrelax-relocations", required_argument
, NULL
, OPTION_MRELAX_RELOCATIONS
},
10369 {"mevexrcig", required_argument
, NULL
, OPTION_MEVEXRCIG
},
10370 {"mamd64", no_argument
, NULL
, OPTION_MAMD64
},
10371 {"mintel64", no_argument
, NULL
, OPTION_MINTEL64
},
10372 {NULL
, no_argument
, NULL
, 0}
10374 size_t md_longopts_size
= sizeof (md_longopts
);
10377 md_parse_option (int c
, const char *arg
)
10380 char *arch
, *next
, *saved
;
10385 optimize_align_code
= 0;
10389 quiet_warnings
= 1;
10392 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
10393 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
10394 should be emitted or not. FIXME: Not implemented. */
10398 /* -V: SVR4 argument to print version ID. */
10400 print_version_id ();
10403 /* -k: Ignore for FreeBSD compatibility. */
10408 /* -s: On i386 Solaris, this tells the native assembler to use
10409 .stab instead of .stab.excl. We always use .stab anyhow. */
10412 case OPTION_MSHARED
:
10416 #if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
10417 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
10420 const char **list
, **l
;
10422 list
= bfd_target_list ();
10423 for (l
= list
; *l
!= NULL
; l
++)
10424 if (CONST_STRNEQ (*l
, "elf64-x86-64")
10425 || strcmp (*l
, "coff-x86-64") == 0
10426 || strcmp (*l
, "pe-x86-64") == 0
10427 || strcmp (*l
, "pei-x86-64") == 0
10428 || strcmp (*l
, "mach-o-x86-64") == 0)
10430 default_arch
= "x86_64";
10434 as_fatal (_("no compiled in support for x86_64"));
10440 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
10444 const char **list
, **l
;
10446 list
= bfd_target_list ();
10447 for (l
= list
; *l
!= NULL
; l
++)
10448 if (CONST_STRNEQ (*l
, "elf32-x86-64"))
10450 default_arch
= "x86_64:32";
10454 as_fatal (_("no compiled in support for 32bit x86_64"));
10458 as_fatal (_("32bit x86_64 is only supported for ELF"));
10463 default_arch
= "i386";
10466 case OPTION_DIVIDE
:
10467 #ifdef SVR4_COMMENT_CHARS
10472 n
= XNEWVEC (char, strlen (i386_comment_chars
) + 1);
10474 for (s
= i386_comment_chars
; *s
!= '\0'; s
++)
10478 i386_comment_chars
= n
;
10484 saved
= xstrdup (arg
);
10486 /* Allow -march=+nosse. */
10492 as_fatal (_("invalid -march= option: `%s'"), arg
);
10493 next
= strchr (arch
, '+');
10496 for (j
= 0; j
< ARRAY_SIZE (cpu_arch
); j
++)
10498 if (strcmp (arch
, cpu_arch
[j
].name
) == 0)
10501 if (! cpu_arch
[j
].flags
.bitfield
.cpui386
)
10504 cpu_arch_name
= cpu_arch
[j
].name
;
10505 cpu_sub_arch_name
= NULL
;
10506 cpu_arch_flags
= cpu_arch
[j
].flags
;
10507 cpu_arch_isa
= cpu_arch
[j
].type
;
10508 cpu_arch_isa_flags
= cpu_arch
[j
].flags
;
10509 if (!cpu_arch_tune_set
)
10511 cpu_arch_tune
= cpu_arch_isa
;
10512 cpu_arch_tune_flags
= cpu_arch_isa_flags
;
10516 else if (*cpu_arch
[j
].name
== '.'
10517 && strcmp (arch
, cpu_arch
[j
].name
+ 1) == 0)
10519 /* ISA extension. */
10520 i386_cpu_flags flags
;
10522 flags
= cpu_flags_or (cpu_arch_flags
,
10523 cpu_arch
[j
].flags
);
10525 if (!cpu_flags_equal (&flags
, &cpu_arch_flags
))
10527 if (cpu_sub_arch_name
)
10529 char *name
= cpu_sub_arch_name
;
10530 cpu_sub_arch_name
= concat (name
,
10532 (const char *) NULL
);
10536 cpu_sub_arch_name
= xstrdup (cpu_arch
[j
].name
);
10537 cpu_arch_flags
= flags
;
10538 cpu_arch_isa_flags
= flags
;
10542 = cpu_flags_or (cpu_arch_isa_flags
,
10543 cpu_arch
[j
].flags
);
10548 if (j
>= ARRAY_SIZE (cpu_arch
))
10550 /* Disable an ISA extension. */
10551 for (j
= 0; j
< ARRAY_SIZE (cpu_noarch
); j
++)
10552 if (strcmp (arch
, cpu_noarch
[j
].name
) == 0)
10554 i386_cpu_flags flags
;
10556 flags
= cpu_flags_and_not (cpu_arch_flags
,
10557 cpu_noarch
[j
].flags
);
10558 if (!cpu_flags_equal (&flags
, &cpu_arch_flags
))
10560 if (cpu_sub_arch_name
)
10562 char *name
= cpu_sub_arch_name
;
10563 cpu_sub_arch_name
= concat (arch
,
10564 (const char *) NULL
);
10568 cpu_sub_arch_name
= xstrdup (arch
);
10569 cpu_arch_flags
= flags
;
10570 cpu_arch_isa_flags
= flags
;
10575 if (j
>= ARRAY_SIZE (cpu_noarch
))
10576 j
= ARRAY_SIZE (cpu_arch
);
10579 if (j
>= ARRAY_SIZE (cpu_arch
))
10580 as_fatal (_("invalid -march= option: `%s'"), arg
);
10584 while (next
!= NULL
);
10590 as_fatal (_("invalid -mtune= option: `%s'"), arg
);
10591 for (j
= 0; j
< ARRAY_SIZE (cpu_arch
); j
++)
10593 if (strcmp (arg
, cpu_arch
[j
].name
) == 0)
10595 cpu_arch_tune_set
= 1;
10596 cpu_arch_tune
= cpu_arch
[j
].type
;
10597 cpu_arch_tune_flags
= cpu_arch
[j
].flags
;
10601 if (j
>= ARRAY_SIZE (cpu_arch
))
10602 as_fatal (_("invalid -mtune= option: `%s'"), arg
);
10605 case OPTION_MMNEMONIC
:
10606 if (strcasecmp (arg
, "att") == 0)
10607 intel_mnemonic
= 0;
10608 else if (strcasecmp (arg
, "intel") == 0)
10609 intel_mnemonic
= 1;
10611 as_fatal (_("invalid -mmnemonic= option: `%s'"), arg
);
10614 case OPTION_MSYNTAX
:
10615 if (strcasecmp (arg
, "att") == 0)
10617 else if (strcasecmp (arg
, "intel") == 0)
10620 as_fatal (_("invalid -msyntax= option: `%s'"), arg
);
10623 case OPTION_MINDEX_REG
:
10624 allow_index_reg
= 1;
10627 case OPTION_MNAKED_REG
:
10628 allow_naked_reg
= 1;
10631 case OPTION_MSSE2AVX
:
10635 case OPTION_MSSE_CHECK
:
10636 if (strcasecmp (arg
, "error") == 0)
10637 sse_check
= check_error
;
10638 else if (strcasecmp (arg
, "warning") == 0)
10639 sse_check
= check_warning
;
10640 else if (strcasecmp (arg
, "none") == 0)
10641 sse_check
= check_none
;
10643 as_fatal (_("invalid -msse-check= option: `%s'"), arg
);
10646 case OPTION_MOPERAND_CHECK
:
10647 if (strcasecmp (arg
, "error") == 0)
10648 operand_check
= check_error
;
10649 else if (strcasecmp (arg
, "warning") == 0)
10650 operand_check
= check_warning
;
10651 else if (strcasecmp (arg
, "none") == 0)
10652 operand_check
= check_none
;
10654 as_fatal (_("invalid -moperand-check= option: `%s'"), arg
);
10657 case OPTION_MAVXSCALAR
:
10658 if (strcasecmp (arg
, "128") == 0)
10659 avxscalar
= vex128
;
10660 else if (strcasecmp (arg
, "256") == 0)
10661 avxscalar
= vex256
;
10663 as_fatal (_("invalid -mavxscalar= option: `%s'"), arg
);
10666 case OPTION_MADD_BND_PREFIX
:
10667 add_bnd_prefix
= 1;
10670 case OPTION_MEVEXLIG
:
10671 if (strcmp (arg
, "128") == 0)
10672 evexlig
= evexl128
;
10673 else if (strcmp (arg
, "256") == 0)
10674 evexlig
= evexl256
;
10675 else if (strcmp (arg
, "512") == 0)
10676 evexlig
= evexl512
;
10678 as_fatal (_("invalid -mevexlig= option: `%s'"), arg
);
10681 case OPTION_MEVEXRCIG
:
10682 if (strcmp (arg
, "rne") == 0)
10684 else if (strcmp (arg
, "rd") == 0)
10686 else if (strcmp (arg
, "ru") == 0)
10688 else if (strcmp (arg
, "rz") == 0)
10691 as_fatal (_("invalid -mevexrcig= option: `%s'"), arg
);
10694 case OPTION_MEVEXWIG
:
10695 if (strcmp (arg
, "0") == 0)
10697 else if (strcmp (arg
, "1") == 0)
10700 as_fatal (_("invalid -mevexwig= option: `%s'"), arg
);
10703 # if defined (TE_PE) || defined (TE_PEP)
10704 case OPTION_MBIG_OBJ
:
10709 case OPTION_MOMIT_LOCK_PREFIX
:
10710 if (strcasecmp (arg
, "yes") == 0)
10711 omit_lock_prefix
= 1;
10712 else if (strcasecmp (arg
, "no") == 0)
10713 omit_lock_prefix
= 0;
10715 as_fatal (_("invalid -momit-lock-prefix= option: `%s'"), arg
);
10718 case OPTION_MFENCE_AS_LOCK_ADD
:
10719 if (strcasecmp (arg
, "yes") == 0)
10721 else if (strcasecmp (arg
, "no") == 0)
10724 as_fatal (_("invalid -mfence-as-lock-add= option: `%s'"), arg
);
10727 case OPTION_MRELAX_RELOCATIONS
:
10728 if (strcasecmp (arg
, "yes") == 0)
10729 generate_relax_relocations
= 1;
10730 else if (strcasecmp (arg
, "no") == 0)
10731 generate_relax_relocations
= 0;
10733 as_fatal (_("invalid -mrelax-relocations= option: `%s'"), arg
);
10736 case OPTION_MAMD64
:
10740 case OPTION_MINTEL64
:
10748 /* Turn off -Os. */
10749 optimize_for_space
= 0;
10751 else if (*arg
== 's')
10753 optimize_for_space
= 1;
10754 /* Turn on all encoding optimizations. */
10759 optimize
= atoi (arg
);
10760 /* Turn off -Os. */
10761 optimize_for_space
= 0;
10771 #define MESSAGE_TEMPLATE \
10775 output_message (FILE *stream
, char *p
, char *message
, char *start
,
10776 int *left_p
, const char *name
, int len
)
10778 int size
= sizeof (MESSAGE_TEMPLATE
);
10779 int left
= *left_p
;
10781 /* Reserve 2 spaces for ", " or ",\0" */
10784 /* Check if there is any room. */
10792 p
= mempcpy (p
, name
, len
);
10796 /* Output the current message now and start a new one. */
10799 fprintf (stream
, "%s\n", message
);
10801 left
= size
- (start
- message
) - len
- 2;
10803 gas_assert (left
>= 0);
10805 p
= mempcpy (p
, name
, len
);
10813 show_arch (FILE *stream
, int ext
, int check
)
10815 static char message
[] = MESSAGE_TEMPLATE
;
10816 char *start
= message
+ 27;
10818 int size
= sizeof (MESSAGE_TEMPLATE
);
10825 left
= size
- (start
- message
);
10826 for (j
= 0; j
< ARRAY_SIZE (cpu_arch
); j
++)
10828 /* Should it be skipped? */
10829 if (cpu_arch
[j
].skip
)
10832 name
= cpu_arch
[j
].name
;
10833 len
= cpu_arch
[j
].len
;
10836 /* It is an extension. Skip if we aren't asked to show it. */
10847 /* It is an processor. Skip if we show only extension. */
10850 else if (check
&& ! cpu_arch
[j
].flags
.bitfield
.cpui386
)
10852 /* It is an impossible processor - skip. */
10856 p
= output_message (stream
, p
, message
, start
, &left
, name
, len
);
10859 /* Display disabled extensions. */
10861 for (j
= 0; j
< ARRAY_SIZE (cpu_noarch
); j
++)
10863 name
= cpu_noarch
[j
].name
;
10864 len
= cpu_noarch
[j
].len
;
10865 p
= output_message (stream
, p
, message
, start
, &left
, name
,
10870 fprintf (stream
, "%s\n", message
);
10874 md_show_usage (FILE *stream
)
10876 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
10877 fprintf (stream
, _("\
10879 -V print assembler version number\n\
10882 fprintf (stream
, _("\
10883 -n Do not optimize code alignment\n\
10884 -q quieten some warnings\n"));
10885 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
10886 fprintf (stream
, _("\
10889 #if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
10890 || defined (TE_PE) || defined (TE_PEP))
10891 fprintf (stream
, _("\
10892 --32/--64/--x32 generate 32bit/64bit/x32 code\n"));
10894 #ifdef SVR4_COMMENT_CHARS
10895 fprintf (stream
, _("\
10896 --divide do not treat `/' as a comment character\n"));
10898 fprintf (stream
, _("\
10899 --divide ignored\n"));
10901 fprintf (stream
, _("\
10902 -march=CPU[,+EXTENSION...]\n\
10903 generate code for CPU and EXTENSION, CPU is one of:\n"));
10904 show_arch (stream
, 0, 1);
10905 fprintf (stream
, _("\
10906 EXTENSION is combination of:\n"));
10907 show_arch (stream
, 1, 0);
10908 fprintf (stream
, _("\
10909 -mtune=CPU optimize for CPU, CPU is one of:\n"));
10910 show_arch (stream
, 0, 0);
10911 fprintf (stream
, _("\
10912 -msse2avx encode SSE instructions with VEX prefix\n"));
10913 fprintf (stream
, _("\
10914 -msse-check=[none|error|warning]\n\
10915 check SSE instructions\n"));
10916 fprintf (stream
, _("\
10917 -moperand-check=[none|error|warning]\n\
10918 check operand combinations for validity\n"));
10919 fprintf (stream
, _("\
10920 -mavxscalar=[128|256] encode scalar AVX instructions with specific vector\n\
10922 fprintf (stream
, _("\
10923 -mevexlig=[128|256|512] encode scalar EVEX instructions with specific vector\n\
10925 fprintf (stream
, _("\
10926 -mevexwig=[0|1] encode EVEX instructions with specific EVEX.W value\n\
10927 for EVEX.W bit ignored instructions\n"));
10928 fprintf (stream
, _("\
10929 -mevexrcig=[rne|rd|ru|rz]\n\
10930 encode EVEX instructions with specific EVEX.RC value\n\
10931 for SAE-only ignored instructions\n"));
10932 fprintf (stream
, _("\
10933 -mmnemonic=[att|intel] use AT&T/Intel mnemonic\n"));
10934 fprintf (stream
, _("\
10935 -msyntax=[att|intel] use AT&T/Intel syntax\n"));
10936 fprintf (stream
, _("\
10937 -mindex-reg support pseudo index registers\n"));
10938 fprintf (stream
, _("\
10939 -mnaked-reg don't require `%%' prefix for registers\n"));
10940 fprintf (stream
, _("\
10941 -madd-bnd-prefix add BND prefix for all valid branches\n"));
10942 fprintf (stream
, _("\
10943 -mshared disable branch optimization for shared code\n"));
10944 # if defined (TE_PE) || defined (TE_PEP)
10945 fprintf (stream
, _("\
10946 -mbig-obj generate big object files\n"));
10948 fprintf (stream
, _("\
10949 -momit-lock-prefix=[no|yes]\n\
10950 strip all lock prefixes\n"));
10951 fprintf (stream
, _("\
10952 -mfence-as-lock-add=[no|yes]\n\
10953 encode lfence, mfence and sfence as\n\
10954 lock addl $0x0, (%%{re}sp)\n"));
10955 fprintf (stream
, _("\
10956 -mrelax-relocations=[no|yes]\n\
10957 generate relax relocations\n"));
10958 fprintf (stream
, _("\
10959 -mamd64 accept only AMD64 ISA\n"));
10960 fprintf (stream
, _("\
10961 -mintel64 accept only Intel64 ISA\n"));
10964 #if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
10965 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
10966 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
10968 /* Pick the target format to use. */
10971 i386_target_format (void)
10973 if (!strncmp (default_arch
, "x86_64", 6))
10975 update_code_flag (CODE_64BIT
, 1);
10976 if (default_arch
[6] == '\0')
10977 x86_elf_abi
= X86_64_ABI
;
10979 x86_elf_abi
= X86_64_X32_ABI
;
10981 else if (!strcmp (default_arch
, "i386"))
10982 update_code_flag (CODE_32BIT
, 1);
10983 else if (!strcmp (default_arch
, "iamcu"))
10985 update_code_flag (CODE_32BIT
, 1);
10986 if (cpu_arch_isa
== PROCESSOR_UNKNOWN
)
10988 static const i386_cpu_flags iamcu_flags
= CPU_IAMCU_FLAGS
;
10989 cpu_arch_name
= "iamcu";
10990 cpu_sub_arch_name
= NULL
;
10991 cpu_arch_flags
= iamcu_flags
;
10992 cpu_arch_isa
= PROCESSOR_IAMCU
;
10993 cpu_arch_isa_flags
= iamcu_flags
;
10994 if (!cpu_arch_tune_set
)
10996 cpu_arch_tune
= cpu_arch_isa
;
10997 cpu_arch_tune_flags
= cpu_arch_isa_flags
;
11000 else if (cpu_arch_isa
!= PROCESSOR_IAMCU
)
11001 as_fatal (_("Intel MCU doesn't support `%s' architecture"),
11005 as_fatal (_("unknown architecture"));
11007 if (cpu_flags_all_zero (&cpu_arch_isa_flags
))
11008 cpu_arch_isa_flags
= cpu_arch
[flag_code
== CODE_64BIT
].flags
;
11009 if (cpu_flags_all_zero (&cpu_arch_tune_flags
))
11010 cpu_arch_tune_flags
= cpu_arch
[flag_code
== CODE_64BIT
].flags
;
11012 switch (OUTPUT_FLAVOR
)
11014 #if defined (OBJ_MAYBE_AOUT) || defined (OBJ_AOUT)
11015 case bfd_target_aout_flavour
:
11016 return AOUT_TARGET_FORMAT
;
11018 #if defined (OBJ_MAYBE_COFF) || defined (OBJ_COFF)
11019 # if defined (TE_PE) || defined (TE_PEP)
11020 case bfd_target_coff_flavour
:
11021 if (flag_code
== CODE_64BIT
)
11022 return use_big_obj
? "pe-bigobj-x86-64" : "pe-x86-64";
11025 # elif defined (TE_GO32)
11026 case bfd_target_coff_flavour
:
11027 return "coff-go32";
11029 case bfd_target_coff_flavour
:
11030 return "coff-i386";
11033 #if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
11034 case bfd_target_elf_flavour
:
11036 const char *format
;
11038 switch (x86_elf_abi
)
11041 format
= ELF_TARGET_FORMAT
;
11044 use_rela_relocations
= 1;
11046 format
= ELF_TARGET_FORMAT64
;
11048 case X86_64_X32_ABI
:
11049 use_rela_relocations
= 1;
11051 disallow_64bit_reloc
= 1;
11052 format
= ELF_TARGET_FORMAT32
;
11055 if (cpu_arch_isa
== PROCESSOR_L1OM
)
11057 if (x86_elf_abi
!= X86_64_ABI
)
11058 as_fatal (_("Intel L1OM is 64bit only"));
11059 return ELF_TARGET_L1OM_FORMAT
;
11061 else if (cpu_arch_isa
== PROCESSOR_K1OM
)
11063 if (x86_elf_abi
!= X86_64_ABI
)
11064 as_fatal (_("Intel K1OM is 64bit only"));
11065 return ELF_TARGET_K1OM_FORMAT
;
11067 else if (cpu_arch_isa
== PROCESSOR_IAMCU
)
11069 if (x86_elf_abi
!= I386_ABI
)
11070 as_fatal (_("Intel MCU is 32bit only"));
11071 return ELF_TARGET_IAMCU_FORMAT
;
11077 #if defined (OBJ_MACH_O)
11078 case bfd_target_mach_o_flavour
:
11079 if (flag_code
== CODE_64BIT
)
11081 use_rela_relocations
= 1;
11083 return "mach-o-x86-64";
11086 return "mach-o-i386";
11094 #endif /* OBJ_MAYBE_ more than one */
11097 md_undefined_symbol (char *name
)
11099 if (name
[0] == GLOBAL_OFFSET_TABLE_NAME
[0]
11100 && name
[1] == GLOBAL_OFFSET_TABLE_NAME
[1]
11101 && name
[2] == GLOBAL_OFFSET_TABLE_NAME
[2]
11102 && strcmp (name
, GLOBAL_OFFSET_TABLE_NAME
) == 0)
11106 if (symbol_find (name
))
11107 as_bad (_("GOT already in symbol table"));
11108 GOT_symbol
= symbol_new (name
, undefined_section
,
11109 (valueT
) 0, &zero_address_frag
);
11116 /* Round up a section size to the appropriate boundary. */
11119 md_section_align (segT segment ATTRIBUTE_UNUSED
, valueT size
)
11121 #if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
11122 if (OUTPUT_FLAVOR
== bfd_target_aout_flavour
)
11124 /* For a.out, force the section size to be aligned. If we don't do
11125 this, BFD will align it for us, but it will not write out the
11126 final bytes of the section. This may be a bug in BFD, but it is
11127 easier to fix it here since that is how the other a.out targets
11131 align
= bfd_get_section_alignment (stdoutput
, segment
);
11132 size
= ((size
+ (1 << align
) - 1) & (-((valueT
) 1 << align
)));
11139 /* On the i386, PC-relative offsets are relative to the start of the
11140 next instruction. That is, the address of the offset, plus its
11141 size, since the offset is always the last part of the insn. */
11144 md_pcrel_from (fixS
*fixP
)
11146 return fixP
->fx_size
+ fixP
->fx_where
+ fixP
->fx_frag
->fr_address
;
11152 s_bss (int ignore ATTRIBUTE_UNUSED
)
11156 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11158 obj_elf_section_change_hook ();
11160 temp
= get_absolute_expression ();
11161 subseg_set (bss_section
, (subsegT
) temp
);
11162 demand_empty_rest_of_line ();
11168 i386_validate_fix (fixS
*fixp
)
11170 if (fixp
->fx_subsy
)
11172 if (fixp
->fx_subsy
== GOT_symbol
)
11174 if (fixp
->fx_r_type
== BFD_RELOC_32_PCREL
)
11178 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11179 if (fixp
->fx_tcbit2
)
11180 fixp
->fx_r_type
= (fixp
->fx_tcbit
11181 ? BFD_RELOC_X86_64_REX_GOTPCRELX
11182 : BFD_RELOC_X86_64_GOTPCRELX
);
11185 fixp
->fx_r_type
= BFD_RELOC_X86_64_GOTPCREL
;
11190 fixp
->fx_r_type
= BFD_RELOC_386_GOTOFF
;
11192 fixp
->fx_r_type
= BFD_RELOC_X86_64_GOTOFF64
;
11194 fixp
->fx_subsy
= 0;
11197 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11198 else if (!object_64bit
)
11200 if (fixp
->fx_r_type
== BFD_RELOC_386_GOT32
11201 && fixp
->fx_tcbit2
)
11202 fixp
->fx_r_type
= BFD_RELOC_386_GOT32X
;
11208 tc_gen_reloc (asection
*section ATTRIBUTE_UNUSED
, fixS
*fixp
)
11211 bfd_reloc_code_real_type code
;
11213 switch (fixp
->fx_r_type
)
11215 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11216 case BFD_RELOC_SIZE32
:
11217 case BFD_RELOC_SIZE64
:
11218 if (S_IS_DEFINED (fixp
->fx_addsy
)
11219 && !S_IS_EXTERNAL (fixp
->fx_addsy
))
11221 /* Resolve size relocation against local symbol to size of
11222 the symbol plus addend. */
11223 valueT value
= S_GET_SIZE (fixp
->fx_addsy
) + fixp
->fx_offset
;
11224 if (fixp
->fx_r_type
== BFD_RELOC_SIZE32
11225 && !fits_in_unsigned_long (value
))
11226 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
11227 _("symbol size computation overflow"));
11228 fixp
->fx_addsy
= NULL
;
11229 fixp
->fx_subsy
= NULL
;
11230 md_apply_fix (fixp
, (valueT
*) &value
, NULL
);
11234 /* Fall through. */
11236 case BFD_RELOC_X86_64_PLT32
:
11237 case BFD_RELOC_X86_64_GOT32
:
11238 case BFD_RELOC_X86_64_GOTPCREL
:
11239 case BFD_RELOC_X86_64_GOTPCRELX
:
11240 case BFD_RELOC_X86_64_REX_GOTPCRELX
:
11241 case BFD_RELOC_386_PLT32
:
11242 case BFD_RELOC_386_GOT32
:
11243 case BFD_RELOC_386_GOT32X
:
11244 case BFD_RELOC_386_GOTOFF
:
11245 case BFD_RELOC_386_GOTPC
:
11246 case BFD_RELOC_386_TLS_GD
:
11247 case BFD_RELOC_386_TLS_LDM
:
11248 case BFD_RELOC_386_TLS_LDO_32
:
11249 case BFD_RELOC_386_TLS_IE_32
:
11250 case BFD_RELOC_386_TLS_IE
:
11251 case BFD_RELOC_386_TLS_GOTIE
:
11252 case BFD_RELOC_386_TLS_LE_32
:
11253 case BFD_RELOC_386_TLS_LE
:
11254 case BFD_RELOC_386_TLS_GOTDESC
:
11255 case BFD_RELOC_386_TLS_DESC_CALL
:
11256 case BFD_RELOC_X86_64_TLSGD
:
11257 case BFD_RELOC_X86_64_TLSLD
:
11258 case BFD_RELOC_X86_64_DTPOFF32
:
11259 case BFD_RELOC_X86_64_DTPOFF64
:
11260 case BFD_RELOC_X86_64_GOTTPOFF
:
11261 case BFD_RELOC_X86_64_TPOFF32
:
11262 case BFD_RELOC_X86_64_TPOFF64
:
11263 case BFD_RELOC_X86_64_GOTOFF64
:
11264 case BFD_RELOC_X86_64_GOTPC32
:
11265 case BFD_RELOC_X86_64_GOT64
:
11266 case BFD_RELOC_X86_64_GOTPCREL64
:
11267 case BFD_RELOC_X86_64_GOTPC64
:
11268 case BFD_RELOC_X86_64_GOTPLT64
:
11269 case BFD_RELOC_X86_64_PLTOFF64
:
11270 case BFD_RELOC_X86_64_GOTPC32_TLSDESC
:
11271 case BFD_RELOC_X86_64_TLSDESC_CALL
:
11272 case BFD_RELOC_RVA
:
11273 case BFD_RELOC_VTABLE_ENTRY
:
11274 case BFD_RELOC_VTABLE_INHERIT
:
11276 case BFD_RELOC_32_SECREL
:
11278 code
= fixp
->fx_r_type
;
11280 case BFD_RELOC_X86_64_32S
:
11281 if (!fixp
->fx_pcrel
)
11283 /* Don't turn BFD_RELOC_X86_64_32S into BFD_RELOC_32. */
11284 code
= fixp
->fx_r_type
;
11287 /* Fall through. */
11289 if (fixp
->fx_pcrel
)
11291 switch (fixp
->fx_size
)
11294 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
11295 _("can not do %d byte pc-relative relocation"),
11297 code
= BFD_RELOC_32_PCREL
;
11299 case 1: code
= BFD_RELOC_8_PCREL
; break;
11300 case 2: code
= BFD_RELOC_16_PCREL
; break;
11301 case 4: code
= BFD_RELOC_32_PCREL
; break;
11303 case 8: code
= BFD_RELOC_64_PCREL
; break;
11309 switch (fixp
->fx_size
)
11312 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
11313 _("can not do %d byte relocation"),
11315 code
= BFD_RELOC_32
;
11317 case 1: code
= BFD_RELOC_8
; break;
11318 case 2: code
= BFD_RELOC_16
; break;
11319 case 4: code
= BFD_RELOC_32
; break;
11321 case 8: code
= BFD_RELOC_64
; break;
11328 if ((code
== BFD_RELOC_32
11329 || code
== BFD_RELOC_32_PCREL
11330 || code
== BFD_RELOC_X86_64_32S
)
11332 && fixp
->fx_addsy
== GOT_symbol
)
11335 code
= BFD_RELOC_386_GOTPC
;
11337 code
= BFD_RELOC_X86_64_GOTPC32
;
11339 if ((code
== BFD_RELOC_64
|| code
== BFD_RELOC_64_PCREL
)
11341 && fixp
->fx_addsy
== GOT_symbol
)
11343 code
= BFD_RELOC_X86_64_GOTPC64
;
11346 rel
= XNEW (arelent
);
11347 rel
->sym_ptr_ptr
= XNEW (asymbol
*);
11348 *rel
->sym_ptr_ptr
= symbol_get_bfdsym (fixp
->fx_addsy
);
11350 rel
->address
= fixp
->fx_frag
->fr_address
+ fixp
->fx_where
;
11352 if (!use_rela_relocations
)
11354 /* HACK: Since i386 ELF uses Rel instead of Rela, encode the
11355 vtable entry to be used in the relocation's section offset. */
11356 if (fixp
->fx_r_type
== BFD_RELOC_VTABLE_ENTRY
)
11357 rel
->address
= fixp
->fx_offset
;
11358 #if defined (OBJ_COFF) && defined (TE_PE)
11359 else if (fixp
->fx_addsy
&& S_IS_WEAK (fixp
->fx_addsy
))
11360 rel
->addend
= fixp
->fx_addnumber
- (S_GET_VALUE (fixp
->fx_addsy
) * 2);
11365 /* Use the rela in 64bit mode. */
11368 if (disallow_64bit_reloc
)
11371 case BFD_RELOC_X86_64_DTPOFF64
:
11372 case BFD_RELOC_X86_64_TPOFF64
:
11373 case BFD_RELOC_64_PCREL
:
11374 case BFD_RELOC_X86_64_GOTOFF64
:
11375 case BFD_RELOC_X86_64_GOT64
:
11376 case BFD_RELOC_X86_64_GOTPCREL64
:
11377 case BFD_RELOC_X86_64_GOTPC64
:
11378 case BFD_RELOC_X86_64_GOTPLT64
:
11379 case BFD_RELOC_X86_64_PLTOFF64
:
11380 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
11381 _("cannot represent relocation type %s in x32 mode"),
11382 bfd_get_reloc_code_name (code
));
11388 if (!fixp
->fx_pcrel
)
11389 rel
->addend
= fixp
->fx_offset
;
11393 case BFD_RELOC_X86_64_PLT32
:
11394 case BFD_RELOC_X86_64_GOT32
:
11395 case BFD_RELOC_X86_64_GOTPCREL
:
11396 case BFD_RELOC_X86_64_GOTPCRELX
:
11397 case BFD_RELOC_X86_64_REX_GOTPCRELX
:
11398 case BFD_RELOC_X86_64_TLSGD
:
11399 case BFD_RELOC_X86_64_TLSLD
:
11400 case BFD_RELOC_X86_64_GOTTPOFF
:
11401 case BFD_RELOC_X86_64_GOTPC32_TLSDESC
:
11402 case BFD_RELOC_X86_64_TLSDESC_CALL
:
11403 rel
->addend
= fixp
->fx_offset
- fixp
->fx_size
;
11406 rel
->addend
= (section
->vma
11408 + fixp
->fx_addnumber
11409 + md_pcrel_from (fixp
));
11414 rel
->howto
= bfd_reloc_type_lookup (stdoutput
, code
);
11415 if (rel
->howto
== NULL
)
11417 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
11418 _("cannot represent relocation type %s"),
11419 bfd_get_reloc_code_name (code
));
11420 /* Set howto to a garbage value so that we can keep going. */
11421 rel
->howto
= bfd_reloc_type_lookup (stdoutput
, BFD_RELOC_32
);
11422 gas_assert (rel
->howto
!= NULL
);
11428 #include "tc-i386-intel.c"
11431 tc_x86_parse_to_dw2regnum (expressionS
*exp
)
11433 int saved_naked_reg
;
11434 char saved_register_dot
;
11436 saved_naked_reg
= allow_naked_reg
;
11437 allow_naked_reg
= 1;
11438 saved_register_dot
= register_chars
['.'];
11439 register_chars
['.'] = '.';
11440 allow_pseudo_reg
= 1;
11441 expression_and_evaluate (exp
);
11442 allow_pseudo_reg
= 0;
11443 register_chars
['.'] = saved_register_dot
;
11444 allow_naked_reg
= saved_naked_reg
;
11446 if (exp
->X_op
== O_register
&& exp
->X_add_number
>= 0)
11448 if ((addressT
) exp
->X_add_number
< i386_regtab_size
)
11450 exp
->X_op
= O_constant
;
11451 exp
->X_add_number
= i386_regtab
[exp
->X_add_number
]
11452 .dw2_regnum
[flag_code
>> 1];
11455 exp
->X_op
= O_illegal
;
11460 tc_x86_frame_initial_instructions (void)
11462 static unsigned int sp_regno
[2];
11464 if (!sp_regno
[flag_code
>> 1])
11466 char *saved_input
= input_line_pointer
;
11467 char sp
[][4] = {"esp", "rsp"};
11470 input_line_pointer
= sp
[flag_code
>> 1];
11471 tc_x86_parse_to_dw2regnum (&exp
);
11472 gas_assert (exp
.X_op
== O_constant
);
11473 sp_regno
[flag_code
>> 1] = exp
.X_add_number
;
11474 input_line_pointer
= saved_input
;
11477 cfi_add_CFA_def_cfa (sp_regno
[flag_code
>> 1], -x86_cie_data_alignment
);
11478 cfi_add_CFA_offset (x86_dwarf2_return_column
, x86_cie_data_alignment
);
11482 x86_dwarf2_addr_size (void)
11484 #if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
11485 if (x86_elf_abi
== X86_64_X32_ABI
)
11488 return bfd_arch_bits_per_address (stdoutput
) / 8;
11492 i386_elf_section_type (const char *str
, size_t len
)
11494 if (flag_code
== CODE_64BIT
11495 && len
== sizeof ("unwind") - 1
11496 && strncmp (str
, "unwind", 6) == 0)
11497 return SHT_X86_64_UNWIND
;
11504 i386_solaris_fix_up_eh_frame (segT sec
)
11506 if (flag_code
== CODE_64BIT
)
11507 elf_section_type (sec
) = SHT_X86_64_UNWIND
;
11513 tc_pe_dwarf2_emit_offset (symbolS
*symbol
, unsigned int size
)
11517 exp
.X_op
= O_secrel
;
11518 exp
.X_add_symbol
= symbol
;
11519 exp
.X_add_number
= 0;
11520 emit_expr (&exp
, size
);
11524 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11525 /* For ELF on x86-64, add support for SHF_X86_64_LARGE. */
11528 x86_64_section_letter (int letter
, const char **ptr_msg
)
11530 if (flag_code
== CODE_64BIT
)
11533 return SHF_X86_64_LARGE
;
11535 *ptr_msg
= _("bad .section directive: want a,l,w,x,M,S,G,T in string");
11538 *ptr_msg
= _("bad .section directive: want a,w,x,M,S,G,T in string");
11543 x86_64_section_word (char *str
, size_t len
)
11545 if (len
== 5 && flag_code
== CODE_64BIT
&& CONST_STRNEQ (str
, "large"))
11546 return SHF_X86_64_LARGE
;
11552 handle_large_common (int small ATTRIBUTE_UNUSED
)
11554 if (flag_code
!= CODE_64BIT
)
11556 s_comm_internal (0, elf_common_parse
);
11557 as_warn (_(".largecomm supported only in 64bit mode, producing .comm"));
11561 static segT lbss_section
;
11562 asection
*saved_com_section_ptr
= elf_com_section_ptr
;
11563 asection
*saved_bss_section
= bss_section
;
11565 if (lbss_section
== NULL
)
11567 flagword applicable
;
11568 segT seg
= now_seg
;
11569 subsegT subseg
= now_subseg
;
11571 /* The .lbss section is for local .largecomm symbols. */
11572 lbss_section
= subseg_new (".lbss", 0);
11573 applicable
= bfd_applicable_section_flags (stdoutput
);
11574 bfd_set_section_flags (stdoutput
, lbss_section
,
11575 applicable
& SEC_ALLOC
);
11576 seg_info (lbss_section
)->bss
= 1;
11578 subseg_set (seg
, subseg
);
11581 elf_com_section_ptr
= &_bfd_elf_large_com_section
;
11582 bss_section
= lbss_section
;
11584 s_comm_internal (0, elf_common_parse
);
11586 elf_com_section_ptr
= saved_com_section_ptr
;
11587 bss_section
= saved_bss_section
;
11590 #endif /* OBJ_ELF || OBJ_MAYBE_ELF */