ChangeLog rotatation and copyright year update
[deliverable/binutils-gdb.git] / gas / doc / c-aarch64.texi
1 @c Copyright (C) 2009-2015 Free Software Foundation, Inc.
2 @c Contributed by ARM Ltd.
3 @c This is part of the GAS manual.
4 @c For copying conditions, see the file as.texinfo.
5 @c man end
6
7 @ifset GENERIC
8 @page
9 @node AArch64-Dependent
10 @chapter AArch64 Dependent Features
11 @end ifset
12
13 @ifclear GENERIC
14 @node Machine Dependencies
15 @chapter AArch64 Dependent Features
16 @end ifclear
17
18 @cindex AArch64 support
19 @menu
20 * AArch64 Options:: Options
21 * AArch64 Extensions:: Extensions
22 * AArch64 Syntax:: Syntax
23 * AArch64 Floating Point:: Floating Point
24 * AArch64 Directives:: AArch64 Machine Directives
25 * AArch64 Opcodes:: Opcodes
26 * AArch64 Mapping Symbols:: Mapping Symbols
27 @end menu
28
29 @node AArch64 Options
30 @section Options
31 @cindex AArch64 options (none)
32 @cindex options for AArch64 (none)
33
34 @c man begin OPTIONS
35 @table @gcctabopt
36
37 @cindex @option{-EB} command line option, AArch64
38 @item -EB
39 This option specifies that the output generated by the assembler should
40 be marked as being encoded for a big-endian processor.
41
42 @cindex @option{-EL} command line option, AArch64
43 @item -EL
44 This option specifies that the output generated by the assembler should
45 be marked as being encoded for a little-endian processor.
46
47 @cindex @option{-mabi=} command line option, AArch64
48 @item -mabi=@var{abi}
49 Specify which ABI the source code uses. The recognized arguments
50 are: @code{ilp32} and @code{lp64}, which decides the generated object
51 file in ELF32 and ELF64 format respectively. The default is @code{lp64}.
52
53 @cindex @option{-mcpu=} command line option, AArch64
54 @item -mcpu=@var{processor}[+@var{extension}@dots{}]
55 This option specifies the target processor. The assembler will issue an error
56 message if an attempt is made to assemble an instruction which will not execute
57 on the target processor. The following processor names are recognized:
58 @code{cortex-a53},
59 @code{cortex-a57},
60 @code{thunderx},
61 @code{xgene1}
62 and
63 @code{xgene2}.
64 The special name @code{all} may be used to allow the assembler to accept
65 instructions valid for any supported processor, including all optional
66 extensions.
67
68 In addition to the basic instruction set, the assembler can be told to
69 accept, or restrict, various extension mnemonics that extend the
70 processor. @xref{AArch64 Extensions}.
71
72 If some implementations of a particular processor can have an
73 extension, then then those extensions are automatically enabled.
74 Consequently, you will not normally have to specify any additional
75 extensions.
76
77 @cindex @option{-march=} command line option, AArch64
78 @item -march=@var{architecture}[+@var{extension}@dots{}]
79 This option specifies the target architecture. The assembler will
80 issue an error message if an attempt is made to assemble an
81 instruction which will not execute on the target architecture. The
82 only value for @var{architecture} is @code{armv8-a}.
83
84 If both @option{-mcpu} and @option{-march} are specified, the
85 assembler will use the setting for @option{-mcpu}. If neither are
86 specified, the assembler will default to @option{-mcpu=all}.
87
88 The architecture option can be extended with the same instruction set
89 extension options as the @option{-mcpu} option. Unlike
90 @option{-mcpu}, extensions are not always enabled by default,
91 @xref{AArch64 Extensions}.
92
93 @cindex @code{-mverbose-error} command line option, AArch64
94 @item -mverbose-error
95 This option enables verbose error messages for AArch64 gas. This option
96 is enabled by default.
97
98 @cindex @code{-mno-verbose-error} command line option, AArch64
99 @item -mno-verbose-error
100 This option disables verbose error messages in AArch64 gas.
101
102 @end table
103 @c man end
104
105 @node AArch64 Extensions
106 @section Architecture Extensions
107
108 The table below lists the permitted architecture extensions that are
109 supported by the assembler and the conditions under which they are
110 automatically enabled.
111
112 Multiple extensions may be specified, separated by a @code{+}.
113 Extension mnemonics may also be removed from those the assembler
114 accepts. This is done by prepending @code{no} to the option that adds
115 the extension. Extensions that are removed must be listed after all
116 extensions that have been added.
117
118 Enabling an extension that requires other extensions will
119 automatically cause those extensions to be enabled. Similarly,
120 disabling an extension that is required by other extensions will
121 automatically cause those extensions to be disabled.
122
123 @multitable @columnfractions .12 .17 .17 .54
124 @headitem Extension @tab Minimum Architecture @tab Enabled by default
125 @tab Description
126 @item @code{crc} @tab ARMv8-A @tab No
127 @tab Enable CRC instructions.
128 @item @code{crypto} @tab ARMv8-A @tab No
129 @tab Enable cryptographic extensions. This implies @code{fp} and @code{simd}.
130 @item @code{fp} @tab ARMv8-A @tab ARMv8-A or later
131 @tab Enable floating-point extensions.
132 @item @code{simd} @tab ARMv8-A @tab ARMv8-A or later
133 @tab Enable Advanced SIMD extensions. This implies @code{fp}.
134 @end multitable
135
136 @node AArch64 Syntax
137 @section Syntax
138 @menu
139 * AArch64-Chars:: Special Characters
140 * AArch64-Regs:: Register Names
141 * AArch64-Relocations:: Relocations
142 @end menu
143
144 @node AArch64-Chars
145 @subsection Special Characters
146
147 @cindex line comment character, AArch64
148 @cindex AArch64 line comment character
149 The presence of a @samp{//} on a line indicates the start of a comment
150 that extends to the end of the current line. If a @samp{#} appears as
151 the first character of a line, the whole line is treated as a comment.
152
153 @cindex line separator, AArch64
154 @cindex statement separator, AArch64
155 @cindex AArch64 line separator
156 The @samp{;} character can be used instead of a newline to separate
157 statements.
158
159 @cindex immediate character, AArch64
160 @cindex AArch64 immediate character
161 The @samp{#} can be optionally used to indicate immediate operands.
162
163 @node AArch64-Regs
164 @subsection Register Names
165
166 @cindex AArch64 register names
167 @cindex register names, AArch64
168 Please refer to the section @samp{4.4 Register Names} of
169 @samp{ARMv8 Instruction Set Overview}, which is available at
170 @uref{http://infocenter.arm.com}.
171
172 @node AArch64-Relocations
173 @subsection Relocations
174
175 @cindex relocations, AArch64
176 @cindex AArch64 relocations
177 @cindex MOVN, MOVZ and MOVK group relocations, AArch64
178 Relocations for @samp{MOVZ} and @samp{MOVK} instructions can be generated
179 by prefixing the label with @samp{#:abs_g2:} etc.
180 For example to load the 48-bit absolute address of @var{foo} into x0:
181
182 @smallexample
183 movz x0, #:abs_g2:foo // bits 32-47, overflow check
184 movk x0, #:abs_g1_nc:foo // bits 16-31, no overflow check
185 movk x0, #:abs_g0_nc:foo // bits 0-15, no overflow check
186 @end smallexample
187
188 @cindex ADRP, ADD, LDR/STR group relocations, AArch64
189 Relocations for @samp{ADRP}, and @samp{ADD}, @samp{LDR} or @samp{STR}
190 instructions can be generated by prefixing the label with
191 @samp{:pg_hi21:} and @samp{#:lo12:} respectively.
192
193 For example to use 33-bit (+/-4GB) pc-relative addressing to
194 load the address of @var{foo} into x0:
195
196 @smallexample
197 adrp x0, :pg_hi21:foo
198 add x0, x0, #:lo12:foo
199 @end smallexample
200
201 Or to load the value of @var{foo} into x0:
202
203 @smallexample
204 adrp x0, :pg_hi21:foo
205 ldr x0, [x0, #:lo12:foo]
206 @end smallexample
207
208 Note that @samp{:pg_hi21:} is optional.
209
210 @smallexample
211 adrp x0, foo
212 @end smallexample
213
214 is equivalent to
215
216 @smallexample
217 adrp x0, :pg_hi21:foo
218 @end smallexample
219
220 @node AArch64 Floating Point
221 @section Floating Point
222
223 @cindex floating point, AArch64 (@sc{ieee})
224 @cindex AArch64 floating point (@sc{ieee})
225 The AArch64 architecture uses @sc{ieee} floating-point numbers.
226
227 @node AArch64 Directives
228 @section AArch64 Machine Directives
229
230 @cindex machine directives, AArch64
231 @cindex AArch64 machine directives
232 @table @code
233
234 @c AAAAAAAAAAAAAAAAAAAAAAAAA
235 @c BBBBBBBBBBBBBBBBBBBBBBBBBB
236
237 @cindex @code{.bss} directive, AArch64
238 @item .bss
239 This directive switches to the @code{.bss} section.
240
241 @c CCCCCCCCCCCCCCCCCCCCCCCCCC
242 @c DDDDDDDDDDDDDDDDDDDDDDDDDD
243 @c EEEEEEEEEEEEEEEEEEEEEEEEEE
244 @c FFFFFFFFFFFFFFFFFFFFFFFFFF
245 @c GGGGGGGGGGGGGGGGGGGGGGGGGG
246 @c HHHHHHHHHHHHHHHHHHHHHHHHHH
247 @c IIIIIIIIIIIIIIIIIIIIIIIIII
248 @c JJJJJJJJJJJJJJJJJJJJJJJJJJ
249 @c KKKKKKKKKKKKKKKKKKKKKKKKKK
250 @c LLLLLLLLLLLLLLLLLLLLLLLLLL
251
252 @cindex @code{.ltorg} directive, AArch64
253 @item .ltorg
254 This directive causes the current contents of the literal pool to be
255 dumped into the current section (which is assumed to be the .text
256 section) at the current location (aligned to a word boundary).
257 GAS maintains a separate literal pool for each section and each
258 sub-section. The @code{.ltorg} directive will only affect the literal
259 pool of the current section and sub-section. At the end of assembly
260 all remaining, un-empty literal pools will automatically be dumped.
261
262 Note - older versions of GAS would dump the current literal
263 pool any time a section change occurred. This is no longer done, since
264 it prevents accurate control of the placement of literal pools.
265
266 @c MMMMMMMMMMMMMMMMMMMMMMMMMM
267
268 @c NNNNNNNNNNNNNNNNNNNNNNNNNN
269 @c OOOOOOOOOOOOOOOOOOOOOOOOOO
270
271 @c PPPPPPPPPPPPPPPPPPPPPPPPPP
272
273 @cindex @code{.pool} directive, AArch64
274 @item .pool
275 This is a synonym for .ltorg.
276
277 @c QQQQQQQQQQQQQQQQQQQQQQQQQQ
278 @c RRRRRRRRRRRRRRRRRRRRRRRRRR
279
280 @cindex @code{.req} directive, AArch64
281 @item @var{name} .req @var{register name}
282 This creates an alias for @var{register name} called @var{name}. For
283 example:
284
285 @smallexample
286 foo .req w0
287 @end smallexample
288
289 @c SSSSSSSSSSSSSSSSSSSSSSSSSS
290
291 @c TTTTTTTTTTTTTTTTTTTTTTTTTT
292
293 @c UUUUUUUUUUUUUUUUUUUUUUUUUU
294
295 @cindex @code{.unreq} directive, AArch64
296 @item .unreq @var{alias-name}
297 This undefines a register alias which was previously defined using the
298 @code{req} directive. For example:
299
300 @smallexample
301 foo .req w0
302 .unreq foo
303 @end smallexample
304
305 An error occurs if the name is undefined. Note - this pseudo op can
306 be used to delete builtin in register name aliases (eg 'w0'). This
307 should only be done if it is really necessary.
308
309 @c VVVVVVVVVVVVVVVVVVVVVVVVVV
310
311 @c WWWWWWWWWWWWWWWWWWWWWWWWWW
312 @c XXXXXXXXXXXXXXXXXXXXXXXXXX
313 @c YYYYYYYYYYYYYYYYYYYYYYYYYY
314 @c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
315
316 @end table
317
318 @node AArch64 Opcodes
319 @section Opcodes
320
321 @cindex AArch64 opcodes
322 @cindex opcodes for AArch64
323 GAS implements all the standard AArch64 opcodes. It also
324 implements several pseudo opcodes, including several synthetic load
325 instructions.
326
327 @table @code
328
329 @cindex @code{LDR reg,=<expr>} pseudo op, AArch64
330 @item LDR =
331 @smallexample
332 ldr <register> , =<expression>
333 @end smallexample
334
335 The constant expression will be placed into the nearest literal pool (if it not
336 already there) and a PC-relative LDR instruction will be generated.
337
338 @end table
339
340 For more information on the AArch64 instruction set and assembly language
341 notation, see @samp{ARMv8 Instruction Set Overview} available at
342 @uref{http://infocenter.arm.com}.
343
344
345 @node AArch64 Mapping Symbols
346 @section Mapping Symbols
347
348 The AArch64 ELF specification requires that special symbols be inserted
349 into object files to mark certain features:
350
351 @table @code
352
353 @cindex @code{$x}
354 @item $x
355 At the start of a region of code containing AArch64 instructions.
356
357 @cindex @code{$d}
358 @item $d
359 At the start of a region of data.
360
361 @end table
This page took 0.037108 seconds and 5 git commands to generate.