1 /* Target-dependent code for AMD64.
3 Copyright (C) 2001-2016 Free Software Foundation, Inc.
5 Contributed by Jiri Smid, SuSE Labs.
7 This file is part of GDB.
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 3 of the License, or
12 (at your option) any later version.
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
19 You should have received a copy of the GNU General Public License
20 along with this program. If not, see <http://www.gnu.org/licenses/>. */
23 #include "opcode/i386.h"
25 #include "arch-utils.h"
27 #include "dummy-frame.h"
29 #include "frame-base.h"
30 #include "frame-unwind.h"
40 #include "amd64-tdep.h"
41 #include "i387-tdep.h"
42 #include "x86-xstate.h"
45 #include "features/i386/amd64.c"
46 #include "features/i386/amd64-avx.c"
47 #include "features/i386/amd64-mpx.c"
48 #include "features/i386/amd64-avx-mpx.c"
49 #include "features/i386/amd64-avx512.c"
51 #include "features/i386/x32.c"
52 #include "features/i386/x32-avx.c"
53 #include "features/i386/x32-avx512.c"
58 /* Note that the AMD64 architecture was previously known as x86-64.
59 The latter is (forever) engraved into the canonical system name as
60 returned by config.guess, and used as the name for the AMD64 port
61 of GNU/Linux. The BSD's have renamed their ports to amd64; they
62 don't like to shout. For GDB we prefer the amd64_-prefix over the
63 x86_64_-prefix since it's so much easier to type. */
65 /* Register information. */
67 static const char *amd64_register_names
[] =
69 "rax", "rbx", "rcx", "rdx", "rsi", "rdi", "rbp", "rsp",
71 /* %r8 is indeed register number 8. */
72 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
73 "rip", "eflags", "cs", "ss", "ds", "es", "fs", "gs",
75 /* %st0 is register number 24. */
76 "st0", "st1", "st2", "st3", "st4", "st5", "st6", "st7",
77 "fctrl", "fstat", "ftag", "fiseg", "fioff", "foseg", "fooff", "fop",
79 /* %xmm0 is register number 40. */
80 "xmm0", "xmm1", "xmm2", "xmm3", "xmm4", "xmm5", "xmm6", "xmm7",
81 "xmm8", "xmm9", "xmm10", "xmm11", "xmm12", "xmm13", "xmm14", "xmm15",
85 static const char *amd64_ymm_names
[] =
87 "ymm0", "ymm1", "ymm2", "ymm3",
88 "ymm4", "ymm5", "ymm6", "ymm7",
89 "ymm8", "ymm9", "ymm10", "ymm11",
90 "ymm12", "ymm13", "ymm14", "ymm15"
93 static const char *amd64_ymm_avx512_names
[] =
95 "ymm16", "ymm17", "ymm18", "ymm19",
96 "ymm20", "ymm21", "ymm22", "ymm23",
97 "ymm24", "ymm25", "ymm26", "ymm27",
98 "ymm28", "ymm29", "ymm30", "ymm31"
101 static const char *amd64_ymmh_names
[] =
103 "ymm0h", "ymm1h", "ymm2h", "ymm3h",
104 "ymm4h", "ymm5h", "ymm6h", "ymm7h",
105 "ymm8h", "ymm9h", "ymm10h", "ymm11h",
106 "ymm12h", "ymm13h", "ymm14h", "ymm15h"
109 static const char *amd64_ymmh_avx512_names
[] =
111 "ymm16h", "ymm17h", "ymm18h", "ymm19h",
112 "ymm20h", "ymm21h", "ymm22h", "ymm23h",
113 "ymm24h", "ymm25h", "ymm26h", "ymm27h",
114 "ymm28h", "ymm29h", "ymm30h", "ymm31h"
117 static const char *amd64_mpx_names
[] =
119 "bnd0raw", "bnd1raw", "bnd2raw", "bnd3raw", "bndcfgu", "bndstatus"
122 static const char *amd64_k_names
[] =
124 "k0", "k1", "k2", "k3",
125 "k4", "k5", "k6", "k7"
128 static const char *amd64_zmmh_names
[] =
130 "zmm0h", "zmm1h", "zmm2h", "zmm3h",
131 "zmm4h", "zmm5h", "zmm6h", "zmm7h",
132 "zmm8h", "zmm9h", "zmm10h", "zmm11h",
133 "zmm12h", "zmm13h", "zmm14h", "zmm15h",
134 "zmm16h", "zmm17h", "zmm18h", "zmm19h",
135 "zmm20h", "zmm21h", "zmm22h", "zmm23h",
136 "zmm24h", "zmm25h", "zmm26h", "zmm27h",
137 "zmm28h", "zmm29h", "zmm30h", "zmm31h"
140 static const char *amd64_zmm_names
[] =
142 "zmm0", "zmm1", "zmm2", "zmm3",
143 "zmm4", "zmm5", "zmm6", "zmm7",
144 "zmm8", "zmm9", "zmm10", "zmm11",
145 "zmm12", "zmm13", "zmm14", "zmm15",
146 "zmm16", "zmm17", "zmm18", "zmm19",
147 "zmm20", "zmm21", "zmm22", "zmm23",
148 "zmm24", "zmm25", "zmm26", "zmm27",
149 "zmm28", "zmm29", "zmm30", "zmm31"
152 static const char *amd64_xmm_avx512_names
[] = {
153 "xmm16", "xmm17", "xmm18", "xmm19",
154 "xmm20", "xmm21", "xmm22", "xmm23",
155 "xmm24", "xmm25", "xmm26", "xmm27",
156 "xmm28", "xmm29", "xmm30", "xmm31"
159 /* DWARF Register Number Mapping as defined in the System V psABI,
162 static int amd64_dwarf_regmap
[] =
164 /* General Purpose Registers RAX, RDX, RCX, RBX, RSI, RDI. */
165 AMD64_RAX_REGNUM
, AMD64_RDX_REGNUM
,
166 AMD64_RCX_REGNUM
, AMD64_RBX_REGNUM
,
167 AMD64_RSI_REGNUM
, AMD64_RDI_REGNUM
,
169 /* Frame Pointer Register RBP. */
172 /* Stack Pointer Register RSP. */
175 /* Extended Integer Registers 8 - 15. */
176 AMD64_R8_REGNUM
, /* %r8 */
177 AMD64_R9_REGNUM
, /* %r9 */
178 AMD64_R10_REGNUM
, /* %r10 */
179 AMD64_R11_REGNUM
, /* %r11 */
180 AMD64_R12_REGNUM
, /* %r12 */
181 AMD64_R13_REGNUM
, /* %r13 */
182 AMD64_R14_REGNUM
, /* %r14 */
183 AMD64_R15_REGNUM
, /* %r15 */
185 /* Return Address RA. Mapped to RIP. */
188 /* SSE Registers 0 - 7. */
189 AMD64_XMM0_REGNUM
+ 0, AMD64_XMM1_REGNUM
,
190 AMD64_XMM0_REGNUM
+ 2, AMD64_XMM0_REGNUM
+ 3,
191 AMD64_XMM0_REGNUM
+ 4, AMD64_XMM0_REGNUM
+ 5,
192 AMD64_XMM0_REGNUM
+ 6, AMD64_XMM0_REGNUM
+ 7,
194 /* Extended SSE Registers 8 - 15. */
195 AMD64_XMM0_REGNUM
+ 8, AMD64_XMM0_REGNUM
+ 9,
196 AMD64_XMM0_REGNUM
+ 10, AMD64_XMM0_REGNUM
+ 11,
197 AMD64_XMM0_REGNUM
+ 12, AMD64_XMM0_REGNUM
+ 13,
198 AMD64_XMM0_REGNUM
+ 14, AMD64_XMM0_REGNUM
+ 15,
200 /* Floating Point Registers 0-7. */
201 AMD64_ST0_REGNUM
+ 0, AMD64_ST0_REGNUM
+ 1,
202 AMD64_ST0_REGNUM
+ 2, AMD64_ST0_REGNUM
+ 3,
203 AMD64_ST0_REGNUM
+ 4, AMD64_ST0_REGNUM
+ 5,
204 AMD64_ST0_REGNUM
+ 6, AMD64_ST0_REGNUM
+ 7,
206 /* MMX Registers 0 - 7.
207 We have to handle those registers specifically, as their register
208 number within GDB depends on the target (or they may even not be
209 available at all). */
210 -1, -1, -1, -1, -1, -1, -1, -1,
212 /* Control and Status Flags Register. */
215 /* Selector Registers. */
225 /* Segment Base Address Registers. */
231 /* Special Selector Registers. */
235 /* Floating Point Control Registers. */
241 static const int amd64_dwarf_regmap_len
=
242 (sizeof (amd64_dwarf_regmap
) / sizeof (amd64_dwarf_regmap
[0]));
244 /* Convert DWARF register number REG to the appropriate register
245 number used by GDB. */
248 amd64_dwarf_reg_to_regnum (struct gdbarch
*gdbarch
, int reg
)
250 struct gdbarch_tdep
*tdep
= gdbarch_tdep (gdbarch
);
251 int ymm0_regnum
= tdep
->ymm0_regnum
;
254 if (reg
>= 0 && reg
< amd64_dwarf_regmap_len
)
255 regnum
= amd64_dwarf_regmap
[reg
];
258 && i386_xmm_regnum_p (gdbarch
, regnum
))
259 regnum
+= ymm0_regnum
- I387_XMM0_REGNUM (tdep
);
264 /* Map architectural register numbers to gdb register numbers. */
266 static const int amd64_arch_regmap
[16] =
268 AMD64_RAX_REGNUM
, /* %rax */
269 AMD64_RCX_REGNUM
, /* %rcx */
270 AMD64_RDX_REGNUM
, /* %rdx */
271 AMD64_RBX_REGNUM
, /* %rbx */
272 AMD64_RSP_REGNUM
, /* %rsp */
273 AMD64_RBP_REGNUM
, /* %rbp */
274 AMD64_RSI_REGNUM
, /* %rsi */
275 AMD64_RDI_REGNUM
, /* %rdi */
276 AMD64_R8_REGNUM
, /* %r8 */
277 AMD64_R9_REGNUM
, /* %r9 */
278 AMD64_R10_REGNUM
, /* %r10 */
279 AMD64_R11_REGNUM
, /* %r11 */
280 AMD64_R12_REGNUM
, /* %r12 */
281 AMD64_R13_REGNUM
, /* %r13 */
282 AMD64_R14_REGNUM
, /* %r14 */
283 AMD64_R15_REGNUM
/* %r15 */
286 static const int amd64_arch_regmap_len
=
287 (sizeof (amd64_arch_regmap
) / sizeof (amd64_arch_regmap
[0]));
289 /* Convert architectural register number REG to the appropriate register
290 number used by GDB. */
293 amd64_arch_reg_to_regnum (int reg
)
295 gdb_assert (reg
>= 0 && reg
< amd64_arch_regmap_len
);
297 return amd64_arch_regmap
[reg
];
300 /* Register names for byte pseudo-registers. */
302 static const char *amd64_byte_names
[] =
304 "al", "bl", "cl", "dl", "sil", "dil", "bpl", "spl",
305 "r8l", "r9l", "r10l", "r11l", "r12l", "r13l", "r14l", "r15l",
306 "ah", "bh", "ch", "dh"
309 /* Number of lower byte registers. */
310 #define AMD64_NUM_LOWER_BYTE_REGS 16
312 /* Register names for word pseudo-registers. */
314 static const char *amd64_word_names
[] =
316 "ax", "bx", "cx", "dx", "si", "di", "bp", "",
317 "r8w", "r9w", "r10w", "r11w", "r12w", "r13w", "r14w", "r15w"
320 /* Register names for dword pseudo-registers. */
322 static const char *amd64_dword_names
[] =
324 "eax", "ebx", "ecx", "edx", "esi", "edi", "ebp", "esp",
325 "r8d", "r9d", "r10d", "r11d", "r12d", "r13d", "r14d", "r15d",
329 /* Return the name of register REGNUM. */
332 amd64_pseudo_register_name (struct gdbarch
*gdbarch
, int regnum
)
334 struct gdbarch_tdep
*tdep
= gdbarch_tdep (gdbarch
);
335 if (i386_byte_regnum_p (gdbarch
, regnum
))
336 return amd64_byte_names
[regnum
- tdep
->al_regnum
];
337 else if (i386_zmm_regnum_p (gdbarch
, regnum
))
338 return amd64_zmm_names
[regnum
- tdep
->zmm0_regnum
];
339 else if (i386_ymm_regnum_p (gdbarch
, regnum
))
340 return amd64_ymm_names
[regnum
- tdep
->ymm0_regnum
];
341 else if (i386_ymm_avx512_regnum_p (gdbarch
, regnum
))
342 return amd64_ymm_avx512_names
[regnum
- tdep
->ymm16_regnum
];
343 else if (i386_word_regnum_p (gdbarch
, regnum
))
344 return amd64_word_names
[regnum
- tdep
->ax_regnum
];
345 else if (i386_dword_regnum_p (gdbarch
, regnum
))
346 return amd64_dword_names
[regnum
- tdep
->eax_regnum
];
348 return i386_pseudo_register_name (gdbarch
, regnum
);
351 static struct value
*
352 amd64_pseudo_register_read_value (struct gdbarch
*gdbarch
,
353 struct regcache
*regcache
,
356 gdb_byte raw_buf
[MAX_REGISTER_SIZE
];
357 struct gdbarch_tdep
*tdep
= gdbarch_tdep (gdbarch
);
358 enum register_status status
;
359 struct value
*result_value
;
362 result_value
= allocate_value (register_type (gdbarch
, regnum
));
363 VALUE_LVAL (result_value
) = lval_register
;
364 VALUE_REGNUM (result_value
) = regnum
;
365 buf
= value_contents_raw (result_value
);
367 if (i386_byte_regnum_p (gdbarch
, regnum
))
369 int gpnum
= regnum
- tdep
->al_regnum
;
371 /* Extract (always little endian). */
372 if (gpnum
>= AMD64_NUM_LOWER_BYTE_REGS
)
374 /* Special handling for AH, BH, CH, DH. */
375 status
= regcache_raw_read (regcache
,
376 gpnum
- AMD64_NUM_LOWER_BYTE_REGS
,
378 if (status
== REG_VALID
)
379 memcpy (buf
, raw_buf
+ 1, 1);
381 mark_value_bytes_unavailable (result_value
, 0,
382 TYPE_LENGTH (value_type (result_value
)));
386 status
= regcache_raw_read (regcache
, gpnum
, raw_buf
);
387 if (status
== REG_VALID
)
388 memcpy (buf
, raw_buf
, 1);
390 mark_value_bytes_unavailable (result_value
, 0,
391 TYPE_LENGTH (value_type (result_value
)));
394 else if (i386_dword_regnum_p (gdbarch
, regnum
))
396 int gpnum
= regnum
- tdep
->eax_regnum
;
397 /* Extract (always little endian). */
398 status
= regcache_raw_read (regcache
, gpnum
, raw_buf
);
399 if (status
== REG_VALID
)
400 memcpy (buf
, raw_buf
, 4);
402 mark_value_bytes_unavailable (result_value
, 0,
403 TYPE_LENGTH (value_type (result_value
)));
406 i386_pseudo_register_read_into_value (gdbarch
, regcache
, regnum
,
413 amd64_pseudo_register_write (struct gdbarch
*gdbarch
,
414 struct regcache
*regcache
,
415 int regnum
, const gdb_byte
*buf
)
417 gdb_byte raw_buf
[MAX_REGISTER_SIZE
];
418 struct gdbarch_tdep
*tdep
= gdbarch_tdep (gdbarch
);
420 if (i386_byte_regnum_p (gdbarch
, regnum
))
422 int gpnum
= regnum
- tdep
->al_regnum
;
424 if (gpnum
>= AMD64_NUM_LOWER_BYTE_REGS
)
426 /* Read ... AH, BH, CH, DH. */
427 regcache_raw_read (regcache
,
428 gpnum
- AMD64_NUM_LOWER_BYTE_REGS
, raw_buf
);
429 /* ... Modify ... (always little endian). */
430 memcpy (raw_buf
+ 1, buf
, 1);
432 regcache_raw_write (regcache
,
433 gpnum
- AMD64_NUM_LOWER_BYTE_REGS
, raw_buf
);
438 regcache_raw_read (regcache
, gpnum
, raw_buf
);
439 /* ... Modify ... (always little endian). */
440 memcpy (raw_buf
, buf
, 1);
442 regcache_raw_write (regcache
, gpnum
, raw_buf
);
445 else if (i386_dword_regnum_p (gdbarch
, regnum
))
447 int gpnum
= regnum
- tdep
->eax_regnum
;
450 regcache_raw_read (regcache
, gpnum
, raw_buf
);
451 /* ... Modify ... (always little endian). */
452 memcpy (raw_buf
, buf
, 4);
454 regcache_raw_write (regcache
, gpnum
, raw_buf
);
457 i386_pseudo_register_write (gdbarch
, regcache
, regnum
, buf
);
460 /* Implement the 'ax_pseudo_register_collect' gdbarch method. */
463 amd64_ax_pseudo_register_collect (struct gdbarch
*gdbarch
,
464 struct agent_expr
*ax
, int regnum
)
466 struct gdbarch_tdep
*tdep
= gdbarch_tdep (gdbarch
);
468 if (i386_byte_regnum_p (gdbarch
, regnum
))
470 int gpnum
= regnum
- tdep
->al_regnum
;
472 if (gpnum
>= AMD64_NUM_LOWER_BYTE_REGS
)
473 ax_reg_mask (ax
, gpnum
- AMD64_NUM_LOWER_BYTE_REGS
);
475 ax_reg_mask (ax
, gpnum
);
478 else if (i386_dword_regnum_p (gdbarch
, regnum
))
480 int gpnum
= regnum
- tdep
->eax_regnum
;
482 ax_reg_mask (ax
, gpnum
);
486 return i386_ax_pseudo_register_collect (gdbarch
, ax
, regnum
);
491 /* Register classes as defined in the psABI. */
505 /* Return the union class of CLASS1 and CLASS2. See the psABI for
508 static enum amd64_reg_class
509 amd64_merge_classes (enum amd64_reg_class class1
, enum amd64_reg_class class2
)
511 /* Rule (a): If both classes are equal, this is the resulting class. */
512 if (class1
== class2
)
515 /* Rule (b): If one of the classes is NO_CLASS, the resulting class
516 is the other class. */
517 if (class1
== AMD64_NO_CLASS
)
519 if (class2
== AMD64_NO_CLASS
)
522 /* Rule (c): If one of the classes is MEMORY, the result is MEMORY. */
523 if (class1
== AMD64_MEMORY
|| class2
== AMD64_MEMORY
)
526 /* Rule (d): If one of the classes is INTEGER, the result is INTEGER. */
527 if (class1
== AMD64_INTEGER
|| class2
== AMD64_INTEGER
)
528 return AMD64_INTEGER
;
530 /* Rule (e): If one of the classes is X87, X87UP, COMPLEX_X87 class,
531 MEMORY is used as class. */
532 if (class1
== AMD64_X87
|| class1
== AMD64_X87UP
533 || class1
== AMD64_COMPLEX_X87
|| class2
== AMD64_X87
534 || class2
== AMD64_X87UP
|| class2
== AMD64_COMPLEX_X87
)
537 /* Rule (f): Otherwise class SSE is used. */
541 static void amd64_classify (struct type
*type
, enum amd64_reg_class theclass
[2]);
543 /* Return non-zero if TYPE is a non-POD structure or union type. */
546 amd64_non_pod_p (struct type
*type
)
548 /* ??? A class with a base class certainly isn't POD, but does this
549 catch all non-POD structure types? */
550 if (TYPE_CODE (type
) == TYPE_CODE_STRUCT
&& TYPE_N_BASECLASSES (type
) > 0)
556 /* Classify TYPE according to the rules for aggregate (structures and
557 arrays) and union types, and store the result in CLASS. */
560 amd64_classify_aggregate (struct type
*type
, enum amd64_reg_class theclass
[2])
562 /* 1. If the size of an object is larger than two eightbytes, or in
563 C++, is a non-POD structure or union type, or contains
564 unaligned fields, it has class memory. */
565 if (TYPE_LENGTH (type
) > 16 || amd64_non_pod_p (type
))
567 theclass
[0] = theclass
[1] = AMD64_MEMORY
;
571 /* 2. Both eightbytes get initialized to class NO_CLASS. */
572 theclass
[0] = theclass
[1] = AMD64_NO_CLASS
;
574 /* 3. Each field of an object is classified recursively so that
575 always two fields are considered. The resulting class is
576 calculated according to the classes of the fields in the
579 if (TYPE_CODE (type
) == TYPE_CODE_ARRAY
)
581 struct type
*subtype
= check_typedef (TYPE_TARGET_TYPE (type
));
583 /* All fields in an array have the same type. */
584 amd64_classify (subtype
, theclass
);
585 if (TYPE_LENGTH (type
) > 8 && theclass
[1] == AMD64_NO_CLASS
)
586 theclass
[1] = theclass
[0];
592 /* Structure or union. */
593 gdb_assert (TYPE_CODE (type
) == TYPE_CODE_STRUCT
594 || TYPE_CODE (type
) == TYPE_CODE_UNION
);
596 for (i
= 0; i
< TYPE_NFIELDS (type
); i
++)
598 struct type
*subtype
= check_typedef (TYPE_FIELD_TYPE (type
, i
));
599 int pos
= TYPE_FIELD_BITPOS (type
, i
) / 64;
600 enum amd64_reg_class subclass
[2];
601 int bitsize
= TYPE_FIELD_BITSIZE (type
, i
);
605 bitsize
= TYPE_LENGTH (subtype
) * 8;
606 endpos
= (TYPE_FIELD_BITPOS (type
, i
) + bitsize
- 1) / 64;
608 /* Ignore static fields. */
609 if (field_is_static (&TYPE_FIELD (type
, i
)))
612 gdb_assert (pos
== 0 || pos
== 1);
614 amd64_classify (subtype
, subclass
);
615 theclass
[pos
] = amd64_merge_classes (theclass
[pos
], subclass
[0]);
616 if (bitsize
<= 64 && pos
== 0 && endpos
== 1)
617 /* This is a bit of an odd case: We have a field that would
618 normally fit in one of the two eightbytes, except that
619 it is placed in a way that this field straddles them.
620 This has been seen with a structure containing an array.
622 The ABI is a bit unclear in this case, but we assume that
623 this field's class (stored in subclass[0]) must also be merged
624 into class[1]. In other words, our field has a piece stored
625 in the second eight-byte, and thus its class applies to
626 the second eight-byte as well.
628 In the case where the field length exceeds 8 bytes,
629 it should not be necessary to merge the field class
630 into class[1]. As LEN > 8, subclass[1] is necessarily
631 different from AMD64_NO_CLASS. If subclass[1] is equal
632 to subclass[0], then the normal class[1]/subclass[1]
633 merging will take care of everything. For subclass[1]
634 to be different from subclass[0], I can only see the case
635 where we have a SSE/SSEUP or X87/X87UP pair, which both
636 use up all 16 bytes of the aggregate, and are already
637 handled just fine (because each portion sits on its own
639 theclass
[1] = amd64_merge_classes (theclass
[1], subclass
[0]);
641 theclass
[1] = amd64_merge_classes (theclass
[1], subclass
[1]);
645 /* 4. Then a post merger cleanup is done: */
647 /* Rule (a): If one of the classes is MEMORY, the whole argument is
649 if (theclass
[0] == AMD64_MEMORY
|| theclass
[1] == AMD64_MEMORY
)
650 theclass
[0] = theclass
[1] = AMD64_MEMORY
;
652 /* Rule (b): If SSEUP is not preceded by SSE, it is converted to
654 if (theclass
[0] == AMD64_SSEUP
)
655 theclass
[0] = AMD64_SSE
;
656 if (theclass
[1] == AMD64_SSEUP
&& theclass
[0] != AMD64_SSE
)
657 theclass
[1] = AMD64_SSE
;
660 /* Classify TYPE, and store the result in CLASS. */
663 amd64_classify (struct type
*type
, enum amd64_reg_class theclass
[2])
665 enum type_code code
= TYPE_CODE (type
);
666 int len
= TYPE_LENGTH (type
);
668 theclass
[0] = theclass
[1] = AMD64_NO_CLASS
;
670 /* Arguments of types (signed and unsigned) _Bool, char, short, int,
671 long, long long, and pointers are in the INTEGER class. Similarly,
672 range types, used by languages such as Ada, are also in the INTEGER
674 if ((code
== TYPE_CODE_INT
|| code
== TYPE_CODE_ENUM
675 || code
== TYPE_CODE_BOOL
|| code
== TYPE_CODE_RANGE
676 || code
== TYPE_CODE_CHAR
677 || code
== TYPE_CODE_PTR
|| code
== TYPE_CODE_REF
)
678 && (len
== 1 || len
== 2 || len
== 4 || len
== 8))
679 theclass
[0] = AMD64_INTEGER
;
681 /* Arguments of types float, double, _Decimal32, _Decimal64 and __m64
683 else if ((code
== TYPE_CODE_FLT
|| code
== TYPE_CODE_DECFLOAT
)
684 && (len
== 4 || len
== 8))
686 theclass
[0] = AMD64_SSE
;
688 /* Arguments of types __float128, _Decimal128 and __m128 are split into
689 two halves. The least significant ones belong to class SSE, the most
690 significant one to class SSEUP. */
691 else if (code
== TYPE_CODE_DECFLOAT
&& len
== 16)
692 /* FIXME: __float128, __m128. */
693 theclass
[0] = AMD64_SSE
, theclass
[1] = AMD64_SSEUP
;
695 /* The 64-bit mantissa of arguments of type long double belongs to
696 class X87, the 16-bit exponent plus 6 bytes of padding belongs to
698 else if (code
== TYPE_CODE_FLT
&& len
== 16)
699 /* Class X87 and X87UP. */
700 theclass
[0] = AMD64_X87
, theclass
[1] = AMD64_X87UP
;
702 /* Arguments of complex T where T is one of the types float or
703 double get treated as if they are implemented as:
711 else if (code
== TYPE_CODE_COMPLEX
&& len
== 8)
712 theclass
[0] = AMD64_SSE
;
713 else if (code
== TYPE_CODE_COMPLEX
&& len
== 16)
714 theclass
[0] = theclass
[1] = AMD64_SSE
;
716 /* A variable of type complex long double is classified as type
718 else if (code
== TYPE_CODE_COMPLEX
&& len
== 32)
719 theclass
[0] = AMD64_COMPLEX_X87
;
722 else if (code
== TYPE_CODE_ARRAY
|| code
== TYPE_CODE_STRUCT
723 || code
== TYPE_CODE_UNION
)
724 amd64_classify_aggregate (type
, theclass
);
727 static enum return_value_convention
728 amd64_return_value (struct gdbarch
*gdbarch
, struct value
*function
,
729 struct type
*type
, struct regcache
*regcache
,
730 gdb_byte
*readbuf
, const gdb_byte
*writebuf
)
732 enum amd64_reg_class theclass
[2];
733 int len
= TYPE_LENGTH (type
);
734 static int integer_regnum
[] = { AMD64_RAX_REGNUM
, AMD64_RDX_REGNUM
};
735 static int sse_regnum
[] = { AMD64_XMM0_REGNUM
, AMD64_XMM1_REGNUM
};
740 gdb_assert (!(readbuf
&& writebuf
));
742 /* 1. Classify the return type with the classification algorithm. */
743 amd64_classify (type
, theclass
);
745 /* 2. If the type has class MEMORY, then the caller provides space
746 for the return value and passes the address of this storage in
747 %rdi as if it were the first argument to the function. In effect,
748 this address becomes a hidden first argument.
750 On return %rax will contain the address that has been passed in
751 by the caller in %rdi. */
752 if (theclass
[0] == AMD64_MEMORY
)
754 /* As indicated by the comment above, the ABI guarantees that we
755 can always find the return value just after the function has
762 regcache_raw_read_unsigned (regcache
, AMD64_RAX_REGNUM
, &addr
);
763 read_memory (addr
, readbuf
, TYPE_LENGTH (type
));
766 return RETURN_VALUE_ABI_RETURNS_ADDRESS
;
769 /* 8. If the class is COMPLEX_X87, the real part of the value is
770 returned in %st0 and the imaginary part in %st1. */
771 if (theclass
[0] == AMD64_COMPLEX_X87
)
775 regcache_raw_read (regcache
, AMD64_ST0_REGNUM
, readbuf
);
776 regcache_raw_read (regcache
, AMD64_ST1_REGNUM
, readbuf
+ 16);
781 i387_return_value (gdbarch
, regcache
);
782 regcache_raw_write (regcache
, AMD64_ST0_REGNUM
, writebuf
);
783 regcache_raw_write (regcache
, AMD64_ST1_REGNUM
, writebuf
+ 16);
785 /* Fix up the tag word such that both %st(0) and %st(1) are
787 regcache_raw_write_unsigned (regcache
, AMD64_FTAG_REGNUM
, 0xfff);
790 return RETURN_VALUE_REGISTER_CONVENTION
;
793 gdb_assert (theclass
[1] != AMD64_MEMORY
);
794 gdb_assert (len
<= 16);
796 for (i
= 0; len
> 0; i
++, len
-= 8)
804 /* 3. If the class is INTEGER, the next available register
805 of the sequence %rax, %rdx is used. */
806 regnum
= integer_regnum
[integer_reg
++];
810 /* 4. If the class is SSE, the next available SSE register
811 of the sequence %xmm0, %xmm1 is used. */
812 regnum
= sse_regnum
[sse_reg
++];
816 /* 5. If the class is SSEUP, the eightbyte is passed in the
817 upper half of the last used SSE register. */
818 gdb_assert (sse_reg
> 0);
819 regnum
= sse_regnum
[sse_reg
- 1];
824 /* 6. If the class is X87, the value is returned on the X87
825 stack in %st0 as 80-bit x87 number. */
826 regnum
= AMD64_ST0_REGNUM
;
828 i387_return_value (gdbarch
, regcache
);
832 /* 7. If the class is X87UP, the value is returned together
833 with the previous X87 value in %st0. */
834 gdb_assert (i
> 0 && theclass
[0] == AMD64_X87
);
835 regnum
= AMD64_ST0_REGNUM
;
844 gdb_assert (!"Unexpected register class.");
847 gdb_assert (regnum
!= -1);
850 regcache_raw_read_part (regcache
, regnum
, offset
, std::min (len
, 8),
853 regcache_raw_write_part (regcache
, regnum
, offset
, std::min (len
, 8),
857 return RETURN_VALUE_REGISTER_CONVENTION
;
862 amd64_push_arguments (struct regcache
*regcache
, int nargs
,
863 struct value
**args
, CORE_ADDR sp
, int struct_return
)
865 static int integer_regnum
[] =
867 AMD64_RDI_REGNUM
, /* %rdi */
868 AMD64_RSI_REGNUM
, /* %rsi */
869 AMD64_RDX_REGNUM
, /* %rdx */
870 AMD64_RCX_REGNUM
, /* %rcx */
871 AMD64_R8_REGNUM
, /* %r8 */
872 AMD64_R9_REGNUM
/* %r9 */
874 static int sse_regnum
[] =
876 /* %xmm0 ... %xmm7 */
877 AMD64_XMM0_REGNUM
+ 0, AMD64_XMM1_REGNUM
,
878 AMD64_XMM0_REGNUM
+ 2, AMD64_XMM0_REGNUM
+ 3,
879 AMD64_XMM0_REGNUM
+ 4, AMD64_XMM0_REGNUM
+ 5,
880 AMD64_XMM0_REGNUM
+ 6, AMD64_XMM0_REGNUM
+ 7,
882 struct value
**stack_args
= XALLOCAVEC (struct value
*, nargs
);
883 int num_stack_args
= 0;
884 int num_elements
= 0;
890 /* Reserve a register for the "hidden" argument. */
894 for (i
= 0; i
< nargs
; i
++)
896 struct type
*type
= value_type (args
[i
]);
897 int len
= TYPE_LENGTH (type
);
898 enum amd64_reg_class theclass
[2];
899 int needed_integer_regs
= 0;
900 int needed_sse_regs
= 0;
903 /* Classify argument. */
904 amd64_classify (type
, theclass
);
906 /* Calculate the number of integer and SSE registers needed for
908 for (j
= 0; j
< 2; j
++)
910 if (theclass
[j
] == AMD64_INTEGER
)
911 needed_integer_regs
++;
912 else if (theclass
[j
] == AMD64_SSE
)
916 /* Check whether enough registers are available, and if the
917 argument should be passed in registers at all. */
918 if (integer_reg
+ needed_integer_regs
> ARRAY_SIZE (integer_regnum
)
919 || sse_reg
+ needed_sse_regs
> ARRAY_SIZE (sse_regnum
)
920 || (needed_integer_regs
== 0 && needed_sse_regs
== 0))
922 /* The argument will be passed on the stack. */
923 num_elements
+= ((len
+ 7) / 8);
924 stack_args
[num_stack_args
++] = args
[i
];
928 /* The argument will be passed in registers. */
929 const gdb_byte
*valbuf
= value_contents (args
[i
]);
932 gdb_assert (len
<= 16);
934 for (j
= 0; len
> 0; j
++, len
-= 8)
942 regnum
= integer_regnum
[integer_reg
++];
946 regnum
= sse_regnum
[sse_reg
++];
950 gdb_assert (sse_reg
> 0);
951 regnum
= sse_regnum
[sse_reg
- 1];
956 gdb_assert (!"Unexpected register class.");
959 gdb_assert (regnum
!= -1);
960 memset (buf
, 0, sizeof buf
);
961 memcpy (buf
, valbuf
+ j
* 8, std::min (len
, 8));
962 regcache_raw_write_part (regcache
, regnum
, offset
, 8, buf
);
967 /* Allocate space for the arguments on the stack. */
968 sp
-= num_elements
* 8;
970 /* The psABI says that "The end of the input argument area shall be
971 aligned on a 16 byte boundary." */
974 /* Write out the arguments to the stack. */
975 for (i
= 0; i
< num_stack_args
; i
++)
977 struct type
*type
= value_type (stack_args
[i
]);
978 const gdb_byte
*valbuf
= value_contents (stack_args
[i
]);
979 int len
= TYPE_LENGTH (type
);
981 write_memory (sp
+ element
* 8, valbuf
, len
);
982 element
+= ((len
+ 7) / 8);
985 /* The psABI says that "For calls that may call functions that use
986 varargs or stdargs (prototype-less calls or calls to functions
987 containing ellipsis (...) in the declaration) %al is used as
988 hidden argument to specify the number of SSE registers used. */
989 regcache_raw_write_unsigned (regcache
, AMD64_RAX_REGNUM
, sse_reg
);
994 amd64_push_dummy_call (struct gdbarch
*gdbarch
, struct value
*function
,
995 struct regcache
*regcache
, CORE_ADDR bp_addr
,
996 int nargs
, struct value
**args
, CORE_ADDR sp
,
997 int struct_return
, CORE_ADDR struct_addr
)
999 enum bfd_endian byte_order
= gdbarch_byte_order (gdbarch
);
1002 /* Pass arguments. */
1003 sp
= amd64_push_arguments (regcache
, nargs
, args
, sp
, struct_return
);
1005 /* Pass "hidden" argument". */
1008 store_unsigned_integer (buf
, 8, byte_order
, struct_addr
);
1009 regcache_cooked_write (regcache
, AMD64_RDI_REGNUM
, buf
);
1012 /* Store return address. */
1014 store_unsigned_integer (buf
, 8, byte_order
, bp_addr
);
1015 write_memory (sp
, buf
, 8);
1017 /* Finally, update the stack pointer... */
1018 store_unsigned_integer (buf
, 8, byte_order
, sp
);
1019 regcache_cooked_write (regcache
, AMD64_RSP_REGNUM
, buf
);
1021 /* ...and fake a frame pointer. */
1022 regcache_cooked_write (regcache
, AMD64_RBP_REGNUM
, buf
);
1027 /* Displaced instruction handling. */
1029 /* A partially decoded instruction.
1030 This contains enough details for displaced stepping purposes. */
1034 /* The number of opcode bytes. */
1036 /* The offset of the rex prefix or -1 if not present. */
1038 /* The offset to the first opcode byte. */
1040 /* The offset to the modrm byte or -1 if not present. */
1043 /* The raw instruction. */
1047 struct displaced_step_closure
1049 /* For rip-relative insns, saved copy of the reg we use instead of %rip. */
1054 /* Details of the instruction. */
1055 struct amd64_insn insn_details
;
1057 /* Amount of space allocated to insn_buf. */
1060 /* The possibly modified insn.
1061 This is a variable-length field. */
1062 gdb_byte insn_buf
[1];
1065 /* WARNING: Keep onebyte_has_modrm, twobyte_has_modrm in sync with
1066 ../opcodes/i386-dis.c (until libopcodes exports them, or an alternative,
1067 at which point delete these in favor of libopcodes' versions). */
1069 static const unsigned char onebyte_has_modrm
[256] = {
1070 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1071 /* ------------------------------- */
1072 /* 00 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 00 */
1073 /* 10 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 10 */
1074 /* 20 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 20 */
1075 /* 30 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 30 */
1076 /* 40 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 40 */
1077 /* 50 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 50 */
1078 /* 60 */ 0,0,1,1,0,0,0,0,0,1,0,1,0,0,0,0, /* 60 */
1079 /* 70 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 70 */
1080 /* 80 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 80 */
1081 /* 90 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 90 */
1082 /* a0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* a0 */
1083 /* b0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* b0 */
1084 /* c0 */ 1,1,0,0,1,1,1,1,0,0,0,0,0,0,0,0, /* c0 */
1085 /* d0 */ 1,1,1,1,0,0,0,0,1,1,1,1,1,1,1,1, /* d0 */
1086 /* e0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* e0 */
1087 /* f0 */ 0,0,0,0,0,0,1,1,0,0,0,0,0,0,1,1 /* f0 */
1088 /* ------------------------------- */
1089 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1092 static const unsigned char twobyte_has_modrm
[256] = {
1093 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1094 /* ------------------------------- */
1095 /* 00 */ 1,1,1,1,0,0,0,0,0,0,0,0,0,1,0,1, /* 0f */
1096 /* 10 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 1f */
1097 /* 20 */ 1,1,1,1,1,1,1,0,1,1,1,1,1,1,1,1, /* 2f */
1098 /* 30 */ 0,0,0,0,0,0,0,0,1,0,1,0,0,0,0,0, /* 3f */
1099 /* 40 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 4f */
1100 /* 50 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 5f */
1101 /* 60 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 6f */
1102 /* 70 */ 1,1,1,1,1,1,1,0,1,1,1,1,1,1,1,1, /* 7f */
1103 /* 80 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 8f */
1104 /* 90 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 9f */
1105 /* a0 */ 0,0,0,1,1,1,1,1,0,0,0,1,1,1,1,1, /* af */
1106 /* b0 */ 1,1,1,1,1,1,1,1,1,0,1,1,1,1,1,1, /* bf */
1107 /* c0 */ 1,1,1,1,1,1,1,1,0,0,0,0,0,0,0,0, /* cf */
1108 /* d0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* df */
1109 /* e0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* ef */
1110 /* f0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,0 /* ff */
1111 /* ------------------------------- */
1112 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1115 static int amd64_syscall_p (const struct amd64_insn
*insn
, int *lengthp
);
1118 rex_prefix_p (gdb_byte pfx
)
1120 return REX_PREFIX_P (pfx
);
1123 /* Skip the legacy instruction prefixes in INSN.
1124 We assume INSN is properly sentineled so we don't have to worry
1125 about falling off the end of the buffer. */
1128 amd64_skip_prefixes (gdb_byte
*insn
)
1134 case DATA_PREFIX_OPCODE
:
1135 case ADDR_PREFIX_OPCODE
:
1136 case CS_PREFIX_OPCODE
:
1137 case DS_PREFIX_OPCODE
:
1138 case ES_PREFIX_OPCODE
:
1139 case FS_PREFIX_OPCODE
:
1140 case GS_PREFIX_OPCODE
:
1141 case SS_PREFIX_OPCODE
:
1142 case LOCK_PREFIX_OPCODE
:
1143 case REPE_PREFIX_OPCODE
:
1144 case REPNE_PREFIX_OPCODE
:
1156 /* Return an integer register (other than RSP) that is unused as an input
1158 In order to not require adding a rex prefix if the insn doesn't already
1159 have one, the result is restricted to RAX ... RDI, sans RSP.
1160 The register numbering of the result follows architecture ordering,
1164 amd64_get_unused_input_int_reg (const struct amd64_insn
*details
)
1166 /* 1 bit for each reg */
1167 int used_regs_mask
= 0;
1169 /* There can be at most 3 int regs used as inputs in an insn, and we have
1170 7 to choose from (RAX ... RDI, sans RSP).
1171 This allows us to take a conservative approach and keep things simple.
1172 E.g. By avoiding RAX, we don't have to specifically watch for opcodes
1173 that implicitly specify RAX. */
1176 used_regs_mask
|= 1 << EAX_REG_NUM
;
1177 /* Similarily avoid RDX, implicit operand in divides. */
1178 used_regs_mask
|= 1 << EDX_REG_NUM
;
1180 used_regs_mask
|= 1 << ESP_REG_NUM
;
1182 /* If the opcode is one byte long and there's no ModRM byte,
1183 assume the opcode specifies a register. */
1184 if (details
->opcode_len
== 1 && details
->modrm_offset
== -1)
1185 used_regs_mask
|= 1 << (details
->raw_insn
[details
->opcode_offset
] & 7);
1187 /* Mark used regs in the modrm/sib bytes. */
1188 if (details
->modrm_offset
!= -1)
1190 int modrm
= details
->raw_insn
[details
->modrm_offset
];
1191 int mod
= MODRM_MOD_FIELD (modrm
);
1192 int reg
= MODRM_REG_FIELD (modrm
);
1193 int rm
= MODRM_RM_FIELD (modrm
);
1194 int have_sib
= mod
!= 3 && rm
== 4;
1196 /* Assume the reg field of the modrm byte specifies a register. */
1197 used_regs_mask
|= 1 << reg
;
1201 int base
= SIB_BASE_FIELD (details
->raw_insn
[details
->modrm_offset
+ 1]);
1202 int idx
= SIB_INDEX_FIELD (details
->raw_insn
[details
->modrm_offset
+ 1]);
1203 used_regs_mask
|= 1 << base
;
1204 used_regs_mask
|= 1 << idx
;
1208 used_regs_mask
|= 1 << rm
;
1212 gdb_assert (used_regs_mask
< 256);
1213 gdb_assert (used_regs_mask
!= 255);
1215 /* Finally, find a free reg. */
1219 for (i
= 0; i
< 8; ++i
)
1221 if (! (used_regs_mask
& (1 << i
)))
1225 /* We shouldn't get here. */
1226 internal_error (__FILE__
, __LINE__
, _("unable to find free reg"));
1230 /* Extract the details of INSN that we need. */
1233 amd64_get_insn_details (gdb_byte
*insn
, struct amd64_insn
*details
)
1235 gdb_byte
*start
= insn
;
1238 details
->raw_insn
= insn
;
1240 details
->opcode_len
= -1;
1241 details
->rex_offset
= -1;
1242 details
->opcode_offset
= -1;
1243 details
->modrm_offset
= -1;
1245 /* Skip legacy instruction prefixes. */
1246 insn
= amd64_skip_prefixes (insn
);
1248 /* Skip REX instruction prefix. */
1249 if (rex_prefix_p (*insn
))
1251 details
->rex_offset
= insn
- start
;
1255 details
->opcode_offset
= insn
- start
;
1257 if (*insn
== TWO_BYTE_OPCODE_ESCAPE
)
1259 /* Two or three-byte opcode. */
1261 need_modrm
= twobyte_has_modrm
[*insn
];
1263 /* Check for three-byte opcode. */
1273 details
->opcode_len
= 3;
1276 details
->opcode_len
= 2;
1282 /* One-byte opcode. */
1283 need_modrm
= onebyte_has_modrm
[*insn
];
1284 details
->opcode_len
= 1;
1290 details
->modrm_offset
= insn
- start
;
1294 /* Update %rip-relative addressing in INSN.
1296 %rip-relative addressing only uses a 32-bit displacement.
1297 32 bits is not enough to be guaranteed to cover the distance between where
1298 the real instruction is and where its copy is.
1299 Convert the insn to use base+disp addressing.
1300 We set base = pc + insn_length so we can leave disp unchanged. */
1303 fixup_riprel (struct gdbarch
*gdbarch
, struct displaced_step_closure
*dsc
,
1304 CORE_ADDR from
, CORE_ADDR to
, struct regcache
*regs
)
1306 const struct amd64_insn
*insn_details
= &dsc
->insn_details
;
1307 int modrm_offset
= insn_details
->modrm_offset
;
1308 gdb_byte
*insn
= insn_details
->raw_insn
+ modrm_offset
;
1311 int arch_tmp_regno
, tmp_regno
;
1312 ULONGEST orig_value
;
1314 /* %rip+disp32 addressing mode, displacement follows ModRM byte. */
1317 /* Compute the rip-relative address. */
1318 insn_length
= gdb_buffered_insn_length (gdbarch
, dsc
->insn_buf
,
1319 dsc
->max_len
, from
);
1320 rip_base
= from
+ insn_length
;
1322 /* We need a register to hold the address.
1323 Pick one not used in the insn.
1324 NOTE: arch_tmp_regno uses architecture ordering, e.g. RDI = 7. */
1325 arch_tmp_regno
= amd64_get_unused_input_int_reg (insn_details
);
1326 tmp_regno
= amd64_arch_reg_to_regnum (arch_tmp_regno
);
1328 /* REX.B should be unset as we were using rip-relative addressing,
1329 but ensure it's unset anyway, tmp_regno is not r8-r15. */
1330 if (insn_details
->rex_offset
!= -1)
1331 dsc
->insn_buf
[insn_details
->rex_offset
] &= ~REX_B
;
1333 regcache_cooked_read_unsigned (regs
, tmp_regno
, &orig_value
);
1334 dsc
->tmp_regno
= tmp_regno
;
1335 dsc
->tmp_save
= orig_value
;
1338 /* Convert the ModRM field to be base+disp. */
1339 dsc
->insn_buf
[modrm_offset
] &= ~0xc7;
1340 dsc
->insn_buf
[modrm_offset
] |= 0x80 + arch_tmp_regno
;
1342 regcache_cooked_write_unsigned (regs
, tmp_regno
, rip_base
);
1344 if (debug_displaced
)
1345 fprintf_unfiltered (gdb_stdlog
, "displaced: %%rip-relative addressing used.\n"
1346 "displaced: using temp reg %d, old value %s, new value %s\n",
1347 dsc
->tmp_regno
, paddress (gdbarch
, dsc
->tmp_save
),
1348 paddress (gdbarch
, rip_base
));
1352 fixup_displaced_copy (struct gdbarch
*gdbarch
,
1353 struct displaced_step_closure
*dsc
,
1354 CORE_ADDR from
, CORE_ADDR to
, struct regcache
*regs
)
1356 const struct amd64_insn
*details
= &dsc
->insn_details
;
1358 if (details
->modrm_offset
!= -1)
1360 gdb_byte modrm
= details
->raw_insn
[details
->modrm_offset
];
1362 if ((modrm
& 0xc7) == 0x05)
1364 /* The insn uses rip-relative addressing.
1366 fixup_riprel (gdbarch
, dsc
, from
, to
, regs
);
1371 struct displaced_step_closure
*
1372 amd64_displaced_step_copy_insn (struct gdbarch
*gdbarch
,
1373 CORE_ADDR from
, CORE_ADDR to
,
1374 struct regcache
*regs
)
1376 int len
= gdbarch_max_insn_length (gdbarch
);
1377 /* Extra space for sentinels so fixup_{riprel,displaced_copy} don't have to
1378 continually watch for running off the end of the buffer. */
1379 int fixup_sentinel_space
= len
;
1380 struct displaced_step_closure
*dsc
1381 = ((struct displaced_step_closure
*)
1382 xmalloc (sizeof (*dsc
) + len
+ fixup_sentinel_space
));
1383 gdb_byte
*buf
= &dsc
->insn_buf
[0];
1384 struct amd64_insn
*details
= &dsc
->insn_details
;
1387 dsc
->max_len
= len
+ fixup_sentinel_space
;
1389 read_memory (from
, buf
, len
);
1391 /* Set up the sentinel space so we don't have to worry about running
1392 off the end of the buffer. An excessive number of leading prefixes
1393 could otherwise cause this. */
1394 memset (buf
+ len
, 0, fixup_sentinel_space
);
1396 amd64_get_insn_details (buf
, details
);
1398 /* GDB may get control back after the insn after the syscall.
1399 Presumably this is a kernel bug.
1400 If this is a syscall, make sure there's a nop afterwards. */
1404 if (amd64_syscall_p (details
, &syscall_length
))
1405 buf
[details
->opcode_offset
+ syscall_length
] = NOP_OPCODE
;
1408 /* Modify the insn to cope with the address where it will be executed from.
1409 In particular, handle any rip-relative addressing. */
1410 fixup_displaced_copy (gdbarch
, dsc
, from
, to
, regs
);
1412 write_memory (to
, buf
, len
);
1414 if (debug_displaced
)
1416 fprintf_unfiltered (gdb_stdlog
, "displaced: copy %s->%s: ",
1417 paddress (gdbarch
, from
), paddress (gdbarch
, to
));
1418 displaced_step_dump_bytes (gdb_stdlog
, buf
, len
);
1425 amd64_absolute_jmp_p (const struct amd64_insn
*details
)
1427 const gdb_byte
*insn
= &details
->raw_insn
[details
->opcode_offset
];
1429 if (insn
[0] == 0xff)
1431 /* jump near, absolute indirect (/4) */
1432 if ((insn
[1] & 0x38) == 0x20)
1435 /* jump far, absolute indirect (/5) */
1436 if ((insn
[1] & 0x38) == 0x28)
1443 /* Return non-zero if the instruction DETAILS is a jump, zero otherwise. */
1446 amd64_jmp_p (const struct amd64_insn
*details
)
1448 const gdb_byte
*insn
= &details
->raw_insn
[details
->opcode_offset
];
1450 /* jump short, relative. */
1451 if (insn
[0] == 0xeb)
1454 /* jump near, relative. */
1455 if (insn
[0] == 0xe9)
1458 return amd64_absolute_jmp_p (details
);
1462 amd64_absolute_call_p (const struct amd64_insn
*details
)
1464 const gdb_byte
*insn
= &details
->raw_insn
[details
->opcode_offset
];
1466 if (insn
[0] == 0xff)
1468 /* Call near, absolute indirect (/2) */
1469 if ((insn
[1] & 0x38) == 0x10)
1472 /* Call far, absolute indirect (/3) */
1473 if ((insn
[1] & 0x38) == 0x18)
1481 amd64_ret_p (const struct amd64_insn
*details
)
1483 /* NOTE: gcc can emit "repz ; ret". */
1484 const gdb_byte
*insn
= &details
->raw_insn
[details
->opcode_offset
];
1488 case 0xc2: /* ret near, pop N bytes */
1489 case 0xc3: /* ret near */
1490 case 0xca: /* ret far, pop N bytes */
1491 case 0xcb: /* ret far */
1492 case 0xcf: /* iret */
1501 amd64_call_p (const struct amd64_insn
*details
)
1503 const gdb_byte
*insn
= &details
->raw_insn
[details
->opcode_offset
];
1505 if (amd64_absolute_call_p (details
))
1508 /* call near, relative */
1509 if (insn
[0] == 0xe8)
1515 /* Return non-zero if INSN is a system call, and set *LENGTHP to its
1516 length in bytes. Otherwise, return zero. */
1519 amd64_syscall_p (const struct amd64_insn
*details
, int *lengthp
)
1521 const gdb_byte
*insn
= &details
->raw_insn
[details
->opcode_offset
];
1523 if (insn
[0] == 0x0f && insn
[1] == 0x05)
1532 /* Classify the instruction at ADDR using PRED.
1533 Throw an error if the memory can't be read. */
1536 amd64_classify_insn_at (struct gdbarch
*gdbarch
, CORE_ADDR addr
,
1537 int (*pred
) (const struct amd64_insn
*))
1539 struct amd64_insn details
;
1541 int len
, classification
;
1543 len
= gdbarch_max_insn_length (gdbarch
);
1544 buf
= (gdb_byte
*) alloca (len
);
1546 read_code (addr
, buf
, len
);
1547 amd64_get_insn_details (buf
, &details
);
1549 classification
= pred (&details
);
1551 return classification
;
1554 /* The gdbarch insn_is_call method. */
1557 amd64_insn_is_call (struct gdbarch
*gdbarch
, CORE_ADDR addr
)
1559 return amd64_classify_insn_at (gdbarch
, addr
, amd64_call_p
);
1562 /* The gdbarch insn_is_ret method. */
1565 amd64_insn_is_ret (struct gdbarch
*gdbarch
, CORE_ADDR addr
)
1567 return amd64_classify_insn_at (gdbarch
, addr
, amd64_ret_p
);
1570 /* The gdbarch insn_is_jump method. */
1573 amd64_insn_is_jump (struct gdbarch
*gdbarch
, CORE_ADDR addr
)
1575 return amd64_classify_insn_at (gdbarch
, addr
, amd64_jmp_p
);
1578 /* Fix up the state of registers and memory after having single-stepped
1579 a displaced instruction. */
1582 amd64_displaced_step_fixup (struct gdbarch
*gdbarch
,
1583 struct displaced_step_closure
*dsc
,
1584 CORE_ADDR from
, CORE_ADDR to
,
1585 struct regcache
*regs
)
1587 enum bfd_endian byte_order
= gdbarch_byte_order (gdbarch
);
1588 /* The offset we applied to the instruction's address. */
1589 ULONGEST insn_offset
= to
- from
;
1590 gdb_byte
*insn
= dsc
->insn_buf
;
1591 const struct amd64_insn
*insn_details
= &dsc
->insn_details
;
1593 if (debug_displaced
)
1594 fprintf_unfiltered (gdb_stdlog
,
1595 "displaced: fixup (%s, %s), "
1596 "insn = 0x%02x 0x%02x ...\n",
1597 paddress (gdbarch
, from
), paddress (gdbarch
, to
),
1600 /* If we used a tmp reg, restore it. */
1604 if (debug_displaced
)
1605 fprintf_unfiltered (gdb_stdlog
, "displaced: restoring reg %d to %s\n",
1606 dsc
->tmp_regno
, paddress (gdbarch
, dsc
->tmp_save
));
1607 regcache_cooked_write_unsigned (regs
, dsc
->tmp_regno
, dsc
->tmp_save
);
1610 /* The list of issues to contend with here is taken from
1611 resume_execution in arch/x86/kernel/kprobes.c, Linux 2.6.28.
1612 Yay for Free Software! */
1614 /* Relocate the %rip back to the program's instruction stream,
1617 /* Except in the case of absolute or indirect jump or call
1618 instructions, or a return instruction, the new rip is relative to
1619 the displaced instruction; make it relative to the original insn.
1620 Well, signal handler returns don't need relocation either, but we use the
1621 value of %rip to recognize those; see below. */
1622 if (! amd64_absolute_jmp_p (insn_details
)
1623 && ! amd64_absolute_call_p (insn_details
)
1624 && ! amd64_ret_p (insn_details
))
1629 regcache_cooked_read_unsigned (regs
, AMD64_RIP_REGNUM
, &orig_rip
);
1631 /* A signal trampoline system call changes the %rip, resuming
1632 execution of the main program after the signal handler has
1633 returned. That makes them like 'return' instructions; we
1634 shouldn't relocate %rip.
1636 But most system calls don't, and we do need to relocate %rip.
1638 Our heuristic for distinguishing these cases: if stepping
1639 over the system call instruction left control directly after
1640 the instruction, the we relocate --- control almost certainly
1641 doesn't belong in the displaced copy. Otherwise, we assume
1642 the instruction has put control where it belongs, and leave
1643 it unrelocated. Goodness help us if there are PC-relative
1645 if (amd64_syscall_p (insn_details
, &insn_len
)
1646 && orig_rip
!= to
+ insn_len
1647 /* GDB can get control back after the insn after the syscall.
1648 Presumably this is a kernel bug.
1649 Fixup ensures its a nop, we add one to the length for it. */
1650 && orig_rip
!= to
+ insn_len
+ 1)
1652 if (debug_displaced
)
1653 fprintf_unfiltered (gdb_stdlog
,
1654 "displaced: syscall changed %%rip; "
1655 "not relocating\n");
1659 ULONGEST rip
= orig_rip
- insn_offset
;
1661 /* If we just stepped over a breakpoint insn, we don't backup
1662 the pc on purpose; this is to match behaviour without
1665 regcache_cooked_write_unsigned (regs
, AMD64_RIP_REGNUM
, rip
);
1667 if (debug_displaced
)
1668 fprintf_unfiltered (gdb_stdlog
,
1670 "relocated %%rip from %s to %s\n",
1671 paddress (gdbarch
, orig_rip
),
1672 paddress (gdbarch
, rip
));
1676 /* If the instruction was PUSHFL, then the TF bit will be set in the
1677 pushed value, and should be cleared. We'll leave this for later,
1678 since GDB already messes up the TF flag when stepping over a
1681 /* If the instruction was a call, the return address now atop the
1682 stack is the address following the copied instruction. We need
1683 to make it the address following the original instruction. */
1684 if (amd64_call_p (insn_details
))
1688 const ULONGEST retaddr_len
= 8;
1690 regcache_cooked_read_unsigned (regs
, AMD64_RSP_REGNUM
, &rsp
);
1691 retaddr
= read_memory_unsigned_integer (rsp
, retaddr_len
, byte_order
);
1692 retaddr
= (retaddr
- insn_offset
) & 0xffffffffffffffffULL
;
1693 write_memory_unsigned_integer (rsp
, retaddr_len
, byte_order
, retaddr
);
1695 if (debug_displaced
)
1696 fprintf_unfiltered (gdb_stdlog
,
1697 "displaced: relocated return addr at %s "
1699 paddress (gdbarch
, rsp
),
1700 paddress (gdbarch
, retaddr
));
1704 /* If the instruction INSN uses RIP-relative addressing, return the
1705 offset into the raw INSN where the displacement to be adjusted is
1706 found. Returns 0 if the instruction doesn't use RIP-relative
1710 rip_relative_offset (struct amd64_insn
*insn
)
1712 if (insn
->modrm_offset
!= -1)
1714 gdb_byte modrm
= insn
->raw_insn
[insn
->modrm_offset
];
1716 if ((modrm
& 0xc7) == 0x05)
1718 /* The displacement is found right after the ModRM byte. */
1719 return insn
->modrm_offset
+ 1;
1727 append_insns (CORE_ADDR
*to
, ULONGEST len
, const gdb_byte
*buf
)
1729 target_write_memory (*to
, buf
, len
);
1734 amd64_relocate_instruction (struct gdbarch
*gdbarch
,
1735 CORE_ADDR
*to
, CORE_ADDR oldloc
)
1737 enum bfd_endian byte_order
= gdbarch_byte_order (gdbarch
);
1738 int len
= gdbarch_max_insn_length (gdbarch
);
1739 /* Extra space for sentinels. */
1740 int fixup_sentinel_space
= len
;
1741 gdb_byte
*buf
= (gdb_byte
*) xmalloc (len
+ fixup_sentinel_space
);
1742 struct amd64_insn insn_details
;
1744 LONGEST rel32
, newrel
;
1748 read_memory (oldloc
, buf
, len
);
1750 /* Set up the sentinel space so we don't have to worry about running
1751 off the end of the buffer. An excessive number of leading prefixes
1752 could otherwise cause this. */
1753 memset (buf
+ len
, 0, fixup_sentinel_space
);
1756 amd64_get_insn_details (insn
, &insn_details
);
1758 insn_length
= gdb_buffered_insn_length (gdbarch
, insn
, len
, oldloc
);
1760 /* Skip legacy instruction prefixes. */
1761 insn
= amd64_skip_prefixes (insn
);
1763 /* Adjust calls with 32-bit relative addresses as push/jump, with
1764 the address pushed being the location where the original call in
1765 the user program would return to. */
1766 if (insn
[0] == 0xe8)
1768 gdb_byte push_buf
[32];
1772 /* Where "ret" in the original code will return to. */
1773 ret_addr
= oldloc
+ insn_length
;
1775 /* If pushing an address higher than or equal to 0x80000000,
1776 avoid 'pushq', as that sign extends its 32-bit operand, which
1777 would be incorrect. */
1778 if (ret_addr
<= 0x7fffffff)
1780 push_buf
[0] = 0x68; /* pushq $... */
1781 store_unsigned_integer (&push_buf
[1], 4, byte_order
, ret_addr
);
1786 push_buf
[i
++] = 0x48; /* sub $0x8,%rsp */
1787 push_buf
[i
++] = 0x83;
1788 push_buf
[i
++] = 0xec;
1789 push_buf
[i
++] = 0x08;
1791 push_buf
[i
++] = 0xc7; /* movl $imm,(%rsp) */
1792 push_buf
[i
++] = 0x04;
1793 push_buf
[i
++] = 0x24;
1794 store_unsigned_integer (&push_buf
[i
], 4, byte_order
,
1795 ret_addr
& 0xffffffff);
1798 push_buf
[i
++] = 0xc7; /* movl $imm,4(%rsp) */
1799 push_buf
[i
++] = 0x44;
1800 push_buf
[i
++] = 0x24;
1801 push_buf
[i
++] = 0x04;
1802 store_unsigned_integer (&push_buf
[i
], 4, byte_order
,
1806 gdb_assert (i
<= sizeof (push_buf
));
1807 /* Push the push. */
1808 append_insns (to
, i
, push_buf
);
1810 /* Convert the relative call to a relative jump. */
1813 /* Adjust the destination offset. */
1814 rel32
= extract_signed_integer (insn
+ 1, 4, byte_order
);
1815 newrel
= (oldloc
- *to
) + rel32
;
1816 store_signed_integer (insn
+ 1, 4, byte_order
, newrel
);
1818 if (debug_displaced
)
1819 fprintf_unfiltered (gdb_stdlog
,
1820 "Adjusted insn rel32=%s at %s to"
1821 " rel32=%s at %s\n",
1822 hex_string (rel32
), paddress (gdbarch
, oldloc
),
1823 hex_string (newrel
), paddress (gdbarch
, *to
));
1825 /* Write the adjusted jump into its displaced location. */
1826 append_insns (to
, 5, insn
);
1830 offset
= rip_relative_offset (&insn_details
);
1833 /* Adjust jumps with 32-bit relative addresses. Calls are
1834 already handled above. */
1835 if (insn
[0] == 0xe9)
1837 /* Adjust conditional jumps. */
1838 else if (insn
[0] == 0x0f && (insn
[1] & 0xf0) == 0x80)
1844 rel32
= extract_signed_integer (insn
+ offset
, 4, byte_order
);
1845 newrel
= (oldloc
- *to
) + rel32
;
1846 store_signed_integer (insn
+ offset
, 4, byte_order
, newrel
);
1847 if (debug_displaced
)
1848 fprintf_unfiltered (gdb_stdlog
,
1849 "Adjusted insn rel32=%s at %s to"
1850 " rel32=%s at %s\n",
1851 hex_string (rel32
), paddress (gdbarch
, oldloc
),
1852 hex_string (newrel
), paddress (gdbarch
, *to
));
1855 /* Write the adjusted instruction into its displaced location. */
1856 append_insns (to
, insn_length
, buf
);
1860 /* The maximum number of saved registers. This should include %rip. */
1861 #define AMD64_NUM_SAVED_REGS AMD64_NUM_GREGS
1863 struct amd64_frame_cache
1868 CORE_ADDR sp_offset
;
1871 /* Saved registers. */
1872 CORE_ADDR saved_regs
[AMD64_NUM_SAVED_REGS
];
1876 /* Do we have a frame? */
1880 /* Initialize a frame cache. */
1883 amd64_init_frame_cache (struct amd64_frame_cache
*cache
)
1890 cache
->sp_offset
= -8;
1893 /* Saved registers. We initialize these to -1 since zero is a valid
1894 offset (that's where %rbp is supposed to be stored).
1895 The values start out as being offsets, and are later converted to
1896 addresses (at which point -1 is interpreted as an address, still meaning
1898 for (i
= 0; i
< AMD64_NUM_SAVED_REGS
; i
++)
1899 cache
->saved_regs
[i
] = -1;
1900 cache
->saved_sp
= 0;
1901 cache
->saved_sp_reg
= -1;
1903 /* Frameless until proven otherwise. */
1904 cache
->frameless_p
= 1;
1907 /* Allocate and initialize a frame cache. */
1909 static struct amd64_frame_cache
*
1910 amd64_alloc_frame_cache (void)
1912 struct amd64_frame_cache
*cache
;
1914 cache
= FRAME_OBSTACK_ZALLOC (struct amd64_frame_cache
);
1915 amd64_init_frame_cache (cache
);
1919 /* GCC 4.4 and later, can put code in the prologue to realign the
1920 stack pointer. Check whether PC points to such code, and update
1921 CACHE accordingly. Return the first instruction after the code
1922 sequence or CURRENT_PC, whichever is smaller. If we don't
1923 recognize the code, return PC. */
1926 amd64_analyze_stack_align (CORE_ADDR pc
, CORE_ADDR current_pc
,
1927 struct amd64_frame_cache
*cache
)
1929 /* There are 2 code sequences to re-align stack before the frame
1932 1. Use a caller-saved saved register:
1938 2. Use a callee-saved saved register:
1945 "andq $-XXX, %rsp" can be either 4 bytes or 7 bytes:
1947 0x48 0x83 0xe4 0xf0 andq $-16, %rsp
1948 0x48 0x81 0xe4 0x00 0xff 0xff 0xff andq $-256, %rsp
1953 int offset
, offset_and
;
1955 if (target_read_code (pc
, buf
, sizeof buf
))
1958 /* Check caller-saved saved register. The first instruction has
1959 to be "leaq 8(%rsp), %reg". */
1960 if ((buf
[0] & 0xfb) == 0x48
1965 /* MOD must be binary 10 and R/M must be binary 100. */
1966 if ((buf
[2] & 0xc7) != 0x44)
1969 /* REG has register number. */
1970 reg
= (buf
[2] >> 3) & 7;
1972 /* Check the REX.R bit. */
1980 /* Check callee-saved saved register. The first instruction
1981 has to be "pushq %reg". */
1983 if ((buf
[0] & 0xf8) == 0x50)
1985 else if ((buf
[0] & 0xf6) == 0x40
1986 && (buf
[1] & 0xf8) == 0x50)
1988 /* Check the REX.B bit. */
1989 if ((buf
[0] & 1) != 0)
1998 reg
+= buf
[offset
] & 0x7;
2002 /* The next instruction has to be "leaq 16(%rsp), %reg". */
2003 if ((buf
[offset
] & 0xfb) != 0x48
2004 || buf
[offset
+ 1] != 0x8d
2005 || buf
[offset
+ 3] != 0x24
2006 || buf
[offset
+ 4] != 0x10)
2009 /* MOD must be binary 10 and R/M must be binary 100. */
2010 if ((buf
[offset
+ 2] & 0xc7) != 0x44)
2013 /* REG has register number. */
2014 r
= (buf
[offset
+ 2] >> 3) & 7;
2016 /* Check the REX.R bit. */
2017 if (buf
[offset
] == 0x4c)
2020 /* Registers in pushq and leaq have to be the same. */
2027 /* Rigister can't be %rsp nor %rbp. */
2028 if (reg
== 4 || reg
== 5)
2031 /* The next instruction has to be "andq $-XXX, %rsp". */
2032 if (buf
[offset
] != 0x48
2033 || buf
[offset
+ 2] != 0xe4
2034 || (buf
[offset
+ 1] != 0x81 && buf
[offset
+ 1] != 0x83))
2037 offset_and
= offset
;
2038 offset
+= buf
[offset
+ 1] == 0x81 ? 7 : 4;
2040 /* The next instruction has to be "pushq -8(%reg)". */
2042 if (buf
[offset
] == 0xff)
2044 else if ((buf
[offset
] & 0xf6) == 0x40
2045 && buf
[offset
+ 1] == 0xff)
2047 /* Check the REX.B bit. */
2048 if ((buf
[offset
] & 0x1) != 0)
2055 /* 8bit -8 is 0xf8. REG must be binary 110 and MOD must be binary
2057 if (buf
[offset
+ 1] != 0xf8
2058 || (buf
[offset
] & 0xf8) != 0x70)
2061 /* R/M has register. */
2062 r
+= buf
[offset
] & 7;
2064 /* Registers in leaq and pushq have to be the same. */
2068 if (current_pc
> pc
+ offset_and
)
2069 cache
->saved_sp_reg
= amd64_arch_reg_to_regnum (reg
);
2071 return std::min (pc
+ offset
+ 2, current_pc
);
2074 /* Similar to amd64_analyze_stack_align for x32. */
2077 amd64_x32_analyze_stack_align (CORE_ADDR pc
, CORE_ADDR current_pc
,
2078 struct amd64_frame_cache
*cache
)
2080 /* There are 2 code sequences to re-align stack before the frame
2083 1. Use a caller-saved saved register:
2091 [addr32] leal 8(%rsp), %reg
2093 [addr32] pushq -8(%reg)
2095 2. Use a callee-saved saved register:
2105 [addr32] leal 16(%rsp), %reg
2107 [addr32] pushq -8(%reg)
2109 "andq $-XXX, %rsp" can be either 4 bytes or 7 bytes:
2111 0x48 0x83 0xe4 0xf0 andq $-16, %rsp
2112 0x48 0x81 0xe4 0x00 0xff 0xff 0xff andq $-256, %rsp
2114 "andl $-XXX, %esp" can be either 3 bytes or 6 bytes:
2116 0x83 0xe4 0xf0 andl $-16, %esp
2117 0x81 0xe4 0x00 0xff 0xff 0xff andl $-256, %esp
2122 int offset
, offset_and
;
2124 if (target_read_memory (pc
, buf
, sizeof buf
))
2127 /* Skip optional addr32 prefix. */
2128 offset
= buf
[0] == 0x67 ? 1 : 0;
2130 /* Check caller-saved saved register. The first instruction has
2131 to be "leaq 8(%rsp), %reg" or "leal 8(%rsp), %reg". */
2132 if (((buf
[offset
] & 0xfb) == 0x48 || (buf
[offset
] & 0xfb) == 0x40)
2133 && buf
[offset
+ 1] == 0x8d
2134 && buf
[offset
+ 3] == 0x24
2135 && buf
[offset
+ 4] == 0x8)
2137 /* MOD must be binary 10 and R/M must be binary 100. */
2138 if ((buf
[offset
+ 2] & 0xc7) != 0x44)
2141 /* REG has register number. */
2142 reg
= (buf
[offset
+ 2] >> 3) & 7;
2144 /* Check the REX.R bit. */
2145 if ((buf
[offset
] & 0x4) != 0)
2152 /* Check callee-saved saved register. The first instruction
2153 has to be "pushq %reg". */
2155 if ((buf
[offset
] & 0xf6) == 0x40
2156 && (buf
[offset
+ 1] & 0xf8) == 0x50)
2158 /* Check the REX.B bit. */
2159 if ((buf
[offset
] & 1) != 0)
2164 else if ((buf
[offset
] & 0xf8) != 0x50)
2168 reg
+= buf
[offset
] & 0x7;
2172 /* Skip optional addr32 prefix. */
2173 if (buf
[offset
] == 0x67)
2176 /* The next instruction has to be "leaq 16(%rsp), %reg" or
2177 "leal 16(%rsp), %reg". */
2178 if (((buf
[offset
] & 0xfb) != 0x48 && (buf
[offset
] & 0xfb) != 0x40)
2179 || buf
[offset
+ 1] != 0x8d
2180 || buf
[offset
+ 3] != 0x24
2181 || buf
[offset
+ 4] != 0x10)
2184 /* MOD must be binary 10 and R/M must be binary 100. */
2185 if ((buf
[offset
+ 2] & 0xc7) != 0x44)
2188 /* REG has register number. */
2189 r
= (buf
[offset
+ 2] >> 3) & 7;
2191 /* Check the REX.R bit. */
2192 if ((buf
[offset
] & 0x4) != 0)
2195 /* Registers in pushq and leaq have to be the same. */
2202 /* Rigister can't be %rsp nor %rbp. */
2203 if (reg
== 4 || reg
== 5)
2206 /* The next instruction may be "andq $-XXX, %rsp" or
2207 "andl $-XXX, %esp". */
2208 if (buf
[offset
] != 0x48)
2211 if (buf
[offset
+ 2] != 0xe4
2212 || (buf
[offset
+ 1] != 0x81 && buf
[offset
+ 1] != 0x83))
2215 offset_and
= offset
;
2216 offset
+= buf
[offset
+ 1] == 0x81 ? 7 : 4;
2218 /* Skip optional addr32 prefix. */
2219 if (buf
[offset
] == 0x67)
2222 /* The next instruction has to be "pushq -8(%reg)". */
2224 if (buf
[offset
] == 0xff)
2226 else if ((buf
[offset
] & 0xf6) == 0x40
2227 && buf
[offset
+ 1] == 0xff)
2229 /* Check the REX.B bit. */
2230 if ((buf
[offset
] & 0x1) != 0)
2237 /* 8bit -8 is 0xf8. REG must be binary 110 and MOD must be binary
2239 if (buf
[offset
+ 1] != 0xf8
2240 || (buf
[offset
] & 0xf8) != 0x70)
2243 /* R/M has register. */
2244 r
+= buf
[offset
] & 7;
2246 /* Registers in leaq and pushq have to be the same. */
2250 if (current_pc
> pc
+ offset_and
)
2251 cache
->saved_sp_reg
= amd64_arch_reg_to_regnum (reg
);
2253 return std::min (pc
+ offset
+ 2, current_pc
);
2256 /* Do a limited analysis of the prologue at PC and update CACHE
2257 accordingly. Bail out early if CURRENT_PC is reached. Return the
2258 address where the analysis stopped.
2260 We will handle only functions beginning with:
2263 movq %rsp, %rbp 0x48 0x89 0xe5 (or 0x48 0x8b 0xec)
2265 or (for the X32 ABI):
2268 movl %esp, %ebp 0x89 0xe5 (or 0x8b 0xec)
2270 Any function that doesn't start with one of these sequences will be
2271 assumed to have no prologue and thus no valid frame pointer in
2275 amd64_analyze_prologue (struct gdbarch
*gdbarch
,
2276 CORE_ADDR pc
, CORE_ADDR current_pc
,
2277 struct amd64_frame_cache
*cache
)
2279 enum bfd_endian byte_order
= gdbarch_byte_order (gdbarch
);
2280 /* There are two variations of movq %rsp, %rbp. */
2281 static const gdb_byte mov_rsp_rbp_1
[3] = { 0x48, 0x89, 0xe5 };
2282 static const gdb_byte mov_rsp_rbp_2
[3] = { 0x48, 0x8b, 0xec };
2283 /* Ditto for movl %esp, %ebp. */
2284 static const gdb_byte mov_esp_ebp_1
[2] = { 0x89, 0xe5 };
2285 static const gdb_byte mov_esp_ebp_2
[2] = { 0x8b, 0xec };
2290 if (current_pc
<= pc
)
2293 if (gdbarch_ptr_bit (gdbarch
) == 32)
2294 pc
= amd64_x32_analyze_stack_align (pc
, current_pc
, cache
);
2296 pc
= amd64_analyze_stack_align (pc
, current_pc
, cache
);
2298 op
= read_code_unsigned_integer (pc
, 1, byte_order
);
2300 if (op
== 0x55) /* pushq %rbp */
2302 /* Take into account that we've executed the `pushq %rbp' that
2303 starts this instruction sequence. */
2304 cache
->saved_regs
[AMD64_RBP_REGNUM
] = 0;
2305 cache
->sp_offset
+= 8;
2307 /* If that's all, return now. */
2308 if (current_pc
<= pc
+ 1)
2311 read_code (pc
+ 1, buf
, 3);
2313 /* Check for `movq %rsp, %rbp'. */
2314 if (memcmp (buf
, mov_rsp_rbp_1
, 3) == 0
2315 || memcmp (buf
, mov_rsp_rbp_2
, 3) == 0)
2317 /* OK, we actually have a frame. */
2318 cache
->frameless_p
= 0;
2322 /* For X32, also check for `movq %esp, %ebp'. */
2323 if (gdbarch_ptr_bit (gdbarch
) == 32)
2325 if (memcmp (buf
, mov_esp_ebp_1
, 2) == 0
2326 || memcmp (buf
, mov_esp_ebp_2
, 2) == 0)
2328 /* OK, we actually have a frame. */
2329 cache
->frameless_p
= 0;
2340 /* Work around false termination of prologue - GCC PR debug/48827.
2342 START_PC is the first instruction of a function, PC is its minimal already
2343 determined advanced address. Function returns PC if it has nothing to do.
2347 <-- here is 0 lines advance - the false prologue end marker.
2348 0f 29 85 70 ff ff ff movaps %xmm0,-0x90(%rbp)
2349 0f 29 4d 80 movaps %xmm1,-0x80(%rbp)
2350 0f 29 55 90 movaps %xmm2,-0x70(%rbp)
2351 0f 29 5d a0 movaps %xmm3,-0x60(%rbp)
2352 0f 29 65 b0 movaps %xmm4,-0x50(%rbp)
2353 0f 29 6d c0 movaps %xmm5,-0x40(%rbp)
2354 0f 29 75 d0 movaps %xmm6,-0x30(%rbp)
2355 0f 29 7d e0 movaps %xmm7,-0x20(%rbp)
2359 amd64_skip_xmm_prologue (CORE_ADDR pc
, CORE_ADDR start_pc
)
2361 struct symtab_and_line start_pc_sal
, next_sal
;
2362 gdb_byte buf
[4 + 8 * 7];
2368 start_pc_sal
= find_pc_sect_line (start_pc
, NULL
, 0);
2369 if (start_pc_sal
.symtab
== NULL
2370 || producer_is_gcc_ge_4 (COMPUNIT_PRODUCER
2371 (SYMTAB_COMPUNIT (start_pc_sal
.symtab
))) < 6
2372 || start_pc_sal
.pc
!= start_pc
|| pc
>= start_pc_sal
.end
)
2375 next_sal
= find_pc_sect_line (start_pc_sal
.end
, NULL
, 0);
2376 if (next_sal
.line
!= start_pc_sal
.line
)
2379 /* START_PC can be from overlayed memory, ignored here. */
2380 if (target_read_code (next_sal
.pc
- 4, buf
, sizeof (buf
)) != 0)
2384 if (buf
[0] != 0x84 || buf
[1] != 0xc0)
2391 for (xmmreg
= 0; xmmreg
< 8; xmmreg
++)
2393 /* 0x0f 0x29 0b??000101 movaps %xmmreg?,-0x??(%rbp) */
2394 if (buf
[offset
] != 0x0f || buf
[offset
+ 1] != 0x29
2395 || (buf
[offset
+ 2] & 0x3f) != (xmmreg
<< 3 | 0x5))
2399 if ((buf
[offset
+ 2] & 0xc0) == 0x40)
2401 /* 8-bit displacement. */
2405 else if ((buf
[offset
+ 2] & 0xc0) == 0x80)
2407 /* 32-bit displacement. */
2415 if (offset
- 4 != buf
[3])
2418 return next_sal
.end
;
2421 /* Return PC of first real instruction. */
2424 amd64_skip_prologue (struct gdbarch
*gdbarch
, CORE_ADDR start_pc
)
2426 struct amd64_frame_cache cache
;
2428 CORE_ADDR func_addr
;
2430 if (find_pc_partial_function (start_pc
, NULL
, &func_addr
, NULL
))
2432 CORE_ADDR post_prologue_pc
2433 = skip_prologue_using_sal (gdbarch
, func_addr
);
2434 struct compunit_symtab
*cust
= find_pc_compunit_symtab (func_addr
);
2436 /* Clang always emits a line note before the prologue and another
2437 one after. We trust clang to emit usable line notes. */
2438 if (post_prologue_pc
2440 && COMPUNIT_PRODUCER (cust
) != NULL
2441 && startswith (COMPUNIT_PRODUCER (cust
), "clang ")))
2442 return std::max (start_pc
, post_prologue_pc
);
2445 amd64_init_frame_cache (&cache
);
2446 pc
= amd64_analyze_prologue (gdbarch
, start_pc
, 0xffffffffffffffffLL
,
2448 if (cache
.frameless_p
)
2451 return amd64_skip_xmm_prologue (pc
, start_pc
);
2455 /* Normal frames. */
2458 amd64_frame_cache_1 (struct frame_info
*this_frame
,
2459 struct amd64_frame_cache
*cache
)
2461 struct gdbarch
*gdbarch
= get_frame_arch (this_frame
);
2462 enum bfd_endian byte_order
= gdbarch_byte_order (gdbarch
);
2466 cache
->pc
= get_frame_func (this_frame
);
2468 amd64_analyze_prologue (gdbarch
, cache
->pc
, get_frame_pc (this_frame
),
2471 if (cache
->frameless_p
)
2473 /* We didn't find a valid frame. If we're at the start of a
2474 function, or somewhere half-way its prologue, the function's
2475 frame probably hasn't been fully setup yet. Try to
2476 reconstruct the base address for the stack frame by looking
2477 at the stack pointer. For truly "frameless" functions this
2480 if (cache
->saved_sp_reg
!= -1)
2482 /* Stack pointer has been saved. */
2483 get_frame_register (this_frame
, cache
->saved_sp_reg
, buf
);
2484 cache
->saved_sp
= extract_unsigned_integer (buf
, 8, byte_order
);
2486 /* We're halfway aligning the stack. */
2487 cache
->base
= ((cache
->saved_sp
- 8) & 0xfffffffffffffff0LL
) - 8;
2488 cache
->saved_regs
[AMD64_RIP_REGNUM
] = cache
->saved_sp
- 8;
2490 /* This will be added back below. */
2491 cache
->saved_regs
[AMD64_RIP_REGNUM
] -= cache
->base
;
2495 get_frame_register (this_frame
, AMD64_RSP_REGNUM
, buf
);
2496 cache
->base
= extract_unsigned_integer (buf
, 8, byte_order
)
2502 get_frame_register (this_frame
, AMD64_RBP_REGNUM
, buf
);
2503 cache
->base
= extract_unsigned_integer (buf
, 8, byte_order
);
2506 /* Now that we have the base address for the stack frame we can
2507 calculate the value of %rsp in the calling frame. */
2508 cache
->saved_sp
= cache
->base
+ 16;
2510 /* For normal frames, %rip is stored at 8(%rbp). If we don't have a
2511 frame we find it at the same offset from the reconstructed base
2512 address. If we're halfway aligning the stack, %rip is handled
2513 differently (see above). */
2514 if (!cache
->frameless_p
|| cache
->saved_sp_reg
== -1)
2515 cache
->saved_regs
[AMD64_RIP_REGNUM
] = 8;
2517 /* Adjust all the saved registers such that they contain addresses
2518 instead of offsets. */
2519 for (i
= 0; i
< AMD64_NUM_SAVED_REGS
; i
++)
2520 if (cache
->saved_regs
[i
] != -1)
2521 cache
->saved_regs
[i
] += cache
->base
;
2526 static struct amd64_frame_cache
*
2527 amd64_frame_cache (struct frame_info
*this_frame
, void **this_cache
)
2529 struct amd64_frame_cache
*cache
;
2532 return (struct amd64_frame_cache
*) *this_cache
;
2534 cache
= amd64_alloc_frame_cache ();
2535 *this_cache
= cache
;
2539 amd64_frame_cache_1 (this_frame
, cache
);
2541 CATCH (ex
, RETURN_MASK_ERROR
)
2543 if (ex
.error
!= NOT_AVAILABLE_ERROR
)
2544 throw_exception (ex
);
2551 static enum unwind_stop_reason
2552 amd64_frame_unwind_stop_reason (struct frame_info
*this_frame
,
2555 struct amd64_frame_cache
*cache
=
2556 amd64_frame_cache (this_frame
, this_cache
);
2559 return UNWIND_UNAVAILABLE
;
2561 /* This marks the outermost frame. */
2562 if (cache
->base
== 0)
2563 return UNWIND_OUTERMOST
;
2565 return UNWIND_NO_REASON
;
2569 amd64_frame_this_id (struct frame_info
*this_frame
, void **this_cache
,
2570 struct frame_id
*this_id
)
2572 struct amd64_frame_cache
*cache
=
2573 amd64_frame_cache (this_frame
, this_cache
);
2576 (*this_id
) = frame_id_build_unavailable_stack (cache
->pc
);
2577 else if (cache
->base
== 0)
2579 /* This marks the outermost frame. */
2583 (*this_id
) = frame_id_build (cache
->base
+ 16, cache
->pc
);
2586 static struct value
*
2587 amd64_frame_prev_register (struct frame_info
*this_frame
, void **this_cache
,
2590 struct gdbarch
*gdbarch
= get_frame_arch (this_frame
);
2591 struct amd64_frame_cache
*cache
=
2592 amd64_frame_cache (this_frame
, this_cache
);
2594 gdb_assert (regnum
>= 0);
2596 if (regnum
== gdbarch_sp_regnum (gdbarch
) && cache
->saved_sp
)
2597 return frame_unwind_got_constant (this_frame
, regnum
, cache
->saved_sp
);
2599 if (regnum
< AMD64_NUM_SAVED_REGS
&& cache
->saved_regs
[regnum
] != -1)
2600 return frame_unwind_got_memory (this_frame
, regnum
,
2601 cache
->saved_regs
[regnum
]);
2603 return frame_unwind_got_register (this_frame
, regnum
, regnum
);
2606 static const struct frame_unwind amd64_frame_unwind
=
2609 amd64_frame_unwind_stop_reason
,
2610 amd64_frame_this_id
,
2611 amd64_frame_prev_register
,
2613 default_frame_sniffer
2616 /* Generate a bytecode expression to get the value of the saved PC. */
2619 amd64_gen_return_address (struct gdbarch
*gdbarch
,
2620 struct agent_expr
*ax
, struct axs_value
*value
,
2623 /* The following sequence assumes the traditional use of the base
2625 ax_reg (ax
, AMD64_RBP_REGNUM
);
2627 ax_simple (ax
, aop_add
);
2628 value
->type
= register_type (gdbarch
, AMD64_RIP_REGNUM
);
2629 value
->kind
= axs_lvalue_memory
;
2633 /* Signal trampolines. */
2635 /* FIXME: kettenis/20030419: Perhaps, we can unify the 32-bit and
2636 64-bit variants. This would require using identical frame caches
2637 on both platforms. */
2639 static struct amd64_frame_cache
*
2640 amd64_sigtramp_frame_cache (struct frame_info
*this_frame
, void **this_cache
)
2642 struct gdbarch
*gdbarch
= get_frame_arch (this_frame
);
2643 struct gdbarch_tdep
*tdep
= gdbarch_tdep (gdbarch
);
2644 enum bfd_endian byte_order
= gdbarch_byte_order (gdbarch
);
2645 struct amd64_frame_cache
*cache
;
2651 return (struct amd64_frame_cache
*) *this_cache
;
2653 cache
= amd64_alloc_frame_cache ();
2657 get_frame_register (this_frame
, AMD64_RSP_REGNUM
, buf
);
2658 cache
->base
= extract_unsigned_integer (buf
, 8, byte_order
) - 8;
2660 addr
= tdep
->sigcontext_addr (this_frame
);
2661 gdb_assert (tdep
->sc_reg_offset
);
2662 gdb_assert (tdep
->sc_num_regs
<= AMD64_NUM_SAVED_REGS
);
2663 for (i
= 0; i
< tdep
->sc_num_regs
; i
++)
2664 if (tdep
->sc_reg_offset
[i
] != -1)
2665 cache
->saved_regs
[i
] = addr
+ tdep
->sc_reg_offset
[i
];
2669 CATCH (ex
, RETURN_MASK_ERROR
)
2671 if (ex
.error
!= NOT_AVAILABLE_ERROR
)
2672 throw_exception (ex
);
2676 *this_cache
= cache
;
2680 static enum unwind_stop_reason
2681 amd64_sigtramp_frame_unwind_stop_reason (struct frame_info
*this_frame
,
2684 struct amd64_frame_cache
*cache
=
2685 amd64_sigtramp_frame_cache (this_frame
, this_cache
);
2688 return UNWIND_UNAVAILABLE
;
2690 return UNWIND_NO_REASON
;
2694 amd64_sigtramp_frame_this_id (struct frame_info
*this_frame
,
2695 void **this_cache
, struct frame_id
*this_id
)
2697 struct amd64_frame_cache
*cache
=
2698 amd64_sigtramp_frame_cache (this_frame
, this_cache
);
2701 (*this_id
) = frame_id_build_unavailable_stack (get_frame_pc (this_frame
));
2702 else if (cache
->base
== 0)
2704 /* This marks the outermost frame. */
2708 (*this_id
) = frame_id_build (cache
->base
+ 16, get_frame_pc (this_frame
));
2711 static struct value
*
2712 amd64_sigtramp_frame_prev_register (struct frame_info
*this_frame
,
2713 void **this_cache
, int regnum
)
2715 /* Make sure we've initialized the cache. */
2716 amd64_sigtramp_frame_cache (this_frame
, this_cache
);
2718 return amd64_frame_prev_register (this_frame
, this_cache
, regnum
);
2722 amd64_sigtramp_frame_sniffer (const struct frame_unwind
*self
,
2723 struct frame_info
*this_frame
,
2726 struct gdbarch_tdep
*tdep
= gdbarch_tdep (get_frame_arch (this_frame
));
2728 /* We shouldn't even bother if we don't have a sigcontext_addr
2730 if (tdep
->sigcontext_addr
== NULL
)
2733 if (tdep
->sigtramp_p
!= NULL
)
2735 if (tdep
->sigtramp_p (this_frame
))
2739 if (tdep
->sigtramp_start
!= 0)
2741 CORE_ADDR pc
= get_frame_pc (this_frame
);
2743 gdb_assert (tdep
->sigtramp_end
!= 0);
2744 if (pc
>= tdep
->sigtramp_start
&& pc
< tdep
->sigtramp_end
)
2751 static const struct frame_unwind amd64_sigtramp_frame_unwind
=
2754 amd64_sigtramp_frame_unwind_stop_reason
,
2755 amd64_sigtramp_frame_this_id
,
2756 amd64_sigtramp_frame_prev_register
,
2758 amd64_sigtramp_frame_sniffer
2763 amd64_frame_base_address (struct frame_info
*this_frame
, void **this_cache
)
2765 struct amd64_frame_cache
*cache
=
2766 amd64_frame_cache (this_frame
, this_cache
);
2771 static const struct frame_base amd64_frame_base
=
2773 &amd64_frame_unwind
,
2774 amd64_frame_base_address
,
2775 amd64_frame_base_address
,
2776 amd64_frame_base_address
2779 /* Normal frames, but in a function epilogue. */
2781 /* Implement the stack_frame_destroyed_p gdbarch method.
2783 The epilogue is defined here as the 'ret' instruction, which will
2784 follow any instruction such as 'leave' or 'pop %ebp' that destroys
2785 the function's stack frame. */
2788 amd64_stack_frame_destroyed_p (struct gdbarch
*gdbarch
, CORE_ADDR pc
)
2791 struct compunit_symtab
*cust
;
2793 cust
= find_pc_compunit_symtab (pc
);
2794 if (cust
!= NULL
&& COMPUNIT_EPILOGUE_UNWIND_VALID (cust
))
2797 if (target_read_memory (pc
, &insn
, 1))
2798 return 0; /* Can't read memory at pc. */
2800 if (insn
!= 0xc3) /* 'ret' instruction. */
2807 amd64_epilogue_frame_sniffer (const struct frame_unwind
*self
,
2808 struct frame_info
*this_frame
,
2809 void **this_prologue_cache
)
2811 if (frame_relative_level (this_frame
) == 0)
2812 return amd64_stack_frame_destroyed_p (get_frame_arch (this_frame
),
2813 get_frame_pc (this_frame
));
2818 static struct amd64_frame_cache
*
2819 amd64_epilogue_frame_cache (struct frame_info
*this_frame
, void **this_cache
)
2821 struct gdbarch
*gdbarch
= get_frame_arch (this_frame
);
2822 enum bfd_endian byte_order
= gdbarch_byte_order (gdbarch
);
2823 struct amd64_frame_cache
*cache
;
2827 return (struct amd64_frame_cache
*) *this_cache
;
2829 cache
= amd64_alloc_frame_cache ();
2830 *this_cache
= cache
;
2834 /* Cache base will be %esp plus cache->sp_offset (-8). */
2835 get_frame_register (this_frame
, AMD64_RSP_REGNUM
, buf
);
2836 cache
->base
= extract_unsigned_integer (buf
, 8,
2837 byte_order
) + cache
->sp_offset
;
2839 /* Cache pc will be the frame func. */
2840 cache
->pc
= get_frame_pc (this_frame
);
2842 /* The saved %esp will be at cache->base plus 16. */
2843 cache
->saved_sp
= cache
->base
+ 16;
2845 /* The saved %eip will be at cache->base plus 8. */
2846 cache
->saved_regs
[AMD64_RIP_REGNUM
] = cache
->base
+ 8;
2850 CATCH (ex
, RETURN_MASK_ERROR
)
2852 if (ex
.error
!= NOT_AVAILABLE_ERROR
)
2853 throw_exception (ex
);
2860 static enum unwind_stop_reason
2861 amd64_epilogue_frame_unwind_stop_reason (struct frame_info
*this_frame
,
2864 struct amd64_frame_cache
*cache
2865 = amd64_epilogue_frame_cache (this_frame
, this_cache
);
2868 return UNWIND_UNAVAILABLE
;
2870 return UNWIND_NO_REASON
;
2874 amd64_epilogue_frame_this_id (struct frame_info
*this_frame
,
2876 struct frame_id
*this_id
)
2878 struct amd64_frame_cache
*cache
= amd64_epilogue_frame_cache (this_frame
,
2882 (*this_id
) = frame_id_build_unavailable_stack (cache
->pc
);
2884 (*this_id
) = frame_id_build (cache
->base
+ 8, cache
->pc
);
2887 static const struct frame_unwind amd64_epilogue_frame_unwind
=
2890 amd64_epilogue_frame_unwind_stop_reason
,
2891 amd64_epilogue_frame_this_id
,
2892 amd64_frame_prev_register
,
2894 amd64_epilogue_frame_sniffer
2897 static struct frame_id
2898 amd64_dummy_id (struct gdbarch
*gdbarch
, struct frame_info
*this_frame
)
2902 fp
= get_frame_register_unsigned (this_frame
, AMD64_RBP_REGNUM
);
2904 return frame_id_build (fp
+ 16, get_frame_pc (this_frame
));
2907 /* 16 byte align the SP per frame requirements. */
2910 amd64_frame_align (struct gdbarch
*gdbarch
, CORE_ADDR sp
)
2912 return sp
& -(CORE_ADDR
)16;
2916 /* Supply register REGNUM from the buffer specified by FPREGS and LEN
2917 in the floating-point register set REGSET to register cache
2918 REGCACHE. If REGNUM is -1, do this for all registers in REGSET. */
2921 amd64_supply_fpregset (const struct regset
*regset
, struct regcache
*regcache
,
2922 int regnum
, const void *fpregs
, size_t len
)
2924 struct gdbarch
*gdbarch
= get_regcache_arch (regcache
);
2925 const struct gdbarch_tdep
*tdep
= gdbarch_tdep (gdbarch
);
2927 gdb_assert (len
>= tdep
->sizeof_fpregset
);
2928 amd64_supply_fxsave (regcache
, regnum
, fpregs
);
2931 /* Collect register REGNUM from the register cache REGCACHE and store
2932 it in the buffer specified by FPREGS and LEN as described by the
2933 floating-point register set REGSET. If REGNUM is -1, do this for
2934 all registers in REGSET. */
2937 amd64_collect_fpregset (const struct regset
*regset
,
2938 const struct regcache
*regcache
,
2939 int regnum
, void *fpregs
, size_t len
)
2941 struct gdbarch
*gdbarch
= get_regcache_arch (regcache
);
2942 const struct gdbarch_tdep
*tdep
= gdbarch_tdep (gdbarch
);
2944 gdb_assert (len
>= tdep
->sizeof_fpregset
);
2945 amd64_collect_fxsave (regcache
, regnum
, fpregs
);
2948 const struct regset amd64_fpregset
=
2950 NULL
, amd64_supply_fpregset
, amd64_collect_fpregset
2954 /* Figure out where the longjmp will land. Slurp the jmp_buf out of
2955 %rdi. We expect its value to be a pointer to the jmp_buf structure
2956 from which we extract the address that we will land at. This
2957 address is copied into PC. This routine returns non-zero on
2961 amd64_get_longjmp_target (struct frame_info
*frame
, CORE_ADDR
*pc
)
2965 struct gdbarch
*gdbarch
= get_frame_arch (frame
);
2966 int jb_pc_offset
= gdbarch_tdep (gdbarch
)->jb_pc_offset
;
2967 int len
= TYPE_LENGTH (builtin_type (gdbarch
)->builtin_func_ptr
);
2969 /* If JB_PC_OFFSET is -1, we have no way to find out where the
2970 longjmp will land. */
2971 if (jb_pc_offset
== -1)
2974 get_frame_register (frame
, AMD64_RDI_REGNUM
, buf
);
2975 jb_addr
= extract_typed_address
2976 (buf
, builtin_type (gdbarch
)->builtin_data_ptr
);
2977 if (target_read_memory (jb_addr
+ jb_pc_offset
, buf
, len
))
2980 *pc
= extract_typed_address (buf
, builtin_type (gdbarch
)->builtin_func_ptr
);
2985 static const int amd64_record_regmap
[] =
2987 AMD64_RAX_REGNUM
, AMD64_RCX_REGNUM
, AMD64_RDX_REGNUM
, AMD64_RBX_REGNUM
,
2988 AMD64_RSP_REGNUM
, AMD64_RBP_REGNUM
, AMD64_RSI_REGNUM
, AMD64_RDI_REGNUM
,
2989 AMD64_R8_REGNUM
, AMD64_R9_REGNUM
, AMD64_R10_REGNUM
, AMD64_R11_REGNUM
,
2990 AMD64_R12_REGNUM
, AMD64_R13_REGNUM
, AMD64_R14_REGNUM
, AMD64_R15_REGNUM
,
2991 AMD64_RIP_REGNUM
, AMD64_EFLAGS_REGNUM
, AMD64_CS_REGNUM
, AMD64_SS_REGNUM
,
2992 AMD64_DS_REGNUM
, AMD64_ES_REGNUM
, AMD64_FS_REGNUM
, AMD64_GS_REGNUM
2996 amd64_init_abi (struct gdbarch_info info
, struct gdbarch
*gdbarch
)
2998 struct gdbarch_tdep
*tdep
= gdbarch_tdep (gdbarch
);
2999 const struct target_desc
*tdesc
= info
.target_desc
;
3000 static const char *const stap_integer_prefixes
[] = { "$", NULL
};
3001 static const char *const stap_register_prefixes
[] = { "%", NULL
};
3002 static const char *const stap_register_indirection_prefixes
[] = { "(",
3004 static const char *const stap_register_indirection_suffixes
[] = { ")",
3007 /* AMD64 generally uses `fxsave' instead of `fsave' for saving its
3008 floating-point registers. */
3009 tdep
->sizeof_fpregset
= I387_SIZEOF_FXSAVE
;
3010 tdep
->fpregset
= &amd64_fpregset
;
3012 if (! tdesc_has_registers (tdesc
))
3013 tdesc
= tdesc_amd64
;
3014 tdep
->tdesc
= tdesc
;
3016 tdep
->num_core_regs
= AMD64_NUM_GREGS
+ I387_NUM_REGS
;
3017 tdep
->register_names
= amd64_register_names
;
3019 if (tdesc_find_feature (tdesc
, "org.gnu.gdb.i386.avx512") != NULL
)
3021 tdep
->zmmh_register_names
= amd64_zmmh_names
;
3022 tdep
->k_register_names
= amd64_k_names
;
3023 tdep
->xmm_avx512_register_names
= amd64_xmm_avx512_names
;
3024 tdep
->ymm16h_register_names
= amd64_ymmh_avx512_names
;
3026 tdep
->num_zmm_regs
= 32;
3027 tdep
->num_xmm_avx512_regs
= 16;
3028 tdep
->num_ymm_avx512_regs
= 16;
3030 tdep
->zmm0h_regnum
= AMD64_ZMM0H_REGNUM
;
3031 tdep
->k0_regnum
= AMD64_K0_REGNUM
;
3032 tdep
->xmm16_regnum
= AMD64_XMM16_REGNUM
;
3033 tdep
->ymm16h_regnum
= AMD64_YMM16H_REGNUM
;
3036 if (tdesc_find_feature (tdesc
, "org.gnu.gdb.i386.avx") != NULL
)
3038 tdep
->ymmh_register_names
= amd64_ymmh_names
;
3039 tdep
->num_ymm_regs
= 16;
3040 tdep
->ymm0h_regnum
= AMD64_YMM0H_REGNUM
;
3043 if (tdesc_find_feature (tdesc
, "org.gnu.gdb.i386.mpx") != NULL
)
3045 tdep
->mpx_register_names
= amd64_mpx_names
;
3046 tdep
->bndcfgu_regnum
= AMD64_BNDCFGU_REGNUM
;
3047 tdep
->bnd0r_regnum
= AMD64_BND0R_REGNUM
;
3050 tdep
->num_byte_regs
= 20;
3051 tdep
->num_word_regs
= 16;
3052 tdep
->num_dword_regs
= 16;
3053 /* Avoid wiring in the MMX registers for now. */
3054 tdep
->num_mmx_regs
= 0;
3056 set_gdbarch_pseudo_register_read_value (gdbarch
,
3057 amd64_pseudo_register_read_value
);
3058 set_gdbarch_pseudo_register_write (gdbarch
,
3059 amd64_pseudo_register_write
);
3060 set_gdbarch_ax_pseudo_register_collect (gdbarch
,
3061 amd64_ax_pseudo_register_collect
);
3063 set_tdesc_pseudo_register_name (gdbarch
, amd64_pseudo_register_name
);
3065 /* AMD64 has an FPU and 16 SSE registers. */
3066 tdep
->st0_regnum
= AMD64_ST0_REGNUM
;
3067 tdep
->num_xmm_regs
= 16;
3069 /* This is what all the fuss is about. */
3070 set_gdbarch_long_bit (gdbarch
, 64);
3071 set_gdbarch_long_long_bit (gdbarch
, 64);
3072 set_gdbarch_ptr_bit (gdbarch
, 64);
3074 /* In contrast to the i386, on AMD64 a `long double' actually takes
3075 up 128 bits, even though it's still based on the i387 extended
3076 floating-point format which has only 80 significant bits. */
3077 set_gdbarch_long_double_bit (gdbarch
, 128);
3079 set_gdbarch_num_regs (gdbarch
, AMD64_NUM_REGS
);
3081 /* Register numbers of various important registers. */
3082 set_gdbarch_sp_regnum (gdbarch
, AMD64_RSP_REGNUM
); /* %rsp */
3083 set_gdbarch_pc_regnum (gdbarch
, AMD64_RIP_REGNUM
); /* %rip */
3084 set_gdbarch_ps_regnum (gdbarch
, AMD64_EFLAGS_REGNUM
); /* %eflags */
3085 set_gdbarch_fp0_regnum (gdbarch
, AMD64_ST0_REGNUM
); /* %st(0) */
3087 /* The "default" register numbering scheme for AMD64 is referred to
3088 as the "DWARF Register Number Mapping" in the System V psABI.
3089 The preferred debugging format for all known AMD64 targets is
3090 actually DWARF2, and GCC doesn't seem to support DWARF (that is
3091 DWARF-1), but we provide the same mapping just in case. This
3092 mapping is also used for stabs, which GCC does support. */
3093 set_gdbarch_stab_reg_to_regnum (gdbarch
, amd64_dwarf_reg_to_regnum
);
3094 set_gdbarch_dwarf2_reg_to_regnum (gdbarch
, amd64_dwarf_reg_to_regnum
);
3096 /* We don't override SDB_REG_RO_REGNUM, since COFF doesn't seem to
3097 be in use on any of the supported AMD64 targets. */
3099 /* Call dummy code. */
3100 set_gdbarch_push_dummy_call (gdbarch
, amd64_push_dummy_call
);
3101 set_gdbarch_frame_align (gdbarch
, amd64_frame_align
);
3102 set_gdbarch_frame_red_zone_size (gdbarch
, 128);
3104 set_gdbarch_convert_register_p (gdbarch
, i387_convert_register_p
);
3105 set_gdbarch_register_to_value (gdbarch
, i387_register_to_value
);
3106 set_gdbarch_value_to_register (gdbarch
, i387_value_to_register
);
3108 set_gdbarch_return_value (gdbarch
, amd64_return_value
);
3110 set_gdbarch_skip_prologue (gdbarch
, amd64_skip_prologue
);
3112 tdep
->record_regmap
= amd64_record_regmap
;
3114 set_gdbarch_dummy_id (gdbarch
, amd64_dummy_id
);
3116 /* Hook the function epilogue frame unwinder. This unwinder is
3117 appended to the list first, so that it supercedes the other
3118 unwinders in function epilogues. */
3119 frame_unwind_prepend_unwinder (gdbarch
, &amd64_epilogue_frame_unwind
);
3121 /* Hook the prologue-based frame unwinders. */
3122 frame_unwind_append_unwinder (gdbarch
, &amd64_sigtramp_frame_unwind
);
3123 frame_unwind_append_unwinder (gdbarch
, &amd64_frame_unwind
);
3124 frame_base_set_default (gdbarch
, &amd64_frame_base
);
3126 set_gdbarch_get_longjmp_target (gdbarch
, amd64_get_longjmp_target
);
3128 set_gdbarch_relocate_instruction (gdbarch
, amd64_relocate_instruction
);
3130 set_gdbarch_gen_return_address (gdbarch
, amd64_gen_return_address
);
3132 /* SystemTap variables and functions. */
3133 set_gdbarch_stap_integer_prefixes (gdbarch
, stap_integer_prefixes
);
3134 set_gdbarch_stap_register_prefixes (gdbarch
, stap_register_prefixes
);
3135 set_gdbarch_stap_register_indirection_prefixes (gdbarch
,
3136 stap_register_indirection_prefixes
);
3137 set_gdbarch_stap_register_indirection_suffixes (gdbarch
,
3138 stap_register_indirection_suffixes
);
3139 set_gdbarch_stap_is_single_operand (gdbarch
,
3140 i386_stap_is_single_operand
);
3141 set_gdbarch_stap_parse_special_token (gdbarch
,
3142 i386_stap_parse_special_token
);
3143 set_gdbarch_insn_is_call (gdbarch
, amd64_insn_is_call
);
3144 set_gdbarch_insn_is_ret (gdbarch
, amd64_insn_is_ret
);
3145 set_gdbarch_insn_is_jump (gdbarch
, amd64_insn_is_jump
);
3149 static struct type
*
3150 amd64_x32_pseudo_register_type (struct gdbarch
*gdbarch
, int regnum
)
3152 struct gdbarch_tdep
*tdep
= gdbarch_tdep (gdbarch
);
3154 switch (regnum
- tdep
->eax_regnum
)
3156 case AMD64_RBP_REGNUM
: /* %ebp */
3157 case AMD64_RSP_REGNUM
: /* %esp */
3158 return builtin_type (gdbarch
)->builtin_data_ptr
;
3159 case AMD64_RIP_REGNUM
: /* %eip */
3160 return builtin_type (gdbarch
)->builtin_func_ptr
;
3163 return i386_pseudo_register_type (gdbarch
, regnum
);
3167 amd64_x32_init_abi (struct gdbarch_info info
, struct gdbarch
*gdbarch
)
3169 struct gdbarch_tdep
*tdep
= gdbarch_tdep (gdbarch
);
3170 const struct target_desc
*tdesc
= info
.target_desc
;
3172 amd64_init_abi (info
, gdbarch
);
3174 if (! tdesc_has_registers (tdesc
))
3176 tdep
->tdesc
= tdesc
;
3178 tdep
->num_dword_regs
= 17;
3179 set_tdesc_pseudo_register_type (gdbarch
, amd64_x32_pseudo_register_type
);
3181 set_gdbarch_long_bit (gdbarch
, 32);
3182 set_gdbarch_ptr_bit (gdbarch
, 32);
3185 /* Return the target description for a specified XSAVE feature mask. */
3187 const struct target_desc
*
3188 amd64_target_description (uint64_t xcr0
)
3190 switch (xcr0
& X86_XSTATE_ALL_MASK
)
3192 case X86_XSTATE_MPX_AVX512_MASK
:
3193 case X86_XSTATE_AVX512_MASK
:
3194 return tdesc_amd64_avx512
;
3195 case X86_XSTATE_MPX_MASK
:
3196 return tdesc_amd64_mpx
;
3197 case X86_XSTATE_AVX_MPX_MASK
:
3198 return tdesc_amd64_avx_mpx
;
3199 case X86_XSTATE_AVX_MASK
:
3200 return tdesc_amd64_avx
;
3206 /* Provide a prototype to silence -Wmissing-prototypes. */
3207 void _initialize_amd64_tdep (void);
3210 _initialize_amd64_tdep (void)
3212 initialize_tdesc_amd64 ();
3213 initialize_tdesc_amd64_avx ();
3214 initialize_tdesc_amd64_mpx ();
3215 initialize_tdesc_amd64_avx_mpx ();
3216 initialize_tdesc_amd64_avx512 ();
3218 initialize_tdesc_x32 ();
3219 initialize_tdesc_x32_avx ();
3220 initialize_tdesc_x32_avx512 ();
3224 /* The 64-bit FXSAVE format differs from the 32-bit format in the
3225 sense that the instruction pointer and data pointer are simply
3226 64-bit offsets into the code segment and the data segment instead
3227 of a selector offset pair. The functions below store the upper 32
3228 bits of these pointers (instead of just the 16-bits of the segment
3231 /* Fill register REGNUM in REGCACHE with the appropriate
3232 floating-point or SSE register value from *FXSAVE. If REGNUM is
3233 -1, do this for all registers. This function masks off any of the
3234 reserved bits in *FXSAVE. */
3237 amd64_supply_fxsave (struct regcache
*regcache
, int regnum
,
3240 struct gdbarch
*gdbarch
= get_regcache_arch (regcache
);
3241 struct gdbarch_tdep
*tdep
= gdbarch_tdep (gdbarch
);
3243 i387_supply_fxsave (regcache
, regnum
, fxsave
);
3246 && gdbarch_bfd_arch_info (gdbarch
)->bits_per_word
== 64)
3248 const gdb_byte
*regs
= (const gdb_byte
*) fxsave
;
3250 if (regnum
== -1 || regnum
== I387_FISEG_REGNUM (tdep
))
3251 regcache_raw_supply (regcache
, I387_FISEG_REGNUM (tdep
), regs
+ 12);
3252 if (regnum
== -1 || regnum
== I387_FOSEG_REGNUM (tdep
))
3253 regcache_raw_supply (regcache
, I387_FOSEG_REGNUM (tdep
), regs
+ 20);
3257 /* Similar to amd64_supply_fxsave, but use XSAVE extended state. */
3260 amd64_supply_xsave (struct regcache
*regcache
, int regnum
,
3263 struct gdbarch
*gdbarch
= get_regcache_arch (regcache
);
3264 struct gdbarch_tdep
*tdep
= gdbarch_tdep (gdbarch
);
3266 i387_supply_xsave (regcache
, regnum
, xsave
);
3269 && gdbarch_bfd_arch_info (gdbarch
)->bits_per_word
== 64)
3271 const gdb_byte
*regs
= (const gdb_byte
*) xsave
;
3273 if (regnum
== -1 || regnum
== I387_FISEG_REGNUM (tdep
))
3274 regcache_raw_supply (regcache
, I387_FISEG_REGNUM (tdep
),
3276 if (regnum
== -1 || regnum
== I387_FOSEG_REGNUM (tdep
))
3277 regcache_raw_supply (regcache
, I387_FOSEG_REGNUM (tdep
),
3282 /* Fill register REGNUM (if it is a floating-point or SSE register) in
3283 *FXSAVE with the value from REGCACHE. If REGNUM is -1, do this for
3284 all registers. This function doesn't touch any of the reserved
3288 amd64_collect_fxsave (const struct regcache
*regcache
, int regnum
,
3291 struct gdbarch
*gdbarch
= get_regcache_arch (regcache
);
3292 struct gdbarch_tdep
*tdep
= gdbarch_tdep (gdbarch
);
3293 gdb_byte
*regs
= (gdb_byte
*) fxsave
;
3295 i387_collect_fxsave (regcache
, regnum
, fxsave
);
3297 if (gdbarch_bfd_arch_info (gdbarch
)->bits_per_word
== 64)
3299 if (regnum
== -1 || regnum
== I387_FISEG_REGNUM (tdep
))
3300 regcache_raw_collect (regcache
, I387_FISEG_REGNUM (tdep
), regs
+ 12);
3301 if (regnum
== -1 || regnum
== I387_FOSEG_REGNUM (tdep
))
3302 regcache_raw_collect (regcache
, I387_FOSEG_REGNUM (tdep
), regs
+ 20);
3306 /* Similar to amd64_collect_fxsave, but use XSAVE extended state. */
3309 amd64_collect_xsave (const struct regcache
*regcache
, int regnum
,
3310 void *xsave
, int gcore
)
3312 struct gdbarch
*gdbarch
= get_regcache_arch (regcache
);
3313 struct gdbarch_tdep
*tdep
= gdbarch_tdep (gdbarch
);
3314 gdb_byte
*regs
= (gdb_byte
*) xsave
;
3316 i387_collect_xsave (regcache
, regnum
, xsave
, gcore
);
3318 if (gdbarch_bfd_arch_info (gdbarch
)->bits_per_word
== 64)
3320 if (regnum
== -1 || regnum
== I387_FISEG_REGNUM (tdep
))
3321 regcache_raw_collect (regcache
, I387_FISEG_REGNUM (tdep
),
3323 if (regnum
== -1 || regnum
== I387_FOSEG_REGNUM (tdep
))
3324 regcache_raw_collect (regcache
, I387_FOSEG_REGNUM (tdep
),