2003-01-03 Andrew Cagney <ac131313@redhat.com>
[deliverable/binutils-gdb.git] / gdb / d10v-tdep.c
1 /* Target-dependent code for Mitsubishi D10V, for GDB.
2
3 Copyright 1996, 1997, 1998, 1999, 2000, 2001, 2002 Free Software
4 Foundation, Inc.
5
6 This file is part of GDB.
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; if not, write to the Free Software
20 Foundation, Inc., 59 Temple Place - Suite 330,
21 Boston, MA 02111-1307, USA. */
22
23 /* Contributed by Martin Hunt, hunt@cygnus.com */
24
25 #include "defs.h"
26 #include "frame.h"
27 #include "symtab.h"
28 #include "gdbtypes.h"
29 #include "gdbcmd.h"
30 #include "gdbcore.h"
31 #include "gdb_string.h"
32 #include "value.h"
33 #include "inferior.h"
34 #include "dis-asm.h"
35 #include "symfile.h"
36 #include "objfiles.h"
37 #include "language.h"
38 #include "arch-utils.h"
39 #include "regcache.h"
40
41 #include "floatformat.h"
42 #include "gdb/sim-d10v.h"
43 #include "sim-regno.h"
44
45 struct frame_extra_info
46 {
47 CORE_ADDR return_pc;
48 int frameless;
49 int size;
50 };
51
52 struct gdbarch_tdep
53 {
54 int a0_regnum;
55 int nr_dmap_regs;
56 unsigned long (*dmap_register) (int nr);
57 unsigned long (*imap_register) (int nr);
58 };
59
60 /* These are the addresses the D10V-EVA board maps data and
61 instruction memory to. */
62
63 enum memspace {
64 DMEM_START = 0x2000000,
65 IMEM_START = 0x1000000,
66 STACK_START = 0x200bffe
67 };
68
69 /* d10v register names. */
70
71 enum
72 {
73 R0_REGNUM = 0,
74 R3_REGNUM = 3,
75 _FP_REGNUM = 11,
76 LR_REGNUM = 13,
77 _SP_REGNUM = 15,
78 PSW_REGNUM = 16,
79 _PC_REGNUM = 18,
80 NR_IMAP_REGS = 2,
81 NR_A_REGS = 2,
82 TS2_NUM_REGS = 37,
83 TS3_NUM_REGS = 42,
84 /* d10v calling convention. */
85 ARG1_REGNUM = R0_REGNUM,
86 ARGN_REGNUM = R3_REGNUM,
87 RET1_REGNUM = R0_REGNUM,
88 };
89
90 #define NR_DMAP_REGS (gdbarch_tdep (current_gdbarch)->nr_dmap_regs)
91 #define A0_REGNUM (gdbarch_tdep (current_gdbarch)->a0_regnum)
92
93 /* Local functions */
94
95 extern void _initialize_d10v_tdep (void);
96
97 static CORE_ADDR d10v_read_sp (void);
98
99 static CORE_ADDR d10v_read_fp (void);
100
101 static void d10v_eva_prepare_to_trace (void);
102
103 static void d10v_eva_get_trace_data (void);
104
105 static int prologue_find_regs (unsigned short op, struct frame_info *fi,
106 CORE_ADDR addr);
107
108 static void d10v_frame_init_saved_regs (struct frame_info *);
109
110 static void do_d10v_pop_frame (struct frame_info *fi);
111
112 static int
113 d10v_frame_chain_valid (CORE_ADDR chain, struct frame_info *frame)
114 {
115 if (chain != 0 && frame != NULL)
116 {
117 if (DEPRECATED_PC_IN_CALL_DUMMY (get_frame_pc (frame), frame->frame, frame->frame))
118 return 1; /* Path back from a call dummy must be valid. */
119 return (get_frame_pc (frame) > IMEM_START
120 && !inside_main_func (get_frame_pc (frame)));
121 }
122 else return 0;
123 }
124
125 static CORE_ADDR
126 d10v_stack_align (CORE_ADDR len)
127 {
128 return (len + 1) & ~1;
129 }
130
131 /* Should we use EXTRACT_STRUCT_VALUE_ADDRESS instead of
132 EXTRACT_RETURN_VALUE? GCC_P is true if compiled with gcc
133 and TYPE is the type (which is known to be struct, union or array).
134
135 The d10v returns anything less than 8 bytes in size in
136 registers. */
137
138 static int
139 d10v_use_struct_convention (int gcc_p, struct type *type)
140 {
141 long alignment;
142 int i;
143 /* The d10v only passes a struct in a register when that structure
144 has an alignment that matches the size of a register. */
145 /* If the structure doesn't fit in 4 registers, put it on the
146 stack. */
147 if (TYPE_LENGTH (type) > 8)
148 return 1;
149 /* If the struct contains only one field, don't put it on the stack
150 - gcc can fit it in one or more registers. */
151 if (TYPE_NFIELDS (type) == 1)
152 return 0;
153 alignment = TYPE_LENGTH (TYPE_FIELD_TYPE (type, 0));
154 for (i = 1; i < TYPE_NFIELDS (type); i++)
155 {
156 /* If the alignment changes, just assume it goes on the
157 stack. */
158 if (TYPE_LENGTH (TYPE_FIELD_TYPE (type, i)) != alignment)
159 return 1;
160 }
161 /* If the alignment is suitable for the d10v's 16 bit registers,
162 don't put it on the stack. */
163 if (alignment == 2 || alignment == 4)
164 return 0;
165 return 1;
166 }
167
168
169 static const unsigned char *
170 d10v_breakpoint_from_pc (CORE_ADDR *pcptr, int *lenptr)
171 {
172 static unsigned char breakpoint[] =
173 {0x2f, 0x90, 0x5e, 0x00};
174 *lenptr = sizeof (breakpoint);
175 return breakpoint;
176 }
177
178 /* Map the REG_NR onto an ascii name. Return NULL or an empty string
179 when the reg_nr isn't valid. */
180
181 enum ts2_regnums
182 {
183 TS2_IMAP0_REGNUM = 32,
184 TS2_DMAP_REGNUM = 34,
185 TS2_NR_DMAP_REGS = 1,
186 TS2_A0_REGNUM = 35
187 };
188
189 static const char *
190 d10v_ts2_register_name (int reg_nr)
191 {
192 static char *register_names[] =
193 {
194 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
195 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
196 "psw", "bpsw", "pc", "bpc", "cr4", "cr5", "cr6", "rpt_c",
197 "rpt_s", "rpt_e", "mod_s", "mod_e", "cr12", "cr13", "iba", "cr15",
198 "imap0", "imap1", "dmap", "a0", "a1"
199 };
200 if (reg_nr < 0)
201 return NULL;
202 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
203 return NULL;
204 return register_names[reg_nr];
205 }
206
207 enum ts3_regnums
208 {
209 TS3_IMAP0_REGNUM = 36,
210 TS3_DMAP0_REGNUM = 38,
211 TS3_NR_DMAP_REGS = 4,
212 TS3_A0_REGNUM = 32
213 };
214
215 static const char *
216 d10v_ts3_register_name (int reg_nr)
217 {
218 static char *register_names[] =
219 {
220 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
221 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
222 "psw", "bpsw", "pc", "bpc", "cr4", "cr5", "cr6", "rpt_c",
223 "rpt_s", "rpt_e", "mod_s", "mod_e", "cr12", "cr13", "iba", "cr15",
224 "a0", "a1",
225 "spi", "spu",
226 "imap0", "imap1",
227 "dmap0", "dmap1", "dmap2", "dmap3"
228 };
229 if (reg_nr < 0)
230 return NULL;
231 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
232 return NULL;
233 return register_names[reg_nr];
234 }
235
236 /* Access the DMAP/IMAP registers in a target independent way.
237
238 Divide the D10V's 64k data space into four 16k segments:
239 0x0000 -- 0x3fff, 0x4000 -- 0x7fff, 0x8000 -- 0xbfff, and
240 0xc000 -- 0xffff.
241
242 On the TS2, the first two segments (0x0000 -- 0x3fff, 0x4000 --
243 0x7fff) always map to the on-chip data RAM, and the fourth always
244 maps to I/O space. The third (0x8000 - 0xbfff) can be mapped into
245 unified memory or instruction memory, under the control of the
246 single DMAP register.
247
248 On the TS3, there are four DMAP registers, each of which controls
249 one of the segments. */
250
251 static unsigned long
252 d10v_ts2_dmap_register (int reg_nr)
253 {
254 switch (reg_nr)
255 {
256 case 0:
257 case 1:
258 return 0x2000;
259 case 2:
260 return read_register (TS2_DMAP_REGNUM);
261 default:
262 return 0;
263 }
264 }
265
266 static unsigned long
267 d10v_ts3_dmap_register (int reg_nr)
268 {
269 return read_register (TS3_DMAP0_REGNUM + reg_nr);
270 }
271
272 static unsigned long
273 d10v_dmap_register (int reg_nr)
274 {
275 return gdbarch_tdep (current_gdbarch)->dmap_register (reg_nr);
276 }
277
278 static unsigned long
279 d10v_ts2_imap_register (int reg_nr)
280 {
281 return read_register (TS2_IMAP0_REGNUM + reg_nr);
282 }
283
284 static unsigned long
285 d10v_ts3_imap_register (int reg_nr)
286 {
287 return read_register (TS3_IMAP0_REGNUM + reg_nr);
288 }
289
290 static unsigned long
291 d10v_imap_register (int reg_nr)
292 {
293 return gdbarch_tdep (current_gdbarch)->imap_register (reg_nr);
294 }
295
296 /* MAP GDB's internal register numbering (determined by the layout fo
297 the REGISTER_BYTE array) onto the simulator's register
298 numbering. */
299
300 static int
301 d10v_ts2_register_sim_regno (int nr)
302 {
303 if (legacy_register_sim_regno (nr) < 0)
304 return legacy_register_sim_regno (nr);
305 if (nr >= TS2_IMAP0_REGNUM
306 && nr < TS2_IMAP0_REGNUM + NR_IMAP_REGS)
307 return nr - TS2_IMAP0_REGNUM + SIM_D10V_IMAP0_REGNUM;
308 if (nr == TS2_DMAP_REGNUM)
309 return nr - TS2_DMAP_REGNUM + SIM_D10V_TS2_DMAP_REGNUM;
310 if (nr >= TS2_A0_REGNUM
311 && nr < TS2_A0_REGNUM + NR_A_REGS)
312 return nr - TS2_A0_REGNUM + SIM_D10V_A0_REGNUM;
313 return nr;
314 }
315
316 static int
317 d10v_ts3_register_sim_regno (int nr)
318 {
319 if (legacy_register_sim_regno (nr) < 0)
320 return legacy_register_sim_regno (nr);
321 if (nr >= TS3_IMAP0_REGNUM
322 && nr < TS3_IMAP0_REGNUM + NR_IMAP_REGS)
323 return nr - TS3_IMAP0_REGNUM + SIM_D10V_IMAP0_REGNUM;
324 if (nr >= TS3_DMAP0_REGNUM
325 && nr < TS3_DMAP0_REGNUM + TS3_NR_DMAP_REGS)
326 return nr - TS3_DMAP0_REGNUM + SIM_D10V_DMAP0_REGNUM;
327 if (nr >= TS3_A0_REGNUM
328 && nr < TS3_A0_REGNUM + NR_A_REGS)
329 return nr - TS3_A0_REGNUM + SIM_D10V_A0_REGNUM;
330 return nr;
331 }
332
333 /* Index within `registers' of the first byte of the space for
334 register REG_NR. */
335
336 static int
337 d10v_register_byte (int reg_nr)
338 {
339 if (reg_nr < A0_REGNUM)
340 return (reg_nr * 2);
341 else if (reg_nr < (A0_REGNUM + NR_A_REGS))
342 return (A0_REGNUM * 2
343 + (reg_nr - A0_REGNUM) * 8);
344 else
345 return (A0_REGNUM * 2
346 + NR_A_REGS * 8
347 + (reg_nr - A0_REGNUM - NR_A_REGS) * 2);
348 }
349
350 /* Number of bytes of storage in the actual machine representation for
351 register REG_NR. */
352
353 static int
354 d10v_register_raw_size (int reg_nr)
355 {
356 if (reg_nr < A0_REGNUM)
357 return 2;
358 else if (reg_nr < (A0_REGNUM + NR_A_REGS))
359 return 8;
360 else
361 return 2;
362 }
363
364 /* Return the GDB type object for the "standard" data type
365 of data in register N. */
366
367 static struct type *
368 d10v_register_virtual_type (int reg_nr)
369 {
370 if (reg_nr == PC_REGNUM)
371 return builtin_type_void_func_ptr;
372 if (reg_nr == _SP_REGNUM || reg_nr == _FP_REGNUM)
373 return builtin_type_void_data_ptr;
374 else if (reg_nr >= A0_REGNUM
375 && reg_nr < (A0_REGNUM + NR_A_REGS))
376 return builtin_type_int64;
377 else
378 return builtin_type_int16;
379 }
380
381 static int
382 d10v_daddr_p (CORE_ADDR x)
383 {
384 return (((x) & 0x3000000) == DMEM_START);
385 }
386
387 static int
388 d10v_iaddr_p (CORE_ADDR x)
389 {
390 return (((x) & 0x3000000) == IMEM_START);
391 }
392
393 static CORE_ADDR
394 d10v_make_daddr (CORE_ADDR x)
395 {
396 return ((x) | DMEM_START);
397 }
398
399 static CORE_ADDR
400 d10v_make_iaddr (CORE_ADDR x)
401 {
402 if (d10v_iaddr_p (x))
403 return x; /* Idempotency -- x is already in the IMEM space. */
404 else
405 return (((x) << 2) | IMEM_START);
406 }
407
408 static CORE_ADDR
409 d10v_convert_iaddr_to_raw (CORE_ADDR x)
410 {
411 return (((x) >> 2) & 0xffff);
412 }
413
414 static CORE_ADDR
415 d10v_convert_daddr_to_raw (CORE_ADDR x)
416 {
417 return ((x) & 0xffff);
418 }
419
420 static void
421 d10v_address_to_pointer (struct type *type, void *buf, CORE_ADDR addr)
422 {
423 /* Is it a code address? */
424 if (TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_FUNC
425 || TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_METHOD)
426 {
427 store_unsigned_integer (buf, TYPE_LENGTH (type),
428 d10v_convert_iaddr_to_raw (addr));
429 }
430 else
431 {
432 /* Strip off any upper segment bits. */
433 store_unsigned_integer (buf, TYPE_LENGTH (type),
434 d10v_convert_daddr_to_raw (addr));
435 }
436 }
437
438 static CORE_ADDR
439 d10v_pointer_to_address (struct type *type, void *buf)
440 {
441 CORE_ADDR addr = extract_address (buf, TYPE_LENGTH (type));
442
443 /* Is it a code address? */
444 if (TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_FUNC
445 || TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_METHOD
446 || TYPE_CODE_SPACE (TYPE_TARGET_TYPE (type)))
447 return d10v_make_iaddr (addr);
448 else
449 return d10v_make_daddr (addr);
450 }
451
452 /* Don't do anything if we have an integer, this way users can type 'x
453 <addr>' w/o having gdb outsmart them. The internal gdb conversions
454 to the correct space are taken care of in the pointer_to_address
455 function. If we don't do this, 'x $fp' wouldn't work. */
456 static CORE_ADDR
457 d10v_integer_to_address (struct type *type, void *buf)
458 {
459 LONGEST val;
460 val = unpack_long (type, buf);
461 return val;
462 }
463
464 /* Store the address of the place in which to copy the structure the
465 subroutine will return. This is called from call_function.
466
467 We store structs through a pointer passed in the first Argument
468 register. */
469
470 static void
471 d10v_store_struct_return (CORE_ADDR addr, CORE_ADDR sp)
472 {
473 write_register (ARG1_REGNUM, (addr));
474 }
475
476 /* Write into appropriate registers a function return value
477 of type TYPE, given in virtual format.
478
479 Things always get returned in RET1_REGNUM, RET2_REGNUM, ... */
480
481 static void
482 d10v_store_return_value (struct type *type, char *valbuf)
483 {
484 char tmp = 0;
485 /* Only char return values need to be shifted right within R0. */
486 if (TYPE_LENGTH (type) == 1
487 && TYPE_CODE (type) == TYPE_CODE_INT)
488 {
489 /* zero the high byte */
490 deprecated_write_register_bytes (REGISTER_BYTE (RET1_REGNUM), &tmp, 1);
491 /* copy the low byte */
492 deprecated_write_register_bytes (REGISTER_BYTE (RET1_REGNUM) + 1,
493 valbuf, 1);
494 }
495 else
496 deprecated_write_register_bytes (REGISTER_BYTE (RET1_REGNUM),
497 valbuf, TYPE_LENGTH (type));
498 }
499
500 /* Extract from an array REGBUF containing the (raw) register state
501 the address in which a function should return its structure value,
502 as a CORE_ADDR (or an expression that can be used as one). */
503
504 static CORE_ADDR
505 d10v_extract_struct_value_address (char *regbuf)
506 {
507 return (extract_address ((regbuf) + REGISTER_BYTE (ARG1_REGNUM),
508 REGISTER_RAW_SIZE (ARG1_REGNUM))
509 | DMEM_START);
510 }
511
512 static CORE_ADDR
513 d10v_frame_saved_pc (struct frame_info *frame)
514 {
515 if (DEPRECATED_PC_IN_CALL_DUMMY (get_frame_pc (frame), frame->frame, frame->frame))
516 return d10v_make_iaddr (deprecated_read_register_dummy (get_frame_pc (frame),
517 frame->frame,
518 PC_REGNUM));
519 else
520 return ((frame)->extra_info->return_pc);
521 }
522
523 /* Immediately after a function call, return the saved pc. We can't
524 use frame->return_pc beause that is determined by reading R13 off
525 the stack and that may not be written yet. */
526
527 static CORE_ADDR
528 d10v_saved_pc_after_call (struct frame_info *frame)
529 {
530 return ((read_register (LR_REGNUM) << 2)
531 | IMEM_START);
532 }
533
534 /* Discard from the stack the innermost frame, restoring all saved
535 registers. */
536
537 static void
538 d10v_pop_frame (void)
539 {
540 generic_pop_current_frame (do_d10v_pop_frame);
541 }
542
543 static void
544 do_d10v_pop_frame (struct frame_info *fi)
545 {
546 CORE_ADDR fp;
547 int regnum;
548 char raw_buffer[8];
549
550 fp = get_frame_base (fi);
551 /* fill out fsr with the address of where each */
552 /* register was stored in the frame */
553 d10v_frame_init_saved_regs (fi);
554
555 /* now update the current registers with the old values */
556 for (regnum = A0_REGNUM; regnum < A0_REGNUM + NR_A_REGS; regnum++)
557 {
558 if (get_frame_saved_regs (fi)[regnum])
559 {
560 read_memory (get_frame_saved_regs (fi)[regnum], raw_buffer, REGISTER_RAW_SIZE (regnum));
561 deprecated_write_register_bytes (REGISTER_BYTE (regnum), raw_buffer,
562 REGISTER_RAW_SIZE (regnum));
563 }
564 }
565 for (regnum = 0; regnum < SP_REGNUM; regnum++)
566 {
567 if (get_frame_saved_regs (fi)[regnum])
568 {
569 write_register (regnum, read_memory_unsigned_integer (get_frame_saved_regs (fi)[regnum], REGISTER_RAW_SIZE (regnum)));
570 }
571 }
572 if (get_frame_saved_regs (fi)[PSW_REGNUM])
573 {
574 write_register (PSW_REGNUM, read_memory_unsigned_integer (get_frame_saved_regs (fi)[PSW_REGNUM], REGISTER_RAW_SIZE (PSW_REGNUM)));
575 }
576
577 write_register (PC_REGNUM, read_register (LR_REGNUM));
578 write_register (SP_REGNUM, fp + fi->extra_info->size);
579 target_store_registers (-1);
580 flush_cached_frames ();
581 }
582
583 static int
584 check_prologue (unsigned short op)
585 {
586 /* st rn, @-sp */
587 if ((op & 0x7E1F) == 0x6C1F)
588 return 1;
589
590 /* st2w rn, @-sp */
591 if ((op & 0x7E3F) == 0x6E1F)
592 return 1;
593
594 /* subi sp, n */
595 if ((op & 0x7FE1) == 0x01E1)
596 return 1;
597
598 /* mv r11, sp */
599 if (op == 0x417E)
600 return 1;
601
602 /* nop */
603 if (op == 0x5E00)
604 return 1;
605
606 /* st rn, @sp */
607 if ((op & 0x7E1F) == 0x681E)
608 return 1;
609
610 /* st2w rn, @sp */
611 if ((op & 0x7E3F) == 0x3A1E)
612 return 1;
613
614 return 0;
615 }
616
617 static CORE_ADDR
618 d10v_skip_prologue (CORE_ADDR pc)
619 {
620 unsigned long op;
621 unsigned short op1, op2;
622 CORE_ADDR func_addr, func_end;
623 struct symtab_and_line sal;
624
625 /* If we have line debugging information, then the end of the */
626 /* prologue should the first assembly instruction of the first source line */
627 if (find_pc_partial_function (pc, NULL, &func_addr, &func_end))
628 {
629 sal = find_pc_line (func_addr, 0);
630 if (sal.end && sal.end < func_end)
631 return sal.end;
632 }
633
634 if (target_read_memory (pc, (char *) &op, 4))
635 return pc; /* Can't access it -- assume no prologue. */
636
637 while (1)
638 {
639 op = (unsigned long) read_memory_integer (pc, 4);
640 if ((op & 0xC0000000) == 0xC0000000)
641 {
642 /* long instruction */
643 if (((op & 0x3FFF0000) != 0x01FF0000) && /* add3 sp,sp,n */
644 ((op & 0x3F0F0000) != 0x340F0000) && /* st rn, @(offset,sp) */
645 ((op & 0x3F1F0000) != 0x350F0000)) /* st2w rn, @(offset,sp) */
646 break;
647 }
648 else
649 {
650 /* short instructions */
651 if ((op & 0xC0000000) == 0x80000000)
652 {
653 op2 = (op & 0x3FFF8000) >> 15;
654 op1 = op & 0x7FFF;
655 }
656 else
657 {
658 op1 = (op & 0x3FFF8000) >> 15;
659 op2 = op & 0x7FFF;
660 }
661 if (check_prologue (op1))
662 {
663 if (!check_prologue (op2))
664 {
665 /* if the previous opcode was really part of the prologue */
666 /* and not just a NOP, then we want to break after both instructions */
667 if (op1 != 0x5E00)
668 pc += 4;
669 break;
670 }
671 }
672 else
673 break;
674 }
675 pc += 4;
676 }
677 return pc;
678 }
679
680 /* Given a GDB frame, determine the address of the calling function's
681 frame. This will be used to create a new GDB frame struct, and
682 then INIT_EXTRA_FRAME_INFO and DEPRECATED_INIT_FRAME_PC will be
683 called for the new frame. */
684
685 static CORE_ADDR
686 d10v_frame_chain (struct frame_info *fi)
687 {
688 CORE_ADDR addr;
689
690 /* A generic call dummy's frame is the same as caller's. */
691 if (DEPRECATED_PC_IN_CALL_DUMMY (get_frame_pc (fi), fi->frame, fi->frame))
692 return fi->frame;
693
694 d10v_frame_init_saved_regs (fi);
695
696
697 if (fi->extra_info->return_pc == IMEM_START
698 || inside_entry_file (fi->extra_info->return_pc))
699 {
700 /* This is meant to halt the backtrace at "_start".
701 Make sure we don't halt it at a generic dummy frame. */
702 if (!DEPRECATED_PC_IN_CALL_DUMMY (fi->extra_info->return_pc, 0, 0))
703 return (CORE_ADDR) 0;
704 }
705
706 if (!get_frame_saved_regs (fi)[FP_REGNUM])
707 {
708 if (!get_frame_saved_regs (fi)[SP_REGNUM]
709 || get_frame_saved_regs (fi)[SP_REGNUM] == STACK_START)
710 return (CORE_ADDR) 0;
711
712 return get_frame_saved_regs (fi)[SP_REGNUM];
713 }
714
715 addr = read_memory_unsigned_integer (get_frame_saved_regs (fi)[FP_REGNUM],
716 REGISTER_RAW_SIZE (FP_REGNUM));
717 if (addr == 0)
718 return (CORE_ADDR) 0;
719
720 return d10v_make_daddr (addr);
721 }
722
723 static int next_addr, uses_frame;
724
725 static int
726 prologue_find_regs (unsigned short op, struct frame_info *fi, CORE_ADDR addr)
727 {
728 int n;
729
730 /* st rn, @-sp */
731 if ((op & 0x7E1F) == 0x6C1F)
732 {
733 n = (op & 0x1E0) >> 5;
734 next_addr -= 2;
735 get_frame_saved_regs (fi)[n] = next_addr;
736 return 1;
737 }
738
739 /* st2w rn, @-sp */
740 else if ((op & 0x7E3F) == 0x6E1F)
741 {
742 n = (op & 0x1E0) >> 5;
743 next_addr -= 4;
744 get_frame_saved_regs (fi)[n] = next_addr;
745 get_frame_saved_regs (fi)[n + 1] = next_addr + 2;
746 return 1;
747 }
748
749 /* subi sp, n */
750 if ((op & 0x7FE1) == 0x01E1)
751 {
752 n = (op & 0x1E) >> 1;
753 if (n == 0)
754 n = 16;
755 next_addr -= n;
756 return 1;
757 }
758
759 /* mv r11, sp */
760 if (op == 0x417E)
761 {
762 uses_frame = 1;
763 return 1;
764 }
765
766 /* nop */
767 if (op == 0x5E00)
768 return 1;
769
770 /* st rn, @sp */
771 if ((op & 0x7E1F) == 0x681E)
772 {
773 n = (op & 0x1E0) >> 5;
774 get_frame_saved_regs (fi)[n] = next_addr;
775 return 1;
776 }
777
778 /* st2w rn, @sp */
779 if ((op & 0x7E3F) == 0x3A1E)
780 {
781 n = (op & 0x1E0) >> 5;
782 get_frame_saved_regs (fi)[n] = next_addr;
783 get_frame_saved_regs (fi)[n + 1] = next_addr + 2;
784 return 1;
785 }
786
787 return 0;
788 }
789
790 /* Put here the code to store, into fi->saved_regs, the addresses of
791 the saved registers of frame described by FRAME_INFO. This
792 includes special registers such as pc and fp saved in special ways
793 in the stack frame. sp is even more special: the address we return
794 for it IS the sp for the next frame. */
795
796 static void
797 d10v_frame_init_saved_regs (struct frame_info *fi)
798 {
799 CORE_ADDR fp, pc;
800 unsigned long op;
801 unsigned short op1, op2;
802 int i;
803
804 fp = fi->frame;
805 memset (get_frame_saved_regs (fi), 0, SIZEOF_FRAME_SAVED_REGS);
806 next_addr = 0;
807
808 pc = get_pc_function_start (get_frame_pc (fi));
809
810 uses_frame = 0;
811 while (1)
812 {
813 op = (unsigned long) read_memory_integer (pc, 4);
814 if ((op & 0xC0000000) == 0xC0000000)
815 {
816 /* long instruction */
817 if ((op & 0x3FFF0000) == 0x01FF0000)
818 {
819 /* add3 sp,sp,n */
820 short n = op & 0xFFFF;
821 next_addr += n;
822 }
823 else if ((op & 0x3F0F0000) == 0x340F0000)
824 {
825 /* st rn, @(offset,sp) */
826 short offset = op & 0xFFFF;
827 short n = (op >> 20) & 0xF;
828 get_frame_saved_regs (fi)[n] = next_addr + offset;
829 }
830 else if ((op & 0x3F1F0000) == 0x350F0000)
831 {
832 /* st2w rn, @(offset,sp) */
833 short offset = op & 0xFFFF;
834 short n = (op >> 20) & 0xF;
835 get_frame_saved_regs (fi)[n] = next_addr + offset;
836 get_frame_saved_regs (fi)[n + 1] = next_addr + offset + 2;
837 }
838 else
839 break;
840 }
841 else
842 {
843 /* short instructions */
844 if ((op & 0xC0000000) == 0x80000000)
845 {
846 op2 = (op & 0x3FFF8000) >> 15;
847 op1 = op & 0x7FFF;
848 }
849 else
850 {
851 op1 = (op & 0x3FFF8000) >> 15;
852 op2 = op & 0x7FFF;
853 }
854 if (!prologue_find_regs (op1, fi, pc)
855 || !prologue_find_regs (op2, fi, pc))
856 break;
857 }
858 pc += 4;
859 }
860
861 fi->extra_info->size = -next_addr;
862
863 if (!(fp & 0xffff))
864 fp = d10v_read_sp ();
865
866 for (i = 0; i < NUM_REGS - 1; i++)
867 if (get_frame_saved_regs (fi)[i])
868 {
869 get_frame_saved_regs (fi)[i] = fp - (next_addr - get_frame_saved_regs (fi)[i]);
870 }
871
872 if (get_frame_saved_regs (fi)[LR_REGNUM])
873 {
874 CORE_ADDR return_pc
875 = read_memory_unsigned_integer (get_frame_saved_regs (fi)[LR_REGNUM],
876 REGISTER_RAW_SIZE (LR_REGNUM));
877 fi->extra_info->return_pc = d10v_make_iaddr (return_pc);
878 }
879 else
880 {
881 fi->extra_info->return_pc = d10v_make_iaddr (read_register (LR_REGNUM));
882 }
883
884 /* The SP is not normally (ever?) saved, but check anyway */
885 if (!get_frame_saved_regs (fi)[SP_REGNUM])
886 {
887 /* if the FP was saved, that means the current FP is valid, */
888 /* otherwise, it isn't being used, so we use the SP instead */
889 if (uses_frame)
890 get_frame_saved_regs (fi)[SP_REGNUM]
891 = d10v_read_fp () + fi->extra_info->size;
892 else
893 {
894 get_frame_saved_regs (fi)[SP_REGNUM] = fp + fi->extra_info->size;
895 fi->extra_info->frameless = 1;
896 get_frame_saved_regs (fi)[FP_REGNUM] = 0;
897 }
898 }
899 }
900
901 static void
902 d10v_init_extra_frame_info (int fromleaf, struct frame_info *fi)
903 {
904 fi->extra_info = (struct frame_extra_info *)
905 frame_obstack_alloc (sizeof (struct frame_extra_info));
906 frame_saved_regs_zalloc (fi);
907
908 fi->extra_info->frameless = 0;
909 fi->extra_info->size = 0;
910 fi->extra_info->return_pc = 0;
911
912 /* If get_frame_pc (fi) is zero, but this is not the outermost frame,
913 then let's snatch the return_pc from the callee, so that
914 DEPRECATED_PC_IN_CALL_DUMMY will work. */
915 if (get_frame_pc (fi) == 0 && fi->level != 0 && fi->next != NULL)
916 deprecated_update_frame_pc_hack (fi, d10v_frame_saved_pc (fi->next));
917
918 /* The call dummy doesn't save any registers on the stack, so we can
919 return now. */
920 if (DEPRECATED_PC_IN_CALL_DUMMY (get_frame_pc (fi), fi->frame, fi->frame))
921 {
922 return;
923 }
924 else
925 {
926 d10v_frame_init_saved_regs (fi);
927 }
928 }
929
930 static void
931 show_regs (char *args, int from_tty)
932 {
933 int a;
934 printf_filtered ("PC=%04lx (0x%lx) PSW=%04lx RPT_S=%04lx RPT_E=%04lx RPT_C=%04lx\n",
935 (long) read_register (PC_REGNUM),
936 (long) d10v_make_iaddr (read_register (PC_REGNUM)),
937 (long) read_register (PSW_REGNUM),
938 (long) read_register (24),
939 (long) read_register (25),
940 (long) read_register (23));
941 printf_filtered ("R0-R7 %04lx %04lx %04lx %04lx %04lx %04lx %04lx %04lx\n",
942 (long) read_register (0),
943 (long) read_register (1),
944 (long) read_register (2),
945 (long) read_register (3),
946 (long) read_register (4),
947 (long) read_register (5),
948 (long) read_register (6),
949 (long) read_register (7));
950 printf_filtered ("R8-R15 %04lx %04lx %04lx %04lx %04lx %04lx %04lx %04lx\n",
951 (long) read_register (8),
952 (long) read_register (9),
953 (long) read_register (10),
954 (long) read_register (11),
955 (long) read_register (12),
956 (long) read_register (13),
957 (long) read_register (14),
958 (long) read_register (15));
959 for (a = 0; a < NR_IMAP_REGS; a++)
960 {
961 if (a > 0)
962 printf_filtered (" ");
963 printf_filtered ("IMAP%d %04lx", a, d10v_imap_register (a));
964 }
965 if (NR_DMAP_REGS == 1)
966 printf_filtered (" DMAP %04lx\n", d10v_dmap_register (2));
967 else
968 {
969 for (a = 0; a < NR_DMAP_REGS; a++)
970 {
971 printf_filtered (" DMAP%d %04lx", a, d10v_dmap_register (a));
972 }
973 printf_filtered ("\n");
974 }
975 printf_filtered ("A0-A%d", NR_A_REGS - 1);
976 for (a = A0_REGNUM; a < A0_REGNUM + NR_A_REGS; a++)
977 {
978 char num[MAX_REGISTER_RAW_SIZE];
979 int i;
980 printf_filtered (" ");
981 deprecated_read_register_gen (a, (char *) &num);
982 for (i = 0; i < MAX_REGISTER_RAW_SIZE; i++)
983 {
984 printf_filtered ("%02x", (num[i] & 0xff));
985 }
986 }
987 printf_filtered ("\n");
988 }
989
990 static CORE_ADDR
991 d10v_read_pc (ptid_t ptid)
992 {
993 ptid_t save_ptid;
994 CORE_ADDR pc;
995 CORE_ADDR retval;
996
997 save_ptid = inferior_ptid;
998 inferior_ptid = ptid;
999 pc = (int) read_register (PC_REGNUM);
1000 inferior_ptid = save_ptid;
1001 retval = d10v_make_iaddr (pc);
1002 return retval;
1003 }
1004
1005 static void
1006 d10v_write_pc (CORE_ADDR val, ptid_t ptid)
1007 {
1008 ptid_t save_ptid;
1009
1010 save_ptid = inferior_ptid;
1011 inferior_ptid = ptid;
1012 write_register (PC_REGNUM, d10v_convert_iaddr_to_raw (val));
1013 inferior_ptid = save_ptid;
1014 }
1015
1016 static CORE_ADDR
1017 d10v_read_sp (void)
1018 {
1019 return (d10v_make_daddr (read_register (SP_REGNUM)));
1020 }
1021
1022 static void
1023 d10v_write_sp (CORE_ADDR val)
1024 {
1025 write_register (SP_REGNUM, d10v_convert_daddr_to_raw (val));
1026 }
1027
1028 static CORE_ADDR
1029 d10v_read_fp (void)
1030 {
1031 return (d10v_make_daddr (read_register (FP_REGNUM)));
1032 }
1033
1034 /* Function: push_return_address (pc)
1035 Set up the return address for the inferior function call.
1036 Needed for targets where we don't actually execute a JSR/BSR instruction */
1037
1038 static CORE_ADDR
1039 d10v_push_return_address (CORE_ADDR pc, CORE_ADDR sp)
1040 {
1041 write_register (LR_REGNUM, d10v_convert_iaddr_to_raw (CALL_DUMMY_ADDRESS ()));
1042 return sp;
1043 }
1044
1045
1046 /* When arguments must be pushed onto the stack, they go on in reverse
1047 order. The below implements a FILO (stack) to do this. */
1048
1049 struct stack_item
1050 {
1051 int len;
1052 struct stack_item *prev;
1053 void *data;
1054 };
1055
1056 static struct stack_item *push_stack_item (struct stack_item *prev,
1057 void *contents, int len);
1058 static struct stack_item *
1059 push_stack_item (struct stack_item *prev, void *contents, int len)
1060 {
1061 struct stack_item *si;
1062 si = xmalloc (sizeof (struct stack_item));
1063 si->data = xmalloc (len);
1064 si->len = len;
1065 si->prev = prev;
1066 memcpy (si->data, contents, len);
1067 return si;
1068 }
1069
1070 static struct stack_item *pop_stack_item (struct stack_item *si);
1071 static struct stack_item *
1072 pop_stack_item (struct stack_item *si)
1073 {
1074 struct stack_item *dead = si;
1075 si = si->prev;
1076 xfree (dead->data);
1077 xfree (dead);
1078 return si;
1079 }
1080
1081
1082 static CORE_ADDR
1083 d10v_push_arguments (int nargs, struct value **args, CORE_ADDR sp,
1084 int struct_return, CORE_ADDR struct_addr)
1085 {
1086 int i;
1087 int regnum = ARG1_REGNUM;
1088 struct stack_item *si = NULL;
1089 long val;
1090
1091 /* If struct_return is true, then the struct return address will
1092 consume one argument-passing register. No need to actually
1093 write the value to the register -- that's done by
1094 d10v_store_struct_return(). */
1095
1096 if (struct_return)
1097 regnum++;
1098
1099 /* Fill in registers and arg lists */
1100 for (i = 0; i < nargs; i++)
1101 {
1102 struct value *arg = args[i];
1103 struct type *type = check_typedef (VALUE_TYPE (arg));
1104 char *contents = VALUE_CONTENTS (arg);
1105 int len = TYPE_LENGTH (type);
1106 int aligned_regnum = (regnum + 1) & ~1;
1107
1108 /* printf ("push: type=%d len=%d\n", TYPE_CODE (type), len); */
1109 if (len <= 2 && regnum <= ARGN_REGNUM)
1110 /* fits in a single register, do not align */
1111 {
1112 val = extract_unsigned_integer (contents, len);
1113 write_register (regnum++, val);
1114 }
1115 else if (len <= (ARGN_REGNUM - aligned_regnum + 1) * 2)
1116 /* value fits in remaining registers, store keeping left
1117 aligned */
1118 {
1119 int b;
1120 regnum = aligned_regnum;
1121 for (b = 0; b < (len & ~1); b += 2)
1122 {
1123 val = extract_unsigned_integer (&contents[b], 2);
1124 write_register (regnum++, val);
1125 }
1126 if (b < len)
1127 {
1128 val = extract_unsigned_integer (&contents[b], 1);
1129 write_register (regnum++, (val << 8));
1130 }
1131 }
1132 else
1133 {
1134 /* arg will go onto stack */
1135 regnum = ARGN_REGNUM + 1;
1136 si = push_stack_item (si, contents, len);
1137 }
1138 }
1139
1140 while (si)
1141 {
1142 sp = (sp - si->len) & ~1;
1143 write_memory (sp, si->data, si->len);
1144 si = pop_stack_item (si);
1145 }
1146
1147 return sp;
1148 }
1149
1150
1151 /* Given a return value in `regbuf' with a type `valtype',
1152 extract and copy its value into `valbuf'. */
1153
1154 static void
1155 d10v_extract_return_value (struct type *type, char regbuf[REGISTER_BYTES],
1156 char *valbuf)
1157 {
1158 int len;
1159 #if 0
1160 printf("RET: TYPE=%d len=%d r%d=0x%x\n", TYPE_CODE (type),
1161 TYPE_LENGTH (type), RET1_REGNUM - R0_REGNUM,
1162 (int) extract_unsigned_integer (regbuf + REGISTER_BYTE(RET1_REGNUM),
1163 REGISTER_RAW_SIZE (RET1_REGNUM)));
1164 #endif
1165 len = TYPE_LENGTH (type);
1166 if (len == 1)
1167 {
1168 unsigned short c;
1169
1170 c = extract_unsigned_integer (regbuf + REGISTER_BYTE (RET1_REGNUM),
1171 REGISTER_RAW_SIZE (RET1_REGNUM));
1172 store_unsigned_integer (valbuf, 1, c);
1173 }
1174 else if ((len & 1) == 0)
1175 memcpy (valbuf, regbuf + REGISTER_BYTE (RET1_REGNUM), len);
1176 else
1177 {
1178 /* For return values of odd size, the first byte is in the
1179 least significant part of the first register. The
1180 remaining bytes in remaining registers. Interestingly,
1181 when such values are passed in, the last byte is in the
1182 most significant byte of that same register - wierd. */
1183 memcpy (valbuf, regbuf + REGISTER_BYTE (RET1_REGNUM) + 1, len);
1184 }
1185 }
1186
1187 /* Translate a GDB virtual ADDR/LEN into a format the remote target
1188 understands. Returns number of bytes that can be transfered
1189 starting at TARG_ADDR. Return ZERO if no bytes can be transfered
1190 (segmentation fault). Since the simulator knows all about how the
1191 VM system works, we just call that to do the translation. */
1192
1193 static void
1194 remote_d10v_translate_xfer_address (CORE_ADDR memaddr, int nr_bytes,
1195 CORE_ADDR *targ_addr, int *targ_len)
1196 {
1197 long out_addr;
1198 long out_len;
1199 out_len = sim_d10v_translate_addr (memaddr, nr_bytes,
1200 &out_addr,
1201 d10v_dmap_register,
1202 d10v_imap_register);
1203 *targ_addr = out_addr;
1204 *targ_len = out_len;
1205 }
1206
1207
1208 /* The following code implements access to, and display of, the D10V's
1209 instruction trace buffer. The buffer consists of 64K or more
1210 4-byte words of data, of which each words includes an 8-bit count,
1211 an 8-bit segment number, and a 16-bit instruction address.
1212
1213 In theory, the trace buffer is continuously capturing instruction
1214 data that the CPU presents on its "debug bus", but in practice, the
1215 ROMified GDB stub only enables tracing when it continues or steps
1216 the program, and stops tracing when the program stops; so it
1217 actually works for GDB to read the buffer counter out of memory and
1218 then read each trace word. The counter records where the tracing
1219 stops, but there is no record of where it started, so we remember
1220 the PC when we resumed and then search backwards in the trace
1221 buffer for a word that includes that address. This is not perfect,
1222 because you will miss trace data if the resumption PC is the target
1223 of a branch. (The value of the buffer counter is semi-random, any
1224 trace data from a previous program stop is gone.) */
1225
1226 /* The address of the last word recorded in the trace buffer. */
1227
1228 #define DBBC_ADDR (0xd80000)
1229
1230 /* The base of the trace buffer, at least for the "Board_0". */
1231
1232 #define TRACE_BUFFER_BASE (0xf40000)
1233
1234 static void trace_command (char *, int);
1235
1236 static void untrace_command (char *, int);
1237
1238 static void trace_info (char *, int);
1239
1240 static void tdisassemble_command (char *, int);
1241
1242 static void display_trace (int, int);
1243
1244 /* True when instruction traces are being collected. */
1245
1246 static int tracing;
1247
1248 /* Remembered PC. */
1249
1250 static CORE_ADDR last_pc;
1251
1252 /* True when trace output should be displayed whenever program stops. */
1253
1254 static int trace_display;
1255
1256 /* True when trace listing should include source lines. */
1257
1258 static int default_trace_show_source = 1;
1259
1260 struct trace_buffer
1261 {
1262 int size;
1263 short *counts;
1264 CORE_ADDR *addrs;
1265 }
1266 trace_data;
1267
1268 static void
1269 trace_command (char *args, int from_tty)
1270 {
1271 /* Clear the host-side trace buffer, allocating space if needed. */
1272 trace_data.size = 0;
1273 if (trace_data.counts == NULL)
1274 trace_data.counts = (short *) xmalloc (65536 * sizeof (short));
1275 if (trace_data.addrs == NULL)
1276 trace_data.addrs = (CORE_ADDR *) xmalloc (65536 * sizeof (CORE_ADDR));
1277
1278 tracing = 1;
1279
1280 printf_filtered ("Tracing is now on.\n");
1281 }
1282
1283 static void
1284 untrace_command (char *args, int from_tty)
1285 {
1286 tracing = 0;
1287
1288 printf_filtered ("Tracing is now off.\n");
1289 }
1290
1291 static void
1292 trace_info (char *args, int from_tty)
1293 {
1294 int i;
1295
1296 if (trace_data.size)
1297 {
1298 printf_filtered ("%d entries in trace buffer:\n", trace_data.size);
1299
1300 for (i = 0; i < trace_data.size; ++i)
1301 {
1302 printf_filtered ("%d: %d instruction%s at 0x%s\n",
1303 i,
1304 trace_data.counts[i],
1305 (trace_data.counts[i] == 1 ? "" : "s"),
1306 paddr_nz (trace_data.addrs[i]));
1307 }
1308 }
1309 else
1310 printf_filtered ("No entries in trace buffer.\n");
1311
1312 printf_filtered ("Tracing is currently %s.\n", (tracing ? "on" : "off"));
1313 }
1314
1315 /* Print the instruction at address MEMADDR in debugged memory,
1316 on STREAM. Returns length of the instruction, in bytes. */
1317
1318 static int
1319 print_insn (CORE_ADDR memaddr, struct ui_file *stream)
1320 {
1321 /* If there's no disassembler, something is very wrong. */
1322 if (tm_print_insn == NULL)
1323 internal_error (__FILE__, __LINE__,
1324 "print_insn: no disassembler");
1325
1326 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
1327 tm_print_insn_info.endian = BFD_ENDIAN_BIG;
1328 else
1329 tm_print_insn_info.endian = BFD_ENDIAN_LITTLE;
1330 return TARGET_PRINT_INSN (memaddr, &tm_print_insn_info);
1331 }
1332
1333 static void
1334 d10v_eva_prepare_to_trace (void)
1335 {
1336 if (!tracing)
1337 return;
1338
1339 last_pc = read_register (PC_REGNUM);
1340 }
1341
1342 /* Collect trace data from the target board and format it into a form
1343 more useful for display. */
1344
1345 static void
1346 d10v_eva_get_trace_data (void)
1347 {
1348 int count, i, j, oldsize;
1349 int trace_addr, trace_seg, trace_cnt, next_cnt;
1350 unsigned int last_trace, trace_word, next_word;
1351 unsigned int *tmpspace;
1352
1353 if (!tracing)
1354 return;
1355
1356 tmpspace = xmalloc (65536 * sizeof (unsigned int));
1357
1358 last_trace = read_memory_unsigned_integer (DBBC_ADDR, 2) << 2;
1359
1360 /* Collect buffer contents from the target, stopping when we reach
1361 the word recorded when execution resumed. */
1362
1363 count = 0;
1364 while (last_trace > 0)
1365 {
1366 QUIT;
1367 trace_word =
1368 read_memory_unsigned_integer (TRACE_BUFFER_BASE + last_trace, 4);
1369 trace_addr = trace_word & 0xffff;
1370 last_trace -= 4;
1371 /* Ignore an apparently nonsensical entry. */
1372 if (trace_addr == 0xffd5)
1373 continue;
1374 tmpspace[count++] = trace_word;
1375 if (trace_addr == last_pc)
1376 break;
1377 if (count > 65535)
1378 break;
1379 }
1380
1381 /* Move the data to the host-side trace buffer, adjusting counts to
1382 include the last instruction executed and transforming the address
1383 into something that GDB likes. */
1384
1385 for (i = 0; i < count; ++i)
1386 {
1387 trace_word = tmpspace[i];
1388 next_word = ((i == 0) ? 0 : tmpspace[i - 1]);
1389 trace_addr = trace_word & 0xffff;
1390 next_cnt = (next_word >> 24) & 0xff;
1391 j = trace_data.size + count - i - 1;
1392 trace_data.addrs[j] = (trace_addr << 2) + 0x1000000;
1393 trace_data.counts[j] = next_cnt + 1;
1394 }
1395
1396 oldsize = trace_data.size;
1397 trace_data.size += count;
1398
1399 xfree (tmpspace);
1400
1401 if (trace_display)
1402 display_trace (oldsize, trace_data.size);
1403 }
1404
1405 static void
1406 tdisassemble_command (char *arg, int from_tty)
1407 {
1408 int i, count;
1409 CORE_ADDR low, high;
1410 char *space_index;
1411
1412 if (!arg)
1413 {
1414 low = 0;
1415 high = trace_data.size;
1416 }
1417 else if (!(space_index = (char *) strchr (arg, ' ')))
1418 {
1419 low = parse_and_eval_address (arg);
1420 high = low + 5;
1421 }
1422 else
1423 {
1424 /* Two arguments. */
1425 *space_index = '\0';
1426 low = parse_and_eval_address (arg);
1427 high = parse_and_eval_address (space_index + 1);
1428 if (high < low)
1429 high = low;
1430 }
1431
1432 printf_filtered ("Dump of trace from %s to %s:\n", paddr_u (low), paddr_u (high));
1433
1434 display_trace (low, high);
1435
1436 printf_filtered ("End of trace dump.\n");
1437 gdb_flush (gdb_stdout);
1438 }
1439
1440 static void
1441 display_trace (int low, int high)
1442 {
1443 int i, count, trace_show_source, first, suppress;
1444 CORE_ADDR next_address;
1445
1446 trace_show_source = default_trace_show_source;
1447 if (!have_full_symbols () && !have_partial_symbols ())
1448 {
1449 trace_show_source = 0;
1450 printf_filtered ("No symbol table is loaded. Use the \"file\" command.\n");
1451 printf_filtered ("Trace will not display any source.\n");
1452 }
1453
1454 first = 1;
1455 suppress = 0;
1456 for (i = low; i < high; ++i)
1457 {
1458 next_address = trace_data.addrs[i];
1459 count = trace_data.counts[i];
1460 while (count-- > 0)
1461 {
1462 QUIT;
1463 if (trace_show_source)
1464 {
1465 struct symtab_and_line sal, sal_prev;
1466
1467 sal_prev = find_pc_line (next_address - 4, 0);
1468 sal = find_pc_line (next_address, 0);
1469
1470 if (sal.symtab)
1471 {
1472 if (first || sal.line != sal_prev.line)
1473 print_source_lines (sal.symtab, sal.line, sal.line + 1, 0);
1474 suppress = 0;
1475 }
1476 else
1477 {
1478 if (!suppress)
1479 /* FIXME-32x64--assumes sal.pc fits in long. */
1480 printf_filtered ("No source file for address %s.\n",
1481 local_hex_string ((unsigned long) sal.pc));
1482 suppress = 1;
1483 }
1484 }
1485 first = 0;
1486 print_address (next_address, gdb_stdout);
1487 printf_filtered (":");
1488 printf_filtered ("\t");
1489 wrap_here (" ");
1490 next_address = next_address + print_insn (next_address, gdb_stdout);
1491 printf_filtered ("\n");
1492 gdb_flush (gdb_stdout);
1493 }
1494 }
1495 }
1496
1497
1498 static gdbarch_init_ftype d10v_gdbarch_init;
1499
1500 static struct gdbarch *
1501 d10v_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
1502 {
1503 static LONGEST d10v_call_dummy_words[] =
1504 {0};
1505 struct gdbarch *gdbarch;
1506 int d10v_num_regs;
1507 struct gdbarch_tdep *tdep;
1508 gdbarch_register_name_ftype *d10v_register_name;
1509 gdbarch_register_sim_regno_ftype *d10v_register_sim_regno;
1510
1511 /* Find a candidate among the list of pre-declared architectures. */
1512 arches = gdbarch_list_lookup_by_info (arches, &info);
1513 if (arches != NULL)
1514 return arches->gdbarch;
1515
1516 /* None found, create a new architecture from the information
1517 provided. */
1518 tdep = XMALLOC (struct gdbarch_tdep);
1519 gdbarch = gdbarch_alloc (&info, tdep);
1520
1521 /* NOTE: cagney/2002-12-06: This can be deleted when this arch is
1522 ready to unwind the PC first (see frame.c:get_prev_frame()). */
1523 set_gdbarch_deprecated_init_frame_pc (gdbarch, init_frame_pc_default);
1524
1525 switch (info.bfd_arch_info->mach)
1526 {
1527 case bfd_mach_d10v_ts2:
1528 d10v_num_regs = 37;
1529 d10v_register_name = d10v_ts2_register_name;
1530 d10v_register_sim_regno = d10v_ts2_register_sim_regno;
1531 tdep->a0_regnum = TS2_A0_REGNUM;
1532 tdep->nr_dmap_regs = TS2_NR_DMAP_REGS;
1533 tdep->dmap_register = d10v_ts2_dmap_register;
1534 tdep->imap_register = d10v_ts2_imap_register;
1535 break;
1536 default:
1537 case bfd_mach_d10v_ts3:
1538 d10v_num_regs = 42;
1539 d10v_register_name = d10v_ts3_register_name;
1540 d10v_register_sim_regno = d10v_ts3_register_sim_regno;
1541 tdep->a0_regnum = TS3_A0_REGNUM;
1542 tdep->nr_dmap_regs = TS3_NR_DMAP_REGS;
1543 tdep->dmap_register = d10v_ts3_dmap_register;
1544 tdep->imap_register = d10v_ts3_imap_register;
1545 break;
1546 }
1547
1548 set_gdbarch_read_pc (gdbarch, d10v_read_pc);
1549 set_gdbarch_write_pc (gdbarch, d10v_write_pc);
1550 set_gdbarch_read_fp (gdbarch, d10v_read_fp);
1551 set_gdbarch_read_sp (gdbarch, d10v_read_sp);
1552 set_gdbarch_write_sp (gdbarch, d10v_write_sp);
1553
1554 set_gdbarch_num_regs (gdbarch, d10v_num_regs);
1555 set_gdbarch_sp_regnum (gdbarch, 15);
1556 set_gdbarch_fp_regnum (gdbarch, 11);
1557 set_gdbarch_pc_regnum (gdbarch, 18);
1558 set_gdbarch_register_name (gdbarch, d10v_register_name);
1559 set_gdbarch_register_size (gdbarch, 2);
1560 set_gdbarch_register_bytes (gdbarch, (d10v_num_regs - 2) * 2 + 16);
1561 set_gdbarch_register_byte (gdbarch, d10v_register_byte);
1562 set_gdbarch_register_raw_size (gdbarch, d10v_register_raw_size);
1563 set_gdbarch_max_register_raw_size (gdbarch, 8);
1564 set_gdbarch_register_virtual_size (gdbarch, generic_register_size);
1565 set_gdbarch_max_register_virtual_size (gdbarch, 8);
1566 set_gdbarch_register_virtual_type (gdbarch, d10v_register_virtual_type);
1567
1568 set_gdbarch_ptr_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1569 set_gdbarch_addr_bit (gdbarch, 32);
1570 set_gdbarch_address_to_pointer (gdbarch, d10v_address_to_pointer);
1571 set_gdbarch_pointer_to_address (gdbarch, d10v_pointer_to_address);
1572 set_gdbarch_integer_to_address (gdbarch, d10v_integer_to_address);
1573 set_gdbarch_short_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1574 set_gdbarch_int_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1575 set_gdbarch_long_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1576 set_gdbarch_long_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
1577 /* NOTE: The d10v as a 32 bit ``float'' and ``double''. ``long
1578 double'' is 64 bits. */
1579 set_gdbarch_float_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1580 set_gdbarch_double_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1581 set_gdbarch_long_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
1582 switch (info.byte_order)
1583 {
1584 case BFD_ENDIAN_BIG:
1585 set_gdbarch_float_format (gdbarch, &floatformat_ieee_single_big);
1586 set_gdbarch_double_format (gdbarch, &floatformat_ieee_single_big);
1587 set_gdbarch_long_double_format (gdbarch, &floatformat_ieee_double_big);
1588 break;
1589 case BFD_ENDIAN_LITTLE:
1590 set_gdbarch_float_format (gdbarch, &floatformat_ieee_single_little);
1591 set_gdbarch_double_format (gdbarch, &floatformat_ieee_single_little);
1592 set_gdbarch_long_double_format (gdbarch, &floatformat_ieee_double_little);
1593 break;
1594 default:
1595 internal_error (__FILE__, __LINE__,
1596 "d10v_gdbarch_init: bad byte order for float format");
1597 }
1598
1599 set_gdbarch_call_dummy_length (gdbarch, 0);
1600 set_gdbarch_call_dummy_address (gdbarch, entry_point_address);
1601 set_gdbarch_call_dummy_breakpoint_offset_p (gdbarch, 1);
1602 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0);
1603 set_gdbarch_call_dummy_start_offset (gdbarch, 0);
1604 set_gdbarch_call_dummy_words (gdbarch, d10v_call_dummy_words);
1605 set_gdbarch_sizeof_call_dummy_words (gdbarch, sizeof (d10v_call_dummy_words));
1606 set_gdbarch_call_dummy_p (gdbarch, 1);
1607 set_gdbarch_call_dummy_stack_adjust_p (gdbarch, 0);
1608 set_gdbarch_fix_call_dummy (gdbarch, generic_fix_call_dummy);
1609
1610 set_gdbarch_deprecated_extract_return_value (gdbarch, d10v_extract_return_value);
1611 set_gdbarch_push_arguments (gdbarch, d10v_push_arguments);
1612 set_gdbarch_push_dummy_frame (gdbarch, generic_push_dummy_frame);
1613 set_gdbarch_push_return_address (gdbarch, d10v_push_return_address);
1614
1615 set_gdbarch_store_struct_return (gdbarch, d10v_store_struct_return);
1616 set_gdbarch_deprecated_store_return_value (gdbarch, d10v_store_return_value);
1617 set_gdbarch_deprecated_extract_struct_value_address (gdbarch, d10v_extract_struct_value_address);
1618 set_gdbarch_use_struct_convention (gdbarch, d10v_use_struct_convention);
1619
1620 set_gdbarch_frame_init_saved_regs (gdbarch, d10v_frame_init_saved_regs);
1621 set_gdbarch_init_extra_frame_info (gdbarch, d10v_init_extra_frame_info);
1622
1623 set_gdbarch_pop_frame (gdbarch, d10v_pop_frame);
1624
1625 set_gdbarch_skip_prologue (gdbarch, d10v_skip_prologue);
1626 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
1627 set_gdbarch_decr_pc_after_break (gdbarch, 4);
1628 set_gdbarch_function_start_offset (gdbarch, 0);
1629 set_gdbarch_breakpoint_from_pc (gdbarch, d10v_breakpoint_from_pc);
1630
1631 set_gdbarch_remote_translate_xfer_address (gdbarch, remote_d10v_translate_xfer_address);
1632
1633 set_gdbarch_frame_args_skip (gdbarch, 0);
1634 set_gdbarch_frameless_function_invocation (gdbarch, frameless_look_for_prologue);
1635 set_gdbarch_frame_chain (gdbarch, d10v_frame_chain);
1636 set_gdbarch_frame_chain_valid (gdbarch, d10v_frame_chain_valid);
1637 set_gdbarch_frame_saved_pc (gdbarch, d10v_frame_saved_pc);
1638
1639 set_gdbarch_saved_pc_after_call (gdbarch, d10v_saved_pc_after_call);
1640 set_gdbarch_frame_num_args (gdbarch, frame_num_args_unknown);
1641 set_gdbarch_stack_align (gdbarch, d10v_stack_align);
1642
1643 set_gdbarch_register_sim_regno (gdbarch, d10v_register_sim_regno);
1644 set_gdbarch_extra_stack_alignment_needed (gdbarch, 0);
1645
1646 return gdbarch;
1647 }
1648
1649
1650 extern void (*target_resume_hook) (void);
1651 extern void (*target_wait_loop_hook) (void);
1652
1653 void
1654 _initialize_d10v_tdep (void)
1655 {
1656 register_gdbarch_init (bfd_arch_d10v, d10v_gdbarch_init);
1657
1658 tm_print_insn = print_insn_d10v;
1659
1660 target_resume_hook = d10v_eva_prepare_to_trace;
1661 target_wait_loop_hook = d10v_eva_get_trace_data;
1662
1663 add_com ("regs", class_vars, show_regs, "Print all registers");
1664
1665 add_com ("itrace", class_support, trace_command,
1666 "Enable tracing of instruction execution.");
1667
1668 add_com ("iuntrace", class_support, untrace_command,
1669 "Disable tracing of instruction execution.");
1670
1671 add_com ("itdisassemble", class_vars, tdisassemble_command,
1672 "Disassemble the trace buffer.\n\
1673 Two optional arguments specify a range of trace buffer entries\n\
1674 as reported by info trace (NOT addresses!).");
1675
1676 add_info ("itrace", trace_info,
1677 "Display info about the trace data buffer.");
1678
1679 add_show_from_set (add_set_cmd ("itracedisplay", no_class,
1680 var_integer, (char *) &trace_display,
1681 "Set automatic display of trace.\n", &setlist),
1682 &showlist);
1683 add_show_from_set (add_set_cmd ("itracesource", no_class,
1684 var_integer, (char *) &default_trace_show_source,
1685 "Set display of source code with trace.\n", &setlist),
1686 &showlist);
1687
1688 }
This page took 0.068255 seconds and 4 git commands to generate.