1 /* GNU/Linux/MIPS specific low level interface, for the remote server for GDB.
2 Copyright (C) 1995-2014 Free Software Foundation, Inc.
4 This file is part of GDB.
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 3 of the License, or
9 (at your option) any later version.
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
16 You should have received a copy of the GNU General Public License
17 along with this program. If not, see <http://www.gnu.org/licenses/>. */
20 #include "linux-low.h"
22 #include <sys/ptrace.h>
25 #include "mips-linux-watch.h"
26 #include "gdb_proc_service.h"
28 /* Defined in auto-generated file mips-linux.c. */
29 void init_registers_mips_linux (void);
30 extern const struct target_desc
*tdesc_mips_linux
;
32 /* Defined in auto-generated file mips-dsp-linux.c. */
33 void init_registers_mips_dsp_linux (void);
34 extern const struct target_desc
*tdesc_mips_dsp_linux
;
36 /* Defined in auto-generated file mips64-linux.c. */
37 void init_registers_mips64_linux (void);
38 extern const struct target_desc
*tdesc_mips64_linux
;
40 /* Defined in auto-generated file mips64-dsp-linux.c. */
41 void init_registers_mips64_dsp_linux (void);
42 extern const struct target_desc
*tdesc_mips64_dsp_linux
;
45 #define tdesc_mips_linux tdesc_mips64_linux
46 #define tdesc_mips_dsp_linux tdesc_mips64_dsp_linux
49 #ifndef PTRACE_GET_THREAD_AREA
50 #define PTRACE_GET_THREAD_AREA 25
57 #define mips_num_regs 73
58 #define mips_dsp_num_regs 80
60 #include <asm/ptrace.h>
64 #define DSP_CONTROL 77
71 /* Deliberately signed, for proper sign extension. */
76 /* Return the ptrace ``address'' of register REGNO. */
78 #define mips_base_regs \
79 -1, 1, 2, 3, 4, 5, 6, 7, \
80 8, 9, 10, 11, 12, 13, 14, 15, \
81 16, 17, 18, 19, 20, 21, 22, 23, \
82 24, 25, 26, 27, 28, 29, 30, 31, \
84 -1, MMLO, MMHI, BADVADDR, CAUSE, PC, \
86 FPR_BASE, FPR_BASE + 1, FPR_BASE + 2, FPR_BASE + 3, \
87 FPR_BASE + 4, FPR_BASE + 5, FPR_BASE + 6, FPR_BASE + 7, \
88 FPR_BASE + 8, FPR_BASE + 9, FPR_BASE + 10, FPR_BASE + 11, \
89 FPR_BASE + 12, FPR_BASE + 13, FPR_BASE + 14, FPR_BASE + 15, \
90 FPR_BASE + 16, FPR_BASE + 17, FPR_BASE + 18, FPR_BASE + 19, \
91 FPR_BASE + 20, FPR_BASE + 21, FPR_BASE + 22, FPR_BASE + 23, \
92 FPR_BASE + 24, FPR_BASE + 25, FPR_BASE + 26, FPR_BASE + 27, \
93 FPR_BASE + 28, FPR_BASE + 29, FPR_BASE + 30, FPR_BASE + 31, \
96 #define mips_dsp_regs \
97 DSP_BASE, DSP_BASE + 1, DSP_BASE + 2, DSP_BASE + 3, \
98 DSP_BASE + 4, DSP_BASE + 5, \
101 static int mips_regmap
[mips_num_regs
] = {
106 static int mips_dsp_regmap
[mips_dsp_num_regs
] = {
112 /* DSP registers are not in any regset and can only be accessed
115 static unsigned char mips_dsp_regset_bitmap
[(mips_dsp_num_regs
+ 7) / 8] = {
116 0xfe, 0xff, 0xff, 0xff, 0xfe, 0xff, 0xff, 0xff, 0xff, 0x80
119 static int have_dsp
= -1;
121 /* Try peeking at an arbitrarily chosen DSP register and pick the available
122 user register set accordingly. */
124 static const struct target_desc
*
125 mips_read_description (void)
129 int pid
= lwpid_of (current_inferior
);
131 ptrace (PTRACE_PEEKUSER
, pid
, DSP_CONTROL
, 0);
141 perror_with_name ("ptrace");
146 return have_dsp
? tdesc_mips_dsp_linux
: tdesc_mips_linux
;
150 mips_arch_setup (void)
152 current_process ()->tdesc
= mips_read_description ();
155 static struct usrregs_info
*
156 get_usrregs_info (void)
158 const struct regs_info
*regs_info
= the_low_target
.regs_info ();
160 return regs_info
->usrregs
;
163 /* Per-process arch-specific data we want to keep. */
165 struct arch_process_info
167 /* -1 if the kernel and/or CPU do not support watch registers.
168 1 if watch_readback is valid and we can read style, num_valid
170 0 if we need to read the watch_readback. */
172 int watch_readback_valid
;
174 /* Cached watch register read values. */
176 struct pt_watch_regs watch_readback
;
178 /* Current watchpoint requests for this process. */
180 struct mips_watchpoint
*current_watches
;
182 /* The current set of watch register values for writing the
185 struct pt_watch_regs watch_mirror
;
188 /* Per-thread arch-specific data we want to keep. */
192 /* Non-zero if our copy differs from what's recorded in the thread. */
193 int watch_registers_changed
;
196 /* From mips-linux-nat.c. */
198 /* Pseudo registers can not be read. ptrace does not provide a way to
199 read (or set) PS_REGNUM, and there's no point in reading or setting
200 ZERO_REGNUM. We also can not set BADVADDR, CAUSE, or FCRIR via
204 mips_cannot_fetch_register (int regno
)
206 const struct target_desc
*tdesc
;
208 if (get_usrregs_info ()->regmap
[regno
] == -1)
211 tdesc
= current_process ()->tdesc
;
213 if (find_regno (tdesc
, "r0") == regno
)
220 mips_cannot_store_register (int regno
)
222 const struct target_desc
*tdesc
;
224 if (get_usrregs_info ()->regmap
[regno
] == -1)
227 tdesc
= current_process ()->tdesc
;
229 if (find_regno (tdesc
, "r0") == regno
)
232 if (find_regno (tdesc
, "cause") == regno
)
235 if (find_regno (tdesc
, "badvaddr") == regno
)
238 if (find_regno (tdesc
, "fir") == regno
)
245 mips_get_pc (struct regcache
*regcache
)
247 union mips_register pc
;
248 collect_register_by_name (regcache
, "pc", pc
.buf
);
249 return register_size (regcache
->tdesc
, 0) == 4 ? pc
.reg32
: pc
.reg64
;
253 mips_set_pc (struct regcache
*regcache
, CORE_ADDR pc
)
255 union mips_register newpc
;
256 if (register_size (regcache
->tdesc
, 0) == 4)
261 supply_register_by_name (regcache
, "pc", newpc
.buf
);
264 /* Correct in either endianness. */
265 static const unsigned int mips_breakpoint
= 0x0005000d;
266 #define mips_breakpoint_len 4
268 /* We only place breakpoints in empty marker functions, and thread locking
269 is outside of the function. So rather than importing software single-step,
270 we can just run until exit. */
272 mips_reinsert_addr (void)
274 struct regcache
*regcache
= get_thread_regcache (current_inferior
, 1);
275 union mips_register ra
;
276 collect_register_by_name (regcache
, "r31", ra
.buf
);
277 return register_size (regcache
->tdesc
, 0) == 4 ? ra
.reg32
: ra
.reg64
;
281 mips_breakpoint_at (CORE_ADDR where
)
285 (*the_target
->read_memory
) (where
, (unsigned char *) &insn
, 4);
286 if (insn
== mips_breakpoint
)
289 /* If necessary, recognize more trap instructions here. GDB only uses the
294 /* Mark the watch registers of lwp, represented by ENTRY, as changed,
295 if the lwp's process id is *PID_P. */
298 update_watch_registers_callback (struct inferior_list_entry
*entry
,
301 struct thread_info
*thread
= (struct thread_info
*) entry
;
302 struct lwp_info
*lwp
= get_thread_lwp (thread
);
303 int pid
= *(int *) pid_p
;
305 /* Only update the threads of this process. */
306 if (pid_of (thread
) == pid
)
308 /* The actual update is done later just before resuming the lwp,
309 we just mark that the registers need updating. */
310 lwp
->arch_private
->watch_registers_changed
= 1;
312 /* If the lwp isn't stopped, force it to momentarily pause, so
313 we can update its watch registers. */
315 linux_stop_lwp (lwp
);
321 /* This is the implementation of linux_target_ops method
324 static struct arch_process_info
*
325 mips_linux_new_process (void)
327 struct arch_process_info
*info
= xcalloc (1, sizeof (*info
));
332 /* This is the implementation of linux_target_ops method new_thread.
333 Mark the watch registers as changed, so the threads' copies will
336 static struct arch_lwp_info
*
337 mips_linux_new_thread (void)
339 struct arch_lwp_info
*info
= xcalloc (1, sizeof (*info
));
341 info
->watch_registers_changed
= 1;
346 /* This is the implementation of linux_target_ops method
347 prepare_to_resume. If the watch regs have changed, update the
351 mips_linux_prepare_to_resume (struct lwp_info
*lwp
)
353 ptid_t ptid
= ptid_of (get_lwp_thread (lwp
));
354 struct process_info
*proc
= find_process_pid (ptid_get_pid (ptid
));
355 struct arch_process_info
*private = proc
->private->arch_private
;
357 if (lwp
->arch_private
->watch_registers_changed
)
359 /* Only update the watch registers if we have set or unset a
360 watchpoint already. */
361 if (mips_linux_watch_get_num_valid (&private->watch_mirror
) > 0)
363 /* Write the mirrored watch register values. */
364 int tid
= ptid_get_lwp (ptid
);
366 if (-1 == ptrace (PTRACE_SET_WATCH_REGS
, tid
,
367 &private->watch_mirror
))
368 perror_with_name ("Couldn't write watch register");
371 lwp
->arch_private
->watch_registers_changed
= 0;
375 /* Translate breakpoint type TYPE in rsp to 'enum target_hw_bp_type'. */
377 static enum target_hw_bp_type
378 rsp_bp_type_to_target_hw_bp_type (char type
)
390 gdb_assert_not_reached ("unhandled RSP breakpoint type");
393 /* This is the implementation of linux_target_ops method
397 mips_insert_point (char type
, CORE_ADDR addr
, int len
)
399 struct process_info
*proc
= current_process ();
400 struct arch_process_info
*private = proc
->private->arch_private
;
401 struct pt_watch_regs regs
;
402 struct mips_watchpoint
*new_watch
;
403 struct mips_watchpoint
**pw
;
406 enum target_hw_bp_type watch_type
;
409 /* Breakpoint/watchpoint types:
410 '0' - software-breakpoint (not supported)
411 '1' - hardware-breakpoint (not supported)
412 '2' - write watchpoint (supported)
413 '3' - read watchpoint (supported)
414 '4' - access watchpoint (supported). */
416 if (type
< '2' || type
> '4')
422 lwpid
= lwpid_of (current_inferior
);
423 if (!mips_linux_read_watch_registers (lwpid
,
424 &private->watch_readback
,
425 &private->watch_readback_valid
,
432 regs
= private->watch_readback
;
433 /* Add the current watches. */
434 mips_linux_watch_populate_regs (private->current_watches
, ®s
);
436 /* Now try to add the new watch. */
437 watch_type
= rsp_bp_type_to_target_hw_bp_type (type
);
438 irw
= mips_linux_watch_type_to_irw (watch_type
);
439 if (!mips_linux_watch_try_one_watch (®s
, addr
, len
, irw
))
442 /* It fit. Stick it on the end of the list. */
443 new_watch
= xmalloc (sizeof (struct mips_watchpoint
));
444 new_watch
->addr
= addr
;
445 new_watch
->len
= len
;
446 new_watch
->type
= watch_type
;
447 new_watch
->next
= NULL
;
449 pw
= &private->current_watches
;
454 private->watch_mirror
= regs
;
456 /* Only update the threads of this process. */
458 find_inferior (&all_threads
, update_watch_registers_callback
, &pid
);
463 /* This is the implementation of linux_target_ops method
467 mips_remove_point (char type
, CORE_ADDR addr
, int len
)
469 struct process_info
*proc
= current_process ();
470 struct arch_process_info
*private = proc
->private->arch_private
;
474 enum target_hw_bp_type watch_type
;
476 struct mips_watchpoint
**pw
;
477 struct mips_watchpoint
*w
;
479 /* Breakpoint/watchpoint types:
480 '0' - software-breakpoint (not supported)
481 '1' - hardware-breakpoint (not supported)
482 '2' - write watchpoint (supported)
483 '3' - read watchpoint (supported)
484 '4' - access watchpoint (supported). */
486 if (type
< '2' || type
> '4')
492 /* Search for a known watch that matches. Then unlink and free it. */
493 watch_type
= rsp_bp_type_to_target_hw_bp_type (type
);
495 pw
= &private->current_watches
;
498 if (w
->addr
== addr
&& w
->len
== len
&& w
->type
== watch_type
)
509 return -1; /* We don't know about it, fail doing nothing. */
511 /* At this point watch_readback is known to be valid because we
512 could not have added the watch without reading it. */
513 gdb_assert (private->watch_readback_valid
== 1);
515 private->watch_mirror
= private->watch_readback
;
516 mips_linux_watch_populate_regs (private->current_watches
,
517 &private->watch_mirror
);
519 /* Only update the threads of this process. */
521 find_inferior (&all_threads
, update_watch_registers_callback
, &pid
);
525 /* This is the implementation of linux_target_ops method
526 stopped_by_watchpoint. The watchhi R and W bits indicate
527 the watch register triggered. */
530 mips_stopped_by_watchpoint (void)
532 struct process_info
*proc
= current_process ();
533 struct arch_process_info
*private = proc
->private->arch_private
;
536 long lwpid
= lwpid_of (current_inferior
);
538 if (!mips_linux_read_watch_registers (lwpid
,
539 &private->watch_readback
,
540 &private->watch_readback_valid
,
544 num_valid
= mips_linux_watch_get_num_valid (&private->watch_readback
);
546 for (n
= 0; n
< MAX_DEBUG_REGISTER
&& n
< num_valid
; n
++)
547 if (mips_linux_watch_get_watchhi (&private->watch_readback
, n
)
554 /* This is the implementation of linux_target_ops method
555 stopped_data_address. */
558 mips_stopped_data_address (void)
560 struct process_info
*proc
= current_process ();
561 struct arch_process_info
*private = proc
->private->arch_private
;
564 long lwpid
= lwpid_of (current_inferior
);
566 /* On MIPS we don't know the low order 3 bits of the data address.
567 GDB does not support remote targets that can't report the
568 watchpoint address. So, make our best guess; return the starting
569 address of a watchpoint request which overlaps the one that
572 if (!mips_linux_read_watch_registers (lwpid
,
573 &private->watch_readback
,
574 &private->watch_readback_valid
,
578 num_valid
= mips_linux_watch_get_num_valid (&private->watch_readback
);
580 for (n
= 0; n
< MAX_DEBUG_REGISTER
&& n
< num_valid
; n
++)
581 if (mips_linux_watch_get_watchhi (&private->watch_readback
, n
)
584 CORE_ADDR t_low
, t_hi
;
586 struct mips_watchpoint
*watch
;
588 t_low
= mips_linux_watch_get_watchlo (&private->watch_readback
, n
);
589 t_irw
= t_low
& IRW_MASK
;
590 t_hi
= (mips_linux_watch_get_watchhi (&private->watch_readback
, n
)
592 t_low
&= ~(CORE_ADDR
)t_hi
;
594 for (watch
= private->current_watches
;
598 CORE_ADDR addr
= watch
->addr
;
599 CORE_ADDR last_byte
= addr
+ watch
->len
- 1;
601 if ((t_irw
& mips_linux_watch_type_to_irw (watch
->type
)) == 0)
603 /* Different type. */
606 /* Check for overlap of even a single byte. */
607 if (last_byte
>= t_low
&& addr
<= t_low
+ t_hi
)
612 /* Shouldn't happen. */
616 /* Fetch the thread-local storage pointer for libthread_db. */
619 ps_get_thread_area (const struct ps_prochandle
*ph
,
620 lwpid_t lwpid
, int idx
, void **base
)
622 if (ptrace (PTRACE_GET_THREAD_AREA
, lwpid
, NULL
, base
) != 0)
625 /* IDX is the bias from the thread pointer to the beginning of the
626 thread descriptor. It has to be subtracted due to implementation
627 quirks in libthread_db. */
628 *base
= (void *) ((char *)*base
- idx
);
633 #ifdef HAVE_PTRACE_GETREGS
636 mips_collect_register (struct regcache
*regcache
,
637 int use_64bit
, int regno
, union mips_register
*reg
)
639 union mips_register tmp_reg
;
643 collect_register (regcache
, regno
, &tmp_reg
.reg64
);
648 collect_register (regcache
, regno
, &tmp_reg
.reg32
);
649 reg
->reg64
= tmp_reg
.reg32
;
654 mips_supply_register (struct regcache
*regcache
,
655 int use_64bit
, int regno
, const union mips_register
*reg
)
659 /* For big-endian 32-bit targets, ignore the high four bytes of each
661 if (__BYTE_ORDER
== __BIG_ENDIAN
&& !use_64bit
)
664 supply_register (regcache
, regno
, reg
->buf
+ offset
);
668 mips_collect_register_32bit (struct regcache
*regcache
,
669 int use_64bit
, int regno
, unsigned char *buf
)
671 union mips_register tmp_reg
;
674 mips_collect_register (regcache
, use_64bit
, regno
, &tmp_reg
);
675 reg32
= tmp_reg
.reg64
;
676 memcpy (buf
, ®32
, 4);
680 mips_supply_register_32bit (struct regcache
*regcache
,
681 int use_64bit
, int regno
, const unsigned char *buf
)
683 union mips_register tmp_reg
;
686 memcpy (®32
, buf
, 4);
687 tmp_reg
.reg64
= reg32
;
688 mips_supply_register (regcache
, use_64bit
, regno
, &tmp_reg
);
692 mips_fill_gregset (struct regcache
*regcache
, void *buf
)
694 union mips_register
*regset
= buf
;
696 const struct target_desc
*tdesc
= regcache
->tdesc
;
698 use_64bit
= (register_size (tdesc
, 0) == 8);
700 for (i
= 1; i
< 32; i
++)
701 mips_collect_register (regcache
, use_64bit
, i
, regset
+ i
);
703 mips_collect_register (regcache
, use_64bit
,
704 find_regno (tdesc
, "lo"), regset
+ 32);
705 mips_collect_register (regcache
, use_64bit
,
706 find_regno (tdesc
, "hi"), regset
+ 33);
707 mips_collect_register (regcache
, use_64bit
,
708 find_regno (tdesc
, "pc"), regset
+ 34);
709 mips_collect_register (regcache
, use_64bit
,
710 find_regno (tdesc
, "badvaddr"), regset
+ 35);
711 mips_collect_register (regcache
, use_64bit
,
712 find_regno (tdesc
, "status"), regset
+ 36);
713 mips_collect_register (regcache
, use_64bit
,
714 find_regno (tdesc
, "cause"), regset
+ 37);
716 mips_collect_register (regcache
, use_64bit
,
717 find_regno (tdesc
, "restart"), regset
+ 0);
721 mips_store_gregset (struct regcache
*regcache
, const void *buf
)
723 const union mips_register
*regset
= buf
;
726 use_64bit
= (register_size (regcache
->tdesc
, 0) == 8);
728 for (i
= 0; i
< 32; i
++)
729 mips_supply_register (regcache
, use_64bit
, i
, regset
+ i
);
731 mips_supply_register (regcache
, use_64bit
,
732 find_regno (regcache
->tdesc
, "lo"), regset
+ 32);
733 mips_supply_register (regcache
, use_64bit
,
734 find_regno (regcache
->tdesc
, "hi"), regset
+ 33);
735 mips_supply_register (regcache
, use_64bit
,
736 find_regno (regcache
->tdesc
, "pc"), regset
+ 34);
737 mips_supply_register (regcache
, use_64bit
,
738 find_regno (regcache
->tdesc
, "badvaddr"), regset
+ 35);
739 mips_supply_register (regcache
, use_64bit
,
740 find_regno (regcache
->tdesc
, "status"), regset
+ 36);
741 mips_supply_register (regcache
, use_64bit
,
742 find_regno (regcache
->tdesc
, "cause"), regset
+ 37);
744 mips_supply_register (regcache
, use_64bit
,
745 find_regno (regcache
->tdesc
, "restart"), regset
+ 0);
749 mips_fill_fpregset (struct regcache
*regcache
, void *buf
)
751 union mips_register
*regset
= buf
;
752 int i
, use_64bit
, first_fp
, big_endian
;
754 use_64bit
= (register_size (regcache
->tdesc
, 0) == 8);
755 first_fp
= find_regno (regcache
->tdesc
, "f0");
756 big_endian
= (__BYTE_ORDER
== __BIG_ENDIAN
);
758 /* See GDB for a discussion of this peculiar layout. */
759 for (i
= 0; i
< 32; i
++)
761 collect_register (regcache
, first_fp
+ i
, regset
[i
].buf
);
763 collect_register (regcache
, first_fp
+ i
,
764 regset
[i
& ~1].buf
+ 4 * (big_endian
!= (i
& 1)));
766 mips_collect_register_32bit (regcache
, use_64bit
,
767 find_regno (regcache
->tdesc
, "fcsr"), regset
[32].buf
);
768 mips_collect_register_32bit (regcache
, use_64bit
,
769 find_regno (regcache
->tdesc
, "fir"),
774 mips_store_fpregset (struct regcache
*regcache
, const void *buf
)
776 const union mips_register
*regset
= buf
;
777 int i
, use_64bit
, first_fp
, big_endian
;
779 use_64bit
= (register_size (regcache
->tdesc
, 0) == 8);
780 first_fp
= find_regno (regcache
->tdesc
, "f0");
781 big_endian
= (__BYTE_ORDER
== __BIG_ENDIAN
);
783 /* See GDB for a discussion of this peculiar layout. */
784 for (i
= 0; i
< 32; i
++)
786 supply_register (regcache
, first_fp
+ i
, regset
[i
].buf
);
788 supply_register (regcache
, first_fp
+ i
,
789 regset
[i
& ~1].buf
+ 4 * (big_endian
!= (i
& 1)));
791 mips_supply_register_32bit (regcache
, use_64bit
,
792 find_regno (regcache
->tdesc
, "fcsr"),
794 mips_supply_register_32bit (regcache
, use_64bit
,
795 find_regno (regcache
->tdesc
, "fir"),
798 #endif /* HAVE_PTRACE_GETREGS */
800 static struct regset_info mips_regsets
[] = {
801 #ifdef HAVE_PTRACE_GETREGS
802 { PTRACE_GETREGS
, PTRACE_SETREGS
, 0, 38 * 8, GENERAL_REGS
,
803 mips_fill_gregset
, mips_store_gregset
},
804 { PTRACE_GETFPREGS
, PTRACE_SETFPREGS
, 0, 33 * 8, FP_REGS
,
805 mips_fill_fpregset
, mips_store_fpregset
},
806 #endif /* HAVE_PTRACE_GETREGS */
807 { 0, 0, 0, -1, -1, NULL
, NULL
}
810 static struct regsets_info mips_regsets_info
=
812 mips_regsets
, /* regsets */
814 NULL
, /* disabled_regsets */
817 static struct usrregs_info mips_dsp_usrregs_info
=
823 static struct usrregs_info mips_usrregs_info
=
829 static struct regs_info dsp_regs_info
=
831 mips_dsp_regset_bitmap
,
832 &mips_dsp_usrregs_info
,
836 static struct regs_info regs_info
=
838 NULL
, /* regset_bitmap */
843 static const struct regs_info
*
844 mips_regs_info (void)
847 return &dsp_regs_info
;
852 struct linux_target_ops the_low_target
= {
855 mips_cannot_fetch_register
,
856 mips_cannot_store_register
,
857 NULL
, /* fetch_register */
860 (const unsigned char *) &mips_breakpoint
,
867 mips_stopped_by_watchpoint
,
868 mips_stopped_data_address
,
871 NULL
, /* siginfo_fixup */
872 mips_linux_new_process
,
873 mips_linux_new_thread
,
874 mips_linux_prepare_to_resume
878 initialize_low_arch (void)
880 /* Initialize the Linux target descriptions. */
881 init_registers_mips_linux ();
882 init_registers_mips_dsp_linux ();
883 init_registers_mips64_linux ();
884 init_registers_mips64_dsp_linux ();
886 initialize_regsets_info (&mips_regsets_info
);