2007-10-08 Markus Deuling <deuling@de.ibm.com>
[deliverable/binutils-gdb.git] / gdb / ia64-tdep.c
1 /* Target-dependent code for the IA-64 for GDB, the GNU debugger.
2
3 Copyright (C) 1999, 2000, 2001, 2002, 2003, 2004, 2005, 2006, 2007
4 Free Software Foundation, Inc.
5
6 This file is part of GDB.
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program. If not, see <http://www.gnu.org/licenses/>. */
20
21 #include "defs.h"
22 #include "inferior.h"
23 #include "gdbcore.h"
24 #include "arch-utils.h"
25 #include "floatformat.h"
26 #include "gdbtypes.h"
27 #include "regcache.h"
28 #include "reggroups.h"
29 #include "frame.h"
30 #include "frame-base.h"
31 #include "frame-unwind.h"
32 #include "doublest.h"
33 #include "value.h"
34 #include "gdb_assert.h"
35 #include "objfiles.h"
36 #include "elf/common.h" /* for DT_PLTGOT value */
37 #include "elf-bfd.h"
38 #include "dis-asm.h"
39 #include "infcall.h"
40 #include "osabi.h"
41 #include "ia64-tdep.h"
42 #include "cp-abi.h"
43
44 #ifdef HAVE_LIBUNWIND_IA64_H
45 #include "elf/ia64.h" /* for PT_IA_64_UNWIND value */
46 #include "libunwind-frame.h"
47 #include "libunwind-ia64.h"
48
49 /* Note: KERNEL_START is supposed to be an address which is not going
50 to ever contain any valid unwind info. For ia64 linux, the choice
51 of 0xc000000000000000 is fairly safe since that's uncached space.
52
53 We use KERNEL_START as follows: after obtaining the kernel's
54 unwind table via getunwind(), we project its unwind data into
55 address-range KERNEL_START-(KERNEL_START+ktab_size) and then
56 when ia64_access_mem() sees a memory access to this
57 address-range, we redirect it to ktab instead.
58
59 None of this hackery is needed with a modern kernel/libcs
60 which uses the kernel virtual DSO to provide access to the
61 kernel's unwind info. In that case, ktab_size remains 0 and
62 hence the value of KERNEL_START doesn't matter. */
63
64 #define KERNEL_START 0xc000000000000000ULL
65
66 static size_t ktab_size = 0;
67 struct ia64_table_entry
68 {
69 uint64_t start_offset;
70 uint64_t end_offset;
71 uint64_t info_offset;
72 };
73
74 static struct ia64_table_entry *ktab = NULL;
75
76 #endif
77
78 /* An enumeration of the different IA-64 instruction types. */
79
80 typedef enum instruction_type
81 {
82 A, /* Integer ALU ; I-unit or M-unit */
83 I, /* Non-ALU integer; I-unit */
84 M, /* Memory ; M-unit */
85 F, /* Floating-point ; F-unit */
86 B, /* Branch ; B-unit */
87 L, /* Extended (L+X) ; I-unit */
88 X, /* Extended (L+X) ; I-unit */
89 undefined /* undefined or reserved */
90 } instruction_type;
91
92 /* We represent IA-64 PC addresses as the value of the instruction
93 pointer or'd with some bit combination in the low nibble which
94 represents the slot number in the bundle addressed by the
95 instruction pointer. The problem is that the Linux kernel
96 multiplies its slot numbers (for exceptions) by one while the
97 disassembler multiplies its slot numbers by 6. In addition, I've
98 heard it said that the simulator uses 1 as the multiplier.
99
100 I've fixed the disassembler so that the bytes_per_line field will
101 be the slot multiplier. If bytes_per_line comes in as zero, it
102 is set to six (which is how it was set up initially). -- objdump
103 displays pretty disassembly dumps with this value. For our purposes,
104 we'll set bytes_per_line to SLOT_MULTIPLIER. This is okay since we
105 never want to also display the raw bytes the way objdump does. */
106
107 #define SLOT_MULTIPLIER 1
108
109 /* Length in bytes of an instruction bundle */
110
111 #define BUNDLE_LEN 16
112
113 static gdbarch_init_ftype ia64_gdbarch_init;
114
115 static gdbarch_register_name_ftype ia64_register_name;
116 static gdbarch_register_type_ftype ia64_register_type;
117 static gdbarch_breakpoint_from_pc_ftype ia64_breakpoint_from_pc;
118 static gdbarch_skip_prologue_ftype ia64_skip_prologue;
119 static struct type *is_float_or_hfa_type (struct type *t);
120 static CORE_ADDR ia64_find_global_pointer (CORE_ADDR faddr);
121
122 static struct type *builtin_type_ia64_ext;
123
124 #define NUM_IA64_RAW_REGS 462
125
126 static int sp_regnum = IA64_GR12_REGNUM;
127 static int fp_regnum = IA64_VFP_REGNUM;
128 static int lr_regnum = IA64_VRAP_REGNUM;
129
130 /* NOTE: we treat the register stack registers r32-r127 as pseudo-registers because
131 they may not be accessible via the ptrace register get/set interfaces. */
132 enum pseudo_regs { FIRST_PSEUDO_REGNUM = NUM_IA64_RAW_REGS, VBOF_REGNUM = IA64_NAT127_REGNUM + 1, V32_REGNUM,
133 V127_REGNUM = V32_REGNUM + 95,
134 VP0_REGNUM, VP16_REGNUM = VP0_REGNUM + 16, VP63_REGNUM = VP0_REGNUM + 63, LAST_PSEUDO_REGNUM };
135
136 /* Array of register names; There should be ia64_num_regs strings in
137 the initializer. */
138
139 static char *ia64_register_names[] =
140 { "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
141 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
142 "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
143 "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31",
144 "", "", "", "", "", "", "", "",
145 "", "", "", "", "", "", "", "",
146 "", "", "", "", "", "", "", "",
147 "", "", "", "", "", "", "", "",
148 "", "", "", "", "", "", "", "",
149 "", "", "", "", "", "", "", "",
150 "", "", "", "", "", "", "", "",
151 "", "", "", "", "", "", "", "",
152 "", "", "", "", "", "", "", "",
153 "", "", "", "", "", "", "", "",
154 "", "", "", "", "", "", "", "",
155 "", "", "", "", "", "", "", "",
156
157 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
158 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
159 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
160 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
161 "f32", "f33", "f34", "f35", "f36", "f37", "f38", "f39",
162 "f40", "f41", "f42", "f43", "f44", "f45", "f46", "f47",
163 "f48", "f49", "f50", "f51", "f52", "f53", "f54", "f55",
164 "f56", "f57", "f58", "f59", "f60", "f61", "f62", "f63",
165 "f64", "f65", "f66", "f67", "f68", "f69", "f70", "f71",
166 "f72", "f73", "f74", "f75", "f76", "f77", "f78", "f79",
167 "f80", "f81", "f82", "f83", "f84", "f85", "f86", "f87",
168 "f88", "f89", "f90", "f91", "f92", "f93", "f94", "f95",
169 "f96", "f97", "f98", "f99", "f100", "f101", "f102", "f103",
170 "f104", "f105", "f106", "f107", "f108", "f109", "f110", "f111",
171 "f112", "f113", "f114", "f115", "f116", "f117", "f118", "f119",
172 "f120", "f121", "f122", "f123", "f124", "f125", "f126", "f127",
173
174 "", "", "", "", "", "", "", "",
175 "", "", "", "", "", "", "", "",
176 "", "", "", "", "", "", "", "",
177 "", "", "", "", "", "", "", "",
178 "", "", "", "", "", "", "", "",
179 "", "", "", "", "", "", "", "",
180 "", "", "", "", "", "", "", "",
181 "", "", "", "", "", "", "", "",
182
183 "b0", "b1", "b2", "b3", "b4", "b5", "b6", "b7",
184
185 "vfp", "vrap",
186
187 "pr", "ip", "psr", "cfm",
188
189 "kr0", "kr1", "kr2", "kr3", "kr4", "kr5", "kr6", "kr7",
190 "", "", "", "", "", "", "", "",
191 "rsc", "bsp", "bspstore", "rnat",
192 "", "fcr", "", "",
193 "eflag", "csd", "ssd", "cflg", "fsr", "fir", "fdr", "",
194 "ccv", "", "", "", "unat", "", "", "",
195 "fpsr", "", "", "", "itc",
196 "", "", "", "", "", "", "", "", "", "",
197 "", "", "", "", "", "", "", "", "",
198 "pfs", "lc", "ec",
199 "", "", "", "", "", "", "", "", "", "",
200 "", "", "", "", "", "", "", "", "", "",
201 "", "", "", "", "", "", "", "", "", "",
202 "", "", "", "", "", "", "", "", "", "",
203 "", "", "", "", "", "", "", "", "", "",
204 "", "", "", "", "", "", "", "", "", "",
205 "",
206 "nat0", "nat1", "nat2", "nat3", "nat4", "nat5", "nat6", "nat7",
207 "nat8", "nat9", "nat10", "nat11", "nat12", "nat13", "nat14", "nat15",
208 "nat16", "nat17", "nat18", "nat19", "nat20", "nat21", "nat22", "nat23",
209 "nat24", "nat25", "nat26", "nat27", "nat28", "nat29", "nat30", "nat31",
210 "nat32", "nat33", "nat34", "nat35", "nat36", "nat37", "nat38", "nat39",
211 "nat40", "nat41", "nat42", "nat43", "nat44", "nat45", "nat46", "nat47",
212 "nat48", "nat49", "nat50", "nat51", "nat52", "nat53", "nat54", "nat55",
213 "nat56", "nat57", "nat58", "nat59", "nat60", "nat61", "nat62", "nat63",
214 "nat64", "nat65", "nat66", "nat67", "nat68", "nat69", "nat70", "nat71",
215 "nat72", "nat73", "nat74", "nat75", "nat76", "nat77", "nat78", "nat79",
216 "nat80", "nat81", "nat82", "nat83", "nat84", "nat85", "nat86", "nat87",
217 "nat88", "nat89", "nat90", "nat91", "nat92", "nat93", "nat94", "nat95",
218 "nat96", "nat97", "nat98", "nat99", "nat100","nat101","nat102","nat103",
219 "nat104","nat105","nat106","nat107","nat108","nat109","nat110","nat111",
220 "nat112","nat113","nat114","nat115","nat116","nat117","nat118","nat119",
221 "nat120","nat121","nat122","nat123","nat124","nat125","nat126","nat127",
222
223 "bof",
224
225 "r32", "r33", "r34", "r35", "r36", "r37", "r38", "r39",
226 "r40", "r41", "r42", "r43", "r44", "r45", "r46", "r47",
227 "r48", "r49", "r50", "r51", "r52", "r53", "r54", "r55",
228 "r56", "r57", "r58", "r59", "r60", "r61", "r62", "r63",
229 "r64", "r65", "r66", "r67", "r68", "r69", "r70", "r71",
230 "r72", "r73", "r74", "r75", "r76", "r77", "r78", "r79",
231 "r80", "r81", "r82", "r83", "r84", "r85", "r86", "r87",
232 "r88", "r89", "r90", "r91", "r92", "r93", "r94", "r95",
233 "r96", "r97", "r98", "r99", "r100", "r101", "r102", "r103",
234 "r104", "r105", "r106", "r107", "r108", "r109", "r110", "r111",
235 "r112", "r113", "r114", "r115", "r116", "r117", "r118", "r119",
236 "r120", "r121", "r122", "r123", "r124", "r125", "r126", "r127",
237
238 "p0", "p1", "p2", "p3", "p4", "p5", "p6", "p7",
239 "p8", "p9", "p10", "p11", "p12", "p13", "p14", "p15",
240 "p16", "p17", "p18", "p19", "p20", "p21", "p22", "p23",
241 "p24", "p25", "p26", "p27", "p28", "p29", "p30", "p31",
242 "p32", "p33", "p34", "p35", "p36", "p37", "p38", "p39",
243 "p40", "p41", "p42", "p43", "p44", "p45", "p46", "p47",
244 "p48", "p49", "p50", "p51", "p52", "p53", "p54", "p55",
245 "p56", "p57", "p58", "p59", "p60", "p61", "p62", "p63",
246 };
247
248 struct ia64_frame_cache
249 {
250 CORE_ADDR base; /* frame pointer base for frame */
251 CORE_ADDR pc; /* function start pc for frame */
252 CORE_ADDR saved_sp; /* stack pointer for frame */
253 CORE_ADDR bsp; /* points at r32 for the current frame */
254 CORE_ADDR cfm; /* cfm value for current frame */
255 CORE_ADDR prev_cfm; /* cfm value for previous frame */
256 int frameless;
257 int sof; /* Size of frame (decoded from cfm value) */
258 int sol; /* Size of locals (decoded from cfm value) */
259 int sor; /* Number of rotating registers. (decoded from cfm value) */
260 CORE_ADDR after_prologue;
261 /* Address of first instruction after the last
262 prologue instruction; Note that there may
263 be instructions from the function's body
264 intermingled with the prologue. */
265 int mem_stack_frame_size;
266 /* Size of the memory stack frame (may be zero),
267 or -1 if it has not been determined yet. */
268 int fp_reg; /* Register number (if any) used a frame pointer
269 for this frame. 0 if no register is being used
270 as the frame pointer. */
271
272 /* Saved registers. */
273 CORE_ADDR saved_regs[NUM_IA64_RAW_REGS];
274
275 };
276
277 #define SIGCONTEXT_REGISTER_ADDRESS \
278 (gdbarch_tdep (current_gdbarch)->sigcontext_register_address)
279
280 int
281 ia64_register_reggroup_p (struct gdbarch *gdbarch, int regnum,
282 struct reggroup *group)
283 {
284 int vector_p;
285 int float_p;
286 int raw_p;
287 if (group == all_reggroup)
288 return 1;
289 vector_p = TYPE_VECTOR (register_type (gdbarch, regnum));
290 float_p = TYPE_CODE (register_type (gdbarch, regnum)) == TYPE_CODE_FLT;
291 raw_p = regnum < NUM_IA64_RAW_REGS;
292 if (group == float_reggroup)
293 return float_p;
294 if (group == vector_reggroup)
295 return vector_p;
296 if (group == general_reggroup)
297 return (!vector_p && !float_p);
298 if (group == save_reggroup || group == restore_reggroup)
299 return raw_p;
300 return 0;
301 }
302
303 static const char *
304 ia64_register_name (int reg)
305 {
306 return ia64_register_names[reg];
307 }
308
309 struct type *
310 ia64_register_type (struct gdbarch *arch, int reg)
311 {
312 if (reg >= IA64_FR0_REGNUM && reg <= IA64_FR127_REGNUM)
313 return builtin_type_ia64_ext;
314 else
315 return builtin_type_long;
316 }
317
318 static int
319 ia64_dwarf_reg_to_regnum (int reg)
320 {
321 if (reg >= IA64_GR32_REGNUM && reg <= IA64_GR127_REGNUM)
322 return V32_REGNUM + (reg - IA64_GR32_REGNUM);
323 return reg;
324 }
325
326 static int
327 floatformat_valid (const struct floatformat *fmt, const void *from)
328 {
329 return 1;
330 }
331
332 const struct floatformat floatformat_ia64_ext =
333 {
334 floatformat_little, 82, 0, 1, 17, 65535, 0x1ffff, 18, 64,
335 floatformat_intbit_yes, "floatformat_ia64_ext", floatformat_valid
336 };
337
338 const struct floatformat *floatformats_ia64_ext[2] =
339 {
340 &floatformat_ia64_ext,
341 &floatformat_ia64_ext
342 };
343
344
345 /* Extract ``len'' bits from an instruction bundle starting at
346 bit ``from''. */
347
348 static long long
349 extract_bit_field (char *bundle, int from, int len)
350 {
351 long long result = 0LL;
352 int to = from + len;
353 int from_byte = from / 8;
354 int to_byte = to / 8;
355 unsigned char *b = (unsigned char *) bundle;
356 unsigned char c;
357 int lshift;
358 int i;
359
360 c = b[from_byte];
361 if (from_byte == to_byte)
362 c = ((unsigned char) (c << (8 - to % 8))) >> (8 - to % 8);
363 result = c >> (from % 8);
364 lshift = 8 - (from % 8);
365
366 for (i = from_byte+1; i < to_byte; i++)
367 {
368 result |= ((long long) b[i]) << lshift;
369 lshift += 8;
370 }
371
372 if (from_byte < to_byte && (to % 8 != 0))
373 {
374 c = b[to_byte];
375 c = ((unsigned char) (c << (8 - to % 8))) >> (8 - to % 8);
376 result |= ((long long) c) << lshift;
377 }
378
379 return result;
380 }
381
382 /* Replace the specified bits in an instruction bundle */
383
384 static void
385 replace_bit_field (char *bundle, long long val, int from, int len)
386 {
387 int to = from + len;
388 int from_byte = from / 8;
389 int to_byte = to / 8;
390 unsigned char *b = (unsigned char *) bundle;
391 unsigned char c;
392
393 if (from_byte == to_byte)
394 {
395 unsigned char left, right;
396 c = b[from_byte];
397 left = (c >> (to % 8)) << (to % 8);
398 right = ((unsigned char) (c << (8 - from % 8))) >> (8 - from % 8);
399 c = (unsigned char) (val & 0xff);
400 c = (unsigned char) (c << (from % 8 + 8 - to % 8)) >> (8 - to % 8);
401 c |= right | left;
402 b[from_byte] = c;
403 }
404 else
405 {
406 int i;
407 c = b[from_byte];
408 c = ((unsigned char) (c << (8 - from % 8))) >> (8 - from % 8);
409 c = c | (val << (from % 8));
410 b[from_byte] = c;
411 val >>= 8 - from % 8;
412
413 for (i = from_byte+1; i < to_byte; i++)
414 {
415 c = val & 0xff;
416 val >>= 8;
417 b[i] = c;
418 }
419
420 if (to % 8 != 0)
421 {
422 unsigned char cv = (unsigned char) val;
423 c = b[to_byte];
424 c = c >> (to % 8) << (to % 8);
425 c |= ((unsigned char) (cv << (8 - to % 8))) >> (8 - to % 8);
426 b[to_byte] = c;
427 }
428 }
429 }
430
431 /* Return the contents of slot N (for N = 0, 1, or 2) in
432 and instruction bundle */
433
434 static long long
435 slotN_contents (char *bundle, int slotnum)
436 {
437 return extract_bit_field (bundle, 5+41*slotnum, 41);
438 }
439
440 /* Store an instruction in an instruction bundle */
441
442 static void
443 replace_slotN_contents (char *bundle, long long instr, int slotnum)
444 {
445 replace_bit_field (bundle, instr, 5+41*slotnum, 41);
446 }
447
448 static enum instruction_type template_encoding_table[32][3] =
449 {
450 { M, I, I }, /* 00 */
451 { M, I, I }, /* 01 */
452 { M, I, I }, /* 02 */
453 { M, I, I }, /* 03 */
454 { M, L, X }, /* 04 */
455 { M, L, X }, /* 05 */
456 { undefined, undefined, undefined }, /* 06 */
457 { undefined, undefined, undefined }, /* 07 */
458 { M, M, I }, /* 08 */
459 { M, M, I }, /* 09 */
460 { M, M, I }, /* 0A */
461 { M, M, I }, /* 0B */
462 { M, F, I }, /* 0C */
463 { M, F, I }, /* 0D */
464 { M, M, F }, /* 0E */
465 { M, M, F }, /* 0F */
466 { M, I, B }, /* 10 */
467 { M, I, B }, /* 11 */
468 { M, B, B }, /* 12 */
469 { M, B, B }, /* 13 */
470 { undefined, undefined, undefined }, /* 14 */
471 { undefined, undefined, undefined }, /* 15 */
472 { B, B, B }, /* 16 */
473 { B, B, B }, /* 17 */
474 { M, M, B }, /* 18 */
475 { M, M, B }, /* 19 */
476 { undefined, undefined, undefined }, /* 1A */
477 { undefined, undefined, undefined }, /* 1B */
478 { M, F, B }, /* 1C */
479 { M, F, B }, /* 1D */
480 { undefined, undefined, undefined }, /* 1E */
481 { undefined, undefined, undefined }, /* 1F */
482 };
483
484 /* Fetch and (partially) decode an instruction at ADDR and return the
485 address of the next instruction to fetch. */
486
487 static CORE_ADDR
488 fetch_instruction (CORE_ADDR addr, instruction_type *it, long long *instr)
489 {
490 char bundle[BUNDLE_LEN];
491 int slotnum = (int) (addr & 0x0f) / SLOT_MULTIPLIER;
492 long long template;
493 int val;
494
495 /* Warn about slot numbers greater than 2. We used to generate
496 an error here on the assumption that the user entered an invalid
497 address. But, sometimes GDB itself requests an invalid address.
498 This can (easily) happen when execution stops in a function for
499 which there are no symbols. The prologue scanner will attempt to
500 find the beginning of the function - if the nearest symbol
501 happens to not be aligned on a bundle boundary (16 bytes), the
502 resulting starting address will cause GDB to think that the slot
503 number is too large.
504
505 So we warn about it and set the slot number to zero. It is
506 not necessarily a fatal condition, particularly if debugging
507 at the assembly language level. */
508 if (slotnum > 2)
509 {
510 warning (_("Can't fetch instructions for slot numbers greater than 2.\n"
511 "Using slot 0 instead"));
512 slotnum = 0;
513 }
514
515 addr &= ~0x0f;
516
517 val = target_read_memory (addr, bundle, BUNDLE_LEN);
518
519 if (val != 0)
520 return 0;
521
522 *instr = slotN_contents (bundle, slotnum);
523 template = extract_bit_field (bundle, 0, 5);
524 *it = template_encoding_table[(int)template][slotnum];
525
526 if (slotnum == 2 || (slotnum == 1 && *it == L))
527 addr += 16;
528 else
529 addr += (slotnum + 1) * SLOT_MULTIPLIER;
530
531 return addr;
532 }
533
534 /* There are 5 different break instructions (break.i, break.b,
535 break.m, break.f, and break.x), but they all have the same
536 encoding. (The five bit template in the low five bits of the
537 instruction bundle distinguishes one from another.)
538
539 The runtime architecture manual specifies that break instructions
540 used for debugging purposes must have the upper two bits of the 21
541 bit immediate set to a 0 and a 1 respectively. A breakpoint
542 instruction encodes the most significant bit of its 21 bit
543 immediate at bit 36 of the 41 bit instruction. The penultimate msb
544 is at bit 25 which leads to the pattern below.
545
546 Originally, I had this set up to do, e.g, a "break.i 0x80000" But
547 it turns out that 0x80000 was used as the syscall break in the early
548 simulators. So I changed the pattern slightly to do "break.i 0x080001"
549 instead. But that didn't work either (I later found out that this
550 pattern was used by the simulator that I was using.) So I ended up
551 using the pattern seen below. */
552
553 #if 0
554 #define IA64_BREAKPOINT 0x00002000040LL
555 #endif
556 #define IA64_BREAKPOINT 0x00003333300LL
557
558 static int
559 ia64_memory_insert_breakpoint (struct bp_target_info *bp_tgt)
560 {
561 CORE_ADDR addr = bp_tgt->placed_address;
562 char bundle[BUNDLE_LEN];
563 int slotnum = (int) (addr & 0x0f) / SLOT_MULTIPLIER;
564 long long instr;
565 int val;
566 int template;
567
568 if (slotnum > 2)
569 error (_("Can't insert breakpoint for slot numbers greater than 2."));
570
571 addr &= ~0x0f;
572
573 val = target_read_memory (addr, bundle, BUNDLE_LEN);
574
575 /* Check for L type instruction in 2nd slot, if present then
576 bump up the slot number to the 3rd slot */
577 template = extract_bit_field (bundle, 0, 5);
578 if (slotnum == 1 && template_encoding_table[template][1] == L)
579 {
580 slotnum = 2;
581 }
582
583 instr = slotN_contents (bundle, slotnum);
584 memcpy (bp_tgt->shadow_contents, &instr, sizeof (instr));
585 bp_tgt->placed_size = bp_tgt->shadow_len = sizeof (instr);
586 replace_slotN_contents (bundle, IA64_BREAKPOINT, slotnum);
587 if (val == 0)
588 target_write_memory (addr, bundle, BUNDLE_LEN);
589
590 return val;
591 }
592
593 static int
594 ia64_memory_remove_breakpoint (struct bp_target_info *bp_tgt)
595 {
596 CORE_ADDR addr = bp_tgt->placed_address;
597 char bundle[BUNDLE_LEN];
598 int slotnum = (addr & 0x0f) / SLOT_MULTIPLIER;
599 long long instr;
600 int val;
601 int template;
602
603 addr &= ~0x0f;
604
605 val = target_read_memory (addr, bundle, BUNDLE_LEN);
606
607 /* Check for L type instruction in 2nd slot, if present then
608 bump up the slot number to the 3rd slot */
609 template = extract_bit_field (bundle, 0, 5);
610 if (slotnum == 1 && template_encoding_table[template][1] == L)
611 {
612 slotnum = 2;
613 }
614
615 memcpy (&instr, bp_tgt->shadow_contents, sizeof instr);
616 replace_slotN_contents (bundle, instr, slotnum);
617 if (val == 0)
618 target_write_memory (addr, bundle, BUNDLE_LEN);
619
620 return val;
621 }
622
623 /* We don't really want to use this, but remote.c needs to call it in order
624 to figure out if Z-packets are supported or not. Oh, well. */
625 const unsigned char *
626 ia64_breakpoint_from_pc (CORE_ADDR *pcptr, int *lenptr)
627 {
628 static unsigned char breakpoint[] =
629 { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00 };
630 *lenptr = sizeof (breakpoint);
631 #if 0
632 *pcptr &= ~0x0f;
633 #endif
634 return breakpoint;
635 }
636
637 static CORE_ADDR
638 ia64_read_pc (struct regcache *regcache)
639 {
640 ULONGEST psr_value, pc_value;
641 int slot_num;
642
643 regcache_cooked_read_unsigned (regcache, IA64_PSR_REGNUM, &psr_value);
644 regcache_cooked_read_unsigned (regcache, IA64_IP_REGNUM, &pc_value);
645 slot_num = (psr_value >> 41) & 3;
646
647 return pc_value | (slot_num * SLOT_MULTIPLIER);
648 }
649
650 void
651 ia64_write_pc (struct regcache *regcache, CORE_ADDR new_pc)
652 {
653 int slot_num = (int) (new_pc & 0xf) / SLOT_MULTIPLIER;
654 ULONGEST psr_value;
655
656 regcache_cooked_read_unsigned (regcache, IA64_PSR_REGNUM, &psr_value);
657 psr_value &= ~(3LL << 41);
658 psr_value |= (ULONGEST)(slot_num & 0x3) << 41;
659
660 new_pc &= ~0xfLL;
661
662 regcache_cooked_write_unsigned (regcache, IA64_PSR_REGNUM, psr_value);
663 regcache_cooked_write_unsigned (regcache, IA64_IP_REGNUM, new_pc);
664 }
665
666 #define IS_NaT_COLLECTION_ADDR(addr) ((((addr) >> 3) & 0x3f) == 0x3f)
667
668 /* Returns the address of the slot that's NSLOTS slots away from
669 the address ADDR. NSLOTS may be positive or negative. */
670 static CORE_ADDR
671 rse_address_add(CORE_ADDR addr, int nslots)
672 {
673 CORE_ADDR new_addr;
674 int mandatory_nat_slots = nslots / 63;
675 int direction = nslots < 0 ? -1 : 1;
676
677 new_addr = addr + 8 * (nslots + mandatory_nat_slots);
678
679 if ((new_addr >> 9) != ((addr + 8 * 64 * mandatory_nat_slots) >> 9))
680 new_addr += 8 * direction;
681
682 if (IS_NaT_COLLECTION_ADDR(new_addr))
683 new_addr += 8 * direction;
684
685 return new_addr;
686 }
687
688 static void
689 ia64_pseudo_register_read (struct gdbarch *gdbarch, struct regcache *regcache,
690 int regnum, gdb_byte *buf)
691 {
692 if (regnum >= V32_REGNUM && regnum <= V127_REGNUM)
693 {
694 #ifdef HAVE_LIBUNWIND_IA64_H
695 /* First try and use the libunwind special reg accessor, otherwise fallback to
696 standard logic. */
697 if (!libunwind_is_initialized ()
698 || libunwind_get_reg_special (gdbarch, regcache, regnum, buf) != 0)
699 #endif
700 {
701 /* The fallback position is to assume that r32-r127 are found sequentially
702 in memory starting at $bof. This isn't always true, but without libunwind,
703 this is the best we can do. */
704 ULONGEST cfm;
705 ULONGEST bsp;
706 CORE_ADDR reg;
707 regcache_cooked_read_unsigned (regcache, IA64_BSP_REGNUM, &bsp);
708 regcache_cooked_read_unsigned (regcache, IA64_CFM_REGNUM, &cfm);
709
710 /* The bsp points at the end of the register frame so we
711 subtract the size of frame from it to get start of register frame. */
712 bsp = rse_address_add (bsp, -(cfm & 0x7f));
713
714 if ((cfm & 0x7f) > regnum - V32_REGNUM)
715 {
716 ULONGEST reg_addr = rse_address_add (bsp, (regnum - V32_REGNUM));
717 reg = read_memory_integer ((CORE_ADDR)reg_addr, 8);
718 store_unsigned_integer (buf, register_size (gdbarch, regnum), reg);
719 }
720 else
721 store_unsigned_integer (buf, register_size (gdbarch, regnum), 0);
722 }
723 }
724 else if (IA64_NAT0_REGNUM <= regnum && regnum <= IA64_NAT31_REGNUM)
725 {
726 ULONGEST unatN_val;
727 ULONGEST unat;
728 regcache_cooked_read_unsigned (regcache, IA64_UNAT_REGNUM, &unat);
729 unatN_val = (unat & (1LL << (regnum - IA64_NAT0_REGNUM))) != 0;
730 store_unsigned_integer (buf, register_size (gdbarch, regnum), unatN_val);
731 }
732 else if (IA64_NAT32_REGNUM <= regnum && regnum <= IA64_NAT127_REGNUM)
733 {
734 ULONGEST natN_val = 0;
735 ULONGEST bsp;
736 ULONGEST cfm;
737 CORE_ADDR gr_addr = 0;
738 regcache_cooked_read_unsigned (regcache, IA64_BSP_REGNUM, &bsp);
739 regcache_cooked_read_unsigned (regcache, IA64_CFM_REGNUM, &cfm);
740
741 /* The bsp points at the end of the register frame so we
742 subtract the size of frame from it to get start of register frame. */
743 bsp = rse_address_add (bsp, -(cfm & 0x7f));
744
745 if ((cfm & 0x7f) > regnum - V32_REGNUM)
746 gr_addr = rse_address_add (bsp, (regnum - V32_REGNUM));
747
748 if (gr_addr != 0)
749 {
750 /* Compute address of nat collection bits. */
751 CORE_ADDR nat_addr = gr_addr | 0x1f8;
752 CORE_ADDR nat_collection;
753 int nat_bit;
754 /* If our nat collection address is bigger than bsp, we have to get
755 the nat collection from rnat. Otherwise, we fetch the nat
756 collection from the computed address. */
757 if (nat_addr >= bsp)
758 regcache_cooked_read_unsigned (regcache, IA64_RNAT_REGNUM, &nat_collection);
759 else
760 nat_collection = read_memory_integer (nat_addr, 8);
761 nat_bit = (gr_addr >> 3) & 0x3f;
762 natN_val = (nat_collection >> nat_bit) & 1;
763 }
764
765 store_unsigned_integer (buf, register_size (gdbarch, regnum), natN_val);
766 }
767 else if (regnum == VBOF_REGNUM)
768 {
769 /* A virtual register frame start is provided for user convenience.
770 It can be calculated as the bsp - sof (sizeof frame). */
771 ULONGEST bsp, vbsp;
772 ULONGEST cfm;
773 CORE_ADDR reg;
774 regcache_cooked_read_unsigned (regcache, IA64_BSP_REGNUM, &bsp);
775 regcache_cooked_read_unsigned (regcache, IA64_CFM_REGNUM, &cfm);
776
777 /* The bsp points at the end of the register frame so we
778 subtract the size of frame from it to get beginning of frame. */
779 vbsp = rse_address_add (bsp, -(cfm & 0x7f));
780 store_unsigned_integer (buf, register_size (gdbarch, regnum), vbsp);
781 }
782 else if (VP0_REGNUM <= regnum && regnum <= VP63_REGNUM)
783 {
784 ULONGEST pr;
785 ULONGEST cfm;
786 ULONGEST prN_val;
787 CORE_ADDR reg;
788 regcache_cooked_read_unsigned (regcache, IA64_PR_REGNUM, &pr);
789 regcache_cooked_read_unsigned (regcache, IA64_CFM_REGNUM, &cfm);
790
791 if (VP16_REGNUM <= regnum && regnum <= VP63_REGNUM)
792 {
793 /* Fetch predicate register rename base from current frame
794 marker for this frame. */
795 int rrb_pr = (cfm >> 32) & 0x3f;
796
797 /* Adjust the register number to account for register rotation. */
798 regnum = VP16_REGNUM
799 + ((regnum - VP16_REGNUM) + rrb_pr) % 48;
800 }
801 prN_val = (pr & (1LL << (regnum - VP0_REGNUM))) != 0;
802 store_unsigned_integer (buf, register_size (gdbarch, regnum), prN_val);
803 }
804 else
805 memset (buf, 0, register_size (gdbarch, regnum));
806 }
807
808 static void
809 ia64_pseudo_register_write (struct gdbarch *gdbarch, struct regcache *regcache,
810 int regnum, const gdb_byte *buf)
811 {
812 if (regnum >= V32_REGNUM && regnum <= V127_REGNUM)
813 {
814 ULONGEST bsp;
815 ULONGEST cfm;
816 CORE_ADDR reg;
817 regcache_cooked_read_unsigned (regcache, IA64_BSP_REGNUM, &bsp);
818 regcache_cooked_read_unsigned (regcache, IA64_CFM_REGNUM, &cfm);
819
820 bsp = rse_address_add (bsp, -(cfm & 0x7f));
821
822 if ((cfm & 0x7f) > regnum - V32_REGNUM)
823 {
824 ULONGEST reg_addr = rse_address_add (bsp, (regnum - V32_REGNUM));
825 write_memory (reg_addr, (void *)buf, 8);
826 }
827 }
828 else if (IA64_NAT0_REGNUM <= regnum && regnum <= IA64_NAT31_REGNUM)
829 {
830 ULONGEST unatN_val, unat, unatN_mask;
831 regcache_cooked_read_unsigned (regcache, IA64_UNAT_REGNUM, &unat);
832 unatN_val = extract_unsigned_integer (buf, register_size (gdbarch, regnum));
833 unatN_mask = (1LL << (regnum - IA64_NAT0_REGNUM));
834 if (unatN_val == 0)
835 unat &= ~unatN_mask;
836 else if (unatN_val == 1)
837 unat |= unatN_mask;
838 regcache_cooked_write_unsigned (regcache, IA64_UNAT_REGNUM, unat);
839 }
840 else if (IA64_NAT32_REGNUM <= regnum && regnum <= IA64_NAT127_REGNUM)
841 {
842 ULONGEST natN_val;
843 ULONGEST bsp;
844 ULONGEST cfm;
845 CORE_ADDR gr_addr = 0;
846 regcache_cooked_read_unsigned (regcache, IA64_BSP_REGNUM, &bsp);
847 regcache_cooked_read_unsigned (regcache, IA64_CFM_REGNUM, &cfm);
848
849 /* The bsp points at the end of the register frame so we
850 subtract the size of frame from it to get start of register frame. */
851 bsp = rse_address_add (bsp, -(cfm & 0x7f));
852
853 if ((cfm & 0x7f) > regnum - V32_REGNUM)
854 gr_addr = rse_address_add (bsp, (regnum - V32_REGNUM));
855
856 natN_val = extract_unsigned_integer (buf, register_size (gdbarch, regnum));
857
858 if (gr_addr != 0 && (natN_val == 0 || natN_val == 1))
859 {
860 /* Compute address of nat collection bits. */
861 CORE_ADDR nat_addr = gr_addr | 0x1f8;
862 CORE_ADDR nat_collection;
863 int natN_bit = (gr_addr >> 3) & 0x3f;
864 ULONGEST natN_mask = (1LL << natN_bit);
865 /* If our nat collection address is bigger than bsp, we have to get
866 the nat collection from rnat. Otherwise, we fetch the nat
867 collection from the computed address. */
868 if (nat_addr >= bsp)
869 {
870 regcache_cooked_read_unsigned (regcache, IA64_RNAT_REGNUM, &nat_collection);
871 if (natN_val)
872 nat_collection |= natN_mask;
873 else
874 nat_collection &= ~natN_mask;
875 regcache_cooked_write_unsigned (regcache, IA64_RNAT_REGNUM, nat_collection);
876 }
877 else
878 {
879 char nat_buf[8];
880 nat_collection = read_memory_integer (nat_addr, 8);
881 if (natN_val)
882 nat_collection |= natN_mask;
883 else
884 nat_collection &= ~natN_mask;
885 store_unsigned_integer (nat_buf, register_size (gdbarch, regnum), nat_collection);
886 write_memory (nat_addr, nat_buf, 8);
887 }
888 }
889 }
890 else if (VP0_REGNUM <= regnum && regnum <= VP63_REGNUM)
891 {
892 ULONGEST pr;
893 ULONGEST cfm;
894 ULONGEST prN_val;
895 ULONGEST prN_mask;
896
897 regcache_cooked_read_unsigned (regcache, IA64_PR_REGNUM, &pr);
898 regcache_cooked_read_unsigned (regcache, IA64_CFM_REGNUM, &cfm);
899
900 if (VP16_REGNUM <= regnum && regnum <= VP63_REGNUM)
901 {
902 /* Fetch predicate register rename base from current frame
903 marker for this frame. */
904 int rrb_pr = (cfm >> 32) & 0x3f;
905
906 /* Adjust the register number to account for register rotation. */
907 regnum = VP16_REGNUM
908 + ((regnum - VP16_REGNUM) + rrb_pr) % 48;
909 }
910 prN_val = extract_unsigned_integer (buf, register_size (gdbarch, regnum));
911 prN_mask = (1LL << (regnum - VP0_REGNUM));
912 if (prN_val == 0)
913 pr &= ~prN_mask;
914 else if (prN_val == 1)
915 pr |= prN_mask;
916 regcache_cooked_write_unsigned (regcache, IA64_PR_REGNUM, pr);
917 }
918 }
919
920 /* The ia64 needs to convert between various ieee floating-point formats
921 and the special ia64 floating point register format. */
922
923 static int
924 ia64_convert_register_p (int regno, struct type *type)
925 {
926 return (regno >= IA64_FR0_REGNUM && regno <= IA64_FR127_REGNUM);
927 }
928
929 static void
930 ia64_register_to_value (struct frame_info *frame, int regnum,
931 struct type *valtype, gdb_byte *out)
932 {
933 char in[MAX_REGISTER_SIZE];
934 frame_register_read (frame, regnum, in);
935 convert_typed_floating (in, builtin_type_ia64_ext, out, valtype);
936 }
937
938 static void
939 ia64_value_to_register (struct frame_info *frame, int regnum,
940 struct type *valtype, const gdb_byte *in)
941 {
942 char out[MAX_REGISTER_SIZE];
943 convert_typed_floating (in, valtype, out, builtin_type_ia64_ext);
944 put_frame_register (frame, regnum, out);
945 }
946
947
948 /* Limit the number of skipped non-prologue instructions since examining
949 of the prologue is expensive. */
950 static int max_skip_non_prologue_insns = 40;
951
952 /* Given PC representing the starting address of a function, and
953 LIM_PC which is the (sloppy) limit to which to scan when looking
954 for a prologue, attempt to further refine this limit by using
955 the line data in the symbol table. If successful, a better guess
956 on where the prologue ends is returned, otherwise the previous
957 value of lim_pc is returned. TRUST_LIMIT is a pointer to a flag
958 which will be set to indicate whether the returned limit may be
959 used with no further scanning in the event that the function is
960 frameless. */
961
962 /* FIXME: cagney/2004-02-14: This function and logic have largely been
963 superseded by skip_prologue_using_sal. */
964
965 static CORE_ADDR
966 refine_prologue_limit (CORE_ADDR pc, CORE_ADDR lim_pc, int *trust_limit)
967 {
968 struct symtab_and_line prologue_sal;
969 CORE_ADDR start_pc = pc;
970 CORE_ADDR end_pc;
971
972 /* The prologue can not possibly go past the function end itself,
973 so we can already adjust LIM_PC accordingly. */
974 if (find_pc_partial_function (pc, NULL, NULL, &end_pc) && end_pc < lim_pc)
975 lim_pc = end_pc;
976
977 /* Start off not trusting the limit. */
978 *trust_limit = 0;
979
980 prologue_sal = find_pc_line (pc, 0);
981 if (prologue_sal.line != 0)
982 {
983 int i;
984 CORE_ADDR addr = prologue_sal.end;
985
986 /* Handle the case in which compiler's optimizer/scheduler
987 has moved instructions into the prologue. We scan ahead
988 in the function looking for address ranges whose corresponding
989 line number is less than or equal to the first one that we
990 found for the function. (It can be less than when the
991 scheduler puts a body instruction before the first prologue
992 instruction.) */
993 for (i = 2 * max_skip_non_prologue_insns;
994 i > 0 && (lim_pc == 0 || addr < lim_pc);
995 i--)
996 {
997 struct symtab_and_line sal;
998
999 sal = find_pc_line (addr, 0);
1000 if (sal.line == 0)
1001 break;
1002 if (sal.line <= prologue_sal.line
1003 && sal.symtab == prologue_sal.symtab)
1004 {
1005 prologue_sal = sal;
1006 }
1007 addr = sal.end;
1008 }
1009
1010 if (lim_pc == 0 || prologue_sal.end < lim_pc)
1011 {
1012 lim_pc = prologue_sal.end;
1013 if (start_pc == get_pc_function_start (lim_pc))
1014 *trust_limit = 1;
1015 }
1016 }
1017 return lim_pc;
1018 }
1019
1020 #define isScratch(_regnum_) ((_regnum_) == 2 || (_regnum_) == 3 \
1021 || (8 <= (_regnum_) && (_regnum_) <= 11) \
1022 || (14 <= (_regnum_) && (_regnum_) <= 31))
1023 #define imm9(_instr_) \
1024 ( ((((_instr_) & 0x01000000000LL) ? -1 : 0) << 8) \
1025 | (((_instr_) & 0x00008000000LL) >> 20) \
1026 | (((_instr_) & 0x00000001fc0LL) >> 6))
1027
1028 /* Allocate and initialize a frame cache. */
1029
1030 static struct ia64_frame_cache *
1031 ia64_alloc_frame_cache (void)
1032 {
1033 struct ia64_frame_cache *cache;
1034 int i;
1035
1036 cache = FRAME_OBSTACK_ZALLOC (struct ia64_frame_cache);
1037
1038 /* Base address. */
1039 cache->base = 0;
1040 cache->pc = 0;
1041 cache->cfm = 0;
1042 cache->prev_cfm = 0;
1043 cache->sof = 0;
1044 cache->sol = 0;
1045 cache->sor = 0;
1046 cache->bsp = 0;
1047 cache->fp_reg = 0;
1048 cache->frameless = 1;
1049
1050 for (i = 0; i < NUM_IA64_RAW_REGS; i++)
1051 cache->saved_regs[i] = 0;
1052
1053 return cache;
1054 }
1055
1056 static CORE_ADDR
1057 examine_prologue (CORE_ADDR pc, CORE_ADDR lim_pc, struct frame_info *next_frame, struct ia64_frame_cache *cache)
1058 {
1059 CORE_ADDR next_pc;
1060 CORE_ADDR last_prologue_pc = pc;
1061 instruction_type it;
1062 long long instr;
1063 int cfm_reg = 0;
1064 int ret_reg = 0;
1065 int fp_reg = 0;
1066 int unat_save_reg = 0;
1067 int pr_save_reg = 0;
1068 int mem_stack_frame_size = 0;
1069 int spill_reg = 0;
1070 CORE_ADDR spill_addr = 0;
1071 char instores[8];
1072 char infpstores[8];
1073 char reg_contents[256];
1074 int trust_limit;
1075 int frameless = 1;
1076 int i;
1077 CORE_ADDR addr;
1078 char buf[8];
1079 CORE_ADDR bof, sor, sol, sof, cfm, rrb_gr;
1080
1081 memset (instores, 0, sizeof instores);
1082 memset (infpstores, 0, sizeof infpstores);
1083 memset (reg_contents, 0, sizeof reg_contents);
1084
1085 if (cache->after_prologue != 0
1086 && cache->after_prologue <= lim_pc)
1087 return cache->after_prologue;
1088
1089 lim_pc = refine_prologue_limit (pc, lim_pc, &trust_limit);
1090 next_pc = fetch_instruction (pc, &it, &instr);
1091
1092 /* We want to check if we have a recognizable function start before we
1093 look ahead for a prologue. */
1094 if (pc < lim_pc && next_pc
1095 && it == M && ((instr & 0x1ee0000003fLL) == 0x02c00000000LL))
1096 {
1097 /* alloc - start of a regular function. */
1098 int sor = (int) ((instr & 0x00078000000LL) >> 27);
1099 int sol = (int) ((instr & 0x00007f00000LL) >> 20);
1100 int sof = (int) ((instr & 0x000000fe000LL) >> 13);
1101 int rN = (int) ((instr & 0x00000001fc0LL) >> 6);
1102
1103 /* Verify that the current cfm matches what we think is the
1104 function start. If we have somehow jumped within a function,
1105 we do not want to interpret the prologue and calculate the
1106 addresses of various registers such as the return address.
1107 We will instead treat the frame as frameless. */
1108 if (!next_frame ||
1109 (sof == (cache->cfm & 0x7f) &&
1110 sol == ((cache->cfm >> 7) & 0x7f)))
1111 frameless = 0;
1112
1113 cfm_reg = rN;
1114 last_prologue_pc = next_pc;
1115 pc = next_pc;
1116 }
1117 else
1118 {
1119 /* Look for a leaf routine. */
1120 if (pc < lim_pc && next_pc
1121 && (it == I || it == M)
1122 && ((instr & 0x1ee00000000LL) == 0x10800000000LL))
1123 {
1124 /* adds rN = imm14, rM (or mov rN, rM when imm14 is 0) */
1125 int imm = (int) ((((instr & 0x01000000000LL) ? -1 : 0) << 13)
1126 | ((instr & 0x001f8000000LL) >> 20)
1127 | ((instr & 0x000000fe000LL) >> 13));
1128 int rM = (int) ((instr & 0x00007f00000LL) >> 20);
1129 int rN = (int) ((instr & 0x00000001fc0LL) >> 6);
1130 int qp = (int) (instr & 0x0000000003fLL);
1131 if (qp == 0 && rN == 2 && imm == 0 && rM == 12 && fp_reg == 0)
1132 {
1133 /* mov r2, r12 - beginning of leaf routine */
1134 fp_reg = rN;
1135 last_prologue_pc = next_pc;
1136 }
1137 }
1138
1139 /* If we don't recognize a regular function or leaf routine, we are
1140 done. */
1141 if (!fp_reg)
1142 {
1143 pc = lim_pc;
1144 if (trust_limit)
1145 last_prologue_pc = lim_pc;
1146 }
1147 }
1148
1149 /* Loop, looking for prologue instructions, keeping track of
1150 where preserved registers were spilled. */
1151 while (pc < lim_pc)
1152 {
1153 next_pc = fetch_instruction (pc, &it, &instr);
1154 if (next_pc == 0)
1155 break;
1156
1157 if (it == B && ((instr & 0x1e1f800003fLL) != 0x04000000000LL))
1158 {
1159 /* Exit loop upon hitting a non-nop branch instruction. */
1160 if (trust_limit)
1161 lim_pc = pc;
1162 break;
1163 }
1164 else if (((instr & 0x3fLL) != 0LL) &&
1165 (frameless || ret_reg != 0))
1166 {
1167 /* Exit loop upon hitting a predicated instruction if
1168 we already have the return register or if we are frameless. */
1169 if (trust_limit)
1170 lim_pc = pc;
1171 break;
1172 }
1173 else if (it == I && ((instr & 0x1eff8000000LL) == 0x00188000000LL))
1174 {
1175 /* Move from BR */
1176 int b2 = (int) ((instr & 0x0000000e000LL) >> 13);
1177 int rN = (int) ((instr & 0x00000001fc0LL) >> 6);
1178 int qp = (int) (instr & 0x0000000003f);
1179
1180 if (qp == 0 && b2 == 0 && rN >= 32 && ret_reg == 0)
1181 {
1182 ret_reg = rN;
1183 last_prologue_pc = next_pc;
1184 }
1185 }
1186 else if ((it == I || it == M)
1187 && ((instr & 0x1ee00000000LL) == 0x10800000000LL))
1188 {
1189 /* adds rN = imm14, rM (or mov rN, rM when imm14 is 0) */
1190 int imm = (int) ((((instr & 0x01000000000LL) ? -1 : 0) << 13)
1191 | ((instr & 0x001f8000000LL) >> 20)
1192 | ((instr & 0x000000fe000LL) >> 13));
1193 int rM = (int) ((instr & 0x00007f00000LL) >> 20);
1194 int rN = (int) ((instr & 0x00000001fc0LL) >> 6);
1195 int qp = (int) (instr & 0x0000000003fLL);
1196
1197 if (qp == 0 && rN >= 32 && imm == 0 && rM == 12 && fp_reg == 0)
1198 {
1199 /* mov rN, r12 */
1200 fp_reg = rN;
1201 last_prologue_pc = next_pc;
1202 }
1203 else if (qp == 0 && rN == 12 && rM == 12)
1204 {
1205 /* adds r12, -mem_stack_frame_size, r12 */
1206 mem_stack_frame_size -= imm;
1207 last_prologue_pc = next_pc;
1208 }
1209 else if (qp == 0 && rN == 2
1210 && ((rM == fp_reg && fp_reg != 0) || rM == 12))
1211 {
1212 char buf[MAX_REGISTER_SIZE];
1213 CORE_ADDR saved_sp = 0;
1214 /* adds r2, spilloffset, rFramePointer
1215 or
1216 adds r2, spilloffset, r12
1217
1218 Get ready for stf.spill or st8.spill instructions.
1219 The address to start spilling at is loaded into r2.
1220 FIXME: Why r2? That's what gcc currently uses; it
1221 could well be different for other compilers. */
1222
1223 /* Hmm... whether or not this will work will depend on
1224 where the pc is. If it's still early in the prologue
1225 this'll be wrong. FIXME */
1226 if (next_frame)
1227 {
1228 frame_unwind_register (next_frame, sp_regnum, buf);
1229 saved_sp = extract_unsigned_integer (buf, 8);
1230 }
1231 spill_addr = saved_sp
1232 + (rM == 12 ? 0 : mem_stack_frame_size)
1233 + imm;
1234 spill_reg = rN;
1235 last_prologue_pc = next_pc;
1236 }
1237 else if (qp == 0 && rM >= 32 && rM < 40 && !instores[rM] &&
1238 rN < 256 && imm == 0)
1239 {
1240 /* mov rN, rM where rM is an input register */
1241 reg_contents[rN] = rM;
1242 last_prologue_pc = next_pc;
1243 }
1244 else if (frameless && qp == 0 && rN == fp_reg && imm == 0 &&
1245 rM == 2)
1246 {
1247 /* mov r12, r2 */
1248 last_prologue_pc = next_pc;
1249 break;
1250 }
1251 }
1252 else if (it == M
1253 && ( ((instr & 0x1efc0000000LL) == 0x0eec0000000LL)
1254 || ((instr & 0x1ffc8000000LL) == 0x0cec0000000LL) ))
1255 {
1256 /* stf.spill [rN] = fM, imm9
1257 or
1258 stf.spill [rN] = fM */
1259
1260 int imm = imm9(instr);
1261 int rN = (int) ((instr & 0x00007f00000LL) >> 20);
1262 int fM = (int) ((instr & 0x000000fe000LL) >> 13);
1263 int qp = (int) (instr & 0x0000000003fLL);
1264 if (qp == 0 && rN == spill_reg && spill_addr != 0
1265 && ((2 <= fM && fM <= 5) || (16 <= fM && fM <= 31)))
1266 {
1267 cache->saved_regs[IA64_FR0_REGNUM + fM] = spill_addr;
1268
1269 if ((instr & 0x1efc0000000LL) == 0x0eec0000000LL)
1270 spill_addr += imm;
1271 else
1272 spill_addr = 0; /* last one; must be done */
1273 last_prologue_pc = next_pc;
1274 }
1275 }
1276 else if ((it == M && ((instr & 0x1eff8000000LL) == 0x02110000000LL))
1277 || (it == I && ((instr & 0x1eff8000000LL) == 0x00050000000LL)) )
1278 {
1279 /* mov.m rN = arM
1280 or
1281 mov.i rN = arM */
1282
1283 int arM = (int) ((instr & 0x00007f00000LL) >> 20);
1284 int rN = (int) ((instr & 0x00000001fc0LL) >> 6);
1285 int qp = (int) (instr & 0x0000000003fLL);
1286 if (qp == 0 && isScratch (rN) && arM == 36 /* ar.unat */)
1287 {
1288 /* We have something like "mov.m r3 = ar.unat". Remember the
1289 r3 (or whatever) and watch for a store of this register... */
1290 unat_save_reg = rN;
1291 last_prologue_pc = next_pc;
1292 }
1293 }
1294 else if (it == I && ((instr & 0x1eff8000000LL) == 0x00198000000LL))
1295 {
1296 /* mov rN = pr */
1297 int rN = (int) ((instr & 0x00000001fc0LL) >> 6);
1298 int qp = (int) (instr & 0x0000000003fLL);
1299 if (qp == 0 && isScratch (rN))
1300 {
1301 pr_save_reg = rN;
1302 last_prologue_pc = next_pc;
1303 }
1304 }
1305 else if (it == M
1306 && ( ((instr & 0x1ffc8000000LL) == 0x08cc0000000LL)
1307 || ((instr & 0x1efc0000000LL) == 0x0acc0000000LL)))
1308 {
1309 /* st8 [rN] = rM
1310 or
1311 st8 [rN] = rM, imm9 */
1312 int rN = (int) ((instr & 0x00007f00000LL) >> 20);
1313 int rM = (int) ((instr & 0x000000fe000LL) >> 13);
1314 int qp = (int) (instr & 0x0000000003fLL);
1315 int indirect = rM < 256 ? reg_contents[rM] : 0;
1316 if (qp == 0 && rN == spill_reg && spill_addr != 0
1317 && (rM == unat_save_reg || rM == pr_save_reg))
1318 {
1319 /* We've found a spill of either the UNAT register or the PR
1320 register. (Well, not exactly; what we've actually found is
1321 a spill of the register that UNAT or PR was moved to).
1322 Record that fact and move on... */
1323 if (rM == unat_save_reg)
1324 {
1325 /* Track UNAT register */
1326 cache->saved_regs[IA64_UNAT_REGNUM] = spill_addr;
1327 unat_save_reg = 0;
1328 }
1329 else
1330 {
1331 /* Track PR register */
1332 cache->saved_regs[IA64_PR_REGNUM] = spill_addr;
1333 pr_save_reg = 0;
1334 }
1335 if ((instr & 0x1efc0000000LL) == 0x0acc0000000LL)
1336 /* st8 [rN] = rM, imm9 */
1337 spill_addr += imm9(instr);
1338 else
1339 spill_addr = 0; /* must be done spilling */
1340 last_prologue_pc = next_pc;
1341 }
1342 else if (qp == 0 && 32 <= rM && rM < 40 && !instores[rM-32])
1343 {
1344 /* Allow up to one store of each input register. */
1345 instores[rM-32] = 1;
1346 last_prologue_pc = next_pc;
1347 }
1348 else if (qp == 0 && 32 <= indirect && indirect < 40 &&
1349 !instores[indirect-32])
1350 {
1351 /* Allow an indirect store of an input register. */
1352 instores[indirect-32] = 1;
1353 last_prologue_pc = next_pc;
1354 }
1355 }
1356 else if (it == M && ((instr & 0x1ff08000000LL) == 0x08c00000000LL))
1357 {
1358 /* One of
1359 st1 [rN] = rM
1360 st2 [rN] = rM
1361 st4 [rN] = rM
1362 st8 [rN] = rM
1363 Note that the st8 case is handled in the clause above.
1364
1365 Advance over stores of input registers. One store per input
1366 register is permitted. */
1367 int rM = (int) ((instr & 0x000000fe000LL) >> 13);
1368 int qp = (int) (instr & 0x0000000003fLL);
1369 int indirect = rM < 256 ? reg_contents[rM] : 0;
1370 if (qp == 0 && 32 <= rM && rM < 40 && !instores[rM-32])
1371 {
1372 instores[rM-32] = 1;
1373 last_prologue_pc = next_pc;
1374 }
1375 else if (qp == 0 && 32 <= indirect && indirect < 40 &&
1376 !instores[indirect-32])
1377 {
1378 /* Allow an indirect store of an input register. */
1379 instores[indirect-32] = 1;
1380 last_prologue_pc = next_pc;
1381 }
1382 }
1383 else if (it == M && ((instr & 0x1ff88000000LL) == 0x0cc80000000LL))
1384 {
1385 /* Either
1386 stfs [rN] = fM
1387 or
1388 stfd [rN] = fM
1389
1390 Advance over stores of floating point input registers. Again
1391 one store per register is permitted */
1392 int fM = (int) ((instr & 0x000000fe000LL) >> 13);
1393 int qp = (int) (instr & 0x0000000003fLL);
1394 if (qp == 0 && 8 <= fM && fM < 16 && !infpstores[fM - 8])
1395 {
1396 infpstores[fM-8] = 1;
1397 last_prologue_pc = next_pc;
1398 }
1399 }
1400 else if (it == M
1401 && ( ((instr & 0x1ffc8000000LL) == 0x08ec0000000LL)
1402 || ((instr & 0x1efc0000000LL) == 0x0aec0000000LL)))
1403 {
1404 /* st8.spill [rN] = rM
1405 or
1406 st8.spill [rN] = rM, imm9 */
1407 int rN = (int) ((instr & 0x00007f00000LL) >> 20);
1408 int rM = (int) ((instr & 0x000000fe000LL) >> 13);
1409 int qp = (int) (instr & 0x0000000003fLL);
1410 if (qp == 0 && rN == spill_reg && 4 <= rM && rM <= 7)
1411 {
1412 /* We've found a spill of one of the preserved general purpose
1413 regs. Record the spill address and advance the spill
1414 register if appropriate. */
1415 cache->saved_regs[IA64_GR0_REGNUM + rM] = spill_addr;
1416 if ((instr & 0x1efc0000000LL) == 0x0aec0000000LL)
1417 /* st8.spill [rN] = rM, imm9 */
1418 spill_addr += imm9(instr);
1419 else
1420 spill_addr = 0; /* Done spilling */
1421 last_prologue_pc = next_pc;
1422 }
1423 }
1424
1425 pc = next_pc;
1426 }
1427
1428 /* If not frameless and we aren't called by skip_prologue, then we need to calculate
1429 registers for the previous frame which will be needed later. */
1430
1431 if (!frameless && next_frame)
1432 {
1433 /* Extract the size of the rotating portion of the stack
1434 frame and the register rename base from the current
1435 frame marker. */
1436 cfm = cache->cfm;
1437 sor = cache->sor;
1438 sof = cache->sof;
1439 sol = cache->sol;
1440 rrb_gr = (cfm >> 18) & 0x7f;
1441
1442 /* Find the bof (beginning of frame). */
1443 bof = rse_address_add (cache->bsp, -sof);
1444
1445 for (i = 0, addr = bof;
1446 i < sof;
1447 i++, addr += 8)
1448 {
1449 if (IS_NaT_COLLECTION_ADDR (addr))
1450 {
1451 addr += 8;
1452 }
1453 if (i+32 == cfm_reg)
1454 cache->saved_regs[IA64_CFM_REGNUM] = addr;
1455 if (i+32 == ret_reg)
1456 cache->saved_regs[IA64_VRAP_REGNUM] = addr;
1457 if (i+32 == fp_reg)
1458 cache->saved_regs[IA64_VFP_REGNUM] = addr;
1459 }
1460
1461 /* For the previous argument registers we require the previous bof.
1462 If we can't find the previous cfm, then we can do nothing. */
1463 cfm = 0;
1464 if (cache->saved_regs[IA64_CFM_REGNUM] != 0)
1465 {
1466 cfm = read_memory_integer (cache->saved_regs[IA64_CFM_REGNUM], 8);
1467 }
1468 else if (cfm_reg != 0)
1469 {
1470 frame_unwind_register (next_frame, cfm_reg, buf);
1471 cfm = extract_unsigned_integer (buf, 8);
1472 }
1473 cache->prev_cfm = cfm;
1474
1475 if (cfm != 0)
1476 {
1477 sor = ((cfm >> 14) & 0xf) * 8;
1478 sof = (cfm & 0x7f);
1479 sol = (cfm >> 7) & 0x7f;
1480 rrb_gr = (cfm >> 18) & 0x7f;
1481
1482 /* The previous bof only requires subtraction of the sol (size of locals)
1483 due to the overlap between output and input of subsequent frames. */
1484 bof = rse_address_add (bof, -sol);
1485
1486 for (i = 0, addr = bof;
1487 i < sof;
1488 i++, addr += 8)
1489 {
1490 if (IS_NaT_COLLECTION_ADDR (addr))
1491 {
1492 addr += 8;
1493 }
1494 if (i < sor)
1495 cache->saved_regs[IA64_GR32_REGNUM + ((i + (sor - rrb_gr)) % sor)]
1496 = addr;
1497 else
1498 cache->saved_regs[IA64_GR32_REGNUM + i] = addr;
1499 }
1500
1501 }
1502 }
1503
1504 /* Try and trust the lim_pc value whenever possible. */
1505 if (trust_limit && lim_pc >= last_prologue_pc)
1506 last_prologue_pc = lim_pc;
1507
1508 cache->frameless = frameless;
1509 cache->after_prologue = last_prologue_pc;
1510 cache->mem_stack_frame_size = mem_stack_frame_size;
1511 cache->fp_reg = fp_reg;
1512
1513 return last_prologue_pc;
1514 }
1515
1516 CORE_ADDR
1517 ia64_skip_prologue (CORE_ADDR pc)
1518 {
1519 struct ia64_frame_cache cache;
1520 cache.base = 0;
1521 cache.after_prologue = 0;
1522 cache.cfm = 0;
1523 cache.bsp = 0;
1524
1525 /* Call examine_prologue with - as third argument since we don't have a next frame pointer to send. */
1526 return examine_prologue (pc, pc+1024, 0, &cache);
1527 }
1528
1529
1530 /* Normal frames. */
1531
1532 static struct ia64_frame_cache *
1533 ia64_frame_cache (struct frame_info *next_frame, void **this_cache)
1534 {
1535 struct ia64_frame_cache *cache;
1536 char buf[8];
1537 CORE_ADDR cfm, sof, sol, bsp, psr;
1538 int i;
1539
1540 if (*this_cache)
1541 return *this_cache;
1542
1543 cache = ia64_alloc_frame_cache ();
1544 *this_cache = cache;
1545
1546 frame_unwind_register (next_frame, sp_regnum, buf);
1547 cache->saved_sp = extract_unsigned_integer (buf, 8);
1548
1549 /* We always want the bsp to point to the end of frame.
1550 This way, we can always get the beginning of frame (bof)
1551 by subtracting frame size. */
1552 frame_unwind_register (next_frame, IA64_BSP_REGNUM, buf);
1553 cache->bsp = extract_unsigned_integer (buf, 8);
1554
1555 frame_unwind_register (next_frame, IA64_PSR_REGNUM, buf);
1556 psr = extract_unsigned_integer (buf, 8);
1557
1558 frame_unwind_register (next_frame, IA64_CFM_REGNUM, buf);
1559 cfm = extract_unsigned_integer (buf, 8);
1560
1561 cache->sof = (cfm & 0x7f);
1562 cache->sol = (cfm >> 7) & 0x7f;
1563 cache->sor = ((cfm >> 14) & 0xf) * 8;
1564
1565 cache->cfm = cfm;
1566
1567 cache->pc = frame_func_unwind (next_frame, NORMAL_FRAME);
1568
1569 if (cache->pc != 0)
1570 examine_prologue (cache->pc, frame_pc_unwind (next_frame), next_frame, cache);
1571
1572 cache->base = cache->saved_sp + cache->mem_stack_frame_size;
1573
1574 return cache;
1575 }
1576
1577 static void
1578 ia64_frame_this_id (struct frame_info *next_frame, void **this_cache,
1579 struct frame_id *this_id)
1580 {
1581 struct ia64_frame_cache *cache =
1582 ia64_frame_cache (next_frame, this_cache);
1583
1584 /* If outermost frame, mark with null frame id. */
1585 if (cache->base == 0)
1586 (*this_id) = null_frame_id;
1587 else
1588 (*this_id) = frame_id_build_special (cache->base, cache->pc, cache->bsp);
1589 if (gdbarch_debug >= 1)
1590 fprintf_unfiltered (gdb_stdlog,
1591 "regular frame id: code 0x%s, stack 0x%s, special 0x%s, next_frame %p\n",
1592 paddr_nz (this_id->code_addr),
1593 paddr_nz (this_id->stack_addr),
1594 paddr_nz (cache->bsp), next_frame);
1595 }
1596
1597 static void
1598 ia64_frame_prev_register (struct frame_info *next_frame, void **this_cache,
1599 int regnum, int *optimizedp,
1600 enum lval_type *lvalp, CORE_ADDR *addrp,
1601 int *realnump, gdb_byte *valuep)
1602 {
1603 struct gdbarch *gdbarch = get_frame_arch (next_frame);
1604 struct ia64_frame_cache *cache =
1605 ia64_frame_cache (next_frame, this_cache);
1606 char dummy_valp[MAX_REGISTER_SIZE];
1607 char buf[8];
1608
1609 gdb_assert (regnum >= 0);
1610
1611 if (!target_has_registers)
1612 error (_("No registers."));
1613
1614 *optimizedp = 0;
1615 *addrp = 0;
1616 *lvalp = not_lval;
1617 *realnump = -1;
1618
1619 /* Rather than check each time if valuep is non-null, supply a dummy buffer
1620 when valuep is not supplied. */
1621 if (!valuep)
1622 valuep = dummy_valp;
1623
1624 memset (valuep, 0, register_size (gdbarch, regnum));
1625
1626 if (regnum == gdbarch_sp_regnum (gdbarch))
1627 {
1628 /* Handle SP values for all frames but the topmost. */
1629 store_unsigned_integer (valuep, register_size (gdbarch, regnum),
1630 cache->base);
1631 }
1632 else if (regnum == IA64_BSP_REGNUM)
1633 {
1634 char cfm_valuep[MAX_REGISTER_SIZE];
1635 int cfm_optim;
1636 int cfm_realnum;
1637 enum lval_type cfm_lval;
1638 CORE_ADDR cfm_addr;
1639 CORE_ADDR bsp, prev_cfm, prev_bsp;
1640
1641 /* We want to calculate the previous bsp as the end of the previous register stack frame.
1642 This corresponds to what the hardware bsp register will be if we pop the frame
1643 back which is why we might have been called. We know the beginning of the current
1644 frame is cache->bsp - cache->sof. This value in the previous frame points to
1645 the start of the output registers. We can calculate the end of that frame by adding
1646 the size of output (sof (size of frame) - sol (size of locals)). */
1647 ia64_frame_prev_register (next_frame, this_cache, IA64_CFM_REGNUM,
1648 &cfm_optim, &cfm_lval, &cfm_addr, &cfm_realnum, cfm_valuep);
1649 prev_cfm = extract_unsigned_integer (cfm_valuep, 8);
1650
1651 bsp = rse_address_add (cache->bsp, -(cache->sof));
1652 prev_bsp = rse_address_add (bsp, (prev_cfm & 0x7f) - ((prev_cfm >> 7) & 0x7f));
1653
1654 store_unsigned_integer (valuep, register_size (gdbarch, regnum),
1655 prev_bsp);
1656 }
1657 else if (regnum == IA64_CFM_REGNUM)
1658 {
1659 CORE_ADDR addr = cache->saved_regs[IA64_CFM_REGNUM];
1660
1661 if (addr != 0)
1662 {
1663 *lvalp = lval_memory;
1664 *addrp = addr;
1665 read_memory (addr, valuep, register_size (gdbarch, regnum));
1666 }
1667 else if (cache->prev_cfm)
1668 store_unsigned_integer (valuep, register_size (gdbarch, regnum), cache->prev_cfm);
1669 else if (cache->frameless)
1670 {
1671 CORE_ADDR cfm = 0;
1672 frame_unwind_register (next_frame, IA64_PFS_REGNUM, valuep);
1673 }
1674 }
1675 else if (regnum == IA64_VFP_REGNUM)
1676 {
1677 /* If the function in question uses an automatic register (r32-r127)
1678 for the frame pointer, it'll be found by ia64_find_saved_register()
1679 above. If the function lacks one of these frame pointers, we can
1680 still provide a value since we know the size of the frame. */
1681 CORE_ADDR vfp = cache->base;
1682 store_unsigned_integer (valuep, register_size (gdbarch, IA64_VFP_REGNUM), vfp);
1683 }
1684 else if (VP0_REGNUM <= regnum && regnum <= VP63_REGNUM)
1685 {
1686 char pr_valuep[MAX_REGISTER_SIZE];
1687 int pr_optim;
1688 int pr_realnum;
1689 enum lval_type pr_lval;
1690 CORE_ADDR pr_addr;
1691 ULONGEST prN_val;
1692 ia64_frame_prev_register (next_frame, this_cache, IA64_PR_REGNUM,
1693 &pr_optim, &pr_lval, &pr_addr, &pr_realnum, pr_valuep);
1694 if (VP16_REGNUM <= regnum && regnum <= VP63_REGNUM)
1695 {
1696 /* Fetch predicate register rename base from current frame
1697 marker for this frame. */
1698 int rrb_pr = (cache->cfm >> 32) & 0x3f;
1699
1700 /* Adjust the register number to account for register rotation. */
1701 regnum = VP16_REGNUM
1702 + ((regnum - VP16_REGNUM) + rrb_pr) % 48;
1703 }
1704 prN_val = extract_bit_field ((unsigned char *) pr_valuep,
1705 regnum - VP0_REGNUM, 1);
1706 store_unsigned_integer (valuep, register_size (gdbarch, regnum), prN_val);
1707 }
1708 else if (IA64_NAT0_REGNUM <= regnum && regnum <= IA64_NAT31_REGNUM)
1709 {
1710 char unat_valuep[MAX_REGISTER_SIZE];
1711 int unat_optim;
1712 int unat_realnum;
1713 enum lval_type unat_lval;
1714 CORE_ADDR unat_addr;
1715 ULONGEST unatN_val;
1716 ia64_frame_prev_register (next_frame, this_cache, IA64_UNAT_REGNUM,
1717 &unat_optim, &unat_lval, &unat_addr, &unat_realnum, unat_valuep);
1718 unatN_val = extract_bit_field ((unsigned char *) unat_valuep,
1719 regnum - IA64_NAT0_REGNUM, 1);
1720 store_unsigned_integer (valuep, register_size (gdbarch, regnum),
1721 unatN_val);
1722 }
1723 else if (IA64_NAT32_REGNUM <= regnum && regnum <= IA64_NAT127_REGNUM)
1724 {
1725 int natval = 0;
1726 /* Find address of general register corresponding to nat bit we're
1727 interested in. */
1728 CORE_ADDR gr_addr;
1729
1730 gr_addr = cache->saved_regs[regnum - IA64_NAT0_REGNUM
1731 + IA64_GR0_REGNUM];
1732 if (gr_addr != 0)
1733 {
1734 /* Compute address of nat collection bits. */
1735 CORE_ADDR nat_addr = gr_addr | 0x1f8;
1736 CORE_ADDR bsp;
1737 CORE_ADDR nat_collection;
1738 int nat_bit;
1739 /* If our nat collection address is bigger than bsp, we have to get
1740 the nat collection from rnat. Otherwise, we fetch the nat
1741 collection from the computed address. */
1742 frame_unwind_register (next_frame, IA64_BSP_REGNUM, buf);
1743 bsp = extract_unsigned_integer (buf, 8);
1744 if (nat_addr >= bsp)
1745 {
1746 frame_unwind_register (next_frame, IA64_RNAT_REGNUM, buf);
1747 nat_collection = extract_unsigned_integer (buf, 8);
1748 }
1749 else
1750 nat_collection = read_memory_integer (nat_addr, 8);
1751 nat_bit = (gr_addr >> 3) & 0x3f;
1752 natval = (nat_collection >> nat_bit) & 1;
1753 }
1754
1755 store_unsigned_integer (valuep, register_size (gdbarch, regnum), natval);
1756 }
1757 else if (regnum == IA64_IP_REGNUM)
1758 {
1759 CORE_ADDR pc = 0;
1760 CORE_ADDR addr = cache->saved_regs[IA64_VRAP_REGNUM];
1761
1762 if (addr != 0)
1763 {
1764 *lvalp = lval_memory;
1765 *addrp = addr;
1766 read_memory (addr, buf, register_size (gdbarch, IA64_IP_REGNUM));
1767 pc = extract_unsigned_integer (buf, 8);
1768 }
1769 else if (cache->frameless)
1770 {
1771 frame_unwind_register (next_frame, IA64_BR0_REGNUM, buf);
1772 pc = extract_unsigned_integer (buf, 8);
1773 }
1774 pc &= ~0xf;
1775 store_unsigned_integer (valuep, 8, pc);
1776 }
1777 else if (regnum == IA64_PSR_REGNUM)
1778 {
1779 /* We don't know how to get the complete previous PSR, but we need it for
1780 the slot information when we unwind the pc (pc is formed of IP register
1781 plus slot information from PSR). To get the previous slot information,
1782 we mask it off the return address. */
1783 ULONGEST slot_num = 0;
1784 CORE_ADDR pc= 0;
1785 CORE_ADDR psr = 0;
1786 CORE_ADDR addr = cache->saved_regs[IA64_VRAP_REGNUM];
1787
1788 frame_unwind_register (next_frame, IA64_PSR_REGNUM, buf);
1789 psr = extract_unsigned_integer (buf, 8);
1790
1791 if (addr != 0)
1792 {
1793 *lvalp = lval_memory;
1794 *addrp = addr;
1795 read_memory (addr, buf, register_size (gdbarch, IA64_IP_REGNUM));
1796 pc = extract_unsigned_integer (buf, 8);
1797 }
1798 else if (cache->frameless)
1799 {
1800 CORE_ADDR pc;
1801 frame_unwind_register (next_frame, IA64_BR0_REGNUM, buf);
1802 pc = extract_unsigned_integer (buf, 8);
1803 }
1804 psr &= ~(3LL << 41);
1805 slot_num = pc & 0x3LL;
1806 psr |= (CORE_ADDR)slot_num << 41;
1807 store_unsigned_integer (valuep, 8, psr);
1808 }
1809 else if (regnum == IA64_BR0_REGNUM)
1810 {
1811 CORE_ADDR br0 = 0;
1812 CORE_ADDR addr = cache->saved_regs[IA64_BR0_REGNUM];
1813 if (addr != 0)
1814 {
1815 *lvalp = lval_memory;
1816 *addrp = addr;
1817 read_memory (addr, buf, register_size (gdbarch, IA64_BR0_REGNUM));
1818 br0 = extract_unsigned_integer (buf, 8);
1819 }
1820 store_unsigned_integer (valuep, 8, br0);
1821 }
1822 else if ((regnum >= IA64_GR32_REGNUM && regnum <= IA64_GR127_REGNUM) ||
1823 (regnum >= V32_REGNUM && regnum <= V127_REGNUM))
1824 {
1825 CORE_ADDR addr = 0;
1826 if (regnum >= V32_REGNUM)
1827 regnum = IA64_GR32_REGNUM + (regnum - V32_REGNUM);
1828 addr = cache->saved_regs[regnum];
1829 if (addr != 0)
1830 {
1831 *lvalp = lval_memory;
1832 *addrp = addr;
1833 read_memory (addr, valuep, register_size (gdbarch, regnum));
1834 }
1835 else if (cache->frameless)
1836 {
1837 char r_valuep[MAX_REGISTER_SIZE];
1838 int r_optim;
1839 int r_realnum;
1840 enum lval_type r_lval;
1841 CORE_ADDR r_addr;
1842 CORE_ADDR prev_cfm, prev_bsp, prev_bof;
1843 CORE_ADDR addr = 0;
1844 if (regnum >= V32_REGNUM)
1845 regnum = IA64_GR32_REGNUM + (regnum - V32_REGNUM);
1846 ia64_frame_prev_register (next_frame, this_cache, IA64_CFM_REGNUM,
1847 &r_optim, &r_lval, &r_addr, &r_realnum, r_valuep);
1848 prev_cfm = extract_unsigned_integer (r_valuep, 8);
1849 ia64_frame_prev_register (next_frame, this_cache, IA64_BSP_REGNUM,
1850 &r_optim, &r_lval, &r_addr, &r_realnum, r_valuep);
1851 prev_bsp = extract_unsigned_integer (r_valuep, 8);
1852 prev_bof = rse_address_add (prev_bsp, -(prev_cfm & 0x7f));
1853
1854 addr = rse_address_add (prev_bof, (regnum - IA64_GR32_REGNUM));
1855 *lvalp = lval_memory;
1856 *addrp = addr;
1857 read_memory (addr, valuep, register_size (gdbarch, regnum));
1858 }
1859 }
1860 else
1861 {
1862 CORE_ADDR addr = 0;
1863 if (IA64_FR32_REGNUM <= regnum && regnum <= IA64_FR127_REGNUM)
1864 {
1865 /* Fetch floating point register rename base from current
1866 frame marker for this frame. */
1867 int rrb_fr = (cache->cfm >> 25) & 0x7f;
1868
1869 /* Adjust the floating point register number to account for
1870 register rotation. */
1871 regnum = IA64_FR32_REGNUM
1872 + ((regnum - IA64_FR32_REGNUM) + rrb_fr) % 96;
1873 }
1874
1875 /* If we have stored a memory address, access the register. */
1876 addr = cache->saved_regs[regnum];
1877 if (addr != 0)
1878 {
1879 *lvalp = lval_memory;
1880 *addrp = addr;
1881 read_memory (addr, valuep, register_size (gdbarch, regnum));
1882 }
1883 /* Otherwise, punt and get the current value of the register. */
1884 else
1885 frame_unwind_register (next_frame, regnum, valuep);
1886 }
1887
1888 if (gdbarch_debug >= 1)
1889 fprintf_unfiltered (gdb_stdlog,
1890 "regular prev register <%d> <%s> is 0x%s\n", regnum,
1891 (((unsigned) regnum <= IA64_NAT127_REGNUM)
1892 ? ia64_register_names[regnum] : "r??"),
1893 paddr_nz (extract_unsigned_integer (valuep, 8)));
1894 }
1895
1896 static const struct frame_unwind ia64_frame_unwind =
1897 {
1898 NORMAL_FRAME,
1899 &ia64_frame_this_id,
1900 &ia64_frame_prev_register
1901 };
1902
1903 static const struct frame_unwind *
1904 ia64_frame_sniffer (struct frame_info *next_frame)
1905 {
1906 return &ia64_frame_unwind;
1907 }
1908
1909 /* Signal trampolines. */
1910
1911 static void
1912 ia64_sigtramp_frame_init_saved_regs (struct ia64_frame_cache *cache)
1913 {
1914 if (SIGCONTEXT_REGISTER_ADDRESS)
1915 {
1916 int regno;
1917
1918 cache->saved_regs[IA64_VRAP_REGNUM] =
1919 SIGCONTEXT_REGISTER_ADDRESS (cache->base, IA64_IP_REGNUM);
1920 cache->saved_regs[IA64_CFM_REGNUM] =
1921 SIGCONTEXT_REGISTER_ADDRESS (cache->base, IA64_CFM_REGNUM);
1922 cache->saved_regs[IA64_PSR_REGNUM] =
1923 SIGCONTEXT_REGISTER_ADDRESS (cache->base, IA64_PSR_REGNUM);
1924 cache->saved_regs[IA64_BSP_REGNUM] =
1925 SIGCONTEXT_REGISTER_ADDRESS (cache->base, IA64_BSP_REGNUM);
1926 cache->saved_regs[IA64_RNAT_REGNUM] =
1927 SIGCONTEXT_REGISTER_ADDRESS (cache->base, IA64_RNAT_REGNUM);
1928 cache->saved_regs[IA64_CCV_REGNUM] =
1929 SIGCONTEXT_REGISTER_ADDRESS (cache->base, IA64_CCV_REGNUM);
1930 cache->saved_regs[IA64_UNAT_REGNUM] =
1931 SIGCONTEXT_REGISTER_ADDRESS (cache->base, IA64_UNAT_REGNUM);
1932 cache->saved_regs[IA64_FPSR_REGNUM] =
1933 SIGCONTEXT_REGISTER_ADDRESS (cache->base, IA64_FPSR_REGNUM);
1934 cache->saved_regs[IA64_PFS_REGNUM] =
1935 SIGCONTEXT_REGISTER_ADDRESS (cache->base, IA64_PFS_REGNUM);
1936 cache->saved_regs[IA64_LC_REGNUM] =
1937 SIGCONTEXT_REGISTER_ADDRESS (cache->base, IA64_LC_REGNUM);
1938 for (regno = IA64_GR1_REGNUM; regno <= IA64_GR31_REGNUM; regno++)
1939 cache->saved_regs[regno] =
1940 SIGCONTEXT_REGISTER_ADDRESS (cache->base, regno);
1941 for (regno = IA64_BR0_REGNUM; regno <= IA64_BR7_REGNUM; regno++)
1942 cache->saved_regs[regno] =
1943 SIGCONTEXT_REGISTER_ADDRESS (cache->base, regno);
1944 for (regno = IA64_FR2_REGNUM; regno <= IA64_FR31_REGNUM; regno++)
1945 cache->saved_regs[regno] =
1946 SIGCONTEXT_REGISTER_ADDRESS (cache->base, regno);
1947 }
1948 }
1949
1950 static struct ia64_frame_cache *
1951 ia64_sigtramp_frame_cache (struct frame_info *next_frame, void **this_cache)
1952 {
1953 struct ia64_frame_cache *cache;
1954 CORE_ADDR addr;
1955 char buf[8];
1956 int i;
1957
1958 if (*this_cache)
1959 return *this_cache;
1960
1961 cache = ia64_alloc_frame_cache ();
1962
1963 frame_unwind_register (next_frame, sp_regnum, buf);
1964 /* Note that frame size is hard-coded below. We cannot calculate it
1965 via prologue examination. */
1966 cache->base = extract_unsigned_integer (buf, 8) + 16;
1967
1968 frame_unwind_register (next_frame, IA64_BSP_REGNUM, buf);
1969 cache->bsp = extract_unsigned_integer (buf, 8);
1970
1971 frame_unwind_register (next_frame, IA64_CFM_REGNUM, buf);
1972 cache->cfm = extract_unsigned_integer (buf, 8);
1973 cache->sof = cache->cfm & 0x7f;
1974
1975 ia64_sigtramp_frame_init_saved_regs (cache);
1976
1977 *this_cache = cache;
1978 return cache;
1979 }
1980
1981 static void
1982 ia64_sigtramp_frame_this_id (struct frame_info *next_frame,
1983 void **this_cache, struct frame_id *this_id)
1984 {
1985 struct ia64_frame_cache *cache =
1986 ia64_sigtramp_frame_cache (next_frame, this_cache);
1987
1988 (*this_id) = frame_id_build_special (cache->base, frame_pc_unwind (next_frame), cache->bsp);
1989 if (gdbarch_debug >= 1)
1990 fprintf_unfiltered (gdb_stdlog,
1991 "sigtramp frame id: code 0x%s, stack 0x%s, special 0x%s, next_frame %p\n",
1992 paddr_nz (this_id->code_addr),
1993 paddr_nz (this_id->stack_addr),
1994 paddr_nz (cache->bsp), next_frame);
1995 }
1996
1997 static void
1998 ia64_sigtramp_frame_prev_register (struct frame_info *next_frame,
1999 void **this_cache,
2000 int regnum, int *optimizedp,
2001 enum lval_type *lvalp, CORE_ADDR *addrp,
2002 int *realnump, gdb_byte *valuep)
2003 {
2004 char dummy_valp[MAX_REGISTER_SIZE];
2005 char buf[MAX_REGISTER_SIZE];
2006
2007 struct gdbarch *gdbarch = get_frame_arch (next_frame);
2008 struct ia64_frame_cache *cache =
2009 ia64_sigtramp_frame_cache (next_frame, this_cache);
2010
2011 gdb_assert (regnum >= 0);
2012
2013 if (!target_has_registers)
2014 error (_("No registers."));
2015
2016 *optimizedp = 0;
2017 *addrp = 0;
2018 *lvalp = not_lval;
2019 *realnump = -1;
2020
2021 /* Rather than check each time if valuep is non-null, supply a dummy buffer
2022 when valuep is not supplied. */
2023 if (!valuep)
2024 valuep = dummy_valp;
2025
2026 memset (valuep, 0, register_size (gdbarch, regnum));
2027
2028 if (regnum == IA64_IP_REGNUM)
2029 {
2030 CORE_ADDR pc = 0;
2031 CORE_ADDR addr = cache->saved_regs[IA64_VRAP_REGNUM];
2032
2033 if (addr != 0)
2034 {
2035 *lvalp = lval_memory;
2036 *addrp = addr;
2037 read_memory (addr, buf, register_size (gdbarch, IA64_IP_REGNUM));
2038 pc = extract_unsigned_integer (buf, 8);
2039 }
2040 pc &= ~0xf;
2041 store_unsigned_integer (valuep, 8, pc);
2042 }
2043 else if ((regnum >= IA64_GR32_REGNUM && regnum <= IA64_GR127_REGNUM) ||
2044 (regnum >= V32_REGNUM && regnum <= V127_REGNUM))
2045 {
2046 CORE_ADDR addr = 0;
2047 if (regnum >= V32_REGNUM)
2048 regnum = IA64_GR32_REGNUM + (regnum - V32_REGNUM);
2049 addr = cache->saved_regs[regnum];
2050 if (addr != 0)
2051 {
2052 *lvalp = lval_memory;
2053 *addrp = addr;
2054 read_memory (addr, valuep, register_size (gdbarch, regnum));
2055 }
2056 }
2057 else
2058 {
2059 /* All other registers not listed above. */
2060 CORE_ADDR addr = cache->saved_regs[regnum];
2061 if (addr != 0)
2062 {
2063 *lvalp = lval_memory;
2064 *addrp = addr;
2065 read_memory (addr, valuep, register_size (gdbarch, regnum));
2066 }
2067 }
2068
2069 if (gdbarch_debug >= 1)
2070 fprintf_unfiltered (gdb_stdlog,
2071 "sigtramp prev register <%s> is 0x%s\n",
2072 (regnum < IA64_GR32_REGNUM
2073 || (regnum > IA64_GR127_REGNUM
2074 && regnum < LAST_PSEUDO_REGNUM))
2075 ? ia64_register_names[regnum]
2076 : (regnum < LAST_PSEUDO_REGNUM
2077 ? ia64_register_names[regnum-IA64_GR32_REGNUM+V32_REGNUM]
2078 : "OUT_OF_RANGE"),
2079 paddr_nz (extract_unsigned_integer (valuep, 8)));
2080 }
2081
2082 static const struct frame_unwind ia64_sigtramp_frame_unwind =
2083 {
2084 SIGTRAMP_FRAME,
2085 ia64_sigtramp_frame_this_id,
2086 ia64_sigtramp_frame_prev_register
2087 };
2088
2089 static const struct frame_unwind *
2090 ia64_sigtramp_frame_sniffer (struct frame_info *next_frame)
2091 {
2092 struct gdbarch_tdep *tdep = gdbarch_tdep (get_frame_arch (next_frame));
2093 if (tdep->pc_in_sigtramp)
2094 {
2095 CORE_ADDR pc = frame_pc_unwind (next_frame);
2096
2097 if (tdep->pc_in_sigtramp (pc))
2098 return &ia64_sigtramp_frame_unwind;
2099 }
2100
2101 return NULL;
2102 }
2103 \f
2104
2105 static CORE_ADDR
2106 ia64_frame_base_address (struct frame_info *next_frame, void **this_cache)
2107 {
2108 struct ia64_frame_cache *cache =
2109 ia64_frame_cache (next_frame, this_cache);
2110
2111 return cache->base;
2112 }
2113
2114 static const struct frame_base ia64_frame_base =
2115 {
2116 &ia64_frame_unwind,
2117 ia64_frame_base_address,
2118 ia64_frame_base_address,
2119 ia64_frame_base_address
2120 };
2121
2122 #ifdef HAVE_LIBUNWIND_IA64_H
2123
2124 struct ia64_unwind_table_entry
2125 {
2126 unw_word_t start_offset;
2127 unw_word_t end_offset;
2128 unw_word_t info_offset;
2129 };
2130
2131 static __inline__ uint64_t
2132 ia64_rse_slot_num (uint64_t addr)
2133 {
2134 return (addr >> 3) & 0x3f;
2135 }
2136
2137 /* Skip over a designated number of registers in the backing
2138 store, remembering every 64th position is for NAT. */
2139 static __inline__ uint64_t
2140 ia64_rse_skip_regs (uint64_t addr, long num_regs)
2141 {
2142 long delta = ia64_rse_slot_num(addr) + num_regs;
2143
2144 if (num_regs < 0)
2145 delta -= 0x3e;
2146 return addr + ((num_regs + delta/0x3f) << 3);
2147 }
2148
2149 /* Gdb libunwind-frame callback function to convert from an ia64 gdb register
2150 number to a libunwind register number. */
2151 static int
2152 ia64_gdb2uw_regnum (int regnum)
2153 {
2154 if (regnum == sp_regnum)
2155 return UNW_IA64_SP;
2156 else if (regnum == IA64_BSP_REGNUM)
2157 return UNW_IA64_BSP;
2158 else if ((unsigned) (regnum - IA64_GR0_REGNUM) < 128)
2159 return UNW_IA64_GR + (regnum - IA64_GR0_REGNUM);
2160 else if ((unsigned) (regnum - V32_REGNUM) < 95)
2161 return UNW_IA64_GR + 32 + (regnum - V32_REGNUM);
2162 else if ((unsigned) (regnum - IA64_FR0_REGNUM) < 128)
2163 return UNW_IA64_FR + (regnum - IA64_FR0_REGNUM);
2164 else if ((unsigned) (regnum - IA64_PR0_REGNUM) < 64)
2165 return -1;
2166 else if ((unsigned) (regnum - IA64_BR0_REGNUM) < 8)
2167 return UNW_IA64_BR + (regnum - IA64_BR0_REGNUM);
2168 else if (regnum == IA64_PR_REGNUM)
2169 return UNW_IA64_PR;
2170 else if (regnum == IA64_IP_REGNUM)
2171 return UNW_REG_IP;
2172 else if (regnum == IA64_CFM_REGNUM)
2173 return UNW_IA64_CFM;
2174 else if ((unsigned) (regnum - IA64_AR0_REGNUM) < 128)
2175 return UNW_IA64_AR + (regnum - IA64_AR0_REGNUM);
2176 else if ((unsigned) (regnum - IA64_NAT0_REGNUM) < 128)
2177 return UNW_IA64_NAT + (regnum - IA64_NAT0_REGNUM);
2178 else
2179 return -1;
2180 }
2181
2182 /* Gdb libunwind-frame callback function to convert from a libunwind register
2183 number to a ia64 gdb register number. */
2184 static int
2185 ia64_uw2gdb_regnum (int uw_regnum)
2186 {
2187 if (uw_regnum == UNW_IA64_SP)
2188 return sp_regnum;
2189 else if (uw_regnum == UNW_IA64_BSP)
2190 return IA64_BSP_REGNUM;
2191 else if ((unsigned) (uw_regnum - UNW_IA64_GR) < 32)
2192 return IA64_GR0_REGNUM + (uw_regnum - UNW_IA64_GR);
2193 else if ((unsigned) (uw_regnum - UNW_IA64_GR) < 128)
2194 return V32_REGNUM + (uw_regnum - (IA64_GR0_REGNUM + 32));
2195 else if ((unsigned) (uw_regnum - UNW_IA64_FR) < 128)
2196 return IA64_FR0_REGNUM + (uw_regnum - UNW_IA64_FR);
2197 else if ((unsigned) (uw_regnum - UNW_IA64_BR) < 8)
2198 return IA64_BR0_REGNUM + (uw_regnum - UNW_IA64_BR);
2199 else if (uw_regnum == UNW_IA64_PR)
2200 return IA64_PR_REGNUM;
2201 else if (uw_regnum == UNW_REG_IP)
2202 return IA64_IP_REGNUM;
2203 else if (uw_regnum == UNW_IA64_CFM)
2204 return IA64_CFM_REGNUM;
2205 else if ((unsigned) (uw_regnum - UNW_IA64_AR) < 128)
2206 return IA64_AR0_REGNUM + (uw_regnum - UNW_IA64_AR);
2207 else if ((unsigned) (uw_regnum - UNW_IA64_NAT) < 128)
2208 return IA64_NAT0_REGNUM + (uw_regnum - UNW_IA64_NAT);
2209 else
2210 return -1;
2211 }
2212
2213 /* Gdb libunwind-frame callback function to reveal if register is a float
2214 register or not. */
2215 static int
2216 ia64_is_fpreg (int uw_regnum)
2217 {
2218 return unw_is_fpreg (uw_regnum);
2219 }
2220
2221 /* Libunwind callback accessor function for general registers. */
2222 static int
2223 ia64_access_reg (unw_addr_space_t as, unw_regnum_t uw_regnum, unw_word_t *val,
2224 int write, void *arg)
2225 {
2226 int regnum = ia64_uw2gdb_regnum (uw_regnum);
2227 unw_word_t bsp, sof, sol, cfm, psr, ip;
2228 struct frame_info *next_frame = arg;
2229 long new_sof, old_sof;
2230 char buf[MAX_REGISTER_SIZE];
2231
2232 /* We never call any libunwind routines that need to write registers. */
2233 gdb_assert (!write);
2234
2235 switch (uw_regnum)
2236 {
2237 case UNW_REG_IP:
2238 /* Libunwind expects to see the pc value which means the slot number
2239 from the psr must be merged with the ip word address. */
2240 frame_unwind_register (next_frame, IA64_IP_REGNUM, buf);
2241 ip = extract_unsigned_integer (buf, 8);
2242 frame_unwind_register (next_frame, IA64_PSR_REGNUM, buf);
2243 psr = extract_unsigned_integer (buf, 8);
2244 *val = ip | ((psr >> 41) & 0x3);
2245 break;
2246
2247 case UNW_IA64_AR_BSP:
2248 /* Libunwind expects to see the beginning of the current register
2249 frame so we must account for the fact that ptrace() will return a value
2250 for bsp that points *after* the current register frame. */
2251 frame_unwind_register (next_frame, IA64_BSP_REGNUM, buf);
2252 bsp = extract_unsigned_integer (buf, 8);
2253 frame_unwind_register (next_frame, IA64_CFM_REGNUM, buf);
2254 cfm = extract_unsigned_integer (buf, 8);
2255 sof = (cfm & 0x7f);
2256 *val = ia64_rse_skip_regs (bsp, -sof);
2257 break;
2258
2259 case UNW_IA64_AR_BSPSTORE:
2260 /* Libunwind wants bspstore to be after the current register frame.
2261 This is what ptrace() and gdb treats as the regular bsp value. */
2262 frame_unwind_register (next_frame, IA64_BSP_REGNUM, buf);
2263 *val = extract_unsigned_integer (buf, 8);
2264 break;
2265
2266 default:
2267 /* For all other registers, just unwind the value directly. */
2268 frame_unwind_register (next_frame, regnum, buf);
2269 *val = extract_unsigned_integer (buf, 8);
2270 break;
2271 }
2272
2273 if (gdbarch_debug >= 1)
2274 fprintf_unfiltered (gdb_stdlog,
2275 " access_reg: from cache: %4s=0x%s\n",
2276 (((unsigned) regnum <= IA64_NAT127_REGNUM)
2277 ? ia64_register_names[regnum] : "r??"),
2278 paddr_nz (*val));
2279 return 0;
2280 }
2281
2282 /* Libunwind callback accessor function for floating-point registers. */
2283 static int
2284 ia64_access_fpreg (unw_addr_space_t as, unw_regnum_t uw_regnum, unw_fpreg_t *val,
2285 int write, void *arg)
2286 {
2287 int regnum = ia64_uw2gdb_regnum (uw_regnum);
2288 struct frame_info *next_frame = arg;
2289
2290 /* We never call any libunwind routines that need to write registers. */
2291 gdb_assert (!write);
2292
2293 frame_unwind_register (next_frame, regnum, (char *) val);
2294
2295 return 0;
2296 }
2297
2298 /* Libunwind callback accessor function for top-level rse registers. */
2299 static int
2300 ia64_access_rse_reg (unw_addr_space_t as, unw_regnum_t uw_regnum, unw_word_t *val,
2301 int write, void *arg)
2302 {
2303 int regnum = ia64_uw2gdb_regnum (uw_regnum);
2304 unw_word_t bsp, sof, sol, cfm, psr, ip;
2305 struct regcache *regcache = arg;
2306 long new_sof, old_sof;
2307 char buf[MAX_REGISTER_SIZE];
2308
2309 /* We never call any libunwind routines that need to write registers. */
2310 gdb_assert (!write);
2311
2312 switch (uw_regnum)
2313 {
2314 case UNW_REG_IP:
2315 /* Libunwind expects to see the pc value which means the slot number
2316 from the psr must be merged with the ip word address. */
2317 regcache_cooked_read (regcache, IA64_IP_REGNUM, buf);
2318 ip = extract_unsigned_integer (buf, 8);
2319 regcache_cooked_read (regcache, IA64_PSR_REGNUM, buf);
2320 psr = extract_unsigned_integer (buf, 8);
2321 *val = ip | ((psr >> 41) & 0x3);
2322 break;
2323
2324 case UNW_IA64_AR_BSP:
2325 /* Libunwind expects to see the beginning of the current register
2326 frame so we must account for the fact that ptrace() will return a value
2327 for bsp that points *after* the current register frame. */
2328 regcache_cooked_read (regcache, IA64_BSP_REGNUM, buf);
2329 bsp = extract_unsigned_integer (buf, 8);
2330 regcache_cooked_read (regcache, IA64_CFM_REGNUM, buf);
2331 cfm = extract_unsigned_integer (buf, 8);
2332 sof = (cfm & 0x7f);
2333 *val = ia64_rse_skip_regs (bsp, -sof);
2334 break;
2335
2336 case UNW_IA64_AR_BSPSTORE:
2337 /* Libunwind wants bspstore to be after the current register frame.
2338 This is what ptrace() and gdb treats as the regular bsp value. */
2339 regcache_cooked_read (regcache, IA64_BSP_REGNUM, buf);
2340 *val = extract_unsigned_integer (buf, 8);
2341 break;
2342
2343 default:
2344 /* For all other registers, just unwind the value directly. */
2345 regcache_cooked_read (regcache, regnum, buf);
2346 *val = extract_unsigned_integer (buf, 8);
2347 break;
2348 }
2349
2350 if (gdbarch_debug >= 1)
2351 fprintf_unfiltered (gdb_stdlog,
2352 " access_rse_reg: from cache: %4s=0x%s\n",
2353 (((unsigned) regnum <= IA64_NAT127_REGNUM)
2354 ? ia64_register_names[regnum] : "r??"),
2355 paddr_nz (*val));
2356
2357 return 0;
2358 }
2359
2360 /* Libunwind callback accessor function for top-level fp registers. */
2361 static int
2362 ia64_access_rse_fpreg (unw_addr_space_t as, unw_regnum_t uw_regnum,
2363 unw_fpreg_t *val, int write, void *arg)
2364 {
2365 int regnum = ia64_uw2gdb_regnum (uw_regnum);
2366 struct regcache *regcache = arg;
2367
2368 /* We never call any libunwind routines that need to write registers. */
2369 gdb_assert (!write);
2370
2371 regcache_cooked_read (regcache, regnum, (char *) val);
2372
2373 return 0;
2374 }
2375
2376 /* Libunwind callback accessor function for accessing memory. */
2377 static int
2378 ia64_access_mem (unw_addr_space_t as,
2379 unw_word_t addr, unw_word_t *val,
2380 int write, void *arg)
2381 {
2382 if (addr - KERNEL_START < ktab_size)
2383 {
2384 unw_word_t *laddr = (unw_word_t*) ((char *) ktab
2385 + (addr - KERNEL_START));
2386
2387 if (write)
2388 *laddr = *val;
2389 else
2390 *val = *laddr;
2391 return 0;
2392 }
2393
2394 /* XXX do we need to normalize byte-order here? */
2395 if (write)
2396 return target_write_memory (addr, (char *) val, sizeof (unw_word_t));
2397 else
2398 return target_read_memory (addr, (char *) val, sizeof (unw_word_t));
2399 }
2400
2401 /* Call low-level function to access the kernel unwind table. */
2402 static LONGEST
2403 getunwind_table (gdb_byte **buf_p)
2404 {
2405 LONGEST x;
2406
2407 /* FIXME drow/2005-09-10: This code used to call
2408 ia64_linux_xfer_unwind_table directly to fetch the unwind table
2409 for the currently running ia64-linux kernel. That data should
2410 come from the core file and be accessed via the auxv vector; if
2411 we want to preserve fall back to the running kernel's table, then
2412 we should find a way to override the corefile layer's
2413 xfer_partial method. */
2414
2415 x = target_read_alloc (&current_target, TARGET_OBJECT_UNWIND_TABLE,
2416 NULL, buf_p);
2417
2418 return x;
2419 }
2420
2421 /* Get the kernel unwind table. */
2422 static int
2423 get_kernel_table (unw_word_t ip, unw_dyn_info_t *di)
2424 {
2425 static struct ia64_table_entry *etab;
2426
2427 if (!ktab)
2428 {
2429 gdb_byte *ktab_buf;
2430 LONGEST size;
2431
2432 size = getunwind_table (&ktab_buf);
2433 if (size <= 0)
2434 return -UNW_ENOINFO;
2435
2436 ktab = (struct ia64_table_entry *) ktab_buf;
2437 ktab_size = size;
2438
2439 for (etab = ktab; etab->start_offset; ++etab)
2440 etab->info_offset += KERNEL_START;
2441 }
2442
2443 if (ip < ktab[0].start_offset || ip >= etab[-1].end_offset)
2444 return -UNW_ENOINFO;
2445
2446 di->format = UNW_INFO_FORMAT_TABLE;
2447 di->gp = 0;
2448 di->start_ip = ktab[0].start_offset;
2449 di->end_ip = etab[-1].end_offset;
2450 di->u.ti.name_ptr = (unw_word_t) "<kernel>";
2451 di->u.ti.segbase = 0;
2452 di->u.ti.table_len = ((char *) etab - (char *) ktab) / sizeof (unw_word_t);
2453 di->u.ti.table_data = (unw_word_t *) ktab;
2454
2455 if (gdbarch_debug >= 1)
2456 fprintf_unfiltered (gdb_stdlog, "get_kernel_table: found table `%s': "
2457 "segbase=0x%s, length=%s, gp=0x%s\n",
2458 (char *) di->u.ti.name_ptr,
2459 paddr_nz (di->u.ti.segbase),
2460 paddr_u (di->u.ti.table_len),
2461 paddr_nz (di->gp));
2462 return 0;
2463 }
2464
2465 /* Find the unwind table entry for a specified address. */
2466 static int
2467 ia64_find_unwind_table (struct objfile *objfile, unw_word_t ip,
2468 unw_dyn_info_t *dip, void **buf)
2469 {
2470 Elf_Internal_Phdr *phdr, *p_text = NULL, *p_unwind = NULL;
2471 Elf_Internal_Ehdr *ehdr;
2472 unw_word_t segbase = 0;
2473 CORE_ADDR load_base;
2474 bfd *bfd;
2475 int i;
2476
2477 bfd = objfile->obfd;
2478
2479 ehdr = elf_tdata (bfd)->elf_header;
2480 phdr = elf_tdata (bfd)->phdr;
2481
2482 load_base = ANOFFSET (objfile->section_offsets, SECT_OFF_TEXT (objfile));
2483
2484 for (i = 0; i < ehdr->e_phnum; ++i)
2485 {
2486 switch (phdr[i].p_type)
2487 {
2488 case PT_LOAD:
2489 if ((unw_word_t) (ip - load_base - phdr[i].p_vaddr)
2490 < phdr[i].p_memsz)
2491 p_text = phdr + i;
2492 break;
2493
2494 case PT_IA_64_UNWIND:
2495 p_unwind = phdr + i;
2496 break;
2497
2498 default:
2499 break;
2500 }
2501 }
2502
2503 if (!p_text || !p_unwind)
2504 return -UNW_ENOINFO;
2505
2506 /* Verify that the segment that contains the IP also contains
2507 the static unwind table. If not, we may be in the Linux kernel's
2508 DSO gate page in which case the unwind table is another segment.
2509 Otherwise, we are dealing with runtime-generated code, for which we
2510 have no info here. */
2511 segbase = p_text->p_vaddr + load_base;
2512
2513 if ((p_unwind->p_vaddr - p_text->p_vaddr) >= p_text->p_memsz)
2514 {
2515 int ok = 0;
2516 for (i = 0; i < ehdr->e_phnum; ++i)
2517 {
2518 if (phdr[i].p_type == PT_LOAD
2519 && (p_unwind->p_vaddr - phdr[i].p_vaddr) < phdr[i].p_memsz)
2520 {
2521 ok = 1;
2522 /* Get the segbase from the section containing the
2523 libunwind table. */
2524 segbase = phdr[i].p_vaddr + load_base;
2525 }
2526 }
2527 if (!ok)
2528 return -UNW_ENOINFO;
2529 }
2530
2531 dip->start_ip = p_text->p_vaddr + load_base;
2532 dip->end_ip = dip->start_ip + p_text->p_memsz;
2533 dip->gp = ia64_find_global_pointer (ip);
2534 dip->format = UNW_INFO_FORMAT_REMOTE_TABLE;
2535 dip->u.rti.name_ptr = (unw_word_t) bfd_get_filename (bfd);
2536 dip->u.rti.segbase = segbase;
2537 dip->u.rti.table_len = p_unwind->p_memsz / sizeof (unw_word_t);
2538 dip->u.rti.table_data = p_unwind->p_vaddr + load_base;
2539
2540 return 0;
2541 }
2542
2543 /* Libunwind callback accessor function to acquire procedure unwind-info. */
2544 static int
2545 ia64_find_proc_info_x (unw_addr_space_t as, unw_word_t ip, unw_proc_info_t *pi,
2546 int need_unwind_info, void *arg)
2547 {
2548 struct obj_section *sec = find_pc_section (ip);
2549 unw_dyn_info_t di;
2550 int ret;
2551 void *buf = NULL;
2552
2553 if (!sec)
2554 {
2555 /* XXX This only works if the host and the target architecture are
2556 both ia64 and if the have (more or less) the same kernel
2557 version. */
2558 if (get_kernel_table (ip, &di) < 0)
2559 return -UNW_ENOINFO;
2560
2561 if (gdbarch_debug >= 1)
2562 fprintf_unfiltered (gdb_stdlog, "ia64_find_proc_info_x: 0x%s -> "
2563 "(name=`%s',segbase=0x%s,start=0x%s,end=0x%s,gp=0x%s,"
2564 "length=%s,data=0x%s)\n",
2565 paddr_nz (ip), (char *)di.u.ti.name_ptr,
2566 paddr_nz (di.u.ti.segbase),
2567 paddr_nz (di.start_ip), paddr_nz (di.end_ip),
2568 paddr_nz (di.gp),
2569 paddr_u (di.u.ti.table_len),
2570 paddr_nz ((CORE_ADDR)di.u.ti.table_data));
2571 }
2572 else
2573 {
2574 ret = ia64_find_unwind_table (sec->objfile, ip, &di, &buf);
2575 if (ret < 0)
2576 return ret;
2577
2578 if (gdbarch_debug >= 1)
2579 fprintf_unfiltered (gdb_stdlog, "ia64_find_proc_info_x: 0x%s -> "
2580 "(name=`%s',segbase=0x%s,start=0x%s,end=0x%s,gp=0x%s,"
2581 "length=%s,data=0x%s)\n",
2582 paddr_nz (ip), (char *)di.u.rti.name_ptr,
2583 paddr_nz (di.u.rti.segbase),
2584 paddr_nz (di.start_ip), paddr_nz (di.end_ip),
2585 paddr_nz (di.gp),
2586 paddr_u (di.u.rti.table_len),
2587 paddr_nz (di.u.rti.table_data));
2588 }
2589
2590 ret = libunwind_search_unwind_table (&as, ip, &di, pi, need_unwind_info,
2591 arg);
2592
2593 /* We no longer need the dyn info storage so free it. */
2594 xfree (buf);
2595
2596 return ret;
2597 }
2598
2599 /* Libunwind callback accessor function for cleanup. */
2600 static void
2601 ia64_put_unwind_info (unw_addr_space_t as,
2602 unw_proc_info_t *pip, void *arg)
2603 {
2604 /* Nothing required for now. */
2605 }
2606
2607 /* Libunwind callback accessor function to get head of the dynamic
2608 unwind-info registration list. */
2609 static int
2610 ia64_get_dyn_info_list (unw_addr_space_t as,
2611 unw_word_t *dilap, void *arg)
2612 {
2613 struct obj_section *text_sec;
2614 struct objfile *objfile;
2615 unw_word_t ip, addr;
2616 unw_dyn_info_t di;
2617 int ret;
2618
2619 if (!libunwind_is_initialized ())
2620 return -UNW_ENOINFO;
2621
2622 for (objfile = object_files; objfile; objfile = objfile->next)
2623 {
2624 void *buf = NULL;
2625
2626 text_sec = objfile->sections + SECT_OFF_TEXT (objfile);
2627 ip = text_sec->addr;
2628 ret = ia64_find_unwind_table (objfile, ip, &di, &buf);
2629 if (ret >= 0)
2630 {
2631 addr = libunwind_find_dyn_list (as, &di, arg);
2632 /* We no longer need the dyn info storage so free it. */
2633 xfree (buf);
2634
2635 if (addr)
2636 {
2637 if (gdbarch_debug >= 1)
2638 fprintf_unfiltered (gdb_stdlog,
2639 "dynamic unwind table in objfile %s "
2640 "at 0x%s (gp=0x%s)\n",
2641 bfd_get_filename (objfile->obfd),
2642 paddr_nz (addr), paddr_nz (di.gp));
2643 *dilap = addr;
2644 return 0;
2645 }
2646 }
2647 }
2648 return -UNW_ENOINFO;
2649 }
2650
2651
2652 /* Frame interface functions for libunwind. */
2653
2654 static void
2655 ia64_libunwind_frame_this_id (struct frame_info *next_frame, void **this_cache,
2656 struct frame_id *this_id)
2657 {
2658 char buf[8];
2659 CORE_ADDR bsp;
2660 struct frame_id id;
2661 CORE_ADDR prev_ip, addr;
2662 int realnum, optimized;
2663 enum lval_type lval;
2664
2665
2666 libunwind_frame_this_id (next_frame, this_cache, &id);
2667 if (frame_id_eq (id, null_frame_id))
2668 {
2669 (*this_id) = null_frame_id;
2670 return;
2671 }
2672
2673 /* We must add the bsp as the special address for frame comparison
2674 purposes. */
2675 frame_unwind_register (next_frame, IA64_BSP_REGNUM, buf);
2676 bsp = extract_unsigned_integer (buf, 8);
2677
2678 /* If the previous frame pc value is 0, then we are at the end of the stack
2679 and don't want to unwind past this frame. We return a null frame_id to
2680 indicate this. */
2681 libunwind_frame_prev_register (next_frame, this_cache, IA64_IP_REGNUM,
2682 &optimized, &lval, &addr, &realnum, buf);
2683 prev_ip = extract_unsigned_integer (buf, 8);
2684
2685 if (prev_ip != 0)
2686 (*this_id) = frame_id_build_special (id.stack_addr, id.code_addr, bsp);
2687 else
2688 (*this_id) = null_frame_id;
2689
2690 if (gdbarch_debug >= 1)
2691 fprintf_unfiltered (gdb_stdlog,
2692 "libunwind frame id: code 0x%s, stack 0x%s, special 0x%s, next_frame %p\n",
2693 paddr_nz (id.code_addr), paddr_nz (id.stack_addr),
2694 paddr_nz (bsp), next_frame);
2695 }
2696
2697 static void
2698 ia64_libunwind_frame_prev_register (struct frame_info *next_frame,
2699 void **this_cache,
2700 int regnum, int *optimizedp,
2701 enum lval_type *lvalp, CORE_ADDR *addrp,
2702 int *realnump, gdb_byte *valuep)
2703 {
2704 int reg = regnum;
2705
2706 struct gdbarch *gdbarch = get_frame_arch (next_frame);
2707 if (VP0_REGNUM <= regnum && regnum <= VP63_REGNUM)
2708 reg = IA64_PR_REGNUM;
2709 else if (IA64_NAT0_REGNUM <= regnum && regnum <= IA64_NAT127_REGNUM)
2710 reg = IA64_UNAT_REGNUM;
2711
2712 /* Let libunwind do most of the work. */
2713 libunwind_frame_prev_register (next_frame, this_cache, reg,
2714 optimizedp, lvalp, addrp, realnump, valuep);
2715
2716 /* No more to do if the value is not supposed to be supplied. */
2717 if (!valuep)
2718 return;
2719
2720 if (VP0_REGNUM <= regnum && regnum <= VP63_REGNUM)
2721 {
2722 ULONGEST prN_val;
2723
2724 if (VP16_REGNUM <= regnum && regnum <= VP63_REGNUM)
2725 {
2726 int rrb_pr = 0;
2727 ULONGEST cfm;
2728 unsigned char buf[MAX_REGISTER_SIZE];
2729
2730 /* Fetch predicate register rename base from current frame
2731 marker for this frame. */
2732 frame_unwind_register (next_frame, IA64_CFM_REGNUM, buf);
2733 cfm = extract_unsigned_integer (buf, 8);
2734 rrb_pr = (cfm >> 32) & 0x3f;
2735
2736 /* Adjust the register number to account for register rotation. */
2737 regnum = VP16_REGNUM
2738 + ((regnum - VP16_REGNUM) + rrb_pr) % 48;
2739 }
2740 prN_val = extract_bit_field ((unsigned char *) valuep,
2741 regnum - VP0_REGNUM, 1);
2742 store_unsigned_integer (valuep, register_size (gdbarch, regnum), prN_val);
2743 }
2744 else if (IA64_NAT0_REGNUM <= regnum && regnum <= IA64_NAT127_REGNUM)
2745 {
2746 ULONGEST unatN_val;
2747
2748 unatN_val = extract_bit_field ((unsigned char *) valuep,
2749 regnum - IA64_NAT0_REGNUM, 1);
2750 store_unsigned_integer (valuep, register_size (gdbarch, regnum),
2751 unatN_val);
2752 }
2753 else if (regnum == IA64_BSP_REGNUM)
2754 {
2755 char cfm_valuep[MAX_REGISTER_SIZE];
2756 int cfm_optim;
2757 int cfm_realnum;
2758 enum lval_type cfm_lval;
2759 CORE_ADDR cfm_addr;
2760 CORE_ADDR bsp, prev_cfm, prev_bsp;
2761
2762 /* We want to calculate the previous bsp as the end of the previous register stack frame.
2763 This corresponds to what the hardware bsp register will be if we pop the frame
2764 back which is why we might have been called. We know that libunwind will pass us back
2765 the beginning of the current frame so we should just add sof to it. */
2766 prev_bsp = extract_unsigned_integer (valuep, 8);
2767 libunwind_frame_prev_register (next_frame, this_cache, IA64_CFM_REGNUM,
2768 &cfm_optim, &cfm_lval, &cfm_addr, &cfm_realnum, cfm_valuep);
2769 prev_cfm = extract_unsigned_integer (cfm_valuep, 8);
2770 prev_bsp = rse_address_add (prev_bsp, (prev_cfm & 0x7f));
2771
2772 store_unsigned_integer (valuep, register_size (gdbarch, regnum),
2773 prev_bsp);
2774 }
2775
2776 if (gdbarch_debug >= 1)
2777 fprintf_unfiltered (gdb_stdlog,
2778 "libunwind prev register <%s> is 0x%s\n",
2779 (regnum < IA64_GR32_REGNUM
2780 || (regnum > IA64_GR127_REGNUM
2781 && regnum < LAST_PSEUDO_REGNUM))
2782 ? ia64_register_names[regnum]
2783 : (regnum < LAST_PSEUDO_REGNUM
2784 ? ia64_register_names[regnum-IA64_GR32_REGNUM+V32_REGNUM]
2785 : "OUT_OF_RANGE"),
2786 paddr_nz (extract_unsigned_integer (valuep, 8)));
2787 }
2788
2789 static const struct frame_unwind ia64_libunwind_frame_unwind =
2790 {
2791 NORMAL_FRAME,
2792 ia64_libunwind_frame_this_id,
2793 ia64_libunwind_frame_prev_register,
2794 NULL,
2795 NULL,
2796 NULL,
2797 libunwind_frame_dealloc_cache
2798 };
2799
2800 static const struct frame_unwind *
2801 ia64_libunwind_frame_sniffer (struct frame_info *next_frame)
2802 {
2803 if (libunwind_is_initialized () && libunwind_frame_sniffer (next_frame))
2804 return &ia64_libunwind_frame_unwind;
2805
2806 return NULL;
2807 }
2808
2809 static void
2810 ia64_libunwind_sigtramp_frame_this_id (struct frame_info *next_frame, void **this_cache,
2811 struct frame_id *this_id)
2812 {
2813 char buf[8];
2814 CORE_ADDR bsp;
2815 struct frame_id id;
2816 CORE_ADDR prev_ip;
2817
2818 libunwind_frame_this_id (next_frame, this_cache, &id);
2819 if (frame_id_eq (id, null_frame_id))
2820 {
2821 (*this_id) = null_frame_id;
2822 return;
2823 }
2824
2825 /* We must add the bsp as the special address for frame comparison
2826 purposes. */
2827 frame_unwind_register (next_frame, IA64_BSP_REGNUM, buf);
2828 bsp = extract_unsigned_integer (buf, 8);
2829
2830 /* For a sigtramp frame, we don't make the check for previous ip being 0. */
2831 (*this_id) = frame_id_build_special (id.stack_addr, id.code_addr, bsp);
2832
2833 if (gdbarch_debug >= 1)
2834 fprintf_unfiltered (gdb_stdlog,
2835 "libunwind sigtramp frame id: code 0x%s, stack 0x%s, special 0x%s, next_frame %p\n",
2836 paddr_nz (id.code_addr), paddr_nz (id.stack_addr),
2837 paddr_nz (bsp), next_frame);
2838 }
2839
2840 static void
2841 ia64_libunwind_sigtramp_frame_prev_register (struct frame_info *next_frame,
2842 void **this_cache,
2843 int regnum, int *optimizedp,
2844 enum lval_type *lvalp, CORE_ADDR *addrp,
2845 int *realnump, gdb_byte *valuep)
2846
2847 {
2848 gdb_byte buf[8];
2849 CORE_ADDR prev_ip, addr;
2850 int realnum, optimized;
2851 enum lval_type lval;
2852
2853
2854 /* If the previous frame pc value is 0, then we want to use the SIGCONTEXT
2855 method of getting previous registers. */
2856 libunwind_frame_prev_register (next_frame, this_cache, IA64_IP_REGNUM,
2857 &optimized, &lval, &addr, &realnum, buf);
2858 prev_ip = extract_unsigned_integer (buf, 8);
2859
2860 if (prev_ip == 0)
2861 {
2862 void *tmp_cache = NULL;
2863 ia64_sigtramp_frame_prev_register (next_frame, &tmp_cache, regnum, optimizedp, lvalp,
2864 addrp, realnump, valuep);
2865 }
2866 else
2867 ia64_libunwind_frame_prev_register (next_frame, this_cache, regnum, optimizedp, lvalp,
2868 addrp, realnump, valuep);
2869 }
2870
2871 static const struct frame_unwind ia64_libunwind_sigtramp_frame_unwind =
2872 {
2873 SIGTRAMP_FRAME,
2874 ia64_libunwind_sigtramp_frame_this_id,
2875 ia64_libunwind_sigtramp_frame_prev_register
2876 };
2877
2878 static const struct frame_unwind *
2879 ia64_libunwind_sigtramp_frame_sniffer (struct frame_info *next_frame)
2880 {
2881 if (libunwind_is_initialized ())
2882 {
2883 if (libunwind_sigtramp_frame_sniffer (next_frame))
2884 return &ia64_libunwind_sigtramp_frame_unwind;
2885 return NULL;
2886 }
2887 else
2888 return ia64_sigtramp_frame_sniffer (next_frame);
2889 }
2890
2891 /* Set of libunwind callback acccessor functions. */
2892 static unw_accessors_t ia64_unw_accessors =
2893 {
2894 ia64_find_proc_info_x,
2895 ia64_put_unwind_info,
2896 ia64_get_dyn_info_list,
2897 ia64_access_mem,
2898 ia64_access_reg,
2899 ia64_access_fpreg,
2900 /* resume */
2901 /* get_proc_name */
2902 };
2903
2904 /* Set of special libunwind callback acccessor functions specific for accessing
2905 the rse registers. At the top of the stack, we want libunwind to figure out
2906 how to read r32 - r127. Though usually they are found sequentially in memory
2907 starting from $bof, this is not always true. */
2908 static unw_accessors_t ia64_unw_rse_accessors =
2909 {
2910 ia64_find_proc_info_x,
2911 ia64_put_unwind_info,
2912 ia64_get_dyn_info_list,
2913 ia64_access_mem,
2914 ia64_access_rse_reg,
2915 ia64_access_rse_fpreg,
2916 /* resume */
2917 /* get_proc_name */
2918 };
2919
2920 /* Set of ia64 gdb libunwind-frame callbacks and data for generic libunwind-frame code to use. */
2921 static struct libunwind_descr ia64_libunwind_descr =
2922 {
2923 ia64_gdb2uw_regnum,
2924 ia64_uw2gdb_regnum,
2925 ia64_is_fpreg,
2926 &ia64_unw_accessors,
2927 &ia64_unw_rse_accessors,
2928 };
2929
2930 #endif /* HAVE_LIBUNWIND_IA64_H */
2931
2932 /* Should we use DEPRECATED_EXTRACT_STRUCT_VALUE_ADDRESS instead of
2933 gdbarch_extract_return_value? GCC_P is true if compiled with gcc and TYPE
2934 is the type (which is known to be struct, union or array). */
2935 int
2936 ia64_use_struct_convention (int gcc_p, struct type *type)
2937 {
2938 struct type *float_elt_type;
2939
2940 /* HFAs are structures (or arrays) consisting entirely of floating
2941 point values of the same length. Up to 8 of these are returned
2942 in registers. Don't use the struct convention when this is the
2943 case. */
2944 float_elt_type = is_float_or_hfa_type (type);
2945 if (float_elt_type != NULL
2946 && TYPE_LENGTH (type) / TYPE_LENGTH (float_elt_type) <= 8)
2947 return 0;
2948
2949 /* Other structs of length 32 or less are returned in r8-r11.
2950 Don't use the struct convention for those either. */
2951 return TYPE_LENGTH (type) > 32;
2952 }
2953
2954 void
2955 ia64_extract_return_value (struct type *type, struct regcache *regcache,
2956 gdb_byte *valbuf)
2957 {
2958 struct type *float_elt_type;
2959
2960 float_elt_type = is_float_or_hfa_type (type);
2961 if (float_elt_type != NULL)
2962 {
2963 char from[MAX_REGISTER_SIZE];
2964 int offset = 0;
2965 int regnum = IA64_FR8_REGNUM;
2966 int n = TYPE_LENGTH (type) / TYPE_LENGTH (float_elt_type);
2967
2968 while (n-- > 0)
2969 {
2970 regcache_cooked_read (regcache, regnum, from);
2971 convert_typed_floating (from, builtin_type_ia64_ext,
2972 (char *)valbuf + offset, float_elt_type);
2973 offset += TYPE_LENGTH (float_elt_type);
2974 regnum++;
2975 }
2976 }
2977 else
2978 {
2979 ULONGEST val;
2980 int offset = 0;
2981 int regnum = IA64_GR8_REGNUM;
2982 int reglen = TYPE_LENGTH (register_type (get_regcache_arch (regcache),
2983 IA64_GR8_REGNUM));
2984 int n = TYPE_LENGTH (type) / reglen;
2985 int m = TYPE_LENGTH (type) % reglen;
2986
2987 while (n-- > 0)
2988 {
2989 ULONGEST val;
2990 regcache_cooked_read_unsigned (regcache, regnum, &val);
2991 memcpy ((char *)valbuf + offset, &val, reglen);
2992 offset += reglen;
2993 regnum++;
2994 }
2995
2996 if (m)
2997 {
2998 regcache_cooked_read_unsigned (regcache, regnum, &val);
2999 memcpy ((char *)valbuf + offset, &val, m);
3000 }
3001 }
3002 }
3003
3004
3005 static int
3006 is_float_or_hfa_type_recurse (struct type *t, struct type **etp)
3007 {
3008 switch (TYPE_CODE (t))
3009 {
3010 case TYPE_CODE_FLT:
3011 if (*etp)
3012 return TYPE_LENGTH (*etp) == TYPE_LENGTH (t);
3013 else
3014 {
3015 *etp = t;
3016 return 1;
3017 }
3018 break;
3019 case TYPE_CODE_ARRAY:
3020 return
3021 is_float_or_hfa_type_recurse (check_typedef (TYPE_TARGET_TYPE (t)),
3022 etp);
3023 break;
3024 case TYPE_CODE_STRUCT:
3025 {
3026 int i;
3027
3028 for (i = 0; i < TYPE_NFIELDS (t); i++)
3029 if (!is_float_or_hfa_type_recurse
3030 (check_typedef (TYPE_FIELD_TYPE (t, i)), etp))
3031 return 0;
3032 return 1;
3033 }
3034 break;
3035 default:
3036 return 0;
3037 break;
3038 }
3039 }
3040
3041 /* Determine if the given type is one of the floating point types or
3042 and HFA (which is a struct, array, or combination thereof whose
3043 bottom-most elements are all of the same floating point type). */
3044
3045 static struct type *
3046 is_float_or_hfa_type (struct type *t)
3047 {
3048 struct type *et = 0;
3049
3050 return is_float_or_hfa_type_recurse (t, &et) ? et : 0;
3051 }
3052
3053
3054 /* Return 1 if the alignment of T is such that the next even slot
3055 should be used. Return 0, if the next available slot should
3056 be used. (See section 8.5.1 of the IA-64 Software Conventions
3057 and Runtime manual). */
3058
3059 static int
3060 slot_alignment_is_next_even (struct type *t)
3061 {
3062 switch (TYPE_CODE (t))
3063 {
3064 case TYPE_CODE_INT:
3065 case TYPE_CODE_FLT:
3066 if (TYPE_LENGTH (t) > 8)
3067 return 1;
3068 else
3069 return 0;
3070 case TYPE_CODE_ARRAY:
3071 return
3072 slot_alignment_is_next_even (check_typedef (TYPE_TARGET_TYPE (t)));
3073 case TYPE_CODE_STRUCT:
3074 {
3075 int i;
3076
3077 for (i = 0; i < TYPE_NFIELDS (t); i++)
3078 if (slot_alignment_is_next_even
3079 (check_typedef (TYPE_FIELD_TYPE (t, i))))
3080 return 1;
3081 return 0;
3082 }
3083 default:
3084 return 0;
3085 }
3086 }
3087
3088 /* Attempt to find (and return) the global pointer for the given
3089 function.
3090
3091 This is a rather nasty bit of code searchs for the .dynamic section
3092 in the objfile corresponding to the pc of the function we're trying
3093 to call. Once it finds the addresses at which the .dynamic section
3094 lives in the child process, it scans the Elf64_Dyn entries for a
3095 DT_PLTGOT tag. If it finds one of these, the corresponding
3096 d_un.d_ptr value is the global pointer. */
3097
3098 static CORE_ADDR
3099 ia64_find_global_pointer (CORE_ADDR faddr)
3100 {
3101 struct obj_section *faddr_sect;
3102
3103 faddr_sect = find_pc_section (faddr);
3104 if (faddr_sect != NULL)
3105 {
3106 struct obj_section *osect;
3107
3108 ALL_OBJFILE_OSECTIONS (faddr_sect->objfile, osect)
3109 {
3110 if (strcmp (osect->the_bfd_section->name, ".dynamic") == 0)
3111 break;
3112 }
3113
3114 if (osect < faddr_sect->objfile->sections_end)
3115 {
3116 CORE_ADDR addr;
3117
3118 addr = osect->addr;
3119 while (addr < osect->endaddr)
3120 {
3121 int status;
3122 LONGEST tag;
3123 char buf[8];
3124
3125 status = target_read_memory (addr, buf, sizeof (buf));
3126 if (status != 0)
3127 break;
3128 tag = extract_signed_integer (buf, sizeof (buf));
3129
3130 if (tag == DT_PLTGOT)
3131 {
3132 CORE_ADDR global_pointer;
3133
3134 status = target_read_memory (addr + 8, buf, sizeof (buf));
3135 if (status != 0)
3136 break;
3137 global_pointer = extract_unsigned_integer (buf, sizeof (buf));
3138
3139 /* The payoff... */
3140 return global_pointer;
3141 }
3142
3143 if (tag == DT_NULL)
3144 break;
3145
3146 addr += 16;
3147 }
3148 }
3149 }
3150 return 0;
3151 }
3152
3153 /* Given a function's address, attempt to find (and return) the
3154 corresponding (canonical) function descriptor. Return 0 if
3155 not found. */
3156 static CORE_ADDR
3157 find_extant_func_descr (CORE_ADDR faddr)
3158 {
3159 struct obj_section *faddr_sect;
3160
3161 /* Return early if faddr is already a function descriptor. */
3162 faddr_sect = find_pc_section (faddr);
3163 if (faddr_sect && strcmp (faddr_sect->the_bfd_section->name, ".opd") == 0)
3164 return faddr;
3165
3166 if (faddr_sect != NULL)
3167 {
3168 struct obj_section *osect;
3169 ALL_OBJFILE_OSECTIONS (faddr_sect->objfile, osect)
3170 {
3171 if (strcmp (osect->the_bfd_section->name, ".opd") == 0)
3172 break;
3173 }
3174
3175 if (osect < faddr_sect->objfile->sections_end)
3176 {
3177 CORE_ADDR addr;
3178
3179 addr = osect->addr;
3180 while (addr < osect->endaddr)
3181 {
3182 int status;
3183 LONGEST faddr2;
3184 char buf[8];
3185
3186 status = target_read_memory (addr, buf, sizeof (buf));
3187 if (status != 0)
3188 break;
3189 faddr2 = extract_signed_integer (buf, sizeof (buf));
3190
3191 if (faddr == faddr2)
3192 return addr;
3193
3194 addr += 16;
3195 }
3196 }
3197 }
3198 return 0;
3199 }
3200
3201 /* Attempt to find a function descriptor corresponding to the
3202 given address. If none is found, construct one on the
3203 stack using the address at fdaptr. */
3204
3205 static CORE_ADDR
3206 find_func_descr (struct regcache *regcache, CORE_ADDR faddr, CORE_ADDR *fdaptr)
3207 {
3208 CORE_ADDR fdesc;
3209
3210 fdesc = find_extant_func_descr (faddr);
3211
3212 if (fdesc == 0)
3213 {
3214 ULONGEST global_pointer;
3215 char buf[16];
3216
3217 fdesc = *fdaptr;
3218 *fdaptr += 16;
3219
3220 global_pointer = ia64_find_global_pointer (faddr);
3221
3222 if (global_pointer == 0)
3223 regcache_cooked_read_unsigned (regcache,
3224 IA64_GR1_REGNUM, &global_pointer);
3225
3226 store_unsigned_integer (buf, 8, faddr);
3227 store_unsigned_integer (buf + 8, 8, global_pointer);
3228
3229 write_memory (fdesc, buf, 16);
3230 }
3231
3232 return fdesc;
3233 }
3234
3235 /* Use the following routine when printing out function pointers
3236 so the user can see the function address rather than just the
3237 function descriptor. */
3238 static CORE_ADDR
3239 ia64_convert_from_func_ptr_addr (struct gdbarch *gdbarch, CORE_ADDR addr,
3240 struct target_ops *targ)
3241 {
3242 struct obj_section *s;
3243
3244 s = find_pc_section (addr);
3245
3246 /* check if ADDR points to a function descriptor. */
3247 if (s && strcmp (s->the_bfd_section->name, ".opd") == 0)
3248 return read_memory_unsigned_integer (addr, 8);
3249
3250 /* There are also descriptors embedded in vtables. */
3251 if (s)
3252 {
3253 struct minimal_symbol *minsym;
3254
3255 minsym = lookup_minimal_symbol_by_pc (addr);
3256
3257 if (minsym && is_vtable_name (SYMBOL_LINKAGE_NAME (minsym)))
3258 return read_memory_unsigned_integer (addr, 8);
3259 }
3260
3261 return addr;
3262 }
3263
3264 static CORE_ADDR
3265 ia64_frame_align (struct gdbarch *gdbarch, CORE_ADDR sp)
3266 {
3267 return sp & ~0xfLL;
3268 }
3269
3270 static CORE_ADDR
3271 ia64_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
3272 struct regcache *regcache, CORE_ADDR bp_addr,
3273 int nargs, struct value **args, CORE_ADDR sp,
3274 int struct_return, CORE_ADDR struct_addr)
3275 {
3276 int argno;
3277 struct value *arg;
3278 struct type *type;
3279 int len, argoffset;
3280 int nslots, rseslots, memslots, slotnum, nfuncargs;
3281 int floatreg;
3282 ULONGEST bsp, cfm, pfs, new_bsp;
3283 CORE_ADDR funcdescaddr, pc, global_pointer;
3284 CORE_ADDR func_addr = find_function_addr (function, NULL);
3285
3286 nslots = 0;
3287 nfuncargs = 0;
3288 /* Count the number of slots needed for the arguments. */
3289 for (argno = 0; argno < nargs; argno++)
3290 {
3291 arg = args[argno];
3292 type = check_typedef (value_type (arg));
3293 len = TYPE_LENGTH (type);
3294
3295 if ((nslots & 1) && slot_alignment_is_next_even (type))
3296 nslots++;
3297
3298 if (TYPE_CODE (type) == TYPE_CODE_FUNC)
3299 nfuncargs++;
3300
3301 nslots += (len + 7) / 8;
3302 }
3303
3304 /* Divvy up the slots between the RSE and the memory stack. */
3305 rseslots = (nslots > 8) ? 8 : nslots;
3306 memslots = nslots - rseslots;
3307
3308 /* Allocate a new RSE frame. */
3309 regcache_cooked_read_unsigned (regcache, IA64_CFM_REGNUM, &cfm);
3310
3311 regcache_cooked_read_unsigned (regcache, IA64_BSP_REGNUM, &bsp);
3312 new_bsp = rse_address_add (bsp, rseslots);
3313 regcache_cooked_write_unsigned (regcache, IA64_BSP_REGNUM, new_bsp);
3314
3315 regcache_cooked_read_unsigned (regcache, IA64_PFS_REGNUM, &pfs);
3316 pfs &= 0xc000000000000000LL;
3317 pfs |= (cfm & 0xffffffffffffLL);
3318 regcache_cooked_write_unsigned (regcache, IA64_PFS_REGNUM, pfs);
3319
3320 cfm &= 0xc000000000000000LL;
3321 cfm |= rseslots;
3322 regcache_cooked_write_unsigned (regcache, IA64_CFM_REGNUM, cfm);
3323
3324 /* We will attempt to find function descriptors in the .opd segment,
3325 but if we can't we'll construct them ourselves. That being the
3326 case, we'll need to reserve space on the stack for them. */
3327 funcdescaddr = sp - nfuncargs * 16;
3328 funcdescaddr &= ~0xfLL;
3329
3330 /* Adjust the stack pointer to it's new value. The calling conventions
3331 require us to have 16 bytes of scratch, plus whatever space is
3332 necessary for the memory slots and our function descriptors. */
3333 sp = sp - 16 - (memslots + nfuncargs) * 8;
3334 sp &= ~0xfLL; /* Maintain 16 byte alignment. */
3335
3336 /* Place the arguments where they belong. The arguments will be
3337 either placed in the RSE backing store or on the memory stack.
3338 In addition, floating point arguments or HFAs are placed in
3339 floating point registers. */
3340 slotnum = 0;
3341 floatreg = IA64_FR8_REGNUM;
3342 for (argno = 0; argno < nargs; argno++)
3343 {
3344 struct type *float_elt_type;
3345
3346 arg = args[argno];
3347 type = check_typedef (value_type (arg));
3348 len = TYPE_LENGTH (type);
3349
3350 /* Special handling for function parameters. */
3351 if (len == 8
3352 && TYPE_CODE (type) == TYPE_CODE_PTR
3353 && TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_FUNC)
3354 {
3355 char val_buf[8];
3356 ULONGEST faddr = extract_unsigned_integer (value_contents (arg), 8);
3357 store_unsigned_integer (val_buf, 8,
3358 find_func_descr (regcache, faddr,
3359 &funcdescaddr));
3360 if (slotnum < rseslots)
3361 write_memory (rse_address_add (bsp, slotnum), val_buf, 8);
3362 else
3363 write_memory (sp + 16 + 8 * (slotnum - rseslots), val_buf, 8);
3364 slotnum++;
3365 continue;
3366 }
3367
3368 /* Normal slots. */
3369
3370 /* Skip odd slot if necessary... */
3371 if ((slotnum & 1) && slot_alignment_is_next_even (type))
3372 slotnum++;
3373
3374 argoffset = 0;
3375 while (len > 0)
3376 {
3377 char val_buf[8];
3378
3379 memset (val_buf, 0, 8);
3380 memcpy (val_buf, value_contents (arg) + argoffset, (len > 8) ? 8 : len);
3381
3382 if (slotnum < rseslots)
3383 write_memory (rse_address_add (bsp, slotnum), val_buf, 8);
3384 else
3385 write_memory (sp + 16 + 8 * (slotnum - rseslots), val_buf, 8);
3386
3387 argoffset += 8;
3388 len -= 8;
3389 slotnum++;
3390 }
3391
3392 /* Handle floating point types (including HFAs). */
3393 float_elt_type = is_float_or_hfa_type (type);
3394 if (float_elt_type != NULL)
3395 {
3396 argoffset = 0;
3397 len = TYPE_LENGTH (type);
3398 while (len > 0 && floatreg < IA64_FR16_REGNUM)
3399 {
3400 char to[MAX_REGISTER_SIZE];
3401 convert_typed_floating (value_contents (arg) + argoffset, float_elt_type,
3402 to, builtin_type_ia64_ext);
3403 regcache_cooked_write (regcache, floatreg, (void *)to);
3404 floatreg++;
3405 argoffset += TYPE_LENGTH (float_elt_type);
3406 len -= TYPE_LENGTH (float_elt_type);
3407 }
3408 }
3409 }
3410
3411 /* Store the struct return value in r8 if necessary. */
3412 if (struct_return)
3413 {
3414 regcache_cooked_write_unsigned (regcache, IA64_GR8_REGNUM, (ULONGEST)struct_addr);
3415 }
3416
3417 global_pointer = ia64_find_global_pointer (func_addr);
3418
3419 if (global_pointer != 0)
3420 regcache_cooked_write_unsigned (regcache, IA64_GR1_REGNUM, global_pointer);
3421
3422 regcache_cooked_write_unsigned (regcache, IA64_BR0_REGNUM, bp_addr);
3423
3424 regcache_cooked_write_unsigned (regcache, sp_regnum, sp);
3425
3426 return sp;
3427 }
3428
3429 static struct frame_id
3430 ia64_unwind_dummy_id (struct gdbarch *gdbarch, struct frame_info *next_frame)
3431 {
3432 char buf[8];
3433 CORE_ADDR sp, bsp;
3434
3435 frame_unwind_register (next_frame, sp_regnum, buf);
3436 sp = extract_unsigned_integer (buf, 8);
3437
3438 frame_unwind_register (next_frame, IA64_BSP_REGNUM, buf);
3439 bsp = extract_unsigned_integer (buf, 8);
3440
3441 if (gdbarch_debug >= 1)
3442 fprintf_unfiltered (gdb_stdlog,
3443 "dummy frame id: code 0x%s, stack 0x%s, special 0x%s\n",
3444 paddr_nz (frame_pc_unwind (next_frame)),
3445 paddr_nz (sp), paddr_nz (bsp));
3446
3447 return frame_id_build_special (sp, frame_pc_unwind (next_frame), bsp);
3448 }
3449
3450 static CORE_ADDR
3451 ia64_unwind_pc (struct gdbarch *gdbarch, struct frame_info *next_frame)
3452 {
3453 char buf[8];
3454 CORE_ADDR ip, psr, pc;
3455
3456 frame_unwind_register (next_frame, IA64_IP_REGNUM, buf);
3457 ip = extract_unsigned_integer (buf, 8);
3458 frame_unwind_register (next_frame, IA64_PSR_REGNUM, buf);
3459 psr = extract_unsigned_integer (buf, 8);
3460
3461 pc = (ip & ~0xf) | ((psr >> 41) & 3);
3462 return pc;
3463 }
3464
3465 static void
3466 ia64_store_return_value (struct type *type, struct regcache *regcache,
3467 const gdb_byte *valbuf)
3468 {
3469 if (TYPE_CODE (type) == TYPE_CODE_FLT)
3470 {
3471 char to[MAX_REGISTER_SIZE];
3472 convert_typed_floating (valbuf, type, to, builtin_type_ia64_ext);
3473 regcache_cooked_write (regcache, IA64_FR8_REGNUM, (void *)to);
3474 target_store_registers (regcache, IA64_FR8_REGNUM);
3475 }
3476 else
3477 regcache_cooked_write (regcache, IA64_GR8_REGNUM, valbuf);
3478 }
3479
3480 static int
3481 ia64_print_insn (bfd_vma memaddr, struct disassemble_info *info)
3482 {
3483 info->bytes_per_line = SLOT_MULTIPLIER;
3484 return print_insn_ia64 (memaddr, info);
3485 }
3486
3487 static struct gdbarch *
3488 ia64_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
3489 {
3490 struct gdbarch *gdbarch;
3491 struct gdbarch_tdep *tdep;
3492
3493 /* If there is already a candidate, use it. */
3494 arches = gdbarch_list_lookup_by_info (arches, &info);
3495 if (arches != NULL)
3496 return arches->gdbarch;
3497
3498 tdep = xmalloc (sizeof (struct gdbarch_tdep));
3499 gdbarch = gdbarch_alloc (&info, tdep);
3500
3501 tdep->sigcontext_register_address = 0;
3502 tdep->pc_in_sigtramp = 0;
3503
3504 /* Define the ia64 floating-point format to gdb. */
3505 builtin_type_ia64_ext =
3506 init_type (TYPE_CODE_FLT, 128 / 8,
3507 0, "builtin_type_ia64_ext", NULL);
3508 TYPE_FLOATFORMAT (builtin_type_ia64_ext) = floatformats_ia64_ext;
3509
3510 /* According to the ia64 specs, instructions that store long double
3511 floats in memory use a long-double format different than that
3512 used in the floating registers. The memory format matches the
3513 x86 extended float format which is 80 bits. An OS may choose to
3514 use this format (e.g. GNU/Linux) or choose to use a different
3515 format for storing long doubles (e.g. HPUX). In the latter case,
3516 the setting of the format may be moved/overridden in an
3517 OS-specific tdep file. */
3518 set_gdbarch_long_double_format (gdbarch, floatformats_i387_ext);
3519
3520 set_gdbarch_short_bit (gdbarch, 16);
3521 set_gdbarch_int_bit (gdbarch, 32);
3522 set_gdbarch_long_bit (gdbarch, 64);
3523 set_gdbarch_long_long_bit (gdbarch, 64);
3524 set_gdbarch_float_bit (gdbarch, 32);
3525 set_gdbarch_double_bit (gdbarch, 64);
3526 set_gdbarch_long_double_bit (gdbarch, 128);
3527 set_gdbarch_ptr_bit (gdbarch, 64);
3528
3529 set_gdbarch_num_regs (gdbarch, NUM_IA64_RAW_REGS);
3530 set_gdbarch_num_pseudo_regs (gdbarch, LAST_PSEUDO_REGNUM - FIRST_PSEUDO_REGNUM);
3531 set_gdbarch_sp_regnum (gdbarch, sp_regnum);
3532 set_gdbarch_fp0_regnum (gdbarch, IA64_FR0_REGNUM);
3533
3534 set_gdbarch_register_name (gdbarch, ia64_register_name);
3535 set_gdbarch_register_type (gdbarch, ia64_register_type);
3536
3537 set_gdbarch_pseudo_register_read (gdbarch, ia64_pseudo_register_read);
3538 set_gdbarch_pseudo_register_write (gdbarch, ia64_pseudo_register_write);
3539 set_gdbarch_dwarf2_reg_to_regnum (gdbarch, ia64_dwarf_reg_to_regnum);
3540 set_gdbarch_register_reggroup_p (gdbarch, ia64_register_reggroup_p);
3541 set_gdbarch_convert_register_p (gdbarch, ia64_convert_register_p);
3542 set_gdbarch_register_to_value (gdbarch, ia64_register_to_value);
3543 set_gdbarch_value_to_register (gdbarch, ia64_value_to_register);
3544
3545 set_gdbarch_skip_prologue (gdbarch, ia64_skip_prologue);
3546
3547 set_gdbarch_deprecated_use_struct_convention (gdbarch, ia64_use_struct_convention);
3548 set_gdbarch_extract_return_value (gdbarch, ia64_extract_return_value);
3549
3550 set_gdbarch_store_return_value (gdbarch, ia64_store_return_value);
3551
3552 set_gdbarch_memory_insert_breakpoint (gdbarch, ia64_memory_insert_breakpoint);
3553 set_gdbarch_memory_remove_breakpoint (gdbarch, ia64_memory_remove_breakpoint);
3554 set_gdbarch_breakpoint_from_pc (gdbarch, ia64_breakpoint_from_pc);
3555 set_gdbarch_read_pc (gdbarch, ia64_read_pc);
3556 set_gdbarch_write_pc (gdbarch, ia64_write_pc);
3557
3558 /* Settings for calling functions in the inferior. */
3559 set_gdbarch_push_dummy_call (gdbarch, ia64_push_dummy_call);
3560 set_gdbarch_frame_align (gdbarch, ia64_frame_align);
3561 set_gdbarch_unwind_dummy_id (gdbarch, ia64_unwind_dummy_id);
3562
3563 set_gdbarch_unwind_pc (gdbarch, ia64_unwind_pc);
3564 #ifdef HAVE_LIBUNWIND_IA64_H
3565 frame_unwind_append_sniffer (gdbarch, ia64_libunwind_sigtramp_frame_sniffer);
3566 frame_unwind_append_sniffer (gdbarch, ia64_libunwind_frame_sniffer);
3567 libunwind_frame_set_descr (gdbarch, &ia64_libunwind_descr);
3568 #else
3569 frame_unwind_append_sniffer (gdbarch, ia64_sigtramp_frame_sniffer);
3570 #endif
3571 frame_unwind_append_sniffer (gdbarch, ia64_frame_sniffer);
3572 frame_base_set_default (gdbarch, &ia64_frame_base);
3573
3574 /* Settings that should be unnecessary. */
3575 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
3576
3577 set_gdbarch_print_insn (gdbarch, ia64_print_insn);
3578 set_gdbarch_convert_from_func_ptr_addr (gdbarch, ia64_convert_from_func_ptr_addr);
3579
3580 /* The virtual table contains 16-byte descriptors, not pointers to
3581 descriptors. */
3582 set_gdbarch_vtable_function_descriptors (gdbarch, 1);
3583
3584 /* Hook in ABI-specific overrides, if they have been registered. */
3585 gdbarch_init_osabi (info, gdbarch);
3586
3587 return gdbarch;
3588 }
3589
3590 extern initialize_file_ftype _initialize_ia64_tdep; /* -Wmissing-prototypes */
3591
3592 void
3593 _initialize_ia64_tdep (void)
3594 {
3595 gdbarch_register (bfd_arch_ia64, ia64_gdbarch_init, NULL);
3596 }
This page took 0.108617 seconds and 4 git commands to generate.