1 #ifndef _ASM_IA64_PAL_H
2 #define _ASM_IA64_PAL_H
5 * Processor Abstraction Layer definitions.
7 * This is based on Intel IA-64 Architecture Software Developer's Manual rev 1.0
8 * chapter 11 IA-64 Processor Abstraction Layer
10 * Copyright (C) 1998-2001 Hewlett-Packard Co
11 * David Mosberger-Tang <davidm@hpl.hp.com>
12 * Stephane Eranian <eranian@hpl.hp.com>
13 * Copyright (C) 1999 VA Linux Systems
14 * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
15 * Copyright (C) 1999 Srinivasa Prasad Thirumalachar <sprasad@sprasad.engr.sgi.com>
17 * 99/10/01 davidm Make sure we pass zero for reserved parameters.
18 * 00/03/07 davidm Updated pal_cache_flush() to be in sync with PAL v2.6.
19 * 00/03/23 cfleck Modified processor min-state save area to match updated PAL & SAL info
20 * 00/05/24 eranian Updated to latest PAL spec, fix structures bugs, added
21 * 00/05/25 eranian Support for stack calls, and static physical calls
22 * 00/06/18 eranian Support for stacked physical calls
26 * Note that some of these calls use a static-register only calling
27 * convention which has nothing to do with the regular calling
30 #define PAL_CACHE_FLUSH 1 /* flush i/d cache */
31 #define PAL_CACHE_INFO 2 /* get detailed i/d cache info */
32 #define PAL_CACHE_INIT 3 /* initialize i/d cache */
33 #define PAL_CACHE_SUMMARY 4 /* get summary of cache heirarchy */
34 #define PAL_MEM_ATTRIB 5 /* list supported memory attributes */
35 #define PAL_PTCE_INFO 6 /* purge TLB info */
36 #define PAL_VM_INFO 7 /* return supported virtual memory features */
37 #define PAL_VM_SUMMARY 8 /* return summary on supported vm features */
38 #define PAL_BUS_GET_FEATURES 9 /* return processor bus interface features settings */
39 #define PAL_BUS_SET_FEATURES 10 /* set processor bus features */
40 #define PAL_DEBUG_INFO 11 /* get number of debug registers */
41 #define PAL_FIXED_ADDR 12 /* get fixed component of processors's directed address */
42 #define PAL_FREQ_BASE 13 /* base frequency of the platform */
43 #define PAL_FREQ_RATIOS 14 /* ratio of processor, bus and ITC frequency */
44 #define PAL_PERF_MON_INFO 15 /* return performance monitor info */
45 #define PAL_PLATFORM_ADDR 16 /* set processor interrupt block and IO port space addr */
46 #define PAL_PROC_GET_FEATURES 17 /* get configurable processor features & settings */
47 #define PAL_PROC_SET_FEATURES 18 /* enable/disable configurable processor features */
48 #define PAL_RSE_INFO 19 /* return rse information */
49 #define PAL_VERSION 20 /* return version of PAL code */
50 #define PAL_MC_CLEAR_LOG 21 /* clear all processor log info */
51 #define PAL_MC_DRAIN 22 /* drain operations which could result in an MCA */
52 #define PAL_MC_EXPECTED 23 /* set/reset expected MCA indicator */
53 #define PAL_MC_DYNAMIC_STATE 24 /* get processor dynamic state */
54 #define PAL_MC_ERROR_INFO 25 /* get processor MCA info and static state */
55 #define PAL_MC_RESUME 26 /* Return to interrupted process */
56 #define PAL_MC_REGISTER_MEM 27 /* Register memory for PAL to use during MCAs and inits */
57 #define PAL_HALT 28 /* enter the low power HALT state */
58 #define PAL_HALT_LIGHT 29 /* enter the low power light halt state*/
59 #define PAL_COPY_INFO 30 /* returns info needed to relocate PAL */
60 #define PAL_CACHE_LINE_INIT 31 /* init tags & data of cache line */
61 #define PAL_PMI_ENTRYPOINT 32 /* register PMI memory entry points with the processor */
62 #define PAL_ENTER_IA_32_ENV 33 /* enter IA-32 system environment */
63 #define PAL_VM_PAGE_SIZE 34 /* return vm TC and page walker page sizes */
65 #define PAL_MEM_FOR_TEST 37 /* get amount of memory needed for late processor test */
66 #define PAL_CACHE_PROT_INFO 38 /* get i/d cache protection info */
67 #define PAL_REGISTER_INFO 39 /* return AR and CR register information*/
68 #define PAL_SHUTDOWN 40 /* enter processor shutdown state */
69 #define PAL_PREFETCH_VISIBILITY 41 /* Make Processor Prefetches Visible */
71 #define PAL_COPY_PAL 256 /* relocate PAL procedures and PAL PMI */
72 #define PAL_HALT_INFO 257 /* return the low power capabilities of processor */
73 #define PAL_TEST_PROC 258 /* perform late processor self-test */
74 #define PAL_CACHE_READ 259 /* read tag & data of cacheline for diagnostic testing */
75 #define PAL_CACHE_WRITE 260 /* write tag & data of cacheline for diagnostic testing */
76 #define PAL_VM_TR_READ 261 /* read contents of translation register */
80 #include <linux/types.h>
84 * Data types needed to pass information into PAL procedures and
85 * interpret information returned by them.
88 /* Return status from the PAL procedure */
89 typedef s64 pal_status_t
;
91 #define PAL_STATUS_SUCCESS 0 /* No error */
92 #define PAL_STATUS_UNIMPLEMENTED (-1) /* Unimplemented procedure */
93 #define PAL_STATUS_EINVAL (-2) /* Invalid argument */
94 #define PAL_STATUS_ERROR (-3) /* Error */
95 #define PAL_STATUS_CACHE_INIT_FAIL (-4) /* Could not initialize the
96 * specified level and type of
97 * cache without sideeffects
98 * and "restrict" was 1
101 /* Processor cache level in the heirarchy */
102 typedef u64 pal_cache_level_t
;
103 #define PAL_CACHE_LEVEL_L0 0 /* L0 */
104 #define PAL_CACHE_LEVEL_L1 1 /* L1 */
105 #define PAL_CACHE_LEVEL_L2 2 /* L2 */
108 /* Processor cache type at a particular level in the heirarchy */
110 typedef u64 pal_cache_type_t
;
111 #define PAL_CACHE_TYPE_INSTRUCTION 1 /* Instruction cache */
112 #define PAL_CACHE_TYPE_DATA 2 /* Data or unified cache */
113 #define PAL_CACHE_TYPE_INSTRUCTION_DATA 3 /* Both Data & Instruction */
116 #define PAL_CACHE_FLUSH_INVALIDATE 1 /* Invalidate clean lines */
117 #define PAL_CACHE_FLUSH_CHK_INTRS 2 /* check for interrupts/mc while flushing */
119 /* Processor cache line size in bytes */
120 typedef int pal_cache_line_size_t
;
122 /* Processor cache line state */
123 typedef u64 pal_cache_line_state_t
;
124 #define PAL_CACHE_LINE_STATE_INVALID 0 /* Invalid */
125 #define PAL_CACHE_LINE_STATE_SHARED 1 /* Shared */
126 #define PAL_CACHE_LINE_STATE_EXCLUSIVE 2 /* Exclusive */
127 #define PAL_CACHE_LINE_STATE_MODIFIED 3 /* Modified */
129 typedef struct pal_freq_ratio
{
130 u64 den
: 32, num
: 32; /* numerator & denominator */
131 } itc_ratio
, proc_ratio
;
133 typedef union pal_cache_config_info_1_s
{
135 u64 u
: 1, /* 0 Unified cache ? */
136 at
: 2, /* 2-1 Cache mem attr*/
137 reserved
: 5, /* 7-3 Reserved */
138 associativity
: 8, /* 16-8 Associativity*/
139 line_size
: 8, /* 23-17 Line size */
140 stride
: 8, /* 31-24 Stride */
141 store_latency
: 8, /*39-32 Store latency*/
142 load_latency
: 8, /* 47-40 Load latency*/
143 store_hints
: 8, /* 55-48 Store hints*/
144 load_hints
: 8; /* 63-56 Load hints */
147 } pal_cache_config_info_1_t
;
149 typedef union pal_cache_config_info_2_s
{
151 u64 cache_size
: 32, /*cache size in bytes*/
154 alias_boundary
: 8, /* 39-32 aliased addr
158 tag_ls_bit
: 8, /* 47-40 LSb of addr*/
159 tag_ms_bit
: 8, /* 55-48 MSb of addr*/
160 reserved
: 8; /* 63-56 Reserved */
163 } pal_cache_config_info_2_t
;
166 typedef struct pal_cache_config_info_s
{
167 pal_status_t pcci_status
;
168 pal_cache_config_info_1_t pcci_info_1
;
169 pal_cache_config_info_2_t pcci_info_2
;
171 } pal_cache_config_info_t
;
173 #define pcci_ld_hints pcci_info_1.pcci1_bits.load_hints
174 #define pcci_st_hints pcci_info_1.pcci1_bits.store_hints
175 #define pcci_ld_latency pcci_info_1.pcci1_bits.load_latency
176 #define pcci_st_latency pcci_info_1.pcci1_bits.store_latency
177 #define pcci_stride pcci_info_1.pcci1_bits.stride
178 #define pcci_line_size pcci_info_1.pcci1_bits.line_size
179 #define pcci_assoc pcci_info_1.pcci1_bits.associativity
180 #define pcci_cache_attr pcci_info_1.pcci1_bits.at
181 #define pcci_unified pcci_info_1.pcci1_bits.u
182 #define pcci_tag_msb pcci_info_2.pcci2_bits.tag_ms_bit
183 #define pcci_tag_lsb pcci_info_2.pcci2_bits.tag_ls_bit
184 #define pcci_alias_boundary pcci_info_2.pcci2_bits.alias_boundary
185 #define pcci_cache_size pcci_info_2.pcci2_bits.cache_size
189 /* Possible values for cache attributes */
191 #define PAL_CACHE_ATTR_WT 0 /* Write through cache */
192 #define PAL_CACHE_ATTR_WB 1 /* Write back cache */
193 #define PAL_CACHE_ATTR_WT_OR_WB 2 /* Either write thru or write
194 * back depending on TLB
199 /* Possible values for cache hints */
201 #define PAL_CACHE_HINT_TEMP_1 0 /* Temporal level 1 */
202 #define PAL_CACHE_HINT_NTEMP_1 1 /* Non-temporal level 1 */
203 #define PAL_CACHE_HINT_NTEMP_ALL 3 /* Non-temporal all levels */
205 /* Processor cache protection information */
206 typedef union pal_cache_protection_element_u
{
209 u32 data_bits
: 8, /* # data bits covered by
210 * each unit of protection
213 tagprot_lsb
: 6, /* Least -do- */
214 tagprot_msb
: 6, /* Most Sig. tag address
218 prot_bits
: 6, /* # of protection bits */
219 method
: 4, /* Protection method */
220 t_d
: 2; /* Indicates which part
222 * protection encoding
226 } pal_cache_protection_element_t
;
228 #define pcpi_cache_prot_part pcp_info.t_d
229 #define pcpi_prot_method pcp_info.method
230 #define pcpi_prot_bits pcp_info.prot_bits
231 #define pcpi_tagprot_msb pcp_info.tagprot_msb
232 #define pcpi_tagprot_lsb pcp_info.tagprot_lsb
233 #define pcpi_data_bits pcp_info.data_bits
235 /* Processor cache part encodings */
236 #define PAL_CACHE_PROT_PART_DATA 0 /* Data protection */
237 #define PAL_CACHE_PROT_PART_TAG 1 /* Tag protection */
238 #define PAL_CACHE_PROT_PART_TAG_DATA 2 /* Tag+data protection (tag is
241 #define PAL_CACHE_PROT_PART_DATA_TAG 3 /* Data+tag protection (data is
244 #define PAL_CACHE_PROT_PART_MAX 6
247 typedef struct pal_cache_protection_info_s
{
248 pal_status_t pcpi_status
;
249 pal_cache_protection_element_t pcp_info
[PAL_CACHE_PROT_PART_MAX
];
250 } pal_cache_protection_info_t
;
253 /* Processor cache protection method encodings */
254 #define PAL_CACHE_PROT_METHOD_NONE 0 /* No protection */
255 #define PAL_CACHE_PROT_METHOD_ODD_PARITY 1 /* Odd parity */
256 #define PAL_CACHE_PROT_METHOD_EVEN_PARITY 2 /* Even parity */
257 #define PAL_CACHE_PROT_METHOD_ECC 3 /* ECC protection */
260 /* Processor cache line identification in the heirarchy */
261 typedef union pal_cache_line_id_u
{
264 u64 cache_type
: 8, /* 7-0 cache type */
265 level
: 8, /* 15-8 level of the
269 way
: 8, /* 23-16 way in the set
271 part
: 8, /* 31-24 part of the
274 reserved
: 32; /* 63-32 is reserved*/
277 u64 cache_type
: 8, /* 7-0 cache type */
278 level
: 8, /* 15-8 level of the
282 way
: 8, /* 23-16 way in the set
284 part
: 8, /* 31-24 part of the
287 mesi
: 8, /* 39-32 cache line
290 start
: 8, /* 47-40 lsb of data to
293 length
: 8, /* 55-48 #bits to
296 trigger
: 8; /* 63-56 Trigger error
302 } pal_cache_line_id_u_t
;
304 #define pclid_read_part pclid_info_read.part
305 #define pclid_read_way pclid_info_read.way
306 #define pclid_read_level pclid_info_read.level
307 #define pclid_read_cache_type pclid_info_read.cache_type
309 #define pclid_write_trigger pclid_info_write.trigger
310 #define pclid_write_length pclid_info_write.length
311 #define pclid_write_start pclid_info_write.start
312 #define pclid_write_mesi pclid_info_write.mesi
313 #define pclid_write_part pclid_info_write.part
314 #define pclid_write_way pclid_info_write.way
315 #define pclid_write_level pclid_info_write.level
316 #define pclid_write_cache_type pclid_info_write.cache_type
318 /* Processor cache line part encodings */
319 #define PAL_CACHE_LINE_ID_PART_DATA 0 /* Data */
320 #define PAL_CACHE_LINE_ID_PART_TAG 1 /* Tag */
321 #define PAL_CACHE_LINE_ID_PART_DATA_PROT 2 /* Data protection */
322 #define PAL_CACHE_LINE_ID_PART_TAG_PROT 3 /* Tag protection */
323 #define PAL_CACHE_LINE_ID_PART_DATA_TAG_PROT 4 /* Data+tag
326 typedef struct pal_cache_line_info_s
{
327 pal_status_t pcli_status
; /* Return status of the read cache line
330 u64 pcli_data
; /* 64-bit data, tag, protection bits .. */
331 u64 pcli_data_len
; /* data length in bits */
332 pal_cache_line_state_t pcli_cache_line_state
; /* mesi state */
334 } pal_cache_line_info_t
;
337 /* Machine Check related crap */
339 /* Pending event status bits */
340 typedef u64 pal_mc_pending_events_t
;
342 #define PAL_MC_PENDING_MCA (1 << 0)
343 #define PAL_MC_PENDING_INIT (1 << 1)
345 /* Error information type */
346 typedef u64 pal_mc_info_index_t
;
348 #define PAL_MC_INFO_PROCESSOR 0 /* Processor */
349 #define PAL_MC_INFO_CACHE_CHECK 1 /* Cache check */
350 #define PAL_MC_INFO_TLB_CHECK 2 /* Tlb check */
351 #define PAL_MC_INFO_BUS_CHECK 3 /* Bus check */
352 #define PAL_MC_INFO_REQ_ADDR 4 /* Requestor address */
353 #define PAL_MC_INFO_RESP_ADDR 5 /* Responder address */
354 #define PAL_MC_INFO_TARGET_ADDR 6 /* Target address */
355 #define PAL_MC_INFO_IMPL_DEP 7 /* Implementation
360 typedef struct pal_process_state_info_s
{
362 rz
: 1, /* PAL_CHECK processor
367 ra
: 1, /* PAL_CHECK attempted
370 me
: 1, /* Distinct multiple
374 mn
: 1, /* Min. state save
376 * registered with PAL
379 sy
: 1, /* Storage integrity
384 co
: 1, /* Continuable */
385 ci
: 1, /* MC isolated */
386 us
: 1, /* Uncontained storage
391 hd
: 1, /* Non-essential hw
395 * processor to run in
399 tl
: 1, /* 1 => MC occurred
401 * executed but before
403 * resulted from instr
408 mi
: 1, /* More information available
409 * call PAL_MC_ERROR_INFO
411 pi
: 1, /* Precise instruction pointer */
412 pm
: 1, /* Precise min-state save area */
414 dy
: 1, /* Processor dynamic
419 in
: 1, /* 0 = MC, 1 = INIT */
420 rs
: 1, /* RSE valid */
421 cm
: 1, /* MC corrected */
422 ex
: 1, /* MC is expected */
423 cr
: 1, /* Control regs valid*/
424 pc
: 1, /* Perf cntrs valid */
425 dr
: 1, /* Debug regs valid */
426 tr
: 1, /* Translation regs
429 rr
: 1, /* Region regs valid */
430 ar
: 1, /* App regs valid */
431 br
: 1, /* Branch regs valid */
432 pr
: 1, /* Predicate registers
436 fp
: 1, /* fp registers valid*/
437 b1
: 1, /* Preserved bank one
441 b0
: 1, /* Preserved bank zero
445 gr
: 1, /* General registers
447 * (excl. banked regs)
449 dsize
: 16, /* size of dynamic
455 cc
: 1, /* Cache check */
456 tc
: 1, /* TLB check */
457 bc
: 1, /* Bus check */
458 rc
: 1, /* Register file check */
459 uc
: 1; /* Uarch check */
461 } pal_processor_state_info_t
;
463 typedef struct pal_cache_check_info_s
{
464 u64 op
: 4, /* Type of cache
469 level
: 2, /* Cache level */
471 dl
: 1, /* Failure in data part
474 tl
: 1, /* Failure in tag part
477 dc
: 1, /* Failure in dcache */
478 ic
: 1, /* Failure in icache */
479 mesi
: 3, /* Cache line state */
480 mv
: 1, /* mesi valid */
481 way
: 5, /* Way in which the
484 wiv
: 1, /* Way field valid */
487 index
: 20, /* Cache line index */
490 is
: 1, /* instruction set (1 == ia32) */
491 iv
: 1, /* instruction set field valid */
492 pl
: 2, /* privilege level */
493 pv
: 1, /* privilege level field valid */
494 mcc
: 1, /* Machine check corrected */
495 tv
: 1, /* Target address
498 rq
: 1, /* Requester identifier
501 rp
: 1, /* Responder identifier
504 pi
: 1; /* Precise instruction pointer
507 } pal_cache_check_info_t
;
509 typedef struct pal_tlb_check_info_s
{
511 u64 tr_slot
: 8, /* Slot# of TR where
514 trv
: 1, /* tr_slot field is valid */
516 level
: 2, /* TLB level where failure occurred */
518 dtr
: 1, /* Fail in data TR */
519 itr
: 1, /* Fail in inst TR */
520 dtc
: 1, /* Fail in data TC */
521 itc
: 1, /* Fail in inst. TC */
522 op
: 4, /* Cache operation */
525 is
: 1, /* instruction set (1 == ia32) */
526 iv
: 1, /* instruction set field valid */
527 pl
: 2, /* privilege level */
528 pv
: 1, /* privilege level field valid */
529 mcc
: 1, /* Machine check corrected */
530 tv
: 1, /* Target address
533 rq
: 1, /* Requester identifier
536 rp
: 1, /* Responder identifier
539 pi
: 1; /* Precise instruction pointer
542 } pal_tlb_check_info_t
;
544 typedef struct pal_bus_check_info_s
{
545 u64 size
: 5, /* Xaction size */
546 ib
: 1, /* Internal bus error */
547 eb
: 1, /* External bus error */
548 cc
: 1, /* Error occurred
552 type
: 8, /* Bus xaction type*/
553 sev
: 5, /* Bus error severity*/
554 hier
: 2, /* Bus hierarchy level */
556 bsi
: 8, /* Bus error status
561 is
: 1, /* instruction set (1 == ia32) */
562 iv
: 1, /* instruction set field valid */
563 pl
: 2, /* privilege level */
564 pv
: 1, /* privilege level field valid */
565 mcc
: 1, /* Machine check corrected */
566 tv
: 1, /* Target address
569 rq
: 1, /* Requester identifier
572 rp
: 1, /* Responder identifier
575 pi
: 1; /* Precise instruction pointer
578 } pal_bus_check_info_t
;
580 typedef struct pal_reg_file_check_info_s
{
581 u64 id
: 4, /* Register file identifier */
582 op
: 4, /* Type of register
587 reg_num
: 7, /* Register number */
588 rnv
: 1, /* reg_num valid */
591 is
: 1, /* instruction set (1 == ia32) */
592 iv
: 1, /* instruction set field valid */
593 pl
: 2, /* privilege level */
594 pv
: 1, /* privilege level field valid */
595 mcc
: 1, /* Machine check corrected */
597 pi
: 1; /* Precise instruction pointer
600 } pal_reg_file_check_info_t
;
602 typedef struct pal_uarch_check_info_s
{
603 u64 sid
: 5, /* Structure identification */
604 level
: 3, /* Level of failure */
605 array_id
: 4, /* Array identification */
611 way
: 6, /* Way of structure */
612 wv
: 1, /* way valid */
613 xv
: 1, /* index valid */
615 index
: 8, /* Index or set of the uarch
616 * structure that failed.
620 is
: 1, /* instruction set (1 == ia32) */
621 iv
: 1, /* instruction set field valid */
622 pl
: 2, /* privilege level */
623 pv
: 1, /* privilege level field valid */
624 mcc
: 1, /* Machine check corrected */
625 tv
: 1, /* Target address
628 rq
: 1, /* Requester identifier
631 rp
: 1, /* Responder identifier
634 pi
: 1; /* Precise instruction pointer
637 } pal_uarch_check_info_t
;
639 typedef union pal_mc_error_info_u
{
641 pal_processor_state_info_t pme_processor
;
642 pal_cache_check_info_t pme_cache
;
643 pal_tlb_check_info_t pme_tlb
;
644 pal_bus_check_info_t pme_bus
;
645 pal_reg_file_check_info_t pme_reg_file
;
646 pal_uarch_check_info_t pme_uarch
;
647 } pal_mc_error_info_t
;
649 #define pmci_proc_unknown_check pme_processor.uc
650 #define pmci_proc_bus_check pme_processor.bc
651 #define pmci_proc_tlb_check pme_processor.tc
652 #define pmci_proc_cache_check pme_processor.cc
653 #define pmci_proc_dynamic_state_size pme_processor.dsize
654 #define pmci_proc_gpr_valid pme_processor.gr
655 #define pmci_proc_preserved_bank0_gpr_valid pme_processor.b0
656 #define pmci_proc_preserved_bank1_gpr_valid pme_processor.b1
657 #define pmci_proc_fp_valid pme_processor.fp
658 #define pmci_proc_predicate_regs_valid pme_processor.pr
659 #define pmci_proc_branch_regs_valid pme_processor.br
660 #define pmci_proc_app_regs_valid pme_processor.ar
661 #define pmci_proc_region_regs_valid pme_processor.rr
662 #define pmci_proc_translation_regs_valid pme_processor.tr
663 #define pmci_proc_debug_regs_valid pme_processor.dr
664 #define pmci_proc_perf_counters_valid pme_processor.pc
665 #define pmci_proc_control_regs_valid pme_processor.cr
666 #define pmci_proc_machine_check_expected pme_processor.ex
667 #define pmci_proc_machine_check_corrected pme_processor.cm
668 #define pmci_proc_rse_valid pme_processor.rs
669 #define pmci_proc_machine_check_or_init pme_processor.in
670 #define pmci_proc_dynamic_state_valid pme_processor.dy
671 #define pmci_proc_operation pme_processor.op
672 #define pmci_proc_trap_lost pme_processor.tl
673 #define pmci_proc_hardware_damage pme_processor.hd
674 #define pmci_proc_uncontained_storage_damage pme_processor.us
675 #define pmci_proc_machine_check_isolated pme_processor.ci
676 #define pmci_proc_continuable pme_processor.co
677 #define pmci_proc_storage_intergrity_synced pme_processor.sy
678 #define pmci_proc_min_state_save_area_regd pme_processor.mn
679 #define pmci_proc_distinct_multiple_errors pme_processor.me
680 #define pmci_proc_pal_attempted_rendezvous pme_processor.ra
681 #define pmci_proc_pal_rendezvous_complete pme_processor.rz
684 #define pmci_cache_level pme_cache.level
685 #define pmci_cache_line_state pme_cache.mesi
686 #define pmci_cache_line_state_valid pme_cache.mv
687 #define pmci_cache_line_index pme_cache.index
688 #define pmci_cache_instr_cache_fail pme_cache.ic
689 #define pmci_cache_data_cache_fail pme_cache.dc
690 #define pmci_cache_line_tag_fail pme_cache.tl
691 #define pmci_cache_line_data_fail pme_cache.dl
692 #define pmci_cache_operation pme_cache.op
693 #define pmci_cache_way_valid pme_cache.wv
694 #define pmci_cache_target_address_valid pme_cache.tv
695 #define pmci_cache_way pme_cache.way
696 #define pmci_cache_mc pme_cache.mc
698 #define pmci_tlb_instr_translation_cache_fail pme_tlb.itc
699 #define pmci_tlb_data_translation_cache_fail pme_tlb.dtc
700 #define pmci_tlb_instr_translation_reg_fail pme_tlb.itr
701 #define pmci_tlb_data_translation_reg_fail pme_tlb.dtr
702 #define pmci_tlb_translation_reg_slot pme_tlb.tr_slot
703 #define pmci_tlb_mc pme_tlb.mc
705 #define pmci_bus_status_info pme_bus.bsi
706 #define pmci_bus_req_address_valid pme_bus.rq
707 #define pmci_bus_resp_address_valid pme_bus.rp
708 #define pmci_bus_target_address_valid pme_bus.tv
709 #define pmci_bus_error_severity pme_bus.sev
710 #define pmci_bus_transaction_type pme_bus.type
711 #define pmci_bus_cache_cache_transfer pme_bus.cc
712 #define pmci_bus_transaction_size pme_bus.size
713 #define pmci_bus_internal_error pme_bus.ib
714 #define pmci_bus_external_error pme_bus.eb
715 #define pmci_bus_mc pme_bus.mc
718 * NOTE: this min_state_save area struct only includes the 1KB
719 * architectural state save area. The other 3 KB is scratch space
723 typedef struct pal_min_state_area_s
{
724 u64 pmsa_nat_bits
; /* nat bits for saved GRs */
725 u64 pmsa_gr
[15]; /* GR1 - GR15 */
726 u64 pmsa_bank0_gr
[16]; /* GR16 - GR31 */
727 u64 pmsa_bank1_gr
[16]; /* GR16 - GR31 */
728 u64 pmsa_pr
; /* predicate registers */
729 u64 pmsa_br0
; /* branch register 0 */
730 u64 pmsa_rsc
; /* ar.rsc */
731 u64 pmsa_iip
; /* cr.iip */
732 u64 pmsa_ipsr
; /* cr.ipsr */
733 u64 pmsa_ifs
; /* cr.ifs */
734 u64 pmsa_xip
; /* previous iip */
735 u64 pmsa_xpsr
; /* previous psr */
736 u64 pmsa_xfs
; /* previous ifs */
737 u64 pmsa_br1
; /* branch register 1 */
738 u64 pmsa_reserved
[70]; /* pal_min_state_area should total to 1KB */
739 } pal_min_state_area_t
;
742 struct ia64_pal_retval
{
744 * A zero status value indicates call completed without error.
745 * A negative status value indicates reason of call failure.
746 * A positive status value indicates success but an
747 * informational value should be printed (e.g., "reboot for
748 * change to take effect").
757 * Note: Currently unused PAL arguments are generally labeled
758 * "reserved" so the value specified in the PAL documentation
759 * (generally 0) MUST be passed. Reserved parameters are not optional
762 extern struct ia64_pal_retval
ia64_pal_call_static (u64
, u64
, u64
, u64
, u64
);
763 extern struct ia64_pal_retval
ia64_pal_call_stacked (u64
, u64
, u64
, u64
);
764 extern struct ia64_pal_retval
ia64_pal_call_phys_static (u64
, u64
, u64
, u64
);
765 extern struct ia64_pal_retval
ia64_pal_call_phys_stacked (u64
, u64
, u64
, u64
);
766 extern void ia64_save_scratch_fpregs (struct ia64_fpreg
*);
767 extern void ia64_load_scratch_fpregs (struct ia64_fpreg
*);
769 #define PAL_CALL(iprv,a0,a1,a2,a3) do { \
770 struct ia64_fpreg fr[6]; \
771 ia64_save_scratch_fpregs(fr); \
772 iprv = ia64_pal_call_static(a0, a1, a2, a3, 0); \
773 ia64_load_scratch_fpregs(fr); \
776 #define PAL_CALL_IC_OFF(iprv,a0,a1,a2,a3) do { \
777 struct ia64_fpreg fr[6]; \
778 ia64_save_scratch_fpregs(fr); \
779 iprv = ia64_pal_call_static(a0, a1, a2, a3, 1); \
780 ia64_load_scratch_fpregs(fr); \
783 #define PAL_CALL_STK(iprv,a0,a1,a2,a3) do { \
784 struct ia64_fpreg fr[6]; \
785 ia64_save_scratch_fpregs(fr); \
786 iprv = ia64_pal_call_stacked(a0, a1, a2, a3); \
787 ia64_load_scratch_fpregs(fr); \
790 #define PAL_CALL_PHYS(iprv,a0,a1,a2,a3) do { \
791 struct ia64_fpreg fr[6]; \
792 ia64_save_scratch_fpregs(fr); \
793 iprv = ia64_pal_call_phys_static(a0, a1, a2, a3); \
794 ia64_load_scratch_fpregs(fr); \
797 #define PAL_CALL_PHYS_STK(iprv,a0,a1,a2,a3) do { \
798 struct ia64_fpreg fr[6]; \
799 ia64_save_scratch_fpregs(fr); \
800 iprv = ia64_pal_call_phys_stacked(a0, a1, a2, a3); \
801 ia64_load_scratch_fpregs(fr); \
804 typedef int (*ia64_pal_handler
) (u64
, ...);
805 extern ia64_pal_handler ia64_pal
;
806 extern void ia64_pal_handler_init (void *);
808 extern ia64_pal_handler ia64_pal
;
810 extern pal_cache_config_info_t l0d_cache_config_info
;
811 extern pal_cache_config_info_t l0i_cache_config_info
;
812 extern pal_cache_config_info_t l1_cache_config_info
;
813 extern pal_cache_config_info_t l2_cache_config_info
;
815 extern pal_cache_protection_info_t l0d_cache_protection_info
;
816 extern pal_cache_protection_info_t l0i_cache_protection_info
;
817 extern pal_cache_protection_info_t l1_cache_protection_info
;
818 extern pal_cache_protection_info_t l2_cache_protection_info
;
820 extern pal_cache_config_info_t
pal_cache_config_info_get(pal_cache_level_t
,
823 extern pal_cache_protection_info_t
pal_cache_protection_info_get(pal_cache_level_t
,
827 extern void pal_error(int);
830 /* Useful wrappers for the current list of pal procedures */
832 typedef union pal_bus_features_u
{
833 u64 pal_bus_features_val
;
835 u64 pbf_reserved1
: 29;
836 u64 pbf_req_bus_parking
: 1;
837 u64 pbf_bus_lock_mask
: 1;
838 u64 pbf_enable_half_xfer_rate
: 1;
839 u64 pbf_reserved2
: 22;
840 u64 pbf_disable_xaction_queueing
: 1;
841 u64 pbf_disable_resp_err_check
: 1;
842 u64 pbf_disable_berr_check
: 1;
843 u64 pbf_disable_bus_req_internal_err_signal
: 1;
844 u64 pbf_disable_bus_req_berr_signal
: 1;
845 u64 pbf_disable_bus_init_event_check
: 1;
846 u64 pbf_disable_bus_init_event_signal
: 1;
847 u64 pbf_disable_bus_addr_err_check
: 1;
848 u64 pbf_disable_bus_addr_err_signal
: 1;
849 u64 pbf_disable_bus_data_err_check
: 1;
850 } pal_bus_features_s
;
851 } pal_bus_features_u_t
;
853 extern void pal_bus_features_print (u64
);
855 /* Provide information about configurable processor bus features */
857 ia64_pal_bus_get_features (pal_bus_features_u_t
*features_avail
,
858 pal_bus_features_u_t
*features_status
,
859 pal_bus_features_u_t
*features_control
)
861 struct ia64_pal_retval iprv
;
862 PAL_CALL_PHYS(iprv
, PAL_BUS_GET_FEATURES
, 0, 0, 0);
864 features_avail
->pal_bus_features_val
= iprv
.v0
;
866 features_status
->pal_bus_features_val
= iprv
.v1
;
867 if (features_control
)
868 features_control
->pal_bus_features_val
= iprv
.v2
;
872 /* Enables/disables specific processor bus features */
874 ia64_pal_bus_set_features (pal_bus_features_u_t feature_select
)
876 struct ia64_pal_retval iprv
;
877 PAL_CALL_PHYS(iprv
, PAL_BUS_SET_FEATURES
, feature_select
.pal_bus_features_val
, 0, 0);
881 /* Get detailed cache information */
883 ia64_pal_cache_config_info (u64 cache_level
, u64 cache_type
, pal_cache_config_info_t
*conf
)
885 struct ia64_pal_retval iprv
;
887 PAL_CALL(iprv
, PAL_CACHE_INFO
, cache_level
, cache_type
, 0);
889 if (iprv
.status
== 0) {
890 conf
->pcci_status
= iprv
.status
;
891 conf
->pcci_info_1
.pcci1_data
= iprv
.v0
;
892 conf
->pcci_info_2
.pcci2_data
= iprv
.v1
;
893 conf
->pcci_reserved
= iprv
.v2
;
899 /* Get detailed cche protection information */
901 ia64_pal_cache_prot_info (u64 cache_level
, u64 cache_type
, pal_cache_protection_info_t
*prot
)
903 struct ia64_pal_retval iprv
;
905 PAL_CALL(iprv
, PAL_CACHE_PROT_INFO
, cache_level
, cache_type
, 0);
907 if (iprv
.status
== 0) {
908 prot
->pcpi_status
= iprv
.status
;
909 prot
->pcp_info
[0].pcpi_data
= iprv
.v0
& 0xffffffff;
910 prot
->pcp_info
[1].pcpi_data
= iprv
.v0
>> 32;
911 prot
->pcp_info
[2].pcpi_data
= iprv
.v1
& 0xffffffff;
912 prot
->pcp_info
[3].pcpi_data
= iprv
.v1
>> 32;
913 prot
->pcp_info
[4].pcpi_data
= iprv
.v2
& 0xffffffff;
914 prot
->pcp_info
[5].pcpi_data
= iprv
.v2
>> 32;
920 * Flush the processor instruction or data caches. *PROGRESS must be
921 * initialized to zero before calling this for the first time..
924 ia64_pal_cache_flush (u64 cache_type
, u64 invalidate
, u64
*progress
, u64
*vector
)
926 struct ia64_pal_retval iprv
;
927 PAL_CALL_IC_OFF(iprv
, PAL_CACHE_FLUSH
, cache_type
, invalidate
, *progress
);
935 /* Initialize the processor controlled caches */
937 ia64_pal_cache_init (u64 level
, u64 cache_type
, u64 rest
)
939 struct ia64_pal_retval iprv
;
940 PAL_CALL(iprv
, PAL_CACHE_INIT
, level
, cache_type
, rest
);
944 /* Initialize the tags and data of a data or unified cache line of
945 * processor controlled cache to known values without the availability
949 ia64_pal_cache_line_init (u64 physical_addr
, u64 data_value
)
951 struct ia64_pal_retval iprv
;
952 PAL_CALL(iprv
, PAL_CACHE_LINE_INIT
, physical_addr
, data_value
, 0);
957 /* Read the data and tag of a processor controlled cache line for diags */
959 ia64_pal_cache_read (pal_cache_line_id_u_t line_id
, u64 physical_addr
)
961 struct ia64_pal_retval iprv
;
962 PAL_CALL(iprv
, PAL_CACHE_READ
, line_id
.pclid_data
, physical_addr
, 0);
966 /* Return summary information about the heirarchy of caches controlled by the processor */
968 ia64_pal_cache_summary (u64
*cache_levels
, u64
*unique_caches
)
970 struct ia64_pal_retval iprv
;
971 PAL_CALL(iprv
, PAL_CACHE_SUMMARY
, 0, 0, 0);
973 *cache_levels
= iprv
.v0
;
975 *unique_caches
= iprv
.v1
;
979 /* Write the data and tag of a processor-controlled cache line for diags */
981 ia64_pal_cache_write (pal_cache_line_id_u_t line_id
, u64 physical_addr
, u64 data
)
983 struct ia64_pal_retval iprv
;
984 PAL_CALL(iprv
, PAL_CACHE_WRITE
, line_id
.pclid_data
, physical_addr
, data
);
989 /* Return the parameters needed to copy relocatable PAL procedures from ROM to memory */
991 ia64_pal_copy_info (u64 copy_type
, u64 num_procs
, u64 num_iopics
,
992 u64
*buffer_size
, u64
*buffer_align
)
994 struct ia64_pal_retval iprv
;
995 PAL_CALL(iprv
, PAL_COPY_INFO
, copy_type
, num_procs
, num_iopics
);
997 *buffer_size
= iprv
.v0
;
999 *buffer_align
= iprv
.v1
;
1003 /* Copy relocatable PAL procedures from ROM to memory */
1005 ia64_pal_copy_pal (u64 target_addr
, u64 alloc_size
, u64 processor
, u64
*pal_proc_offset
)
1007 struct ia64_pal_retval iprv
;
1008 PAL_CALL(iprv
, PAL_COPY_PAL
, target_addr
, alloc_size
, processor
);
1009 if (pal_proc_offset
)
1010 *pal_proc_offset
= iprv
.v0
;
1014 /* Return the number of instruction and data debug register pairs */
1016 ia64_pal_debug_info (u64
*inst_regs
, u64
*data_regs
)
1018 struct ia64_pal_retval iprv
;
1019 PAL_CALL(iprv
, PAL_DEBUG_INFO
, 0, 0, 0);
1021 *inst_regs
= iprv
.v0
;
1023 *data_regs
= iprv
.v1
;
1029 /* Switch from IA64-system environment to IA-32 system environment */
1031 ia64_pal_enter_ia32_env (ia32_env1
, ia32_env2
, ia32_env3
)
1033 struct ia64_pal_retval iprv
;
1034 PAL_CALL(iprv
, PAL_ENTER_IA_32_ENV
, ia32_env1
, ia32_env2
, ia32_env3
);
1039 /* Get unique geographical address of this processor on its bus */
1041 ia64_pal_fixed_addr (u64
*global_unique_addr
)
1043 struct ia64_pal_retval iprv
;
1044 PAL_CALL(iprv
, PAL_FIXED_ADDR
, 0, 0, 0);
1045 if (global_unique_addr
)
1046 *global_unique_addr
= iprv
.v0
;
1050 /* Get base frequency of the platform if generated by the processor */
1052 ia64_pal_freq_base (u64
*platform_base_freq
)
1054 struct ia64_pal_retval iprv
;
1055 PAL_CALL(iprv
, PAL_FREQ_BASE
, 0, 0, 0);
1056 if (platform_base_freq
)
1057 *platform_base_freq
= iprv
.v0
;
1062 * Get the ratios for processor frequency, bus frequency and interval timer to
1063 * to base frequency of the platform
1066 ia64_pal_freq_ratios (struct pal_freq_ratio
*proc_ratio
, struct pal_freq_ratio
*bus_ratio
,
1067 struct pal_freq_ratio
*itc_ratio
)
1069 struct ia64_pal_retval iprv
;
1070 PAL_CALL(iprv
, PAL_FREQ_RATIOS
, 0, 0, 0);
1072 *(u64
*)proc_ratio
= iprv
.v0
;
1074 *(u64
*)bus_ratio
= iprv
.v1
;
1076 *(u64
*)itc_ratio
= iprv
.v2
;
1080 /* Make the processor enter HALT or one of the implementation dependent low
1081 * power states where prefetching and execution are suspended and cache and
1082 * TLB coherency is not maintained.
1085 ia64_pal_halt (u64 halt_state
)
1087 struct ia64_pal_retval iprv
;
1088 PAL_CALL(iprv
, PAL_HALT
, halt_state
, 0, 0);
1092 typedef union pal_power_mgmt_info_u
{
1095 u64 exit_latency
: 16,
1097 power_consumption
: 28,
1101 } pal_power_mgmt_info_s
;
1102 } pal_power_mgmt_info_u_t
;
1104 /* Return information about processor's optional power management capabilities. */
1106 ia64_pal_halt_info (pal_power_mgmt_info_u_t
*power_buf
)
1108 struct ia64_pal_retval iprv
;
1109 PAL_CALL_STK(iprv
, PAL_HALT_INFO
, (unsigned long) power_buf
, 0, 0);
1113 /* Cause the processor to enter LIGHT HALT state, where prefetching and execution are
1114 * suspended, but cache and TLB coherency is maintained.
1117 ia64_pal_halt_light (void)
1119 struct ia64_pal_retval iprv
;
1120 PAL_CALL(iprv
, PAL_HALT_LIGHT
, 0, 0, 0);
1124 /* Clear all the processor error logging registers and reset the indicator that allows
1125 * the error logging registers to be written. This procedure also checks the pending
1126 * machine check bit and pending INIT bit and reports their states.
1129 ia64_pal_mc_clear_log (u64
*pending_vector
)
1131 struct ia64_pal_retval iprv
;
1132 PAL_CALL(iprv
, PAL_MC_CLEAR_LOG
, 0, 0, 0);
1134 *pending_vector
= iprv
.v0
;
1138 /* Ensure that all outstanding transactions in a processor are completed or that any
1139 * MCA due to thes outstanding transaction is taken.
1142 ia64_pal_mc_drain (void)
1144 struct ia64_pal_retval iprv
;
1145 PAL_CALL(iprv
, PAL_MC_DRAIN
, 0, 0, 0);
1149 /* Return the machine check dynamic processor state */
1151 ia64_pal_mc_dynamic_state (u64 offset
, u64
*size
, u64
*pds
)
1153 struct ia64_pal_retval iprv
;
1154 PAL_CALL(iprv
, PAL_MC_DYNAMIC_STATE
, offset
, 0, 0);
1162 /* Return processor machine check information */
1164 ia64_pal_mc_error_info (u64 info_index
, u64 type_index
, u64
*size
, u64
*error_info
)
1166 struct ia64_pal_retval iprv
;
1167 PAL_CALL(iprv
, PAL_MC_ERROR_INFO
, info_index
, type_index
, 0);
1171 *error_info
= iprv
.v1
;
1175 /* Inform PALE_CHECK whether a machine check is expected so that PALE_CHECK willnot
1176 * attempt to correct any expected machine checks.
1179 ia64_pal_mc_expected (u64 expected
, u64
*previous
)
1181 struct ia64_pal_retval iprv
;
1182 PAL_CALL(iprv
, PAL_MC_EXPECTED
, expected
, 0, 0);
1184 *previous
= iprv
.v0
;
1188 /* Register a platform dependent location with PAL to which it can save
1189 * minimal processor state in the event of a machine check or initialization
1193 ia64_pal_mc_register_mem (u64 physical_addr
)
1195 struct ia64_pal_retval iprv
;
1196 PAL_CALL(iprv
, PAL_MC_REGISTER_MEM
, physical_addr
, 0, 0);
1200 /* Restore minimal architectural processor state, set CMC interrupt if necessary
1201 * and resume execution
1204 ia64_pal_mc_resume (u64 set_cmci
, u64 save_ptr
)
1206 struct ia64_pal_retval iprv
;
1207 PAL_CALL(iprv
, PAL_MC_RESUME
, set_cmci
, save_ptr
, 0);
1211 /* Return the memory attributes implemented by the processor */
1213 ia64_pal_mem_attrib (u64
*mem_attrib
)
1215 struct ia64_pal_retval iprv
;
1216 PAL_CALL(iprv
, PAL_MEM_ATTRIB
, 0, 0, 0);
1218 *mem_attrib
= iprv
.v0
& 0xff;
1222 /* Return the amount of memory needed for second phase of processor
1223 * self-test and the required alignment of memory.
1226 ia64_pal_mem_for_test (u64
*bytes_needed
, u64
*alignment
)
1228 struct ia64_pal_retval iprv
;
1229 PAL_CALL(iprv
, PAL_MEM_FOR_TEST
, 0, 0, 0);
1231 *bytes_needed
= iprv
.v0
;
1233 *alignment
= iprv
.v1
;
1237 typedef union pal_perf_mon_info_u
{
1245 } pal_perf_mon_info_s
;
1246 } pal_perf_mon_info_u_t
;
1248 /* Return the performance monitor information about what can be counted
1249 * and how to configure the monitors to count the desired events.
1252 ia64_pal_perf_mon_info (u64
*pm_buffer
, pal_perf_mon_info_u_t
*pm_info
)
1254 struct ia64_pal_retval iprv
;
1255 PAL_CALL(iprv
, PAL_PERF_MON_INFO
, (unsigned long) pm_buffer
, 0, 0);
1257 pm_info
->ppmi_data
= iprv
.v0
;
1261 /* Specifies the physical address of the processor interrupt block
1262 * and I/O port space.
1265 ia64_pal_platform_addr (u64 type
, u64 physical_addr
)
1267 struct ia64_pal_retval iprv
;
1268 PAL_CALL(iprv
, PAL_PLATFORM_ADDR
, type
, physical_addr
, 0);
1272 /* Set the SAL PMI entrypoint in memory */
1274 ia64_pal_pmi_entrypoint (u64 sal_pmi_entry_addr
)
1276 struct ia64_pal_retval iprv
;
1277 PAL_CALL(iprv
, PAL_PMI_ENTRYPOINT
, sal_pmi_entry_addr
, 0, 0);
1281 struct pal_features_s
;
1282 /* Provide information about configurable processor features */
1284 ia64_pal_proc_get_features (u64
*features_avail
,
1285 u64
*features_status
,
1286 u64
*features_control
)
1288 struct ia64_pal_retval iprv
;
1289 PAL_CALL_PHYS(iprv
, PAL_PROC_GET_FEATURES
, 0, 0, 0);
1290 if (iprv
.status
== 0) {
1291 *features_avail
= iprv
.v0
;
1292 *features_status
= iprv
.v1
;
1293 *features_control
= iprv
.v2
;
1298 /* Enable/disable processor dependent features */
1300 ia64_pal_proc_set_features (u64 feature_select
)
1302 struct ia64_pal_retval iprv
;
1303 PAL_CALL_PHYS(iprv
, PAL_PROC_SET_FEATURES
, feature_select
, 0, 0);
1308 * Put everything in a struct so we avoid the global offset table whenever
1311 typedef struct ia64_ptce_info_s
{
1317 /* Return the information required for the architected loop used to purge
1318 * (initialize) the entire TC
1321 ia64_get_ptce (ia64_ptce_info_t
*ptce
)
1323 struct ia64_pal_retval iprv
;
1328 PAL_CALL(iprv
, PAL_PTCE_INFO
, 0, 0, 0);
1329 if (iprv
.status
== 0) {
1330 ptce
->base
= iprv
.v0
;
1331 ptce
->count
[0] = iprv
.v1
>> 32;
1332 ptce
->count
[1] = iprv
.v1
& 0xffffffff;
1333 ptce
->stride
[0] = iprv
.v2
>> 32;
1334 ptce
->stride
[1] = iprv
.v2
& 0xffffffff;
1339 /* Return info about implemented application and control registers. */
1341 ia64_pal_register_info (u64 info_request
, u64
*reg_info_1
, u64
*reg_info_2
)
1343 struct ia64_pal_retval iprv
;
1344 PAL_CALL(iprv
, PAL_REGISTER_INFO
, info_request
, 0, 0);
1346 *reg_info_1
= iprv
.v0
;
1348 *reg_info_2
= iprv
.v1
;
1352 typedef union pal_hints_u
{
1361 /* Return information about the register stack and RSE for this processor
1365 ia64_pal_rse_info (u64
*num_phys_stacked
, pal_hints_u_t
*hints
)
1367 struct ia64_pal_retval iprv
;
1368 PAL_CALL(iprv
, PAL_RSE_INFO
, 0, 0, 0);
1369 if (num_phys_stacked
)
1370 *num_phys_stacked
= iprv
.v0
;
1372 hints
->ph_data
= iprv
.v1
;
1376 /* Cause the processor to enter SHUTDOWN state, where prefetching and execution are
1377 * suspended, but cause cache and TLB coherency to be maintained.
1378 * This is usually called in IA-32 mode.
1381 ia64_pal_shutdown (void)
1383 struct ia64_pal_retval iprv
;
1384 PAL_CALL(iprv
, PAL_SHUTDOWN
, 0, 0, 0);
1388 /* Perform the second phase of processor self-test. */
1390 ia64_pal_test_proc (u64 test_addr
, u64 test_size
, u64 attributes
, u64
*self_test_state
)
1392 struct ia64_pal_retval iprv
;
1393 PAL_CALL(iprv
, PAL_TEST_PROC
, test_addr
, test_size
, attributes
);
1394 if (self_test_state
)
1395 *self_test_state
= iprv
.v0
;
1399 typedef union pal_version_u
{
1400 u64 pal_version_val
;
1402 u64 pv_pal_b_rev
: 8;
1403 u64 pv_pal_b_model
: 8;
1404 u64 pv_reserved1
: 8;
1405 u64 pv_pal_vendor
: 8;
1406 u64 pv_pal_a_rev
: 8;
1407 u64 pv_pal_a_model
: 8;
1408 u64 pv_reserved2
: 16;
1413 /* Return PAL version information */
1415 ia64_pal_version (pal_version_u_t
*pal_min_version
, pal_version_u_t
*pal_cur_version
)
1417 struct ia64_pal_retval iprv
;
1418 PAL_CALL_PHYS(iprv
, PAL_VERSION
, 0, 0, 0);
1419 if (pal_min_version
)
1420 pal_min_version
->pal_version_val
= iprv
.v0
;
1422 if (pal_cur_version
)
1423 pal_cur_version
->pal_version_val
= iprv
.v1
;
1428 typedef union pal_tc_info_u
{
1441 #define tc_reduce_tr pal_tc_info_s.reduce_tr
1442 #define tc_unified pal_tc_info_s.unified
1443 #define tc_pf pal_tc_info_s.pf
1444 #define tc_num_entries pal_tc_info_s.num_entries
1445 #define tc_associativity pal_tc_info_s.associativity
1446 #define tc_num_sets pal_tc_info_s.num_sets
1449 /* Return information about the virtual memory characteristics of the processor
1453 ia64_pal_vm_info (u64 tc_level
, u64 tc_type
, pal_tc_info_u_t
*tc_info
, u64
*tc_pages
)
1455 struct ia64_pal_retval iprv
;
1456 PAL_CALL(iprv
, PAL_VM_INFO
, tc_level
, tc_type
, 0);
1458 tc_info
->pti_val
= iprv
.v0
;
1460 *tc_pages
= iprv
.v1
;
1464 /* Get page size information about the virtual memory characteristics of the processor
1468 ia64_pal_vm_page_size (u64
*tr_pages
, u64
*vw_pages
)
1470 struct ia64_pal_retval iprv
;
1471 PAL_CALL(iprv
, PAL_VM_PAGE_SIZE
, 0, 0, 0);
1473 *tr_pages
= iprv
.v0
;
1475 *vw_pages
= iprv
.v1
;
1479 typedef union pal_vm_info_1_u
{
1492 } pal_vm_info_1_u_t
;
1494 typedef union pal_vm_info_2_u
{
1497 u64 impl_va_msb
: 8,
1501 } pal_vm_info_2_u_t
;
1503 /* Get summary information about the virtual memory characteristics of the processor
1507 ia64_pal_vm_summary (pal_vm_info_1_u_t
*vm_info_1
, pal_vm_info_2_u_t
*vm_info_2
)
1509 struct ia64_pal_retval iprv
;
1510 PAL_CALL(iprv
, PAL_VM_SUMMARY
, 0, 0, 0);
1512 vm_info_1
->pvi1_val
= iprv
.v0
;
1514 vm_info_2
->pvi2_val
= iprv
.v1
;
1518 typedef union pal_itr_valid_u
{
1521 u64 access_rights_valid
: 1,
1522 priv_level_valid
: 1,
1523 dirty_bit_valid
: 1,
1529 /* Read a translation register */
1531 ia64_pal_tr_read (u64 reg_num
, u64 tr_type
, u64
*tr_buffer
, pal_tr_valid_u_t
*tr_valid
)
1533 struct ia64_pal_retval iprv
;
1534 PAL_CALL_PHYS_STK(iprv
, PAL_VM_TR_READ
, reg_num
, tr_type
,(u64
)ia64_tpa(tr_buffer
));
1536 tr_valid
->piv_val
= iprv
.v0
;
1541 * PAL_PREFETCH_VISIBILITY transaction types
1543 #define PAL_VISIBILITY_VIRTUAL 0
1544 #define PAL_VISIBILITY_PHYSICAL 1
1547 * PAL_PREFETCH_VISIBILITY return codes
1549 #define PAL_VISIBILITY_OK 1
1550 #define PAL_VISIBILITY_OK_REMOTE_NEEDED 0
1551 #define PAL_VISIBILITY_INVAL_ARG -2
1552 #define PAL_VISIBILITY_ERROR -3
1555 ia64_pal_prefetch_visibility (s64 trans_type
)
1557 struct ia64_pal_retval iprv
;
1558 PAL_CALL(iprv
, PAL_PREFETCH_VISIBILITY
, trans_type
, 0, 0);
1562 #endif /* __ASSEMBLY__ */
1564 #endif /* _ASM_IA64_PAL_H */