* ld-powerpc/vxworks-relax.s: Add branches to match expected output.
[deliverable/binutils-gdb.git] / ld / testsuite / ld-powerpc / relbrlt.d
1 #source: relbrlt.s
2 #as: -a64
3 #ld: -melf64ppc --emit-relocs
4 #objdump: -Dr
5
6 .*: file format elf64-powerpc
7
8 Disassembly of section \.text:
9
10 0*100000b0 <_start>:
11 [0-9a-f ]*: 49 bf 00 2d bl .*
12 [0-9a-f ]*: R_PPC64_REL24 \.text\+0x37e003c
13 [0-9a-f ]*: 60 00 00 00 nop
14 [0-9a-f ]*: 49 bf 00 19 bl .*
15 [0-9a-f ]*: R_PPC64_REL24 \.text\+0x3bf0020
16 [0-9a-f ]*: 60 00 00 00 nop
17 [0-9a-f ]*: 49 bf 00 21 bl .*
18 [0-9a-f ]*: R_PPC64_REL24 \.text\+0x57e0024
19 [0-9a-f ]*: 60 00 00 00 nop
20 [0-9a-f ]*: 00 00 00 00 \.long 0x0
21 [0-9a-f ]*: 4b ff ff e4 b .* <_start>
22 \.\.\.
23
24 [0-9a-f ]*<.*plt_branch.*>:
25 [0-9a-f ]*: e9 62 80 00 ld r11,-32768\(r2\)
26 [0-9a-f ]*: R_PPC64_TOC16_DS \*ABS\*\+0x157f00d8
27 [0-9a-f ]*: 7d 69 03 a6 mtctr r11
28 [0-9a-f ]*: 4e 80 04 20 bctr
29
30 [0-9a-f ]*<.*long_branch.*>:
31 [0-9a-f ]*: 49 bf 00 10 b .* <far>
32 [0-9a-f ]*: R_PPC64_REL24 \*ABS\*\+0x137e00ec
33
34 [0-9a-f ]*<.*plt_branch.*>:
35 [0-9a-f ]*: e9 62 80 08 ld r11,-32760\(r2\)
36 [0-9a-f ]*: R_PPC64_TOC16_DS \*ABS\*\+0x157f00e0
37 [0-9a-f ]*: 7d 69 03 a6 mtctr r11
38 [0-9a-f ]*: 4e 80 04 20 bctr
39 \.\.\.
40
41 0*137e00ec <far>:
42 [0-9a-f ]*: 4e 80 00 20 blr
43 \.\.\.
44
45 0*13bf00d0 <far2far>:
46 [0-9a-f ]*: 4e 80 00 20 blr
47 \.\.\.
48
49 0*157e00d4 <huge>:
50 [0-9a-f ]*: 4e 80 00 20 blr
51
52 Disassembly of section \.branch_lt:
53
54 0*157f00d8 <\.branch_lt>:
55 [0-9a-f ]*: 00 00 00 00 .*
56 [0-9a-f ]*: R_PPC64_RELATIVE \*ABS\*\+0x13bf00d0
57 [0-9a-f ]*: 13 bf 00 d0 .*
58 [0-9a-f ]*: 00 00 00 00 .*
59 [0-9a-f ]*: R_PPC64_RELATIVE \*ABS\*\+0x157e00d4
60 [0-9a-f ]*: 15 7e 00 d4 .*
This page took 0.041691 seconds and 4 git commands to generate.