1 /* Instruction printing code for the AMD 29000
2 Copyright (C) 1990 Free Software Foundation, Inc.
3 Contributed by Cygnus Support. Written by Jim Kingdon.
5 This file is part of GDB.
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2 of the License, or
10 (at your option) any later version.
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
17 You should have received a copy of the GNU General Public License
18 along with this program; if not, write to the Free Software
19 Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */
22 #include "opcode/a29k.h"
24 /* Print a symbolic representation of a general-purpose
25 register number NUM on STREAM.
26 NUM is a number as found in the instruction, not as found in
27 debugging symbols; it must be in the range 0-255. */
29 print_general (num
, info
)
31 struct disassemble_info
*info
;
34 (*info
->fprintf_func
) (info
->stream
, "gr%d", num
);
36 (*info
->fprintf_func
) (info
->stream
, "lr%d", num
- 128);
39 /* Like print_general but a special-purpose register.
41 The mnemonics used by the AMD assembler are not quite the same
42 as the ones in the User's Manual. We use the ones that the
45 print_special (num
, info
)
47 struct disassemble_info
*info
;
49 /* Register names of registers 0-SPEC0_NUM-1. */
50 static char *spec0_names
[] = {
51 "vab", "ops", "cps", "cfg", "cha", "chd", "chc", "rbp", "tmc", "tmr",
52 "pc0", "pc1", "pc2", "mmu", "lru", "rsn", "rma0", "rmc0", "rma1", "rmc1",
53 "spc0", "spc1", "spc2", "iba0", "ibc0", "iba1", "ibc1", "dba", "dbc",
56 #define SPEC0_NUM ((sizeof spec0_names) / (sizeof spec0_names[0]))
58 /* Register names of registers 128-128+SPEC128_NUM-1. */
59 static char *spec128_names
[] = {
60 "ipc", "ipa", "ipb", "q", "alu", "bp", "fc", "cr"
62 #define SPEC128_NUM ((sizeof spec128_names) / (sizeof spec128_names[0]))
64 /* Register names of registers 160-160+SPEC160_NUM-1. */
65 static char *spec160_names
[] = {
66 "fpe", "inte", "fps", "sr163", "exop"
68 #define SPEC160_NUM ((sizeof spec160_names) / (sizeof spec160_names[0]))
71 (*info
->fprintf_func
) (info
->stream
, spec0_names
[num
]);
72 else if (num
>= 128 && num
< 128 + SPEC128_NUM
)
73 (*info
->fprintf_func
) (info
->stream
, spec128_names
[num
-128]);
74 else if (num
>= 160 && num
< 160 + SPEC160_NUM
)
75 (*info
->fprintf_func
) (info
->stream
, spec160_names
[num
-160]);
77 (*info
->fprintf_func
) (info
->stream
, "sr%d", num
);
80 /* Is an instruction with OPCODE a delayed branch? */
82 is_delayed_branch (opcode
)
85 return (opcode
== 0xa8 || opcode
== 0xa9 || opcode
== 0xa0 || opcode
== 0xa1
86 || opcode
== 0xa4 || opcode
== 0xa5
87 || opcode
== 0xb4 || opcode
== 0xb5
88 || opcode
== 0xc4 || opcode
== 0xc0
89 || opcode
== 0xac || opcode
== 0xad
93 /* Now find the four bytes of INSN and put them in *INSN{0,8,16,24}. */
95 find_bytes_big (insn
, insn0
, insn8
, insn16
, insn24
)
99 unsigned char *insn16
;
100 unsigned char *insn24
;
109 find_bytes_little (insn
, insn0
, insn8
, insn16
, insn24
)
111 unsigned char *insn0
;
112 unsigned char *insn8
;
113 unsigned char *insn16
;
114 unsigned char *insn24
;
122 typedef (*find_byte_func_type
)
123 PARAMS ((char *, unsigned char *, unsigned char *,
124 unsigned char *, unsigned char *));
126 /* Print one instruction from MEMADDR on INFO->STREAM.
127 Return the size of the instruction (always 4 on a29k). */
130 print_insn (memaddr
, info
)
132 struct disassemble_info
*info
;
134 /* The raw instruction. */
137 /* The four bytes of the instruction. */
138 unsigned char insn24
, insn16
, insn8
, insn0
;
140 find_byte_func_type find_byte_func
= (find_byte_func_type
)info
->private_data
;
142 struct a29k_opcode CONST
* opcode
;
146 (*info
->read_memory_func
) (memaddr
, (bfd_byte
*) &insn
[0], 4, info
);
149 (*info
->memory_error_func
) (status
, memaddr
, info
);
154 (*find_byte_func
) (insn
, &insn0
, &insn8
, &insn16
, &insn24
);
156 printf ("%02x%02x%02x%02x ", insn24
, insn16
, insn8
, insn0
);
158 /* Handle the nop (aseq 0x40,gr1,gr1) specially */
159 if ((insn24
==0x70) && (insn16
==0x40) && (insn8
==0x01) && (insn0
==0x01)) {
160 (*info
->fprintf_func
) (info
->stream
,"nop");
164 /* The opcode is always in insn24. */
165 for (opcode
= &a29k_opcodes
[0];
166 opcode
< &a29k_opcodes
[num_opcodes
];
169 if (((unsigned long) insn24
<< 24) == opcode
->opcode
)
173 (*info
->fprintf_func
) (info
->stream
, "%s ", opcode
->name
);
174 for (s
= opcode
->args
; *s
!= '\0'; ++s
)
179 print_general (insn8
, info
);
183 print_general (insn0
, info
);
187 print_general (insn16
, info
);
191 (*info
->fprintf_func
) (info
->stream
, "%d", insn0
);
195 (*info
->fprintf_func
) (info
->stream
, "0x%x", (insn16
<< 8) + insn0
);
199 /* This used to be %x for binutils. */
200 (*info
->fprintf_func
) (info
->stream
, "0x%x",
201 (insn16
<< 24) + (insn0
<< 16));
205 (*info
->fprintf_func
) (info
->stream
, "%d",
206 ((insn16
<< 8) + insn0
) | 0xffff0000);
210 /* This output looks just like absolute addressing, but
211 maybe that's OK (it's what the GDB m68k and EBMON
212 a29k disassemblers do). */
213 /* All the shifting is to sign-extend it. p*/
214 (*info
->print_address_func
)
216 (((int)((insn16
<< 10) + (insn0
<< 2)) << 14) >> 14),
221 (*info
->print_address_func
)
222 ((insn16
<< 10) + (insn0
<< 2), info
);
226 (*info
->fprintf_func
) (info
->stream
, "%d", insn16
>> 7);
230 (*info
->fprintf_func
) (info
->stream
, "0x%x", insn16
& 0x7f);
234 (*info
->fprintf_func
) (info
->stream
, "0x%x", insn16
);
238 print_special (insn8
, info
);
242 (*info
->fprintf_func
) (info
->stream
, "%d", insn0
>> 7);
246 (*info
->fprintf_func
) (info
->stream
, "%d", (insn0
>> 4) & 7);
250 if ((insn16
& 3) != 0)
251 (*info
->fprintf_func
) (info
->stream
, "%d", insn16
& 3);
255 (*info
->fprintf_func
) (info
->stream
, "%d", (insn0
>> 2) & 3);
259 (*info
->fprintf_func
) (info
->stream
, "%d", insn0
& 3);
263 (*info
->fprintf_func
) (info
->stream
, "%d", (insn16
>> 2) & 15);
267 (*info
->fprintf_func
) (info
->stream
, "%d", insn16
& 3);
271 (*info
->fprintf_func
) (info
->stream
, "%c", *s
);
275 /* Now we look for a const,consth pair of instructions,
276 in which case we try to print the symbolic address. */
277 if (insn24
== 2) /* consth */
281 unsigned char prev_insn0
, prev_insn8
, prev_insn16
, prev_insn24
;
283 errcode
= (*info
->read_memory_func
) (memaddr
- 4,
284 (bfd_byte
*) &prev_insn
[0],
289 /* If it is a delayed branch, we need to look at the
290 instruction before the delayed brach to handle
297 (*find_byte_func
) (prev_insn
, &prev_insn0
, &prev_insn8
,
298 &prev_insn16
, &prev_insn24
);
299 if (is_delayed_branch (prev_insn24
))
301 errcode
= (*info
->read_memory_func
)
302 (memaddr
- 8, (bfd_byte
*) &prev_insn
[0], 4, info
);
303 (*find_byte_func
) (prev_insn
, &prev_insn0
, &prev_insn8
,
304 &prev_insn16
, &prev_insn24
);
308 /* If there was a problem reading memory, then assume
309 the previous instruction was not const. */
312 /* Is it const to the same register? */
314 && prev_insn8
== insn8
)
316 (*info
->fprintf_func
) (info
->stream
, "\t; ");
317 (*info
->print_address_func
)
318 (((insn16
<< 24) + (insn0
<< 16)
319 + (prev_insn16
<< 8) + (prev_insn0
)),
328 /* This used to be %8x for binutils. */
329 (*info
->fprintf_func
)
330 (info
->stream
, ".word 0x%08x",
331 (insn24
<< 24) + (insn16
<< 16) + (insn8
<< 8) + insn0
);
335 /* Disassemble an big-endian a29k instruction. */
337 print_insn_big_a29k (memaddr
, info
)
339 struct disassemble_info
*info
;
341 info
->private_data
= (PTR
) find_bytes_big
;
342 return print_insn (memaddr
, info
);
345 /* Disassemble a little-endian a29k instruction. */
347 print_insn_little_a29k (memaddr
, info
)
349 struct disassemble_info
*info
;
351 info
->private_data
= (PTR
) find_bytes_little
;
352 return print_insn (memaddr
, info
);