1 /* Disassembler interface for targets using CGEN. -*- C -*-
2 CGEN: Cpu tools GENerator
4 THIS FILE IS MACHINE GENERATED WITH CGEN.
5 - the resultant file is machine generated, cgen-dis.in isn't
7 Copyright 1996, 1997, 1998, 1999, 2000, 2001, 2002, 2003, 2005
8 Free Software Foundation, Inc.
10 This file is part of the GNU Binutils and GDB, the GNU debugger.
12 This program is free software; you can redistribute it and/or modify
13 it under the terms of the GNU General Public License as published by
14 the Free Software Foundation; either version 2, or (at your option)
17 This program is distributed in the hope that it will be useful,
18 but WITHOUT ANY WARRANTY; without even the implied warranty of
19 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 GNU General Public License for more details.
22 You should have received a copy of the GNU General Public License
23 along with this program; if not, write to the Free Software Foundation, Inc.,
24 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. */
26 /* ??? Eventually more and more of this stuff can go to cpu-independent files.
35 #include "libiberty.h"
36 #include "fr30-desc.h"
40 /* Default text to print if an instruction isn't recognized. */
41 #define UNKNOWN_INSN_MSG _("*unknown*")
43 static void print_normal
44 (CGEN_CPU_DESC
, void *, long, unsigned int, bfd_vma
, int);
45 static void print_address
46 (CGEN_CPU_DESC
, void *, bfd_vma
, unsigned int, bfd_vma
, int) ATTRIBUTE_UNUSED
;
47 static void print_keyword
48 (CGEN_CPU_DESC
, void *, CGEN_KEYWORD
*, long, unsigned int) ATTRIBUTE_UNUSED
;
49 static void print_insn_normal
50 (CGEN_CPU_DESC
, void *, const CGEN_INSN
*, CGEN_FIELDS
*, bfd_vma
, int);
52 (CGEN_CPU_DESC
, bfd_vma
, disassemble_info
*, bfd_byte
*, unsigned);
53 static int default_print_insn
54 (CGEN_CPU_DESC
, bfd_vma
, disassemble_info
*) ATTRIBUTE_UNUSED
;
56 (CGEN_CPU_DESC
, bfd_vma
, disassemble_info
*, bfd_byte
*, int, CGEN_EXTRACT_INFO
*,
59 /* -- disassembler routines inserted here. */
63 print_register_list (void * dis_info
,
66 int load_store
) /* 0 == load, 1 == store. */
68 disassemble_info
*info
= dis_info
;
80 (*info
->fprintf_func
) (info
->stream
, "r%li", index
+ offset
);
84 for (index
= 1; index
<= 7; ++index
)
93 (*info
->fprintf_func
) (info
->stream
, "%sr%li", comma
, index
+ offset
);
100 print_hi_register_list_ld (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
103 unsigned int attrs ATTRIBUTE_UNUSED
,
104 bfd_vma pc ATTRIBUTE_UNUSED
,
105 int length ATTRIBUTE_UNUSED
)
107 print_register_list (dis_info
, value
, 8, 0 /* Load. */);
111 print_low_register_list_ld (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
114 unsigned int attrs ATTRIBUTE_UNUSED
,
115 bfd_vma pc ATTRIBUTE_UNUSED
,
116 int length ATTRIBUTE_UNUSED
)
118 print_register_list (dis_info
, value
, 0, 0 /* Load. */);
122 print_hi_register_list_st (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
125 unsigned int attrs ATTRIBUTE_UNUSED
,
126 bfd_vma pc ATTRIBUTE_UNUSED
,
127 int length ATTRIBUTE_UNUSED
)
129 print_register_list (dis_info
, value
, 8, 1 /* Store. */);
133 print_low_register_list_st (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
136 unsigned int attrs ATTRIBUTE_UNUSED
,
137 bfd_vma pc ATTRIBUTE_UNUSED
,
138 int length ATTRIBUTE_UNUSED
)
140 print_register_list (dis_info
, value
, 0, 1 /* Store. */);
144 print_m4 (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
147 unsigned int attrs ATTRIBUTE_UNUSED
,
148 bfd_vma pc ATTRIBUTE_UNUSED
,
149 int length ATTRIBUTE_UNUSED
)
151 disassemble_info
*info
= (disassemble_info
*) dis_info
;
153 (*info
->fprintf_func
) (info
->stream
, "%ld", value
);
157 void fr30_cgen_print_operand
158 (CGEN_CPU_DESC
, int, PTR
, CGEN_FIELDS
*, void const *, bfd_vma
, int);
160 /* Main entry point for printing operands.
161 XINFO is a `void *' and not a `disassemble_info *' to not put a requirement
162 of dis-asm.h on cgen.h.
164 This function is basically just a big switch statement. Earlier versions
165 used tables to look up the function to use, but
166 - if the table contains both assembler and disassembler functions then
167 the disassembler contains much of the assembler and vice-versa,
168 - there's a lot of inlining possibilities as things grow,
169 - using a switch statement avoids the function call overhead.
171 This function could be moved into `print_insn_normal', but keeping it
172 separate makes clear the interface between `print_insn_normal' and each of
176 fr30_cgen_print_operand (CGEN_CPU_DESC cd
,
180 void const *attrs ATTRIBUTE_UNUSED
,
184 disassemble_info
*info
= (disassemble_info
*) xinfo
;
188 case FR30_OPERAND_CRI
:
189 print_keyword (cd
, info
, & fr30_cgen_opval_cr_names
, fields
->f_CRi
, 0);
191 case FR30_OPERAND_CRJ
:
192 print_keyword (cd
, info
, & fr30_cgen_opval_cr_names
, fields
->f_CRj
, 0);
194 case FR30_OPERAND_R13
:
195 print_keyword (cd
, info
, & fr30_cgen_opval_h_r13
, 0, 0);
197 case FR30_OPERAND_R14
:
198 print_keyword (cd
, info
, & fr30_cgen_opval_h_r14
, 0, 0);
200 case FR30_OPERAND_R15
:
201 print_keyword (cd
, info
, & fr30_cgen_opval_h_r15
, 0, 0);
203 case FR30_OPERAND_RI
:
204 print_keyword (cd
, info
, & fr30_cgen_opval_gr_names
, fields
->f_Ri
, 0);
206 case FR30_OPERAND_RIC
:
207 print_keyword (cd
, info
, & fr30_cgen_opval_gr_names
, fields
->f_Ric
, 0);
209 case FR30_OPERAND_RJ
:
210 print_keyword (cd
, info
, & fr30_cgen_opval_gr_names
, fields
->f_Rj
, 0);
212 case FR30_OPERAND_RJC
:
213 print_keyword (cd
, info
, & fr30_cgen_opval_gr_names
, fields
->f_Rjc
, 0);
215 case FR30_OPERAND_RS1
:
216 print_keyword (cd
, info
, & fr30_cgen_opval_dr_names
, fields
->f_Rs1
, 0);
218 case FR30_OPERAND_RS2
:
219 print_keyword (cd
, info
, & fr30_cgen_opval_dr_names
, fields
->f_Rs2
, 0);
221 case FR30_OPERAND_CC
:
222 print_normal (cd
, info
, fields
->f_cc
, 0, pc
, length
);
224 case FR30_OPERAND_CCC
:
225 print_normal (cd
, info
, fields
->f_ccc
, 0|(1<<CGEN_OPERAND_HASH_PREFIX
), pc
, length
);
227 case FR30_OPERAND_DIR10
:
228 print_normal (cd
, info
, fields
->f_dir10
, 0, pc
, length
);
230 case FR30_OPERAND_DIR8
:
231 print_normal (cd
, info
, fields
->f_dir8
, 0, pc
, length
);
233 case FR30_OPERAND_DIR9
:
234 print_normal (cd
, info
, fields
->f_dir9
, 0, pc
, length
);
236 case FR30_OPERAND_DISP10
:
237 print_normal (cd
, info
, fields
->f_disp10
, 0|(1<<CGEN_OPERAND_SIGNED
)|(1<<CGEN_OPERAND_HASH_PREFIX
), pc
, length
);
239 case FR30_OPERAND_DISP8
:
240 print_normal (cd
, info
, fields
->f_disp8
, 0|(1<<CGEN_OPERAND_SIGNED
)|(1<<CGEN_OPERAND_HASH_PREFIX
), pc
, length
);
242 case FR30_OPERAND_DISP9
:
243 print_normal (cd
, info
, fields
->f_disp9
, 0|(1<<CGEN_OPERAND_SIGNED
)|(1<<CGEN_OPERAND_HASH_PREFIX
), pc
, length
);
245 case FR30_OPERAND_I20
:
246 print_normal (cd
, info
, fields
->f_i20
, 0|(1<<CGEN_OPERAND_HASH_PREFIX
)|(1<<CGEN_OPERAND_VIRTUAL
), pc
, length
);
248 case FR30_OPERAND_I32
:
249 print_normal (cd
, info
, fields
->f_i32
, 0|(1<<CGEN_OPERAND_HASH_PREFIX
)|(1<<CGEN_OPERAND_SIGN_OPT
), pc
, length
);
251 case FR30_OPERAND_I8
:
252 print_normal (cd
, info
, fields
->f_i8
, 0|(1<<CGEN_OPERAND_HASH_PREFIX
), pc
, length
);
254 case FR30_OPERAND_LABEL12
:
255 print_address (cd
, info
, fields
->f_rel12
, 0|(1<<CGEN_OPERAND_PCREL_ADDR
), pc
, length
);
257 case FR30_OPERAND_LABEL9
:
258 print_address (cd
, info
, fields
->f_rel9
, 0|(1<<CGEN_OPERAND_PCREL_ADDR
), pc
, length
);
260 case FR30_OPERAND_M4
:
261 print_m4 (cd
, info
, fields
->f_m4
, 0|(1<<CGEN_OPERAND_SIGNED
)|(1<<CGEN_OPERAND_HASH_PREFIX
), pc
, length
);
263 case FR30_OPERAND_PS
:
264 print_keyword (cd
, info
, & fr30_cgen_opval_h_ps
, 0, 0);
266 case FR30_OPERAND_REGLIST_HI_LD
:
267 print_hi_register_list_ld (cd
, info
, fields
->f_reglist_hi_ld
, 0, pc
, length
);
269 case FR30_OPERAND_REGLIST_HI_ST
:
270 print_hi_register_list_st (cd
, info
, fields
->f_reglist_hi_st
, 0, pc
, length
);
272 case FR30_OPERAND_REGLIST_LOW_LD
:
273 print_low_register_list_ld (cd
, info
, fields
->f_reglist_low_ld
, 0, pc
, length
);
275 case FR30_OPERAND_REGLIST_LOW_ST
:
276 print_low_register_list_st (cd
, info
, fields
->f_reglist_low_st
, 0, pc
, length
);
278 case FR30_OPERAND_S10
:
279 print_normal (cd
, info
, fields
->f_s10
, 0|(1<<CGEN_OPERAND_SIGNED
)|(1<<CGEN_OPERAND_HASH_PREFIX
), pc
, length
);
281 case FR30_OPERAND_U10
:
282 print_normal (cd
, info
, fields
->f_u10
, 0|(1<<CGEN_OPERAND_HASH_PREFIX
), pc
, length
);
284 case FR30_OPERAND_U4
:
285 print_normal (cd
, info
, fields
->f_u4
, 0|(1<<CGEN_OPERAND_HASH_PREFIX
), pc
, length
);
287 case FR30_OPERAND_U4C
:
288 print_normal (cd
, info
, fields
->f_u4c
, 0|(1<<CGEN_OPERAND_HASH_PREFIX
), pc
, length
);
290 case FR30_OPERAND_U8
:
291 print_normal (cd
, info
, fields
->f_u8
, 0|(1<<CGEN_OPERAND_HASH_PREFIX
), pc
, length
);
293 case FR30_OPERAND_UDISP6
:
294 print_normal (cd
, info
, fields
->f_udisp6
, 0|(1<<CGEN_OPERAND_HASH_PREFIX
), pc
, length
);
298 /* xgettext:c-format */
299 fprintf (stderr
, _("Unrecognized field %d while printing insn.\n"),
305 cgen_print_fn
* const fr30_cgen_print_handlers
[] =
312 fr30_cgen_init_dis (CGEN_CPU_DESC cd
)
314 fr30_cgen_init_opcode_table (cd
);
315 fr30_cgen_init_ibld_table (cd
);
316 cd
->print_handlers
= & fr30_cgen_print_handlers
[0];
317 cd
->print_operand
= fr30_cgen_print_operand
;
321 /* Default print handler. */
324 print_normal (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
328 bfd_vma pc ATTRIBUTE_UNUSED
,
329 int length ATTRIBUTE_UNUSED
)
331 disassemble_info
*info
= (disassemble_info
*) dis_info
;
333 #ifdef CGEN_PRINT_NORMAL
334 CGEN_PRINT_NORMAL (cd
, info
, value
, attrs
, pc
, length
);
337 /* Print the operand as directed by the attributes. */
338 if (CGEN_BOOL_ATTR (attrs
, CGEN_OPERAND_SEM_ONLY
))
339 ; /* nothing to do */
340 else if (CGEN_BOOL_ATTR (attrs
, CGEN_OPERAND_SIGNED
))
341 (*info
->fprintf_func
) (info
->stream
, "%ld", value
);
343 (*info
->fprintf_func
) (info
->stream
, "0x%lx", value
);
346 /* Default address handler. */
349 print_address (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
353 bfd_vma pc ATTRIBUTE_UNUSED
,
354 int length ATTRIBUTE_UNUSED
)
356 disassemble_info
*info
= (disassemble_info
*) dis_info
;
358 #ifdef CGEN_PRINT_ADDRESS
359 CGEN_PRINT_ADDRESS (cd
, info
, value
, attrs
, pc
, length
);
362 /* Print the operand as directed by the attributes. */
363 if (CGEN_BOOL_ATTR (attrs
, CGEN_OPERAND_SEM_ONLY
))
364 ; /* Nothing to do. */
365 else if (CGEN_BOOL_ATTR (attrs
, CGEN_OPERAND_PCREL_ADDR
))
366 (*info
->print_address_func
) (value
, info
);
367 else if (CGEN_BOOL_ATTR (attrs
, CGEN_OPERAND_ABS_ADDR
))
368 (*info
->print_address_func
) (value
, info
);
369 else if (CGEN_BOOL_ATTR (attrs
, CGEN_OPERAND_SIGNED
))
370 (*info
->fprintf_func
) (info
->stream
, "%ld", (long) value
);
372 (*info
->fprintf_func
) (info
->stream
, "0x%lx", (long) value
);
375 /* Keyword print handler. */
378 print_keyword (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
380 CGEN_KEYWORD
*keyword_table
,
382 unsigned int attrs ATTRIBUTE_UNUSED
)
384 disassemble_info
*info
= (disassemble_info
*) dis_info
;
385 const CGEN_KEYWORD_ENTRY
*ke
;
387 ke
= cgen_keyword_lookup_value (keyword_table
, value
);
389 (*info
->fprintf_func
) (info
->stream
, "%s", ke
->name
);
391 (*info
->fprintf_func
) (info
->stream
, "???");
394 /* Default insn printer.
396 DIS_INFO is defined as `void *' so the disassembler needn't know anything
397 about disassemble_info. */
400 print_insn_normal (CGEN_CPU_DESC cd
,
402 const CGEN_INSN
*insn
,
407 const CGEN_SYNTAX
*syntax
= CGEN_INSN_SYNTAX (insn
);
408 disassemble_info
*info
= (disassemble_info
*) dis_info
;
409 const CGEN_SYNTAX_CHAR_TYPE
*syn
;
411 CGEN_INIT_PRINT (cd
);
413 for (syn
= CGEN_SYNTAX_STRING (syntax
); *syn
; ++syn
)
415 if (CGEN_SYNTAX_MNEMONIC_P (*syn
))
417 (*info
->fprintf_func
) (info
->stream
, "%s", CGEN_INSN_MNEMONIC (insn
));
420 if (CGEN_SYNTAX_CHAR_P (*syn
))
422 (*info
->fprintf_func
) (info
->stream
, "%c", CGEN_SYNTAX_CHAR (*syn
));
426 /* We have an operand. */
427 fr30_cgen_print_operand (cd
, CGEN_SYNTAX_FIELD (*syn
), info
,
428 fields
, CGEN_INSN_ATTRS (insn
), pc
, length
);
432 /* Subroutine of print_insn. Reads an insn into the given buffers and updates
434 Returns 0 if all is well, non-zero otherwise. */
437 read_insn (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
439 disassemble_info
*info
,
442 CGEN_EXTRACT_INFO
*ex_info
,
443 unsigned long *insn_value
)
445 int status
= (*info
->read_memory_func
) (pc
, buf
, buflen
, info
);
449 (*info
->memory_error_func
) (status
, pc
, info
);
453 ex_info
->dis_info
= info
;
454 ex_info
->valid
= (1 << buflen
) - 1;
455 ex_info
->insn_bytes
= buf
;
457 *insn_value
= bfd_get_bits (buf
, buflen
* 8, info
->endian
== BFD_ENDIAN_BIG
);
461 /* Utility to print an insn.
462 BUF is the base part of the insn, target byte order, BUFLEN bytes long.
463 The result is the size of the insn in bytes or zero for an unknown insn
464 or -1 if an error occurs fetching data (memory_error_func will have
468 print_insn (CGEN_CPU_DESC cd
,
470 disassemble_info
*info
,
474 CGEN_INSN_INT insn_value
;
475 const CGEN_INSN_LIST
*insn_list
;
476 CGEN_EXTRACT_INFO ex_info
;
479 /* Extract base part of instruction, just in case CGEN_DIS_* uses it. */
480 basesize
= cd
->base_insn_bitsize
< buflen
* 8 ?
481 cd
->base_insn_bitsize
: buflen
* 8;
482 insn_value
= cgen_get_insn_value (cd
, buf
, basesize
);
485 /* Fill in ex_info fields like read_insn would. Don't actually call
486 read_insn, since the incoming buffer is already read (and possibly
487 modified a la m32r). */
488 ex_info
.valid
= (1 << buflen
) - 1;
489 ex_info
.dis_info
= info
;
490 ex_info
.insn_bytes
= buf
;
492 /* The instructions are stored in hash lists.
493 Pick the first one and keep trying until we find the right one. */
495 insn_list
= CGEN_DIS_LOOKUP_INSN (cd
, (char *) buf
, insn_value
);
496 while (insn_list
!= NULL
)
498 const CGEN_INSN
*insn
= insn_list
->insn
;
501 unsigned long insn_value_cropped
;
503 #ifdef CGEN_VALIDATE_INSN_SUPPORTED
504 /* Not needed as insn shouldn't be in hash lists if not supported. */
505 /* Supported by this cpu? */
506 if (! fr30_cgen_insn_supported (cd
, insn
))
508 insn_list
= CGEN_DIS_NEXT_INSN (insn_list
);
513 /* Basic bit mask must be correct. */
514 /* ??? May wish to allow target to defer this check until the extract
517 /* Base size may exceed this instruction's size. Extract the
518 relevant part from the buffer. */
519 if ((unsigned) (CGEN_INSN_BITSIZE (insn
) / 8) < buflen
&&
520 (unsigned) (CGEN_INSN_BITSIZE (insn
) / 8) <= sizeof (unsigned long))
521 insn_value_cropped
= bfd_get_bits (buf
, CGEN_INSN_BITSIZE (insn
),
522 info
->endian
== BFD_ENDIAN_BIG
);
524 insn_value_cropped
= insn_value
;
526 if ((insn_value_cropped
& CGEN_INSN_BASE_MASK (insn
))
527 == CGEN_INSN_BASE_VALUE (insn
))
529 /* Printing is handled in two passes. The first pass parses the
530 machine insn and extracts the fields. The second pass prints
533 /* Make sure the entire insn is loaded into insn_value, if it
535 if (((unsigned) CGEN_INSN_BITSIZE (insn
) > cd
->base_insn_bitsize
) &&
536 (unsigned) (CGEN_INSN_BITSIZE (insn
) / 8) <= sizeof (unsigned long))
538 unsigned long full_insn_value
;
539 int rc
= read_insn (cd
, pc
, info
, buf
,
540 CGEN_INSN_BITSIZE (insn
) / 8,
541 & ex_info
, & full_insn_value
);
544 length
= CGEN_EXTRACT_FN (cd
, insn
)
545 (cd
, insn
, &ex_info
, full_insn_value
, &fields
, pc
);
548 length
= CGEN_EXTRACT_FN (cd
, insn
)
549 (cd
, insn
, &ex_info
, insn_value_cropped
, &fields
, pc
);
551 /* Length < 0 -> error. */
556 CGEN_PRINT_FN (cd
, insn
) (cd
, info
, insn
, &fields
, pc
, length
);
557 /* Length is in bits, result is in bytes. */
562 insn_list
= CGEN_DIS_NEXT_INSN (insn_list
);
568 /* Default value for CGEN_PRINT_INSN.
569 The result is the size of the insn in bytes or zero for an unknown insn
570 or -1 if an error occured fetching bytes. */
572 #ifndef CGEN_PRINT_INSN
573 #define CGEN_PRINT_INSN default_print_insn
577 default_print_insn (CGEN_CPU_DESC cd
, bfd_vma pc
, disassemble_info
*info
)
579 bfd_byte buf
[CGEN_MAX_INSN_SIZE
];
583 /* Attempt to read the base part of the insn. */
584 buflen
= cd
->base_insn_bitsize
/ 8;
585 status
= (*info
->read_memory_func
) (pc
, buf
, buflen
, info
);
587 /* Try again with the minimum part, if min < base. */
588 if (status
!= 0 && (cd
->min_insn_bitsize
< cd
->base_insn_bitsize
))
590 buflen
= cd
->min_insn_bitsize
/ 8;
591 status
= (*info
->read_memory_func
) (pc
, buf
, buflen
, info
);
596 (*info
->memory_error_func
) (status
, pc
, info
);
600 return print_insn (cd
, pc
, info
, buf
, buflen
);
604 Print one instruction from PC on INFO->STREAM.
605 Return the size of the instruction (in bytes). */
607 typedef struct cpu_desc_list
609 struct cpu_desc_list
*next
;
617 print_insn_fr30 (bfd_vma pc
, disassemble_info
*info
)
619 static cpu_desc_list
*cd_list
= 0;
620 cpu_desc_list
*cl
= 0;
621 static CGEN_CPU_DESC cd
= 0;
622 static CGEN_BITSET
*prev_isa
;
623 static int prev_mach
;
624 static int prev_endian
;
628 int endian
= (info
->endian
== BFD_ENDIAN_BIG
630 : CGEN_ENDIAN_LITTLE
);
631 enum bfd_architecture arch
;
633 /* ??? gdb will set mach but leave the architecture as "unknown" */
634 #ifndef CGEN_BFD_ARCH
635 #define CGEN_BFD_ARCH bfd_arch_fr30
638 if (arch
== bfd_arch_unknown
)
639 arch
= CGEN_BFD_ARCH
;
641 /* There's no standard way to compute the machine or isa number
642 so we leave it to the target. */
643 #ifdef CGEN_COMPUTE_MACH
644 mach
= CGEN_COMPUTE_MACH (info
);
649 #ifdef CGEN_COMPUTE_ISA
651 static CGEN_BITSET
*permanent_isa
;
654 permanent_isa
= cgen_bitset_create (MAX_ISAS
);
656 cgen_bitset_clear (isa
);
657 cgen_bitset_add (isa
, CGEN_COMPUTE_ISA (info
));
660 isa
= info
->insn_sets
;
663 /* If we've switched cpu's, try to find a handle we've used before */
665 && (cgen_bitset_compare (isa
, prev_isa
) != 0
667 || endian
!= prev_endian
))
670 for (cl
= cd_list
; cl
; cl
= cl
->next
)
672 if (cgen_bitset_compare (cl
->isa
, isa
) == 0 &&
674 cl
->endian
== endian
)
683 /* If we haven't initialized yet, initialize the opcode table. */
686 const bfd_arch_info_type
*arch_type
= bfd_lookup_arch (arch
, mach
);
687 const char *mach_name
;
691 mach_name
= arch_type
->printable_name
;
693 prev_isa
= cgen_bitset_copy (isa
);
695 prev_endian
= endian
;
696 cd
= fr30_cgen_cpu_open (CGEN_CPU_OPEN_ISAS
, prev_isa
,
697 CGEN_CPU_OPEN_BFDMACH
, mach_name
,
698 CGEN_CPU_OPEN_ENDIAN
, prev_endian
,
703 /* Save this away for future reference. */
704 cl
= xmalloc (sizeof (struct cpu_desc_list
));
712 fr30_cgen_init_dis (cd
);
715 /* We try to have as much common code as possible.
716 But at this point some targets need to take over. */
717 /* ??? Some targets may need a hook elsewhere. Try to avoid this,
718 but if not possible try to move this hook elsewhere rather than
720 length
= CGEN_PRINT_INSN (cd
, pc
, info
);
726 (*info
->fprintf_func
) (info
->stream
, UNKNOWN_INSN_MSG
);
727 return cd
->default_insn_bitsize
/ 8;