1 /* Declarations for Intel 80386 opcode table
2 Copyright (C) 2007-2021 Free Software Foundation, Inc.
4 This file is part of the GNU opcodes library.
6 This library is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 3, or (at your option)
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
21 #include "opcode/i386.h"
30 /* Position of cpu flags bitfiled. */
34 /* i186 or better required */
36 /* i286 or better required */
38 /* i386 or better required */
40 /* i486 or better required */
42 /* i585 or better required */
44 /* i686 or better required */
46 /* CMOV Instruction support required */
48 /* FXSR Instruction support required */
50 /* CLFLUSH Instruction support required */
52 /* NOP Instruction support required */
54 /* SYSCALL Instructions support required */
56 /* Floating point support required */
58 /* i287 support required */
60 /* i387 support required */
62 /* i686 and floating point support required */
64 /* SSE3 and floating point support required */
66 /* MMX support required */
68 /* SSE support required */
70 /* SSE2 support required */
72 /* 3dnow! support required */
74 /* 3dnow! Extensions support required */
76 /* SSE3 support required */
78 /* VIA PadLock required */
80 /* AMD Secure Virtual Machine Ext-s required */
82 /* VMX Instructions required */
84 /* SMX Instructions required */
86 /* SSSE3 support required */
88 /* SSE4a support required */
90 /* LZCNT support required */
92 /* POPCNT support required */
94 /* SSE4.1 support required */
96 /* SSE4.2 support required */
98 /* AVX support required */
100 /* AVX2 support required */
102 /* Intel AVX-512 Foundation Instructions support required */
104 /* Intel AVX-512 Conflict Detection Instructions support required */
106 /* Intel AVX-512 Exponential and Reciprocal Instructions support
109 /* Intel AVX-512 Prefetch Instructions support required */
111 /* Intel AVX-512 VL Instructions support required. */
113 /* Intel AVX-512 DQ Instructions support required. */
115 /* Intel AVX-512 BW Instructions support required. */
117 /* Intel L1OM support required */
119 /* Intel K1OM support required */
121 /* Intel IAMCU support required */
123 /* Xsave/xrstor New Instructions support required */
125 /* Xsaveopt New Instructions support required */
127 /* AES support required */
129 /* PCLMUL support required */
131 /* FMA support required */
133 /* FMA4 support required */
135 /* XOP support required */
137 /* LWP support required */
139 /* BMI support required */
141 /* TBM support required */
143 /* MOVBE Instruction support required */
145 /* CMPXCHG16B instruction support required. */
147 /* EPT Instructions required */
149 /* RDTSCP Instruction support required */
151 /* FSGSBASE Instructions required */
153 /* RDRND Instructions required */
155 /* F16C Instructions required */
157 /* Intel BMI2 support required */
159 /* HLE support required */
161 /* RTM support required */
163 /* INVPCID Instructions required */
165 /* VMFUNC Instruction required */
167 /* Intel MPX Instructions required */
169 /* 64bit support available, used by -march= in assembler. */
171 /* RDRSEED instruction required. */
173 /* Multi-presisionn add-carry instructions are required. */
175 /* Supports prefetchw and prefetch instructions. */
177 /* SMAP instructions required. */
179 /* SHA instructions required. */
181 /* CLFLUSHOPT instruction required */
183 /* XSAVES/XRSTORS instruction required */
185 /* XSAVEC instruction required */
187 /* PREFETCHWT1 instruction required */
189 /* SE1 instruction required */
191 /* CLWB instruction required */
193 /* Intel AVX-512 IFMA Instructions support required. */
195 /* Intel AVX-512 VBMI Instructions support required. */
197 /* Intel AVX-512 4FMAPS Instructions support required. */
199 /* Intel AVX-512 4VNNIW Instructions support required. */
201 /* Intel AVX-512 VPOPCNTDQ Instructions support required. */
203 /* Intel AVX-512 VBMI2 Instructions support required. */
205 /* Intel AVX-512 VNNI Instructions support required. */
207 /* Intel AVX-512 BITALG Instructions support required. */
209 /* Intel AVX-512 BF16 Instructions support required. */
211 /* Intel AVX-512 VP2INTERSECT Instructions support required. */
212 CpuAVX512_VP2INTERSECT
,
213 /* TDX Instructions support required. */
215 /* Intel AVX VNNI Instructions support required. */
217 /* mwaitx instruction required */
219 /* Clzero instruction required */
221 /* OSPKE instruction required */
223 /* RDPID instruction required */
225 /* PTWRITE instruction required */
227 /* CET instructions support required */
230 /* AMX-INT8 instructions required */
232 /* AMX-BF16 instructions required */
234 /* AMX-TILE instructions required */
236 /* GFNI instructions required */
238 /* VAES instructions required */
240 /* VPCLMULQDQ instructions required */
242 /* WBNOINVD instructions required */
244 /* PCONFIG instructions required */
246 /* WAITPKG instructions required */
248 /* UINTR instructions required */
250 /* CLDEMOTE instruction required */
252 /* MOVDIRI instruction support required */
254 /* MOVDIRR64B instruction required */
256 /* ENQCMD instruction required */
258 /* SERIALIZE instruction required */
260 /* RDPRU instruction required */
262 /* MCOMMIT instruction required */
264 /* SEV-ES instruction(s) required */
266 /* TSXLDTRK instruction required */
268 /* KL instruction support required */
270 /* WideKL instruction support required */
272 /* HRESET instruction required */
274 /* INVLPGB instructions required */
276 /* TLBSYNC instructions required */
278 /* SNP instructions required */
280 /* 64bit support required */
282 /* Not supported in the 64bit mode */
284 /* The last bitfield in i386_cpu_flags. */
288 #define CpuNumOfUints \
289 (CpuMax / sizeof (unsigned int) / CHAR_BIT + 1)
290 #define CpuNumOfBits \
291 (CpuNumOfUints * sizeof (unsigned int) * CHAR_BIT)
293 /* If you get a compiler error for zero width of the unused field,
295 #define CpuUnused (CpuMax + 1)
297 /* We can check if an instruction is available with array instead
299 typedef union i386_cpu_flags
303 unsigned int cpui186
:1;
304 unsigned int cpui286
:1;
305 unsigned int cpui386
:1;
306 unsigned int cpui486
:1;
307 unsigned int cpui586
:1;
308 unsigned int cpui686
:1;
309 unsigned int cpucmov
:1;
310 unsigned int cpufxsr
:1;
311 unsigned int cpuclflush
:1;
312 unsigned int cpunop
:1;
313 unsigned int cpusyscall
:1;
314 unsigned int cpu8087
:1;
315 unsigned int cpu287
:1;
316 unsigned int cpu387
:1;
317 unsigned int cpu687
:1;
318 unsigned int cpufisttp
:1;
319 unsigned int cpummx
:1;
320 unsigned int cpusse
:1;
321 unsigned int cpusse2
:1;
322 unsigned int cpua3dnow
:1;
323 unsigned int cpua3dnowa
:1;
324 unsigned int cpusse3
:1;
325 unsigned int cpupadlock
:1;
326 unsigned int cpusvme
:1;
327 unsigned int cpuvmx
:1;
328 unsigned int cpusmx
:1;
329 unsigned int cpussse3
:1;
330 unsigned int cpusse4a
:1;
331 unsigned int cpulzcnt
:1;
332 unsigned int cpupopcnt
:1;
333 unsigned int cpusse4_1
:1;
334 unsigned int cpusse4_2
:1;
335 unsigned int cpuavx
:1;
336 unsigned int cpuavx2
:1;
337 unsigned int cpuavx512f
:1;
338 unsigned int cpuavx512cd
:1;
339 unsigned int cpuavx512er
:1;
340 unsigned int cpuavx512pf
:1;
341 unsigned int cpuavx512vl
:1;
342 unsigned int cpuavx512dq
:1;
343 unsigned int cpuavx512bw
:1;
344 unsigned int cpul1om
:1;
345 unsigned int cpuk1om
:1;
346 unsigned int cpuiamcu
:1;
347 unsigned int cpuxsave
:1;
348 unsigned int cpuxsaveopt
:1;
349 unsigned int cpuaes
:1;
350 unsigned int cpupclmul
:1;
351 unsigned int cpufma
:1;
352 unsigned int cpufma4
:1;
353 unsigned int cpuxop
:1;
354 unsigned int cpulwp
:1;
355 unsigned int cpubmi
:1;
356 unsigned int cputbm
:1;
357 unsigned int cpumovbe
:1;
358 unsigned int cpucx16
:1;
359 unsigned int cpuept
:1;
360 unsigned int cpurdtscp
:1;
361 unsigned int cpufsgsbase
:1;
362 unsigned int cpurdrnd
:1;
363 unsigned int cpuf16c
:1;
364 unsigned int cpubmi2
:1;
365 unsigned int cpuhle
:1;
366 unsigned int cpurtm
:1;
367 unsigned int cpuinvpcid
:1;
368 unsigned int cpuvmfunc
:1;
369 unsigned int cpumpx
:1;
370 unsigned int cpulm
:1;
371 unsigned int cpurdseed
:1;
372 unsigned int cpuadx
:1;
373 unsigned int cpuprfchw
:1;
374 unsigned int cpusmap
:1;
375 unsigned int cpusha
:1;
376 unsigned int cpuclflushopt
:1;
377 unsigned int cpuxsaves
:1;
378 unsigned int cpuxsavec
:1;
379 unsigned int cpuprefetchwt1
:1;
380 unsigned int cpuse1
:1;
381 unsigned int cpuclwb
:1;
382 unsigned int cpuavx512ifma
:1;
383 unsigned int cpuavx512vbmi
:1;
384 unsigned int cpuavx512_4fmaps
:1;
385 unsigned int cpuavx512_4vnniw
:1;
386 unsigned int cpuavx512_vpopcntdq
:1;
387 unsigned int cpuavx512_vbmi2
:1;
388 unsigned int cpuavx512_vnni
:1;
389 unsigned int cpuavx512_bitalg
:1;
390 unsigned int cpuavx512_bf16
:1;
391 unsigned int cpuavx512_vp2intersect
:1;
392 unsigned int cputdx
:1;
393 unsigned int cpuavx_vnni
:1;
394 unsigned int cpumwaitx
:1;
395 unsigned int cpuclzero
:1;
396 unsigned int cpuospke
:1;
397 unsigned int cpurdpid
:1;
398 unsigned int cpuptwrite
:1;
399 unsigned int cpuibt
:1;
400 unsigned int cpushstk
:1;
401 unsigned int cpuamx_int8
:1;
402 unsigned int cpuamx_bf16
:1;
403 unsigned int cpuamx_tile
:1;
404 unsigned int cpugfni
:1;
405 unsigned int cpuvaes
:1;
406 unsigned int cpuvpclmulqdq
:1;
407 unsigned int cpuwbnoinvd
:1;
408 unsigned int cpupconfig
:1;
409 unsigned int cpuwaitpkg
:1;
410 unsigned int cpuuintr
:1;
411 unsigned int cpucldemote
:1;
412 unsigned int cpumovdiri
:1;
413 unsigned int cpumovdir64b
:1;
414 unsigned int cpuenqcmd
:1;
415 unsigned int cpuserialize
:1;
416 unsigned int cpurdpru
:1;
417 unsigned int cpumcommit
:1;
418 unsigned int cpusev_es
:1;
419 unsigned int cputsxldtrk
:1;
420 unsigned int cpukl
:1;
421 unsigned int cpuwidekl
:1;
422 unsigned int cpuhreset
:1;
423 unsigned int cpuinvlpgb
:1;
424 unsigned int cputlbsync
:1;
425 unsigned int cpusnp
:1;
426 unsigned int cpu64
:1;
427 unsigned int cpuno64
:1;
429 unsigned int unused
:(CpuNumOfBits
- CpuUnused
);
432 unsigned int array
[CpuNumOfUints
];
435 /* Position of opcode_modifier bits. */
439 /* has direction bit. */
441 /* set if operands can be both bytes and words/dwords/qwords, encoded the
442 canonical way; the base_opcode field should hold the encoding for byte
445 /* load form instruction. Must be placed before store form. */
447 /* insn has a modrm byte. */
449 /* special case for jump insns; value has to be 1 */
455 /* special case for intersegment leaps/calls */
456 #define JUMP_INTERSEGMENT 4
457 /* absolute address for jump */
458 #define JUMP_ABSOLUTE 5
460 /* FP insn memory format bit, sized by 0x4 */
462 /* src/dest swap for floats. */
464 /* needs size prefix if in 32-bit mode */
466 /* needs size prefix if in 16-bit mode */
468 /* needs size prefix if in 64-bit mode */
471 /* check register size. */
473 /* instruction ignores operand size prefix and in Intel mode ignores
474 mnemonic size suffix check. */
476 /* default insn size depends on mode */
477 #define DEFAULTSIZE 2
479 /* any memory size */
481 /* b suffix on instruction illegal */
483 /* w suffix on instruction illegal */
485 /* l suffix on instruction illegal */
487 /* s suffix on instruction illegal */
489 /* q suffix on instruction illegal */
491 /* long double suffix on instruction illegal */
493 /* instruction needs FWAIT */
495 /* IsString provides for a quick test for string instructions, and
496 its actual value also indicates which of the operands (if any)
497 requires use of the %es segment. */
498 #define IS_STRING_ES_OP0 2
499 #define IS_STRING_ES_OP1 3
501 /* RegMem is for instructions with a modrm byte where the register
502 destination operand should be encoded in the mod and regmem fields.
503 Normally, it will be encoded in the reg field. We add a RegMem
504 flag to indicate that it should be encoded in the regmem field. */
506 /* quick test if branch instruction is MPX supported */
508 /* fake an extra reg operand for clr, imul and special register
509 processing for some instructions. */
511 /* An implicit xmm0 as the first operand */
515 #define PrefixHLERelease 2 /* Okay with an XRELEASE (0xf3) prefix. */
516 #define PrefixNoTrack 3
517 /* Prefixes implying "LOCK okay" must come after Lock. All others have
520 #define PrefixHLELock 5 /* Okay with a LOCK prefix. */
521 #define PrefixHLEAny 6 /* Okay with or without a LOCK prefix. */
523 /* Convert to DWORD */
525 /* Convert to QWORD */
527 /* Address prefix changes register operand */
529 /* opcode is a prefix */
531 /* instruction has extension in 8 bit imm */
533 /* instruction don't need Rex64 prefix. */
535 /* deprecated fp insn, gets a warning */
537 /* Intel AVX Instructions support via {vex} prefix */
539 /* insn has VEX prefix:
540 1: 128bit VEX prefix (or operand dependent).
541 2: 256bit VEX prefix.
542 3: Scalar VEX prefix.
548 /* How to encode VEX.vvvv:
549 0: VEX.vvvv must be 1111b.
550 1: VEX.NDS. Register-only source is encoded in VEX.vvvv where
551 the content of source registers will be preserved.
552 VEX.DDS. The second register operand is encoded in VEX.vvvv
553 where the content of first source register will be overwritten
555 VEX.NDD2. The second destination register operand is encoded in
556 VEX.vvvv for instructions with 2 destination register operands.
557 For assembler, there are no difference between VEX.NDS, VEX.DDS
559 2. VEX.NDD. Register destination is encoded in VEX.vvvv for
560 instructions with 1 destination register operand.
561 3. VEX.LWP. Register destination is encoded in VEX.vvvv and one
562 of the operands can access a memory location.
568 /* How the VEX.W bit is used:
569 0: Set by the REX.W bit.
570 1: VEX.W0. Should always be 0.
571 2: VEX.W1. Should always be 1.
572 3: VEX.WIG. The VEX.W bit is ignored.
578 /* Opcode encoding space (values chosen to be usable directly in
579 VEX/XOP mmmmm and EVEX mm fields):
580 0: Base opcode space.
581 1: 0F opcode prefix / space.
582 2: 0F38 opcode prefix / space.
583 3: 0F3A opcode prefix / space.
584 8: XOP 08 opcode space.
585 9: XOP 09 opcode space.
586 A: XOP 0A opcode space.
592 #define SPACE_XOP08 8
593 #define SPACE_XOP09 9
594 #define SPACE_XOP0A 0xA
596 /* Opcode prefix (values chosen to be usable directly in
597 VEX/XOP/EVEX pp fields):
599 1: Add 0x66 opcode prefix.
600 2: Add 0xf3 opcode prefix.
601 3: Add 0xf2 opcode prefix.
603 #define PREFIX_NONE 0
604 #define PREFIX_0X66 1
605 #define PREFIX_0XF3 2
606 #define PREFIX_0XF2 3
608 /* number of VEX source operands:
609 0: <= 2 source operands.
610 1: 2 XOP source operands.
611 2: 3 source operands.
613 #define XOP2SOURCES 1
614 #define VEX3SOURCES 2
616 /* Instruction with a mandatory SIB byte:
617 1: 128bit vector register.
618 2: 256bit vector register.
619 3: 512bit vector register.
627 /* SSE to AVX support required */
629 /* No AVX equivalent */
632 /* insn has EVEX prefix:
633 1: 512bit EVEX prefix.
634 2: 128bit EVEX prefix.
635 3: 256bit EVEX prefix.
636 4: Length-ignored (LIG) EVEX prefix.
637 5: Length determined from actual operands.
646 /* AVX512 masking support:
647 1: Zeroing or merging masking depending on operands.
649 3: Both zeroing and merging masking.
651 #define DYNAMIC_MASKING 1
652 #define MERGING_MASKING 2
653 #define BOTH_MASKING 3
656 /* AVX512 broadcast support. The number of bytes to broadcast is
657 1 << (Broadcast - 1):
663 #define BYTE_BROADCAST 1
664 #define WORD_BROADCAST 2
665 #define DWORD_BROADCAST 3
666 #define QWORD_BROADCAST 4
669 /* Static rounding control is supported. */
672 /* Supress All Exceptions is supported. */
675 /* Compressed Disp8*N attribute. */
676 #define DISP8_SHIFT_VL 7
679 /* Default mask isn't allowed. */
682 /* The second operand must be a vector register, {x,y,z}mmN, where N is a multiple of 4.
683 It implicitly denotes the register group of {x,y,z}mmN - {x,y,z}mm(N + 3).
687 /* Two source operands are swapped. */
690 /* Support encoding optimization. */
699 /* ISA64: Don't change the order without other code adjustments.
700 0: Common to AMD64 and Intel64.
707 #define INTEL64ONLY 3
709 /* The last bitfield in i386_opcode_modifier. */
713 typedef struct i386_opcode_modifier
718 unsigned int modrm
:1;
720 unsigned int floatmf
:1;
721 unsigned int floatr
:1;
723 unsigned int checkregsize
:1;
724 unsigned int mnemonicsize
:2;
725 unsigned int anysize
:1;
726 unsigned int no_bsuf
:1;
727 unsigned int no_wsuf
:1;
728 unsigned int no_lsuf
:1;
729 unsigned int no_ssuf
:1;
730 unsigned int no_qsuf
:1;
731 unsigned int no_ldsuf
:1;
732 unsigned int fwait
:1;
733 unsigned int isstring
:2;
734 unsigned int regmem
:1;
735 unsigned int bndprefixok
:1;
736 unsigned int regkludge
:1;
737 unsigned int implicit1stxmm0
:1;
738 unsigned int prefixok
:3;
739 unsigned int todword
:1;
740 unsigned int toqword
:1;
741 unsigned int addrprefixopreg
:1;
742 unsigned int isprefix
:1;
743 unsigned int immext
:1;
744 unsigned int norex64
:1;
746 unsigned int pseudovexprefix
:1;
748 unsigned int vexvvvv
:2;
750 unsigned int opcodespace
:4;
751 unsigned int opcodeprefix
:2;
752 unsigned int vexsources
:2;
754 unsigned int sse2avx
:1;
755 unsigned int noavx
:1;
757 unsigned int masking
:2;
758 unsigned int broadcast
:3;
759 unsigned int staticrounding
:1;
761 unsigned int disp8memshift
:3;
762 unsigned int nodefmask
:1;
763 unsigned int implicitquadgroup
:1;
764 unsigned int swapsources
:1;
765 unsigned int optimize
:1;
766 unsigned int attmnemonic
:1;
767 unsigned int attsyntax
:1;
768 unsigned int intelsyntax
:1;
769 unsigned int isa64
:2;
770 } i386_opcode_modifier
;
772 /* Operand classes. */
774 #define CLASS_WIDTH 4
778 Reg
, /* GPRs and FP regs, distinguished by operand size */
779 SReg
, /* Segment register */
780 RegCR
, /* Control register */
781 RegDR
, /* Debug register */
782 RegTR
, /* Test register */
783 RegMMX
, /* MMX register */
784 RegSIMD
, /* XMM/YMM/ZMM registers, distinguished by operand size */
785 RegMask
, /* Vector Mask register */
786 RegBND
, /* Bound register */
789 /* Special operand instances. */
791 #define INSTANCE_WIDTH 3
792 enum operand_instance
795 Accum
, /* Accumulator %al/%ax/%eax/%rax/%st(0)/%xmm0 */
796 RegC
, /* %cl / %cx / %ecx / %rcx, e.g. register to hold shift count */
797 RegD
, /* %dl / %dx / %edx / %rdx, e.g. register to hold I/O port addr */
798 RegB
, /* %bl / %bx / %ebx / %rbx */
801 /* Position of operand_type bits. */
805 /* Class and Instance */
806 ClassInstance
= CLASS_WIDTH
+ INSTANCE_WIDTH
- 1,
807 /* 1 bit immediate */
809 /* 8 bit immediate */
811 /* 8 bit immediate sign extended */
813 /* 16 bit immediate */
815 /* 32 bit immediate */
817 /* 32 bit immediate sign extended */
819 /* 64 bit immediate */
821 /* 8bit/16bit/32bit displacements are used in different ways,
822 depending on the instruction. For jumps, they specify the
823 size of the PC relative displacement, for instructions with
824 memory operand, they specify the size of the offset relative
825 to the base register, and for instructions with memory offset
826 such as `mov 1234,%al' they specify the size of the offset
827 relative to the segment base. */
828 /* 8 bit displacement */
830 /* 16 bit displacement */
832 /* 32 bit displacement */
834 /* 32 bit signed displacement */
836 /* 64 bit displacement */
838 /* Register which can be used for base or index in memory operand. */
842 /* WORD size. 2 byte */
844 /* DWORD size. 4 byte */
846 /* FWORD size. 6 byte */
848 /* QWORD size. 8 byte */
850 /* TBYTE size. 10 byte */
860 /* Unspecified memory size. */
863 /* The number of bits in i386_operand_type. */
867 #define OTNumOfUints \
868 ((OTNum - 1) / sizeof (unsigned int) / CHAR_BIT + 1)
869 #define OTNumOfBits \
870 (OTNumOfUints * sizeof (unsigned int) * CHAR_BIT)
872 /* If you get a compiler error for zero width of the unused field,
874 #define OTUnused OTNum
876 typedef union i386_operand_type
880 unsigned int class:CLASS_WIDTH
;
881 unsigned int instance
:INSTANCE_WIDTH
;
884 unsigned int imm8s
:1;
885 unsigned int imm16
:1;
886 unsigned int imm32
:1;
887 unsigned int imm32s
:1;
888 unsigned int imm64
:1;
889 unsigned int disp8
:1;
890 unsigned int disp16
:1;
891 unsigned int disp32
:1;
892 unsigned int disp32s
:1;
893 unsigned int disp64
:1;
894 unsigned int baseindex
:1;
897 unsigned int dword
:1;
898 unsigned int fword
:1;
899 unsigned int qword
:1;
900 unsigned int tbyte
:1;
901 unsigned int xmmword
:1;
902 unsigned int ymmword
:1;
903 unsigned int zmmword
:1;
904 unsigned int tmmword
:1;
905 unsigned int unspecified
:1;
907 unsigned int unused
:(OTNumOfBits
- OTUnused
);
910 unsigned int array
[OTNumOfUints
];
913 typedef struct insn_template
915 /* instruction name sans width suffix ("mov" for movl insns) */
918 /* base_opcode is the fundamental opcode byte without optional
920 unsigned int base_opcode
;
921 #define Opcode_D 0x2 /* Direction bit:
922 set if Reg --> Regmem;
923 unset if Regmem --> Reg. */
924 #define Opcode_FloatR 0x8 /* Bit to swap src/dest for float insns. */
925 #define Opcode_FloatD 0x400 /* Direction bit for float insns. */
926 #define Opcode_SIMD_FloatD 0x1 /* Direction bit for SIMD fp insns. */
927 #define Opcode_SIMD_IntD 0x10 /* Direction bit for SIMD int insns. */
929 /* (Fake) base opcode value for pseudo prefixes. */
930 #define PSEUDO_PREFIX 0
932 /* extension_opcode is the 3 bit extension for group <n> insns.
933 This field is also used to store the 8-bit opcode suffix for the
934 AMD 3DNow! instructions.
935 If this template has no extension opcode (the usual case) use None
937 unsigned short extension_opcode
;
938 #define None 0xffff /* If no extension_opcode is possible. */
940 /* Pseudo prefixes. */
941 #define Prefix_Disp8 0 /* {disp8} */
942 #define Prefix_Disp16 1 /* {disp16} */
943 #define Prefix_Disp32 2 /* {disp32} */
944 #define Prefix_Load 3 /* {load} */
945 #define Prefix_Store 4 /* {store} */
946 #define Prefix_VEX 5 /* {vex} */
947 #define Prefix_VEX3 6 /* {vex3} */
948 #define Prefix_EVEX 7 /* {evex} */
949 #define Prefix_REX 8 /* {rex} */
950 #define Prefix_NoOptimize 9 /* {nooptimize} */
952 /* how many operands */
953 unsigned char operands
;
955 /* the bits in opcode_modifier are used to generate the final opcode from
956 the base_opcode. These bits also are used to detect alternate forms of
957 the same instruction */
958 i386_opcode_modifier opcode_modifier
;
960 /* cpu feature flags */
961 i386_cpu_flags cpu_flags
;
963 /* operand_types[i] describes the type of operand i. This is made
964 by OR'ing together all of the possible type masks. (e.g.
965 'operand_types[i] = Reg|Imm' specifies that operand i can be
966 either a register or an immediate operand. */
967 i386_operand_type operand_types
[MAX_OPERANDS
];
971 extern const insn_template i386_optab
[];
973 /* these are for register name --> number & type hash lookup */
976 const char *reg_name
;
977 i386_operand_type reg_type
;
978 unsigned char reg_flags
;
979 #define RegRex 0x1 /* Extended register. */
980 #define RegRex64 0x2 /* Extended 8 bit register. */
981 #define RegVRex 0x4 /* Extended vector register. */
982 unsigned char reg_num
;
983 #define RegIP ((unsigned char ) ~0)
984 /* EIZ and RIZ are fake index registers. */
985 #define RegIZ (RegIP - 1)
986 /* FLAT is a fake segment register (Intel mode). */
987 #define RegFlat ((unsigned char) ~0)
988 signed char dw2_regnum
[2];
989 #define Dw2Inval (-1)
993 /* Entries in i386_regtab. */
996 #define REGNAM_EAX 41
998 extern const reg_entry i386_regtab
[];
999 extern const unsigned int i386_regtab_size
;
1004 unsigned int seg_prefix
;
1008 extern const seg_entry cs
;
1009 extern const seg_entry ds
;
1010 extern const seg_entry ss
;
1011 extern const seg_entry es
;
1012 extern const seg_entry fs
;
1013 extern const seg_entry gs
;