1 /* Print Motorola 68k instructions.
2 Copyright 1986, 1987, 1989, 1991, 1992, 1993, 1994, 1995, 1996, 1997,
3 1998, 1999, 2000, 2001, 2002, 2003, 2004, 2005, 2006
4 Free Software Foundation, Inc.
6 This file is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 2 of the License, or
9 (at your option) any later version.
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
16 You should have received a copy of the GNU General Public License
17 along with this program; if not, write to the Free Software
18 Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
19 MA 02110-1301, USA. */
23 #include "floatformat.h"
24 #include "libiberty.h"
27 #include "opcode/m68k.h"
29 /* Local function prototypes. */
31 const char * const fpcr_names
[] =
33 "", "%fpiar", "%fpsr", "%fpiar/%fpsr", "%fpcr",
34 "%fpiar/%fpcr", "%fpsr/%fpcr", "%fpiar/%fpsr/%fpcr"
37 static char *const reg_names
[] =
39 "%d0", "%d1", "%d2", "%d3", "%d4", "%d5", "%d6", "%d7",
40 "%a0", "%a1", "%a2", "%a3", "%a4", "%a5", "%fp", "%sp",
44 /* Name of register halves for MAC/EMAC.
45 Seperate from reg_names since 'spu', 'fpl' look weird. */
46 static char *const reg_half_names
[] =
48 "%d0", "%d1", "%d2", "%d3", "%d4", "%d5", "%d6", "%d7",
49 "%a0", "%a1", "%a2", "%a3", "%a4", "%a5", "%a6", "%a7",
53 /* Sign-extend an (unsigned char). */
55 #define COERCE_SIGNED_CHAR(ch) ((signed char) (ch))
57 #define COERCE_SIGNED_CHAR(ch) ((int) (((ch) ^ 0x80) & 0xFF) - 128)
60 /* Get a 1 byte signed integer. */
61 #define NEXTBYTE(p) (p += 2, FETCH_DATA (info, p), COERCE_SIGNED_CHAR(p[-1]))
63 /* Get a 2 byte signed integer. */
64 #define COERCE16(x) ((int) (((x) ^ 0x8000) - 0x8000))
66 (p += 2, FETCH_DATA (info, p), \
67 COERCE16 ((p[-2] << 8) + p[-1]))
69 /* Get a 4 byte signed integer. */
70 #define COERCE32(x) ((bfd_signed_vma) ((x) ^ 0x80000000) - 0x80000000)
72 (p += 4, FETCH_DATA (info, p), \
73 (COERCE32 ((((((p[-4] << 8) + p[-3]) << 8) + p[-2]) << 8) + p[-1])))
75 /* Get a 4 byte unsigned integer. */
76 #define NEXTULONG(p) \
77 (p += 4, FETCH_DATA (info, p), \
78 (unsigned int) ((((((p[-4] << 8) + p[-3]) << 8) + p[-2]) << 8) + p[-1]))
80 /* Get a single precision float. */
81 #define NEXTSINGLE(val, p) \
82 (p += 4, FETCH_DATA (info, p), \
83 floatformat_to_double (&floatformat_ieee_single_big, (char *) p - 4, &val))
85 /* Get a double precision float. */
86 #define NEXTDOUBLE(val, p) \
87 (p += 8, FETCH_DATA (info, p), \
88 floatformat_to_double (&floatformat_ieee_double_big, (char *) p - 8, &val))
90 /* Get an extended precision float. */
91 #define NEXTEXTEND(val, p) \
92 (p += 12, FETCH_DATA (info, p), \
93 floatformat_to_double (&floatformat_m68881_ext, (char *) p - 12, &val))
95 /* Need a function to convert from packed to double
96 precision. Actually, it's easier to print a
97 packed number than a double anyway, so maybe
98 there should be a special case to handle this... */
99 #define NEXTPACKED(p) \
100 (p += 12, FETCH_DATA (info, p), 0.0)
102 /* Maximum length of an instruction. */
109 /* Points to first byte not fetched. */
110 bfd_byte
*max_fetched
;
111 bfd_byte the_buffer
[MAXLEN
];
116 /* Make sure that bytes from INFO->PRIVATE_DATA->BUFFER (inclusive)
117 to ADDR (exclusive) are valid. Returns 1 for success, longjmps
119 #define FETCH_DATA(info, addr) \
120 ((addr) <= ((struct private *) (info->private_data))->max_fetched \
121 ? 1 : fetch_data ((info), (addr)))
124 fetch_data (struct disassemble_info
*info
, bfd_byte
*addr
)
127 struct private *priv
= (struct private *)info
->private_data
;
128 bfd_vma start
= priv
->insn_start
+ (priv
->max_fetched
- priv
->the_buffer
);
130 status
= (*info
->read_memory_func
) (start
,
132 addr
- priv
->max_fetched
,
136 (*info
->memory_error_func
) (status
, start
, info
);
137 longjmp (priv
->bailout
, 1);
140 priv
->max_fetched
= addr
;
144 /* This function is used to print to the bit-bucket. */
146 dummy_printer (FILE *file ATTRIBUTE_UNUSED
,
147 const char *format ATTRIBUTE_UNUSED
,
154 dummy_print_address (bfd_vma vma ATTRIBUTE_UNUSED
,
155 struct disassemble_info
*info ATTRIBUTE_UNUSED
)
159 /* Fetch BITS bits from a position in the instruction specified by CODE.
160 CODE is a "place to put an argument", or 'x' for a destination
161 that is a general address (mode and register).
162 BUFFER contains the instruction. */
165 fetch_arg (unsigned char *buffer
,
168 disassemble_info
*info
)
174 case '/': /* MAC/EMAC mask bit. */
175 val
= buffer
[3] >> 5;
178 case 'G': /* EMAC ACC load. */
179 val
= ((buffer
[3] >> 3) & 0x2) | ((~buffer
[1] >> 7) & 0x1);
182 case 'H': /* EMAC ACC !load. */
183 val
= ((buffer
[3] >> 3) & 0x2) | ((buffer
[1] >> 7) & 0x1);
186 case ']': /* EMAC ACCEXT bit. */
187 val
= buffer
[0] >> 2;
190 case 'I': /* MAC/EMAC scale factor. */
191 val
= buffer
[2] >> 1;
194 case 'F': /* EMAC ACCx. */
195 val
= buffer
[0] >> 1;
206 case 'd': /* Destination, for register or quick. */
207 val
= (buffer
[0] << 8) + buffer
[1];
211 case 'x': /* Destination, for general arg. */
212 val
= (buffer
[0] << 8) + buffer
[1];
217 FETCH_DATA (info
, buffer
+ 3);
218 val
= (buffer
[3] >> 4);
222 FETCH_DATA (info
, buffer
+ 3);
227 FETCH_DATA (info
, buffer
+ 3);
228 val
= (buffer
[2] << 8) + buffer
[3];
233 FETCH_DATA (info
, buffer
+ 3);
234 val
= (buffer
[2] << 8) + buffer
[3];
240 FETCH_DATA (info
, buffer
+ 3);
241 val
= (buffer
[2] << 8) + buffer
[3];
245 FETCH_DATA (info
, buffer
+ 5);
246 val
= (buffer
[4] << 8) + buffer
[5];
251 FETCH_DATA (info
, buffer
+ 5);
252 val
= (buffer
[4] << 8) + buffer
[5];
257 FETCH_DATA (info
, buffer
+ 5);
258 val
= (buffer
[4] << 8) + buffer
[5];
262 FETCH_DATA (info
, buffer
+ 3);
263 val
= (buffer
[2] << 8) + buffer
[3];
268 FETCH_DATA (info
, buffer
+ 3);
269 val
= (buffer
[2] << 8) + buffer
[3];
274 FETCH_DATA (info
, buffer
+ 3);
275 val
= (buffer
[2] << 8) + buffer
[3];
280 val
= (buffer
[1] >> 6);
284 val
= (buffer
[1] & 0x40 ? 0x8 : 0)
285 | ((buffer
[0] >> 1) & 0x7)
286 | (buffer
[3] & 0x80 ? 0x10 : 0);
290 val
= (buffer
[1] & 0x40 ? 0x8 : 0) | ((buffer
[0] >> 1) & 0x7);
294 val
= (buffer
[2] >> 4) | (buffer
[3] & 0x80 ? 0x10 : 0);
298 val
= (buffer
[1] & 0xf) | (buffer
[3] & 0x40 ? 0x10 : 0);
302 val
= (buffer
[3] & 0xf) | (buffer
[3] & 0x40 ? 0x10 : 0);
306 val
= buffer
[2] >> 2;
338 /* Check if an EA is valid for a particular code. This is required
339 for the EMAC instructions since the type of source address determines
340 if it is a EMAC-load instruciton if the EA is mode 2-5, otherwise it
341 is a non-load EMAC instruction and the bits mean register Ry.
342 A similar case exists for the movem instructions where the register
343 mask is interpreted differently for different EAs. */
346 m68k_valid_ea (char code
, int val
)
349 #define M(n0,n1,n2,n3,n4,n5,n6,n70,n71,n72,n73,n74) \
350 (n0 | n1 << 1 | n2 << 2 | n3 << 3 | n4 << 4 | n5 << 5 | n6 << 6 \
351 | n70 << 7 | n71 << 8 | n72 << 9 | n73 << 10 | n74 << 11)
356 mask
= M (1,1,1,1,1,1,1,1,1,1,1,1);
359 mask
= M (0,0,1,1,1,1,1,1,1,0,0,0);
362 mask
= M (1,1,1,1,1,1,1,1,1,0,0,0);
365 mask
= M (1,0,1,1,1,1,1,1,1,1,1,1);
368 mask
= M (1,0,1,1,1,1,1,1,1,1,1,0);
371 mask
= M (0,0,1,0,0,1,1,1,1,1,1,0);
374 mask
= M (0,0,1,0,0,1,1,1,1,0,0,0);
377 mask
= M (1,0,1,1,1,1,1,1,1,0,0,0);
380 mask
= M (1,0,1,0,0,1,1,1,1,0,0,0);
383 mask
= M (1,0,1,0,0,1,1,1,1,1,1,0);
386 mask
= M (0,0,1,0,0,1,1,1,1,1,1,0);
389 mask
= M (0,0,1,0,1,1,1,1,1,0,0,0);
392 mask
= M (0,0,1,1,0,1,1,1,1,1,1,0);
395 mask
= M (1,1,1,1,1,0,0,0,0,0,0,0);
398 mask
= M (0,0,0,0,0,1,0,0,0,1,0,0);
401 mask
= M (0,0,0,0,0,0,1,1,1,0,1,1);
404 mask
= M (1,1,1,1,1,1,0,0,0,0,0,0);
407 mask
= M (1,0,1,1,1,1,0,0,0,0,0,0);
410 mask
= M (1,0,1,1,1,1,0,1,1,0,0,0);
413 mask
= M (1,0,1,1,1,1,0,0,0,1,0,0);
416 mask
= M (0,0,1,1,1,1,0,0,0,1,0,0);
419 mask
= M (0,0,1,0,0,1,0,0,0,0,0,0);
422 mask
= M (0,0,1,0,0,1,0,0,0,1,0,0);
425 mask
= M (0,0,1,1,1,1,0,0,0,0,0,0);
432 mode
= (val
>> 3) & 7;
435 return (mask
& (1 << mode
)) != 0;
438 /* Print a base register REGNO and displacement DISP, on INFO->STREAM.
439 REGNO = -1 for pc, -2 for none (suppressed). */
442 print_base (int regno
, bfd_vma disp
, disassemble_info
*info
)
446 (*info
->fprintf_func
) (info
->stream
, "%%pc@(");
447 (*info
->print_address_func
) (disp
, info
);
454 (*info
->fprintf_func
) (info
->stream
, "@(");
455 else if (regno
== -3)
456 (*info
->fprintf_func
) (info
->stream
, "%%zpc@(");
458 (*info
->fprintf_func
) (info
->stream
, "%s@(", reg_names
[regno
]);
460 sprintf_vma (buf
, disp
);
461 (*info
->fprintf_func
) (info
->stream
, "%s", buf
);
465 /* Print an indexed argument. The base register is BASEREG (-1 for pc).
466 P points to extension word, in buffer.
467 ADDR is the nominal core address of that extension word. */
469 static unsigned char *
470 print_indexed (int basereg
,
473 disassemble_info
*info
)
476 static char *const scales
[] = { "", ":2", ":4", ":8" };
484 /* Generate the text for the index register.
485 Where this will be output is not yet determined. */
486 sprintf (buf
, "%s:%c%s",
487 reg_names
[(word
>> 12) & 0xf],
488 (word
& 0x800) ? 'l' : 'w',
489 scales
[(word
>> 9) & 3]);
491 /* Handle the 68000 style of indexing. */
493 if ((word
& 0x100) == 0)
495 base_disp
= word
& 0xff;
496 if ((base_disp
& 0x80) != 0)
500 print_base (basereg
, base_disp
, info
);
501 (*info
->fprintf_func
) (info
->stream
, ",%s)", buf
);
505 /* Handle the generalized kind. */
506 /* First, compute the displacement to add to the base register. */
517 switch ((word
>> 4) & 3)
520 base_disp
= NEXTWORD (p
);
523 base_disp
= NEXTLONG (p
);
528 /* Handle single-level case (not indirect). */
531 print_base (basereg
, base_disp
, info
);
533 (*info
->fprintf_func
) (info
->stream
, ",%s", buf
);
534 (*info
->fprintf_func
) (info
->stream
, ")");
538 /* Two level. Compute displacement to add after indirection. */
543 outer_disp
= NEXTWORD (p
);
546 outer_disp
= NEXTLONG (p
);
549 print_base (basereg
, base_disp
, info
);
550 if ((word
& 4) == 0 && buf
[0] != '\0')
552 (*info
->fprintf_func
) (info
->stream
, ",%s", buf
);
555 sprintf_vma (vmabuf
, outer_disp
);
556 (*info
->fprintf_func
) (info
->stream
, ")@(%s", vmabuf
);
558 (*info
->fprintf_func
) (info
->stream
, ",%s", buf
);
559 (*info
->fprintf_func
) (info
->stream
, ")");
564 /* Returns number of bytes "eaten" by the operand, or
565 return -1 if an invalid operand was found, or -2 if
566 an opcode tabe error was found.
567 ADDR is the pc for this arg to be relative to. */
570 print_insn_arg (const char *d
,
571 unsigned char *buffer
,
574 disassemble_info
*info
)
578 unsigned char *p
= p0
;
589 case 'c': /* Cache identifier. */
591 static char *const cacheFieldName
[] = { "nc", "dc", "ic", "bc" };
592 val
= fetch_arg (buffer
, place
, 2, info
);
593 (*info
->fprintf_func
) (info
->stream
, cacheFieldName
[val
]);
597 case 'a': /* Address register indirect only. Cf. case '+'. */
599 (*info
->fprintf_func
)
602 reg_names
[fetch_arg (buffer
, place
, 3, info
) + 8]);
606 case '_': /* 32-bit absolute address for move16. */
608 uval
= NEXTULONG (p
);
609 (*info
->print_address_func
) (uval
, info
);
614 (*info
->fprintf_func
) (info
->stream
, "%%ccr");
618 (*info
->fprintf_func
) (info
->stream
, "%%sr");
622 (*info
->fprintf_func
) (info
->stream
, "%%usp");
626 (*info
->fprintf_func
) (info
->stream
, "%%acc");
630 (*info
->fprintf_func
) (info
->stream
, "%%macsr");
634 (*info
->fprintf_func
) (info
->stream
, "%%mask");
639 /* FIXME: There's a problem here, different m68k processors call the
640 same address different names. This table can't get it right
641 because it doesn't know which processor it's disassembling for. */
642 static const struct { char *name
; int value
; } names
[]
643 = {{"%sfc", 0x000}, {"%dfc", 0x001}, {"%cacr", 0x002},
644 {"%tc", 0x003}, {"%itt0",0x004}, {"%itt1", 0x005},
645 {"%dtt0",0x006}, {"%dtt1",0x007}, {"%buscr",0x008},
646 {"%usp", 0x800}, {"%vbr", 0x801}, {"%caar", 0x802},
647 {"%msp", 0x803}, {"%isp", 0x804},
648 /* reg c04 is sometimes called flashbar or rambar.
649 rec c05 is also sometimes called rambar. */
650 {"%rambar0", 0xc04}, {"%rambar1", 0xc05},
652 /* Should we be calling this psr like we do in case 'Y'? */
655 {"%urp", 0x806}, {"%srp", 0x807}, {"%pcr", 0x808},
657 /* Fido added these. */
658 {"%cac", 0xffe}, {"%mbb", 0xfff}};
660 val
= fetch_arg (buffer
, place
, 12, info
);
661 for (regno
= sizeof names
/ sizeof names
[0] - 1; regno
>= 0; regno
--)
662 if (names
[regno
].value
== val
)
664 (*info
->fprintf_func
) (info
->stream
, "%s", names
[regno
].name
);
668 (*info
->fprintf_func
) (info
->stream
, "%d", val
);
673 val
= fetch_arg (buffer
, place
, 3, info
);
674 /* 0 means 8, except for the bkpt instruction... */
675 if (val
== 0 && d
[1] != 's')
677 (*info
->fprintf_func
) (info
->stream
, "#%d", val
);
681 val
= fetch_arg (buffer
, place
, 3, info
);
685 (*info
->fprintf_func
) (info
->stream
, "#%d", val
);
691 static char *const scalefactor_name
[] = { "<<", ">>" };
692 val
= fetch_arg (buffer
, place
, 1, info
);
693 (*info
->fprintf_func
) (info
->stream
, scalefactor_name
[val
]);
697 val
= fetch_arg (buffer
, place
, 8, info
);
700 (*info
->fprintf_func
) (info
->stream
, "#%d", val
);
705 val
= fetch_arg (buffer
, place
, 4, info
);
706 (*info
->fprintf_func
) (info
->stream
, "#%d", val
);
710 (*info
->fprintf_func
) (info
->stream
, "%s",
711 reg_names
[fetch_arg (buffer
, place
, 3, info
)]);
715 (*info
->fprintf_func
)
717 reg_names
[fetch_arg (buffer
, place
, 3, info
) + 010]);
721 (*info
->fprintf_func
)
723 reg_names
[fetch_arg (buffer
, place
, 4, info
)]);
727 regno
= fetch_arg (buffer
, place
, 4, info
);
729 (*info
->fprintf_func
) (info
->stream
, "%s@", reg_names
[regno
]);
731 (*info
->fprintf_func
) (info
->stream
, "@(%s)", reg_names
[regno
]);
735 (*info
->fprintf_func
)
736 (info
->stream
, "%%fp%d",
737 fetch_arg (buffer
, place
, 3, info
));
741 val
= fetch_arg (buffer
, place
, 6, info
);
743 (*info
->fprintf_func
) (info
->stream
, "%s", reg_names
[val
& 7]);
745 (*info
->fprintf_func
) (info
->stream
, "%d", val
);
749 (*info
->fprintf_func
)
750 (info
->stream
, "%s@+",
751 reg_names
[fetch_arg (buffer
, place
, 3, info
) + 8]);
755 (*info
->fprintf_func
)
756 (info
->stream
, "%s@-",
757 reg_names
[fetch_arg (buffer
, place
, 3, info
) + 8]);
762 (*info
->fprintf_func
)
763 (info
->stream
, "{%s}",
764 reg_names
[fetch_arg (buffer
, place
, 3, info
)]);
765 else if (place
== 'C')
767 val
= fetch_arg (buffer
, place
, 7, info
);
768 if (val
> 63) /* This is a signed constant. */
770 (*info
->fprintf_func
) (info
->stream
, "{#%d}", val
);
778 p1
= buffer
+ (*d
== '#' ? 2 : 4);
780 val
= fetch_arg (buffer
, place
, 4, info
);
781 else if (place
== 'C')
782 val
= fetch_arg (buffer
, place
, 7, info
);
783 else if (place
== '8')
784 val
= fetch_arg (buffer
, place
, 3, info
);
785 else if (place
== '3')
786 val
= fetch_arg (buffer
, place
, 8, info
);
787 else if (place
== 'b')
789 else if (place
== 'w' || place
== 'W')
791 else if (place
== 'l')
795 (*info
->fprintf_func
) (info
->stream
, "#%d", val
);
801 else if (place
== 'B')
802 disp
= COERCE_SIGNED_CHAR (buffer
[1]);
803 else if (place
== 'w' || place
== 'W')
805 else if (place
== 'l' || place
== 'L' || place
== 'C')
807 else if (place
== 'g')
809 disp
= NEXTBYTE (buffer
);
815 else if (place
== 'c')
817 if (buffer
[1] & 0x40) /* If bit six is one, long offset. */
825 (*info
->print_address_func
) (addr
+ disp
, info
);
830 (*info
->fprintf_func
)
831 (info
->stream
, "%s@(%d)",
832 reg_names
[fetch_arg (buffer
, place
, 3, info
) + 8], val
);
836 (*info
->fprintf_func
) (info
->stream
, "%s",
837 fpcr_names
[fetch_arg (buffer
, place
, 3, info
)]);
841 val
= fetch_arg(buffer
, place
, 2, info
);
842 (*info
->fprintf_func
) (info
->stream
, "%%acc%d", val
);
846 val
= fetch_arg(buffer
, place
, 1, info
);
847 (*info
->fprintf_func
) (info
->stream
, "%%accext%s", val
==0 ? "01" : "23");
851 val
= fetch_arg(buffer
, place
, 2, info
);
853 (*info
->fprintf_func
) (info
->stream
, "<<");
855 (*info
->fprintf_func
) (info
->stream
, ">>");
861 /* Get coprocessor ID... */
862 val
= fetch_arg (buffer
, 'd', 3, info
);
864 if (val
!= 1) /* Unusual coprocessor ID? */
865 (*info
->fprintf_func
) (info
->stream
, "(cpid=%d) ", val
);
894 val
= fetch_arg (buffer
, 'x', 6, info
);
895 val
= ((val
& 7) << 3) + ((val
>> 3) & 7);
898 val
= fetch_arg (buffer
, 's', 6, info
);
900 /* If the <ea> is invalid for *d, then reject this match. */
901 if (!m68k_valid_ea (*d
, val
))
904 /* Get register number assuming address register. */
905 regno
= (val
& 7) + 8;
906 regname
= reg_names
[regno
];
910 (*info
->fprintf_func
) (info
->stream
, "%s", reg_names
[val
]);
914 (*info
->fprintf_func
) (info
->stream
, "%s", regname
);
918 (*info
->fprintf_func
) (info
->stream
, "%s@", regname
);
922 (*info
->fprintf_func
) (info
->stream
, "%s@+", regname
);
926 (*info
->fprintf_func
) (info
->stream
, "%s@-", regname
);
931 (*info
->fprintf_func
) (info
->stream
, "%s@(%d)", regname
, val
);
935 p
= print_indexed (regno
, p
, addr
, info
);
943 (*info
->print_address_func
) (val
, info
);
947 uval
= NEXTULONG (p
);
948 (*info
->print_address_func
) (uval
, info
);
953 (*info
->fprintf_func
) (info
->stream
, "%%pc@(");
954 (*info
->print_address_func
) (addr
+ val
, info
);
955 (*info
->fprintf_func
) (info
->stream
, ")");
959 p
= print_indexed (-1, p
, addr
, info
);
963 flt_p
= 1; /* Assume it's a float... */
982 NEXTSINGLE (flval
, p
);
986 NEXTDOUBLE (flval
, p
);
990 NEXTEXTEND (flval
, p
);
994 flval
= NEXTPACKED (p
);
1000 if (flt_p
) /* Print a float? */
1001 (*info
->fprintf_func
) (info
->stream
, "#%g", flval
);
1003 (*info
->fprintf_func
) (info
->stream
, "#%d", val
);
1011 /* If place is '/', then this is the case of the mask bit for
1012 mac/emac loads. Now that the arg has been printed, grab the
1013 mask bit and if set, add a '&' to the arg. */
1016 val
= fetch_arg (buffer
, place
, 1, info
);
1018 info
->fprintf_func (info
->stream
, "&");
1028 val
= NEXTWORD (p1
);
1029 /* Move the pointer ahead if this point is farther ahead
1031 p
= p1
> p
? p1
: p
;
1034 (*info
->fprintf_func
) (info
->stream
, "#0");
1041 for (regno
= 0; regno
< 16; ++regno
)
1042 if (val
& (0x8000 >> regno
))
1043 newval
|= 1 << regno
;
1048 for (regno
= 0; regno
< 16; ++regno
)
1049 if (val
& (1 << regno
))
1054 (*info
->fprintf_func
) (info
->stream
, "/");
1056 (*info
->fprintf_func
) (info
->stream
, "%s", reg_names
[regno
]);
1057 first_regno
= regno
;
1058 while (val
& (1 << (regno
+ 1)))
1060 if (regno
> first_regno
)
1061 (*info
->fprintf_func
) (info
->stream
, "-%s",
1065 else if (place
== '3')
1067 /* `fmovem' insn. */
1069 val
= fetch_arg (buffer
, place
, 8, info
);
1072 (*info
->fprintf_func
) (info
->stream
, "#0");
1079 for (regno
= 0; regno
< 8; ++regno
)
1080 if (val
& (0x80 >> regno
))
1081 newval
|= 1 << regno
;
1086 for (regno
= 0; regno
< 8; ++regno
)
1087 if (val
& (1 << regno
))
1091 (*info
->fprintf_func
) (info
->stream
, "/");
1093 (*info
->fprintf_func
) (info
->stream
, "%%fp%d", regno
);
1094 first_regno
= regno
;
1095 while (val
& (1 << (regno
+ 1)))
1097 if (regno
> first_regno
)
1098 (*info
->fprintf_func
) (info
->stream
, "-%%fp%d", regno
);
1101 else if (place
== '8')
1103 /* fmoveml for FP status registers. */
1104 (*info
->fprintf_func
) (info
->stream
, "%s",
1105 fpcr_names
[fetch_arg (buffer
, place
, 3,
1122 int val
= fetch_arg (buffer
, place
, 5, info
);
1127 case 2: name
= "%tt0"; break;
1128 case 3: name
= "%tt1"; break;
1129 case 0x10: name
= "%tc"; break;
1130 case 0x11: name
= "%drp"; break;
1131 case 0x12: name
= "%srp"; break;
1132 case 0x13: name
= "%crp"; break;
1133 case 0x14: name
= "%cal"; break;
1134 case 0x15: name
= "%val"; break;
1135 case 0x16: name
= "%scc"; break;
1136 case 0x17: name
= "%ac"; break;
1137 case 0x18: name
= "%psr"; break;
1138 case 0x19: name
= "%pcsr"; break;
1142 int break_reg
= ((buffer
[3] >> 2) & 7);
1144 (*info
->fprintf_func
)
1145 (info
->stream
, val
== 0x1c ? "%%bad%d" : "%%bac%d",
1150 (*info
->fprintf_func
) (info
->stream
, "<mmu register %d>", val
);
1153 (*info
->fprintf_func
) (info
->stream
, "%s", name
);
1159 int fc
= fetch_arg (buffer
, place
, 5, info
);
1162 (*info
->fprintf_func
) (info
->stream
, "%%dfc");
1164 (*info
->fprintf_func
) (info
->stream
, "%%sfc");
1166 /* xgettext:c-format */
1167 (*info
->fprintf_func
) (info
->stream
, _("<function code %d>"), fc
);
1172 (*info
->fprintf_func
) (info
->stream
, "%%val");
1177 int level
= fetch_arg (buffer
, place
, 3, info
);
1179 (*info
->fprintf_func
) (info
->stream
, "%d", level
);
1186 int reg
= fetch_arg (buffer
, place
, 5, info
);
1193 (*info
->fprintf_func
) (info
->stream
, "%s%s",
1194 reg_half_names
[reg
],
1195 is_upper
? "u" : "l");
1206 /* Try to match the current instruction to best and if so, return the
1207 number of bytes consumed from the instruction stream, else zero. */
1210 match_insn_m68k (bfd_vma memaddr
,
1211 disassemble_info
* info
,
1212 const struct m68k_opcode
* best
)
1214 unsigned char *save_p
;
1218 struct private *priv
= (struct private *) info
->private_data
;
1219 bfd_byte
*buffer
= priv
->the_buffer
;
1220 fprintf_ftype save_printer
= info
->fprintf_func
;
1221 void (* save_print_address
) (bfd_vma
, struct disassemble_info
*)
1222 = info
->print_address_func
;
1224 /* Point at first word of argument data,
1225 and at descriptor for first argument. */
1228 /* Figure out how long the fixed-size portion of the instruction is.
1229 The only place this is stored in the opcode table is
1230 in the arguments--look for arguments which specify fields in the 2nd
1231 or 3rd words of the instruction. */
1232 for (d
= best
->args
; *d
; d
+= 2)
1234 /* I don't think it is necessary to be checking d[0] here;
1235 I suspect all this could be moved to the case statement below. */
1238 if (d
[1] == 'l' && p
- buffer
< 6)
1240 else if (p
- buffer
< 4 && d
[1] != 'C' && d
[1] != '8')
1244 if ((d
[0] == 'L' || d
[0] == 'l') && d
[1] == 'w' && p
- buffer
< 4)
1270 /* pflusha is an exceptions. It takes no arguments but is two words
1271 long. Recognize it by looking at the lower 16 bits of the mask. */
1272 if (p
- buffer
< 4 && (best
->match
& 0xFFFF) != 0)
1275 /* lpstop is another exception. It takes a one word argument but is
1276 three words long. */
1278 && (best
->match
& 0xffff) == 0xffff
1279 && best
->args
[0] == '#'
1280 && best
->args
[1] == 'w')
1282 /* Copy the one word argument into the usual location for a one
1283 word argument, to simplify printing it. We can get away with
1284 this because we know exactly what the second word is, and we
1285 aren't going to print anything based on it. */
1287 FETCH_DATA (info
, p
);
1288 buffer
[2] = buffer
[4];
1289 buffer
[3] = buffer
[5];
1292 FETCH_DATA (info
, p
);
1297 info
->print_address_func
= dummy_print_address
;
1298 info
->fprintf_func
= (fprintf_ftype
) dummy_printer
;
1300 /* We scan the operands twice. The first time we don't print anything,
1301 but look for errors. */
1304 int eaten
= print_insn_arg (d
, buffer
, p
, memaddr
+ (p
- buffer
), info
);
1308 else if (eaten
== -1)
1310 info
->fprintf_func
= save_printer
;
1311 info
->print_address_func
= save_print_address
;
1316 /* We must restore the print functions before trying to print the
1318 info
->fprintf_func
= save_printer
;
1319 info
->print_address_func
= save_print_address
;
1320 info
->fprintf_func (info
->stream
,
1321 /* xgettext:c-format */
1322 _("<internal error in opcode table: %s %s>\n"),
1323 best
->name
, best
->args
);
1329 info
->fprintf_func
= save_printer
;
1330 info
->print_address_func
= save_print_address
;
1334 info
->fprintf_func (info
->stream
, "%s", best
->name
);
1337 info
->fprintf_func (info
->stream
, " ");
1341 p
+= print_insn_arg (d
, buffer
, p
, memaddr
+ (p
- buffer
), info
);
1344 if (*d
&& *(d
- 2) != 'I' && *d
!= 'k')
1345 info
->fprintf_func (info
->stream
, ",");
1351 /* Try to interpret the instruction at address MEMADDR as one that
1352 can execute on a processor with the features given by ARCH_MASK.
1353 If successful, print the instruction to INFO->STREAM and return
1354 its length in bytes. Return 0 otherwise. */
1357 m68k_scan_mask (bfd_vma memaddr
, disassemble_info
*info
,
1358 unsigned int arch_mask
)
1362 static const struct m68k_opcode
**opcodes
[16];
1363 static int numopcodes
[16];
1367 struct private *priv
= (struct private *) info
->private_data
;
1368 bfd_byte
*buffer
= priv
->the_buffer
;
1372 /* Speed up the matching by sorting the opcode
1373 table on the upper four bits of the opcode. */
1374 const struct m68k_opcode
**opc_pointer
[16];
1376 /* First count how many opcodes are in each of the sixteen buckets. */
1377 for (i
= 0; i
< m68k_numopcodes
; i
++)
1378 numopcodes
[(m68k_opcodes
[i
].opcode
>> 28) & 15]++;
1380 /* Then create a sorted table of pointers
1381 that point into the unsorted table. */
1382 opc_pointer
[0] = xmalloc (sizeof (struct m68k_opcode
*)
1384 opcodes
[0] = opc_pointer
[0];
1386 for (i
= 1; i
< 16; i
++)
1388 opc_pointer
[i
] = opc_pointer
[i
- 1] + numopcodes
[i
- 1];
1389 opcodes
[i
] = opc_pointer
[i
];
1392 for (i
= 0; i
< m68k_numopcodes
; i
++)
1393 *opc_pointer
[(m68k_opcodes
[i
].opcode
>> 28) & 15]++ = &m68k_opcodes
[i
];
1396 FETCH_DATA (info
, buffer
+ 2);
1397 major_opcode
= (buffer
[0] >> 4) & 15;
1399 for (i
= 0; i
< numopcodes
[major_opcode
]; i
++)
1401 const struct m68k_opcode
*opc
= opcodes
[major_opcode
][i
];
1402 unsigned long opcode
= opc
->opcode
;
1403 unsigned long match
= opc
->match
;
1405 if (((0xff & buffer
[0] & (match
>> 24)) == (0xff & (opcode
>> 24)))
1406 && ((0xff & buffer
[1] & (match
>> 16)) == (0xff & (opcode
>> 16)))
1407 /* Only fetch the next two bytes if we need to. */
1408 && (((0xffff & match
) == 0)
1410 (FETCH_DATA (info
, buffer
+ 4)
1411 && ((0xff & buffer
[2] & (match
>> 8)) == (0xff & (opcode
>> 8)))
1412 && ((0xff & buffer
[3] & match
) == (0xff & opcode
)))
1414 && (opc
->arch
& arch_mask
) != 0)
1416 /* Don't use for printout the variants of divul and divsl
1417 that have the same register number in two places.
1418 The more general variants will match instead. */
1419 for (d
= opc
->args
; *d
; d
+= 2)
1423 /* Don't use for printout the variants of most floating
1424 point coprocessor instructions which use the same
1425 register number in two places, as above. */
1427 for (d
= opc
->args
; *d
; d
+= 2)
1431 /* Don't match fmovel with more than one register;
1432 wait for fmoveml. */
1435 for (d
= opc
->args
; *d
; d
+= 2)
1437 if (d
[0] == 's' && d
[1] == '8')
1439 val
= fetch_arg (buffer
, d
[1], 3, info
);
1440 if ((val
& (val
- 1)) != 0)
1446 /* Don't match FPU insns with non-default coprocessor ID. */
1449 for (d
= opc
->args
; *d
; d
+= 2)
1453 val
= fetch_arg (buffer
, 'd', 3, info
);
1461 if ((val
= match_insn_m68k (memaddr
, info
, opc
)))
1468 /* Print the m68k instruction at address MEMADDR in debugged memory,
1469 on INFO->STREAM. Returns length of the instruction, in bytes. */
1472 print_insn_m68k (bfd_vma memaddr
, disassemble_info
*info
)
1474 unsigned int arch_mask
;
1475 struct private priv
;
1478 bfd_byte
*buffer
= priv
.the_buffer
;
1480 /* Save these printing functions in case we need to restore them
1482 fprintf_ftype save_printer
= info
->fprintf_func
;
1483 void (* save_print_address
) (bfd_vma
, struct disassemble_info
*)
1484 = info
->print_address_func
;
1486 info
->private_data
= (PTR
) &priv
;
1487 /* Tell objdump to use two bytes per chunk
1488 and six bytes per line for displaying raw data. */
1489 info
->bytes_per_chunk
= 2;
1490 info
->bytes_per_line
= 6;
1491 info
->display_endian
= BFD_ENDIAN_BIG
;
1492 priv
.max_fetched
= priv
.the_buffer
;
1493 priv
.insn_start
= memaddr
;
1495 if (setjmp (priv
.bailout
) != 0)
1497 /* longjmp may be called while these printing functions are
1498 temporarily replaced with dummy functions. Restore them
1501 Admittedly, this save-and-restore operation is somewhat ugly
1502 in that we are exposing the fact that match_insn_m68k
1503 temporarily replaces insn->fprintf_func and
1504 insn->print_address_func. Perhaps, a real fix is to report a
1505 FETCH_DATA failure with a return value of some sort, without
1506 using setjmp/longjmp. A better fix may be to teach the m68k
1507 disassembler do its job without temporarily replacing
1508 insn->fprintf_func and insn->print_address_func, but that's a
1509 task for another day. */
1510 info
->fprintf_func
= save_printer
;
1511 info
->print_address_func
= save_print_address
;
1517 arch_mask
= bfd_m68k_mach_to_features (info
->mach
);
1520 /* First try printing an m680x0 instruction. Try printing a Coldfire
1521 one if that fails. */
1522 val
= m68k_scan_mask (memaddr
, info
, m68k_mask
);
1526 val
= m68k_scan_mask (memaddr
, info
, mcf_mask
);
1532 val
= m68k_scan_mask (memaddr
, info
, arch_mask
);
1537 /* Handle undefined instructions. */
1538 info
->fprintf_func (info
->stream
, "0%o", (buffer
[0] << 8) + buffer
[1]);