1 /* mips-opc.c -- MIPS opcode list.
2 Copyright 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002
3 Free Software Foundation, Inc.
4 Contributed by Ralph Campbell and OSF
5 Commented and modified by Ian Lance Taylor, Cygnus Support
6 Extended for MIPS32 support by Anders Norlander, and by SiByte, Inc.
7 MIPS-3D and MDMX support added by Broadcom Corporation (SiByte).
9 This file is part of GDB, GAS, and the GNU binutils.
11 GDB, GAS, and the GNU binutils are free software; you can redistribute
12 them and/or modify them under the terms of the GNU General Public
13 License as published by the Free Software Foundation; either version
14 1, or (at your option) any later version.
16 GDB, GAS, and the GNU binutils are distributed in the hope that they
17 will be useful, but WITHOUT ANY WARRANTY; without even the implied
18 warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See
19 the GNU General Public License for more details.
21 You should have received a copy of the GNU General Public License
22 along with this file; see the file COPYING. If not, write to the Free
23 Software Foundation, 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */
27 #include "opcode/mips.h"
29 /* Short hand so the lines aren't too long. */
31 #define LDD INSN_LOAD_MEMORY_DELAY
32 #define LCD INSN_LOAD_COPROC_DELAY
33 #define UBD INSN_UNCOND_BRANCH_DELAY
34 #define CBD INSN_COND_BRANCH_DELAY
35 #define COD INSN_COPROC_MOVE_DELAY
36 #define CLD INSN_COPROC_MEMORY_DELAY
37 #define CBL INSN_COND_BRANCH_LIKELY
38 #define TRAP INSN_TRAP
39 #define SM INSN_STORE_MEMORY
41 #define WR_d INSN_WRITE_GPR_D
42 #define WR_t INSN_WRITE_GPR_T
43 #define WR_31 INSN_WRITE_GPR_31
44 #define WR_D INSN_WRITE_FPR_D
45 #define WR_T INSN_WRITE_FPR_T
46 #define WR_S INSN_WRITE_FPR_S
47 #define RD_s INSN_READ_GPR_S
48 #define RD_b INSN_READ_GPR_S
49 #define RD_t INSN_READ_GPR_T
50 #define RD_S INSN_READ_FPR_S
51 #define RD_T INSN_READ_FPR_T
52 #define RD_R INSN_READ_FPR_R
53 #define WR_CC INSN_WRITE_COND_CODE
54 #define RD_CC INSN_READ_COND_CODE
55 #define RD_C0 INSN_COP
56 #define RD_C1 INSN_COP
57 #define RD_C2 INSN_COP
58 #define RD_C3 INSN_COP
59 #define WR_C0 INSN_COP
60 #define WR_C1 INSN_COP
61 #define WR_C2 INSN_COP
62 #define WR_C3 INSN_COP
64 #define WR_HI INSN_WRITE_HI
65 #define RD_HI INSN_READ_HI
66 #define MOD_HI WR_HI|RD_HI
68 #define WR_LO INSN_WRITE_LO
69 #define RD_LO INSN_READ_LO
70 #define MOD_LO WR_LO|RD_LO
72 #define WR_HILO WR_HI|WR_LO
73 #define RD_HILO RD_HI|RD_LO
74 #define MOD_HILO WR_HILO|RD_HILO
76 #define IS_M INSN_MULT
78 #define WR_MACC INSN_WRITE_MDMX_ACC
79 #define RD_MACC INSN_READ_MDMX_ACC
86 #define I32 INSN_ISA32
87 #define I64 INSN_ISA64
89 /* MIPS64 MIPS-3D ASE support. */
90 #define M3D INSN_MIPS3D
92 /* MIPS64 MDMX ASE support. */
111 /* The order of overloaded instructions matters. Label arguments and
112 register arguments look the same. Instructions that can have either
113 for arguments must apear in the correct order in this table for the
114 assembler to pick the right one. In other words, entries with
115 immediate operands must apear after the same instruction with
118 Because of the lookup algorithm used, entries with the same opcode
119 name must be contiguous.
121 Many instructions are short hand for other instructions (i.e., The
122 jal <register> instruction is short for jalr <register>). */
124 const struct mips_opcode mips_builtin_opcodes
[] =
126 /* These instructions appear first so that the disassembler will find
127 them first. The assemblers uses a hash table based on the
128 instruction name anyhow. */
129 /* name, args, match, mask, pinfo, membership */
130 {"pref", "k,o(b)", 0xcc000000, 0xfc000000, RD_b
, I4
|I32
|G3
},
131 {"prefx", "h,t(b)", 0x4c00000f, 0xfc0007ff, RD_b
|RD_t
, I4
},
132 {"nop", "", 0x00000000, 0xffffffff, 0, I1
},
133 {"ssnop", "", 0x00000040, 0xffffffff, 0, I32
},
134 {"li", "t,j", 0x24000000, 0xffe00000, WR_t
, I1
}, /* addiu */
135 {"li", "t,i", 0x34000000, 0xffe00000, WR_t
, I1
}, /* ori */
136 {"li", "t,I", 0, (int) M_LI
, INSN_MACRO
, I1
},
137 {"move", "d,s", 0, (int) M_MOVE
, INSN_MACRO
, I1
},
138 {"move", "d,s", 0x0000002d, 0xfc1f07ff, WR_d
|RD_s
, I3
},/* daddu */
139 {"move", "d,s", 0x00000021, 0xfc1f07ff, WR_d
|RD_s
, I1
},/* addu */
140 {"move", "d,s", 0x00000025, 0xfc1f07ff, WR_d
|RD_s
, I1
},/* or */
141 {"b", "p", 0x10000000, 0xffff0000, UBD
, I1
},/* beq 0,0 */
142 {"b", "p", 0x04010000, 0xffff0000, UBD
, I1
},/* bgez 0 */
143 {"bal", "p", 0x04110000, 0xffff0000, UBD
|WR_31
, I1
},/* bgezal 0*/
145 {"abs", "d,v", 0, (int) M_ABS
, INSN_MACRO
, I1
},
146 {"abs.s", "D,V", 0x46000005, 0xffff003f, WR_D
|RD_S
|FP_S
, I1
},
147 {"abs.d", "D,V", 0x46200005, 0xffff003f, WR_D
|RD_S
|FP_D
, I1
},
148 {"abs.ps", "D,V", 0x46c00005, 0xffff003f, WR_D
|RD_S
|FP_D
, I5
},
149 {"add", "d,v,t", 0x00000020, 0xfc0007ff, WR_d
|RD_s
|RD_t
, I1
},
150 {"add", "t,r,I", 0, (int) M_ADD_I
, INSN_MACRO
, I1
},
151 {"add.s", "D,V,T", 0x46000000, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_S
, I1
},
152 {"add.d", "D,V,T", 0x46200000, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, I1
},
153 {"add.ob", "X,Y,Q", 0x7800000b, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
154 {"add.ps", "D,V,T", 0x46c00000, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, I5
},
155 {"add.qh", "X,Y,Q", 0x7820000b, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
156 {"adda.ob", "Y,Q", 0x78000037, 0xfc2007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
157 {"adda.qh", "Y,Q", 0x78200037, 0xfc2007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, MX
},
158 {"addi", "t,r,j", 0x20000000, 0xfc000000, WR_t
|RD_s
, I1
},
159 {"addiu", "t,r,j", 0x24000000, 0xfc000000, WR_t
|RD_s
, I1
},
160 {"addl.ob", "Y,Q", 0x78000437, 0xfc2007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
161 {"addl.qh", "Y,Q", 0x78200437, 0xfc2007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, MX
},
162 {"addr.ps", "D,S,T", 0x46c00018, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, M3D
},
163 {"addu", "d,v,t", 0x00000021, 0xfc0007ff, WR_d
|RD_s
|RD_t
, I1
},
164 {"addu", "t,r,I", 0, (int) M_ADDU_I
, INSN_MACRO
, I1
},
165 {"alni.ob", "X,Y,Z,O", 0x78000018, 0xff00003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
166 {"alni.qh", "X,Y,Z,O", 0x7800001a, 0xff00003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
167 {"alnv.ps", "D,V,T,s", 0x4c00001e, 0xfc00003f, WR_D
|RD_S
|RD_T
|FP_D
, I5
},
168 {"alnv.ob", "X,Y,Z,s", 0x78000019, 0xfc00003f, WR_D
|RD_S
|RD_T
|RD_s
|FP_D
, MX
|SB1
},
169 {"alnv.qh", "X,Y,Z,s", 0x7800001b, 0xfc00003f, WR_D
|RD_S
|RD_T
|RD_s
|FP_D
, MX
},
170 {"and", "d,v,t", 0x00000024, 0xfc0007ff, WR_d
|RD_s
|RD_t
, I1
},
171 {"and", "t,r,I", 0, (int) M_AND_I
, INSN_MACRO
, I1
},
172 {"and.ob", "X,Y,Q", 0x7800000c, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
173 {"and.qh", "X,Y,Q", 0x7820000c, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
174 {"andi", "t,r,i", 0x30000000, 0xfc000000, WR_t
|RD_s
, I1
},
175 /* b is at the top of the table. */
176 /* bal is at the top of the table. */
177 {"bc0f", "p", 0x41000000, 0xffff0000, CBD
|RD_CC
, I1
},
178 {"bc0fl", "p", 0x41020000, 0xffff0000, CBL
|RD_CC
, I2
|T3
},
179 {"bc0t", "p", 0x41010000, 0xffff0000, CBD
|RD_CC
, I1
},
180 {"bc0tl", "p", 0x41030000, 0xffff0000, CBL
|RD_CC
, I2
|T3
},
181 {"bc1any2f", "N,p", 0x45200000, 0xffe30000, CBD
|RD_CC
|FP_S
, M3D
},
182 {"bc1any2t", "N,p", 0x45210000, 0xffe30000, CBD
|RD_CC
|FP_S
, M3D
},
183 {"bc1any4f", "N,p", 0x45400000, 0xffe30000, CBD
|RD_CC
|FP_S
, M3D
},
184 {"bc1any4t", "N,p", 0x45410000, 0xffe30000, CBD
|RD_CC
|FP_S
, M3D
},
185 {"bc1f", "p", 0x45000000, 0xffff0000, CBD
|RD_CC
|FP_S
, I1
},
186 {"bc1f", "N,p", 0x45000000, 0xffe30000, CBD
|RD_CC
|FP_S
, I4
|I32
},
187 {"bc1fl", "p", 0x45020000, 0xffff0000, CBL
|RD_CC
|FP_S
, I2
|T3
},
188 {"bc1fl", "N,p", 0x45020000, 0xffe30000, CBL
|RD_CC
|FP_S
, I4
|I32
},
189 {"bc1t", "p", 0x45010000, 0xffff0000, CBD
|RD_CC
|FP_S
, I1
},
190 {"bc1t", "N,p", 0x45010000, 0xffe30000, CBD
|RD_CC
|FP_S
, I4
|I32
},
191 {"bc1tl", "p", 0x45030000, 0xffff0000, CBL
|RD_CC
|FP_S
, I2
|T3
},
192 {"bc1tl", "N,p", 0x45030000, 0xffe30000, CBL
|RD_CC
|FP_S
, I4
|I32
},
193 {"bc2f", "p", 0x49000000, 0xffff0000, CBD
|RD_CC
, I1
},
194 {"bc2fl", "p", 0x49020000, 0xffff0000, CBL
|RD_CC
, I2
|T3
},
195 {"bc2t", "p", 0x49010000, 0xffff0000, CBD
|RD_CC
, I1
},
196 {"bc2tl", "p", 0x49030000, 0xffff0000, CBL
|RD_CC
, I2
|T3
},
197 {"bc3f", "p", 0x4d000000, 0xffff0000, CBD
|RD_CC
, I1
},
198 {"bc3fl", "p", 0x4d020000, 0xffff0000, CBL
|RD_CC
, I2
|T3
},
199 {"bc3t", "p", 0x4d010000, 0xffff0000, CBD
|RD_CC
, I1
},
200 {"bc3tl", "p", 0x4d030000, 0xffff0000, CBL
|RD_CC
, I2
|T3
},
201 {"beqz", "s,p", 0x10000000, 0xfc1f0000, CBD
|RD_s
, I1
},
202 {"beqzl", "s,p", 0x50000000, 0xfc1f0000, CBL
|RD_s
, I2
|T3
},
203 {"beq", "s,t,p", 0x10000000, 0xfc000000, CBD
|RD_s
|RD_t
, I1
},
204 {"beq", "s,I,p", 0, (int) M_BEQ_I
, INSN_MACRO
, I1
},
205 {"beql", "s,t,p", 0x50000000, 0xfc000000, CBL
|RD_s
|RD_t
, I2
|T3
},
206 {"beql", "s,I,p", 0, (int) M_BEQL_I
, INSN_MACRO
, I2
|T3
},
207 {"bge", "s,t,p", 0, (int) M_BGE
, INSN_MACRO
, I1
},
208 {"bge", "s,I,p", 0, (int) M_BGE_I
, INSN_MACRO
, I1
},
209 {"bgel", "s,t,p", 0, (int) M_BGEL
, INSN_MACRO
, I2
|T3
},
210 {"bgel", "s,I,p", 0, (int) M_BGEL_I
, INSN_MACRO
, I2
|T3
},
211 {"bgeu", "s,t,p", 0, (int) M_BGEU
, INSN_MACRO
, I1
},
212 {"bgeu", "s,I,p", 0, (int) M_BGEU_I
, INSN_MACRO
, I1
},
213 {"bgeul", "s,t,p", 0, (int) M_BGEUL
, INSN_MACRO
, I2
|T3
},
214 {"bgeul", "s,I,p", 0, (int) M_BGEUL_I
, INSN_MACRO
, I2
|T3
},
215 {"bgez", "s,p", 0x04010000, 0xfc1f0000, CBD
|RD_s
, I1
},
216 {"bgezl", "s,p", 0x04030000, 0xfc1f0000, CBL
|RD_s
, I2
|T3
},
217 {"bgezal", "s,p", 0x04110000, 0xfc1f0000, CBD
|RD_s
|WR_31
, I1
},
218 {"bgezall", "s,p", 0x04130000, 0xfc1f0000, CBL
|RD_s
|WR_31
, I2
|T3
},
219 {"bgt", "s,t,p", 0, (int) M_BGT
, INSN_MACRO
, I1
},
220 {"bgt", "s,I,p", 0, (int) M_BGT_I
, INSN_MACRO
, I1
},
221 {"bgtl", "s,t,p", 0, (int) M_BGTL
, INSN_MACRO
, I2
|T3
},
222 {"bgtl", "s,I,p", 0, (int) M_BGTL_I
, INSN_MACRO
, I2
|T3
},
223 {"bgtu", "s,t,p", 0, (int) M_BGTU
, INSN_MACRO
, I1
},
224 {"bgtu", "s,I,p", 0, (int) M_BGTU_I
, INSN_MACRO
, I1
},
225 {"bgtul", "s,t,p", 0, (int) M_BGTUL
, INSN_MACRO
, I2
|T3
},
226 {"bgtul", "s,I,p", 0, (int) M_BGTUL_I
, INSN_MACRO
, I2
|T3
},
227 {"bgtz", "s,p", 0x1c000000, 0xfc1f0000, CBD
|RD_s
, I1
},
228 {"bgtzl", "s,p", 0x5c000000, 0xfc1f0000, CBL
|RD_s
, I2
|T3
},
229 {"ble", "s,t,p", 0, (int) M_BLE
, INSN_MACRO
, I1
},
230 {"ble", "s,I,p", 0, (int) M_BLE_I
, INSN_MACRO
, I1
},
231 {"blel", "s,t,p", 0, (int) M_BLEL
, INSN_MACRO
, I2
|T3
},
232 {"blel", "s,I,p", 0, (int) M_BLEL_I
, INSN_MACRO
, I2
|T3
},
233 {"bleu", "s,t,p", 0, (int) M_BLEU
, INSN_MACRO
, I1
},
234 {"bleu", "s,I,p", 0, (int) M_BLEU_I
, INSN_MACRO
, I1
},
235 {"bleul", "s,t,p", 0, (int) M_BLEUL
, INSN_MACRO
, I2
|T3
},
236 {"bleul", "s,I,p", 0, (int) M_BLEUL_I
, INSN_MACRO
, I2
|T3
},
237 {"blez", "s,p", 0x18000000, 0xfc1f0000, CBD
|RD_s
, I1
},
238 {"blezl", "s,p", 0x58000000, 0xfc1f0000, CBL
|RD_s
, I2
|T3
},
239 {"blt", "s,t,p", 0, (int) M_BLT
, INSN_MACRO
, I1
},
240 {"blt", "s,I,p", 0, (int) M_BLT_I
, INSN_MACRO
, I1
},
241 {"bltl", "s,t,p", 0, (int) M_BLTL
, INSN_MACRO
, I2
|T3
},
242 {"bltl", "s,I,p", 0, (int) M_BLTL_I
, INSN_MACRO
, I2
|T3
},
243 {"bltu", "s,t,p", 0, (int) M_BLTU
, INSN_MACRO
, I1
},
244 {"bltu", "s,I,p", 0, (int) M_BLTU_I
, INSN_MACRO
, I1
},
245 {"bltul", "s,t,p", 0, (int) M_BLTUL
, INSN_MACRO
, I2
|T3
},
246 {"bltul", "s,I,p", 0, (int) M_BLTUL_I
, INSN_MACRO
, I2
|T3
},
247 {"bltz", "s,p", 0x04000000, 0xfc1f0000, CBD
|RD_s
, I1
},
248 {"bltzl", "s,p", 0x04020000, 0xfc1f0000, CBL
|RD_s
, I2
|T3
},
249 {"bltzal", "s,p", 0x04100000, 0xfc1f0000, CBD
|RD_s
|WR_31
, I1
},
250 {"bltzall", "s,p", 0x04120000, 0xfc1f0000, CBL
|RD_s
|WR_31
, I2
|T3
},
251 {"bnez", "s,p", 0x14000000, 0xfc1f0000, CBD
|RD_s
, I1
},
252 {"bnezl", "s,p", 0x54000000, 0xfc1f0000, CBL
|RD_s
, I2
|T3
},
253 {"bne", "s,t,p", 0x14000000, 0xfc000000, CBD
|RD_s
|RD_t
, I1
},
254 {"bne", "s,I,p", 0, (int) M_BNE_I
, INSN_MACRO
, I1
},
255 {"bnel", "s,t,p", 0x54000000, 0xfc000000, CBL
|RD_s
|RD_t
, I2
|T3
},
256 {"bnel", "s,I,p", 0, (int) M_BNEL_I
, INSN_MACRO
, I2
|T3
},
257 {"break", "", 0x0000000d, 0xffffffff, TRAP
, I1
},
258 {"break", "B", 0x0000000d, 0xfc00003f, TRAP
, I32
},
259 {"break", "c", 0x0000000d, 0xfc00ffff, TRAP
, I1
},
260 {"break", "c,q", 0x0000000d, 0xfc00003f, TRAP
, I1
},
261 {"c.f.d", "S,T", 0x46200030, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I1
},
262 {"c.f.d", "M,S,T", 0x46200030, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I4
|I32
},
263 {"c.f.s", "S,T", 0x46000030, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_S
, I1
},
264 {"c.f.s", "M,S,T", 0x46000030, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, I4
|I32
},
265 {"c.f.ps", "S,T", 0x46c00030, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
266 {"c.f.ps", "M,S,T", 0x46c00030, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
267 {"c.un.d", "S,T", 0x46200031, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I1
},
268 {"c.un.d", "M,S,T", 0x46200031, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I4
|I32
},
269 {"c.un.s", "S,T", 0x46000031, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_S
, I1
},
270 {"c.un.s", "M,S,T", 0x46000031, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, I4
|I32
},
271 {"c.un.ps", "S,T", 0x46c00031, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
272 {"c.un.ps", "M,S,T", 0x46c00031, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
273 {"c.eq.d", "S,T", 0x46200032, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I1
},
274 {"c.eq.d", "M,S,T", 0x46200032, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I4
|I32
},
275 {"c.eq.s", "S,T", 0x46000032, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_S
, I1
},
276 {"c.eq.s", "M,S,T", 0x46000032, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, I4
|I32
},
277 {"c.eq.ob", "Y,Q", 0x78000001, 0xfc2007ff, WR_CC
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
278 {"c.eq.ps", "S,T", 0x46c00032, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
279 {"c.eq.ps", "M,S,T", 0x46c00032, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
280 {"c.eq.qh", "Y,Q", 0x78200001, 0xfc2007ff, WR_CC
|RD_S
|RD_T
|FP_D
, MX
},
281 {"c.ueq.d", "S,T", 0x46200033, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I1
},
282 {"c.ueq.d", "M,S,T", 0x46200033, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I4
|I32
},
283 {"c.ueq.s", "S,T", 0x46000033, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_S
, I1
},
284 {"c.ueq.s", "M,S,T", 0x46000033, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, I4
|I32
},
285 {"c.ueq.ps","S,T", 0x46c00033, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
286 {"c.ueq.ps","M,S,T", 0x46c00033, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
287 {"c.olt.d", "S,T", 0x46200034, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I1
},
288 {"c.olt.d", "M,S,T", 0x46200034, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I4
|I32
},
289 {"c.olt.s", "S,T", 0x46000034, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_S
, I1
},
290 {"c.olt.s", "M,S,T", 0x46000034, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, I4
|I32
},
291 {"c.olt.ps","S,T", 0x46c00034, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
292 {"c.olt.ps","M,S,T", 0x46c00034, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
293 {"c.ult.d", "S,T", 0x46200035, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I1
},
294 {"c.ult.d", "M,S,T", 0x46200035, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I4
|I32
},
295 {"c.ult.s", "S,T", 0x46000035, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_S
, I1
},
296 {"c.ult.s", "M,S,T", 0x46000035, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, I4
|I32
},
297 {"c.ult.ps","S,T", 0x46c00035, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
298 {"c.ult.ps","M,S,T", 0x46c00035, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
299 {"c.ole.d", "S,T", 0x46200036, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I1
},
300 {"c.ole.d", "M,S,T", 0x46200036, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I4
|I32
},
301 {"c.ole.s", "S,T", 0x46000036, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_S
, I1
},
302 {"c.ole.s", "M,S,T", 0x46000036, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, I4
|I32
},
303 {"c.ole.ps","S,T", 0x46c00036, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
304 {"c.ole.ps","M,S,T", 0x46c00036, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
305 {"c.ule.d", "S,T", 0x46200037, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I1
},
306 {"c.ule.d", "M,S,T", 0x46200037, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I4
|I32
},
307 {"c.ule.s", "S,T", 0x46000037, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_S
, I1
},
308 {"c.ule.s", "M,S,T", 0x46000037, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, I4
|I32
},
309 {"c.ule.ps","S,T", 0x46c00037, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
310 {"c.ule.ps","M,S,T", 0x46c00037, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
311 {"c.sf.d", "S,T", 0x46200038, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I1
},
312 {"c.sf.d", "M,S,T", 0x46200038, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I4
|I32
},
313 {"c.sf.s", "S,T", 0x46000038, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_S
, I1
},
314 {"c.sf.s", "M,S,T", 0x46000038, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, I4
|I32
},
315 {"c.sf.ps", "S,T", 0x46c00038, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
316 {"c.sf.ps", "M,S,T", 0x46c00038, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
317 {"c.ngle.d","S,T", 0x46200039, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I1
},
318 {"c.ngle.d","M,S,T", 0x46200039, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I4
|I32
},
319 {"c.ngle.s","S,T", 0x46000039, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_S
, I1
},
320 {"c.ngle.s","M,S,T", 0x46000039, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, I4
|I32
},
321 {"c.ngle.ps","S,T", 0x46c00039, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
322 {"c.ngle.ps","M,S,T", 0x46c00039, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
323 {"c.seq.d", "S,T", 0x4620003a, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I1
},
324 {"c.seq.d", "M,S,T", 0x4620003a, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I4
|I32
},
325 {"c.seq.s", "S,T", 0x4600003a, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_S
, I1
},
326 {"c.seq.s", "M,S,T", 0x4600003a, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, I4
|I32
},
327 {"c.seq.ps","S,T", 0x46c0003a, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
328 {"c.seq.ps","M,S,T", 0x46c0003a, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
329 {"c.ngl.d", "S,T", 0x4620003b, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I1
},
330 {"c.ngl.d", "M,S,T", 0x4620003b, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I4
|I32
},
331 {"c.ngl.s", "S,T", 0x4600003b, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_S
, I1
},
332 {"c.ngl.s", "M,S,T", 0x4600003b, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, I4
|I32
},
333 {"c.ngl.ps","S,T", 0x46c0003b, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
334 {"c.ngl.ps","M,S,T", 0x46c0003b, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
335 {"c.lt.d", "S,T", 0x4620003c, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I1
},
336 {"c.lt.d", "M,S,T", 0x4620003c, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I4
|I32
},
337 {"c.lt.s", "S,T", 0x4600003c, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_S
, I1
},
338 {"c.lt.s", "M,S,T", 0x4600003c, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, I4
|I32
},
339 {"c.lt.ob", "Y,Q", 0x78000004, 0xfc2007ff, WR_CC
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
340 {"c.lt.ps", "S,T", 0x46c0003c, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
341 {"c.lt.ps", "M,S,T", 0x46c0003c, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
342 {"c.lt.qh", "Y,Q", 0x78200004, 0xfc2007ff, WR_CC
|RD_S
|RD_T
|FP_D
, MX
},
343 {"c.nge.d", "S,T", 0x4620003d, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I1
},
344 {"c.nge.d", "M,S,T", 0x4620003d, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I4
|I32
},
345 {"c.nge.s", "S,T", 0x4600003d, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_S
, I1
},
346 {"c.nge.s", "M,S,T", 0x4600003d, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, I4
|I32
},
347 {"c.nge.ps","S,T", 0x46c0003d, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
348 {"c.nge.ps","M,S,T", 0x46c0003d, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
349 {"c.le.d", "S,T", 0x4620003e, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I1
},
350 {"c.le.d", "M,S,T", 0x4620003e, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I4
|I32
},
351 {"c.le.s", "S,T", 0x4600003e, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_S
, I1
},
352 {"c.le.s", "M,S,T", 0x4600003e, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, I4
|I32
},
353 {"c.le.ob", "Y,Q", 0x78000005, 0xfc2007ff, WR_CC
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
354 {"c.le.ps", "S,T", 0x46c0003e, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
355 {"c.le.ps", "M,S,T", 0x46c0003e, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
356 {"c.le.qh", "Y,Q", 0x78200005, 0xfc2007ff, WR_CC
|RD_S
|RD_T
|FP_D
, MX
},
357 {"c.ngt.d", "S,T", 0x4620003f, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I1
},
358 {"c.ngt.d", "M,S,T", 0x4620003f, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I4
|I32
},
359 {"c.ngt.s", "S,T", 0x4600003f, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_S
, I1
},
360 {"c.ngt.s", "M,S,T", 0x4600003f, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, I4
|I32
},
361 {"c.ngt.ps","S,T", 0x46c0003f, 0xffe007ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
362 {"c.ngt.ps","M,S,T", 0x46c0003f, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, I5
},
363 {"cabs.eq.d", "M,S,T", 0x46200072, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
364 {"cabs.eq.ps", "M,S,T", 0x46c00072, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
365 {"cabs.eq.s", "M,S,T", 0x46000072, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, M3D
},
366 {"cabs.f.d", "M,S,T", 0x46200070, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
367 {"cabs.f.ps", "M,S,T", 0x46c00070, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
368 {"cabs.f.s", "M,S,T", 0x46000070, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, M3D
},
369 {"cabs.le.d", "M,S,T", 0x4620007e, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
370 {"cabs.le.ps", "M,S,T", 0x46c0007e, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
371 {"cabs.le.s", "M,S,T", 0x4600007e, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, M3D
},
372 {"cabs.lt.d", "M,S,T", 0x4620007c, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
373 {"cabs.lt.ps", "M,S,T", 0x46c0007c, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
374 {"cabs.lt.s", "M,S,T", 0x4600007c, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, M3D
},
375 {"cabs.nge.d", "M,S,T", 0x4620007d, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
376 {"cabs.nge.ps","M,S,T", 0x46c0007d, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
377 {"cabs.nge.s", "M,S,T", 0x4600007d, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, M3D
},
378 {"cabs.ngl.d", "M,S,T", 0x4620007b, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
379 {"cabs.ngl.ps","M,S,T", 0x46c0007b, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
380 {"cabs.ngl.s", "M,S,T", 0x4600007b, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, M3D
},
381 {"cabs.ngle.d","M,S,T", 0x46200079, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
382 {"cabs.ngle.ps","M,S,T",0x46c00079, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
383 {"cabs.ngle.s","M,S,T", 0x46000079, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, M3D
},
384 {"cabs.ngt.d", "M,S,T", 0x4620007f, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
385 {"cabs.ngt.ps","M,S,T", 0x46c0007f, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
386 {"cabs.ngt.s", "M,S,T", 0x4600007f, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, M3D
},
387 {"cabs.ole.d", "M,S,T", 0x46200076, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
388 {"cabs.ole.ps","M,S,T", 0x46c00076, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
389 {"cabs.ole.s", "M,S,T", 0x46000076, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, M3D
},
390 {"cabs.olt.d", "M,S,T", 0x46200074, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
391 {"cabs.olt.ps","M,S,T", 0x46c00074, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
392 {"cabs.olt.s", "M,S,T", 0x46000074, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, M3D
},
393 {"cabs.seq.d", "M,S,T", 0x4620007a, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
394 {"cabs.seq.ps","M,S,T", 0x46c0007a, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
395 {"cabs.seq.s", "M,S,T", 0x4600007a, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, M3D
},
396 {"cabs.sf.d", "M,S,T", 0x46200078, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
397 {"cabs.sf.ps", "M,S,T", 0x46c00078, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
398 {"cabs.sf.s", "M,S,T", 0x46000078, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, M3D
},
399 {"cabs.ueq.d", "M,S,T", 0x46200073, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
400 {"cabs.ueq.ps","M,S,T", 0x46c00073, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
401 {"cabs.ueq.s", "M,S,T", 0x46000073, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, M3D
},
402 {"cabs.ule.d", "M,S,T", 0x46200077, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
403 {"cabs.ule.ps","M,S,T", 0x46c00077, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
404 {"cabs.ule.s", "M,S,T", 0x46000077, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, M3D
},
405 {"cabs.ult.d", "M,S,T", 0x46200075, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
406 {"cabs.ult.ps","M,S,T", 0x46c00075, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
407 {"cabs.ult.s", "M,S,T", 0x46000075, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, M3D
},
408 {"cabs.un.d", "M,S,T", 0x46200071, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
409 {"cabs.un.ps", "M,S,T", 0x46c00071, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_D
, M3D
},
410 {"cabs.un.s", "M,S,T", 0x46000071, 0xffe000ff, RD_S
|RD_T
|WR_CC
|FP_S
, M3D
},
411 {"cache", "k,o(b)", 0xbc000000, 0xfc000000, RD_b
, I3
|I32
|T3
},
412 {"ceil.l.d", "D,S", 0x4620000a, 0xffff003f, WR_D
|RD_S
|FP_D
, I3
},
413 {"ceil.l.s", "D,S", 0x4600000a, 0xffff003f, WR_D
|RD_S
|FP_S
, I3
},
414 {"ceil.w.d", "D,S", 0x4620000e, 0xffff003f, WR_D
|RD_S
|FP_D
, I2
},
415 {"ceil.w.s", "D,S", 0x4600000e, 0xffff003f, WR_D
|RD_S
|FP_S
, I2
},
416 {"cfc0", "t,G", 0x40400000, 0xffe007ff, LCD
|WR_t
|RD_C0
, I1
},
417 {"cfc1", "t,G", 0x44400000, 0xffe007ff, LCD
|WR_t
|RD_C1
|FP_S
, I1
},
418 {"cfc1", "t,S", 0x44400000, 0xffe007ff, LCD
|WR_t
|RD_C1
|FP_S
, I1
},
419 {"cfc2", "t,G", 0x48400000, 0xffe007ff, LCD
|WR_t
|RD_C2
, I1
},
420 {"cfc3", "t,G", 0x4c400000, 0xffe007ff, LCD
|WR_t
|RD_C3
, I1
},
421 {"clo", "U,s", 0x70000021, 0xfc0007ff, WR_d
|WR_t
|RD_s
, I32
},
422 {"clz", "U,s", 0x70000020, 0xfc0007ff, WR_d
|WR_t
|RD_s
, I32
},
423 {"ctc0", "t,G", 0x40c00000, 0xffe007ff, COD
|RD_t
|WR_CC
, I1
},
424 {"ctc1", "t,G", 0x44c00000, 0xffe007ff, COD
|RD_t
|WR_CC
|FP_S
, I1
},
425 {"ctc1", "t,S", 0x44c00000, 0xffe007ff, COD
|RD_t
|WR_CC
|FP_S
, I1
},
426 {"ctc2", "t,G", 0x48c00000, 0xffe007ff, COD
|RD_t
|WR_CC
, I1
},
427 {"ctc3", "t,G", 0x4cc00000, 0xffe007ff, COD
|RD_t
|WR_CC
, I1
},
428 {"cvt.d.l", "D,S", 0x46a00021, 0xffff003f, WR_D
|RD_S
|FP_D
, I3
},
429 {"cvt.d.s", "D,S", 0x46000021, 0xffff003f, WR_D
|RD_S
|FP_D
|FP_S
, I1
},
430 {"cvt.d.w", "D,S", 0x46800021, 0xffff003f, WR_D
|RD_S
|FP_D
, I1
},
431 {"cvt.l.d", "D,S", 0x46200025, 0xffff003f, WR_D
|RD_S
|FP_D
, I3
},
432 {"cvt.l.s", "D,S", 0x46000025, 0xffff003f, WR_D
|RD_S
|FP_S
, I3
},
433 {"cvt.s.l", "D,S", 0x46a00020, 0xffff003f, WR_D
|RD_S
|FP_S
, I3
},
434 {"cvt.s.d", "D,S", 0x46200020, 0xffff003f, WR_D
|RD_S
|FP_S
|FP_D
, I1
},
435 {"cvt.s.w", "D,S", 0x46800020, 0xffff003f, WR_D
|RD_S
|FP_S
, I1
},
436 {"cvt.s.pl","D,S", 0x46c00028, 0xffff003f, WR_D
|RD_S
|FP_S
|FP_D
, I5
},
437 {"cvt.s.pu","D,S", 0x46c00020, 0xffff003f, WR_D
|RD_S
|FP_S
|FP_D
, I5
},
438 {"cvt.w.d", "D,S", 0x46200024, 0xffff003f, WR_D
|RD_S
|FP_D
, I1
},
439 {"cvt.w.s", "D,S", 0x46000024, 0xffff003f, WR_D
|RD_S
|FP_S
, I1
},
440 {"cvt.ps.pw", "D,S", 0x46800026, 0xffff003f, WR_D
|RD_S
|FP_S
|FP_D
, M3D
},
441 {"cvt.ps.s","D,V,T", 0x46000026, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, I5
},
442 {"cvt.pw.ps", "D,S", 0x46c00024, 0xffff003f, WR_D
|RD_S
|FP_S
|FP_D
, M3D
},
443 {"dabs", "d,v", 0, (int) M_DABS
, INSN_MACRO
, I3
},
444 {"dadd", "d,v,t", 0x0000002c, 0xfc0007ff, WR_d
|RD_s
|RD_t
, I3
},
445 {"dadd", "t,r,I", 0, (int) M_DADD_I
, INSN_MACRO
, I3
},
446 {"daddi", "t,r,j", 0x60000000, 0xfc000000, WR_t
|RD_s
, I3
},
447 {"daddiu", "t,r,j", 0x64000000, 0xfc000000, WR_t
|RD_s
, I3
},
448 {"daddu", "d,v,t", 0x0000002d, 0xfc0007ff, WR_d
|RD_s
|RD_t
, I3
},
449 {"daddu", "t,r,I", 0, (int) M_DADDU_I
, INSN_MACRO
, I3
},
450 {"dclo", "U,s", 0x70000025, 0xfc0007ff, RD_s
|WR_d
|WR_t
, I64
},
451 {"dclz", "U,s", 0x70000024, 0xfc0007ff, RD_s
|WR_d
|WR_t
, I64
},
452 /* dctr and dctw are used on the r5000. */
453 {"dctr", "o(b)", 0xbc050000, 0xfc1f0000, RD_b
, I3
},
454 {"dctw", "o(b)", 0xbc090000, 0xfc1f0000, RD_b
, I3
},
455 {"deret", "", 0x4200001f, 0xffffffff, 0, I32
|G2
},
456 /* For ddiv, see the comments about div. */
457 {"ddiv", "z,s,t", 0x0000001e, 0xfc00ffff, RD_s
|RD_t
|WR_HILO
, I3
},
458 {"ddiv", "d,v,t", 0, (int) M_DDIV_3
, INSN_MACRO
, I3
},
459 {"ddiv", "d,v,I", 0, (int) M_DDIV_3I
, INSN_MACRO
, I3
},
460 /* For ddivu, see the comments about div. */
461 {"ddivu", "z,s,t", 0x0000001f, 0xfc00ffff, RD_s
|RD_t
|WR_HILO
, I3
},
462 {"ddivu", "d,v,t", 0, (int) M_DDIVU_3
, INSN_MACRO
, I3
},
463 {"ddivu", "d,v,I", 0, (int) M_DDIVU_3I
, INSN_MACRO
, I3
},
464 /* The MIPS assembler treats the div opcode with two operands as
465 though the first operand appeared twice (the first operand is both
466 a source and a destination). To get the div machine instruction,
467 you must use an explicit destination of $0. */
468 {"div", "z,s,t", 0x0000001a, 0xfc00ffff, RD_s
|RD_t
|WR_HILO
, I1
},
469 {"div", "z,t", 0x0000001a, 0xffe0ffff, RD_s
|RD_t
|WR_HILO
, I1
},
470 {"div", "d,v,t", 0, (int) M_DIV_3
, INSN_MACRO
, I1
},
471 {"div", "d,v,I", 0, (int) M_DIV_3I
, INSN_MACRO
, I1
},
472 {"div.d", "D,V,T", 0x46200003, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, I1
},
473 {"div.s", "D,V,T", 0x46000003, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_S
, I1
},
474 {"div.ps", "D,V,T", 0x46c00003, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, SB1
},
475 /* For divu, see the comments about div. */
476 {"divu", "z,s,t", 0x0000001b, 0xfc00ffff, RD_s
|RD_t
|WR_HILO
, I1
},
477 {"divu", "z,t", 0x0000001b, 0xffe0ffff, RD_s
|RD_t
|WR_HILO
, I1
},
478 {"divu", "d,v,t", 0, (int) M_DIVU_3
, INSN_MACRO
, I1
},
479 {"divu", "d,v,I", 0, (int) M_DIVU_3I
, INSN_MACRO
, I1
},
480 {"dla", "t,o(b)", 0x64000000, 0xfc000000, WR_t
|RD_s
, I3
}, /* daddiu */
481 {"dla", "t,A(b)", 0, (int) M_DLA_AB
, INSN_MACRO
, I3
},
482 {"dli", "t,j", 0x24000000, 0xffe00000, WR_t
, I3
}, /* addiu */
483 {"dli", "t,i", 0x34000000, 0xffe00000, WR_t
, I3
}, /* ori */
484 {"dli", "t,I", 0, (int) M_DLI
, INSN_MACRO
, I3
},
486 {"dmadd16", "s,t", 0x00000029, 0xfc00ffff, RD_s
|RD_t
|MOD_LO
, V1
},
487 {"dmfc0", "t,G", 0x40200000, 0xffe007ff, LCD
|WR_t
|RD_C0
, I3
},
488 {"dmfc0", "t,G,H", 0x40200000, 0xffe007f8, LCD
|WR_t
|RD_C0
, I64
},
489 {"dmtc0", "t,G", 0x40a00000, 0xffe007ff, COD
|RD_t
|WR_C0
|WR_CC
, I3
},
490 {"dmtc0", "t,G,H", 0x40a00000, 0xffe007f8, COD
|RD_t
|WR_C0
|WR_CC
, I64
},
491 {"dmfc1", "t,S", 0x44200000, 0xffe007ff, LCD
|WR_t
|RD_S
|FP_S
, I3
},
492 {"dmfc1", "t,G", 0x44200000, 0xffe007ff, LCD
|WR_t
|RD_S
|FP_S
, I3
},
493 {"dmtc1", "t,S", 0x44a00000, 0xffe007ff, COD
|RD_t
|WR_S
|FP_S
, I3
},
494 {"dmtc1", "t,G", 0x44a00000, 0xffe007ff, COD
|RD_t
|WR_S
|FP_S
, I3
},
495 {"dmfc2", "t,G", 0x48200000, 0xffe007ff, LCD
|WR_t
|RD_C2
, I3
},
496 {"dmfc2", "t,G,H", 0x48200000, 0xffe007f8, LCD
|WR_t
|RD_C2
, I64
},
497 {"dmtc2", "t,G", 0x48a00000, 0xffe007ff, COD
|RD_t
|WR_C2
|WR_CC
, I3
},
498 {"dmtc2", "t,G,H", 0x48a00000, 0xffe007f8, COD
|RD_t
|WR_C2
|WR_CC
, I64
},
499 {"dmfc3", "t,G", 0x4c200000, 0xffe007ff, LCD
|WR_t
|RD_C3
, I3
},
500 {"dmfc3", "t,G,H", 0x4c200000, 0xffe007f8, LCD
|WR_t
|RD_C3
, I64
},
501 {"dmtc3", "t,G", 0x4ca00000, 0xffe007ff, COD
|RD_t
|WR_C3
|WR_CC
, I3
},
502 {"dmtc3", "t,G,H", 0x4ca00000, 0xffe007f8, COD
|RD_t
|WR_C3
|WR_CC
, I64
},
503 {"dmul", "d,v,t", 0, (int) M_DMUL
, INSN_MACRO
, I3
},
504 {"dmul", "d,v,I", 0, (int) M_DMUL_I
, INSN_MACRO
, I3
},
505 {"dmulo", "d,v,t", 0, (int) M_DMULO
, INSN_MACRO
, I3
},
506 {"dmulo", "d,v,I", 0, (int) M_DMULO_I
, INSN_MACRO
, I3
},
507 {"dmulou", "d,v,t", 0, (int) M_DMULOU
, INSN_MACRO
, I3
},
508 {"dmulou", "d,v,I", 0, (int) M_DMULOU_I
, INSN_MACRO
, I3
},
509 {"dmult", "s,t", 0x0000001c, 0xfc00ffff, RD_s
|RD_t
|WR_HILO
, I3
},
510 {"dmultu", "s,t", 0x0000001d, 0xfc00ffff, RD_s
|RD_t
|WR_HILO
, I3
},
511 {"dneg", "d,w", 0x0000002e, 0xffe007ff, WR_d
|RD_t
, I3
}, /* dsub 0 */
512 {"dnegu", "d,w", 0x0000002f, 0xffe007ff, WR_d
|RD_t
, I3
}, /* dsubu 0*/
513 {"drem", "z,s,t", 0x0000001e, 0xfc00ffff, RD_s
|RD_t
|WR_HILO
, I3
},
514 {"drem", "d,v,t", 3, (int) M_DREM_3
, INSN_MACRO
, I3
},
515 {"drem", "d,v,I", 3, (int) M_DREM_3I
, INSN_MACRO
, I3
},
516 {"dremu", "z,s,t", 0x0000001f, 0xfc00ffff, RD_s
|RD_t
|WR_HILO
, I3
},
517 {"dremu", "d,v,t", 3, (int) M_DREMU_3
, INSN_MACRO
, I3
},
518 {"dremu", "d,v,I", 3, (int) M_DREMU_3I
, INSN_MACRO
, I3
},
519 {"drol", "d,v,t", 0, (int) M_DROL
, INSN_MACRO
, I3
},
520 {"drol", "d,v,I", 0, (int) M_DROL_I
, INSN_MACRO
, I3
},
521 {"dror", "d,v,t", 0, (int) M_DROR
, INSN_MACRO
, I3
},
522 {"dror", "d,v,I", 0, (int) M_DROR_I
, INSN_MACRO
, I3
},
523 {"dsllv", "d,t,s", 0x00000014, 0xfc0007ff, WR_d
|RD_t
|RD_s
, I3
},
524 {"dsll32", "d,w,<", 0x0000003c, 0xffe0003f, WR_d
|RD_t
, I3
},
525 {"dsll", "d,w,s", 0x00000014, 0xfc0007ff, WR_d
|RD_t
|RD_s
, I3
}, /* dsllv */
526 {"dsll", "d,w,>", 0x0000003c, 0xffe0003f, WR_d
|RD_t
, I3
}, /* dsll32 */
527 {"dsll", "d,w,<", 0x00000038, 0xffe0003f, WR_d
|RD_t
, I3
},
528 {"dsrav", "d,t,s", 0x00000017, 0xfc0007ff, WR_d
|RD_t
|RD_s
, I3
},
529 {"dsra32", "d,w,<", 0x0000003f, 0xffe0003f, WR_d
|RD_t
, I3
},
530 {"dsra", "d,w,s", 0x00000017, 0xfc0007ff, WR_d
|RD_t
|RD_s
, I3
}, /* dsrav */
531 {"dsra", "d,w,>", 0x0000003f, 0xffe0003f, WR_d
|RD_t
, I3
}, /* dsra32 */
532 {"dsra", "d,w,<", 0x0000003b, 0xffe0003f, WR_d
|RD_t
, I3
},
533 {"dsrlv", "d,t,s", 0x00000016, 0xfc0007ff, WR_d
|RD_t
|RD_s
, I3
},
534 {"dsrl32", "d,w,<", 0x0000003e, 0xffe0003f, WR_d
|RD_t
, I3
},
535 {"dsrl", "d,w,s", 0x00000016, 0xfc0007ff, WR_d
|RD_t
|RD_s
, I3
}, /* dsrlv */
536 {"dsrl", "d,w,>", 0x0000003e, 0xffe0003f, WR_d
|RD_t
, I3
}, /* dsrl32 */
537 {"dsrl", "d,w,<", 0x0000003a, 0xffe0003f, WR_d
|RD_t
, I3
},
538 {"dsub", "d,v,t", 0x0000002e, 0xfc0007ff, WR_d
|RD_s
|RD_t
, I3
},
539 {"dsub", "d,v,I", 0, (int) M_DSUB_I
, INSN_MACRO
, I3
},
540 {"dsubu", "d,v,t", 0x0000002f, 0xfc0007ff, WR_d
|RD_s
|RD_t
, I3
},
541 {"dsubu", "d,v,I", 0, (int) M_DSUBU_I
, INSN_MACRO
, I3
},
542 {"eret", "", 0x42000018, 0xffffffff, 0, I3
|I32
},
543 {"floor.l.d", "D,S", 0x4620000b, 0xffff003f, WR_D
|RD_S
|FP_D
, I3
},
544 {"floor.l.s", "D,S", 0x4600000b, 0xffff003f, WR_D
|RD_S
|FP_S
, I3
},
545 {"floor.w.d", "D,S", 0x4620000f, 0xffff003f, WR_D
|RD_S
|FP_D
, I2
},
546 {"floor.w.s", "D,S", 0x4600000f, 0xffff003f, WR_D
|RD_S
|FP_S
, I2
},
547 {"flushi", "", 0xbc010000, 0xffffffff, 0, L1
},
548 {"flushd", "", 0xbc020000, 0xffffffff, 0, L1
},
549 {"flushid", "", 0xbc030000, 0xffffffff, 0, L1
},
550 {"hibernate","", 0x42000023, 0xffffffff, 0, V1
},
551 {"jr", "s", 0x00000008, 0xfc1fffff, UBD
|RD_s
, I1
},
552 {"j", "s", 0x00000008, 0xfc1fffff, UBD
|RD_s
, I1
}, /* jr */
553 /* SVR4 PIC code requires special handling for j, so it must be a
555 {"j", "a", 0, (int) M_J_A
, INSN_MACRO
, I1
},
556 /* This form of j is used by the disassembler and internally by the
557 assembler, but will never match user input (because the line above
558 will match first). */
559 {"j", "a", 0x08000000, 0xfc000000, UBD
, I1
},
560 {"jalr", "s", 0x0000f809, 0xfc1fffff, UBD
|RD_s
|WR_d
, I1
},
561 {"jalr", "d,s", 0x00000009, 0xfc1f07ff, UBD
|RD_s
|WR_d
, I1
},
562 /* SVR4 PIC code requires special handling for jal, so it must be a
564 {"jal", "d,s", 0, (int) M_JAL_2
, INSN_MACRO
, I1
},
565 {"jal", "s", 0, (int) M_JAL_1
, INSN_MACRO
, I1
},
566 {"jal", "a", 0, (int) M_JAL_A
, INSN_MACRO
, I1
},
567 /* This form of jal is used by the disassembler and internally by the
568 assembler, but will never match user input (because the line above
569 will match first). */
570 {"jal", "a", 0x0c000000, 0xfc000000, UBD
|WR_31
, I1
},
571 /* jalx really should only be avaliable if mips16 is available,
572 but for now make it I1. */
573 {"jalx", "a", 0x74000000, 0xfc000000, UBD
|WR_31
, I1
},
574 {"la", "t,o(b)", 0x24000000, 0xfc000000, WR_t
|RD_s
, I1
}, /* addiu */
575 {"la", "t,A(b)", 0, (int) M_LA_AB
, INSN_MACRO
, I1
},
576 {"lb", "t,o(b)", 0x80000000, 0xfc000000, LDD
|RD_b
|WR_t
, I1
},
577 {"lb", "t,A(b)", 0, (int) M_LB_AB
, INSN_MACRO
, I1
},
578 {"lbu", "t,o(b)", 0x90000000, 0xfc000000, LDD
|RD_b
|WR_t
, I1
},
579 {"lbu", "t,A(b)", 0, (int) M_LBU_AB
, INSN_MACRO
, I1
},
580 {"ld", "t,o(b)", 0xdc000000, 0xfc000000, WR_t
|RD_b
, I3
},
581 {"ld", "t,o(b)", 0, (int) M_LD_OB
, INSN_MACRO
, I1
},
582 {"ld", "t,A(b)", 0, (int) M_LD_AB
, INSN_MACRO
, I1
},
583 {"ldc1", "T,o(b)", 0xd4000000, 0xfc000000, CLD
|RD_b
|WR_T
|FP_D
, I2
},
584 {"ldc1", "E,o(b)", 0xd4000000, 0xfc000000, CLD
|RD_b
|WR_T
|FP_D
, I2
},
585 {"ldc1", "T,A(b)", 0, (int) M_LDC1_AB
, INSN_MACRO
, I2
},
586 {"ldc1", "E,A(b)", 0, (int) M_LDC1_AB
, INSN_MACRO
, I2
},
587 {"l.d", "T,o(b)", 0xd4000000, 0xfc000000, CLD
|RD_b
|WR_T
|FP_D
, I2
}, /* ldc1 */
588 {"l.d", "T,o(b)", 0, (int) M_L_DOB
, INSN_MACRO
, I1
},
589 {"l.d", "T,A(b)", 0, (int) M_L_DAB
, INSN_MACRO
, I1
},
590 {"ldc2", "E,o(b)", 0xd8000000, 0xfc000000, CLD
|RD_b
|WR_CC
, I2
},
591 {"ldc2", "E,A(b)", 0, (int) M_LDC2_AB
, INSN_MACRO
, I2
},
592 {"ldc3", "E,o(b)", 0xdc000000, 0xfc000000, CLD
|RD_b
|WR_CC
, I2
},
593 {"ldc3", "E,A(b)", 0, (int) M_LDC3_AB
, INSN_MACRO
, I2
},
594 {"ldl", "t,o(b)", 0x68000000, 0xfc000000, LDD
|WR_t
|RD_b
, I3
},
595 {"ldl", "t,A(b)", 0, (int) M_LDL_AB
, INSN_MACRO
, I3
},
596 {"ldr", "t,o(b)", 0x6c000000, 0xfc000000, LDD
|WR_t
|RD_b
, I3
},
597 {"ldr", "t,A(b)", 0, (int) M_LDR_AB
, INSN_MACRO
, I3
},
598 {"ldxc1", "D,t(b)", 0x4c000001, 0xfc00f83f, LDD
|WR_D
|RD_t
|RD_b
, I4
},
599 {"lh", "t,o(b)", 0x84000000, 0xfc000000, LDD
|RD_b
|WR_t
, I1
},
600 {"lh", "t,A(b)", 0, (int) M_LH_AB
, INSN_MACRO
, I1
},
601 {"lhu", "t,o(b)", 0x94000000, 0xfc000000, LDD
|RD_b
|WR_t
, I1
},
602 {"lhu", "t,A(b)", 0, (int) M_LHU_AB
, INSN_MACRO
, I1
},
603 /* li is at the start of the table. */
604 {"li.d", "t,F", 0, (int) M_LI_D
, INSN_MACRO
, I1
},
605 {"li.d", "T,L", 0, (int) M_LI_DD
, INSN_MACRO
, I1
},
606 {"li.s", "t,f", 0, (int) M_LI_S
, INSN_MACRO
, I1
},
607 {"li.s", "T,l", 0, (int) M_LI_SS
, INSN_MACRO
, I1
},
608 {"ll", "t,o(b)", 0xc0000000, 0xfc000000, LDD
|RD_b
|WR_t
, I2
},
609 {"ll", "t,A(b)", 0, (int) M_LL_AB
, INSN_MACRO
, I2
},
610 {"lld", "t,o(b)", 0xd0000000, 0xfc000000, LDD
|RD_b
|WR_t
, I3
},
611 {"lld", "t,A(b)", 0, (int) M_LLD_AB
, INSN_MACRO
, I3
},
612 {"lui", "t,u", 0x3c000000, 0xffe00000, WR_t
, I1
},
613 {"luxc1", "D,t(b)", 0x4c000005, 0xfc00f83f, LDD
|WR_D
|RD_t
|RD_b
, I5
},
614 {"lw", "t,o(b)", 0x8c000000, 0xfc000000, LDD
|RD_b
|WR_t
, I1
},
615 {"lw", "t,A(b)", 0, (int) M_LW_AB
, INSN_MACRO
, I1
},
616 {"lwc0", "E,o(b)", 0xc0000000, 0xfc000000, CLD
|RD_b
|WR_CC
, I1
},
617 {"lwc0", "E,A(b)", 0, (int) M_LWC0_AB
, INSN_MACRO
, I1
},
618 {"lwc1", "T,o(b)", 0xc4000000, 0xfc000000, CLD
|RD_b
|WR_T
|FP_S
, I1
},
619 {"lwc1", "E,o(b)", 0xc4000000, 0xfc000000, CLD
|RD_b
|WR_T
|FP_S
, I1
},
620 {"lwc1", "T,A(b)", 0, (int) M_LWC1_AB
, INSN_MACRO
, I1
},
621 {"lwc1", "E,A(b)", 0, (int) M_LWC1_AB
, INSN_MACRO
, I1
},
622 {"l.s", "T,o(b)", 0xc4000000, 0xfc000000, CLD
|RD_b
|WR_T
|FP_S
, I1
}, /* lwc1 */
623 {"l.s", "T,A(b)", 0, (int) M_LWC1_AB
, INSN_MACRO
, I1
},
624 {"lwc2", "E,o(b)", 0xc8000000, 0xfc000000, CLD
|RD_b
|WR_CC
, I1
},
625 {"lwc2", "E,A(b)", 0, (int) M_LWC2_AB
, INSN_MACRO
, I1
},
626 {"lwc3", "E,o(b)", 0xcc000000, 0xfc000000, CLD
|RD_b
|WR_CC
, I1
},
627 {"lwc3", "E,A(b)", 0, (int) M_LWC3_AB
, INSN_MACRO
, I1
},
628 {"lwl", "t,o(b)", 0x88000000, 0xfc000000, LDD
|RD_b
|WR_t
, I1
},
629 {"lwl", "t,A(b)", 0, (int) M_LWL_AB
, INSN_MACRO
, I1
},
630 {"lcache", "t,o(b)", 0x88000000, 0xfc000000, LDD
|RD_b
|WR_t
, I2
}, /* same */
631 {"lcache", "t,A(b)", 0, (int) M_LWL_AB
, INSN_MACRO
, I2
}, /* as lwl */
632 {"lwr", "t,o(b)", 0x98000000, 0xfc000000, LDD
|RD_b
|WR_t
, I1
},
633 {"lwr", "t,A(b)", 0, (int) M_LWR_AB
, INSN_MACRO
, I1
},
634 {"flush", "t,o(b)", 0x98000000, 0xfc000000, LDD
|RD_b
|WR_t
, I2
}, /* same */
635 {"flush", "t,A(b)", 0, (int) M_LWR_AB
, INSN_MACRO
, I2
}, /* as lwr */
636 {"lwu", "t,o(b)", 0x9c000000, 0xfc000000, LDD
|RD_b
|WR_t
, I3
},
637 {"lwu", "t,A(b)", 0, (int) M_LWU_AB
, INSN_MACRO
, I3
},
638 {"lwxc1", "D,t(b)", 0x4c000000, 0xfc00f83f, LDD
|WR_D
|RD_t
|RD_b
, I4
},
639 {"mad", "s,t", 0x70000000, 0xfc00ffff, RD_s
|RD_t
|MOD_HILO
, P3
},
640 {"madu", "s,t", 0x70000001, 0xfc00ffff, RD_s
|RD_t
|MOD_HILO
, P3
},
641 {"madd.d", "D,R,S,T", 0x4c000021, 0xfc00003f, RD_R
|RD_S
|RD_T
|WR_D
|FP_D
, I4
},
642 {"madd.s", "D,R,S,T", 0x4c000020, 0xfc00003f, RD_R
|RD_S
|RD_T
|WR_D
|FP_S
, I4
},
643 {"madd.ps", "D,R,S,T", 0x4c000026, 0xfc00003f, RD_R
|RD_S
|RD_T
|WR_D
|FP_D
, I5
},
644 {"madd", "s,t", 0x0000001c, 0xfc00ffff, RD_s
|RD_t
|WR_HILO
, L1
},
645 {"madd", "s,t", 0x70000000, 0xfc00ffff, RD_s
|RD_t
|MOD_HILO
, I32
},
646 {"madd", "s,t", 0x70000000, 0xfc00ffff, RD_s
|RD_t
|WR_HILO
|IS_M
, G1
},
647 {"madd", "d,s,t", 0x70000000, 0xfc0007ff, RD_s
|RD_t
|WR_HILO
|WR_d
|IS_M
, G1
},
648 {"maddu", "s,t", 0x0000001d, 0xfc00ffff, RD_s
|RD_t
|WR_HILO
, L1
},
649 {"maddu", "s,t", 0x70000001, 0xfc00ffff, RD_s
|RD_t
|MOD_HILO
, I32
},
650 {"maddu", "s,t", 0x70000001, 0xfc00ffff, RD_s
|RD_t
|WR_HILO
|IS_M
, G1
},
651 {"maddu", "d,s,t", 0x70000001, 0xfc0007ff, RD_s
|RD_t
|WR_HILO
|WR_d
|IS_M
, G1
},
652 {"madd16", "s,t", 0x00000028, 0xfc00ffff, RD_s
|RD_t
|MOD_HILO
, V1
},
653 {"max.ob", "X,Y,Q", 0x78000007, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
654 {"max.qh", "X,Y,Q", 0x78200007, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
655 {"mfpc", "t,P", 0x4000c801, 0xffe0ffc1, LCD
|WR_t
|RD_C0
, M1
},
656 {"mfps", "t,P", 0x4000c800, 0xffe0ffc1, LCD
|WR_t
|RD_C0
, M1
},
657 {"mfc0", "t,G", 0x40000000, 0xffe007ff, LCD
|WR_t
|RD_C0
, I1
},
658 {"mfc0", "t,G,H", 0x40000000, 0xffe007f8, LCD
|WR_t
|RD_C0
, I32
},
659 {"mfc1", "t,S", 0x44000000, 0xffe007ff, LCD
|WR_t
|RD_S
|FP_S
, I1
},
660 {"mfc1", "t,G", 0x44000000, 0xffe007ff, LCD
|WR_t
|RD_S
|FP_S
, I1
},
661 {"mfc2", "t,G", 0x48000000, 0xffe007ff, LCD
|WR_t
|RD_C2
, I1
},
662 {"mfc2", "t,G,H", 0x48000000, 0xffe007f8, LCD
|WR_t
|RD_C2
, I32
},
663 {"mfc3", "t,G", 0x4c000000, 0xffe007ff, LCD
|WR_t
|RD_C3
, I1
},
664 {"mfc3", "t,G,H", 0x4c000000, 0xffe007f8, LCD
|WR_t
|RD_C3
, I32
},
665 {"mfhi", "d", 0x00000010, 0xffff07ff, WR_d
|RD_HI
, I1
},
666 {"mflo", "d", 0x00000012, 0xffff07ff, WR_d
|RD_LO
, I1
},
667 {"min.ob", "X,Y,Q", 0x78000006, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
668 {"min.qh", "X,Y,Q", 0x78200006, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
669 {"mov.d", "D,S", 0x46200006, 0xffff003f, WR_D
|RD_S
|FP_D
, I1
},
670 {"mov.s", "D,S", 0x46000006, 0xffff003f, WR_D
|RD_S
|FP_S
, I1
},
671 {"mov.ps", "D,S", 0x46c00006, 0xffff003f, WR_D
|RD_S
|FP_D
, I5
},
672 {"movf", "d,s,N", 0x00000001, 0xfc0307ff, WR_d
|RD_s
|RD_CC
|FP_D
|FP_S
, I4
|I32
},
673 {"movf.d", "D,S,N", 0x46200011, 0xffe3003f, WR_D
|RD_S
|RD_CC
|FP_D
, I4
|I32
},
674 {"movf.l", "D,S,N", 0x46a00011, 0xffe3003f, WR_D
|RD_S
|RD_CC
|FP_D
, MX
|SB1
},
675 {"movf.l", "X,Y,N", 0x46a00011, 0xffe3003f, WR_D
|RD_S
|RD_CC
|FP_D
, MX
|SB1
},
676 {"movf.s", "D,S,N", 0x46000011, 0xffe3003f, WR_D
|RD_S
|RD_CC
|FP_S
, I4
|I32
},
677 {"movf.ps", "D,S,N", 0x46c00011, 0xffe3003f, WR_D
|RD_S
|RD_CC
|FP_D
, I5
},
678 {"movn", "d,v,t", 0x0000000b, 0xfc0007ff, WR_d
|RD_s
|RD_t
, I4
|I32
},
679 {"ffc", "d,v", 0x0000000b, 0xfc1f07ff, WR_d
|RD_s
, L1
},
680 {"movn.d", "D,S,t", 0x46200013, 0xffe0003f, WR_D
|RD_S
|RD_t
|FP_D
, I4
|I32
},
681 {"movn.l", "D,S,t", 0x46a00013, 0xffe0003f, WR_D
|RD_S
|RD_t
|FP_D
, MX
|SB1
},
682 {"movn.l", "X,Y,t", 0x46a00013, 0xffe0003f, WR_D
|RD_S
|RD_t
|FP_D
, MX
|SB1
},
683 {"movn.s", "D,S,t", 0x46000013, 0xffe0003f, WR_D
|RD_S
|RD_t
|FP_S
, I4
|I32
},
684 {"movn.ps", "D,S,t", 0x46c00013, 0xffe0003f, WR_D
|RD_S
|RD_t
|FP_D
, I5
},
685 {"movt", "d,s,N", 0x00010001, 0xfc0307ff, WR_d
|RD_s
|RD_CC
, I4
|I32
},
686 {"movt.d", "D,S,N", 0x46210011, 0xffe3003f, WR_D
|RD_S
|RD_CC
|FP_D
, I4
|I32
},
687 {"movt.l", "D,S,N", 0x46a10011, 0xffe3003f, WR_D
|RD_S
|RD_CC
|FP_D
, MX
|SB1
},
688 {"movt.l", "X,Y,N", 0x46a10011, 0xffe3003f, WR_D
|RD_S
|RD_CC
|FP_D
, MX
|SB1
},
689 {"movt.s", "D,S,N", 0x46010011, 0xffe3003f, WR_D
|RD_S
|RD_CC
|FP_S
, I4
|I32
},
690 {"movt.ps", "D,S,N", 0x46c10011, 0xffe3003f, WR_D
|RD_S
|RD_CC
|FP_D
, I5
},
691 {"movz", "d,v,t", 0x0000000a, 0xfc0007ff, WR_d
|RD_s
|RD_t
, I4
|I32
},
692 {"ffs", "d,v", 0x0000000a, 0xfc1f07ff, WR_d
|RD_s
, L1
},
693 {"movz.d", "D,S,t", 0x46200012, 0xffe0003f, WR_D
|RD_S
|RD_t
|FP_D
, I4
|I32
},
694 {"movz.l", "D,S,t", 0x46a00012, 0xffe0003f, WR_D
|RD_S
|RD_t
|FP_D
, MX
|SB1
},
695 {"movz.l", "X,Y,t", 0x46a00012, 0xffe0003f, WR_D
|RD_S
|RD_t
|FP_D
, MX
|SB1
},
696 {"movz.s", "D,S,t", 0x46000012, 0xffe0003f, WR_D
|RD_S
|RD_t
|FP_S
, I4
|I32
},
697 {"movz.ps", "D,S,t", 0x46c00012, 0xffe0003f, WR_D
|RD_S
|RD_t
|FP_D
, I5
},
698 /* move is at the top of the table. */
699 {"msgn.qh", "X,Y,Q", 0x78200000, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
700 {"msub.d", "D,R,S,T", 0x4c000029, 0xfc00003f, RD_R
|RD_S
|RD_T
|WR_D
|FP_D
, I4
},
701 {"msub.s", "D,R,S,T", 0x4c000028, 0xfc00003f, RD_R
|RD_S
|RD_T
|WR_D
|FP_S
, I4
},
702 {"msub.ps", "D,R,S,T", 0x4c00002e, 0xfc00003f, RD_R
|RD_S
|RD_T
|WR_D
|FP_D
, I5
},
703 {"msub", "s,t", 0x0000001e, 0xfc00ffff, RD_s
|RD_t
|WR_HILO
, L1
},
704 {"msub", "s,t", 0x70000004, 0xfc00ffff, RD_s
|RD_t
|MOD_HILO
, I32
},
705 {"msubu", "s,t", 0x0000001f, 0xfc00ffff, RD_s
|RD_t
|WR_HILO
, L1
},
706 {"msubu", "s,t", 0x70000005, 0xfc00ffff, RD_s
|RD_t
|MOD_HILO
, I32
},
707 {"mtpc", "t,P", 0x4080c801, 0xffe0ffc1, COD
|RD_t
|WR_C0
, M1
},
708 {"mtps", "t,P", 0x4080c800, 0xffe0ffc1, COD
|RD_t
|WR_C0
, M1
},
709 {"mtc0", "t,G", 0x40800000, 0xffe007ff, COD
|RD_t
|WR_C0
|WR_CC
, I1
},
710 {"mtc0", "t,G,H", 0x40800000, 0xffe007f8, COD
|RD_t
|WR_C0
|WR_CC
, I32
},
711 {"mtc1", "t,S", 0x44800000, 0xffe007ff, COD
|RD_t
|WR_S
|FP_S
, I1
},
712 {"mtc1", "t,G", 0x44800000, 0xffe007ff, COD
|RD_t
|WR_S
|FP_S
, I1
},
713 {"mtc2", "t,G", 0x48800000, 0xffe007ff, COD
|RD_t
|WR_C2
|WR_CC
, I1
},
714 {"mtc2", "t,G,H", 0x48800000, 0xffe007f8, COD
|RD_t
|WR_C2
|WR_CC
, I32
},
715 {"mtc3", "t,G", 0x4c800000, 0xffe007ff, COD
|RD_t
|WR_C3
|WR_CC
, I1
},
716 {"mtc3", "t,G,H", 0x4c800000, 0xffe007f8, COD
|RD_t
|WR_C3
|WR_CC
, I32
},
717 {"mthi", "s", 0x00000011, 0xfc1fffff, RD_s
|WR_HI
, I1
},
718 {"mtlo", "s", 0x00000013, 0xfc1fffff, RD_s
|WR_LO
, I1
},
719 {"mul.d", "D,V,T", 0x46200002, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, I1
},
720 {"mul.s", "D,V,T", 0x46000002, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_S
, I1
},
721 {"mul.ob", "X,Y,Q", 0x78000030, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
722 {"mul.ps", "D,V,T", 0x46c00002, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, I5
},
723 {"mul.qh", "X,Y,Q", 0x78200030, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
724 {"mul", "d,v,t", 0x70000002, 0xfc0007ff, WR_d
|RD_s
|RD_t
|WR_HILO
, I32
|P3
},
725 {"mul", "d,v,t", 0, (int) M_MUL
, INSN_MACRO
, I1
},
726 {"mul", "d,v,I", 0, (int) M_MUL_I
, INSN_MACRO
, I1
},
727 {"mula.ob", "Y,Q", 0x78000033, 0xfc2007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
728 {"mula.qh", "Y,Q", 0x78200033, 0xfc2007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, MX
},
729 {"mull.ob", "Y,Q", 0x78000433, 0xfc2007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
730 {"mull.qh", "Y,Q", 0x78200433, 0xfc2007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, MX
},
731 {"mulo", "d,v,t", 0, (int) M_MULO
, INSN_MACRO
, I1
},
732 {"mulo", "d,v,I", 0, (int) M_MULO_I
, INSN_MACRO
, I1
},
733 {"mulou", "d,v,t", 0, (int) M_MULOU
, INSN_MACRO
, I1
},
734 {"mulou", "d,v,I", 0, (int) M_MULOU_I
, INSN_MACRO
, I1
},
735 {"mulr.ps", "D,S,T", 0x46c0001a, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, M3D
},
736 {"muls.ob", "Y,Q", 0x78000032, 0xfc2007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
737 {"muls.qh", "Y,Q", 0x78200032, 0xfc2007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, MX
},
738 {"mulsl.ob", "Y,Q", 0x78000432, 0xfc2007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
739 {"mulsl.qh", "Y,Q", 0x78200432, 0xfc2007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, MX
},
740 {"mult", "s,t", 0x00000018, 0xfc00ffff, RD_s
|RD_t
|WR_HILO
|IS_M
, I1
},
741 {"mult", "d,s,t", 0x00000018, 0xfc0007ff, RD_s
|RD_t
|WR_HILO
|WR_d
|IS_M
, G1
},
742 {"multu", "s,t", 0x00000019, 0xfc00ffff, RD_s
|RD_t
|WR_HILO
|IS_M
, I1
},
743 {"multu", "d,s,t", 0x00000019, 0xfc0007ff, RD_s
|RD_t
|WR_HILO
|WR_d
|IS_M
, G1
},
744 {"neg", "d,w", 0x00000022, 0xffe007ff, WR_d
|RD_t
, I1
}, /* sub 0 */
745 {"negu", "d,w", 0x00000023, 0xffe007ff, WR_d
|RD_t
, I1
}, /* subu 0 */
746 {"neg.d", "D,V", 0x46200007, 0xffff003f, WR_D
|RD_S
|FP_D
, I1
},
747 {"neg.s", "D,V", 0x46000007, 0xffff003f, WR_D
|RD_S
|FP_S
, I1
},
748 {"neg.ps", "D,V", 0x46c00007, 0xffff003f, WR_D
|RD_S
|FP_D
, I5
},
749 {"nmadd.d", "D,R,S,T", 0x4c000031, 0xfc00003f, RD_R
|RD_S
|RD_T
|WR_D
|FP_D
, I4
},
750 {"nmadd.s", "D,R,S,T", 0x4c000030, 0xfc00003f, RD_R
|RD_S
|RD_T
|WR_D
|FP_S
, I4
},
751 {"nmadd.ps","D,R,S,T", 0x4c000036, 0xfc00003f, RD_R
|RD_S
|RD_T
|WR_D
|FP_D
, I5
},
752 {"nmsub.d", "D,R,S,T", 0x4c000039, 0xfc00003f, RD_R
|RD_S
|RD_T
|WR_D
|FP_D
, I4
},
753 {"nmsub.s", "D,R,S,T", 0x4c000038, 0xfc00003f, RD_R
|RD_S
|RD_T
|WR_D
|FP_S
, I4
},
754 {"nmsub.ps","D,R,S,T", 0x4c00003e, 0xfc00003f, RD_R
|RD_S
|RD_T
|WR_D
|FP_D
, I5
},
755 /* nop is at the start of the table. */
756 {"nor", "d,v,t", 0x00000027, 0xfc0007ff, WR_d
|RD_s
|RD_t
, I1
},
757 {"nor", "t,r,I", 0, (int) M_NOR_I
, INSN_MACRO
, I1
},
758 {"nor.ob", "X,Y,Q", 0x7800000f, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
759 {"nor.qh", "X,Y,Q", 0x7820000f, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
760 {"not", "d,v", 0x00000027, 0xfc1f07ff, WR_d
|RD_s
|RD_t
, I1
},/*nor d,s,0*/
761 {"or", "d,v,t", 0x00000025, 0xfc0007ff, WR_d
|RD_s
|RD_t
, I1
},
762 {"or", "t,r,I", 0, (int) M_OR_I
, INSN_MACRO
, I1
},
763 {"or.ob", "X,Y,Q", 0x7800000e, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
764 {"or.qh", "X,Y,Q", 0x7820000e, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
765 {"ori", "t,r,i", 0x34000000, 0xfc000000, WR_t
|RD_s
, I1
},
766 {"pabsdiff.ob", "X,Y,Q",0x78000009, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, SB1
},
767 {"pabsdiffc.ob", "Y,Q", 0x78000035, 0xfc2007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, SB1
},
768 {"pavg.ob", "X,Y,Q", 0x78000008, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, SB1
},
769 {"pickf.ob", "X,Y,Q", 0x78000002, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
770 {"pickf.qh", "X,Y,Q", 0x78200002, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
771 {"pickt.ob", "X,Y,Q", 0x78000003, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
772 {"pickt.qh", "X,Y,Q", 0x78200003, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
773 {"pll.ps", "D,V,T", 0x46c0002c, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, I5
},
774 {"plu.ps", "D,V,T", 0x46c0002d, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, I5
},
775 /* pref and prefx are at the start of the table. */
776 {"pul.ps", "D,V,T", 0x46c0002e, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, I5
},
777 {"puu.ps", "D,V,T", 0x46c0002f, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, I5
},
778 {"rach.ob", "X", 0x7a00003f, 0xfffff83f, WR_D
|RD_MACC
|FP_D
, MX
|SB1
},
779 {"rach.qh", "X", 0x7a20003f, 0xfffff83f, WR_D
|RD_MACC
|FP_D
, MX
},
780 {"racl.ob", "X", 0x7800003f, 0xfffff83f, WR_D
|RD_MACC
|FP_D
, MX
|SB1
},
781 {"racl.qh", "X", 0x7820003f, 0xfffff83f, WR_D
|RD_MACC
|FP_D
, MX
},
782 {"racm.ob", "X", 0x7900003f, 0xfffff83f, WR_D
|RD_MACC
|FP_D
, MX
|SB1
},
783 {"racm.qh", "X", 0x7920003f, 0xfffff83f, WR_D
|RD_MACC
|FP_D
, MX
},
784 {"recip.d", "D,S", 0x46200015, 0xffff003f, WR_D
|RD_S
|FP_D
, I4
},
785 {"recip.ps","D,S", 0x46c00015, 0xffff003f, WR_D
|RD_S
|FP_D
, SB1
},
786 {"recip.s", "D,S", 0x46000015, 0xffff003f, WR_D
|RD_S
|FP_S
, I4
},
787 {"recip1.d", "D,S", 0x4620001d, 0xffff003f, WR_D
|RD_S
|FP_D
, M3D
},
788 {"recip1.ps", "D,S", 0x46c0001d, 0xffff003f, WR_D
|RD_S
|FP_S
, M3D
},
789 {"recip1.s", "D,S", 0x4600001d, 0xffff003f, WR_D
|RD_S
|FP_S
, M3D
},
790 {"recip2.d", "D,S,T", 0x4620001c, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, M3D
},
791 {"recip2.ps", "D,S,T", 0x46c0001c, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_S
, M3D
},
792 {"recip2.s", "D,S,T", 0x4600001c, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_S
, M3D
},
793 {"rem", "z,s,t", 0x0000001a, 0xfc00ffff, RD_s
|RD_t
|WR_HILO
, I1
},
794 {"rem", "d,v,t", 0, (int) M_REM_3
, INSN_MACRO
, I1
},
795 {"rem", "d,v,I", 0, (int) M_REM_3I
, INSN_MACRO
, I1
},
796 {"remu", "z,s,t", 0x0000001b, 0xfc00ffff, RD_s
|RD_t
|WR_HILO
, I1
},
797 {"remu", "d,v,t", 0, (int) M_REMU_3
, INSN_MACRO
, I1
},
798 {"remu", "d,v,I", 0, (int) M_REMU_3I
, INSN_MACRO
, I1
},
799 {"rfe", "", 0x42000010, 0xffffffff, 0, I1
|T3
},
800 {"rnas.qh", "X,Q", 0x78200025, 0xfc20f83f, WR_D
|RD_MACC
|RD_T
|FP_D
, MX
},
801 {"rnau.ob", "X,Q", 0x78000021, 0xfc20f83f, WR_D
|RD_MACC
|RD_T
|FP_D
, MX
|SB1
},
802 {"rnau.qh", "X,Q", 0x78200021, 0xfc20f83f, WR_D
|RD_MACC
|RD_T
|FP_D
, MX
},
803 {"rnes.qh", "X,Q", 0x78200026, 0xfc20f83f, WR_D
|RD_MACC
|RD_T
|FP_D
, MX
},
804 {"rneu.ob", "X,Q", 0x78000022, 0xfc20f83f, WR_D
|RD_MACC
|RD_T
|FP_D
, MX
|SB1
},
805 {"rneu.qh", "X,Q", 0x78200022, 0xfc20f83f, WR_D
|RD_MACC
|RD_T
|FP_D
, MX
},
806 {"rol", "d,v,t", 0, (int) M_ROL
, INSN_MACRO
, I1
},
807 {"rol", "d,v,I", 0, (int) M_ROL_I
, INSN_MACRO
, I1
},
808 {"ror", "d,v,t", 0, (int) M_ROR
, INSN_MACRO
, I1
},
809 {"ror", "d,v,I", 0, (int) M_ROR_I
, INSN_MACRO
, I1
},
810 {"round.l.d", "D,S", 0x46200008, 0xffff003f, WR_D
|RD_S
|FP_D
, I3
},
811 {"round.l.s", "D,S", 0x46000008, 0xffff003f, WR_D
|RD_S
|FP_S
, I3
},
812 {"round.w.d", "D,S", 0x4620000c, 0xffff003f, WR_D
|RD_S
|FP_D
, I2
},
813 {"round.w.s", "D,S", 0x4600000c, 0xffff003f, WR_D
|RD_S
|FP_S
, I2
},
814 {"rsqrt.d", "D,S", 0x46200016, 0xffff003f, WR_D
|RD_S
|FP_D
, I4
},
815 {"rsqrt.ps","D,S", 0x46c00016, 0xffff003f, WR_D
|RD_S
|FP_D
, SB1
},
816 {"rsqrt.s", "D,S", 0x46000016, 0xffff003f, WR_D
|RD_S
|FP_S
, I4
},
817 {"rsqrt1.d", "D,S", 0x4620001e, 0xffff003f, WR_D
|RD_S
|FP_D
, M3D
},
818 {"rsqrt1.ps", "D,S", 0x46c0001e, 0xffff003f, WR_D
|RD_S
|FP_S
, M3D
},
819 {"rsqrt1.s", "D,S", 0x4600001e, 0xffff003f, WR_D
|RD_S
|FP_S
, M3D
},
820 {"rsqrt2.d", "D,S,T", 0x4620001f, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, M3D
},
821 {"rsqrt2.ps", "D,S,T", 0x46c0001f, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_S
, M3D
},
822 {"rsqrt2.s", "D,S,T", 0x4600001f, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_S
, M3D
},
823 {"rzs.qh", "X,Q", 0x78200024, 0xfc20f83f, WR_D
|RD_MACC
|RD_T
|FP_D
, MX
},
824 {"rzu.ob", "X,Q", 0x78000020, 0xfc20f83f, WR_D
|RD_MACC
|RD_T
|FP_D
, MX
|SB1
},
825 {"rzu.qh", "X,Q", 0x78200020, 0xfc20f83f, WR_D
|RD_MACC
|RD_T
|FP_D
, MX
},
826 {"sb", "t,o(b)", 0xa0000000, 0xfc000000, SM
|RD_t
|RD_b
, I1
},
827 {"sb", "t,A(b)", 0, (int) M_SB_AB
, INSN_MACRO
, I1
},
828 {"sc", "t,o(b)", 0xe0000000, 0xfc000000, SM
|RD_t
|WR_t
|RD_b
, I2
},
829 {"sc", "t,A(b)", 0, (int) M_SC_AB
, INSN_MACRO
, I2
},
830 {"scd", "t,o(b)", 0xf0000000, 0xfc000000, SM
|RD_t
|WR_t
|RD_b
, I3
},
831 {"scd", "t,A(b)", 0, (int) M_SCD_AB
, INSN_MACRO
, I3
},
832 {"sd", "t,o(b)", 0xfc000000, 0xfc000000, SM
|RD_t
|RD_b
, I3
},
833 {"sd", "t,o(b)", 0, (int) M_SD_OB
, INSN_MACRO
, I1
},
834 {"sd", "t,A(b)", 0, (int) M_SD_AB
, INSN_MACRO
, I1
},
835 {"sdbbp", "", 0x0000000e, 0xffffffff, TRAP
, G2
},
836 {"sdbbp", "c", 0x0000000e, 0xfc00ffff, TRAP
, G2
},
837 {"sdbbp", "c,q", 0x0000000e, 0xfc00003f, TRAP
, G2
},
838 {"sdbbp", "", 0x7000003f, 0xffffffff, TRAP
, I32
},
839 {"sdbbp", "B", 0x7000003f, 0xfc00003f, TRAP
, I32
},
840 {"sdc1", "T,o(b)", 0xf4000000, 0xfc000000, SM
|RD_T
|RD_b
|FP_D
, I2
},
841 {"sdc1", "E,o(b)", 0xf4000000, 0xfc000000, SM
|RD_T
|RD_b
|FP_D
, I2
},
842 {"sdc1", "T,A(b)", 0, (int) M_SDC1_AB
, INSN_MACRO
, I2
},
843 {"sdc1", "E,A(b)", 0, (int) M_SDC1_AB
, INSN_MACRO
, I2
},
844 {"sdc2", "E,o(b)", 0xf8000000, 0xfc000000, SM
|RD_C2
|RD_b
, I2
},
845 {"sdc2", "E,A(b)", 0, (int) M_SDC2_AB
, INSN_MACRO
, I2
},
846 {"sdc3", "E,o(b)", 0xfc000000, 0xfc000000, SM
|RD_C3
|RD_b
, I2
},
847 {"sdc3", "E,A(b)", 0, (int) M_SDC3_AB
, INSN_MACRO
, I2
},
848 {"s.d", "T,o(b)", 0xf4000000, 0xfc000000, SM
|RD_T
|RD_b
|FP_D
, I2
},
849 {"s.d", "T,o(b)", 0, (int) M_S_DOB
, INSN_MACRO
, I1
},
850 {"s.d", "T,A(b)", 0, (int) M_S_DAB
, INSN_MACRO
, I1
},
851 {"sdl", "t,o(b)", 0xb0000000, 0xfc000000, SM
|RD_t
|RD_b
, I3
},
852 {"sdl", "t,A(b)", 0, (int) M_SDL_AB
, INSN_MACRO
, I3
},
853 {"sdr", "t,o(b)", 0xb4000000, 0xfc000000, SM
|RD_t
|RD_b
, I3
},
854 {"sdr", "t,A(b)", 0, (int) M_SDR_AB
, INSN_MACRO
, I3
},
855 {"sdxc1", "S,t(b)", 0x4c000009, 0xfc0007ff, SM
|RD_S
|RD_t
|RD_b
, I4
},
856 {"selsl", "d,v,t", 0x00000005, 0xfc0007ff, WR_d
|RD_s
|RD_t
, L1
},
857 {"selsr", "d,v,t", 0x00000001, 0xfc0007ff, WR_d
|RD_s
|RD_t
, L1
},
858 {"seq", "d,v,t", 0, (int) M_SEQ
, INSN_MACRO
, I1
},
859 {"seq", "d,v,I", 0, (int) M_SEQ_I
, INSN_MACRO
, I1
},
860 {"sge", "d,v,t", 0, (int) M_SGE
, INSN_MACRO
, I1
},
861 {"sge", "d,v,I", 0, (int) M_SGE_I
, INSN_MACRO
, I1
},
862 {"sgeu", "d,v,t", 0, (int) M_SGEU
, INSN_MACRO
, I1
},
863 {"sgeu", "d,v,I", 0, (int) M_SGEU_I
, INSN_MACRO
, I1
},
864 {"sgt", "d,v,t", 0, (int) M_SGT
, INSN_MACRO
, I1
},
865 {"sgt", "d,v,I", 0, (int) M_SGT_I
, INSN_MACRO
, I1
},
866 {"sgtu", "d,v,t", 0, (int) M_SGTU
, INSN_MACRO
, I1
},
867 {"sgtu", "d,v,I", 0, (int) M_SGTU_I
, INSN_MACRO
, I1
},
868 {"sh", "t,o(b)", 0xa4000000, 0xfc000000, SM
|RD_t
|RD_b
, I1
},
869 {"sh", "t,A(b)", 0, (int) M_SH_AB
, INSN_MACRO
, I1
},
870 {"shfl.bfla.qh", "X,Y,Z", 0x7a20001f, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
871 {"shfl.mixh.ob", "X,Y,Z", 0x7980001f, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
872 {"shfl.mixh.qh", "X,Y,Z", 0x7820001f, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
873 {"shfl.mixl.ob", "X,Y,Z", 0x79c0001f, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
874 {"shfl.mixl.qh", "X,Y,Z", 0x78a0001f, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
875 {"shfl.pach.ob", "X,Y,Z", 0x7900001f, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
876 {"shfl.pach.qh", "X,Y,Z", 0x7920001f, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
877 {"shfl.repa.qh", "X,Y,Z", 0x7b20001f, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
878 {"shfl.repb.qh", "X,Y,Z", 0x7ba0001f, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
879 {"shfl.upsl.ob", "X,Y,Z", 0x78c0001f, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
880 {"sle", "d,v,t", 0, (int) M_SLE
, INSN_MACRO
, I1
},
881 {"sle", "d,v,I", 0, (int) M_SLE_I
, INSN_MACRO
, I1
},
882 {"sleu", "d,v,t", 0, (int) M_SLEU
, INSN_MACRO
, I1
},
883 {"sleu", "d,v,I", 0, (int) M_SLEU_I
, INSN_MACRO
, I1
},
884 {"sllv", "d,t,s", 0x00000004, 0xfc0007ff, WR_d
|RD_t
|RD_s
, I1
},
885 {"sll", "d,w,s", 0x00000004, 0xfc0007ff, WR_d
|RD_t
|RD_s
, I1
}, /* sllv */
886 {"sll", "d,w,<", 0x00000000, 0xffe0003f, WR_d
|RD_t
, I1
},
887 {"sll.ob", "X,Y,Q", 0x78000010, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
888 {"sll.qh", "X,Y,Q", 0x78200010, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
889 {"slt", "d,v,t", 0x0000002a, 0xfc0007ff, WR_d
|RD_s
|RD_t
, I1
},
890 {"slt", "d,v,I", 0, (int) M_SLT_I
, INSN_MACRO
, I1
},
891 {"slti", "t,r,j", 0x28000000, 0xfc000000, WR_t
|RD_s
, I1
},
892 {"sltiu", "t,r,j", 0x2c000000, 0xfc000000, WR_t
|RD_s
, I1
},
893 {"sltu", "d,v,t", 0x0000002b, 0xfc0007ff, WR_d
|RD_s
|RD_t
, I1
},
894 {"sltu", "d,v,I", 0, (int) M_SLTU_I
, INSN_MACRO
, I1
},
895 {"sne", "d,v,t", 0, (int) M_SNE
, INSN_MACRO
, I1
},
896 {"sne", "d,v,I", 0, (int) M_SNE_I
, INSN_MACRO
, I1
},
897 {"sqrt.d", "D,S", 0x46200004, 0xffff003f, WR_D
|RD_S
|FP_D
, I2
},
898 {"sqrt.s", "D,S", 0x46000004, 0xffff003f, WR_D
|RD_S
|FP_S
, I2
},
899 {"sqrt.ps", "D,S", 0x46c00004, 0xffff003f, WR_D
|RD_S
|FP_D
, SB1
},
900 {"srav", "d,t,s", 0x00000007, 0xfc0007ff, WR_d
|RD_t
|RD_s
, I1
},
901 {"sra", "d,w,s", 0x00000007, 0xfc0007ff, WR_d
|RD_t
|RD_s
, I1
}, /* srav */
902 {"sra", "d,w,<", 0x00000003, 0xffe0003f, WR_d
|RD_t
, I1
},
903 {"sra.qh", "X,Y,Q", 0x78200013, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
904 {"srlv", "d,t,s", 0x00000006, 0xfc0007ff, WR_d
|RD_t
|RD_s
, I1
},
905 {"srl", "d,w,s", 0x00000006, 0xfc0007ff, WR_d
|RD_t
|RD_s
, I1
}, /* srlv */
906 {"srl", "d,w,<", 0x00000002, 0xffe0003f, WR_d
|RD_t
, I1
},
907 {"srl.ob", "X,Y,Q", 0x78000012, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
908 {"srl.qh", "X,Y,Q", 0x78200012, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
909 /* ssnop is at the start of the table. */
910 {"standby", "", 0x42000021, 0xffffffff, 0, V1
},
911 {"sub", "d,v,t", 0x00000022, 0xfc0007ff, WR_d
|RD_s
|RD_t
, I1
},
912 {"sub", "d,v,I", 0, (int) M_SUB_I
, INSN_MACRO
, I1
},
913 {"sub.d", "D,V,T", 0x46200001, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, I1
},
914 {"sub.s", "D,V,T", 0x46000001, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_S
, I1
},
915 {"sub.ob", "X,Y,Q", 0x7800000a, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
916 {"sub.ps", "D,V,T", 0x46c00001, 0xffe0003f, WR_D
|RD_S
|RD_T
|FP_D
, I5
},
917 {"sub.qh", "X,Y,Q", 0x7820000a, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
918 {"suba.ob", "Y,Q", 0x78000036, 0xfc2007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
919 {"suba.qh", "Y,Q", 0x78200036, 0xfc2007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, MX
},
920 {"subl.ob", "Y,Q", 0x78000436, 0xfc2007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
921 {"subl.qh", "Y,Q", 0x78200436, 0xfc2007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, MX
},
922 {"subu", "d,v,t", 0x00000023, 0xfc0007ff, WR_d
|RD_s
|RD_t
, I1
},
923 {"subu", "d,v,I", 0, (int) M_SUBU_I
, INSN_MACRO
, I1
},
924 {"suspend", "", 0x42000022, 0xffffffff, 0, V1
},
925 {"suxc1", "S,t(b)", 0x4c00000d, 0xfc0007ff, SM
|RD_S
|RD_t
|RD_b
, I5
},
926 {"sw", "t,o(b)", 0xac000000, 0xfc000000, SM
|RD_t
|RD_b
, I1
},
927 {"sw", "t,A(b)", 0, (int) M_SW_AB
, INSN_MACRO
, I1
},
928 {"swc0", "E,o(b)", 0xe0000000, 0xfc000000, SM
|RD_C0
|RD_b
, I1
},
929 {"swc0", "E,A(b)", 0, (int) M_SWC0_AB
, INSN_MACRO
, I1
},
930 {"swc1", "T,o(b)", 0xe4000000, 0xfc000000, SM
|RD_T
|RD_b
|FP_S
, I1
},
931 {"swc1", "E,o(b)", 0xe4000000, 0xfc000000, SM
|RD_T
|RD_b
|FP_S
, I1
},
932 {"swc1", "T,A(b)", 0, (int) M_SWC1_AB
, INSN_MACRO
, I1
},
933 {"swc1", "E,A(b)", 0, (int) M_SWC1_AB
, INSN_MACRO
, I1
},
934 {"s.s", "T,o(b)", 0xe4000000, 0xfc000000, SM
|RD_T
|RD_b
|FP_S
, I1
}, /* swc1 */
935 {"s.s", "T,A(b)", 0, (int) M_SWC1_AB
, INSN_MACRO
, I1
},
936 {"swc2", "E,o(b)", 0xe8000000, 0xfc000000, SM
|RD_C2
|RD_b
, I1
},
937 {"swc2", "E,A(b)", 0, (int) M_SWC2_AB
, INSN_MACRO
, I1
},
938 {"swc3", "E,o(b)", 0xec000000, 0xfc000000, SM
|RD_C3
|RD_b
, I1
},
939 {"swc3", "E,A(b)", 0, (int) M_SWC3_AB
, INSN_MACRO
, I1
},
940 {"swl", "t,o(b)", 0xa8000000, 0xfc000000, SM
|RD_t
|RD_b
, I1
},
941 {"swl", "t,A(b)", 0, (int) M_SWL_AB
, INSN_MACRO
, I1
},
942 {"scache", "t,o(b)", 0xa8000000, 0xfc000000, RD_t
|RD_b
, I2
}, /* same */
943 {"scache", "t,A(b)", 0, (int) M_SWL_AB
, INSN_MACRO
, I2
}, /* as swl */
944 {"swr", "t,o(b)", 0xb8000000, 0xfc000000, SM
|RD_t
|RD_b
, I1
},
945 {"swr", "t,A(b)", 0, (int) M_SWR_AB
, INSN_MACRO
, I1
},
946 {"invalidate", "t,o(b)",0xb8000000, 0xfc000000, RD_t
|RD_b
, I2
}, /* same */
947 {"invalidate", "t,A(b)",0, (int) M_SWR_AB
, INSN_MACRO
, I2
}, /* as swr */
948 {"swxc1", "S,t(b)", 0x4c000008, 0xfc0007ff, SM
|RD_S
|RD_t
|RD_b
, I4
},
949 {"sync", "", 0x0000000f, 0xffffffff, INSN_SYNC
, I2
|G1
},
950 {"sync.p", "", 0x0000040f, 0xffffffff, INSN_SYNC
, I2
},
951 {"sync.l", "", 0x0000000f, 0xffffffff, INSN_SYNC
, I2
},
952 {"syscall", "", 0x0000000c, 0xffffffff, TRAP
, I1
},
953 {"syscall", "B", 0x0000000c, 0xfc00003f, TRAP
, I1
},
954 {"teqi", "s,j", 0x040c0000, 0xfc1f0000, RD_s
|TRAP
, I2
},
955 {"teq", "s,t", 0x00000034, 0xfc00ffff, RD_s
|RD_t
|TRAP
, I2
},
956 {"teq", "s,t,q", 0x00000034, 0xfc00003f, RD_s
|RD_t
|TRAP
, I2
},
957 {"teq", "s,j", 0x040c0000, 0xfc1f0000, RD_s
|TRAP
, I2
}, /* teqi */
958 {"teq", "s,I", 0, (int) M_TEQ_I
, INSN_MACRO
, I2
},
959 {"tgei", "s,j", 0x04080000, 0xfc1f0000, RD_s
|TRAP
, I2
},
960 {"tge", "s,t", 0x00000030, 0xfc00ffff, RD_s
|RD_t
|TRAP
, I2
},
961 {"tge", "s,t,q", 0x00000030, 0xfc00003f, RD_s
|RD_t
|TRAP
, I2
},
962 {"tge", "s,j", 0x04080000, 0xfc1f0000, RD_s
|TRAP
, I2
}, /* tgei */
963 {"tge", "s,I", 0, (int) M_TGE_I
, INSN_MACRO
, I2
},
964 {"tgeiu", "s,j", 0x04090000, 0xfc1f0000, RD_s
|TRAP
, I2
},
965 {"tgeu", "s,t", 0x00000031, 0xfc00ffff, RD_s
|RD_t
|TRAP
, I2
},
966 {"tgeu", "s,t,q", 0x00000031, 0xfc00003f, RD_s
|RD_t
|TRAP
, I2
},
967 {"tgeu", "s,j", 0x04090000, 0xfc1f0000, RD_s
|TRAP
, I2
}, /* tgeiu */
968 {"tgeu", "s,I", 0, (int) M_TGEU_I
, INSN_MACRO
, I2
},
969 {"tlbp", "", 0x42000008, 0xffffffff, INSN_TLB
, I1
},
970 {"tlbr", "", 0x42000001, 0xffffffff, INSN_TLB
, I1
},
971 {"tlbwi", "", 0x42000002, 0xffffffff, INSN_TLB
, I1
},
972 {"tlbwr", "", 0x42000006, 0xffffffff, INSN_TLB
, I1
},
973 {"tlti", "s,j", 0x040a0000, 0xfc1f0000, RD_s
|TRAP
, I2
},
974 {"tlt", "s,t", 0x00000032, 0xfc00ffff, RD_s
|RD_t
|TRAP
, I2
},
975 {"tlt", "s,t,q", 0x00000032, 0xfc00003f, RD_s
|RD_t
|TRAP
, I2
},
976 {"tlt", "s,j", 0x040a0000, 0xfc1f0000, RD_s
|TRAP
, I2
}, /* tlti */
977 {"tlt", "s,I", 0, (int) M_TLT_I
, INSN_MACRO
, I2
},
978 {"tltiu", "s,j", 0x040b0000, 0xfc1f0000, RD_s
|TRAP
, I2
},
979 {"tltu", "s,t", 0x00000033, 0xfc00ffff, RD_s
|RD_t
|TRAP
, I2
},
980 {"tltu", "s,t,q", 0x00000033, 0xfc00003f, RD_s
|RD_t
|TRAP
, I2
},
981 {"tltu", "s,j", 0x040b0000, 0xfc1f0000, RD_s
|TRAP
, I2
}, /* tltiu */
982 {"tltu", "s,I", 0, (int) M_TLTU_I
, INSN_MACRO
, I2
},
983 {"tnei", "s,j", 0x040e0000, 0xfc1f0000, RD_s
|TRAP
, I2
},
984 {"tne", "s,t", 0x00000036, 0xfc00ffff, RD_s
|RD_t
|TRAP
, I2
},
985 {"tne", "s,t,q", 0x00000036, 0xfc00003f, RD_s
|RD_t
|TRAP
, I2
},
986 {"tne", "s,j", 0x040e0000, 0xfc1f0000, RD_s
|TRAP
, I2
}, /* tnei */
987 {"tne", "s,I", 0, (int) M_TNE_I
, INSN_MACRO
, I2
},
988 {"trunc.l.d", "D,S", 0x46200009, 0xffff003f, WR_D
|RD_S
|FP_D
, I3
},
989 {"trunc.l.s", "D,S", 0x46000009, 0xffff003f, WR_D
|RD_S
|FP_S
, I3
},
990 {"trunc.w.d", "D,S", 0x4620000d, 0xffff003f, WR_D
|RD_S
|FP_D
, I2
},
991 {"trunc.w.d", "D,S,x", 0x4620000d, 0xffff003f, WR_D
|RD_S
|FP_D
, I2
},
992 {"trunc.w.d", "D,S,t", 0, (int) M_TRUNCWD
, INSN_MACRO
, I1
},
993 {"trunc.w.s", "D,S", 0x4600000d, 0xffff003f, WR_D
|RD_S
|FP_S
, I2
},
994 {"trunc.w.s", "D,S,x", 0x4600000d, 0xffff003f, WR_D
|RD_S
|FP_S
, I2
},
995 {"trunc.w.s", "D,S,t", 0, (int) M_TRUNCWS
, INSN_MACRO
, I1
},
996 {"uld", "t,o(b)", 0, (int) M_ULD
, INSN_MACRO
, I3
},
997 {"uld", "t,A(b)", 0, (int) M_ULD_A
, INSN_MACRO
, I3
},
998 {"ulh", "t,o(b)", 0, (int) M_ULH
, INSN_MACRO
, I1
},
999 {"ulh", "t,A(b)", 0, (int) M_ULH_A
, INSN_MACRO
, I1
},
1000 {"ulhu", "t,o(b)", 0, (int) M_ULHU
, INSN_MACRO
, I1
},
1001 {"ulhu", "t,A(b)", 0, (int) M_ULHU_A
, INSN_MACRO
, I1
},
1002 {"ulw", "t,o(b)", 0, (int) M_ULW
, INSN_MACRO
, I1
},
1003 {"ulw", "t,A(b)", 0, (int) M_ULW_A
, INSN_MACRO
, I1
},
1004 {"usd", "t,o(b)", 0, (int) M_USD
, INSN_MACRO
, I3
},
1005 {"usd", "t,A(b)", 0, (int) M_USD_A
, INSN_MACRO
, I3
},
1006 {"ush", "t,o(b)", 0, (int) M_USH
, INSN_MACRO
, I1
},
1007 {"ush", "t,A(b)", 0, (int) M_USH_A
, INSN_MACRO
, I1
},
1008 {"usw", "t,o(b)", 0, (int) M_USW
, INSN_MACRO
, I1
},
1009 {"usw", "t,A(b)", 0, (int) M_USW_A
, INSN_MACRO
, I1
},
1010 {"wach.ob", "Y", 0x7a00003e, 0xffff07ff, WR_MACC
|RD_S
|FP_D
, MX
|SB1
},
1011 {"wach.qh", "Y", 0x7a20003e, 0xffff07ff, WR_MACC
|RD_S
|FP_D
, MX
},
1012 {"wacl.ob", "Y,Z", 0x7800003e, 0xffe007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
1013 {"wacl.qh", "Y,Z", 0x7820003e, 0xffe007ff, WR_MACC
|RD_S
|RD_T
|FP_D
, MX
},
1014 {"wait", "", 0x42000020, 0xffffffff, TRAP
, I3
|I32
},
1015 {"wait", "J", 0x42000020, 0xfe00003f, TRAP
, I32
},
1016 {"waiti", "", 0x42000020, 0xffffffff, TRAP
, L1
},
1017 {"wb", "o(b)", 0xbc040000, 0xfc1f0000, SM
|RD_b
, L1
},
1018 {"xor", "d,v,t", 0x00000026, 0xfc0007ff, WR_d
|RD_s
|RD_t
, I1
},
1019 {"xor", "t,r,I", 0, (int) M_XOR_I
, INSN_MACRO
, I1
},
1020 {"xor.ob", "X,Y,Q", 0x7800000d, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
|SB1
},
1021 {"xor.qh", "X,Y,Q", 0x7820000d, 0xfc20003f, WR_D
|RD_S
|RD_T
|FP_D
, MX
},
1022 {"xori", "t,r,i", 0x38000000, 0xfc000000, WR_t
|RD_s
, I1
},
1024 /* No hazard protection on coprocessor instructions--they shouldn't
1025 change the state of the processor and if they do it's up to the
1026 user to put in nops as necessary. These are at the end so that the
1027 disassembler recognizes more specific versions first. */
1028 {"c0", "C", 0x42000000, 0xfe000000, 0, I1
},
1029 {"c1", "C", 0x46000000, 0xfe000000, 0, I1
},
1030 {"c2", "C", 0x4a000000, 0xfe000000, 0, I1
},
1031 {"c3", "C", 0x4e000000, 0xfe000000, 0, I1
},
1032 {"cop0", "C", 0, (int) M_COP0
, INSN_MACRO
, I1
},
1033 {"cop1", "C", 0, (int) M_COP1
, INSN_MACRO
, I1
},
1034 {"cop2", "C", 0, (int) M_COP2
, INSN_MACRO
, I1
},
1035 {"cop3", "C", 0, (int) M_COP3
, INSN_MACRO
, I1
},
1037 /* Conflicts with the 4650's "mul" instruction. Nobody's using the
1038 4010 any more, so move this insn out of the way. If the object
1039 format gave us more info, we could do this right. */
1040 {"addciu", "t,r,j", 0x70000000, 0xfc000000, WR_t
|RD_s
, L1
},
1043 #define MIPS_NUM_OPCODES \
1044 ((sizeof mips_builtin_opcodes) / (sizeof (mips_builtin_opcodes[0])))
1045 const int bfd_mips_num_builtin_opcodes
= MIPS_NUM_OPCODES
;
1047 /* const removed from the following to allow for dynamic extensions to the
1048 * built-in instruction set. */
1049 struct mips_opcode
*mips_opcodes
=
1050 (struct mips_opcode
*) mips_builtin_opcodes
;
1051 int bfd_mips_num_opcodes
= MIPS_NUM_OPCODES
;
1052 #undef MIPS_NUM_OPCODES