* ppc-opc.c: Add "tlbiel" for POWER4.
[deliverable/binutils-gdb.git] / opcodes / ppc-opc.c
1 /* ppc-opc.c -- PowerPC opcode list
2 Copyright 1994, 1995, 1996, 1997, 1998, 2000, 2001, 2002
3 Free Software Foundation, Inc.
4 Written by Ian Lance Taylor, Cygnus Support
5
6 This file is part of GDB, GAS, and the GNU binutils.
7
8 GDB, GAS, and the GNU binutils are free software; you can redistribute
9 them and/or modify them under the terms of the GNU General Public
10 License as published by the Free Software Foundation; either version
11 2, or (at your option) any later version.
12
13 GDB, GAS, and the GNU binutils are distributed in the hope that they
14 will be useful, but WITHOUT ANY WARRANTY; without even the implied
15 warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See
16 the GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this file; see the file COPYING. If not, write to the Free
20 Software Foundation, 59 Temple Place - Suite 330, Boston, MA
21 02111-1307, USA. */
22
23 #include <stdio.h>
24 #include "sysdep.h"
25 #include "opcode/ppc.h"
26 #include "opintl.h"
27
28 /* This file holds the PowerPC opcode table. The opcode table
29 includes almost all of the extended instruction mnemonics. This
30 permits the disassembler to use them, and simplifies the assembler
31 logic, at the cost of increasing the table size. The table is
32 strictly constant data, so the compiler should be able to put it in
33 the .text section.
34
35 This file also holds the operand table. All knowledge about
36 inserting operands into instructions and vice-versa is kept in this
37 file. */
38 \f
39 /* Local insertion and extraction functions. */
40
41 static unsigned long insert_bat
42 PARAMS ((unsigned long, long, int, const char **));
43 static long extract_bat
44 PARAMS ((unsigned long, int, int *));
45 static unsigned long insert_bba
46 PARAMS ((unsigned long, long, int, const char **));
47 static long extract_bba
48 PARAMS ((unsigned long, int, int *));
49 static unsigned long insert_bd
50 PARAMS ((unsigned long, long, int, const char **));
51 static long extract_bd
52 PARAMS ((unsigned long, int, int *));
53 static unsigned long insert_bdm
54 PARAMS ((unsigned long, long, int, const char **));
55 static long extract_bdm
56 PARAMS ((unsigned long, int, int *));
57 static unsigned long insert_bdp
58 PARAMS ((unsigned long, long, int, const char **));
59 static long extract_bdp
60 PARAMS ((unsigned long, int, int *));
61 static int valid_bo
62 PARAMS ((long, int));
63 static unsigned long insert_bo
64 PARAMS ((unsigned long, long, int, const char **));
65 static long extract_bo
66 PARAMS ((unsigned long, int, int *));
67 static unsigned long insert_boe
68 PARAMS ((unsigned long, long, int, const char **));
69 static long extract_boe
70 PARAMS ((unsigned long, int, int *));
71 static unsigned long insert_ds
72 PARAMS ((unsigned long, long, int, const char **));
73 static long extract_ds
74 PARAMS ((unsigned long, int, int *));
75 static unsigned long insert_de
76 PARAMS ((unsigned long, long, int, const char **));
77 static long extract_de
78 PARAMS ((unsigned long, int, int *));
79 static unsigned long insert_des
80 PARAMS ((unsigned long, long, int, const char **));
81 static long extract_des
82 PARAMS ((unsigned long, int, int *));
83 static unsigned long insert_li
84 PARAMS ((unsigned long, long, int, const char **));
85 static long extract_li
86 PARAMS ((unsigned long, int, int *));
87 static unsigned long insert_mbe
88 PARAMS ((unsigned long, long, int, const char **));
89 static long extract_mbe
90 PARAMS ((unsigned long, int, int *));
91 static unsigned long insert_mb6
92 PARAMS ((unsigned long, long, int, const char **));
93 static long extract_mb6
94 PARAMS ((unsigned long, int, int *));
95 static unsigned long insert_nb
96 PARAMS ((unsigned long, long, int, const char **));
97 static long extract_nb
98 PARAMS ((unsigned long, int, int *));
99 static unsigned long insert_nsi
100 PARAMS ((unsigned long, long, int, const char **));
101 static long extract_nsi
102 PARAMS ((unsigned long, int, int *));
103 static unsigned long insert_ral
104 PARAMS ((unsigned long, long, int, const char **));
105 static unsigned long insert_ram
106 PARAMS ((unsigned long, long, int, const char **));
107 static unsigned long insert_ras
108 PARAMS ((unsigned long, long, int, const char **));
109 static unsigned long insert_rbs
110 PARAMS ((unsigned long, long, int, const char **));
111 static long extract_rbs
112 PARAMS ((unsigned long, int, int *));
113 static unsigned long insert_sh6
114 PARAMS ((unsigned long, long, int, const char **));
115 static long extract_sh6
116 PARAMS ((unsigned long, int, int *));
117 static unsigned long insert_spr
118 PARAMS ((unsigned long, long, int, const char **));
119 static long extract_spr
120 PARAMS ((unsigned long, int, int *));
121 static unsigned long insert_tbr
122 PARAMS ((unsigned long, long, int, const char **));
123 static long extract_tbr
124 PARAMS ((unsigned long, int, int *));
125 \f
126 /* The operands table.
127
128 The fields are bits, shift, insert, extract, flags.
129
130 We used to put parens around the various additions, like the one
131 for BA just below. However, that caused trouble with feeble
132 compilers with a limit on depth of a parenthesized expression, like
133 (reportedly) the compiler in Microsoft Developer Studio 5. So we
134 omit the parens, since the macros are never used in a context where
135 the addition will be ambiguous. */
136
137 const struct powerpc_operand powerpc_operands[] =
138 {
139 /* The zero index is used to indicate the end of the list of
140 operands. */
141 #define UNUSED 0
142 { 0, 0, 0, 0, 0 },
143
144 /* The BA field in an XL form instruction. */
145 #define BA UNUSED + 1
146 #define BA_MASK (0x1f << 16)
147 { 5, 16, 0, 0, PPC_OPERAND_CR },
148
149 /* The BA field in an XL form instruction when it must be the same
150 as the BT field in the same instruction. */
151 #define BAT BA + 1
152 { 5, 16, insert_bat, extract_bat, PPC_OPERAND_FAKE },
153
154 /* The BB field in an XL form instruction. */
155 #define BB BAT + 1
156 #define BB_MASK (0x1f << 11)
157 { 5, 11, 0, 0, PPC_OPERAND_CR },
158
159 /* The BB field in an XL form instruction when it must be the same
160 as the BA field in the same instruction. */
161 #define BBA BB + 1
162 { 5, 11, insert_bba, extract_bba, PPC_OPERAND_FAKE },
163
164 /* The BD field in a B form instruction. The lower two bits are
165 forced to zero. */
166 #define BD BBA + 1
167 { 16, 0, insert_bd, extract_bd, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
168
169 /* The BD field in a B form instruction when absolute addressing is
170 used. */
171 #define BDA BD + 1
172 { 16, 0, insert_bd, extract_bd, PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
173
174 /* The BD field in a B form instruction when the - modifier is used.
175 This sets the y bit of the BO field appropriately. */
176 #define BDM BDA + 1
177 { 16, 0, insert_bdm, extract_bdm,
178 PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
179
180 /* The BD field in a B form instruction when the - modifier is used
181 and absolute address is used. */
182 #define BDMA BDM + 1
183 { 16, 0, insert_bdm, extract_bdm,
184 PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
185
186 /* The BD field in a B form instruction when the + modifier is used.
187 This sets the y bit of the BO field appropriately. */
188 #define BDP BDMA + 1
189 { 16, 0, insert_bdp, extract_bdp,
190 PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
191
192 /* The BD field in a B form instruction when the + modifier is used
193 and absolute addressing is used. */
194 #define BDPA BDP + 1
195 { 16, 0, insert_bdp, extract_bdp,
196 PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
197
198 /* The BF field in an X or XL form instruction. */
199 #define BF BDPA + 1
200 { 3, 23, 0, 0, PPC_OPERAND_CR },
201
202 /* An optional BF field. This is used for comparison instructions,
203 in which an omitted BF field is taken as zero. */
204 #define OBF BF + 1
205 { 3, 23, 0, 0, PPC_OPERAND_CR | PPC_OPERAND_OPTIONAL },
206
207 /* The BFA field in an X or XL form instruction. */
208 #define BFA OBF + 1
209 { 3, 18, 0, 0, PPC_OPERAND_CR },
210
211 /* The BI field in a B form or XL form instruction. */
212 #define BI BFA + 1
213 #define BI_MASK (0x1f << 16)
214 { 5, 16, 0, 0, PPC_OPERAND_CR },
215
216 /* The BO field in a B form instruction. Certain values are
217 illegal. */
218 #define BO BI + 1
219 #define BO_MASK (0x1f << 21)
220 { 5, 21, insert_bo, extract_bo, 0 },
221
222 /* The BO field in a B form instruction when the + or - modifier is
223 used. This is like the BO field, but it must be even. */
224 #define BOE BO + 1
225 { 5, 21, insert_boe, extract_boe, 0 },
226
227 /* The BT field in an X or XL form instruction. */
228 #define BT BOE + 1
229 { 5, 21, 0, 0, PPC_OPERAND_CR },
230
231 /* The condition register number portion of the BI field in a B form
232 or XL form instruction. This is used for the extended
233 conditional branch mnemonics, which set the lower two bits of the
234 BI field. This field is optional. */
235 #define CR BT + 1
236 { 3, 18, 0, 0, PPC_OPERAND_CR | PPC_OPERAND_OPTIONAL },
237
238 /* The CT field in an X form instruction. */
239 #define CT CR + 1
240 { 5, 21, 0, 0, PPC_OPERAND_OPTIONAL },
241
242 /* The D field in a D form instruction. This is a displacement off
243 a register, and implies that the next operand is a register in
244 parentheses. */
245 #define D CT + 1
246 { 16, 0, 0, 0, PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED },
247
248 /* The DE field in a DE form instruction. This is like D, but is 12
249 bits only. */
250 #define DE D + 1
251 { 14, 0, insert_de, extract_de, PPC_OPERAND_PARENS },
252
253 /* The DES field in a DES form instruction. This is like DS, but is 14
254 bits only (12 stored.) */
255 #define DES DE + 1
256 { 14, 0, insert_des, extract_des, PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED },
257
258 /* The DS field in a DS form instruction. This is like D, but the
259 lower two bits are forced to zero. */
260 #define DS DES + 1
261 { 16, 0, insert_ds, extract_ds,
262 PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED | PPC_OPERAND_DS },
263
264 /* The E field in a wrteei instruction. */
265 #define E DS + 1
266 { 1, 15, 0, 0, 0 },
267
268 /* The FL1 field in a POWER SC form instruction. */
269 #define FL1 E + 1
270 { 4, 12, 0, 0, 0 },
271
272 /* The FL2 field in a POWER SC form instruction. */
273 #define FL2 FL1 + 1
274 { 3, 2, 0, 0, 0 },
275
276 /* The FLM field in an XFL form instruction. */
277 #define FLM FL2 + 1
278 { 8, 17, 0, 0, 0 },
279
280 /* The FRA field in an X or A form instruction. */
281 #define FRA FLM + 1
282 #define FRA_MASK (0x1f << 16)
283 { 5, 16, 0, 0, PPC_OPERAND_FPR },
284
285 /* The FRB field in an X or A form instruction. */
286 #define FRB FRA + 1
287 #define FRB_MASK (0x1f << 11)
288 { 5, 11, 0, 0, PPC_OPERAND_FPR },
289
290 /* The FRC field in an A form instruction. */
291 #define FRC FRB + 1
292 #define FRC_MASK (0x1f << 6)
293 { 5, 6, 0, 0, PPC_OPERAND_FPR },
294
295 /* The FRS field in an X form instruction or the FRT field in a D, X
296 or A form instruction. */
297 #define FRS FRC + 1
298 #define FRT FRS
299 { 5, 21, 0, 0, PPC_OPERAND_FPR },
300
301 /* The FXM field in an XFX instruction. */
302 #define FXM FRS + 1
303 #define FXM_MASK (0xff << 12)
304 { 8, 12, 0, 0, 0 },
305
306 /* The L field in a D or X form instruction. */
307 #define L FXM + 1
308 { 1, 21, 0, 0, PPC_OPERAND_OPTIONAL },
309
310 /* The LEV field in a POWER SC form instruction. */
311 #define LEV L + 1
312 { 7, 5, 0, 0, 0 },
313
314 /* The LI field in an I form instruction. The lower two bits are
315 forced to zero. */
316 #define LI LEV + 1
317 { 26, 0, insert_li, extract_li, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
318
319 /* The LI field in an I form instruction when used as an absolute
320 address. */
321 #define LIA LI + 1
322 { 26, 0, insert_li, extract_li, PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
323
324 /* The LS field in an X (sync) form instruction. */
325 #define LS LIA + 1
326 { 2, 21, 0, 0, PPC_OPERAND_OPTIONAL },
327
328 /* The MB field in an M form instruction. */
329 #define MB LS + 1
330 #define MB_MASK (0x1f << 6)
331 { 5, 6, 0, 0, 0 },
332
333 /* The ME field in an M form instruction. */
334 #define ME MB + 1
335 #define ME_MASK (0x1f << 1)
336 { 5, 1, 0, 0, 0 },
337
338 /* The MB and ME fields in an M form instruction expressed a single
339 operand which is a bitmask indicating which bits to select. This
340 is a two operand form using PPC_OPERAND_NEXT. See the
341 description in opcode/ppc.h for what this means. */
342 #define MBE ME + 1
343 { 5, 6, 0, 0, PPC_OPERAND_OPTIONAL | PPC_OPERAND_NEXT },
344 { 32, 0, insert_mbe, extract_mbe, 0 },
345
346 /* The MB or ME field in an MD or MDS form instruction. The high
347 bit is wrapped to the low end. */
348 #define MB6 MBE + 2
349 #define ME6 MB6
350 #define MB6_MASK (0x3f << 5)
351 { 6, 5, insert_mb6, extract_mb6, 0 },
352
353 /* The MO field in an mbar instruction. */
354 #define MO MB6 + 1
355 { 5, 21, 0, 0, 0 },
356
357 /* The NB field in an X form instruction. The value 32 is stored as
358 0. */
359 #define NB MO + 1
360 { 6, 11, insert_nb, extract_nb, 0 },
361
362 /* The NSI field in a D form instruction. This is the same as the
363 SI field, only negated. */
364 #define NSI NB + 1
365 { 16, 0, insert_nsi, extract_nsi,
366 PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED },
367
368 /* The RA field in an D, DS, X, XO, M, or MDS form instruction. */
369 #define RA NSI + 1
370 #define RA_MASK (0x1f << 16)
371 { 5, 16, 0, 0, PPC_OPERAND_GPR },
372
373 /* The RA field in a D or X form instruction which is an updating
374 load, which means that the RA field may not be zero and may not
375 equal the RT field. */
376 #define RAL RA + 1
377 { 5, 16, insert_ral, 0, PPC_OPERAND_GPR },
378
379 /* The RA field in an lmw instruction, which has special value
380 restrictions. */
381 #define RAM RAL + 1
382 { 5, 16, insert_ram, 0, PPC_OPERAND_GPR },
383
384 /* The RA field in a D or X form instruction which is an updating
385 store or an updating floating point load, which means that the RA
386 field may not be zero. */
387 #define RAS RAM + 1
388 { 5, 16, insert_ras, 0, PPC_OPERAND_GPR },
389
390 /* The RB field in an X, XO, M, or MDS form instruction. */
391 #define RB RAS + 1
392 #define RB_MASK (0x1f << 11)
393 { 5, 11, 0, 0, PPC_OPERAND_GPR },
394
395 /* The RB field in an X form instruction when it must be the same as
396 the RS field in the instruction. This is used for extended
397 mnemonics like mr. */
398 #define RBS RB + 1
399 { 5, 1, insert_rbs, extract_rbs, PPC_OPERAND_FAKE },
400
401 /* The RS field in a D, DS, X, XFX, XS, M, MD or MDS form
402 instruction or the RT field in a D, DS, X, XFX or XO form
403 instruction. */
404 #define RS RBS + 1
405 #define RT RS
406 #define RT_MASK (0x1f << 21)
407 { 5, 21, 0, 0, PPC_OPERAND_GPR },
408
409 /* The SH field in an X or M form instruction. */
410 #define SH RS + 1
411 #define SH_MASK (0x1f << 11)
412 { 5, 11, 0, 0, 0 },
413
414 /* The SH field in an MD form instruction. This is split. */
415 #define SH6 SH + 1
416 #define SH6_MASK ((0x1f << 11) | (1 << 1))
417 { 6, 1, insert_sh6, extract_sh6, 0 },
418
419 /* The SI field in a D form instruction. */
420 #define SI SH6 + 1
421 { 16, 0, 0, 0, PPC_OPERAND_SIGNED },
422
423 /* The SI field in a D form instruction when we accept a wide range
424 of positive values. */
425 #define SISIGNOPT SI + 1
426 { 16, 0, 0, 0, PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT },
427
428 /* The SPR field in an XFX form instruction. This is flipped--the
429 lower 5 bits are stored in the upper 5 and vice- versa. */
430 #define SPR SISIGNOPT + 1
431 #define SPR_MASK (0x3ff << 11)
432 { 10, 11, insert_spr, extract_spr, 0 },
433
434 /* The BAT index number in an XFX form m[ft]ibat[lu] instruction. */
435 #define SPRBAT SPR + 1
436 #define SPRBAT_MASK (0x3 << 17)
437 { 2, 17, 0, 0, 0 },
438
439 /* The SPRG register number in an XFX form m[ft]sprg instruction. */
440 #define SPRG SPRBAT + 1
441 #define SPRG_MASK (0x3 << 16)
442 { 2, 16, 0, 0, 0 },
443
444 /* The SR field in an X form instruction. */
445 #define SR SPRG + 1
446 { 4, 16, 0, 0, 0 },
447
448 /* The STRM field in an X AltiVec form instruction. */
449 #define STRM SR + 1
450 #define STRM_MASK (0x3 << 21)
451 { 2, 21, 0, 0, 0 },
452
453 /* The SV field in a POWER SC form instruction. */
454 #define SV STRM + 1
455 { 14, 2, 0, 0, 0 },
456
457 /* The TBR field in an XFX form instruction. This is like the SPR
458 field, but it is optional. */
459 #define TBR SV + 1
460 { 10, 11, insert_tbr, extract_tbr, PPC_OPERAND_OPTIONAL },
461
462 /* The TO field in a D or X form instruction. */
463 #define TO TBR + 1
464 #define TO_MASK (0x1f << 21)
465 { 5, 21, 0, 0, 0 },
466
467 /* The U field in an X form instruction. */
468 #define U TO + 1
469 { 4, 12, 0, 0, 0 },
470
471 /* The UI field in a D form instruction. */
472 #define UI U + 1
473 { 16, 0, 0, 0, 0 },
474
475 /* The VA field in a VA, VX or VXR form instruction. */
476 #define VA UI + 1
477 #define VA_MASK (0x1f << 16)
478 { 5, 16, 0, 0, PPC_OPERAND_VR },
479
480 /* The VB field in a VA, VX or VXR form instruction. */
481 #define VB VA + 1
482 #define VB_MASK (0x1f << 11)
483 { 5, 11, 0, 0, PPC_OPERAND_VR },
484
485 /* The VC field in a VA form instruction. */
486 #define VC VB + 1
487 #define VC_MASK (0x1f << 6)
488 { 5, 6, 0, 0, PPC_OPERAND_VR },
489
490 /* The VD or VS field in a VA, VX, VXR or X form instruction. */
491 #define VD VC + 1
492 #define VS VD
493 #define VD_MASK (0x1f << 21)
494 { 5, 21, 0, 0, PPC_OPERAND_VR },
495
496 /* The SIMM field in a VX form instruction. */
497 #define SIMM VD + 1
498 { 5, 16, 0, 0, PPC_OPERAND_SIGNED},
499
500 /* The UIMM field in a VX form instruction. */
501 #define UIMM SIMM + 1
502 { 5, 16, 0, 0, 0 },
503
504 /* The SHB field in a VA form instruction. */
505 #define SHB UIMM + 1
506 { 4, 6, 0, 0, 0 },
507
508 /* The WS field. */
509 #define WS SHB + 1
510 #define WS_MASK (0x7 << 11)
511 { 3, 11, 0, 0, 0 },
512
513 /* The L field in an mtmsrd instruction */
514 #define MTMSRD_L WS + 1
515 { 1, 16, 0, 0, PPC_OPERAND_OPTIONAL },
516
517 };
518
519 /* The functions used to insert and extract complicated operands. */
520
521 /* The BA field in an XL form instruction when it must be the same as
522 the BT field in the same instruction. This operand is marked FAKE.
523 The insertion function just copies the BT field into the BA field,
524 and the extraction function just checks that the fields are the
525 same. */
526
527 /*ARGSUSED*/
528 static unsigned long
529 insert_bat (insn, value, dialect, errmsg)
530 unsigned long insn;
531 long value ATTRIBUTE_UNUSED;
532 int dialect ATTRIBUTE_UNUSED;
533 const char **errmsg ATTRIBUTE_UNUSED;
534 {
535 return insn | (((insn >> 21) & 0x1f) << 16);
536 }
537
538 static long
539 extract_bat (insn, dialect, invalid)
540 unsigned long insn;
541 int dialect ATTRIBUTE_UNUSED;
542 int *invalid;
543 {
544 if (invalid != (int *) NULL
545 && ((insn >> 21) & 0x1f) != ((insn >> 16) & 0x1f))
546 *invalid = 1;
547 return 0;
548 }
549
550 /* The BB field in an XL form instruction when it must be the same as
551 the BA field in the same instruction. This operand is marked FAKE.
552 The insertion function just copies the BA field into the BB field,
553 and the extraction function just checks that the fields are the
554 same. */
555
556 /*ARGSUSED*/
557 static unsigned long
558 insert_bba (insn, value, dialect, errmsg)
559 unsigned long insn;
560 long value ATTRIBUTE_UNUSED;
561 int dialect ATTRIBUTE_UNUSED;
562 const char **errmsg ATTRIBUTE_UNUSED;
563 {
564 return insn | (((insn >> 16) & 0x1f) << 11);
565 }
566
567 static long
568 extract_bba (insn, dialect, invalid)
569 unsigned long insn;
570 int dialect ATTRIBUTE_UNUSED;
571 int *invalid;
572 {
573 if (invalid != (int *) NULL
574 && ((insn >> 16) & 0x1f) != ((insn >> 11) & 0x1f))
575 *invalid = 1;
576 return 0;
577 }
578
579 /* The BD field in a B form instruction. The lower two bits are
580 forced to zero. */
581
582 /*ARGSUSED*/
583 static unsigned long
584 insert_bd (insn, value, dialect, errmsg)
585 unsigned long insn;
586 long value;
587 int dialect ATTRIBUTE_UNUSED;
588 const char **errmsg ATTRIBUTE_UNUSED;
589 {
590 return insn | (value & 0xfffc);
591 }
592
593 /*ARGSUSED*/
594 static long
595 extract_bd (insn, dialect, invalid)
596 unsigned long insn;
597 int dialect ATTRIBUTE_UNUSED;
598 int *invalid ATTRIBUTE_UNUSED;
599 {
600 return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
601 }
602
603 /* The BD field in a B form instruction when the - modifier is used.
604 This modifier means that the branch is not expected to be taken.
605 For chips built to versions of the architecture prior to version 2
606 (ie. not Power4 compatible), we set the y bit of the BO field to 1
607 if the offset is negative. When extracting, we require that the y
608 bit be 1 and that the offset be positive, since if the y bit is 0
609 we just want to print the normal form of the instruction.
610 Power4 compatible targets use two bits, "a", and "t", instead of
611 the "y" bit. "at" == 00 => no hint, "at" == 01 => unpredictable,
612 "at" == 10 => not taken, "at" == 11 => taken. The "t" bit is 00001
613 in BO field, the "a" bit is 00010 for branch on CR(BI) and 01000
614 for branch on CTR. We only handle the taken/not-taken hint here. */
615
616 /*ARGSUSED*/
617 static unsigned long
618 insert_bdm (insn, value, dialect, errmsg)
619 unsigned long insn;
620 long value;
621 int dialect;
622 const char **errmsg ATTRIBUTE_UNUSED;
623 {
624 if ((dialect & PPC_OPCODE_POWER4) == 0)
625 {
626 if ((value & 0x8000) != 0)
627 insn |= 1 << 21;
628 }
629 else
630 {
631 if ((insn & (0x14 << 21)) == (0x04 << 21))
632 insn |= 0x02 << 21;
633 else if ((insn & (0x14 << 21)) == (0x10 << 21))
634 insn |= 0x08 << 21;
635 }
636 return insn | (value & 0xfffc);
637 }
638
639 static long
640 extract_bdm (insn, dialect, invalid)
641 unsigned long insn;
642 int dialect;
643 int *invalid;
644 {
645 if (invalid != (int *) NULL)
646 {
647 if ((dialect & PPC_OPCODE_POWER4) == 0)
648 {
649 if (((insn & (1 << 21)) == 0) != ((insn & (1 << 15)) == 0))
650 *invalid = 1;
651 }
652 else
653 {
654 if ((insn & (0x17 << 21)) != (0x06 << 21)
655 && (insn & (0x1d << 21)) != (0x18 << 21))
656 *invalid = 1;
657 }
658 }
659 return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
660 }
661
662 /* The BD field in a B form instruction when the + modifier is used.
663 This is like BDM, above, except that the branch is expected to be
664 taken. */
665
666 /*ARGSUSED*/
667 static unsigned long
668 insert_bdp (insn, value, dialect, errmsg)
669 unsigned long insn;
670 long value;
671 int dialect;
672 const char **errmsg ATTRIBUTE_UNUSED;
673 {
674 if ((dialect & PPC_OPCODE_POWER4) == 0)
675 {
676 if ((value & 0x8000) == 0)
677 insn |= 1 << 21;
678 }
679 else
680 {
681 if ((insn & (0x14 << 21)) == (0x04 << 21))
682 insn |= 0x03 << 21;
683 else if ((insn & (0x14 << 21)) == (0x10 << 21))
684 insn |= 0x09 << 21;
685 }
686 return insn | (value & 0xfffc);
687 }
688
689 static long
690 extract_bdp (insn, dialect, invalid)
691 unsigned long insn;
692 int dialect;
693 int *invalid;
694 {
695 if (invalid != (int *) NULL)
696 {
697 if ((dialect & PPC_OPCODE_POWER4) == 0)
698 {
699 if (((insn & (1 << 21)) == 0) == ((insn & (1 << 15)) == 0))
700 *invalid = 1;
701 }
702 else
703 {
704 if ((insn & (0x17 << 21)) != (0x07 << 21)
705 && (insn & (0x1d << 21)) != (0x19 << 21))
706 *invalid = 1;
707 }
708 }
709 return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
710 }
711
712 /* Check for legal values of a BO field. */
713
714 static int
715 valid_bo (value, dialect)
716 long value;
717 int dialect;
718 {
719 if ((dialect & PPC_OPCODE_POWER4) == 0)
720 {
721 /* Certain encodings have bits that are required to be zero.
722 These are (z must be zero, y may be anything):
723 001zy
724 011zy
725 1z00y
726 1z01y
727 1z1zz
728 */
729 switch (value & 0x14)
730 {
731 default:
732 case 0:
733 return 1;
734 case 0x4:
735 return (value & 0x2) == 0;
736 case 0x10:
737 return (value & 0x8) == 0;
738 case 0x14:
739 return value == 0x14;
740 }
741 }
742 else
743 {
744 /* Certain encodings have bits that are required to be zero.
745 These are (z must be zero, a & t may be anything):
746 0000z
747 0001z
748 0100z
749 0101z
750 001at
751 011at
752 1a00t
753 1a01t
754 1z1zz
755 */
756 if ((value & 0x14) == 0)
757 return (value & 0x1) == 0;
758 else if ((value & 0x14) == 0x14)
759 return value == 0x14;
760 else
761 return 1;
762 }
763 }
764
765 /* The BO field in a B form instruction. Warn about attempts to set
766 the field to an illegal value. */
767
768 static unsigned long
769 insert_bo (insn, value, dialect, errmsg)
770 unsigned long insn;
771 long value;
772 int dialect;
773 const char **errmsg;
774 {
775 if (errmsg != (const char **) NULL
776 && ! valid_bo (value, dialect))
777 *errmsg = _("invalid conditional option");
778 return insn | ((value & 0x1f) << 21);
779 }
780
781 static long
782 extract_bo (insn, dialect, invalid)
783 unsigned long insn;
784 int dialect;
785 int *invalid;
786 {
787 long value;
788
789 value = (insn >> 21) & 0x1f;
790 if (invalid != (int *) NULL
791 && ! valid_bo (value, dialect))
792 *invalid = 1;
793 return value;
794 }
795
796 /* The BO field in a B form instruction when the + or - modifier is
797 used. This is like the BO field, but it must be even. When
798 extracting it, we force it to be even. */
799
800 static unsigned long
801 insert_boe (insn, value, dialect, errmsg)
802 unsigned long insn;
803 long value;
804 int dialect;
805 const char **errmsg;
806 {
807 if (errmsg != (const char **) NULL)
808 {
809 if (! valid_bo (value, dialect))
810 *errmsg = _("invalid conditional option");
811 else if ((value & 1) != 0)
812 *errmsg = _("attempt to set y bit when using + or - modifier");
813 }
814 return insn | ((value & 0x1f) << 21);
815 }
816
817 static long
818 extract_boe (insn, dialect, invalid)
819 unsigned long insn;
820 int dialect;
821 int *invalid;
822 {
823 long value;
824
825 value = (insn >> 21) & 0x1f;
826 if (invalid != (int *) NULL
827 && ! valid_bo (value, dialect))
828 *invalid = 1;
829 return value & 0x1e;
830 }
831
832 /* The DS field in a DS form instruction. This is like D, but the
833 lower two bits are forced to zero. */
834
835 /*ARGSUSED*/
836 static unsigned long
837 insert_ds (insn, value, dialect, errmsg)
838 unsigned long insn;
839 long value;
840 int dialect ATTRIBUTE_UNUSED;
841 const char **errmsg;
842 {
843 if ((value & 3) != 0 && errmsg != NULL)
844 *errmsg = _("offset not a multiple of 4");
845 return insn | (value & 0xfffc);
846 }
847
848 /*ARGSUSED*/
849 static long
850 extract_ds (insn, dialect, invalid)
851 unsigned long insn;
852 int dialect ATTRIBUTE_UNUSED;
853 int *invalid ATTRIBUTE_UNUSED;
854 {
855 return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
856 }
857
858 /* The DE field in a DE form instruction. */
859
860 /*ARGSUSED*/
861 static unsigned long
862 insert_de (insn, value, dialect, errmsg)
863 unsigned long insn;
864 long value;
865 int dialect ATTRIBUTE_UNUSED;
866 const char **errmsg;
867 {
868 if ((value > 2047 || value < -2048) && errmsg != NULL)
869 *errmsg = _("offset not between -2048 and 2047");
870 return insn | ((value << 4) & 0xfff0);
871 }
872
873 /*ARGSUSED*/
874 static long
875 extract_de (insn, dialect, invalid)
876 unsigned long insn;
877 int dialect ATTRIBUTE_UNUSED;
878 int *invalid ATTRIBUTE_UNUSED;
879 {
880 return (insn & 0xfff0) >> 4;
881 }
882
883 /* The DES field in a DES form instruction. */
884
885 /*ARGSUSED*/
886 static unsigned long
887 insert_des (insn, value, dialect, errmsg)
888 unsigned long insn;
889 long value;
890 int dialect ATTRIBUTE_UNUSED;
891 const char **errmsg;
892 {
893 if ((value > 8191 || value < -8192) && errmsg != NULL)
894 *errmsg = _("offset not between -8192 and 8191");
895 else if ((value & 3) != 0 && errmsg != NULL)
896 *errmsg = _("offset not a multiple of 4");
897 return insn | ((value << 2) & 0xfff0);
898 }
899
900 /*ARGSUSED*/
901 static long
902 extract_des (insn, dialect, invalid)
903 unsigned long insn;
904 int dialect ATTRIBUTE_UNUSED;
905 int *invalid ATTRIBUTE_UNUSED;
906 {
907 return (((insn >> 2) & 0x3ffc) ^ 0x2000) - 0x2000;
908 }
909
910 /* The LI field in an I form instruction. The lower two bits are
911 forced to zero. */
912
913 /*ARGSUSED*/
914 static unsigned long
915 insert_li (insn, value, dialect, errmsg)
916 unsigned long insn;
917 long value;
918 int dialect ATTRIBUTE_UNUSED;
919 const char **errmsg;
920 {
921 if ((value & 3) != 0 && errmsg != (const char **) NULL)
922 *errmsg = _("ignoring least significant bits in branch offset");
923 return insn | (value & 0x3fffffc);
924 }
925
926 /*ARGSUSED*/
927 static long
928 extract_li (insn, dialect, invalid)
929 unsigned long insn;
930 int dialect ATTRIBUTE_UNUSED;
931 int *invalid ATTRIBUTE_UNUSED;
932 {
933 return ((insn & 0x3fffffc) ^ 0x2000000) - 0x2000000;
934 }
935
936 /* The MB and ME fields in an M form instruction expressed as a single
937 operand which is itself a bitmask. The extraction function always
938 marks it as invalid, since we never want to recognize an
939 instruction which uses a field of this type. */
940
941 static unsigned long
942 insert_mbe (insn, value, dialect, errmsg)
943 unsigned long insn;
944 long value;
945 int dialect ATTRIBUTE_UNUSED;
946 const char **errmsg;
947 {
948 unsigned long uval, mask;
949 int mb, me, mx, count, last;
950
951 uval = value;
952
953 if (uval == 0)
954 {
955 if (errmsg != (const char **) NULL)
956 *errmsg = _("illegal bitmask");
957 return insn;
958 }
959
960 mb = 0;
961 me = 32;
962 if ((uval & 1) != 0)
963 last = 1;
964 else
965 last = 0;
966 count = 0;
967
968 /* mb: location of last 0->1 transition */
969 /* me: location of last 1->0 transition */
970 /* count: # transitions */
971
972 for (mx = 0, mask = (long) 1 << 31; mx < 32; ++mx, mask >>= 1)
973 {
974 if ((uval & mask) && !last)
975 {
976 ++count;
977 mb = mx;
978 last = 1;
979 }
980 else if (!(uval & mask) && last)
981 {
982 ++count;
983 me = mx;
984 last = 0;
985 }
986 }
987 if (me == 0)
988 me = 32;
989
990 if (count != 2 && (count != 0 || ! last))
991 {
992 if (errmsg != (const char **) NULL)
993 *errmsg = _("illegal bitmask");
994 }
995
996 return insn | (mb << 6) | ((me - 1) << 1);
997 }
998
999 static long
1000 extract_mbe (insn, dialect, invalid)
1001 unsigned long insn;
1002 int dialect ATTRIBUTE_UNUSED;
1003 int *invalid;
1004 {
1005 long ret;
1006 int mb, me;
1007 int i;
1008
1009 if (invalid != (int *) NULL)
1010 *invalid = 1;
1011
1012 mb = (insn >> 6) & 0x1f;
1013 me = (insn >> 1) & 0x1f;
1014 if (mb < me + 1)
1015 {
1016 ret = 0;
1017 for (i = mb; i <= me; i++)
1018 ret |= (long) 1 << (31 - i);
1019 }
1020 else if (mb == me + 1)
1021 ret = ~0;
1022 else /* (mb > me + 1) */
1023 {
1024 ret = ~ (long) 0;
1025 for (i = me + 1; i < mb; i++)
1026 ret &= ~ ((long) 1 << (31 - i));
1027 }
1028 return ret;
1029 }
1030
1031 /* The MB or ME field in an MD or MDS form instruction. The high bit
1032 is wrapped to the low end. */
1033
1034 /*ARGSUSED*/
1035 static unsigned long
1036 insert_mb6 (insn, value, dialect, errmsg)
1037 unsigned long insn;
1038 long value;
1039 int dialect ATTRIBUTE_UNUSED;
1040 const char **errmsg ATTRIBUTE_UNUSED;
1041 {
1042 return insn | ((value & 0x1f) << 6) | (value & 0x20);
1043 }
1044
1045 /*ARGSUSED*/
1046 static long
1047 extract_mb6 (insn, dialect, invalid)
1048 unsigned long insn;
1049 int dialect ATTRIBUTE_UNUSED;
1050 int *invalid ATTRIBUTE_UNUSED;
1051 {
1052 return ((insn >> 6) & 0x1f) | (insn & 0x20);
1053 }
1054
1055 /* The NB field in an X form instruction. The value 32 is stored as
1056 0. */
1057
1058 static unsigned long
1059 insert_nb (insn, value, dialect, errmsg)
1060 unsigned long insn;
1061 long value;
1062 int dialect ATTRIBUTE_UNUSED;
1063 const char **errmsg;
1064 {
1065 if (value < 0 || value > 32)
1066 *errmsg = _("value out of range");
1067 if (value == 32)
1068 value = 0;
1069 return insn | ((value & 0x1f) << 11);
1070 }
1071
1072 /*ARGSUSED*/
1073 static long
1074 extract_nb (insn, dialect, invalid)
1075 unsigned long insn;
1076 int dialect ATTRIBUTE_UNUSED;
1077 int *invalid ATTRIBUTE_UNUSED;
1078 {
1079 long ret;
1080
1081 ret = (insn >> 11) & 0x1f;
1082 if (ret == 0)
1083 ret = 32;
1084 return ret;
1085 }
1086
1087 /* The NSI field in a D form instruction. This is the same as the SI
1088 field, only negated. The extraction function always marks it as
1089 invalid, since we never want to recognize an instruction which uses
1090 a field of this type. */
1091
1092 /*ARGSUSED*/
1093 static unsigned long
1094 insert_nsi (insn, value, dialect, errmsg)
1095 unsigned long insn;
1096 long value;
1097 int dialect ATTRIBUTE_UNUSED;
1098 const char **errmsg ATTRIBUTE_UNUSED;
1099 {
1100 return insn | ((- value) & 0xffff);
1101 }
1102
1103 static long
1104 extract_nsi (insn, dialect, invalid)
1105 unsigned long insn;
1106 int dialect ATTRIBUTE_UNUSED;
1107 int *invalid;
1108 {
1109 if (invalid != (int *) NULL)
1110 *invalid = 1;
1111 return - (((insn & 0xffff) ^ 0x8000) - 0x8000);
1112 }
1113
1114 /* The RA field in a D or X form instruction which is an updating
1115 load, which means that the RA field may not be zero and may not
1116 equal the RT field. */
1117
1118 static unsigned long
1119 insert_ral (insn, value, dialect, errmsg)
1120 unsigned long insn;
1121 long value;
1122 int dialect ATTRIBUTE_UNUSED;
1123 const char **errmsg;
1124 {
1125 if (value == 0
1126 || (unsigned long) value == ((insn >> 21) & 0x1f))
1127 *errmsg = "invalid register operand when updating";
1128 return insn | ((value & 0x1f) << 16);
1129 }
1130
1131 /* The RA field in an lmw instruction, which has special value
1132 restrictions. */
1133
1134 static unsigned long
1135 insert_ram (insn, value, dialect, errmsg)
1136 unsigned long insn;
1137 long value;
1138 int dialect ATTRIBUTE_UNUSED;
1139 const char **errmsg;
1140 {
1141 if ((unsigned long) value >= ((insn >> 21) & 0x1f))
1142 *errmsg = _("index register in load range");
1143 return insn | ((value & 0x1f) << 16);
1144 }
1145
1146 /* The RA field in a D or X form instruction which is an updating
1147 store or an updating floating point load, which means that the RA
1148 field may not be zero. */
1149
1150 static unsigned long
1151 insert_ras (insn, value, dialect, errmsg)
1152 unsigned long insn;
1153 long value;
1154 int dialect ATTRIBUTE_UNUSED;
1155 const char **errmsg;
1156 {
1157 if (value == 0)
1158 *errmsg = _("invalid register operand when updating");
1159 return insn | ((value & 0x1f) << 16);
1160 }
1161
1162 /* The RB field in an X form instruction when it must be the same as
1163 the RS field in the instruction. This is used for extended
1164 mnemonics like mr. This operand is marked FAKE. The insertion
1165 function just copies the BT field into the BA field, and the
1166 extraction function just checks that the fields are the same. */
1167
1168 /*ARGSUSED*/
1169 static unsigned long
1170 insert_rbs (insn, value, dialect, errmsg)
1171 unsigned long insn;
1172 long value ATTRIBUTE_UNUSED;
1173 int dialect ATTRIBUTE_UNUSED;
1174 const char **errmsg ATTRIBUTE_UNUSED;
1175 {
1176 return insn | (((insn >> 21) & 0x1f) << 11);
1177 }
1178
1179 static long
1180 extract_rbs (insn, dialect, invalid)
1181 unsigned long insn;
1182 int dialect ATTRIBUTE_UNUSED;
1183 int *invalid;
1184 {
1185 if (invalid != (int *) NULL
1186 && ((insn >> 21) & 0x1f) != ((insn >> 11) & 0x1f))
1187 *invalid = 1;
1188 return 0;
1189 }
1190
1191 /* The SH field in an MD form instruction. This is split. */
1192
1193 /*ARGSUSED*/
1194 static unsigned long
1195 insert_sh6 (insn, value, dialect, errmsg)
1196 unsigned long insn;
1197 long value;
1198 int dialect ATTRIBUTE_UNUSED;
1199 const char **errmsg ATTRIBUTE_UNUSED;
1200 {
1201 return insn | ((value & 0x1f) << 11) | ((value & 0x20) >> 4);
1202 }
1203
1204 /*ARGSUSED*/
1205 static long
1206 extract_sh6 (insn, dialect, invalid)
1207 unsigned long insn;
1208 int dialect ATTRIBUTE_UNUSED;
1209 int *invalid ATTRIBUTE_UNUSED;
1210 {
1211 return ((insn >> 11) & 0x1f) | ((insn << 4) & 0x20);
1212 }
1213
1214 /* The SPR field in an XFX form instruction. This is flipped--the
1215 lower 5 bits are stored in the upper 5 and vice- versa. */
1216
1217 static unsigned long
1218 insert_spr (insn, value, dialect, errmsg)
1219 unsigned long insn;
1220 long value;
1221 int dialect ATTRIBUTE_UNUSED;
1222 const char **errmsg ATTRIBUTE_UNUSED;
1223 {
1224 return insn | ((value & 0x1f) << 16) | ((value & 0x3e0) << 6);
1225 }
1226
1227 static long
1228 extract_spr (insn, dialect, invalid)
1229 unsigned long insn;
1230 int dialect ATTRIBUTE_UNUSED;
1231 int *invalid ATTRIBUTE_UNUSED;
1232 {
1233 return ((insn >> 16) & 0x1f) | ((insn >> 6) & 0x3e0);
1234 }
1235
1236 /* The TBR field in an XFX instruction. This is just like SPR, but it
1237 is optional. When TBR is omitted, it must be inserted as 268 (the
1238 magic number of the TB register). These functions treat 0
1239 (indicating an omitted optional operand) as 268. This means that
1240 ``mftb 4,0'' is not handled correctly. This does not matter very
1241 much, since the architecture manual does not define mftb as
1242 accepting any values other than 268 or 269. */
1243
1244 #define TB (268)
1245
1246 static unsigned long
1247 insert_tbr (insn, value, dialect, errmsg)
1248 unsigned long insn;
1249 long value;
1250 int dialect ATTRIBUTE_UNUSED;
1251 const char **errmsg ATTRIBUTE_UNUSED;
1252 {
1253 if (value == 0)
1254 value = TB;
1255 return insn | ((value & 0x1f) << 16) | ((value & 0x3e0) << 6);
1256 }
1257
1258 static long
1259 extract_tbr (insn, dialect, invalid)
1260 unsigned long insn;
1261 int dialect ATTRIBUTE_UNUSED;
1262 int *invalid ATTRIBUTE_UNUSED;
1263 {
1264 long ret;
1265
1266 ret = ((insn >> 16) & 0x1f) | ((insn >> 6) & 0x3e0);
1267 if (ret == TB)
1268 ret = 0;
1269 return ret;
1270 }
1271 \f
1272 /* Macros used to form opcodes. */
1273
1274 /* The main opcode. */
1275 #define OP(x) ((((unsigned long)(x)) & 0x3f) << 26)
1276 #define OP_MASK OP (0x3f)
1277
1278 /* The main opcode combined with a trap code in the TO field of a D
1279 form instruction. Used for extended mnemonics for the trap
1280 instructions. */
1281 #define OPTO(x,to) (OP (x) | ((((unsigned long)(to)) & 0x1f) << 21))
1282 #define OPTO_MASK (OP_MASK | TO_MASK)
1283
1284 /* The main opcode combined with a comparison size bit in the L field
1285 of a D form or X form instruction. Used for extended mnemonics for
1286 the comparison instructions. */
1287 #define OPL(x,l) (OP (x) | ((((unsigned long)(l)) & 1) << 21))
1288 #define OPL_MASK OPL (0x3f,1)
1289
1290 /* An A form instruction. */
1291 #define A(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 1) | (((unsigned long)(rc)) & 1))
1292 #define A_MASK A (0x3f, 0x1f, 1)
1293
1294 /* An A_MASK with the FRB field fixed. */
1295 #define AFRB_MASK (A_MASK | FRB_MASK)
1296
1297 /* An A_MASK with the FRC field fixed. */
1298 #define AFRC_MASK (A_MASK | FRC_MASK)
1299
1300 /* An A_MASK with the FRA and FRC fields fixed. */
1301 #define AFRAFRC_MASK (A_MASK | FRA_MASK | FRC_MASK)
1302
1303 /* A B form instruction. */
1304 #define B(op, aa, lk) (OP (op) | ((((unsigned long)(aa)) & 1) << 1) | ((lk) & 1))
1305 #define B_MASK B (0x3f, 1, 1)
1306
1307 /* A B form instruction setting the BO field. */
1308 #define BBO(op, bo, aa, lk) (B ((op), (aa), (lk)) | ((((unsigned long)(bo)) & 0x1f) << 21))
1309 #define BBO_MASK BBO (0x3f, 0x1f, 1, 1)
1310
1311 /* A BBO_MASK with the y bit of the BO field removed. This permits
1312 matching a conditional branch regardless of the setting of the y
1313 bit. Similarly for the 'at' bits used for power4 branch hints. */
1314 #define Y_MASK (((unsigned long) 1) << 21)
1315 #define AT1_MASK (((unsigned long) 3) << 21)
1316 #define AT2_MASK (((unsigned long) 9) << 21)
1317 #define BBOY_MASK (BBO_MASK &~ Y_MASK)
1318 #define BBOAT_MASK (BBO_MASK &~ AT1_MASK)
1319
1320 /* A B form instruction setting the BO field and the condition bits of
1321 the BI field. */
1322 #define BBOCB(op, bo, cb, aa, lk) \
1323 (BBO ((op), (bo), (aa), (lk)) | ((((unsigned long)(cb)) & 0x3) << 16))
1324 #define BBOCB_MASK BBOCB (0x3f, 0x1f, 0x3, 1, 1)
1325
1326 /* A BBOCB_MASK with the y bit of the BO field removed. */
1327 #define BBOYCB_MASK (BBOCB_MASK &~ Y_MASK)
1328 #define BBOATCB_MASK (BBOCB_MASK &~ AT1_MASK)
1329 #define BBOAT2CB_MASK (BBOCB_MASK &~ AT2_MASK)
1330
1331 /* A BBOYCB_MASK in which the BI field is fixed. */
1332 #define BBOYBI_MASK (BBOYCB_MASK | BI_MASK)
1333 #define BBOATBI_MASK (BBOAT2CB_MASK | BI_MASK)
1334
1335 /* The main opcode mask with the RA field clear. */
1336 #define DRA_MASK (OP_MASK | RA_MASK)
1337
1338 /* A DS form instruction. */
1339 #define DSO(op, xop) (OP (op) | ((xop) & 0x3))
1340 #define DS_MASK DSO (0x3f, 3)
1341
1342 /* A DE form instruction. */
1343 #define DEO(op, xop) (OP (op) | ((xop) & 0xf))
1344 #define DE_MASK DEO (0x3e, 0xf)
1345
1346 /* An M form instruction. */
1347 #define M(op, rc) (OP (op) | ((rc) & 1))
1348 #define M_MASK M (0x3f, 1)
1349
1350 /* An M form instruction with the ME field specified. */
1351 #define MME(op, me, rc) (M ((op), (rc)) | ((((unsigned long)(me)) & 0x1f) << 1))
1352
1353 /* An M_MASK with the MB and ME fields fixed. */
1354 #define MMBME_MASK (M_MASK | MB_MASK | ME_MASK)
1355
1356 /* An M_MASK with the SH and ME fields fixed. */
1357 #define MSHME_MASK (M_MASK | SH_MASK | ME_MASK)
1358
1359 /* An MD form instruction. */
1360 #define MD(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x7) << 2) | ((rc) & 1))
1361 #define MD_MASK MD (0x3f, 0x7, 1)
1362
1363 /* An MD_MASK with the MB field fixed. */
1364 #define MDMB_MASK (MD_MASK | MB6_MASK)
1365
1366 /* An MD_MASK with the SH field fixed. */
1367 #define MDSH_MASK (MD_MASK | SH6_MASK)
1368
1369 /* An MDS form instruction. */
1370 #define MDS(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0xf) << 1) | ((rc) & 1))
1371 #define MDS_MASK MDS (0x3f, 0xf, 1)
1372
1373 /* An MDS_MASK with the MB field fixed. */
1374 #define MDSMB_MASK (MDS_MASK | MB6_MASK)
1375
1376 /* An SC form instruction. */
1377 #define SC(op, sa, lk) (OP (op) | ((((unsigned long)(sa)) & 1) << 1) | ((lk) & 1))
1378 #define SC_MASK (OP_MASK | (((unsigned long)0x3ff) << 16) | (((unsigned long)1) << 1) | 1)
1379
1380 /* An VX form instruction. */
1381 #define VX(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x7ff))
1382
1383 /* The mask for an VX form instruction. */
1384 #define VX_MASK VX(0x3f, 0x7ff)
1385
1386 /* An VA form instruction. */
1387 #define VXA(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x03f))
1388
1389 /* The mask for an VA form instruction. */
1390 #define VXA_MASK VXA(0x3f, 0x3f)
1391
1392 /* An VXR form instruction. */
1393 #define VXR(op, xop, rc) (OP (op) | (((rc) & 1) << 10) | (((unsigned long)(xop)) & 0x3ff))
1394
1395 /* The mask for a VXR form instruction. */
1396 #define VXR_MASK VXR(0x3f, 0x3ff, 1)
1397
1398 /* An X form instruction. */
1399 #define X(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1))
1400
1401 /* An X form instruction with the RC bit specified. */
1402 #define XRC(op, xop, rc) (X ((op), (xop)) | ((rc) & 1))
1403
1404 /* The mask for an X form instruction. */
1405 #define X_MASK XRC (0x3f, 0x3ff, 1)
1406
1407 /* An X_MASK with the RA field fixed. */
1408 #define XRA_MASK (X_MASK | RA_MASK)
1409
1410 /* An X_MASK with the RB field fixed. */
1411 #define XRB_MASK (X_MASK | RB_MASK)
1412
1413 /* An X_MASK with the RT field fixed. */
1414 #define XRT_MASK (X_MASK | RT_MASK)
1415
1416 /* An X_MASK with the RA and RB fields fixed. */
1417 #define XRARB_MASK (X_MASK | RA_MASK | RB_MASK)
1418
1419 /* An XRARB_MASK, but with the L bit clear. */
1420 #define XRLARB_MASK (XRARB_MASK & ~((unsigned long) 1 << 16))
1421
1422 /* An X_MASK with the RT and RA fields fixed. */
1423 #define XRTRA_MASK (X_MASK | RT_MASK | RA_MASK)
1424
1425 /* An XRTRA_MASK, but with L bit clear. */
1426 #define XRTLRA_MASK (XRTRA_MASK & ~((unsigned long) 1 << 21))
1427
1428 /* An X form comparison instruction. */
1429 #define XCMPL(op, xop, l) (X ((op), (xop)) | ((((unsigned long)(l)) & 1) << 21))
1430
1431 /* The mask for an X form comparison instruction. */
1432 #define XCMP_MASK (X_MASK | (((unsigned long)1) << 22))
1433
1434 /* The mask for an X form comparison instruction with the L field
1435 fixed. */
1436 #define XCMPL_MASK (XCMP_MASK | (((unsigned long)1) << 21))
1437
1438 /* An X form trap instruction with the TO field specified. */
1439 #define XTO(op, xop, to) (X ((op), (xop)) | ((((unsigned long)(to)) & 0x1f) << 21))
1440 #define XTO_MASK (X_MASK | TO_MASK)
1441
1442 /* An X form tlb instruction with the SH field specified. */
1443 #define XTLB(op, xop, sh) (X ((op), (xop)) | ((((unsigned long)(sh)) & 0x1f) << 11))
1444 #define XTLB_MASK (X_MASK | SH_MASK)
1445
1446 /* An X form sync instruction. */
1447 #define XSYNC(op, xop, l) (X ((op), (xop)) | ((((unsigned long)(l)) & 3) << 21))
1448
1449 /* An X form sync instruction with everything filled in except the LS field. */
1450 #define XSYNC_MASK (0xff9fffff)
1451
1452 /* An X form AltiVec dss instruction. */
1453 #define XDSS(op, xop, a) (X ((op), (xop)) | ((((unsigned long)(a)) & 1) << 25))
1454 #define XDSS_MASK XDSS(0x3f, 0x3ff, 1)
1455
1456 /* An XFL form instruction. */
1457 #define XFL(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1) | (((unsigned long)(rc)) & 1))
1458 #define XFL_MASK (XFL (0x3f, 0x3ff, 1) | (((unsigned long)1) << 25) | (((unsigned long)1) << 16))
1459
1460 /* An XL form instruction with the LK field set to 0. */
1461 #define XL(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1))
1462
1463 /* An XL form instruction which uses the LK field. */
1464 #define XLLK(op, xop, lk) (XL ((op), (xop)) | ((lk) & 1))
1465
1466 /* The mask for an XL form instruction. */
1467 #define XL_MASK XLLK (0x3f, 0x3ff, 1)
1468
1469 /* An XL form instruction which explicitly sets the BO field. */
1470 #define XLO(op, bo, xop, lk) \
1471 (XLLK ((op), (xop), (lk)) | ((((unsigned long)(bo)) & 0x1f) << 21))
1472 #define XLO_MASK (XL_MASK | BO_MASK)
1473
1474 /* An XL form instruction which explicitly sets the y bit of the BO
1475 field. */
1476 #define XLYLK(op, xop, y, lk) (XLLK ((op), (xop), (lk)) | ((((unsigned long)(y)) & 1) << 21))
1477 #define XLYLK_MASK (XL_MASK | Y_MASK)
1478
1479 /* An XL form instruction which sets the BO field and the condition
1480 bits of the BI field. */
1481 #define XLOCB(op, bo, cb, xop, lk) \
1482 (XLO ((op), (bo), (xop), (lk)) | ((((unsigned long)(cb)) & 3) << 16))
1483 #define XLOCB_MASK XLOCB (0x3f, 0x1f, 0x3, 0x3ff, 1)
1484
1485 /* An XL_MASK or XLYLK_MASK or XLOCB_MASK with the BB field fixed. */
1486 #define XLBB_MASK (XL_MASK | BB_MASK)
1487 #define XLYBB_MASK (XLYLK_MASK | BB_MASK)
1488 #define XLBOCBBB_MASK (XLOCB_MASK | BB_MASK)
1489
1490 /* An XL_MASK with the BO and BB fields fixed. */
1491 #define XLBOBB_MASK (XL_MASK | BO_MASK | BB_MASK)
1492
1493 /* An XL_MASK with the BO, BI and BB fields fixed. */
1494 #define XLBOBIBB_MASK (XL_MASK | BO_MASK | BI_MASK | BB_MASK)
1495
1496 /* An XO form instruction. */
1497 #define XO(op, xop, oe, rc) \
1498 (OP (op) | ((((unsigned long)(xop)) & 0x1ff) << 1) | ((((unsigned long)(oe)) & 1) << 10) | (((unsigned long)(rc)) & 1))
1499 #define XO_MASK XO (0x3f, 0x1ff, 1, 1)
1500
1501 /* An XO_MASK with the RB field fixed. */
1502 #define XORB_MASK (XO_MASK | RB_MASK)
1503
1504 /* An XS form instruction. */
1505 #define XS(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x1ff) << 2) | (((unsigned long)(rc)) & 1))
1506 #define XS_MASK XS (0x3f, 0x1ff, 1)
1507
1508 /* A mask for the FXM version of an XFX form instruction. */
1509 #define XFXFXM_MASK (X_MASK | (((unsigned long)1) << 20) | (((unsigned long)1) << 11))
1510
1511 /* An XFX form instruction with the FXM field filled in. */
1512 #define XFXM(op, xop, fxm) \
1513 (X ((op), (xop)) | ((((unsigned long)(fxm)) & 0xff) << 12))
1514
1515 /* An XFX form instruction with the SPR field filled in. */
1516 #define XSPR(op, xop, spr) \
1517 (X ((op), (xop)) | ((((unsigned long)(spr)) & 0x1f) << 16) | ((((unsigned long)(spr)) & 0x3e0) << 6))
1518 #define XSPR_MASK (X_MASK | SPR_MASK)
1519
1520 /* An XFX form instruction with the SPR field filled in except for the
1521 SPRBAT field. */
1522 #define XSPRBAT_MASK (XSPR_MASK &~ SPRBAT_MASK)
1523
1524 /* An XFX form instruction with the SPR field filled in except for the
1525 SPRG field. */
1526 #define XSPRG_MASK (XSPR_MASK &~ SPRG_MASK)
1527
1528 /* An X form instruction with everything filled in except the E field. */
1529 #define XE_MASK (0xffff7fff)
1530
1531 /* The BO encodings used in extended conditional branch mnemonics. */
1532 #define BODNZF (0x0)
1533 #define BODNZFP (0x1)
1534 #define BODZF (0x2)
1535 #define BODZFP (0x3)
1536 #define BODNZT (0x8)
1537 #define BODNZTP (0x9)
1538 #define BODZT (0xa)
1539 #define BODZTP (0xb)
1540
1541 #define BOF (0x4)
1542 #define BOFP (0x5)
1543 #define BOFM4 (0x6)
1544 #define BOFP4 (0x7)
1545 #define BOT (0xc)
1546 #define BOTP (0xd)
1547 #define BOTM4 (0xe)
1548 #define BOTP4 (0xf)
1549
1550 #define BODNZ (0x10)
1551 #define BODNZP (0x11)
1552 #define BODZ (0x12)
1553 #define BODZP (0x13)
1554 #define BODNZM4 (0x18)
1555 #define BODNZP4 (0x19)
1556 #define BODZM4 (0x1a)
1557 #define BODZP4 (0x1b)
1558
1559 #define BOU (0x14)
1560
1561 /* The BI condition bit encodings used in extended conditional branch
1562 mnemonics. */
1563 #define CBLT (0)
1564 #define CBGT (1)
1565 #define CBEQ (2)
1566 #define CBSO (3)
1567
1568 /* The TO encodings used in extended trap mnemonics. */
1569 #define TOLGT (0x1)
1570 #define TOLLT (0x2)
1571 #define TOEQ (0x4)
1572 #define TOLGE (0x5)
1573 #define TOLNL (0x5)
1574 #define TOLLE (0x6)
1575 #define TOLNG (0x6)
1576 #define TOGT (0x8)
1577 #define TOGE (0xc)
1578 #define TONL (0xc)
1579 #define TOLT (0x10)
1580 #define TOLE (0x14)
1581 #define TONG (0x14)
1582 #define TONE (0x18)
1583 #define TOU (0x1f)
1584 \f
1585 /* Smaller names for the flags so each entry in the opcodes table will
1586 fit on a single line. */
1587 #undef PPC
1588 #define PPC PPC_OPCODE_PPC | PPC_OPCODE_ANY
1589 #define PPCCOM PPC_OPCODE_PPC | PPC_OPCODE_COMMON | PPC_OPCODE_ANY
1590 #define NOPOWER4 PPC_OPCODE_NOPOWER4 | PPCCOM
1591 #define POWER4 PPC_OPCODE_POWER4 | PPCCOM
1592 #define PPC32 PPC_OPCODE_32 | PPC_OPCODE_PPC | PPC_OPCODE_ANY
1593 #define PPC64 PPC_OPCODE_64 | PPC_OPCODE_PPC | PPC_OPCODE_ANY
1594 #define PPCONLY PPC_OPCODE_PPC
1595 #define PPC403 PPC_OPCODE_403
1596 #define PPC405 PPC403
1597 #define PPC750 PPC
1598 #define PPC860 PPC
1599 #define PPCVEC PPC_OPCODE_ALTIVEC | PPC_OPCODE_ANY | PPC_OPCODE_PPC
1600 #define POWER PPC_OPCODE_POWER | PPC_OPCODE_ANY
1601 #define POWER2 PPC_OPCODE_POWER | PPC_OPCODE_POWER2 | PPC_OPCODE_ANY
1602 #define PPCPWR2 PPC_OPCODE_PPC | PPC_OPCODE_POWER | PPC_OPCODE_POWER2 | PPC_OPCODE_ANY
1603 #define POWER32 PPC_OPCODE_POWER | PPC_OPCODE_ANY | PPC_OPCODE_32
1604 #define COM PPC_OPCODE_POWER | PPC_OPCODE_PPC | PPC_OPCODE_COMMON | PPC_OPCODE_ANY
1605 #define COM32 PPC_OPCODE_POWER | PPC_OPCODE_PPC | PPC_OPCODE_COMMON | PPC_OPCODE_ANY | PPC_OPCODE_32
1606 #define M601 PPC_OPCODE_POWER | PPC_OPCODE_601 | PPC_OPCODE_ANY
1607 #define PWRCOM PPC_OPCODE_POWER | PPC_OPCODE_601 | PPC_OPCODE_COMMON | PPC_OPCODE_ANY
1608 #define MFDEC1 PPC_OPCODE_POWER
1609 #define MFDEC2 PPC_OPCODE_PPC | PPC_OPCODE_601
1610 #define BOOKE PPC_OPCODE_BOOKE
1611 #define BOOKE64 PPC_OPCODE_BOOKE64
1612 \f
1613 /* The opcode table.
1614
1615 The format of the opcode table is:
1616
1617 NAME OPCODE MASK FLAGS { OPERANDS }
1618
1619 NAME is the name of the instruction.
1620 OPCODE is the instruction opcode.
1621 MASK is the opcode mask; this is used to tell the disassembler
1622 which bits in the actual opcode must match OPCODE.
1623 FLAGS are flags indicated what processors support the instruction.
1624 OPERANDS is the list of operands.
1625
1626 The disassembler reads the table in order and prints the first
1627 instruction which matches, so this table is sorted to put more
1628 specific instructions before more general instructions. It is also
1629 sorted by major opcode. */
1630
1631 const struct powerpc_opcode powerpc_opcodes[] = {
1632 { "tdlgti", OPTO(2,TOLGT), OPTO_MASK, PPC64, { RA, SI } },
1633 { "tdllti", OPTO(2,TOLLT), OPTO_MASK, PPC64, { RA, SI } },
1634 { "tdeqi", OPTO(2,TOEQ), OPTO_MASK, PPC64, { RA, SI } },
1635 { "tdlgei", OPTO(2,TOLGE), OPTO_MASK, PPC64, { RA, SI } },
1636 { "tdlnli", OPTO(2,TOLNL), OPTO_MASK, PPC64, { RA, SI } },
1637 { "tdllei", OPTO(2,TOLLE), OPTO_MASK, PPC64, { RA, SI } },
1638 { "tdlngi", OPTO(2,TOLNG), OPTO_MASK, PPC64, { RA, SI } },
1639 { "tdgti", OPTO(2,TOGT), OPTO_MASK, PPC64, { RA, SI } },
1640 { "tdgei", OPTO(2,TOGE), OPTO_MASK, PPC64, { RA, SI } },
1641 { "tdnli", OPTO(2,TONL), OPTO_MASK, PPC64, { RA, SI } },
1642 { "tdlti", OPTO(2,TOLT), OPTO_MASK, PPC64, { RA, SI } },
1643 { "tdlei", OPTO(2,TOLE), OPTO_MASK, PPC64, { RA, SI } },
1644 { "tdngi", OPTO(2,TONG), OPTO_MASK, PPC64, { RA, SI } },
1645 { "tdnei", OPTO(2,TONE), OPTO_MASK, PPC64, { RA, SI } },
1646 { "tdi", OP(2), OP_MASK, PPC64, { TO, RA, SI } },
1647
1648 { "twlgti", OPTO(3,TOLGT), OPTO_MASK, PPCCOM, { RA, SI } },
1649 { "tlgti", OPTO(3,TOLGT), OPTO_MASK, PWRCOM, { RA, SI } },
1650 { "twllti", OPTO(3,TOLLT), OPTO_MASK, PPCCOM, { RA, SI } },
1651 { "tllti", OPTO(3,TOLLT), OPTO_MASK, PWRCOM, { RA, SI } },
1652 { "tweqi", OPTO(3,TOEQ), OPTO_MASK, PPCCOM, { RA, SI } },
1653 { "teqi", OPTO(3,TOEQ), OPTO_MASK, PWRCOM, { RA, SI } },
1654 { "twlgei", OPTO(3,TOLGE), OPTO_MASK, PPCCOM, { RA, SI } },
1655 { "tlgei", OPTO(3,TOLGE), OPTO_MASK, PWRCOM, { RA, SI } },
1656 { "twlnli", OPTO(3,TOLNL), OPTO_MASK, PPCCOM, { RA, SI } },
1657 { "tlnli", OPTO(3,TOLNL), OPTO_MASK, PWRCOM, { RA, SI } },
1658 { "twllei", OPTO(3,TOLLE), OPTO_MASK, PPCCOM, { RA, SI } },
1659 { "tllei", OPTO(3,TOLLE), OPTO_MASK, PWRCOM, { RA, SI } },
1660 { "twlngi", OPTO(3,TOLNG), OPTO_MASK, PPCCOM, { RA, SI } },
1661 { "tlngi", OPTO(3,TOLNG), OPTO_MASK, PWRCOM, { RA, SI } },
1662 { "twgti", OPTO(3,TOGT), OPTO_MASK, PPCCOM, { RA, SI } },
1663 { "tgti", OPTO(3,TOGT), OPTO_MASK, PWRCOM, { RA, SI } },
1664 { "twgei", OPTO(3,TOGE), OPTO_MASK, PPCCOM, { RA, SI } },
1665 { "tgei", OPTO(3,TOGE), OPTO_MASK, PWRCOM, { RA, SI } },
1666 { "twnli", OPTO(3,TONL), OPTO_MASK, PPCCOM, { RA, SI } },
1667 { "tnli", OPTO(3,TONL), OPTO_MASK, PWRCOM, { RA, SI } },
1668 { "twlti", OPTO(3,TOLT), OPTO_MASK, PPCCOM, { RA, SI } },
1669 { "tlti", OPTO(3,TOLT), OPTO_MASK, PWRCOM, { RA, SI } },
1670 { "twlei", OPTO(3,TOLE), OPTO_MASK, PPCCOM, { RA, SI } },
1671 { "tlei", OPTO(3,TOLE), OPTO_MASK, PWRCOM, { RA, SI } },
1672 { "twngi", OPTO(3,TONG), OPTO_MASK, PPCCOM, { RA, SI } },
1673 { "tngi", OPTO(3,TONG), OPTO_MASK, PWRCOM, { RA, SI } },
1674 { "twnei", OPTO(3,TONE), OPTO_MASK, PPCCOM, { RA, SI } },
1675 { "tnei", OPTO(3,TONE), OPTO_MASK, PWRCOM, { RA, SI } },
1676 { "twi", OP(3), OP_MASK, PPCCOM, { TO, RA, SI } },
1677 { "ti", OP(3), OP_MASK, PWRCOM, { TO, RA, SI } },
1678
1679 { "macchw", XO(4,172,0,0), XO_MASK, PPC405, { RT, RA, RB } },
1680 { "macchw.", XO(4,172,0,1), XO_MASK, PPC405, { RT, RA, RB } },
1681 { "macchwo", XO(4,172,1,0), XO_MASK, PPC405, { RT, RA, RB } },
1682 { "macchwo.", XO(4,172,1,1), XO_MASK, PPC405, { RT, RA, RB } },
1683 { "macchws", XO(4,236,0,0), XO_MASK, PPC405, { RT, RA, RB } },
1684 { "macchws.", XO(4,236,0,1), XO_MASK, PPC405, { RT, RA, RB } },
1685 { "macchwso", XO(4,236,1,0), XO_MASK, PPC405, { RT, RA, RB } },
1686 { "macchwso.", XO(4,236,1,1), XO_MASK, PPC405, { RT, RA, RB } },
1687 { "macchwsu", XO(4,204,0,0), XO_MASK, PPC405, { RT, RA, RB } },
1688 { "macchwsu.", XO(4,204,0,1), XO_MASK, PPC405, { RT, RA, RB } },
1689 { "macchwsuo", XO(4,204,1,0), XO_MASK, PPC405, { RT, RA, RB } },
1690 { "macchwsuo.", XO(4,204,1,1), XO_MASK, PPC405, { RT, RA, RB } },
1691 { "macchwu", XO(4,140,0,0), XO_MASK, PPC405, { RT, RA, RB } },
1692 { "macchwu.", XO(4,140,0,1), XO_MASK, PPC405, { RT, RA, RB } },
1693 { "macchwuo", XO(4,140,1,0), XO_MASK, PPC405, { RT, RA, RB } },
1694 { "macchwuo.", XO(4,140,1,1), XO_MASK, PPC405, { RT, RA, RB } },
1695 { "machhw", XO(4,44,0,0), XO_MASK, PPC405, { RT, RA, RB } },
1696 { "machhw.", XO(4,44,0,1), XO_MASK, PPC405, { RT, RA, RB } },
1697 { "machhwo", XO(4,44,1,0), XO_MASK, PPC405, { RT, RA, RB } },
1698 { "machhwo.", XO(4,44,1,1), XO_MASK, PPC405, { RT, RA, RB } },
1699 { "machhws", XO(4,108,0,0), XO_MASK, PPC405, { RT, RA, RB } },
1700 { "machhws.", XO(4,108,0,1), XO_MASK, PPC405, { RT, RA, RB } },
1701 { "machhwso", XO(4,108,1,0), XO_MASK, PPC405, { RT, RA, RB } },
1702 { "machhwso.", XO(4,108,1,1), XO_MASK, PPC405, { RT, RA, RB } },
1703 { "machhwsu", XO(4,76,0,0), XO_MASK, PPC405, { RT, RA, RB } },
1704 { "machhwsu.", XO(4,76,0,1), XO_MASK, PPC405, { RT, RA, RB } },
1705 { "machhwsuo", XO(4,76,1,0), XO_MASK, PPC405, { RT, RA, RB } },
1706 { "machhwsuo.", XO(4,76,1,1), XO_MASK, PPC405, { RT, RA, RB } },
1707 { "machhwu", XO(4,12,0,0), XO_MASK, PPC405, { RT, RA, RB } },
1708 { "machhwu.", XO(4,12,0,1), XO_MASK, PPC405, { RT, RA, RB } },
1709 { "machhwuo", XO(4,12,1,0), XO_MASK, PPC405, { RT, RA, RB } },
1710 { "machhwuo.", XO(4,12,1,1), XO_MASK, PPC405, { RT, RA, RB } },
1711 { "maclhw", XO(4,428,0,0), XO_MASK, PPC405, { RT, RA, RB } },
1712 { "maclhw.", XO(4,428,0,1), XO_MASK, PPC405, { RT, RA, RB } },
1713 { "maclhwo", XO(4,428,1,0), XO_MASK, PPC405, { RT, RA, RB } },
1714 { "maclhwo.", XO(4,428,1,1), XO_MASK, PPC405, { RT, RA, RB } },
1715 { "maclhws", XO(4,492,0,0), XO_MASK, PPC405, { RT, RA, RB } },
1716 { "maclhws.", XO(4,492,0,1), XO_MASK, PPC405, { RT, RA, RB } },
1717 { "maclhwso", XO(4,492,1,0), XO_MASK, PPC405, { RT, RA, RB } },
1718 { "maclhwso.", XO(4,492,1,1), XO_MASK, PPC405, { RT, RA, RB } },
1719 { "maclhwsu", XO(4,460,0,0), XO_MASK, PPC405, { RT, RA, RB } },
1720 { "maclhwsu.", XO(4,460,0,1), XO_MASK, PPC405, { RT, RA, RB } },
1721 { "maclhwsuo", XO(4,460,1,0), XO_MASK, PPC405, { RT, RA, RB } },
1722 { "maclhwsuo.", XO(4,460,1,1), XO_MASK, PPC405, { RT, RA, RB } },
1723 { "maclhwu", XO(4,396,0,0), XO_MASK, PPC405, { RT, RA, RB } },
1724 { "maclhwu.", XO(4,396,0,1), XO_MASK, PPC405, { RT, RA, RB } },
1725 { "maclhwuo", XO(4,396,1,0), XO_MASK, PPC405, { RT, RA, RB } },
1726 { "maclhwuo.", XO(4,396,1,1), XO_MASK, PPC405, { RT, RA, RB } },
1727 { "mulchw", XRC(4,168,0), X_MASK, PPC405, { RT, RA, RB } },
1728 { "mulchw.", XRC(4,168,1), X_MASK, PPC405, { RT, RA, RB } },
1729 { "mulchwu", XRC(4,136,0), X_MASK, PPC405, { RT, RA, RB } },
1730 { "mulchwu.", XRC(4,136,1), X_MASK, PPC405, { RT, RA, RB } },
1731 { "mulhhw", XRC(4,40,0), X_MASK, PPC405, { RT, RA, RB } },
1732 { "mulhhw.", XRC(4,40,1), X_MASK, PPC405, { RT, RA, RB } },
1733 { "mulhhwu", XRC(4,8,0), X_MASK, PPC405, { RT, RA, RB } },
1734 { "mulhhwu.", XRC(4,8,1), X_MASK, PPC405, { RT, RA, RB } },
1735 { "mullhw", XRC(4,424,0), X_MASK, PPC405, { RT, RA, RB } },
1736 { "mullhw.", XRC(4,424,1), X_MASK, PPC405, { RT, RA, RB } },
1737 { "mullhwu", XRC(4,392,0), X_MASK, PPC405, { RT, RA, RB } },
1738 { "mullhwu.", XRC(4,392,1), X_MASK, PPC405, { RT, RA, RB } },
1739 { "nmacchw", XO(4,174,0,0), XO_MASK, PPC405, { RT, RA, RB } },
1740 { "nmacchw.", XO(4,174,0,1), XO_MASK, PPC405, { RT, RA, RB } },
1741 { "nmacchwo", XO(4,174,1,0), XO_MASK, PPC405, { RT, RA, RB } },
1742 { "nmacchwo.", XO(4,174,1,1), XO_MASK, PPC405, { RT, RA, RB } },
1743 { "nmacchws", XO(4,238,0,0), XO_MASK, PPC405, { RT, RA, RB } },
1744 { "nmacchws.", XO(4,238,0,1), XO_MASK, PPC405, { RT, RA, RB } },
1745 { "nmacchwso", XO(4,238,1,0), XO_MASK, PPC405, { RT, RA, RB } },
1746 { "nmacchwso.", XO(4,238,1,1), XO_MASK, PPC405, { RT, RA, RB } },
1747 { "nmachhw", XO(4,46,0,0), XO_MASK, PPC405, { RT, RA, RB } },
1748 { "nmachhw.", XO(4,46,0,1), XO_MASK, PPC405, { RT, RA, RB } },
1749 { "nmachhwo", XO(4,46,1,0), XO_MASK, PPC405, { RT, RA, RB } },
1750 { "nmachhwo.", XO(4,46,1,1), XO_MASK, PPC405, { RT, RA, RB } },
1751 { "nmachhws", XO(4,110,0,0), XO_MASK, PPC405, { RT, RA, RB } },
1752 { "nmachhws.", XO(4,110,0,1), XO_MASK, PPC405, { RT, RA, RB } },
1753 { "nmachhwso", XO(4,110,1,0), XO_MASK, PPC405, { RT, RA, RB } },
1754 { "nmachhwso.", XO(4,110,1,1), XO_MASK, PPC405, { RT, RA, RB } },
1755 { "nmaclhw", XO(4,430,0,0), XO_MASK, PPC405, { RT, RA, RB } },
1756 { "nmaclhw.", XO(4,430,0,1), XO_MASK, PPC405, { RT, RA, RB } },
1757 { "nmaclhwo", XO(4,430,1,0), XO_MASK, PPC405, { RT, RA, RB } },
1758 { "nmaclhwo.", XO(4,430,1,1), XO_MASK, PPC405, { RT, RA, RB } },
1759 { "nmaclhws", XO(4,494,0,0), XO_MASK, PPC405, { RT, RA, RB } },
1760 { "nmaclhws.", XO(4,494,0,1), XO_MASK, PPC405, { RT, RA, RB } },
1761 { "nmaclhwso", XO(4,494,1,0), XO_MASK, PPC405, { RT, RA, RB } },
1762 { "nmaclhwso.", XO(4,494,1,1), XO_MASK, PPC405, { RT, RA, RB } },
1763 { "mfvscr", VX(4, 1540), VX_MASK, PPCVEC, { VD } },
1764 { "mtvscr", VX(4, 1604), VX_MASK, PPCVEC, { VB } },
1765 { "vaddcuw", VX(4, 384), VX_MASK, PPCVEC, { VD, VA, VB } },
1766 { "vaddfp", VX(4, 10), VX_MASK, PPCVEC, { VD, VA, VB } },
1767 { "vaddsbs", VX(4, 768), VX_MASK, PPCVEC, { VD, VA, VB } },
1768 { "vaddshs", VX(4, 832), VX_MASK, PPCVEC, { VD, VA, VB } },
1769 { "vaddsws", VX(4, 896), VX_MASK, PPCVEC, { VD, VA, VB } },
1770 { "vaddubm", VX(4, 0), VX_MASK, PPCVEC, { VD, VA, VB } },
1771 { "vaddubs", VX(4, 512), VX_MASK, PPCVEC, { VD, VA, VB } },
1772 { "vadduhm", VX(4, 64), VX_MASK, PPCVEC, { VD, VA, VB } },
1773 { "vadduhs", VX(4, 576), VX_MASK, PPCVEC, { VD, VA, VB } },
1774 { "vadduwm", VX(4, 128), VX_MASK, PPCVEC, { VD, VA, VB } },
1775 { "vadduws", VX(4, 640), VX_MASK, PPCVEC, { VD, VA, VB } },
1776 { "vand", VX(4, 1028), VX_MASK, PPCVEC, { VD, VA, VB } },
1777 { "vandc", VX(4, 1092), VX_MASK, PPCVEC, { VD, VA, VB } },
1778 { "vavgsb", VX(4, 1282), VX_MASK, PPCVEC, { VD, VA, VB } },
1779 { "vavgsh", VX(4, 1346), VX_MASK, PPCVEC, { VD, VA, VB } },
1780 { "vavgsw", VX(4, 1410), VX_MASK, PPCVEC, { VD, VA, VB } },
1781 { "vavgub", VX(4, 1026), VX_MASK, PPCVEC, { VD, VA, VB } },
1782 { "vavguh", VX(4, 1090), VX_MASK, PPCVEC, { VD, VA, VB } },
1783 { "vavguw", VX(4, 1154), VX_MASK, PPCVEC, { VD, VA, VB } },
1784 { "vcfsx", VX(4, 842), VX_MASK, PPCVEC, { VD, VB, UIMM } },
1785 { "vcfux", VX(4, 778), VX_MASK, PPCVEC, { VD, VB, UIMM } },
1786 { "vcmpbfp", VXR(4, 966, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
1787 { "vcmpbfp.", VXR(4, 966, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
1788 { "vcmpeqfp", VXR(4, 198, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
1789 { "vcmpeqfp.", VXR(4, 198, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
1790 { "vcmpequb", VXR(4, 6, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
1791 { "vcmpequb.", VXR(4, 6, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
1792 { "vcmpequh", VXR(4, 70, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
1793 { "vcmpequh.", VXR(4, 70, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
1794 { "vcmpequw", VXR(4, 134, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
1795 { "vcmpequw.", VXR(4, 134, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
1796 { "vcmpgefp", VXR(4, 454, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
1797 { "vcmpgefp.", VXR(4, 454, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
1798 { "vcmpgtfp", VXR(4, 710, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
1799 { "vcmpgtfp.", VXR(4, 710, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
1800 { "vcmpgtsb", VXR(4, 774, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
1801 { "vcmpgtsb.", VXR(4, 774, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
1802 { "vcmpgtsh", VXR(4, 838, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
1803 { "vcmpgtsh.", VXR(4, 838, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
1804 { "vcmpgtsw", VXR(4, 902, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
1805 { "vcmpgtsw.", VXR(4, 902, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
1806 { "vcmpgtub", VXR(4, 518, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
1807 { "vcmpgtub.", VXR(4, 518, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
1808 { "vcmpgtuh", VXR(4, 582, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
1809 { "vcmpgtuh.", VXR(4, 582, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
1810 { "vcmpgtuw", VXR(4, 646, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
1811 { "vcmpgtuw.", VXR(4, 646, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
1812 { "vctsxs", VX(4, 970), VX_MASK, PPCVEC, { VD, VB, UIMM } },
1813 { "vctuxs", VX(4, 906), VX_MASK, PPCVEC, { VD, VB, UIMM } },
1814 { "vexptefp", VX(4, 394), VX_MASK, PPCVEC, { VD, VB } },
1815 { "vlogefp", VX(4, 458), VX_MASK, PPCVEC, { VD, VB } },
1816 { "vmaddfp", VXA(4, 46), VXA_MASK, PPCVEC, { VD, VA, VC, VB } },
1817 { "vmaxfp", VX(4, 1034), VX_MASK, PPCVEC, { VD, VA, VB } },
1818 { "vmaxsb", VX(4, 258), VX_MASK, PPCVEC, { VD, VA, VB } },
1819 { "vmaxsh", VX(4, 322), VX_MASK, PPCVEC, { VD, VA, VB } },
1820 { "vmaxsw", VX(4, 386), VX_MASK, PPCVEC, { VD, VA, VB } },
1821 { "vmaxub", VX(4, 2), VX_MASK, PPCVEC, { VD, VA, VB } },
1822 { "vmaxuh", VX(4, 66), VX_MASK, PPCVEC, { VD, VA, VB } },
1823 { "vmaxuw", VX(4, 130), VX_MASK, PPCVEC, { VD, VA, VB } },
1824 { "vmhaddshs", VXA(4, 32), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
1825 { "vmhraddshs", VXA(4, 33), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
1826 { "vminfp", VX(4, 1098), VX_MASK, PPCVEC, { VD, VA, VB } },
1827 { "vminsb", VX(4, 770), VX_MASK, PPCVEC, { VD, VA, VB } },
1828 { "vminsh", VX(4, 834), VX_MASK, PPCVEC, { VD, VA, VB } },
1829 { "vminsw", VX(4, 898), VX_MASK, PPCVEC, { VD, VA, VB } },
1830 { "vminub", VX(4, 514), VX_MASK, PPCVEC, { VD, VA, VB } },
1831 { "vminuh", VX(4, 578), VX_MASK, PPCVEC, { VD, VA, VB } },
1832 { "vminuw", VX(4, 642), VX_MASK, PPCVEC, { VD, VA, VB } },
1833 { "vmladduhm", VXA(4, 34), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
1834 { "vmrghb", VX(4, 12), VX_MASK, PPCVEC, { VD, VA, VB } },
1835 { "vmrghh", VX(4, 76), VX_MASK, PPCVEC, { VD, VA, VB } },
1836 { "vmrghw", VX(4, 140), VX_MASK, PPCVEC, { VD, VA, VB } },
1837 { "vmrglb", VX(4, 268), VX_MASK, PPCVEC, { VD, VA, VB } },
1838 { "vmrglh", VX(4, 332), VX_MASK, PPCVEC, { VD, VA, VB } },
1839 { "vmrglw", VX(4, 396), VX_MASK, PPCVEC, { VD, VA, VB } },
1840 { "vmsummbm", VXA(4, 37), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
1841 { "vmsumshm", VXA(4, 40), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
1842 { "vmsumshs", VXA(4, 41), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
1843 { "vmsumubm", VXA(4, 36), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
1844 { "vmsumuhm", VXA(4, 38), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
1845 { "vmsumuhs", VXA(4, 39), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
1846 { "vmulesb", VX(4, 776), VX_MASK, PPCVEC, { VD, VA, VB } },
1847 { "vmulesh", VX(4, 840), VX_MASK, PPCVEC, { VD, VA, VB } },
1848 { "vmuleub", VX(4, 520), VX_MASK, PPCVEC, { VD, VA, VB } },
1849 { "vmuleuh", VX(4, 584), VX_MASK, PPCVEC, { VD, VA, VB } },
1850 { "vmulosb", VX(4, 264), VX_MASK, PPCVEC, { VD, VA, VB } },
1851 { "vmulosh", VX(4, 328), VX_MASK, PPCVEC, { VD, VA, VB } },
1852 { "vmuloub", VX(4, 8), VX_MASK, PPCVEC, { VD, VA, VB } },
1853 { "vmulouh", VX(4, 72), VX_MASK, PPCVEC, { VD, VA, VB } },
1854 { "vnmsubfp", VXA(4, 47), VXA_MASK, PPCVEC, { VD, VA, VC, VB } },
1855 { "vnor", VX(4, 1284), VX_MASK, PPCVEC, { VD, VA, VB } },
1856 { "vor", VX(4, 1156), VX_MASK, PPCVEC, { VD, VA, VB } },
1857 { "vperm", VXA(4, 43), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
1858 { "vpkpx", VX(4, 782), VX_MASK, PPCVEC, { VD, VA, VB } },
1859 { "vpkshss", VX(4, 398), VX_MASK, PPCVEC, { VD, VA, VB } },
1860 { "vpkshus", VX(4, 270), VX_MASK, PPCVEC, { VD, VA, VB } },
1861 { "vpkswss", VX(4, 462), VX_MASK, PPCVEC, { VD, VA, VB } },
1862 { "vpkswus", VX(4, 334), VX_MASK, PPCVEC, { VD, VA, VB } },
1863 { "vpkuhum", VX(4, 14), VX_MASK, PPCVEC, { VD, VA, VB } },
1864 { "vpkuhus", VX(4, 142), VX_MASK, PPCVEC, { VD, VA, VB } },
1865 { "vpkuwum", VX(4, 78), VX_MASK, PPCVEC, { VD, VA, VB } },
1866 { "vpkuwus", VX(4, 206), VX_MASK, PPCVEC, { VD, VA, VB } },
1867 { "vrefp", VX(4, 266), VX_MASK, PPCVEC, { VD, VB } },
1868 { "vrfim", VX(4, 714), VX_MASK, PPCVEC, { VD, VB } },
1869 { "vrfin", VX(4, 522), VX_MASK, PPCVEC, { VD, VB } },
1870 { "vrfip", VX(4, 650), VX_MASK, PPCVEC, { VD, VB } },
1871 { "vrfiz", VX(4, 586), VX_MASK, PPCVEC, { VD, VB } },
1872 { "vrlb", VX(4, 4), VX_MASK, PPCVEC, { VD, VA, VB } },
1873 { "vrlh", VX(4, 68), VX_MASK, PPCVEC, { VD, VA, VB } },
1874 { "vrlw", VX(4, 132), VX_MASK, PPCVEC, { VD, VA, VB } },
1875 { "vrsqrtefp", VX(4, 330), VX_MASK, PPCVEC, { VD, VB } },
1876 { "vsel", VXA(4, 42), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
1877 { "vsl", VX(4, 452), VX_MASK, PPCVEC, { VD, VA, VB } },
1878 { "vslb", VX(4, 260), VX_MASK, PPCVEC, { VD, VA, VB } },
1879 { "vsldoi", VXA(4, 44), VXA_MASK, PPCVEC, { VD, VA, VB, SHB } },
1880 { "vslh", VX(4, 324), VX_MASK, PPCVEC, { VD, VA, VB } },
1881 { "vslo", VX(4, 1036), VX_MASK, PPCVEC, { VD, VA, VB } },
1882 { "vslw", VX(4, 388), VX_MASK, PPCVEC, { VD, VA, VB } },
1883 { "vspltb", VX(4, 524), VX_MASK, PPCVEC, { VD, VB, UIMM } },
1884 { "vsplth", VX(4, 588), VX_MASK, PPCVEC, { VD, VB, UIMM } },
1885 { "vspltisb", VX(4, 780), VX_MASK, PPCVEC, { VD, SIMM } },
1886 { "vspltish", VX(4, 844), VX_MASK, PPCVEC, { VD, SIMM } },
1887 { "vspltisw", VX(4, 908), VX_MASK, PPCVEC, { VD, SIMM } },
1888 { "vspltw", VX(4, 652), VX_MASK, PPCVEC, { VD, VB, UIMM } },
1889 { "vsr", VX(4, 708), VX_MASK, PPCVEC, { VD, VA, VB } },
1890 { "vsrab", VX(4, 772), VX_MASK, PPCVEC, { VD, VA, VB } },
1891 { "vsrah", VX(4, 836), VX_MASK, PPCVEC, { VD, VA, VB } },
1892 { "vsraw", VX(4, 900), VX_MASK, PPCVEC, { VD, VA, VB } },
1893 { "vsrb", VX(4, 516), VX_MASK, PPCVEC, { VD, VA, VB } },
1894 { "vsrh", VX(4, 580), VX_MASK, PPCVEC, { VD, VA, VB } },
1895 { "vsro", VX(4, 1100), VX_MASK, PPCVEC, { VD, VA, VB } },
1896 { "vsrw", VX(4, 644), VX_MASK, PPCVEC, { VD, VA, VB } },
1897 { "vsubcuw", VX(4, 1408), VX_MASK, PPCVEC, { VD, VA, VB } },
1898 { "vsubfp", VX(4, 74), VX_MASK, PPCVEC, { VD, VA, VB } },
1899 { "vsubsbs", VX(4, 1792), VX_MASK, PPCVEC, { VD, VA, VB } },
1900 { "vsubshs", VX(4, 1856), VX_MASK, PPCVEC, { VD, VA, VB } },
1901 { "vsubsws", VX(4, 1920), VX_MASK, PPCVEC, { VD, VA, VB } },
1902 { "vsububm", VX(4, 1024), VX_MASK, PPCVEC, { VD, VA, VB } },
1903 { "vsububs", VX(4, 1536), VX_MASK, PPCVEC, { VD, VA, VB } },
1904 { "vsubuhm", VX(4, 1088), VX_MASK, PPCVEC, { VD, VA, VB } },
1905 { "vsubuhs", VX(4, 1600), VX_MASK, PPCVEC, { VD, VA, VB } },
1906 { "vsubuwm", VX(4, 1152), VX_MASK, PPCVEC, { VD, VA, VB } },
1907 { "vsubuws", VX(4, 1664), VX_MASK, PPCVEC, { VD, VA, VB } },
1908 { "vsumsws", VX(4, 1928), VX_MASK, PPCVEC, { VD, VA, VB } },
1909 { "vsum2sws", VX(4, 1672), VX_MASK, PPCVEC, { VD, VA, VB } },
1910 { "vsum4sbs", VX(4, 1800), VX_MASK, PPCVEC, { VD, VA, VB } },
1911 { "vsum4shs", VX(4, 1608), VX_MASK, PPCVEC, { VD, VA, VB } },
1912 { "vsum4ubs", VX(4, 1544), VX_MASK, PPCVEC, { VD, VA, VB } },
1913 { "vupkhpx", VX(4, 846), VX_MASK, PPCVEC, { VD, VB } },
1914 { "vupkhsb", VX(4, 526), VX_MASK, PPCVEC, { VD, VB } },
1915 { "vupkhsh", VX(4, 590), VX_MASK, PPCVEC, { VD, VB } },
1916 { "vupklpx", VX(4, 974), VX_MASK, PPCVEC, { VD, VB } },
1917 { "vupklsb", VX(4, 654), VX_MASK, PPCVEC, { VD, VB } },
1918 { "vupklsh", VX(4, 718), VX_MASK, PPCVEC, { VD, VB } },
1919 { "vxor", VX(4, 1220), VX_MASK, PPCVEC, { VD, VA, VB } },
1920
1921 { "mulli", OP(7), OP_MASK, PPCCOM, { RT, RA, SI } },
1922 { "muli", OP(7), OP_MASK, PWRCOM, { RT, RA, SI } },
1923
1924 { "subfic", OP(8), OP_MASK, PPCCOM, { RT, RA, SI } },
1925 { "sfi", OP(8), OP_MASK, PWRCOM, { RT, RA, SI } },
1926
1927 { "dozi", OP(9), OP_MASK, M601, { RT, RA, SI } },
1928
1929 { "bce", B(9,0,0), B_MASK, BOOKE64, { BO, BI, BD } },
1930 { "bcel", B(9,0,1), B_MASK, BOOKE64, { BO, BI, BD } },
1931 { "bcea", B(9,1,0), B_MASK, BOOKE64, { BO, BI, BDA } },
1932 { "bcela", B(9,1,1), B_MASK, BOOKE64, { BO, BI, BDA } },
1933
1934 { "cmplwi", OPL(10,0), OPL_MASK, PPCCOM, { OBF, RA, UI } },
1935 { "cmpldi", OPL(10,1), OPL_MASK, PPC64, { OBF, RA, UI } },
1936 { "cmpli", OP(10), OP_MASK, PPCONLY, { BF, L, RA, UI } },
1937 { "cmpli", OP(10), OP_MASK, PWRCOM, { BF, RA, UI } },
1938
1939 { "cmpwi", OPL(11,0), OPL_MASK, PPCCOM, { OBF, RA, SI } },
1940 { "cmpdi", OPL(11,1), OPL_MASK, PPC64, { OBF, RA, SI } },
1941 { "cmpi", OP(11), OP_MASK, PPCONLY, { BF, L, RA, SI } },
1942 { "cmpi", OP(11), OP_MASK, PWRCOM, { BF, RA, SI } },
1943
1944 { "addic", OP(12), OP_MASK, PPCCOM, { RT, RA, SI } },
1945 { "ai", OP(12), OP_MASK, PWRCOM, { RT, RA, SI } },
1946 { "subic", OP(12), OP_MASK, PPCCOM, { RT, RA, NSI } },
1947
1948 { "addic.", OP(13), OP_MASK, PPCCOM, { RT, RA, SI } },
1949 { "ai.", OP(13), OP_MASK, PWRCOM, { RT, RA, SI } },
1950 { "subic.", OP(13), OP_MASK, PPCCOM, { RT, RA, NSI } },
1951
1952 { "li", OP(14), DRA_MASK, PPCCOM, { RT, SI } },
1953 { "lil", OP(14), DRA_MASK, PWRCOM, { RT, SI } },
1954 { "addi", OP(14), OP_MASK, PPCCOM, { RT, RA, SI } },
1955 { "cal", OP(14), OP_MASK, PWRCOM, { RT, D, RA } },
1956 { "subi", OP(14), OP_MASK, PPCCOM, { RT, RA, NSI } },
1957 { "la", OP(14), OP_MASK, PPCCOM, { RT, D, RA } },
1958
1959 { "lis", OP(15), DRA_MASK, PPCCOM, { RT, SISIGNOPT } },
1960 { "liu", OP(15), DRA_MASK, PWRCOM, { RT, SISIGNOPT } },
1961 { "addis", OP(15), OP_MASK, PPCCOM, { RT,RA,SISIGNOPT } },
1962 { "cau", OP(15), OP_MASK, PWRCOM, { RT,RA,SISIGNOPT } },
1963 { "subis", OP(15), OP_MASK, PPCCOM, { RT, RA, NSI } },
1964
1965 { "bdnz-", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, { BDM } },
1966 { "bdnz+", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, { BDP } },
1967 { "bdnz", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, { BD } },
1968 { "bdn", BBO(16,BODNZ,0,0), BBOATBI_MASK, PWRCOM, { BD } },
1969 { "bdnzl-", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, { BDM } },
1970 { "bdnzl+", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, { BDP } },
1971 { "bdnzl", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, { BD } },
1972 { "bdnl", BBO(16,BODNZ,0,1), BBOATBI_MASK, PWRCOM, { BD } },
1973 { "bdnza-", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, { BDMA } },
1974 { "bdnza+", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, { BDPA } },
1975 { "bdnza", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, { BDA } },
1976 { "bdna", BBO(16,BODNZ,1,0), BBOATBI_MASK, PWRCOM, { BDA } },
1977 { "bdnzla-", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, { BDMA } },
1978 { "bdnzla+", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, { BDPA } },
1979 { "bdnzla", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, { BDA } },
1980 { "bdnla", BBO(16,BODNZ,1,1), BBOATBI_MASK, PWRCOM, { BDA } },
1981 { "bdz-", BBO(16,BODZ,0,0), BBOATBI_MASK, PPCCOM, { BDM } },
1982 { "bdz+", BBO(16,BODZ,0,0), BBOATBI_MASK, PPCCOM, { BDP } },
1983 { "bdz", BBO(16,BODZ,0,0), BBOATBI_MASK, COM, { BD } },
1984 { "bdzl-", BBO(16,BODZ,0,1), BBOATBI_MASK, PPCCOM, { BDM } },
1985 { "bdzl+", BBO(16,BODZ,0,1), BBOATBI_MASK, PPCCOM, { BDP } },
1986 { "bdzl", BBO(16,BODZ,0,1), BBOATBI_MASK, COM, { BD } },
1987 { "bdza-", BBO(16,BODZ,1,0), BBOATBI_MASK, PPCCOM, { BDMA } },
1988 { "bdza+", BBO(16,BODZ,1,0), BBOATBI_MASK, PPCCOM, { BDPA } },
1989 { "bdza", BBO(16,BODZ,1,0), BBOATBI_MASK, COM, { BDA } },
1990 { "bdzla-", BBO(16,BODZ,1,1), BBOATBI_MASK, PPCCOM, { BDMA } },
1991 { "bdzla+", BBO(16,BODZ,1,1), BBOATBI_MASK, PPCCOM, { BDPA } },
1992 { "bdzla", BBO(16,BODZ,1,1), BBOATBI_MASK, COM, { BDA } },
1993 { "blt-", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
1994 { "blt+", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
1995 { "blt", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, COM, { CR, BD } },
1996 { "bltl-", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
1997 { "bltl+", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
1998 { "bltl", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, COM, { CR, BD } },
1999 { "blta-", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2000 { "blta+", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2001 { "blta", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2002 { "bltla-", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2003 { "bltla+", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2004 { "bltla", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2005 { "bgt-", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2006 { "bgt+", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2007 { "bgt", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, COM, { CR, BD } },
2008 { "bgtl-", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2009 { "bgtl+", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2010 { "bgtl", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, COM, { CR, BD } },
2011 { "bgta-", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2012 { "bgta+", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2013 { "bgta", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2014 { "bgtla-", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2015 { "bgtla+", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2016 { "bgtla", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2017 { "beq-", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2018 { "beq+", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2019 { "beq", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, COM, { CR, BD } },
2020 { "beql-", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2021 { "beql+", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2022 { "beql", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, COM, { CR, BD } },
2023 { "beqa-", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2024 { "beqa+", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2025 { "beqa", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2026 { "beqla-", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2027 { "beqla+", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2028 { "beqla", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2029 { "bso-", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2030 { "bso+", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2031 { "bso", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, COM, { CR, BD } },
2032 { "bsol-", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2033 { "bsol+", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2034 { "bsol", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, COM, { CR, BD } },
2035 { "bsoa-", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2036 { "bsoa+", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2037 { "bsoa", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2038 { "bsola-", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2039 { "bsola+", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2040 { "bsola", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2041 { "bun-", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2042 { "bun+", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2043 { "bun", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BD } },
2044 { "bunl-", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2045 { "bunl+", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2046 { "bunl", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BD } },
2047 { "buna-", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2048 { "buna+", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2049 { "buna", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDA } },
2050 { "bunla-", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2051 { "bunla+", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2052 { "bunla", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDA } },
2053 { "bge-", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2054 { "bge+", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2055 { "bge", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, COM, { CR, BD } },
2056 { "bgel-", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2057 { "bgel+", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2058 { "bgel", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, COM, { CR, BD } },
2059 { "bgea-", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2060 { "bgea+", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2061 { "bgea", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2062 { "bgela-", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2063 { "bgela+", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2064 { "bgela", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2065 { "bnl-", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2066 { "bnl+", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2067 { "bnl", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, COM, { CR, BD } },
2068 { "bnll-", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2069 { "bnll+", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2070 { "bnll", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, COM, { CR, BD } },
2071 { "bnla-", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2072 { "bnla+", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2073 { "bnla", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2074 { "bnlla-", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2075 { "bnlla+", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2076 { "bnlla", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2077 { "ble-", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2078 { "ble+", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2079 { "ble", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, COM, { CR, BD } },
2080 { "blel-", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2081 { "blel+", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2082 { "blel", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, COM, { CR, BD } },
2083 { "blea-", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2084 { "blea+", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2085 { "blea", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2086 { "blela-", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2087 { "blela+", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2088 { "blela", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2089 { "bng-", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2090 { "bng+", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2091 { "bng", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, COM, { CR, BD } },
2092 { "bngl-", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2093 { "bngl+", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2094 { "bngl", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, COM, { CR, BD } },
2095 { "bnga-", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2096 { "bnga+", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2097 { "bnga", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2098 { "bngla-", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2099 { "bngla+", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2100 { "bngla", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2101 { "bne-", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2102 { "bne+", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2103 { "bne", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, COM, { CR, BD } },
2104 { "bnel-", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2105 { "bnel+", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2106 { "bnel", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, COM, { CR, BD } },
2107 { "bnea-", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2108 { "bnea+", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2109 { "bnea", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2110 { "bnela-", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2111 { "bnela+", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2112 { "bnela", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2113 { "bns-", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2114 { "bns+", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2115 { "bns", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, COM, { CR, BD } },
2116 { "bnsl-", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2117 { "bnsl+", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2118 { "bnsl", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, COM, { CR, BD } },
2119 { "bnsa-", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2120 { "bnsa+", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2121 { "bnsa", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2122 { "bnsla-", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2123 { "bnsla+", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2124 { "bnsla", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2125 { "bnu-", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2126 { "bnu+", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2127 { "bnu", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BD } },
2128 { "bnul-", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2129 { "bnul+", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2130 { "bnul", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BD } },
2131 { "bnua-", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2132 { "bnua+", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2133 { "bnua", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDA } },
2134 { "bnula-", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2135 { "bnula+", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2136 { "bnula", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDA } },
2137 { "bdnzt-", BBO(16,BODNZT,0,0), BBOY_MASK, NOPOWER4, { BI, BDM } },
2138 { "bdnzt+", BBO(16,BODNZT,0,0), BBOY_MASK, NOPOWER4, { BI, BDP } },
2139 { "bdnzt", BBO(16,BODNZT,0,0), BBOY_MASK, PPCCOM, { BI, BD } },
2140 { "bdnztl-", BBO(16,BODNZT,0,1), BBOY_MASK, NOPOWER4, { BI, BDM } },
2141 { "bdnztl+", BBO(16,BODNZT,0,1), BBOY_MASK, NOPOWER4, { BI, BDP } },
2142 { "bdnztl", BBO(16,BODNZT,0,1), BBOY_MASK, PPCCOM, { BI, BD } },
2143 { "bdnzta-", BBO(16,BODNZT,1,0), BBOY_MASK, NOPOWER4, { BI, BDMA } },
2144 { "bdnzta+", BBO(16,BODNZT,1,0), BBOY_MASK, NOPOWER4, { BI, BDPA } },
2145 { "bdnzta", BBO(16,BODNZT,1,0), BBOY_MASK, PPCCOM, { BI, BDA } },
2146 { "bdnztla-",BBO(16,BODNZT,1,1), BBOY_MASK, NOPOWER4, { BI, BDMA } },
2147 { "bdnztla+",BBO(16,BODNZT,1,1), BBOY_MASK, NOPOWER4, { BI, BDPA } },
2148 { "bdnztla", BBO(16,BODNZT,1,1), BBOY_MASK, PPCCOM, { BI, BDA } },
2149 { "bdnzf-", BBO(16,BODNZF,0,0), BBOY_MASK, NOPOWER4, { BI, BDM } },
2150 { "bdnzf+", BBO(16,BODNZF,0,0), BBOY_MASK, NOPOWER4, { BI, BDP } },
2151 { "bdnzf", BBO(16,BODNZF,0,0), BBOY_MASK, PPCCOM, { BI, BD } },
2152 { "bdnzfl-", BBO(16,BODNZF,0,1), BBOY_MASK, NOPOWER4, { BI, BDM } },
2153 { "bdnzfl+", BBO(16,BODNZF,0,1), BBOY_MASK, NOPOWER4, { BI, BDP } },
2154 { "bdnzfl", BBO(16,BODNZF,0,1), BBOY_MASK, PPCCOM, { BI, BD } },
2155 { "bdnzfa-", BBO(16,BODNZF,1,0), BBOY_MASK, NOPOWER4, { BI, BDMA } },
2156 { "bdnzfa+", BBO(16,BODNZF,1,0), BBOY_MASK, NOPOWER4, { BI, BDPA } },
2157 { "bdnzfa", BBO(16,BODNZF,1,0), BBOY_MASK, PPCCOM, { BI, BDA } },
2158 { "bdnzfla-",BBO(16,BODNZF,1,1), BBOY_MASK, NOPOWER4, { BI, BDMA } },
2159 { "bdnzfla+",BBO(16,BODNZF,1,1), BBOY_MASK, NOPOWER4, { BI, BDPA } },
2160 { "bdnzfla", BBO(16,BODNZF,1,1), BBOY_MASK, PPCCOM, { BI, BDA } },
2161 { "bt-", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, { BI, BDM } },
2162 { "bt+", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, { BI, BDP } },
2163 { "bt", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, { BI, BD } },
2164 { "bbt", BBO(16,BOT,0,0), BBOAT_MASK, PWRCOM, { BI, BD } },
2165 { "btl-", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, { BI, BDM } },
2166 { "btl+", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, { BI, BDP } },
2167 { "btl", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, { BI, BD } },
2168 { "bbtl", BBO(16,BOT,0,1), BBOAT_MASK, PWRCOM, { BI, BD } },
2169 { "bta-", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, { BI, BDMA } },
2170 { "bta+", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, { BI, BDPA } },
2171 { "bta", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, { BI, BDA } },
2172 { "bbta", BBO(16,BOT,1,0), BBOAT_MASK, PWRCOM, { BI, BDA } },
2173 { "btla-", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, { BI, BDMA } },
2174 { "btla+", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, { BI, BDPA } },
2175 { "btla", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, { BI, BDA } },
2176 { "bbtla", BBO(16,BOT,1,1), BBOAT_MASK, PWRCOM, { BI, BDA } },
2177 { "bf-", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, { BI, BDM } },
2178 { "bf+", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, { BI, BDP } },
2179 { "bf", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, { BI, BD } },
2180 { "bbf", BBO(16,BOF,0,0), BBOAT_MASK, PWRCOM, { BI, BD } },
2181 { "bfl-", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, { BI, BDM } },
2182 { "bfl+", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, { BI, BDP } },
2183 { "bfl", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, { BI, BD } },
2184 { "bbfl", BBO(16,BOF,0,1), BBOAT_MASK, PWRCOM, { BI, BD } },
2185 { "bfa-", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, { BI, BDMA } },
2186 { "bfa+", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, { BI, BDPA } },
2187 { "bfa", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, { BI, BDA } },
2188 { "bbfa", BBO(16,BOF,1,0), BBOAT_MASK, PWRCOM, { BI, BDA } },
2189 { "bfla-", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, { BI, BDMA } },
2190 { "bfla+", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, { BI, BDPA } },
2191 { "bfla", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, { BI, BDA } },
2192 { "bbfla", BBO(16,BOF,1,1), BBOAT_MASK, PWRCOM, { BI, BDA } },
2193 { "bdzt-", BBO(16,BODZT,0,0), BBOY_MASK, NOPOWER4, { BI, BDM } },
2194 { "bdzt+", BBO(16,BODZT,0,0), BBOY_MASK, NOPOWER4, { BI, BDP } },
2195 { "bdzt", BBO(16,BODZT,0,0), BBOY_MASK, PPCCOM, { BI, BD } },
2196 { "bdztl-", BBO(16,BODZT,0,1), BBOY_MASK, NOPOWER4, { BI, BDM } },
2197 { "bdztl+", BBO(16,BODZT,0,1), BBOY_MASK, NOPOWER4, { BI, BDP } },
2198 { "bdztl", BBO(16,BODZT,0,1), BBOY_MASK, PPCCOM, { BI, BD } },
2199 { "bdzta-", BBO(16,BODZT,1,0), BBOY_MASK, NOPOWER4, { BI, BDMA } },
2200 { "bdzta+", BBO(16,BODZT,1,0), BBOY_MASK, NOPOWER4, { BI, BDPA } },
2201 { "bdzta", BBO(16,BODZT,1,0), BBOY_MASK, PPCCOM, { BI, BDA } },
2202 { "bdztla-", BBO(16,BODZT,1,1), BBOY_MASK, NOPOWER4, { BI, BDMA } },
2203 { "bdztla+", BBO(16,BODZT,1,1), BBOY_MASK, NOPOWER4, { BI, BDPA } },
2204 { "bdztla", BBO(16,BODZT,1,1), BBOY_MASK, PPCCOM, { BI, BDA } },
2205 { "bdzf-", BBO(16,BODZF,0,0), BBOY_MASK, NOPOWER4, { BI, BDM } },
2206 { "bdzf+", BBO(16,BODZF,0,0), BBOY_MASK, NOPOWER4, { BI, BDP } },
2207 { "bdzf", BBO(16,BODZF,0,0), BBOY_MASK, PPCCOM, { BI, BD } },
2208 { "bdzfl-", BBO(16,BODZF,0,1), BBOY_MASK, NOPOWER4, { BI, BDM } },
2209 { "bdzfl+", BBO(16,BODZF,0,1), BBOY_MASK, NOPOWER4, { BI, BDP } },
2210 { "bdzfl", BBO(16,BODZF,0,1), BBOY_MASK, PPCCOM, { BI, BD } },
2211 { "bdzfa-", BBO(16,BODZF,1,0), BBOY_MASK, NOPOWER4, { BI, BDMA } },
2212 { "bdzfa+", BBO(16,BODZF,1,0), BBOY_MASK, NOPOWER4, { BI, BDPA } },
2213 { "bdzfa", BBO(16,BODZF,1,0), BBOY_MASK, PPCCOM, { BI, BDA } },
2214 { "bdzfla-", BBO(16,BODZF,1,1), BBOY_MASK, NOPOWER4, { BI, BDMA } },
2215 { "bdzfla+", BBO(16,BODZF,1,1), BBOY_MASK, NOPOWER4, { BI, BDPA } },
2216 { "bdzfla", BBO(16,BODZF,1,1), BBOY_MASK, PPCCOM, { BI, BDA } },
2217 { "bc-", B(16,0,0), B_MASK, PPCCOM, { BOE, BI, BDM } },
2218 { "bc+", B(16,0,0), B_MASK, PPCCOM, { BOE, BI, BDP } },
2219 { "bc", B(16,0,0), B_MASK, COM, { BO, BI, BD } },
2220 { "bcl-", B(16,0,1), B_MASK, PPCCOM, { BOE, BI, BDM } },
2221 { "bcl+", B(16,0,1), B_MASK, PPCCOM, { BOE, BI, BDP } },
2222 { "bcl", B(16,0,1), B_MASK, COM, { BO, BI, BD } },
2223 { "bca-", B(16,1,0), B_MASK, PPCCOM, { BOE, BI, BDMA } },
2224 { "bca+", B(16,1,0), B_MASK, PPCCOM, { BOE, BI, BDPA } },
2225 { "bca", B(16,1,0), B_MASK, COM, { BO, BI, BDA } },
2226 { "bcla-", B(16,1,1), B_MASK, PPCCOM, { BOE, BI, BDMA } },
2227 { "bcla+", B(16,1,1), B_MASK, PPCCOM, { BOE, BI, BDPA } },
2228 { "bcla", B(16,1,1), B_MASK, COM, { BO, BI, BDA } },
2229
2230 { "sc", SC(17,1,0), 0xffffffff, PPC, { 0 } },
2231 { "svc", SC(17,0,0), SC_MASK, POWER, { LEV, FL1, FL2 } },
2232 { "svcl", SC(17,0,1), SC_MASK, POWER, { LEV, FL1, FL2 } },
2233 { "svca", SC(17,1,0), SC_MASK, PWRCOM, { SV } },
2234 { "svcla", SC(17,1,1), SC_MASK, POWER, { SV } },
2235
2236 { "b", B(18,0,0), B_MASK, COM, { LI } },
2237 { "bl", B(18,0,1), B_MASK, COM, { LI } },
2238 { "ba", B(18,1,0), B_MASK, COM, { LIA } },
2239 { "bla", B(18,1,1), B_MASK, COM, { LIA } },
2240
2241 { "mcrf", XL(19,0), XLBB_MASK|(3<<21)|(3<<16), COM, { BF, BFA } },
2242
2243 { "blr", XLO(19,BOU,16,0), XLBOBIBB_MASK, PPCCOM, { 0 } },
2244 { "br", XLO(19,BOU,16,0), XLBOBIBB_MASK, PWRCOM, { 0 } },
2245 { "blrl", XLO(19,BOU,16,1), XLBOBIBB_MASK, PPCCOM, { 0 } },
2246 { "brl", XLO(19,BOU,16,1), XLBOBIBB_MASK, PWRCOM, { 0 } },
2247 { "bdnzlr", XLO(19,BODNZ,16,0), XLBOBIBB_MASK, PPCCOM, { 0 } },
2248 { "bdnzlr-", XLO(19,BODNZ,16,0), XLBOBIBB_MASK, NOPOWER4, { 0 } },
2249 { "bdnzlr+", XLO(19,BODNZP,16,0), XLBOBIBB_MASK, NOPOWER4, { 0 } },
2250 { "bdnzlr-", XLO(19,BODNZM4,16,0), XLBOBIBB_MASK, POWER4, { 0 } },
2251 { "bdnzlr+", XLO(19,BODNZP4,16,0), XLBOBIBB_MASK, POWER4, { 0 } },
2252 { "bdnzlrl", XLO(19,BODNZ,16,1), XLBOBIBB_MASK, PPCCOM, { 0 } },
2253 { "bdnzlrl-",XLO(19,BODNZ,16,1), XLBOBIBB_MASK, NOPOWER4, { 0 } },
2254 { "bdnzlrl+",XLO(19,BODNZP,16,1), XLBOBIBB_MASK, NOPOWER4, { 0 } },
2255 { "bdnzlrl-",XLO(19,BODNZM4,16,1), XLBOBIBB_MASK, POWER4, { 0 } },
2256 { "bdnzlrl+",XLO(19,BODNZP4,16,1), XLBOBIBB_MASK, POWER4, { 0 } },
2257 { "bdzlr", XLO(19,BODZ,16,0), XLBOBIBB_MASK, PPCCOM, { 0 } },
2258 { "bdzlr-", XLO(19,BODZ,16,0), XLBOBIBB_MASK, NOPOWER4, { 0 } },
2259 { "bdzlr+", XLO(19,BODZP,16,0), XLBOBIBB_MASK, NOPOWER4, { 0 } },
2260 { "bdzlr-", XLO(19,BODZM4,16,0), XLBOBIBB_MASK, POWER4, { 0 } },
2261 { "bdzlr+", XLO(19,BODZP4,16,0), XLBOBIBB_MASK, POWER4, { 0 } },
2262 { "bdzlrl", XLO(19,BODZ,16,1), XLBOBIBB_MASK, PPCCOM, { 0 } },
2263 { "bdzlrl-", XLO(19,BODZ,16,1), XLBOBIBB_MASK, NOPOWER4, { 0 } },
2264 { "bdzlrl+", XLO(19,BODZP,16,1), XLBOBIBB_MASK, NOPOWER4, { 0 } },
2265 { "bdzlrl-", XLO(19,BODZM4,16,1), XLBOBIBB_MASK, POWER4, { 0 } },
2266 { "bdzlrl+", XLO(19,BODZP4,16,1), XLBOBIBB_MASK, POWER4, { 0 } },
2267 { "bltlr", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2268 { "bltlr-", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2269 { "bltlr+", XLOCB(19,BOTP,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2270 { "bltlr-", XLOCB(19,BOTM4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2271 { "bltlr+", XLOCB(19,BOTP4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2272 { "bltr", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2273 { "bltlrl", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2274 { "bltlrl-", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2275 { "bltlrl+", XLOCB(19,BOTP,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2276 { "bltlrl-", XLOCB(19,BOTM4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2277 { "bltlrl+", XLOCB(19,BOTP4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2278 { "bltrl", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2279 { "bgtlr", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2280 { "bgtlr-", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2281 { "bgtlr+", XLOCB(19,BOTP,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2282 { "bgtlr-", XLOCB(19,BOTM4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2283 { "bgtlr+", XLOCB(19,BOTP4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2284 { "bgtr", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2285 { "bgtlrl", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2286 { "bgtlrl-", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2287 { "bgtlrl+", XLOCB(19,BOTP,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2288 { "bgtlrl-", XLOCB(19,BOTM4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2289 { "bgtlrl+", XLOCB(19,BOTP4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2290 { "bgtrl", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2291 { "beqlr", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2292 { "beqlr-", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2293 { "beqlr+", XLOCB(19,BOTP,CBEQ,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2294 { "beqlr-", XLOCB(19,BOTM4,CBEQ,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2295 { "beqlr+", XLOCB(19,BOTP4,CBEQ,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2296 { "beqr", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2297 { "beqlrl", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2298 { "beqlrl-", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2299 { "beqlrl+", XLOCB(19,BOTP,CBEQ,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2300 { "beqlrl-", XLOCB(19,BOTM4,CBEQ,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2301 { "beqlrl+", XLOCB(19,BOTP4,CBEQ,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2302 { "beqrl", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2303 { "bsolr", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2304 { "bsolr-", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2305 { "bsolr+", XLOCB(19,BOTP,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2306 { "bsolr-", XLOCB(19,BOTM4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2307 { "bsolr+", XLOCB(19,BOTP4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2308 { "bsor", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2309 { "bsolrl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2310 { "bsolrl-", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2311 { "bsolrl+", XLOCB(19,BOTP,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2312 { "bsolrl-", XLOCB(19,BOTM4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2313 { "bsolrl+", XLOCB(19,BOTP4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2314 { "bsorl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2315 { "bunlr", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2316 { "bunlr-", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2317 { "bunlr+", XLOCB(19,BOTP,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2318 { "bunlr-", XLOCB(19,BOTM4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2319 { "bunlr+", XLOCB(19,BOTP4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2320 { "bunlrl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2321 { "bunlrl-", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2322 { "bunlrl+", XLOCB(19,BOTP,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2323 { "bunlrl-", XLOCB(19,BOTM4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2324 { "bunlrl+", XLOCB(19,BOTP4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2325 { "bgelr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2326 { "bgelr-", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2327 { "bgelr+", XLOCB(19,BOFP,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2328 { "bgelr-", XLOCB(19,BOFM4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2329 { "bgelr+", XLOCB(19,BOFP4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2330 { "bger", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2331 { "bgelrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2332 { "bgelrl-", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2333 { "bgelrl+", XLOCB(19,BOFP,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2334 { "bgelrl-", XLOCB(19,BOFM4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2335 { "bgelrl+", XLOCB(19,BOFP4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2336 { "bgerl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2337 { "bnllr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2338 { "bnllr-", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2339 { "bnllr+", XLOCB(19,BOFP,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2340 { "bnllr-", XLOCB(19,BOFM4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2341 { "bnllr+", XLOCB(19,BOFP4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2342 { "bnlr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2343 { "bnllrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2344 { "bnllrl-", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2345 { "bnllrl+", XLOCB(19,BOFP,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2346 { "bnllrl-", XLOCB(19,BOFM4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2347 { "bnllrl+", XLOCB(19,BOFP4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2348 { "bnlrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2349 { "blelr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2350 { "blelr-", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2351 { "blelr+", XLOCB(19,BOFP,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2352 { "blelr-", XLOCB(19,BOFM4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2353 { "blelr+", XLOCB(19,BOFP4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2354 { "bler", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2355 { "blelrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2356 { "blelrl-", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2357 { "blelrl+", XLOCB(19,BOFP,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2358 { "blelrl-", XLOCB(19,BOFM4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2359 { "blelrl+", XLOCB(19,BOFP4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2360 { "blerl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2361 { "bnglr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2362 { "bnglr-", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2363 { "bnglr+", XLOCB(19,BOFP,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2364 { "bnglr-", XLOCB(19,BOFM4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2365 { "bnglr+", XLOCB(19,BOFP4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2366 { "bngr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2367 { "bnglrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2368 { "bnglrl-", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2369 { "bnglrl+", XLOCB(19,BOFP,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2370 { "bnglrl-", XLOCB(19,BOFM4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2371 { "bnglrl+", XLOCB(19,BOFP4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2372 { "bngrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2373 { "bnelr", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2374 { "bnelr-", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2375 { "bnelr+", XLOCB(19,BOFP,CBEQ,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2376 { "bnelr-", XLOCB(19,BOFM4,CBEQ,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2377 { "bnelr+", XLOCB(19,BOFP4,CBEQ,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2378 { "bner", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2379 { "bnelrl", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2380 { "bnelrl-", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2381 { "bnelrl+", XLOCB(19,BOFP,CBEQ,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2382 { "bnelrl-", XLOCB(19,BOFM4,CBEQ,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2383 { "bnelrl+", XLOCB(19,BOFP4,CBEQ,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2384 { "bnerl", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2385 { "bnslr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2386 { "bnslr-", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2387 { "bnslr+", XLOCB(19,BOFP,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2388 { "bnslr-", XLOCB(19,BOFM4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2389 { "bnslr+", XLOCB(19,BOFP4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2390 { "bnsr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2391 { "bnslrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2392 { "bnslrl-", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2393 { "bnslrl+", XLOCB(19,BOFP,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2394 { "bnslrl-", XLOCB(19,BOFM4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2395 { "bnslrl+", XLOCB(19,BOFP4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2396 { "bnsrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2397 { "bnulr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2398 { "bnulr-", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2399 { "bnulr+", XLOCB(19,BOFP,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2400 { "bnulr-", XLOCB(19,BOFM4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2401 { "bnulr+", XLOCB(19,BOFP4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2402 { "bnulrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2403 { "bnulrl-", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2404 { "bnulrl+", XLOCB(19,BOFP,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2405 { "bnulrl-", XLOCB(19,BOFM4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2406 { "bnulrl+", XLOCB(19,BOFP4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2407 { "btlr", XLO(19,BOT,16,0), XLBOBB_MASK, PPCCOM, { BI } },
2408 { "btlr-", XLO(19,BOT,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2409 { "btlr+", XLO(19,BOTP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2410 { "btlr-", XLO(19,BOTM4,16,0), XLBOBB_MASK, POWER4, { BI } },
2411 { "btlr+", XLO(19,BOTP4,16,0), XLBOBB_MASK, POWER4, { BI } },
2412 { "bbtr", XLO(19,BOT,16,0), XLBOBB_MASK, PWRCOM, { BI } },
2413 { "btlrl", XLO(19,BOT,16,1), XLBOBB_MASK, PPCCOM, { BI } },
2414 { "btlrl-", XLO(19,BOT,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2415 { "btlrl+", XLO(19,BOTP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2416 { "btlrl-", XLO(19,BOTM4,16,1), XLBOBB_MASK, POWER4, { BI } },
2417 { "btlrl+", XLO(19,BOTP4,16,1), XLBOBB_MASK, POWER4, { BI } },
2418 { "bbtrl", XLO(19,BOT,16,1), XLBOBB_MASK, PWRCOM, { BI } },
2419 { "bflr", XLO(19,BOF,16,0), XLBOBB_MASK, PPCCOM, { BI } },
2420 { "bflr-", XLO(19,BOF,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2421 { "bflr+", XLO(19,BOFP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2422 { "bflr-", XLO(19,BOFM4,16,0), XLBOBB_MASK, POWER4, { BI } },
2423 { "bflr+", XLO(19,BOFP4,16,0), XLBOBB_MASK, POWER4, { BI } },
2424 { "bbfr", XLO(19,BOF,16,0), XLBOBB_MASK, PWRCOM, { BI } },
2425 { "bflrl", XLO(19,BOF,16,1), XLBOBB_MASK, PPCCOM, { BI } },
2426 { "bflrl-", XLO(19,BOF,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2427 { "bflrl+", XLO(19,BOFP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2428 { "bflrl-", XLO(19,BOFM4,16,1), XLBOBB_MASK, POWER4, { BI } },
2429 { "bflrl+", XLO(19,BOFP4,16,1), XLBOBB_MASK, POWER4, { BI } },
2430 { "bbfrl", XLO(19,BOF,16,1), XLBOBB_MASK, PWRCOM, { BI } },
2431 { "bdnztlr", XLO(19,BODNZT,16,0), XLBOBB_MASK, PPCCOM, { BI } },
2432 { "bdnztlr-",XLO(19,BODNZT,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2433 { "bdnztlr+",XLO(19,BODNZTP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2434 { "bdnztlrl",XLO(19,BODNZT,16,1), XLBOBB_MASK, PPCCOM, { BI } },
2435 { "bdnztlrl-",XLO(19,BODNZT,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2436 { "bdnztlrl+",XLO(19,BODNZTP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2437 { "bdnzflr", XLO(19,BODNZF,16,0), XLBOBB_MASK, PPCCOM, { BI } },
2438 { "bdnzflr-",XLO(19,BODNZF,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2439 { "bdnzflr+",XLO(19,BODNZFP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2440 { "bdnzflrl",XLO(19,BODNZF,16,1), XLBOBB_MASK, PPCCOM, { BI } },
2441 { "bdnzflrl-",XLO(19,BODNZF,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2442 { "bdnzflrl+",XLO(19,BODNZFP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2443 { "bdztlr", XLO(19,BODZT,16,0), XLBOBB_MASK, PPCCOM, { BI } },
2444 { "bdztlr-", XLO(19,BODZT,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2445 { "bdztlr+", XLO(19,BODZTP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2446 { "bdztlrl", XLO(19,BODZT,16,1), XLBOBB_MASK, PPCCOM, { BI } },
2447 { "bdztlrl-",XLO(19,BODZT,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2448 { "bdztlrl+",XLO(19,BODZTP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2449 { "bdzflr", XLO(19,BODZF,16,0), XLBOBB_MASK, PPCCOM, { BI } },
2450 { "bdzflr-", XLO(19,BODZF,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2451 { "bdzflr+", XLO(19,BODZFP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2452 { "bdzflrl", XLO(19,BODZF,16,1), XLBOBB_MASK, PPCCOM, { BI } },
2453 { "bdzflrl-",XLO(19,BODZF,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2454 { "bdzflrl+",XLO(19,BODZFP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2455 { "bclr", XLLK(19,16,0), XLYBB_MASK, PPCCOM, { BO, BI } },
2456 { "bclrl", XLLK(19,16,1), XLYBB_MASK, PPCCOM, { BO, BI } },
2457 { "bclr+", XLYLK(19,16,1,0), XLYBB_MASK, PPCCOM, { BOE, BI } },
2458 { "bclrl+", XLYLK(19,16,1,1), XLYBB_MASK, PPCCOM, { BOE, BI } },
2459 { "bclr-", XLYLK(19,16,0,0), XLYBB_MASK, PPCCOM, { BOE, BI } },
2460 { "bclrl-", XLYLK(19,16,0,1), XLYBB_MASK, PPCCOM, { BOE, BI } },
2461 { "bcr", XLLK(19,16,0), XLBB_MASK, PWRCOM, { BO, BI } },
2462 { "bcrl", XLLK(19,16,1), XLBB_MASK, PWRCOM, { BO, BI } },
2463 { "bclre", XLLK(19,17,0), XLBB_MASK, BOOKE64, { BO, BI } },
2464 { "bclrel", XLLK(19,17,1), XLBB_MASK, BOOKE64, { BO, BI } },
2465
2466 { "rfid", XL(19,18), 0xffffffff, PPC64, { 0 } },
2467
2468 { "crnot", XL(19,33), XL_MASK, PPCCOM, { BT, BA, BBA } },
2469 { "crnor", XL(19,33), XL_MASK, COM, { BT, BA, BB } },
2470
2471 { "rfi", XL(19,50), 0xffffffff, COM, { 0 } },
2472 { "rfci", XL(19,51), 0xffffffff, PPC403, { 0 } },
2473 { "rfci", XL(19,51), 0xffffffff, BOOKE, { 0 } },
2474
2475 { "rfsvc", XL(19,82), 0xffffffff, POWER, { 0 } },
2476
2477 { "crandc", XL(19,129), XL_MASK, COM, { BT, BA, BB } },
2478
2479 { "isync", XL(19,150), 0xffffffff, PPCCOM, { 0 } },
2480 { "ics", XL(19,150), 0xffffffff, PWRCOM, { 0 } },
2481
2482 { "crclr", XL(19,193), XL_MASK, PPCCOM, { BT, BAT, BBA } },
2483 { "crxor", XL(19,193), XL_MASK, COM, { BT, BA, BB } },
2484
2485 { "crnand", XL(19,225), XL_MASK, COM, { BT, BA, BB } },
2486
2487 { "crand", XL(19,257), XL_MASK, COM, { BT, BA, BB } },
2488
2489 { "crset", XL(19,289), XL_MASK, PPCCOM, { BT, BAT, BBA } },
2490 { "creqv", XL(19,289), XL_MASK, COM, { BT, BA, BB } },
2491
2492 { "crorc", XL(19,417), XL_MASK, COM, { BT, BA, BB } },
2493
2494 { "crmove", XL(19,449), XL_MASK, PPCCOM, { BT, BA, BBA } },
2495 { "cror", XL(19,449), XL_MASK, COM, { BT, BA, BB } },
2496
2497 { "bctr", XLO(19,BOU,528,0), XLBOBIBB_MASK, COM, { 0 } },
2498 { "bctrl", XLO(19,BOU,528,1), XLBOBIBB_MASK, COM, { 0 } },
2499 { "bltctr", XLOCB(19,BOT,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2500 { "bltctr-", XLOCB(19,BOT,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2501 { "bltctr+", XLOCB(19,BOTP,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2502 { "bltctr-", XLOCB(19,BOTM4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2503 { "bltctr+", XLOCB(19,BOTP4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2504 { "bltctrl", XLOCB(19,BOT,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2505 { "bltctrl-",XLOCB(19,BOT,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2506 { "bltctrl+",XLOCB(19,BOTP,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2507 { "bltctrl-",XLOCB(19,BOTM4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2508 { "bltctrl+",XLOCB(19,BOTP4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2509 { "bgtctr", XLOCB(19,BOT,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2510 { "bgtctr-", XLOCB(19,BOT,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2511 { "bgtctr+", XLOCB(19,BOTP,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2512 { "bgtctr-", XLOCB(19,BOTM4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2513 { "bgtctr+", XLOCB(19,BOTP4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2514 { "bgtctrl", XLOCB(19,BOT,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2515 { "bgtctrl-",XLOCB(19,BOT,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2516 { "bgtctrl+",XLOCB(19,BOTP,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2517 { "bgtctrl-",XLOCB(19,BOTM4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2518 { "bgtctrl+",XLOCB(19,BOTP4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2519 { "beqctr", XLOCB(19,BOT,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2520 { "beqctr-", XLOCB(19,BOT,CBEQ,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2521 { "beqctr+", XLOCB(19,BOTP,CBEQ,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2522 { "beqctr-", XLOCB(19,BOTM4,CBEQ,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2523 { "beqctr+", XLOCB(19,BOTP4,CBEQ,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2524 { "beqctrl", XLOCB(19,BOT,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2525 { "beqctrl-",XLOCB(19,BOT,CBEQ,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2526 { "beqctrl+",XLOCB(19,BOTP,CBEQ,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2527 { "beqctrl-",XLOCB(19,BOTM4,CBEQ,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2528 { "beqctrl+",XLOCB(19,BOTP4,CBEQ,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2529 { "bsoctr", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2530 { "bsoctr-", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2531 { "bsoctr+", XLOCB(19,BOTP,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2532 { "bsoctr-", XLOCB(19,BOTM4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2533 { "bsoctr+", XLOCB(19,BOTP4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2534 { "bsoctrl", XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2535 { "bsoctrl-",XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2536 { "bsoctrl+",XLOCB(19,BOTP,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2537 { "bsoctrl-",XLOCB(19,BOTM4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2538 { "bsoctrl+",XLOCB(19,BOTP4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2539 { "bunctr", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2540 { "bunctr-", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2541 { "bunctr+", XLOCB(19,BOTP,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2542 { "bunctr-", XLOCB(19,BOTM4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2543 { "bunctr+", XLOCB(19,BOTP4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2544 { "bunctrl", XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2545 { "bunctrl-",XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2546 { "bunctrl+",XLOCB(19,BOTP,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2547 { "bunctrl-",XLOCB(19,BOTM4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2548 { "bunctrl+",XLOCB(19,BOTP4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2549 { "bgectr", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2550 { "bgectr-", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2551 { "bgectr+", XLOCB(19,BOFP,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2552 { "bgectr-", XLOCB(19,BOFM4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2553 { "bgectr+", XLOCB(19,BOFP4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2554 { "bgectrl", XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2555 { "bgectrl-",XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2556 { "bgectrl+",XLOCB(19,BOFP,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2557 { "bgectrl-",XLOCB(19,BOFM4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2558 { "bgectrl+",XLOCB(19,BOFP4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2559 { "bnlctr", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2560 { "bnlctr-", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2561 { "bnlctr+", XLOCB(19,BOFP,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2562 { "bnlctr-", XLOCB(19,BOFM4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2563 { "bnlctr+", XLOCB(19,BOFP4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2564 { "bnlctrl", XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2565 { "bnlctrl-",XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2566 { "bnlctrl+",XLOCB(19,BOFP,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2567 { "bnlctrl-",XLOCB(19,BOFM4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2568 { "bnlctrl+",XLOCB(19,BOFP4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2569 { "blectr", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2570 { "blectr-", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2571 { "blectr+", XLOCB(19,BOFP,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2572 { "blectr-", XLOCB(19,BOFM4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2573 { "blectr+", XLOCB(19,BOFP4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2574 { "blectrl", XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2575 { "blectrl-",XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2576 { "blectrl+",XLOCB(19,BOFP,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2577 { "blectrl-",XLOCB(19,BOFM4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2578 { "blectrl+",XLOCB(19,BOFP4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2579 { "bngctr", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2580 { "bngctr-", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2581 { "bngctr+", XLOCB(19,BOFP,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2582 { "bngctr-", XLOCB(19,BOFM4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2583 { "bngctr+", XLOCB(19,BOFP4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2584 { "bngctrl", XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2585 { "bngctrl-",XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2586 { "bngctrl+",XLOCB(19,BOFP,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2587 { "bngctrl-",XLOCB(19,BOFM4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2588 { "bngctrl+",XLOCB(19,BOFP4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2589 { "bnectr", XLOCB(19,BOF,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2590 { "bnectr-", XLOCB(19,BOF,CBEQ,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2591 { "bnectr+", XLOCB(19,BOFP,CBEQ,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2592 { "bnectr-", XLOCB(19,BOFM4,CBEQ,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2593 { "bnectr+", XLOCB(19,BOFP4,CBEQ,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2594 { "bnectrl", XLOCB(19,BOF,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2595 { "bnectrl-",XLOCB(19,BOF,CBEQ,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2596 { "bnectrl+",XLOCB(19,BOFP,CBEQ,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2597 { "bnectrl-",XLOCB(19,BOFM4,CBEQ,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2598 { "bnectrl+",XLOCB(19,BOFP4,CBEQ,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2599 { "bnsctr", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2600 { "bnsctr-", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2601 { "bnsctr+", XLOCB(19,BOFP,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2602 { "bnsctr-", XLOCB(19,BOFM4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2603 { "bnsctr+", XLOCB(19,BOFP4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2604 { "bnsctrl", XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2605 { "bnsctrl-",XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2606 { "bnsctrl+",XLOCB(19,BOFP,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2607 { "bnsctrl-",XLOCB(19,BOFM4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2608 { "bnsctrl+",XLOCB(19,BOFP4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2609 { "bnuctr", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2610 { "bnuctr-", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2611 { "bnuctr+", XLOCB(19,BOFP,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2612 { "bnuctr-", XLOCB(19,BOFM4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2613 { "bnuctr+", XLOCB(19,BOFP4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2614 { "bnuctrl", XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2615 { "bnuctrl-",XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2616 { "bnuctrl+",XLOCB(19,BOFP,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2617 { "bnuctrl-",XLOCB(19,BOFM4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2618 { "bnuctrl+",XLOCB(19,BOFP4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2619 { "btctr", XLO(19,BOT,528,0), XLBOBB_MASK, PPCCOM, { BI } },
2620 { "btctr-", XLO(19,BOT,528,0), XLBOBB_MASK, NOPOWER4, { BI } },
2621 { "btctr+", XLO(19,BOTP,528,0), XLBOBB_MASK, NOPOWER4, { BI } },
2622 { "btctr-", XLO(19,BOTM4,528,0), XLBOBB_MASK, POWER4, { BI } },
2623 { "btctr+", XLO(19,BOTP4,528,0), XLBOBB_MASK, POWER4, { BI } },
2624 { "btctrl", XLO(19,BOT,528,1), XLBOBB_MASK, PPCCOM, { BI } },
2625 { "btctrl-", XLO(19,BOT,528,1), XLBOBB_MASK, NOPOWER4, { BI } },
2626 { "btctrl+", XLO(19,BOTP,528,1), XLBOBB_MASK, NOPOWER4, { BI } },
2627 { "btctrl-", XLO(19,BOTM4,528,1), XLBOBB_MASK, POWER4, { BI } },
2628 { "btctrl+", XLO(19,BOTP4,528,1), XLBOBB_MASK, POWER4, { BI } },
2629 { "bfctr", XLO(19,BOF,528,0), XLBOBB_MASK, PPCCOM, { BI } },
2630 { "bfctr-", XLO(19,BOF,528,0), XLBOBB_MASK, NOPOWER4, { BI } },
2631 { "bfctr+", XLO(19,BOFP,528,0), XLBOBB_MASK, NOPOWER4, { BI } },
2632 { "bfctr-", XLO(19,BOFM4,528,0), XLBOBB_MASK, POWER4, { BI } },
2633 { "bfctr+", XLO(19,BOFP4,528,0), XLBOBB_MASK, POWER4, { BI } },
2634 { "bfctrl", XLO(19,BOF,528,1), XLBOBB_MASK, PPCCOM, { BI } },
2635 { "bfctrl-", XLO(19,BOF,528,1), XLBOBB_MASK, NOPOWER4, { BI } },
2636 { "bfctrl+", XLO(19,BOFP,528,1), XLBOBB_MASK, NOPOWER4, { BI } },
2637 { "bfctrl-", XLO(19,BOFM4,528,1), XLBOBB_MASK, POWER4, { BI } },
2638 { "bfctrl+", XLO(19,BOFP4,528,1), XLBOBB_MASK, POWER4, { BI } },
2639 { "bcctr", XLLK(19,528,0), XLYBB_MASK, PPCCOM, { BO, BI } },
2640 { "bcctr-", XLYLK(19,528,0,0), XLYBB_MASK, PPCCOM, { BOE, BI } },
2641 { "bcctr+", XLYLK(19,528,1,0), XLYBB_MASK, PPCCOM, { BOE, BI } },
2642 { "bcctrl", XLLK(19,528,1), XLYBB_MASK, PPCCOM, { BO, BI } },
2643 { "bcctrl-", XLYLK(19,528,0,1), XLYBB_MASK, PPCCOM, { BOE, BI } },
2644 { "bcctrl+", XLYLK(19,528,1,1), XLYBB_MASK, PPCCOM, { BOE, BI } },
2645 { "bcc", XLLK(19,528,0), XLBB_MASK, PWRCOM, { BO, BI } },
2646 { "bccl", XLLK(19,528,1), XLBB_MASK, PWRCOM, { BO, BI } },
2647 { "bcctre", XLLK(19,529,0), XLYBB_MASK, BOOKE64, { BO, BI } },
2648 { "bcctrel", XLLK(19,529,1), XLYBB_MASK, BOOKE64, { BO, BI } },
2649
2650 { "rlwimi", M(20,0), M_MASK, PPCCOM, { RA,RS,SH,MBE,ME } },
2651 { "rlimi", M(20,0), M_MASK, PWRCOM, { RA,RS,SH,MBE,ME } },
2652
2653 { "rlwimi.", M(20,1), M_MASK, PPCCOM, { RA,RS,SH,MBE,ME } },
2654 { "rlimi.", M(20,1), M_MASK, PWRCOM, { RA,RS,SH,MBE,ME } },
2655
2656 { "rotlwi", MME(21,31,0), MMBME_MASK, PPCCOM, { RA, RS, SH } },
2657 { "clrlwi", MME(21,31,0), MSHME_MASK, PPCCOM, { RA, RS, MB } },
2658 { "rlwinm", M(21,0), M_MASK, PPCCOM, { RA,RS,SH,MBE,ME } },
2659 { "rlinm", M(21,0), M_MASK, PWRCOM, { RA,RS,SH,MBE,ME } },
2660 { "rotlwi.", MME(21,31,1), MMBME_MASK, PPCCOM, { RA,RS,SH } },
2661 { "clrlwi.", MME(21,31,1), MSHME_MASK, PPCCOM, { RA, RS, MB } },
2662 { "rlwinm.", M(21,1), M_MASK, PPCCOM, { RA,RS,SH,MBE,ME } },
2663 { "rlinm.", M(21,1), M_MASK, PWRCOM, { RA,RS,SH,MBE,ME } },
2664
2665 { "rlmi", M(22,0), M_MASK, M601, { RA,RS,RB,MBE,ME } },
2666 { "rlmi.", M(22,1), M_MASK, M601, { RA,RS,RB,MBE,ME } },
2667
2668 { "be", B(22,0,0), B_MASK, BOOKE64, { LI } },
2669 { "bel", B(22,0,1), B_MASK, BOOKE64, { LI } },
2670 { "bea", B(22,1,0), B_MASK, BOOKE64, { LIA } },
2671 { "bela", B(22,1,1), B_MASK, BOOKE64, { LIA } },
2672
2673 { "rotlw", MME(23,31,0), MMBME_MASK, PPCCOM, { RA, RS, RB } },
2674 { "rlwnm", M(23,0), M_MASK, PPCCOM, { RA,RS,RB,MBE,ME } },
2675 { "rlnm", M(23,0), M_MASK, PWRCOM, { RA,RS,RB,MBE,ME } },
2676 { "rotlw.", MME(23,31,1), MMBME_MASK, PPCCOM, { RA, RS, RB } },
2677 { "rlwnm.", M(23,1), M_MASK, PPCCOM, { RA,RS,RB,MBE,ME } },
2678 { "rlnm.", M(23,1), M_MASK, PWRCOM, { RA,RS,RB,MBE,ME } },
2679
2680 { "nop", OP(24), 0xffffffff, PPCCOM, { 0 } },
2681 { "ori", OP(24), OP_MASK, PPCCOM, { RA, RS, UI } },
2682 { "oril", OP(24), OP_MASK, PWRCOM, { RA, RS, UI } },
2683
2684 { "oris", OP(25), OP_MASK, PPCCOM, { RA, RS, UI } },
2685 { "oriu", OP(25), OP_MASK, PWRCOM, { RA, RS, UI } },
2686
2687 { "xori", OP(26), OP_MASK, PPCCOM, { RA, RS, UI } },
2688 { "xoril", OP(26), OP_MASK, PWRCOM, { RA, RS, UI } },
2689
2690 { "xoris", OP(27), OP_MASK, PPCCOM, { RA, RS, UI } },
2691 { "xoriu", OP(27), OP_MASK, PWRCOM, { RA, RS, UI } },
2692
2693 { "andi.", OP(28), OP_MASK, PPCCOM, { RA, RS, UI } },
2694 { "andil.", OP(28), OP_MASK, PWRCOM, { RA, RS, UI } },
2695
2696 { "andis.", OP(29), OP_MASK, PPCCOM, { RA, RS, UI } },
2697 { "andiu.", OP(29), OP_MASK, PWRCOM, { RA, RS, UI } },
2698
2699 { "rotldi", MD(30,0,0), MDMB_MASK, PPC64, { RA, RS, SH6 } },
2700 { "clrldi", MD(30,0,0), MDSH_MASK, PPC64, { RA, RS, MB6 } },
2701 { "rldicl", MD(30,0,0), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
2702 { "rotldi.", MD(30,0,1), MDMB_MASK, PPC64, { RA, RS, SH6 } },
2703 { "clrldi.", MD(30,0,1), MDSH_MASK, PPC64, { RA, RS, MB6 } },
2704 { "rldicl.", MD(30,0,1), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
2705
2706 { "rldicr", MD(30,1,0), MD_MASK, PPC64, { RA, RS, SH6, ME6 } },
2707 { "rldicr.", MD(30,1,1), MD_MASK, PPC64, { RA, RS, SH6, ME6 } },
2708
2709 { "rldic", MD(30,2,0), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
2710 { "rldic.", MD(30,2,1), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
2711
2712 { "rldimi", MD(30,3,0), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
2713 { "rldimi.", MD(30,3,1), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
2714
2715 { "rotld", MDS(30,8,0), MDSMB_MASK, PPC64, { RA, RS, RB } },
2716 { "rldcl", MDS(30,8,0), MDS_MASK, PPC64, { RA, RS, RB, MB6 } },
2717 { "rotld.", MDS(30,8,1), MDSMB_MASK, PPC64, { RA, RS, RB } },
2718 { "rldcl.", MDS(30,8,1), MDS_MASK, PPC64, { RA, RS, RB, MB6 } },
2719
2720 { "rldcr", MDS(30,9,0), MDS_MASK, PPC64, { RA, RS, RB, ME6 } },
2721 { "rldcr.", MDS(30,9,1), MDS_MASK, PPC64, { RA, RS, RB, ME6 } },
2722
2723 { "cmpw", XCMPL(31,0,0), XCMPL_MASK, PPCCOM, { OBF, RA, RB } },
2724 { "cmpd", XCMPL(31,0,1), XCMPL_MASK, PPC64, { OBF, RA, RB } },
2725 { "cmp", X(31,0), XCMP_MASK, PPCONLY, { BF, L, RA, RB } },
2726 { "cmp", X(31,0), XCMPL_MASK, PWRCOM, { BF, RA, RB } },
2727
2728 { "twlgt", XTO(31,4,TOLGT), XTO_MASK, PPCCOM, { RA, RB } },
2729 { "tlgt", XTO(31,4,TOLGT), XTO_MASK, PWRCOM, { RA, RB } },
2730 { "twllt", XTO(31,4,TOLLT), XTO_MASK, PPCCOM, { RA, RB } },
2731 { "tllt", XTO(31,4,TOLLT), XTO_MASK, PWRCOM, { RA, RB } },
2732 { "tweq", XTO(31,4,TOEQ), XTO_MASK, PPCCOM, { RA, RB } },
2733 { "teq", XTO(31,4,TOEQ), XTO_MASK, PWRCOM, { RA, RB } },
2734 { "twlge", XTO(31,4,TOLGE), XTO_MASK, PPCCOM, { RA, RB } },
2735 { "tlge", XTO(31,4,TOLGE), XTO_MASK, PWRCOM, { RA, RB } },
2736 { "twlnl", XTO(31,4,TOLNL), XTO_MASK, PPCCOM, { RA, RB } },
2737 { "tlnl", XTO(31,4,TOLNL), XTO_MASK, PWRCOM, { RA, RB } },
2738 { "twlle", XTO(31,4,TOLLE), XTO_MASK, PPCCOM, { RA, RB } },
2739 { "tlle", XTO(31,4,TOLLE), XTO_MASK, PWRCOM, { RA, RB } },
2740 { "twlng", XTO(31,4,TOLNG), XTO_MASK, PPCCOM, { RA, RB } },
2741 { "tlng", XTO(31,4,TOLNG), XTO_MASK, PWRCOM, { RA, RB } },
2742 { "twgt", XTO(31,4,TOGT), XTO_MASK, PPCCOM, { RA, RB } },
2743 { "tgt", XTO(31,4,TOGT), XTO_MASK, PWRCOM, { RA, RB } },
2744 { "twge", XTO(31,4,TOGE), XTO_MASK, PPCCOM, { RA, RB } },
2745 { "tge", XTO(31,4,TOGE), XTO_MASK, PWRCOM, { RA, RB } },
2746 { "twnl", XTO(31,4,TONL), XTO_MASK, PPCCOM, { RA, RB } },
2747 { "tnl", XTO(31,4,TONL), XTO_MASK, PWRCOM, { RA, RB } },
2748 { "twlt", XTO(31,4,TOLT), XTO_MASK, PPCCOM, { RA, RB } },
2749 { "tlt", XTO(31,4,TOLT), XTO_MASK, PWRCOM, { RA, RB } },
2750 { "twle", XTO(31,4,TOLE), XTO_MASK, PPCCOM, { RA, RB } },
2751 { "tle", XTO(31,4,TOLE), XTO_MASK, PWRCOM, { RA, RB } },
2752 { "twng", XTO(31,4,TONG), XTO_MASK, PPCCOM, { RA, RB } },
2753 { "tng", XTO(31,4,TONG), XTO_MASK, PWRCOM, { RA, RB } },
2754 { "twne", XTO(31,4,TONE), XTO_MASK, PPCCOM, { RA, RB } },
2755 { "tne", XTO(31,4,TONE), XTO_MASK, PWRCOM, { RA, RB } },
2756 { "trap", XTO(31,4,TOU), 0xffffffff, PPCCOM, { 0 } },
2757 { "tw", X(31,4), X_MASK, PPCCOM, { TO, RA, RB } },
2758 { "t", X(31,4), X_MASK, PWRCOM, { TO, RA, RB } },
2759
2760 { "subfc", XO(31,8,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
2761 { "sf", XO(31,8,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
2762 { "subc", XO(31,8,0,0), XO_MASK, PPC, { RT, RB, RA } },
2763 { "subfc.", XO(31,8,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
2764 { "sf.", XO(31,8,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
2765 { "subc.", XO(31,8,0,1), XO_MASK, PPCCOM, { RT, RB, RA } },
2766 { "subfco", XO(31,8,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
2767 { "sfo", XO(31,8,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
2768 { "subco", XO(31,8,1,0), XO_MASK, PPC, { RT, RB, RA } },
2769 { "subfco.", XO(31,8,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
2770 { "sfo.", XO(31,8,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
2771 { "subco.", XO(31,8,1,1), XO_MASK, PPC, { RT, RB, RA } },
2772
2773 { "mulhdu", XO(31,9,0,0), XO_MASK, PPC64, { RT, RA, RB } },
2774 { "mulhdu.", XO(31,9,0,1), XO_MASK, PPC64, { RT, RA, RB } },
2775
2776 { "addc", XO(31,10,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
2777 { "a", XO(31,10,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
2778 { "addc.", XO(31,10,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
2779 { "a.", XO(31,10,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
2780 { "addco", XO(31,10,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
2781 { "ao", XO(31,10,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
2782 { "addco.", XO(31,10,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
2783 { "ao.", XO(31,10,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
2784
2785 { "mulhwu", XO(31,11,0,0), XO_MASK, PPC, { RT, RA, RB } },
2786 { "mulhwu.", XO(31,11,0,1), XO_MASK, PPC, { RT, RA, RB } },
2787
2788 { "mfcr", X(31,19), XRARB_MASK, COM, { RT } },
2789
2790 { "lwarx", X(31,20), X_MASK, PPC, { RT, RA, RB } },
2791
2792 { "ldx", X(31,21), X_MASK, PPC64, { RT, RA, RB } },
2793
2794 { "icbt", X(31,22), X_MASK, BOOKE, { CT, RA, RB } },
2795
2796 { "lwzx", X(31,23), X_MASK, PPCCOM, { RT, RA, RB } },
2797 { "lx", X(31,23), X_MASK, PWRCOM, { RT, RA, RB } },
2798
2799 { "slw", XRC(31,24,0), X_MASK, PPCCOM, { RA, RS, RB } },
2800 { "sl", XRC(31,24,0), X_MASK, PWRCOM, { RA, RS, RB } },
2801 { "slw.", XRC(31,24,1), X_MASK, PPCCOM, { RA, RS, RB } },
2802 { "sl.", XRC(31,24,1), X_MASK, PWRCOM, { RA, RS, RB } },
2803
2804 { "cntlzw", XRC(31,26,0), XRB_MASK, PPCCOM, { RA, RS } },
2805 { "cntlz", XRC(31,26,0), XRB_MASK, PWRCOM, { RA, RS } },
2806 { "cntlzw.", XRC(31,26,1), XRB_MASK, PPCCOM, { RA, RS } },
2807 { "cntlz.", XRC(31,26,1), XRB_MASK, PWRCOM, { RA, RS } },
2808
2809 { "sld", XRC(31,27,0), X_MASK, PPC64, { RA, RS, RB } },
2810 { "sld.", XRC(31,27,1), X_MASK, PPC64, { RA, RS, RB } },
2811
2812 { "and", XRC(31,28,0), X_MASK, COM, { RA, RS, RB } },
2813 { "and.", XRC(31,28,1), X_MASK, COM, { RA, RS, RB } },
2814
2815 { "maskg", XRC(31,29,0), X_MASK, M601, { RA, RS, RB } },
2816 { "maskg.", XRC(31,29,1), X_MASK, M601, { RA, RS, RB } },
2817
2818 { "icbte", X(31,30), X_MASK, BOOKE64, { CT, RA, RB } },
2819
2820 { "lwzxe", X(31,31), X_MASK, BOOKE64, { RT, RA, RB } },
2821
2822 { "cmplw", XCMPL(31,32,0), XCMPL_MASK, PPCCOM, { OBF, RA, RB } },
2823 { "cmpld", XCMPL(31,32,1), XCMPL_MASK, PPC64, { OBF, RA, RB } },
2824 { "cmpl", X(31,32), XCMP_MASK, PPCONLY, { BF, L, RA, RB } },
2825 { "cmpl", X(31,32), XCMPL_MASK, PWRCOM, { BF, RA, RB } },
2826
2827 { "subf", XO(31,40,0,0), XO_MASK, PPC, { RT, RA, RB } },
2828 { "sub", XO(31,40,0,0), XO_MASK, PPC, { RT, RB, RA } },
2829 { "subf.", XO(31,40,0,1), XO_MASK, PPC, { RT, RA, RB } },
2830 { "sub.", XO(31,40,0,1), XO_MASK, PPC, { RT, RB, RA } },
2831 { "subfo", XO(31,40,1,0), XO_MASK, PPC, { RT, RA, RB } },
2832 { "subo", XO(31,40,1,0), XO_MASK, PPC, { RT, RB, RA } },
2833 { "subfo.", XO(31,40,1,1), XO_MASK, PPC, { RT, RA, RB } },
2834 { "subo.", XO(31,40,1,1), XO_MASK, PPC, { RT, RB, RA } },
2835
2836 { "ldux", X(31,53), X_MASK, PPC64, { RT, RAL, RB } },
2837
2838 { "dcbst", X(31,54), XRT_MASK, PPC, { RA, RB } },
2839
2840 { "lwzux", X(31,55), X_MASK, PPCCOM, { RT, RAL, RB } },
2841 { "lux", X(31,55), X_MASK, PWRCOM, { RT, RA, RB } },
2842
2843 { "dcbste", X(31,62), XRT_MASK, BOOKE64, { RA, RB } },
2844
2845 { "lwzuxe", X(31,63), X_MASK, BOOKE64, { RT, RAL, RB } },
2846
2847 { "cntlzd", XRC(31,58,0), XRB_MASK, PPC64, { RA, RS } },
2848 { "cntlzd.", XRC(31,58,1), XRB_MASK, PPC64, { RA, RS } },
2849
2850 { "andc", XRC(31,60,0), X_MASK, COM, { RA, RS, RB } },
2851 { "andc.", XRC(31,60,1), X_MASK, COM, { RA, RS, RB } },
2852
2853 { "tdlgt", XTO(31,68,TOLGT), XTO_MASK, PPC64, { RA, RB } },
2854 { "tdllt", XTO(31,68,TOLLT), XTO_MASK, PPC64, { RA, RB } },
2855 { "tdeq", XTO(31,68,TOEQ), XTO_MASK, PPC64, { RA, RB } },
2856 { "tdlge", XTO(31,68,TOLGE), XTO_MASK, PPC64, { RA, RB } },
2857 { "tdlnl", XTO(31,68,TOLNL), XTO_MASK, PPC64, { RA, RB } },
2858 { "tdlle", XTO(31,68,TOLLE), XTO_MASK, PPC64, { RA, RB } },
2859 { "tdlng", XTO(31,68,TOLNG), XTO_MASK, PPC64, { RA, RB } },
2860 { "tdgt", XTO(31,68,TOGT), XTO_MASK, PPC64, { RA, RB } },
2861 { "tdge", XTO(31,68,TOGE), XTO_MASK, PPC64, { RA, RB } },
2862 { "tdnl", XTO(31,68,TONL), XTO_MASK, PPC64, { RA, RB } },
2863 { "tdlt", XTO(31,68,TOLT), XTO_MASK, PPC64, { RA, RB } },
2864 { "tdle", XTO(31,68,TOLE), XTO_MASK, PPC64, { RA, RB } },
2865 { "tdng", XTO(31,68,TONG), XTO_MASK, PPC64, { RA, RB } },
2866 { "tdne", XTO(31,68,TONE), XTO_MASK, PPC64, { RA, RB } },
2867 { "td", X(31,68), X_MASK, PPC64, { TO, RA, RB } },
2868
2869 { "mulhd", XO(31,73,0,0), XO_MASK, PPC64, { RT, RA, RB } },
2870 { "mulhd.", XO(31,73,0,1), XO_MASK, PPC64, { RT, RA, RB } },
2871
2872 { "mulhw", XO(31,75,0,0), XO_MASK, PPC, { RT, RA, RB } },
2873 { "mulhw.", XO(31,75,0,1), XO_MASK, PPC, { RT, RA, RB } },
2874
2875 { "mtsrd", X(31,82), XRB_MASK|(1<<20), PPC64, { SR, RS } },
2876
2877 { "mfmsr", X(31,83), XRARB_MASK, COM, { RT } },
2878
2879 { "ldarx", X(31,84), X_MASK, PPC64, { RT, RA, RB } },
2880
2881 { "dcbf", X(31,86), XRT_MASK, PPC, { RA, RB } },
2882
2883 { "lbzx", X(31,87), X_MASK, COM, { RT, RA, RB } },
2884
2885 { "dcbfe", X(31,94), XRT_MASK, BOOKE64, { RA, RB } },
2886
2887 { "lbzxe", X(31,95), X_MASK, BOOKE64, { RT, RA, RB } },
2888
2889 { "neg", XO(31,104,0,0), XORB_MASK, COM, { RT, RA } },
2890 { "neg.", XO(31,104,0,1), XORB_MASK, COM, { RT, RA } },
2891 { "nego", XO(31,104,1,0), XORB_MASK, COM, { RT, RA } },
2892 { "nego.", XO(31,104,1,1), XORB_MASK, COM, { RT, RA } },
2893
2894 { "mul", XO(31,107,0,0), XO_MASK, M601, { RT, RA, RB } },
2895 { "mul.", XO(31,107,0,1), XO_MASK, M601, { RT, RA, RB } },
2896 { "mulo", XO(31,107,1,0), XO_MASK, M601, { RT, RA, RB } },
2897 { "mulo.", XO(31,107,1,1), XO_MASK, M601, { RT, RA, RB } },
2898
2899 { "mtsrdin", X(31,114), XRA_MASK, PPC64, { RS, RB } },
2900
2901 { "clf", X(31,118), XTO_MASK, POWER, { RA, RB } },
2902
2903 { "lbzux", X(31,119), X_MASK, COM, { RT, RAL, RB } },
2904
2905 { "not", XRC(31,124,0), X_MASK, COM, { RA, RS, RBS } },
2906 { "nor", XRC(31,124,0), X_MASK, COM, { RA, RS, RB } },
2907 { "not.", XRC(31,124,1), X_MASK, COM, { RA, RS, RBS } },
2908 { "nor.", XRC(31,124,1), X_MASK, COM, { RA, RS, RB } },
2909
2910 { "lwarxe", X(31,126), X_MASK, BOOKE64, { RT, RA, RB } },
2911
2912 { "lbzuxe", X(31,127), X_MASK, BOOKE64, { RT, RAL, RB } },
2913
2914 { "wrtee", X(31,131), XRARB_MASK, PPC403, { RS } },
2915 { "wrtee", X(31,131), XRARB_MASK, BOOKE, { RS } },
2916
2917 { "subfe", XO(31,136,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
2918 { "sfe", XO(31,136,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
2919 { "subfe.", XO(31,136,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
2920 { "sfe.", XO(31,136,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
2921 { "subfeo", XO(31,136,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
2922 { "sfeo", XO(31,136,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
2923 { "subfeo.", XO(31,136,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
2924 { "sfeo.", XO(31,136,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
2925
2926 { "adde", XO(31,138,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
2927 { "ae", XO(31,138,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
2928 { "adde.", XO(31,138,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
2929 { "ae.", XO(31,138,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
2930 { "addeo", XO(31,138,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
2931 { "aeo", XO(31,138,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
2932 { "addeo.", XO(31,138,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
2933 { "aeo.", XO(31,138,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
2934
2935 { "mtcr", XFXM(31,144,0xff), XFXFXM_MASK|FXM_MASK, COM, { RS }},
2936 { "mtcrf", X(31,144), XFXFXM_MASK, COM, { FXM, RS } },
2937
2938 { "mtmsr", X(31,146), XRARB_MASK, COM, { RS } },
2939
2940 { "stdx", X(31,149), X_MASK, PPC64, { RS, RA, RB } },
2941
2942 { "stwcx.", XRC(31,150,1), X_MASK, PPC, { RS, RA, RB } },
2943
2944 { "stwx", X(31,151), X_MASK, PPCCOM, { RS, RA, RB } },
2945 { "stx", X(31,151), X_MASK, PWRCOM, { RS, RA, RB } },
2946
2947 { "stwcxe.", XRC(31,158,1), X_MASK, BOOKE64, { RS, RA, RB } },
2948
2949 { "stwxe", X(31,159), X_MASK, BOOKE64, { RS, RA, RB } },
2950
2951 { "slq", XRC(31,152,0), X_MASK, M601, { RA, RS, RB } },
2952 { "slq.", XRC(31,152,1), X_MASK, M601, { RA, RS, RB } },
2953
2954 { "sle", XRC(31,153,0), X_MASK, M601, { RA, RS, RB } },
2955 { "sle.", XRC(31,153,1), X_MASK, M601, { RA, RS, RB } },
2956
2957 { "wrteei", X(31,163), XE_MASK, PPC403, { E } },
2958 { "wrteei", X(31,163), XE_MASK, BOOKE, { E } },
2959
2960 { "mtmsrd", X(31,178), XRLARB_MASK, PPC64, { RS, MTMSRD_L } },
2961
2962 { "stdux", X(31,181), X_MASK, PPC64, { RS, RAS, RB } },
2963
2964 { "stwux", X(31,183), X_MASK, PPCCOM, { RS, RAS, RB } },
2965 { "stux", X(31,183), X_MASK, PWRCOM, { RS, RA, RB } },
2966
2967 { "sliq", XRC(31,184,0), X_MASK, M601, { RA, RS, SH } },
2968 { "sliq.", XRC(31,184,1), X_MASK, M601, { RA, RS, SH } },
2969
2970 { "stwuxe", X(31,191), X_MASK, BOOKE64, { RS, RAS, RB } },
2971
2972 { "subfze", XO(31,200,0,0), XORB_MASK, PPCCOM, { RT, RA } },
2973 { "sfze", XO(31,200,0,0), XORB_MASK, PWRCOM, { RT, RA } },
2974 { "subfze.", XO(31,200,0,1), XORB_MASK, PPCCOM, { RT, RA } },
2975 { "sfze.", XO(31,200,0,1), XORB_MASK, PWRCOM, { RT, RA } },
2976 { "subfzeo", XO(31,200,1,0), XORB_MASK, PPCCOM, { RT, RA } },
2977 { "sfzeo", XO(31,200,1,0), XORB_MASK, PWRCOM, { RT, RA } },
2978 { "subfzeo.",XO(31,200,1,1), XORB_MASK, PPCCOM, { RT, RA } },
2979 { "sfzeo.", XO(31,200,1,1), XORB_MASK, PWRCOM, { RT, RA } },
2980
2981 { "addze", XO(31,202,0,0), XORB_MASK, PPCCOM, { RT, RA } },
2982 { "aze", XO(31,202,0,0), XORB_MASK, PWRCOM, { RT, RA } },
2983 { "addze.", XO(31,202,0,1), XORB_MASK, PPCCOM, { RT, RA } },
2984 { "aze.", XO(31,202,0,1), XORB_MASK, PWRCOM, { RT, RA } },
2985 { "addzeo", XO(31,202,1,0), XORB_MASK, PPCCOM, { RT, RA } },
2986 { "azeo", XO(31,202,1,0), XORB_MASK, PWRCOM, { RT, RA } },
2987 { "addzeo.", XO(31,202,1,1), XORB_MASK, PPCCOM, { RT, RA } },
2988 { "azeo.", XO(31,202,1,1), XORB_MASK, PWRCOM, { RT, RA } },
2989
2990 { "mtsr", X(31,210), XRB_MASK|(1<<20), COM32, { SR, RS } },
2991
2992 { "stdcx.", XRC(31,214,1), X_MASK, PPC64, { RS, RA, RB } },
2993
2994 { "stbx", X(31,215), X_MASK, COM, { RS, RA, RB } },
2995
2996 { "sllq", XRC(31,216,0), X_MASK, M601, { RA, RS, RB } },
2997 { "sllq.", XRC(31,216,1), X_MASK, M601, { RA, RS, RB } },
2998
2999 { "sleq", XRC(31,217,0), X_MASK, M601, { RA, RS, RB } },
3000 { "sleq.", XRC(31,217,1), X_MASK, M601, { RA, RS, RB } },
3001
3002 { "stbxe", X(31,223), X_MASK, BOOKE64, { RS, RA, RB } },
3003
3004 { "subfme", XO(31,232,0,0), XORB_MASK, PPCCOM, { RT, RA } },
3005 { "sfme", XO(31,232,0,0), XORB_MASK, PWRCOM, { RT, RA } },
3006 { "subfme.", XO(31,232,0,1), XORB_MASK, PPCCOM, { RT, RA } },
3007 { "sfme.", XO(31,232,0,1), XORB_MASK, PWRCOM, { RT, RA } },
3008 { "subfmeo", XO(31,232,1,0), XORB_MASK, PPCCOM, { RT, RA } },
3009 { "sfmeo", XO(31,232,1,0), XORB_MASK, PWRCOM, { RT, RA } },
3010 { "subfmeo.",XO(31,232,1,1), XORB_MASK, PPCCOM, { RT, RA } },
3011 { "sfmeo.", XO(31,232,1,1), XORB_MASK, PWRCOM, { RT, RA } },
3012
3013 { "mulld", XO(31,233,0,0), XO_MASK, PPC64, { RT, RA, RB } },
3014 { "mulld.", XO(31,233,0,1), XO_MASK, PPC64, { RT, RA, RB } },
3015 { "mulldo", XO(31,233,1,0), XO_MASK, PPC64, { RT, RA, RB } },
3016 { "mulldo.", XO(31,233,1,1), XO_MASK, PPC64, { RT, RA, RB } },
3017
3018 { "addme", XO(31,234,0,0), XORB_MASK, PPCCOM, { RT, RA } },
3019 { "ame", XO(31,234,0,0), XORB_MASK, PWRCOM, { RT, RA } },
3020 { "addme.", XO(31,234,0,1), XORB_MASK, PPCCOM, { RT, RA } },
3021 { "ame.", XO(31,234,0,1), XORB_MASK, PWRCOM, { RT, RA } },
3022 { "addmeo", XO(31,234,1,0), XORB_MASK, PPCCOM, { RT, RA } },
3023 { "ameo", XO(31,234,1,0), XORB_MASK, PWRCOM, { RT, RA } },
3024 { "addmeo.", XO(31,234,1,1), XORB_MASK, PPCCOM, { RT, RA } },
3025 { "ameo.", XO(31,234,1,1), XORB_MASK, PWRCOM, { RT, RA } },
3026
3027 { "mullw", XO(31,235,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
3028 { "muls", XO(31,235,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
3029 { "mullw.", XO(31,235,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
3030 { "muls.", XO(31,235,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
3031 { "mullwo", XO(31,235,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
3032 { "mulso", XO(31,235,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
3033 { "mullwo.", XO(31,235,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
3034 { "mulso.", XO(31,235,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
3035
3036 { "mtsrin", X(31,242), XRA_MASK, PPC32, { RS, RB } },
3037 { "mtsri", X(31,242), XRA_MASK, POWER32, { RS, RB } },
3038
3039 { "dcbtst", X(31,246), XRT_MASK, PPC, { CT, RA, RB } },
3040
3041 { "stbux", X(31,247), X_MASK, COM, { RS, RAS, RB } },
3042
3043 { "slliq", XRC(31,248,0), X_MASK, M601, { RA, RS, SH } },
3044 { "slliq.", XRC(31,248,1), X_MASK, M601, { RA, RS, SH } },
3045
3046 { "dcbtste", X(31,253), X_MASK, BOOKE64, { CT, RA, RB } },
3047
3048 { "stbuxe", X(31,255), X_MASK, BOOKE64, { RS, RAS, RB } },
3049
3050 { "mfdcrx", X(31,259), X_MASK, BOOKE, { RS, RA } },
3051
3052 { "icbt", X(31,262), XRT_MASK, PPC403, { RA, RB } },
3053
3054 { "doz", XO(31,264,0,0), XO_MASK, M601, { RT, RA, RB } },
3055 { "doz.", XO(31,264,0,1), XO_MASK, M601, { RT, RA, RB } },
3056 { "dozo", XO(31,264,1,0), XO_MASK, M601, { RT, RA, RB } },
3057 { "dozo.", XO(31,264,1,1), XO_MASK, M601, { RT, RA, RB } },
3058
3059 { "add", XO(31,266,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
3060 { "cax", XO(31,266,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
3061 { "add.", XO(31,266,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
3062 { "cax.", XO(31,266,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
3063 { "addo", XO(31,266,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
3064 { "caxo", XO(31,266,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
3065 { "addo.", XO(31,266,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
3066 { "caxo.", XO(31,266,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
3067
3068 { "tlbiel", X(31,274), XRTRA_MASK, POWER4, { RB } },
3069
3070 { "mfapidi", X(31,275), X_MASK, BOOKE, { RT, RA } },
3071
3072 { "lscbx", XRC(31,277,0), X_MASK, M601, { RT, RA, RB } },
3073 { "lscbx.", XRC(31,277,1), X_MASK, M601, { RT, RA, RB } },
3074
3075 { "dcbt", X(31,278), XRT_MASK, PPC, { CT, RA, RB } },
3076
3077 { "lhzx", X(31,279), X_MASK, COM, { RT, RA, RB } },
3078
3079 { "eqv", XRC(31,284,0), X_MASK, COM, { RA, RS, RB } },
3080 { "eqv.", XRC(31,284,1), X_MASK, COM, { RA, RS, RB } },
3081
3082 { "dcbte", X(31,286), X_MASK, BOOKE64, { CT, RA, RB } },
3083
3084 { "lhzxe", X(31,287), X_MASK, BOOKE64, { RT, RA, RB } },
3085
3086 { "tlbie", X(31,306), XRTLRA_MASK, PPC, { RB, L } },
3087 { "tlbi", X(31,306), XRT_MASK, POWER, { RA, RB } },
3088
3089 { "eciwx", X(31,310), X_MASK, PPC, { RT, RA, RB } },
3090
3091 { "lhzux", X(31,311), X_MASK, COM, { RT, RAL, RB } },
3092
3093 { "xor", XRC(31,316,0), X_MASK, COM, { RA, RS, RB } },
3094 { "xor.", XRC(31,316,1), X_MASK, COM, { RA, RS, RB } },
3095
3096 { "lhzuxe", X(31,319), X_MASK, BOOKE64, { RT, RAL, RB } },
3097
3098 { "mfexisr", XSPR(31,323,64), XSPR_MASK, PPC403, { RT } },
3099 { "mfexier", XSPR(31,323,66), XSPR_MASK, PPC403, { RT } },
3100 { "mfbr0", XSPR(31,323,128), XSPR_MASK, PPC403, { RT } },
3101 { "mfbr1", XSPR(31,323,129), XSPR_MASK, PPC403, { RT } },
3102 { "mfbr2", XSPR(31,323,130), XSPR_MASK, PPC403, { RT } },
3103 { "mfbr3", XSPR(31,323,131), XSPR_MASK, PPC403, { RT } },
3104 { "mfbr4", XSPR(31,323,132), XSPR_MASK, PPC403, { RT } },
3105 { "mfbr5", XSPR(31,323,133), XSPR_MASK, PPC403, { RT } },
3106 { "mfbr6", XSPR(31,323,134), XSPR_MASK, PPC403, { RT } },
3107 { "mfbr7", XSPR(31,323,135), XSPR_MASK, PPC403, { RT } },
3108 { "mfbear", XSPR(31,323,144), XSPR_MASK, PPC403, { RT } },
3109 { "mfbesr", XSPR(31,323,145), XSPR_MASK, PPC403, { RT } },
3110 { "mfiocr", XSPR(31,323,160), XSPR_MASK, PPC403, { RT } },
3111 { "mfdmacr0", XSPR(31,323,192), XSPR_MASK, PPC403, { RT } },
3112 { "mfdmact0", XSPR(31,323,193), XSPR_MASK, PPC403, { RT } },
3113 { "mfdmada0", XSPR(31,323,194), XSPR_MASK, PPC403, { RT } },
3114 { "mfdmasa0", XSPR(31,323,195), XSPR_MASK, PPC403, { RT } },
3115 { "mfdmacc0", XSPR(31,323,196), XSPR_MASK, PPC403, { RT } },
3116 { "mfdmacr1", XSPR(31,323,200), XSPR_MASK, PPC403, { RT } },
3117 { "mfdmact1", XSPR(31,323,201), XSPR_MASK, PPC403, { RT } },
3118 { "mfdmada1", XSPR(31,323,202), XSPR_MASK, PPC403, { RT } },
3119 { "mfdmasa1", XSPR(31,323,203), XSPR_MASK, PPC403, { RT } },
3120 { "mfdmacc1", XSPR(31,323,204), XSPR_MASK, PPC403, { RT } },
3121 { "mfdmacr2", XSPR(31,323,208), XSPR_MASK, PPC403, { RT } },
3122 { "mfdmact2", XSPR(31,323,209), XSPR_MASK, PPC403, { RT } },
3123 { "mfdmada2", XSPR(31,323,210), XSPR_MASK, PPC403, { RT } },
3124 { "mfdmasa2", XSPR(31,323,211), XSPR_MASK, PPC403, { RT } },
3125 { "mfdmacc2", XSPR(31,323,212), XSPR_MASK, PPC403, { RT } },
3126 { "mfdmacr3", XSPR(31,323,216), XSPR_MASK, PPC403, { RT } },
3127 { "mfdmact3", XSPR(31,323,217), XSPR_MASK, PPC403, { RT } },
3128 { "mfdmada3", XSPR(31,323,218), XSPR_MASK, PPC403, { RT } },
3129 { "mfdmasa3", XSPR(31,323,219), XSPR_MASK, PPC403, { RT } },
3130 { "mfdmacc3", XSPR(31,323,220), XSPR_MASK, PPC403, { RT } },
3131 { "mfdmasr", XSPR(31,323,224), XSPR_MASK, PPC403, { RT } },
3132 { "mfdcr", X(31,323), X_MASK, PPC403, { RT, SPR } },
3133 { "mfdcr", X(31,323), X_MASK, BOOKE, { RT, SPR } },
3134
3135 { "div", XO(31,331,0,0), XO_MASK, M601, { RT, RA, RB } },
3136 { "div.", XO(31,331,0,1), XO_MASK, M601, { RT, RA, RB } },
3137 { "divo", XO(31,331,1,0), XO_MASK, M601, { RT, RA, RB } },
3138 { "divo.", XO(31,331,1,1), XO_MASK, M601, { RT, RA, RB } },
3139
3140 { "mfmq", XSPR(31,339,0), XSPR_MASK, M601, { RT } },
3141 { "mfxer", XSPR(31,339,1), XSPR_MASK, COM, { RT } },
3142 { "mfrtcu", XSPR(31,339,4), XSPR_MASK, COM, { RT } },
3143 { "mfrtcl", XSPR(31,339,5), XSPR_MASK, COM, { RT } },
3144 { "mfdec", XSPR(31,339,6), XSPR_MASK, MFDEC1, { RT } },
3145 { "mflr", XSPR(31,339,8), XSPR_MASK, COM, { RT } },
3146 { "mfctr", XSPR(31,339,9), XSPR_MASK, COM, { RT } },
3147 { "mftid", XSPR(31,339,17), XSPR_MASK, POWER, { RT } },
3148 { "mfdsisr", XSPR(31,339,18), XSPR_MASK, COM, { RT } },
3149 { "mfdar", XSPR(31,339,19), XSPR_MASK, COM, { RT } },
3150 { "mfdec", XSPR(31,339,22), XSPR_MASK, MFDEC2, { RT } },
3151 { "mfsdr0", XSPR(31,339,24), XSPR_MASK, POWER, { RT } },
3152 { "mfsdr1", XSPR(31,339,25), XSPR_MASK, COM, { RT } },
3153 { "mfsrr0", XSPR(31,339,26), XSPR_MASK, COM, { RT } },
3154 { "mfsrr1", XSPR(31,339,27), XSPR_MASK, COM, { RT } },
3155 { "mfcmpa", XSPR(31,339,144), XSPR_MASK, PPC860, { RT } },
3156 { "mfcmpb", XSPR(31,339,145), XSPR_MASK, PPC860, { RT } },
3157 { "mfcmpc", XSPR(31,339,146), XSPR_MASK, PPC860, { RT } },
3158 { "mfcmpd", XSPR(31,339,147), XSPR_MASK, PPC860, { RT } },
3159 { "mficr", XSPR(31,339,148), XSPR_MASK, PPC860, { RT } },
3160 { "mfder", XSPR(31,339,149), XSPR_MASK, PPC860, { RT } },
3161 { "mfcounta", XSPR(31,339,150), XSPR_MASK, PPC860, { RT } },
3162 { "mfcountb", XSPR(31,339,151), XSPR_MASK, PPC860, { RT } },
3163 { "mfcmpe", XSPR(31,339,152), XSPR_MASK, PPC860, { RT } },
3164 { "mfcmpf", XSPR(31,339,153), XSPR_MASK, PPC860, { RT } },
3165 { "mfcmpg", XSPR(31,339,154), XSPR_MASK, PPC860, { RT } },
3166 { "mfcmph", XSPR(31,339,155), XSPR_MASK, PPC860, { RT } },
3167 { "mflctrl1", XSPR(31,339,156), XSPR_MASK, PPC860, { RT } },
3168 { "mflctrl2", XSPR(31,339,157), XSPR_MASK, PPC860, { RT } },
3169 { "mfictrl", XSPR(31,339,158), XSPR_MASK, PPC860, { RT } },
3170 { "mfbar", XSPR(31,339,159), XSPR_MASK, PPC860, { RT } },
3171 { "mfvrsave", XSPR(31,339,256), XSPR_MASK, PPCVEC, { RT } },
3172 { "mfsprg4", XSPR(31,339,260), XSPR_MASK, PPC405, { RT } },
3173 { "mfsprg5", XSPR(31,339,261), XSPR_MASK, PPC405, { RT } },
3174 { "mfsprg6", XSPR(31,339,262), XSPR_MASK, PPC405, { RT } },
3175 { "mfsprg7", XSPR(31,339,263), XSPR_MASK, PPC405, { RT } },
3176 { "mfsprg", XSPR(31,339,272), XSPRG_MASK, PPC, { RT, SPRG } },
3177 { "mfsprg0", XSPR(31,339,272), XSPR_MASK, PPC, { RT } },
3178 { "mfsprg1", XSPR(31,339,273), XSPR_MASK, PPC, { RT } },
3179 { "mfsprg2", XSPR(31,339,274), XSPR_MASK, PPC, { RT } },
3180 { "mfsprg3", XSPR(31,339,275), XSPR_MASK, PPC, { RT } },
3181 { "mfasr", XSPR(31,339,280), XSPR_MASK, PPC64, { RT } },
3182 { "mfear", XSPR(31,339,282), XSPR_MASK, PPC, { RT } },
3183 { "mfpvr", XSPR(31,339,287), XSPR_MASK, PPC, { RT } },
3184 { "mfibatu", XSPR(31,339,528), XSPRBAT_MASK, PPC, { RT, SPRBAT } },
3185 { "mfibatl", XSPR(31,339,529), XSPRBAT_MASK, PPC, { RT, SPRBAT } },
3186 { "mfdbatu", XSPR(31,339,536), XSPRBAT_MASK, PPC, { RT, SPRBAT } },
3187 { "mfdbatl", XSPR(31,339,537), XSPRBAT_MASK, PPC, { RT, SPRBAT } },
3188 { "mfic_cst", XSPR(31,339,560), XSPR_MASK, PPC860, { RT } },
3189 { "mfic_adr", XSPR(31,339,561), XSPR_MASK, PPC860, { RT } },
3190 { "mfic_dat", XSPR(31,339,562), XSPR_MASK, PPC860, { RT } },
3191 { "mfdc_cst", XSPR(31,339,568), XSPR_MASK, PPC860, { RT } },
3192 { "mfdc_adr", XSPR(31,339,569), XSPR_MASK, PPC860, { RT } },
3193 { "mfdc_dat", XSPR(31,339,570), XSPR_MASK, PPC860, { RT } },
3194 { "mfdpdr", XSPR(31,339,630), XSPR_MASK, PPC860, { RT } },
3195 { "mfdpir", XSPR(31,339,631), XSPR_MASK, PPC860, { RT } },
3196 { "mfimmr", XSPR(31,339,638), XSPR_MASK, PPC860, { RT } },
3197 { "mfmi_ctr", XSPR(31,339,784), XSPR_MASK, PPC860, { RT } },
3198 { "mfmi_ap", XSPR(31,339,786), XSPR_MASK, PPC860, { RT } },
3199 { "mfmi_epn", XSPR(31,339,787), XSPR_MASK, PPC860, { RT } },
3200 { "mfmi_twc", XSPR(31,339,789), XSPR_MASK, PPC860, { RT } },
3201 { "mfmi_rpn", XSPR(31,339,790), XSPR_MASK, PPC860, { RT } },
3202 { "mfmd_ctr", XSPR(31,339,792), XSPR_MASK, PPC860, { RT } },
3203 { "mfm_casid",XSPR(31,339,793), XSPR_MASK, PPC860, { RT } },
3204 { "mfmd_ap", XSPR(31,339,794), XSPR_MASK, PPC860, { RT } },
3205 { "mfmd_epn", XSPR(31,339,795), XSPR_MASK, PPC860, { RT } },
3206 { "mfmd_twb", XSPR(31,339,796), XSPR_MASK, PPC860, { RT } },
3207 { "mfmd_twc", XSPR(31,339,797), XSPR_MASK, PPC860, { RT } },
3208 { "mfmd_rpn", XSPR(31,339,798), XSPR_MASK, PPC860, { RT } },
3209 { "mfm_tw", XSPR(31,339,799), XSPR_MASK, PPC860, { RT } },
3210 { "mfmi_dbcam",XSPR(31,339,816), XSPR_MASK, PPC860, { RT } },
3211 { "mfmi_dbram0",XSPR(31,339,817), XSPR_MASK, PPC860, { RT } },
3212 { "mfmi_dbram1",XSPR(31,339,818), XSPR_MASK, PPC860, { RT } },
3213 { "mfmd_dbcam", XSPR(31,339,824), XSPR_MASK, PPC860, { RT } },
3214 { "mfmd_dbram0",XSPR(31,339,825), XSPR_MASK, PPC860, { RT } },
3215 { "mfmd_dbram1",XSPR(31,339,826), XSPR_MASK, PPC860, { RT } },
3216 { "mfzpr", XSPR(31,339,944), XSPR_MASK, PPC403, { RT } },
3217 { "mfpid", XSPR(31,339,945), XSPR_MASK, PPC403, { RT } },
3218 { "mfccr0", XSPR(31,339,947), XSPR_MASK, PPC405, { RT } },
3219 { "mficdbdr", XSPR(31,339,979), XSPR_MASK, PPC403, { RT } },
3220 { "mfummcr0", XSPR(31,339,936), XSPR_MASK, PPC750, { RT } },
3221 { "mfupmc1", XSPR(31,339,937), XSPR_MASK, PPC750, { RT } },
3222 { "mfupmc2", XSPR(31,339,938), XSPR_MASK, PPC750, { RT } },
3223 { "mfusia", XSPR(31,339,939), XSPR_MASK, PPC750, { RT } },
3224 { "mfummcr1", XSPR(31,339,940), XSPR_MASK, PPC750, { RT } },
3225 { "mfupmc3", XSPR(31,339,941), XSPR_MASK, PPC750, { RT } },
3226 { "mfupmc4", XSPR(31,339,942), XSPR_MASK, PPC750, { RT } },
3227 { "mfiac3", XSPR(31,339,948), XSPR_MASK, PPC405, { RT } },
3228 { "mfiac4", XSPR(31,339,949), XSPR_MASK, PPC405, { RT } },
3229 { "mfdvc1", XSPR(31,339,950), XSPR_MASK, PPC405, { RT } },
3230 { "mfdvc2", XSPR(31,339,951), XSPR_MASK, PPC405, { RT } },
3231 { "mfmmcr0", XSPR(31,339,952), XSPR_MASK, PPC750, { RT } },
3232 { "mfpmc1", XSPR(31,339,953), XSPR_MASK, PPC750, { RT } },
3233 { "mfsgr", XSPR(31,339,953), XSPR_MASK, PPC403, { RT } },
3234 { "mfpmc2", XSPR(31,339,954), XSPR_MASK, PPC750, { RT } },
3235 { "mfdcwr", XSPR(31,339,954), XSPR_MASK, PPC403, { RT } },
3236 { "mfsia", XSPR(31,339,955), XSPR_MASK, PPC750, { RT } },
3237 { "mfsler", XSPR(31,339,955), XSPR_MASK, PPC405, { RT } },
3238 { "mfmmcr1", XSPR(31,339,956), XSPR_MASK, PPC750, { RT } },
3239 { "mfsu0r", XSPR(31,339,956), XSPR_MASK, PPC405, { RT } },
3240 { "mfpmc3", XSPR(31,339,957), XSPR_MASK, PPC750, { RT } },
3241 { "mfdbcr1", XSPR(31,339,957), XSPR_MASK, PPC405, { RT } },
3242 { "mfpmc4", XSPR(31,339,958), XSPR_MASK, PPC750, { RT } },
3243 { "mfesr", XSPR(31,339,980), XSPR_MASK, PPC403, { RT } },
3244 { "mfdear", XSPR(31,339,981), XSPR_MASK, PPC403, { RT } },
3245 { "mfevpr", XSPR(31,339,982), XSPR_MASK, PPC403, { RT } },
3246 { "mfcdbcr", XSPR(31,339,983), XSPR_MASK, PPC403, { RT } },
3247 { "mftsr", XSPR(31,339,984), XSPR_MASK, PPC403, { RT } },
3248 { "mftcr", XSPR(31,339,986), XSPR_MASK, PPC403, { RT } },
3249 { "mfpit", XSPR(31,339,987), XSPR_MASK, PPC403, { RT } },
3250 { "mftbhi", XSPR(31,339,988), XSPR_MASK, PPC403, { RT } },
3251 { "mftblo", XSPR(31,339,989), XSPR_MASK, PPC403, { RT } },
3252 { "mfsrr2", XSPR(31,339,990), XSPR_MASK, PPC403, { RT } },
3253 { "mfsrr3", XSPR(31,339,991), XSPR_MASK, PPC403, { RT } },
3254 { "mfdbsr", XSPR(31,339,1008), XSPR_MASK, PPC403, { RT } },
3255 { "mfdbcr0", XSPR(31,339,1010), XSPR_MASK, PPC405, { RT } },
3256 { "mfiac1", XSPR(31,339,1012), XSPR_MASK, PPC403, { RT } },
3257 { "mfiac2", XSPR(31,339,1013), XSPR_MASK, PPC403, { RT } },
3258 { "mfdac1", XSPR(31,339,1014), XSPR_MASK, PPC403, { RT } },
3259 { "mfdac2", XSPR(31,339,1015), XSPR_MASK, PPC403, { RT } },
3260 { "mfdccr", XSPR(31,339,1018), XSPR_MASK, PPC403, { RT } },
3261 { "mficcr", XSPR(31,339,1019), XSPR_MASK, PPC403, { RT } },
3262 { "mfpbl1", XSPR(31,339,1020), XSPR_MASK, PPC403, { RT } },
3263 { "mfpbu1", XSPR(31,339,1021), XSPR_MASK, PPC403, { RT } },
3264 { "mfpbl2", XSPR(31,339,1022), XSPR_MASK, PPC403, { RT } },
3265 { "mfpbu2", XSPR(31,339,1023), XSPR_MASK, PPC403, { RT } },
3266 { "mfl2cr", XSPR(31,339,1017), XSPR_MASK, PPC750, { RT } },
3267 { "mfictc", XSPR(31,339,1019), XSPR_MASK, PPC750, { RT } },
3268 { "mfthrm1", XSPR(31,339,1020), XSPR_MASK, PPC750, { RT } },
3269 { "mfthrm2", XSPR(31,339,1021), XSPR_MASK, PPC750, { RT } },
3270 { "mfthrm3", XSPR(31,339,1022), XSPR_MASK, PPC750, { RT } },
3271 { "mfspr", X(31,339), X_MASK, COM, { RT, SPR } },
3272
3273 { "lwax", X(31,341), X_MASK, PPC64, { RT, RA, RB } },
3274
3275 { "dst", XDSS(31,342,0), XDSS_MASK, PPCVEC, { RA, RB, STRM } },
3276 { "dstt", XDSS(31,342,1), XDSS_MASK, PPCVEC, { RA, RB, STRM } },
3277
3278 { "lhax", X(31,343), X_MASK, COM, { RT, RA, RB } },
3279
3280 { "lhaxe", X(31,351), X_MASK, BOOKE64, { RT, RA, RB } },
3281
3282 { "dstst", XDSS(31,374,0), XDSS_MASK, PPCVEC, { RA, RB, STRM } },
3283 { "dststt", XDSS(31,374,1), XDSS_MASK, PPCVEC, { RA, RB, STRM } },
3284
3285 { "dccci", X(31,454), XRT_MASK, PPC403, { RA, RB } },
3286
3287 { "abs", XO(31,360,0,0), XORB_MASK, M601, { RT, RA } },
3288 { "abs.", XO(31,360,0,1), XORB_MASK, M601, { RT, RA } },
3289 { "abso", XO(31,360,1,0), XORB_MASK, M601, { RT, RA } },
3290 { "abso.", XO(31,360,1,1), XORB_MASK, M601, { RT, RA } },
3291
3292 { "divs", XO(31,363,0,0), XO_MASK, M601, { RT, RA, RB } },
3293 { "divs.", XO(31,363,0,1), XO_MASK, M601, { RT, RA, RB } },
3294 { "divso", XO(31,363,1,0), XO_MASK, M601, { RT, RA, RB } },
3295 { "divso.", XO(31,363,1,1), XO_MASK, M601, { RT, RA, RB } },
3296
3297 { "tlbia", X(31,370), 0xffffffff, PPC, { 0 } },
3298
3299 { "mftbl", XSPR(31,371,268), XSPR_MASK, PPC, { RT } },
3300 { "mftbu", XSPR(31,371,269), XSPR_MASK, PPC, { RT } },
3301 { "mftb", X(31,371), X_MASK, PPC, { RT, TBR } },
3302
3303 { "lwaux", X(31,373), X_MASK, PPC64, { RT, RAL, RB } },
3304
3305 { "lhaux", X(31,375), X_MASK, COM, { RT, RAL, RB } },
3306
3307 { "lhauxe", X(31,383), X_MASK, BOOKE64, { RT, RAL, RB } },
3308
3309 { "mtdcrx", X(31,387), X_MASK, BOOKE, { RA, RS } },
3310
3311 { "subfe64", XO(31,392,0,0), XO_MASK, BOOKE64, { RT, RA, RB } },
3312 { "subfe64o",XO(31,392,1,0), XO_MASK, BOOKE64, { RT, RA, RB } },
3313
3314 { "adde64", XO(31,394,0,0), XO_MASK, BOOKE64, { RT, RA, RB } },
3315 { "adde64o", XO(31,394,1,0), XO_MASK, BOOKE64, { RT, RA, RB } },
3316
3317 { "slbmte", X(31,402), XRA_MASK, PPC64, { RS, RB } },
3318
3319 { "sthx", X(31,407), X_MASK, COM, { RS, RA, RB } },
3320
3321 { "lfqx", X(31,791), X_MASK, POWER2, { FRT, RA, RB } },
3322
3323 { "lfqux", X(31,823), X_MASK, POWER2, { FRT, RA, RB } },
3324
3325 { "stfqx", X(31,919), X_MASK, POWER2, { FRS, RA, RB } },
3326
3327 { "stfqux", X(31,951), X_MASK, POWER2, { FRS, RA, RB } },
3328
3329 { "orc", XRC(31,412,0), X_MASK, COM, { RA, RS, RB } },
3330 { "orc.", XRC(31,412,1), X_MASK, COM, { RA, RS, RB } },
3331
3332 { "sradi", XS(31,413,0), XS_MASK, PPC64, { RA, RS, SH6 } },
3333 { "sradi.", XS(31,413,1), XS_MASK, PPC64, { RA, RS, SH6 } },
3334
3335 { "sthxe", X(31,415), X_MASK, BOOKE64, { RS, RA, RB } },
3336
3337 { "slbie", X(31,434), XRTRA_MASK, PPC64, { RB } },
3338
3339 { "ecowx", X(31,438), X_MASK, PPC, { RT, RA, RB } },
3340
3341 { "sthux", X(31,439), X_MASK, COM, { RS, RAS, RB } },
3342
3343 { "sthuxe", X(31,447), X_MASK, BOOKE64, { RS, RAS, RB } },
3344
3345 { "mr", XRC(31,444,0), X_MASK, COM, { RA, RS, RBS } },
3346 { "or", XRC(31,444,0), X_MASK, COM, { RA, RS, RB } },
3347 { "mr.", XRC(31,444,1), X_MASK, COM, { RA, RS, RBS } },
3348 { "or.", XRC(31,444,1), X_MASK, COM, { RA, RS, RB } },
3349
3350 { "mtexisr", XSPR(31,451,64), XSPR_MASK, PPC403, { RT } },
3351 { "mtexier", XSPR(31,451,66), XSPR_MASK, PPC403, { RT } },
3352 { "mtbr0", XSPR(31,451,128), XSPR_MASK, PPC403, { RT } },
3353 { "mtbr1", XSPR(31,451,129), XSPR_MASK, PPC403, { RT } },
3354 { "mtbr2", XSPR(31,451,130), XSPR_MASK, PPC403, { RT } },
3355 { "mtbr3", XSPR(31,451,131), XSPR_MASK, PPC403, { RT } },
3356 { "mtbr4", XSPR(31,451,132), XSPR_MASK, PPC403, { RT } },
3357 { "mtbr5", XSPR(31,451,133), XSPR_MASK, PPC403, { RT } },
3358 { "mtbr6", XSPR(31,451,134), XSPR_MASK, PPC403, { RT } },
3359 { "mtbr7", XSPR(31,451,135), XSPR_MASK, PPC403, { RT } },
3360 { "mtbear", XSPR(31,451,144), XSPR_MASK, PPC403, { RT } },
3361 { "mtbesr", XSPR(31,451,145), XSPR_MASK, PPC403, { RT } },
3362 { "mtiocr", XSPR(31,451,160), XSPR_MASK, PPC403, { RT } },
3363 { "mtdmacr0", XSPR(31,451,192), XSPR_MASK, PPC403, { RT } },
3364 { "mtdmact0", XSPR(31,451,193), XSPR_MASK, PPC403, { RT } },
3365 { "mtdmada0", XSPR(31,451,194), XSPR_MASK, PPC403, { RT } },
3366 { "mtdmasa0", XSPR(31,451,195), XSPR_MASK, PPC403, { RT } },
3367 { "mtdmacc0", XSPR(31,451,196), XSPR_MASK, PPC403, { RT } },
3368 { "mtdmacr1", XSPR(31,451,200), XSPR_MASK, PPC403, { RT } },
3369 { "mtdmact1", XSPR(31,451,201), XSPR_MASK, PPC403, { RT } },
3370 { "mtdmada1", XSPR(31,451,202), XSPR_MASK, PPC403, { RT } },
3371 { "mtdmasa1", XSPR(31,451,203), XSPR_MASK, PPC403, { RT } },
3372 { "mtdmacc1", XSPR(31,451,204), XSPR_MASK, PPC403, { RT } },
3373 { "mtdmacr2", XSPR(31,451,208), XSPR_MASK, PPC403, { RT } },
3374 { "mtdmact2", XSPR(31,451,209), XSPR_MASK, PPC403, { RT } },
3375 { "mtdmada2", XSPR(31,451,210), XSPR_MASK, PPC403, { RT } },
3376 { "mtdmasa2", XSPR(31,451,211), XSPR_MASK, PPC403, { RT } },
3377 { "mtdmacc2", XSPR(31,451,212), XSPR_MASK, PPC403, { RT } },
3378 { "mtdmacr3", XSPR(31,451,216), XSPR_MASK, PPC403, { RT } },
3379 { "mtdmact3", XSPR(31,451,217), XSPR_MASK, PPC403, { RT } },
3380 { "mtdmada3", XSPR(31,451,218), XSPR_MASK, PPC403, { RT } },
3381 { "mtdmasa3", XSPR(31,451,219), XSPR_MASK, PPC403, { RT } },
3382 { "mtdmacc3", XSPR(31,451,220), XSPR_MASK, PPC403, { RT } },
3383 { "mtdmasr", XSPR(31,451,224), XSPR_MASK, PPC403, { RT } },
3384 { "mtdcr", X(31,451), X_MASK, PPC403, { SPR, RS } },
3385 { "mtdcr", X(31,451), X_MASK, BOOKE, { SPR, RS } },
3386
3387 { "subfze64",XO(31,456,0,0), XORB_MASK, BOOKE64, { RT, RA } },
3388 { "subfze64o",XO(31,456,1,0), XORB_MASK, BOOKE64, { RT, RA } },
3389
3390 { "divdu", XO(31,457,0,0), XO_MASK, PPC64, { RT, RA, RB } },
3391 { "divdu.", XO(31,457,0,1), XO_MASK, PPC64, { RT, RA, RB } },
3392 { "divduo", XO(31,457,1,0), XO_MASK, PPC64, { RT, RA, RB } },
3393 { "divduo.", XO(31,457,1,1), XO_MASK, PPC64, { RT, RA, RB } },
3394
3395 { "addze64", XO(31,458,0,0), XORB_MASK, BOOKE64, { RT, RA } },
3396 { "addze64o",XO(31,458,1,0), XORB_MASK, BOOKE64, { RT, RA } },
3397
3398 { "divwu", XO(31,459,0,0), XO_MASK, PPC, { RT, RA, RB } },
3399 { "divwu.", XO(31,459,0,1), XO_MASK, PPC, { RT, RA, RB } },
3400 { "divwuo", XO(31,459,1,0), XO_MASK, PPC, { RT, RA, RB } },
3401 { "divwuo.", XO(31,459,1,1), XO_MASK, PPC, { RT, RA, RB } },
3402
3403 { "mtmq", XSPR(31,467,0), XSPR_MASK, M601, { RS } },
3404 { "mtxer", XSPR(31,467,1), XSPR_MASK, COM, { RS } },
3405 { "mtlr", XSPR(31,467,8), XSPR_MASK, COM, { RS } },
3406 { "mtctr", XSPR(31,467,9), XSPR_MASK, COM, { RS } },
3407 { "mttid", XSPR(31,467,17), XSPR_MASK, POWER, { RS } },
3408 { "mtdsisr", XSPR(31,467,18), XSPR_MASK, COM, { RS } },
3409 { "mtdar", XSPR(31,467,19), XSPR_MASK, COM, { RS } },
3410 { "mtrtcu", XSPR(31,467,20), XSPR_MASK, COM, { RS } },
3411 { "mtrtcl", XSPR(31,467,21), XSPR_MASK, COM, { RS } },
3412 { "mtdec", XSPR(31,467,22), XSPR_MASK, COM, { RS } },
3413 { "mtsdr0", XSPR(31,467,24), XSPR_MASK, POWER, { RS } },
3414 { "mtsdr1", XSPR(31,467,25), XSPR_MASK, COM, { RS } },
3415 { "mtsrr0", XSPR(31,467,26), XSPR_MASK, COM, { RS } },
3416 { "mtsrr1", XSPR(31,467,27), XSPR_MASK, COM, { RS } },
3417 { "mtcmpa", XSPR(31,467,144), XSPR_MASK, PPC860, { RT } },
3418 { "mtcmpb", XSPR(31,467,145), XSPR_MASK, PPC860, { RT } },
3419 { "mtcmpc", XSPR(31,467,146), XSPR_MASK, PPC860, { RT } },
3420 { "mtcmpd", XSPR(31,467,147), XSPR_MASK, PPC860, { RT } },
3421 { "mticr", XSPR(31,467,148), XSPR_MASK, PPC860, { RT } },
3422 { "mtder", XSPR(31,467,149), XSPR_MASK, PPC860, { RT } },
3423 { "mtcounta", XSPR(31,467,150), XSPR_MASK, PPC860, { RT } },
3424 { "mtcountb", XSPR(31,467,151), XSPR_MASK, PPC860, { RT } },
3425 { "mtcmpe", XSPR(31,467,152), XSPR_MASK, PPC860, { RT } },
3426 { "mtcmpf", XSPR(31,467,153), XSPR_MASK, PPC860, { RT } },
3427 { "mtcmpg", XSPR(31,467,154), XSPR_MASK, PPC860, { RT } },
3428 { "mtcmph", XSPR(31,467,155), XSPR_MASK, PPC860, { RT } },
3429 { "mtlctrl1", XSPR(31,467,156), XSPR_MASK, PPC860, { RT } },
3430 { "mtlctrl2", XSPR(31,467,157), XSPR_MASK, PPC860, { RT } },
3431 { "mtictrl", XSPR(31,467,158), XSPR_MASK, PPC860, { RT } },
3432 { "mtbar", XSPR(31,467,159), XSPR_MASK, PPC860, { RT } },
3433 { "mtvrsave",XSPR(31,467,256), XSPR_MASK, PPCVEC, { RT } },
3434 { "mtsprg", XSPR(31,467,272), XSPRG_MASK, PPC, { SPRG, RS } },
3435 { "mtsprg0", XSPR(31,467,272), XSPR_MASK, PPC, { RT } },
3436 { "mtsprg1", XSPR(31,467,273), XSPR_MASK, PPC, { RT } },
3437 { "mtsprg2", XSPR(31,467,274), XSPR_MASK, PPC, { RT } },
3438 { "mtsprg3", XSPR(31,467,275), XSPR_MASK, PPC, { RT } },
3439 { "mtsprg4", XSPR(31,467,276), XSPR_MASK, PPC405, { RT } },
3440 { "mtsprg5", XSPR(31,467,277), XSPR_MASK, PPC405, { RT } },
3441 { "mtsprg6", XSPR(31,467,278), XSPR_MASK, PPC405, { RT } },
3442 { "mtsprg7", XSPR(31,467,279), XSPR_MASK, PPC405, { RT } },
3443 { "mtasr", XSPR(31,467,280), XSPR_MASK, PPC64, { RS } },
3444 { "mtear", XSPR(31,467,282), XSPR_MASK, PPC, { RS } },
3445 { "mttbl", XSPR(31,467,284), XSPR_MASK, PPC, { RS } },
3446 { "mttbu", XSPR(31,467,285), XSPR_MASK, PPC, { RS } },
3447 { "mtibatu", XSPR(31,467,528), XSPRBAT_MASK, PPC, { SPRBAT, RS } },
3448 { "mtibatl", XSPR(31,467,529), XSPRBAT_MASK, PPC, { SPRBAT, RS } },
3449 { "mtdbatu", XSPR(31,467,536), XSPRBAT_MASK, PPC, { SPRBAT, RS } },
3450 { "mtdbatl", XSPR(31,467,537), XSPRBAT_MASK, PPC, { SPRBAT, RS } },
3451 { "mtzpr", XSPR(31,467,944), XSPR_MASK, PPC403, { RT } },
3452 { "mtpid", XSPR(31,467,945), XSPR_MASK, PPC403, { RT } },
3453 { "mtccr0", XSPR(31,467,947), XSPR_MASK, PPC405, { RT } },
3454 { "mtiac3", XSPR(31,467,948), XSPR_MASK, PPC405, { RT } },
3455 { "mtiac4", XSPR(31,467,949), XSPR_MASK, PPC405, { RT } },
3456 { "mtdvc1", XSPR(31,467,950), XSPR_MASK, PPC405, { RT } },
3457 { "mtdvc2", XSPR(31,467,951), XSPR_MASK, PPC405, { RT } },
3458 { "mtsgr", XSPR(31,467,953), XSPR_MASK, PPC403, { RT } },
3459 { "mtdcwr", XSPR(31,467,954), XSPR_MASK, PPC403, { RT } },
3460 { "mtsler", XSPR(31,467,955), XSPR_MASK, PPC405, { RT } },
3461 { "mtsu0r", XSPR(31,467,956), XSPR_MASK, PPC405, { RT } },
3462 { "mtdbcr1", XSPR(31,467,957), XSPR_MASK, PPC405, { RT } },
3463 { "mticdbdr",XSPR(31,467,979), XSPR_MASK, PPC403, { RT } },
3464 { "mtesr", XSPR(31,467,980), XSPR_MASK, PPC403, { RT } },
3465 { "mtdear", XSPR(31,467,981), XSPR_MASK, PPC403, { RT } },
3466 { "mtevpr", XSPR(31,467,982), XSPR_MASK, PPC403, { RT } },
3467 { "mtcdbcr", XSPR(31,467,983), XSPR_MASK, PPC403, { RT } },
3468 { "mttsr", XSPR(31,467,984), XSPR_MASK, PPC403, { RT } },
3469 { "mttcr", XSPR(31,467,986), XSPR_MASK, PPC403, { RT } },
3470 { "mtpit", XSPR(31,467,987), XSPR_MASK, PPC403, { RT } },
3471 { "mttbhi", XSPR(31,467,988), XSPR_MASK, PPC403, { RT } },
3472 { "mttblo", XSPR(31,467,989), XSPR_MASK, PPC403, { RT } },
3473 { "mtsrr2", XSPR(31,467,990), XSPR_MASK, PPC403, { RT } },
3474 { "mtsrr3", XSPR(31,467,991), XSPR_MASK, PPC403, { RT } },
3475 { "mtdbsr", XSPR(31,467,1008), XSPR_MASK, PPC403, { RT } },
3476 { "mtdbcr0", XSPR(31,467,1010), XSPR_MASK, PPC405, { RT } },
3477 { "mtiac1", XSPR(31,467,1012), XSPR_MASK, PPC403, { RT } },
3478 { "mtiac2", XSPR(31,467,1013), XSPR_MASK, PPC403, { RT } },
3479 { "mtdac1", XSPR(31,467,1014), XSPR_MASK, PPC403, { RT } },
3480 { "mtdac2", XSPR(31,467,1015), XSPR_MASK, PPC403, { RT } },
3481 { "mtdccr", XSPR(31,467,1018), XSPR_MASK, PPC403, { RT } },
3482 { "mticcr", XSPR(31,467,1019), XSPR_MASK, PPC403, { RT } },
3483 { "mtpbl1", XSPR(31,467,1020), XSPR_MASK, PPC403, { RT } },
3484 { "mtpbu1", XSPR(31,467,1021), XSPR_MASK, PPC403, { RT } },
3485 { "mtpbl2", XSPR(31,467,1022), XSPR_MASK, PPC403, { RT } },
3486 { "mtpbu2", XSPR(31,467,1023), XSPR_MASK, PPC403, { RT } },
3487 { "mtummcr0", XSPR(31,467,936), XSPR_MASK, PPC750, { RT } },
3488 { "mtupmc1", XSPR(31,467,937), XSPR_MASK, PPC750, { RT } },
3489 { "mtupmc2", XSPR(31,467,938), XSPR_MASK, PPC750, { RT } },
3490 { "mtusia", XSPR(31,467,939), XSPR_MASK, PPC750, { RT } },
3491 { "mtummcr1", XSPR(31,467,940), XSPR_MASK, PPC750, { RT } },
3492 { "mtupmc3", XSPR(31,467,941), XSPR_MASK, PPC750, { RT } },
3493 { "mtupmc4", XSPR(31,467,942), XSPR_MASK, PPC750, { RT } },
3494 { "mtmmcr0", XSPR(31,467,952), XSPR_MASK, PPC750, { RT } },
3495 { "mtpmc1", XSPR(31,467,953), XSPR_MASK, PPC750, { RT } },
3496 { "mtpmc2", XSPR(31,467,954), XSPR_MASK, PPC750, { RT } },
3497 { "mtsia", XSPR(31,467,955), XSPR_MASK, PPC750, { RT } },
3498 { "mtmmcr1", XSPR(31,467,956), XSPR_MASK, PPC750, { RT } },
3499 { "mtpmc3", XSPR(31,467,957), XSPR_MASK, PPC750, { RT } },
3500 { "mtpmc4", XSPR(31,467,958), XSPR_MASK, PPC750, { RT } },
3501 { "mtl2cr", XSPR(31,467,1017), XSPR_MASK, PPC750, { RT } },
3502 { "mtictc", XSPR(31,467,1019), XSPR_MASK, PPC750, { RT } },
3503 { "mtthrm1", XSPR(31,467,1020), XSPR_MASK, PPC750, { RT } },
3504 { "mtthrm2", XSPR(31,467,1021), XSPR_MASK, PPC750, { RT } },
3505 { "mtthrm3", XSPR(31,467,1022), XSPR_MASK, PPC750, { RT } },
3506 { "mtspr", X(31,467), X_MASK, COM, { SPR, RS } },
3507
3508 { "dcbi", X(31,470), XRT_MASK, PPC, { RA, RB } },
3509
3510 { "nand", XRC(31,476,0), X_MASK, COM, { RA, RS, RB } },
3511 { "nand.", XRC(31,476,1), X_MASK, COM, { RA, RS, RB } },
3512
3513 { "dcbie", X(31,478), XRT_MASK, BOOKE64, { RA, RB } },
3514
3515 { "dcread", X(31,486), X_MASK, PPC403, { RT, RA, RB }},
3516
3517 { "nabs", XO(31,488,0,0), XORB_MASK, M601, { RT, RA } },
3518 { "subfme64",XO(31,488,0,0), XORB_MASK, BOOKE64, { RT, RA } },
3519 { "nabs.", XO(31,488,0,1), XORB_MASK, M601, { RT, RA } },
3520 { "nabso", XO(31,488,1,0), XORB_MASK, M601, { RT, RA } },
3521 { "subfme64o",XO(31,488,1,0), XORB_MASK, BOOKE64, { RT, RA } },
3522 { "nabso.", XO(31,488,1,1), XORB_MASK, M601, { RT, RA } },
3523
3524 { "divd", XO(31,489,0,0), XO_MASK, PPC64, { RT, RA, RB } },
3525 { "divd.", XO(31,489,0,1), XO_MASK, PPC64, { RT, RA, RB } },
3526 { "divdo", XO(31,489,1,0), XO_MASK, PPC64, { RT, RA, RB } },
3527 { "divdo.", XO(31,489,1,1), XO_MASK, PPC64, { RT, RA, RB } },
3528
3529 { "addme64", XO(31,490,0,0), XORB_MASK, BOOKE64, { RT, RA } },
3530 { "addme64o",XO(31,490,1,0), XORB_MASK, BOOKE64, { RT, RA } },
3531
3532 { "divw", XO(31,491,0,0), XO_MASK, PPC, { RT, RA, RB } },
3533 { "divw.", XO(31,491,0,1), XO_MASK, PPC, { RT, RA, RB } },
3534 { "divwo", XO(31,491,1,0), XO_MASK, PPC, { RT, RA, RB } },
3535 { "divwo.", XO(31,491,1,1), XO_MASK, PPC, { RT, RA, RB } },
3536
3537 { "slbia", X(31,498), 0xffffffff, PPC64, { 0 } },
3538
3539 { "cli", X(31,502), XRB_MASK, POWER, { RT, RA } },
3540
3541 { "stdcxe.", XRC(31,511,1), X_MASK, BOOKE64, { RS, RA, RB } },
3542
3543 { "mcrxr", X(31,512), XRARB_MASK|(3<<21), COM, { BF } },
3544
3545 { "mcrxr64", X(31,544), XRARB_MASK|(3<<21), BOOKE, { BF } },
3546
3547 { "clcs", X(31,531), XRB_MASK, M601, { RT, RA } },
3548
3549 { "lswx", X(31,533), X_MASK, PPCCOM, { RT, RA, RB } },
3550 { "lsx", X(31,533), X_MASK, PWRCOM, { RT, RA, RB } },
3551
3552 { "lwbrx", X(31,534), X_MASK, PPCCOM, { RT, RA, RB } },
3553 { "lbrx", X(31,534), X_MASK, PWRCOM, { RT, RA, RB } },
3554
3555 { "lfsx", X(31,535), X_MASK, COM, { FRT, RA, RB } },
3556
3557 { "srw", XRC(31,536,0), X_MASK, PPCCOM, { RA, RS, RB } },
3558 { "sr", XRC(31,536,0), X_MASK, PWRCOM, { RA, RS, RB } },
3559 { "srw.", XRC(31,536,1), X_MASK, PPCCOM, { RA, RS, RB } },
3560 { "sr.", XRC(31,536,1), X_MASK, PWRCOM, { RA, RS, RB } },
3561
3562 { "rrib", XRC(31,537,0), X_MASK, M601, { RA, RS, RB } },
3563 { "rrib.", XRC(31,537,1), X_MASK, M601, { RA, RS, RB } },
3564
3565 { "srd", XRC(31,539,0), X_MASK, PPC64, { RA, RS, RB } },
3566 { "srd.", XRC(31,539,1), X_MASK, PPC64, { RA, RS, RB } },
3567
3568 { "maskir", XRC(31,541,0), X_MASK, M601, { RA, RS, RB } },
3569 { "maskir.", XRC(31,541,1), X_MASK, M601, { RA, RS, RB } },
3570
3571 { "lwbrxe", X(31,542), X_MASK, BOOKE64, { RT, RA, RB } },
3572
3573 { "lfsxe", X(31,543), X_MASK, BOOKE64, { FRT, RA, RB } },
3574
3575 { "tlbsync", X(31,566), 0xffffffff, PPC, { 0 } },
3576
3577 { "lfsux", X(31,567), X_MASK, COM, { FRT, RAS, RB } },
3578
3579 { "lfsuxe", X(31,575), X_MASK, BOOKE64, { FRT, RAS, RB } },
3580
3581 { "mfsr", X(31,595), XRB_MASK|(1<<20), COM32, { RT, SR } },
3582
3583 { "lswi", X(31,597), X_MASK, PPCCOM, { RT, RA, NB } },
3584 { "lsi", X(31,597), X_MASK, PWRCOM, { RT, RA, NB } },
3585
3586 { "lwsync", XSYNC(31,598,1), 0xffffffff, PPCONLY, { 0 } },
3587 { "ptesync", XSYNC(31,598,2), 0xffffffff, PPC64, { 0 } },
3588 { "sync", X(31,598), XSYNC_MASK, PPCCOM, { LS } },
3589 { "dcs", X(31,598), 0xffffffff, PWRCOM, { 0 } },
3590 { "msync", X(31,598), 0xf80007fe, BOOKE, { 0 } },
3591
3592 { "lfdx", X(31,599), X_MASK, COM, { FRT, RA, RB } },
3593
3594 { "lfdxe", X(31,607), X_MASK, BOOKE64, { FRT, RA, RB } },
3595
3596 { "mfsri", X(31,627), X_MASK, PWRCOM, { RT, RA, RB } },
3597
3598 { "dclst", X(31,630), XRB_MASK, PWRCOM, { RS, RA } },
3599
3600 { "lfdux", X(31,631), X_MASK, COM, { FRT, RAS, RB } },
3601
3602 { "lfduxe", X(31,639), X_MASK, BOOKE64, { FRT, RAS, RB } },
3603
3604 { "mfsrin", X(31,659), XRA_MASK, PPC32, { RT, RB } },
3605
3606 { "stswx", X(31,661), X_MASK, PPCCOM, { RS, RA, RB } },
3607 { "stsx", X(31,661), X_MASK, PWRCOM, { RS, RA, RB } },
3608
3609 { "stwbrx", X(31,662), X_MASK, PPCCOM, { RS, RA, RB } },
3610 { "stbrx", X(31,662), X_MASK, PWRCOM, { RS, RA, RB } },
3611
3612 { "stfsx", X(31,663), X_MASK, COM, { FRS, RA, RB } },
3613
3614 { "srq", XRC(31,664,0), X_MASK, M601, { RA, RS, RB } },
3615 { "srq.", XRC(31,664,1), X_MASK, M601, { RA, RS, RB } },
3616
3617 { "sre", XRC(31,665,0), X_MASK, M601, { RA, RS, RB } },
3618 { "sre.", XRC(31,665,1), X_MASK, M601, { RA, RS, RB } },
3619
3620 { "stwbrxe", X(31,670), X_MASK, BOOKE64, { RS, RA, RB } },
3621
3622 { "stfsxe", X(31,671), X_MASK, BOOKE64, { FRS, RA, RB } },
3623
3624 { "stfsux", X(31,695), X_MASK, COM, { FRS, RAS, RB } },
3625
3626 { "sriq", XRC(31,696,0), X_MASK, M601, { RA, RS, SH } },
3627 { "sriq.", XRC(31,696,1), X_MASK, M601, { RA, RS, SH } },
3628
3629 { "stfsuxe", X(31,703), X_MASK, BOOKE64, { FRS, RAS, RB } },
3630
3631 { "stswi", X(31,725), X_MASK, PPCCOM, { RS, RA, NB } },
3632 { "stsi", X(31,725), X_MASK, PWRCOM, { RS, RA, NB } },
3633
3634 { "stfdx", X(31,727), X_MASK, COM, { FRS, RA, RB } },
3635
3636 { "srlq", XRC(31,728,0), X_MASK, M601, { RA, RS, RB } },
3637 { "srlq.", XRC(31,728,1), X_MASK, M601, { RA, RS, RB } },
3638
3639 { "sreq", XRC(31,729,0), X_MASK, M601, { RA, RS, RB } },
3640 { "sreq.", XRC(31,729,1), X_MASK, M601, { RA, RS, RB } },
3641
3642 { "stfdxe", X(31,735), X_MASK, BOOKE64, { FRS, RA, RB } },
3643
3644 { "dcba", X(31,758), XRT_MASK, PPC405, { RA, RB } },
3645 { "dcba", X(31,758), XRT_MASK, BOOKE, { RA, RB } },
3646
3647 { "stfdux", X(31,759), X_MASK, COM, { FRS, RAS, RB } },
3648
3649 { "srliq", XRC(31,760,0), X_MASK, M601, { RA, RS, SH } },
3650 { "srliq.", XRC(31,760,1), X_MASK, M601, { RA, RS, SH } },
3651
3652 { "dcbae", X(31,766), XRT_MASK, BOOKE64, { RA, RB } },
3653
3654 { "stfduxe", X(31,767), X_MASK, BOOKE64, { FRS, RAS, RB } },
3655
3656 { "tlbivax", X(31,786), XRT_MASK, BOOKE, { RA, RB } },
3657 { "tlbivaxe",X(31,787), XRT_MASK, BOOKE, { RA, RB } },
3658
3659 { "lhbrx", X(31,790), X_MASK, COM, { RT, RA, RB } },
3660
3661 { "sraw", XRC(31,792,0), X_MASK, PPCCOM, { RA, RS, RB } },
3662 { "sra", XRC(31,792,0), X_MASK, PWRCOM, { RA, RS, RB } },
3663 { "sraw.", XRC(31,792,1), X_MASK, PPCCOM, { RA, RS, RB } },
3664 { "sra.", XRC(31,792,1), X_MASK, PWRCOM, { RA, RS, RB } },
3665
3666 { "srad", XRC(31,794,0), X_MASK, PPC64, { RA, RS, RB } },
3667 { "srad.", XRC(31,794,1), X_MASK, PPC64, { RA, RS, RB } },
3668
3669 { "lhbrxe", X(31,798), X_MASK, BOOKE64, { RT, RA, RB } },
3670
3671 { "ldxe", X(31,799), X_MASK, BOOKE64, { RT, RA, RB } },
3672 { "lduxe", X(31,831), X_MASK, BOOKE64, { RT, RA, RB } },
3673
3674 { "rac", X(31,818), X_MASK, PWRCOM, { RT, RA, RB } },
3675
3676 { "dss", XDSS(31,822,0), XDSS_MASK, PPCVEC, { STRM } },
3677 { "dssall", XDSS(31,822,1), XDSS_MASK, PPCVEC, { 0 } },
3678
3679 { "srawi", XRC(31,824,0), X_MASK, PPCCOM, { RA, RS, SH } },
3680 { "srai", XRC(31,824,0), X_MASK, PWRCOM, { RA, RS, SH } },
3681 { "srawi.", XRC(31,824,1), X_MASK, PPCCOM, { RA, RS, SH } },
3682 { "srai.", XRC(31,824,1), X_MASK, PWRCOM, { RA, RS, SH } },
3683
3684 { "slbmfev", X(31,851), XRA_MASK, PPC64, { RT, RB } },
3685
3686 { "eieio", X(31,854), 0xffffffff, PPC, { 0 } },
3687 { "mbar", X(31,854), 0xffffffff, BOOKE, { MO } },
3688
3689 { "tlbsx", XRC(31,914,0), X_MASK, PPC403, { RT, RA, RB } },
3690 { "tlbsx.", XRC(31,914,1), X_MASK, PPC403, { RT, RA, RB } },
3691
3692 { "tlbsx", XRC(31,914,0), X_MASK, BOOKE, { RA, RB } },
3693 { "tlbsx.", XRC(31,914,1), X_MASK, BOOKE, { RA, RB } },
3694 { "tlbsxe", XRC(31,915,0), X_MASK, BOOKE, { RA, RB } },
3695 { "tlbsxe.", XRC(31,915,1), X_MASK, BOOKE, { RA, RB } },
3696
3697 { "slbmfee", X(31,915), XRA_MASK, PPC64, { RT, RB } },
3698
3699 { "sthbrx", X(31,918), X_MASK, COM, { RS, RA, RB } },
3700
3701 { "sraq", XRC(31,920,0), X_MASK, M601, { RA, RS, RB } },
3702 { "sraq.", XRC(31,920,1), X_MASK, M601, { RA, RS, RB } },
3703
3704 { "srea", XRC(31,921,0), X_MASK, M601, { RA, RS, RB } },
3705 { "srea.", XRC(31,921,1), X_MASK, M601, { RA, RS, RB } },
3706
3707 { "extsh", XRC(31,922,0), XRB_MASK, PPCCOM, { RA, RS } },
3708 { "exts", XRC(31,922,0), XRB_MASK, PWRCOM, { RA, RS } },
3709 { "extsh.", XRC(31,922,1), XRB_MASK, PPCCOM, { RA, RS } },
3710 { "exts.", XRC(31,922,1), XRB_MASK, PWRCOM, { RA, RS } },
3711
3712 { "sthbrxe", X(31,926), X_MASK, BOOKE64, { RS, RA, RB } },
3713
3714 { "stdxe", X(31,927), X_MASK, BOOKE64, { RS, RA, RB } },
3715
3716 { "tlbre", X(31,946), X_MASK, BOOKE, { RT, RA, WS } },
3717
3718 { "tlbrehi", XTLB(31,946,0), XTLB_MASK, PPC403, { RT, RA } },
3719 { "tlbrelo", XTLB(31,946,1), XTLB_MASK, PPC403, { RT, RA } },
3720
3721 { "sraiq", XRC(31,952,0), X_MASK, M601, { RA, RS, SH } },
3722 { "sraiq.", XRC(31,952,1), X_MASK, M601, { RA, RS, SH } },
3723
3724 { "extsb", XRC(31,954,0), XRB_MASK, PPC, { RA, RS} },
3725 { "extsb.", XRC(31,954,1), XRB_MASK, PPC, { RA, RS} },
3726
3727 { "stduxe", X(31,959), X_MASK, BOOKE64, { RS, RAS, RB } },
3728
3729 { "iccci", X(31,966), XRT_MASK, PPC403, { RA, RB } },
3730
3731 { "tlbld", X(31,978), XRTRA_MASK, PPC, { RB } },
3732
3733 { "tlbwehi", XTLB(31,978,0), XTLB_MASK, PPC403, { RT, RA } },
3734 { "tlbwelo", XTLB(31,978,1), XTLB_MASK, PPC403, { RT, RA } },
3735 { "tlbwe", X(31,978), X_MASK, PPC403, { RS, RA, SH } },
3736
3737 { "tlbwe", X(31,978), X_MASK, BOOKE, { RT, RA, WS } },
3738
3739 { "icbi", X(31,982), XRT_MASK, PPC, { RA, RB } },
3740
3741 { "stfiwx", X(31,983), X_MASK, PPC, { FRS, RA, RB } },
3742
3743 { "extsw", XRC(31,986,0), XRB_MASK, PPC, { RA, RS } },
3744 { "extsw.", XRC(31,986,1), XRB_MASK, PPC, { RA, RS } },
3745
3746 { "icread", X(31,998), XRT_MASK, PPC403, { RA, RB } },
3747
3748 { "icbie", X(31,990), XRT_MASK, BOOKE64, { RA, RB } },
3749 { "stfiwxe", X(31,991), X_MASK, BOOKE64, { FRS, RA, RB } },
3750
3751 { "tlbli", X(31,1010), XRTRA_MASK, PPC, { RB } },
3752
3753 { "dcbz", X(31,1014), XRT_MASK, PPC, { RA, RB } },
3754 { "dclz", X(31,1014), XRT_MASK, PPC, { RA, RB } },
3755
3756 { "dcbze", X(31,1022), XRT_MASK, BOOKE64, { RA, RB } },
3757
3758 { "lvebx", X(31, 7), X_MASK, PPCVEC, { VD, RA, RB } },
3759 { "lvehx", X(31, 39), X_MASK, PPCVEC, { VD, RA, RB } },
3760 { "lvewx", X(31, 71), X_MASK, PPCVEC, { VD, RA, RB } },
3761 { "lvsl", X(31, 6), X_MASK, PPCVEC, { VD, RA, RB } },
3762 { "lvsr", X(31, 38), X_MASK, PPCVEC, { VD, RA, RB } },
3763 { "lvx", X(31, 103), X_MASK, PPCVEC, { VD, RA, RB } },
3764 { "lvxl", X(31, 359), X_MASK, PPCVEC, { VD, RA, RB } },
3765 { "stvebx", X(31, 135), X_MASK, PPCVEC, { VS, RA, RB } },
3766 { "stvehx", X(31, 167), X_MASK, PPCVEC, { VS, RA, RB } },
3767 { "stvewx", X(31, 199), X_MASK, PPCVEC, { VS, RA, RB } },
3768 { "stvx", X(31, 231), X_MASK, PPCVEC, { VS, RA, RB } },
3769 { "stvxl", X(31, 487), X_MASK, PPCVEC, { VS, RA, RB } },
3770
3771 { "lwz", OP(32), OP_MASK, PPCCOM, { RT, D, RA } },
3772 { "l", OP(32), OP_MASK, PWRCOM, { RT, D, RA } },
3773
3774 { "lwzu", OP(33), OP_MASK, PPCCOM, { RT, D, RAL } },
3775 { "lu", OP(33), OP_MASK, PWRCOM, { RT, D, RA } },
3776
3777 { "lbz", OP(34), OP_MASK, COM, { RT, D, RA } },
3778
3779 { "lbzu", OP(35), OP_MASK, COM, { RT, D, RAL } },
3780
3781 { "stw", OP(36), OP_MASK, PPCCOM, { RS, D, RA } },
3782 { "st", OP(36), OP_MASK, PWRCOM, { RS, D, RA } },
3783
3784 { "stwu", OP(37), OP_MASK, PPCCOM, { RS, D, RAS } },
3785 { "stu", OP(37), OP_MASK, PWRCOM, { RS, D, RA } },
3786
3787 { "stb", OP(38), OP_MASK, COM, { RS, D, RA } },
3788
3789 { "stbu", OP(39), OP_MASK, COM, { RS, D, RAS } },
3790
3791 { "lhz", OP(40), OP_MASK, COM, { RT, D, RA } },
3792
3793 { "lhzu", OP(41), OP_MASK, COM, { RT, D, RAL } },
3794
3795 { "lha", OP(42), OP_MASK, COM, { RT, D, RA } },
3796
3797 { "lhau", OP(43), OP_MASK, COM, { RT, D, RAL } },
3798
3799 { "sth", OP(44), OP_MASK, COM, { RS, D, RA } },
3800
3801 { "sthu", OP(45), OP_MASK, COM, { RS, D, RAS } },
3802
3803 { "lmw", OP(46), OP_MASK, PPCCOM, { RT, D, RAM } },
3804 { "lm", OP(46), OP_MASK, PWRCOM, { RT, D, RA } },
3805
3806 { "stmw", OP(47), OP_MASK, PPCCOM, { RS, D, RA } },
3807 { "stm", OP(47), OP_MASK, PWRCOM, { RS, D, RA } },
3808
3809 { "lfs", OP(48), OP_MASK, COM, { FRT, D, RA } },
3810
3811 { "lfsu", OP(49), OP_MASK, COM, { FRT, D, RAS } },
3812
3813 { "lfd", OP(50), OP_MASK, COM, { FRT, D, RA } },
3814
3815 { "lfdu", OP(51), OP_MASK, COM, { FRT, D, RAS } },
3816
3817 { "stfs", OP(52), OP_MASK, COM, { FRS, D, RA } },
3818
3819 { "stfsu", OP(53), OP_MASK, COM, { FRS, D, RAS } },
3820
3821 { "stfd", OP(54), OP_MASK, COM, { FRS, D, RA } },
3822
3823 { "stfdu", OP(55), OP_MASK, COM, { FRS, D, RAS } },
3824
3825 { "lfq", OP(56), OP_MASK, POWER2, { FRT, D, RA } },
3826
3827 { "lfqu", OP(57), OP_MASK, POWER2, { FRT, D, RA } },
3828
3829 { "lbze", DEO(58,0), DE_MASK, BOOKE64, { RT, DE, RA } },
3830 { "lbzue", DEO(58,1), DE_MASK, BOOKE64, { RT, DE, RAL } },
3831 { "lhze", DEO(58,2), DE_MASK, BOOKE64, { RT, DE, RA } },
3832 { "lhzue", DEO(58,3), DE_MASK, BOOKE64, { RT, DE, RAL } },
3833 { "lhae", DEO(58,4), DE_MASK, BOOKE64, { RT, DE, RA } },
3834 { "lhaue", DEO(58,5), DE_MASK, BOOKE64, { RT, DE, RAL } },
3835 { "lwze", DEO(58,6), DE_MASK, BOOKE64, { RT, DE, RA } },
3836 { "lwzue", DEO(58,7), DE_MASK, BOOKE64, { RT, DE, RAL } },
3837 { "stbe", DEO(58,8), DE_MASK, BOOKE64, { RS, DE, RA } },
3838 { "stbue", DEO(58,9), DE_MASK, BOOKE64, { RS, DE, RAS } },
3839 { "sthe", DEO(58,10), DE_MASK, BOOKE64, { RS, DE, RA } },
3840 { "sthue", DEO(58,11), DE_MASK, BOOKE64, { RS, DE, RAS } },
3841 { "stwe", DEO(58,14), DE_MASK, BOOKE64, { RS, DE, RA } },
3842 { "stwue", DEO(58,15), DE_MASK, BOOKE64, { RS, DE, RAS } },
3843
3844 { "ld", DSO(58,0), DS_MASK, PPC64, { RT, DS, RA } },
3845
3846 { "ldu", DSO(58,1), DS_MASK, PPC64, { RT, DS, RAL } },
3847
3848 { "lwa", DSO(58,2), DS_MASK, PPC64, { RT, DS, RA } },
3849
3850 { "fdivs", A(59,18,0), AFRC_MASK, PPC, { FRT, FRA, FRB } },
3851 { "fdivs.", A(59,18,1), AFRC_MASK, PPC, { FRT, FRA, FRB } },
3852
3853 { "fsubs", A(59,20,0), AFRC_MASK, PPC, { FRT, FRA, FRB } },
3854 { "fsubs.", A(59,20,1), AFRC_MASK, PPC, { FRT, FRA, FRB } },
3855
3856 { "fadds", A(59,21,0), AFRC_MASK, PPC, { FRT, FRA, FRB } },
3857 { "fadds.", A(59,21,1), AFRC_MASK, PPC, { FRT, FRA, FRB } },
3858
3859 { "fsqrts", A(59,22,0), AFRAFRC_MASK, PPC, { FRT, FRB } },
3860 { "fsqrts.", A(59,22,1), AFRAFRC_MASK, PPC, { FRT, FRB } },
3861
3862 { "fres", A(59,24,0), AFRAFRC_MASK, PPC, { FRT, FRB } },
3863 { "fres.", A(59,24,1), AFRAFRC_MASK, PPC, { FRT, FRB } },
3864
3865 { "fmuls", A(59,25,0), AFRB_MASK, PPC, { FRT, FRA, FRC } },
3866 { "fmuls.", A(59,25,1), AFRB_MASK, PPC, { FRT, FRA, FRC } },
3867
3868 { "fmsubs", A(59,28,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
3869 { "fmsubs.", A(59,28,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
3870
3871 { "fmadds", A(59,29,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
3872 { "fmadds.", A(59,29,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
3873
3874 { "fnmsubs", A(59,30,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
3875 { "fnmsubs.",A(59,30,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
3876
3877 { "fnmadds", A(59,31,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
3878 { "fnmadds.",A(59,31,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
3879
3880 { "stfq", OP(60), OP_MASK, POWER2, { FRS, D, RA } },
3881
3882 { "stfqu", OP(61), OP_MASK, POWER2, { FRS, D, RA } },
3883
3884 { "lde", DEO(62,0), DE_MASK, BOOKE64, { RT, DES, RA } },
3885 { "ldue", DEO(62,1), DE_MASK, BOOKE64, { RT, DES, RA } },
3886 { "lfse", DEO(62,4), DE_MASK, BOOKE64, { FRT, DES, RA } },
3887 { "lfsue", DEO(62,5), DE_MASK, BOOKE64, { FRT, DES, RAS } },
3888 { "lfde", DEO(62,6), DE_MASK, BOOKE64, { FRT, DES, RA } },
3889 { "lfdue", DEO(62,7), DE_MASK, BOOKE64, { FRT, DES, RAS } },
3890 { "stde", DEO(62,8), DE_MASK, BOOKE64, { RS, DES, RA } },
3891 { "stdue", DEO(62,9), DE_MASK, BOOKE64, { RS, DES, RAS } },
3892 { "stfse", DEO(62,12), DE_MASK, BOOKE64, { FRS, DES, RA } },
3893 { "stfsue", DEO(62,13), DE_MASK, BOOKE64, { FRS, DES, RAS } },
3894 { "stfde", DEO(62,14), DE_MASK, BOOKE64, { FRS, DES, RA } },
3895 { "stfdue", DEO(62,15), DE_MASK, BOOKE64, { FRS, DES, RAS } },
3896
3897 { "std", DSO(62,0), DS_MASK, PPC64, { RS, DS, RA } },
3898
3899 { "stdu", DSO(62,1), DS_MASK, PPC64, { RS, DS, RAS } },
3900
3901 { "fcmpu", X(63,0), X_MASK|(3<<21), COM, { BF, FRA, FRB } },
3902
3903 { "frsp", XRC(63,12,0), XRA_MASK, COM, { FRT, FRB } },
3904 { "frsp.", XRC(63,12,1), XRA_MASK, COM, { FRT, FRB } },
3905
3906 { "fctiw", XRC(63,14,0), XRA_MASK, PPCCOM, { FRT, FRB } },
3907 { "fcir", XRC(63,14,0), XRA_MASK, POWER2, { FRT, FRB } },
3908 { "fctiw.", XRC(63,14,1), XRA_MASK, PPCCOM, { FRT, FRB } },
3909 { "fcir.", XRC(63,14,1), XRA_MASK, POWER2, { FRT, FRB } },
3910
3911 { "fctiwz", XRC(63,15,0), XRA_MASK, PPCCOM, { FRT, FRB } },
3912 { "fcirz", XRC(63,15,0), XRA_MASK, POWER2, { FRT, FRB } },
3913 { "fctiwz.", XRC(63,15,1), XRA_MASK, PPCCOM, { FRT, FRB } },
3914 { "fcirz.", XRC(63,15,1), XRA_MASK, POWER2, { FRT, FRB } },
3915
3916 { "fdiv", A(63,18,0), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
3917 { "fd", A(63,18,0), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
3918 { "fdiv.", A(63,18,1), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
3919 { "fd.", A(63,18,1), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
3920
3921 { "fsub", A(63,20,0), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
3922 { "fs", A(63,20,0), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
3923 { "fsub.", A(63,20,1), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
3924 { "fs.", A(63,20,1), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
3925
3926 { "fadd", A(63,21,0), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
3927 { "fa", A(63,21,0), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
3928 { "fadd.", A(63,21,1), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
3929 { "fa.", A(63,21,1), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
3930
3931 { "fsqrt", A(63,22,0), AFRAFRC_MASK, PPCPWR2, { FRT, FRB } },
3932 { "fsqrt.", A(63,22,1), AFRAFRC_MASK, PPCPWR2, { FRT, FRB } },
3933
3934 { "fsel", A(63,23,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
3935 { "fsel.", A(63,23,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
3936
3937 { "fmul", A(63,25,0), AFRB_MASK, PPCCOM, { FRT, FRA, FRC } },
3938 { "fm", A(63,25,0), AFRB_MASK, PWRCOM, { FRT, FRA, FRC } },
3939 { "fmul.", A(63,25,1), AFRB_MASK, PPCCOM, { FRT, FRA, FRC } },
3940 { "fm.", A(63,25,1), AFRB_MASK, PWRCOM, { FRT, FRA, FRC } },
3941
3942 { "frsqrte", A(63,26,0), AFRAFRC_MASK, PPC, { FRT, FRB } },
3943 { "frsqrte.",A(63,26,1), AFRAFRC_MASK, PPC, { FRT, FRB } },
3944
3945 { "fmsub", A(63,28,0), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
3946 { "fms", A(63,28,0), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
3947 { "fmsub.", A(63,28,1), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
3948 { "fms.", A(63,28,1), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
3949
3950 { "fmadd", A(63,29,0), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
3951 { "fma", A(63,29,0), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
3952 { "fmadd.", A(63,29,1), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
3953 { "fma.", A(63,29,1), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
3954
3955 { "fnmsub", A(63,30,0), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
3956 { "fnms", A(63,30,0), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
3957 { "fnmsub.", A(63,30,1), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
3958 { "fnms.", A(63,30,1), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
3959
3960 { "fnmadd", A(63,31,0), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
3961 { "fnma", A(63,31,0), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
3962 { "fnmadd.", A(63,31,1), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
3963 { "fnma.", A(63,31,1), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
3964
3965 { "fcmpo", X(63,32), X_MASK|(3<<21), COM, { BF, FRA, FRB } },
3966
3967 { "mtfsb1", XRC(63,38,0), XRARB_MASK, COM, { BT } },
3968 { "mtfsb1.", XRC(63,38,1), XRARB_MASK, COM, { BT } },
3969
3970 { "fneg", XRC(63,40,0), XRA_MASK, COM, { FRT, FRB } },
3971 { "fneg.", XRC(63,40,1), XRA_MASK, COM, { FRT, FRB } },
3972
3973 { "mcrfs", X(63,64), XRB_MASK|(3<<21)|(3<<16), COM, { BF, BFA } },
3974
3975 { "mtfsb0", XRC(63,70,0), XRARB_MASK, COM, { BT } },
3976 { "mtfsb0.", XRC(63,70,1), XRARB_MASK, COM, { BT } },
3977
3978 { "fmr", XRC(63,72,0), XRA_MASK, COM, { FRT, FRB } },
3979 { "fmr.", XRC(63,72,1), XRA_MASK, COM, { FRT, FRB } },
3980
3981 { "mtfsfi", XRC(63,134,0), XRA_MASK|(3<<21)|(1<<11), COM, { BF, U } },
3982 { "mtfsfi.", XRC(63,134,1), XRA_MASK|(3<<21)|(1<<11), COM, { BF, U } },
3983
3984 { "fnabs", XRC(63,136,0), XRA_MASK, COM, { FRT, FRB } },
3985 { "fnabs.", XRC(63,136,1), XRA_MASK, COM, { FRT, FRB } },
3986
3987 { "fabs", XRC(63,264,0), XRA_MASK, COM, { FRT, FRB } },
3988 { "fabs.", XRC(63,264,1), XRA_MASK, COM, { FRT, FRB } },
3989
3990 { "mffs", XRC(63,583,0), XRARB_MASK, COM, { FRT } },
3991 { "mffs.", XRC(63,583,1), XRARB_MASK, COM, { FRT } },
3992
3993 { "mtfsf", XFL(63,711,0), XFL_MASK, COM, { FLM, FRB } },
3994 { "mtfsf.", XFL(63,711,1), XFL_MASK, COM, { FLM, FRB } },
3995
3996 { "fctid", XRC(63,814,0), XRA_MASK, PPC64, { FRT, FRB } },
3997 { "fctid.", XRC(63,814,1), XRA_MASK, PPC64, { FRT, FRB } },
3998
3999 { "fctidz", XRC(63,815,0), XRA_MASK, PPC64, { FRT, FRB } },
4000 { "fctidz.", XRC(63,815,1), XRA_MASK, PPC64, { FRT, FRB } },
4001
4002 { "fcfid", XRC(63,846,0), XRA_MASK, PPC64, { FRT, FRB } },
4003 { "fcfid.", XRC(63,846,1), XRA_MASK, PPC64, { FRT, FRB } },
4004
4005 };
4006
4007 const int powerpc_num_opcodes =
4008 sizeof (powerpc_opcodes) / sizeof (powerpc_opcodes[0]);
4009 \f
4010 /* The macro table. This is only used by the assembler. */
4011
4012 /* The expressions of the form (-x ! 31) & (x | 31) have the value 0
4013 when x=0; 32-x when x is between 1 and 31; are negative if x is
4014 negative; and are 32 or more otherwise. This is what you want
4015 when, for instance, you are emulating a right shift by a
4016 rotate-left-and-mask, because the underlying instructions support
4017 shifts of size 0 but not shifts of size 32. By comparison, when
4018 extracting x bits from some word you want to use just 32-x, because
4019 the underlying instructions don't support extracting 0 bits but do
4020 support extracting the whole word (32 bits in this case). */
4021
4022 const struct powerpc_macro powerpc_macros[] = {
4023 { "extldi", 4, PPC64, "rldicr %0,%1,%3,(%2)-1" },
4024 { "extldi.", 4, PPC64, "rldicr. %0,%1,%3,(%2)-1" },
4025 { "extrdi", 4, PPC64, "rldicl %0,%1,(%2)+(%3),64-(%2)" },
4026 { "extrdi.", 4, PPC64, "rldicl. %0,%1,(%2)+(%3),64-(%2)" },
4027 { "insrdi", 4, PPC64, "rldimi %0,%1,64-((%2)+(%3)),%3" },
4028 { "insrdi.", 4, PPC64, "rldimi. %0,%1,64-((%2)+(%3)),%3" },
4029 { "rotrdi", 3, PPC64, "rldicl %0,%1,(-(%2)!63)&((%2)|63),0" },
4030 { "rotrdi.", 3, PPC64, "rldicl. %0,%1,(-(%2)!63)&((%2)|63),0" },
4031 { "sldi", 3, PPC64, "rldicr %0,%1,%2,63-(%2)" },
4032 { "sldi.", 3, PPC64, "rldicr. %0,%1,%2,63-(%2)" },
4033 { "srdi", 3, PPC64, "rldicl %0,%1,(-(%2)!63)&((%2)|63),%2" },
4034 { "srdi.", 3, PPC64, "rldicl. %0,%1,(-(%2)!63)&((%2)|63),%2" },
4035 { "clrrdi", 3, PPC64, "rldicr %0,%1,0,63-(%2)" },
4036 { "clrrdi.", 3, PPC64, "rldicr. %0,%1,0,63-(%2)" },
4037 { "clrlsldi",4, PPC64, "rldic %0,%1,%3,(%2)-(%3)" },
4038 { "clrlsldi.",4, PPC64, "rldic. %0,%1,%3,(%2)-(%3)" },
4039
4040 { "extlwi", 4, PPCCOM, "rlwinm %0,%1,%3,0,(%2)-1" },
4041 { "extlwi.", 4, PPCCOM, "rlwinm. %0,%1,%3,0,(%2)-1" },
4042 { "extrwi", 4, PPCCOM, "rlwinm %0,%1,(%2)+(%3),32-(%2),31" },
4043 { "extrwi.", 4, PPCCOM, "rlwinm. %0,%1,(%2)+(%3),32-(%2),31" },
4044 { "inslwi", 4, PPCCOM, "rlwimi %0,%1,(-(%3)!31)&((%3)|31),%3,(%2)+(%3)-1" },
4045 { "inslwi.", 4, PPCCOM, "rlwimi. %0,%1,(-(%3)!31)&((%3)|31),%3,(%2)+(%3)-1"},
4046 { "insrwi", 4, PPCCOM, "rlwimi %0,%1,32-((%2)+(%3)),%3,(%2)+(%3)-1" },
4047 { "insrwi.", 4, PPCCOM, "rlwimi. %0,%1,32-((%2)+(%3)),%3,(%2)+(%3)-1"},
4048 { "rotrwi", 3, PPCCOM, "rlwinm %0,%1,(-(%2)!31)&((%2)|31),0,31" },
4049 { "rotrwi.", 3, PPCCOM, "rlwinm. %0,%1,(-(%2)!31)&((%2)|31),0,31" },
4050 { "slwi", 3, PPCCOM, "rlwinm %0,%1,%2,0,31-(%2)" },
4051 { "sli", 3, PWRCOM, "rlinm %0,%1,%2,0,31-(%2)" },
4052 { "slwi.", 3, PPCCOM, "rlwinm. %0,%1,%2,0,31-(%2)" },
4053 { "sli.", 3, PWRCOM, "rlinm. %0,%1,%2,0,31-(%2)" },
4054 { "srwi", 3, PPCCOM, "rlwinm %0,%1,(-(%2)!31)&((%2)|31),%2,31" },
4055 { "sri", 3, PWRCOM, "rlinm %0,%1,(-(%2)!31)&((%2)|31),%2,31" },
4056 { "srwi.", 3, PPCCOM, "rlwinm. %0,%1,(-(%2)!31)&((%2)|31),%2,31" },
4057 { "sri.", 3, PWRCOM, "rlinm. %0,%1,(-(%2)!31)&((%2)|31),%2,31" },
4058 { "clrrwi", 3, PPCCOM, "rlwinm %0,%1,0,0,31-(%2)" },
4059 { "clrrwi.", 3, PPCCOM, "rlwinm. %0,%1,0,0,31-(%2)" },
4060 { "clrlslwi",4, PPCCOM, "rlwinm %0,%1,%3,(%2)-(%3),31-(%3)" },
4061 { "clrlslwi.",4, PPCCOM, "rlwinm. %0,%1,%3,(%2)-(%3),31-(%3)" },
4062
4063 };
4064
4065 const int powerpc_num_macros =
4066 sizeof (powerpc_macros) / sizeof (powerpc_macros[0]);
This page took 0.193391 seconds and 5 git commands to generate.