1 /* Table of opcodes for the sparc.
2 Copyright (C) 1989-2015 Free Software Foundation, Inc.
4 This file is part of the GNU opcodes library.
6 This library is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 3, or (at your option)
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
16 You should have received a copy of the GNU General Public License
17 along with this file; see the file COPYING. If not, write to the
18 Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
19 MA 02110-1301, USA. */
22 /* FIXME-someday: perhaps the ,a's and such should be embedded in the
23 instruction's name rather than the args. This would make gas faster, pinsn
24 slower, but would mess up some macros a bit. xoxorich. */
28 #include "opcode/sparc.h"
30 /* Some defines to make life easy. */
31 #define MASK_V6 SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V6)
32 #define MASK_V7 SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V7)
33 #define MASK_V8 SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V8)
34 #define MASK_LEON SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_LEON)
35 #define MASK_SPARCLET SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_SPARCLET)
36 #define MASK_SPARCLITE SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_SPARCLITE)
37 #define MASK_V9 SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9)
38 #define MASK_V9A SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9A)
39 #define MASK_V9B SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9B)
41 /* Bit masks of architectures supporting the insn. */
43 #define v6 (MASK_V6 | MASK_V7 | MASK_V8 | MASK_LEON \
44 | MASK_SPARCLET | MASK_SPARCLITE \
45 | MASK_V9 | MASK_V9A | MASK_V9B)
46 /* v6 insns not supported on the sparclet. */
47 #define v6notlet (MASK_V6 | MASK_V7 | MASK_V8 | MASK_LEON \
48 | MASK_SPARCLITE | MASK_V9 | MASK_V9A | MASK_V9B)
49 #define v7 (MASK_V7 | MASK_V8 | MASK_LEON | MASK_SPARCLET \
50 | MASK_SPARCLITE | MASK_V9 | MASK_V9A | MASK_V9B)
51 /* Although not all insns are implemented in hardware, sparclite is defined
52 to be a superset of v8. Unimplemented insns trap and are then theoretically
53 implemented in software.
54 It's not clear that the same is true for sparclet, although the docs
55 suggest it is. Rather than complicating things, the sparclet assembler
56 recognizes all v8 insns. */
57 #define v8 (MASK_V8 | MASK_LEON | MASK_SPARCLET | MASK_SPARCLITE \
58 | MASK_V9 | MASK_V9A | MASK_V9B)
59 #define sparclet (MASK_SPARCLET)
60 /* sparclet insns supported by leon. */
61 #define letandleon (MASK_SPARCLET | MASK_LEON)
62 #define sparclite (MASK_SPARCLITE)
63 #define v9 (MASK_V9 | MASK_V9A | MASK_V9B)
64 /* v9 insns supported by leon. */
65 #define v9andleon (MASK_V9 | MASK_V9A | MASK_V9B | MASK_LEON)
66 #define v9a (MASK_V9A | MASK_V9B)
67 #define v9b (MASK_V9B)
68 /* v6 insns not supported by v9. */
69 #define v6notv9 (MASK_V6 | MASK_V7 | MASK_V8 | MASK_LEON \
70 | MASK_SPARCLET | MASK_SPARCLITE)
71 /* v9a instructions which would appear to be aliases to v9's impdep's
73 #define v9notv9a (MASK_V9)
75 /* Table of opcode architectures.
76 The order is defined in opcode/sparc.h. */
78 const struct sparc_opcode_arch sparc_opcode_archs
[] =
81 { "v7", MASK_V6
| MASK_V7
},
82 { "v8", MASK_V6
| MASK_V7
| MASK_V8
},
83 { "leon", MASK_V6
| MASK_V7
| MASK_V8
| MASK_LEON
},
84 { "sparclet", MASK_V6
| MASK_V7
| MASK_V8
| MASK_SPARCLET
},
85 { "sparclite", MASK_V6
| MASK_V7
| MASK_V8
| MASK_SPARCLITE
},
86 /* ??? Don't some v8 priviledged insns conflict with v9? */
87 { "v9", MASK_V6
| MASK_V7
| MASK_V8
| MASK_V9
},
88 /* v9 with ultrasparc additions */
89 { "v9a", MASK_V6
| MASK_V7
| MASK_V8
| MASK_V9
| MASK_V9A
},
90 /* v9 with cheetah additions */
91 { "v9b", MASK_V6
| MASK_V7
| MASK_V8
| MASK_V9
| MASK_V9A
| MASK_V9B
},
95 /* Given NAME, return it's architecture entry. */
97 enum sparc_opcode_arch_val
98 sparc_opcode_lookup_arch (const char *name
)
100 const struct sparc_opcode_arch
*p
;
102 for (p
= &sparc_opcode_archs
[0]; p
->name
; ++p
)
103 if (strcmp (name
, p
->name
) == 0)
104 return (enum sparc_opcode_arch_val
) (p
- &sparc_opcode_archs
[0]);
106 return SPARC_OPCODE_ARCH_BAD
;
109 /* Branch condition field. */
110 #define COND(x) (((x) & 0xf) << 25)
112 /* Compare And Branch condition field. */
113 #define CBCOND(x) (((x) & 0x1f) << 25)
115 /* v9: Move (MOVcc and FMOVcc) condition field. */
116 #define MCOND(x,i_or_f) ((((i_or_f) & 1) << 18) | (((x) >> 11) & (0xf << 14))) /* v9 */
118 /* v9: Move register (MOVRcc and FMOVRcc) condition field. */
119 #define RCOND(x) (((x) & 0x7) << 10) /* v9 */
121 #define CONDA (COND (0x8))
122 #define CONDCC (COND (0xd))
123 #define CONDCS (COND (0x5))
124 #define CONDE (COND (0x1))
125 #define CONDG (COND (0xa))
126 #define CONDGE (COND (0xb))
127 #define CONDGU (COND (0xc))
128 #define CONDL (COND (0x3))
129 #define CONDLE (COND (0x2))
130 #define CONDLEU (COND (0x4))
131 #define CONDN (COND (0x0))
132 #define CONDNE (COND (0x9))
133 #define CONDNEG (COND (0x6))
134 #define CONDPOS (COND (0xe))
135 #define CONDVC (COND (0xf))
136 #define CONDVS (COND (0x7))
138 #define CONDNZ CONDNE
140 #define CONDGEU CONDCC
141 #define CONDLU CONDCS
143 #define FCONDA (COND (0x8))
144 #define FCONDE (COND (0x9))
145 #define FCONDG (COND (0x6))
146 #define FCONDGE (COND (0xb))
147 #define FCONDL (COND (0x4))
148 #define FCONDLE (COND (0xd))
149 #define FCONDLG (COND (0x2))
150 #define FCONDN (COND (0x0))
151 #define FCONDNE (COND (0x1))
152 #define FCONDO (COND (0xf))
153 #define FCONDU (COND (0x7))
154 #define FCONDUE (COND (0xa))
155 #define FCONDUG (COND (0x5))
156 #define FCONDUGE (COND (0xc))
157 #define FCONDUL (COND (0x3))
158 #define FCONDULE (COND (0xe))
160 #define FCONDNZ FCONDNE
161 #define FCONDZ FCONDE
163 #define ICC (0) /* v9 */
164 #define XCC (1 << 12) /* v9 */
165 #define CBCOND_XCC (1 << 21)
166 #define FCC(x) (((x) & 0x3) << 11) /* v9 */
167 #define FBFCC(x) (((x) & 0x3) << 20) /* v9 */
169 /* The order of the opcodes in the table is significant:
171 * The assembler requires that all instances of the same mnemonic must
172 be consecutive. If they aren't, the assembler will bomb at runtime.
174 * The disassembler should not care about the order of the opcodes. */
176 /* Entries for commutative arithmetic operations. */
177 /* ??? More entries can make use of this. */
178 #define COMMUTEOP(opcode, op3, arch_mask) \
179 { opcode, F3(2, op3, 0), F3(~2, ~op3, ~0)|ASI(~0), "1,2,d", 0, 0, 0, arch_mask }, \
180 { opcode, F3(2, op3, 1), F3(~2, ~op3, ~1), "1,i,d", 0, 0, 0, arch_mask }, \
181 { opcode, F3(2, op3, 1), F3(~2, ~op3, ~1), "i,1,d", 0, 0, 0, arch_mask }
183 const struct sparc_opcode sparc_opcodes
[] = {
185 { "ld", F3(3, 0x00, 0), F3(~3, ~0x00, ~0), "[1+2],d", 0, 0, 0, v6
},
186 { "ld", F3(3, 0x00, 0), F3(~3, ~0x00, ~0)|RS2_G0
, "[1],d", 0, 0, 0, v6
}, /* ld [rs1+%g0],d */
187 { "ld", F3(3, 0x00, 1), F3(~3, ~0x00, ~1), "[1+i],d", 0, 0, 0, v6
},
188 { "ld", F3(3, 0x00, 1), F3(~3, ~0x00, ~1), "[i+1],d", 0, 0, 0, v6
},
189 { "ld", F3(3, 0x00, 1), F3(~3, ~0x00, ~1)|RS1_G0
, "[i],d", 0, 0, 0, v6
},
190 { "ld", F3(3, 0x00, 1), F3(~3, ~0x00, ~1)|SIMM13(~0), "[1],d", 0, 0, 0, v6
}, /* ld [rs1+0],d */
191 { "ld", F3(3, 0x20, 0), F3(~3, ~0x20, ~0), "[1+2],g", 0, 0, 0, v6
},
192 { "ld", F3(3, 0x20, 0), F3(~3, ~0x20, ~0)|RS2_G0
, "[1],g", 0, 0, 0, v6
}, /* ld [rs1+%g0],d */
193 { "ld", F3(3, 0x20, 1), F3(~3, ~0x20, ~1), "[1+i],g", 0, 0, 0, v6
},
194 { "ld", F3(3, 0x20, 1), F3(~3, ~0x20, ~1), "[i+1],g", 0, 0, 0, v6
},
195 { "ld", F3(3, 0x20, 1), F3(~3, ~0x20, ~1)|RS1_G0
, "[i],g", 0, 0, 0, v6
},
196 { "ld", F3(3, 0x20, 1), F3(~3, ~0x20, ~1)|SIMM13(~0), "[1],g", 0, 0, 0, v6
}, /* ld [rs1+0],d */
198 { "ld", F3(3, 0x21, 0), F3(~3, ~0x21, ~0)|RD(~0), "[1+2],F", 0, 0, 0, v6
},
199 { "ld", F3(3, 0x21, 0), F3(~3, ~0x21, ~0)|RS2_G0
|RD(~0),"[1],F", 0, 0, 0, v6
}, /* ld [rs1+%g0],d */
200 { "ld", F3(3, 0x21, 1), F3(~3, ~0x21, ~1)|RD(~0), "[1+i],F", 0, 0, 0, v6
},
201 { "ld", F3(3, 0x21, 1), F3(~3, ~0x21, ~1)|RD(~0), "[i+1],F", 0, 0, 0, v6
},
202 { "ld", F3(3, 0x21, 1), F3(~3, ~0x21, ~1)|RS1_G0
|RD(~0),"[i],F", 0, 0, 0, v6
},
203 { "ld", F3(3, 0x21, 1), F3(~3, ~0x21, ~1)|SIMM13(~0)|RD(~0),"[1],F", 0, 0, 0, v6
}, /* ld [rs1+0],d */
205 { "ld", F3(3, 0x30, 0), F3(~3, ~0x30, ~0), "[1+2],D", 0, 0, 0, v6notv9
},
206 { "ld", F3(3, 0x30, 0), F3(~3, ~0x30, ~0)|RS2_G0
, "[1],D", 0, 0, 0, v6notv9
}, /* ld [rs1+%g0],d */
207 { "ld", F3(3, 0x30, 1), F3(~3, ~0x30, ~1), "[1+i],D", 0, 0, 0, v6notv9
},
208 { "ld", F3(3, 0x30, 1), F3(~3, ~0x30, ~1), "[i+1],D", 0, 0, 0, v6notv9
},
209 { "ld", F3(3, 0x30, 1), F3(~3, ~0x30, ~1)|RS1_G0
, "[i],D", 0, 0, 0, v6notv9
},
210 { "ld", F3(3, 0x30, 1), F3(~3, ~0x30, ~1)|SIMM13(~0), "[1],D", 0, 0, 0, v6notv9
}, /* ld [rs1+0],d */
211 { "ld", F3(3, 0x31, 0), F3(~3, ~0x31, ~0), "[1+2],C", 0, 0, 0, v6notv9
},
212 { "ld", F3(3, 0x31, 0), F3(~3, ~0x31, ~0)|RS2_G0
, "[1],C", 0, 0, 0, v6notv9
}, /* ld [rs1+%g0],d */
213 { "ld", F3(3, 0x31, 1), F3(~3, ~0x31, ~1), "[1+i],C", 0, 0, 0, v6notv9
},
214 { "ld", F3(3, 0x31, 1), F3(~3, ~0x31, ~1), "[i+1],C", 0, 0, 0, v6notv9
},
215 { "ld", F3(3, 0x31, 1), F3(~3, ~0x31, ~1)|RS1_G0
, "[i],C", 0, 0, 0, v6notv9
},
216 { "ld", F3(3, 0x31, 1), F3(~3, ~0x31, ~1)|SIMM13(~0), "[1],C", 0, 0, 0, v6notv9
}, /* ld [rs1+0],d */
218 /* The v9 LDUW is the same as the old 'ld' opcode, it is not the same as the
219 'ld' pseudo-op in v9. */
220 { "lduw", F3(3, 0x00, 0), F3(~3, ~0x00, ~0), "[1+2],d", F_ALIAS
, 0, 0, v9
},
221 { "lduw", F3(3, 0x00, 0), F3(~3, ~0x00, ~0)|RS2_G0
, "[1],d", F_ALIAS
, 0, 0, v9
}, /* ld [rs1+%g0],d */
222 { "lduw", F3(3, 0x00, 1), F3(~3, ~0x00, ~1), "[1+i],d", F_ALIAS
, 0, 0, v9
},
223 { "lduw", F3(3, 0x00, 1), F3(~3, ~0x00, ~1), "[i+1],d", F_ALIAS
, 0, 0, v9
},
224 { "lduw", F3(3, 0x00, 1), F3(~3, ~0x00, ~1)|RS1_G0
, "[i],d", F_ALIAS
, 0, 0, v9
},
225 { "lduw", F3(3, 0x00, 1), F3(~3, ~0x00, ~1)|SIMM13(~0), "[1],d", F_ALIAS
, 0, 0, v9
}, /* ld [rs1+0],d */
227 { "ldtw", F3(3, 0x03, 0), F3(~3, ~0x03, ~0)|ASI(~0), "[1+2],d", 0, 0, 0, v9
},
228 { "ldtw", F3(3, 0x03, 0), F3(~3, ~0x03, ~0)|ASI_RS2(~0), "[1],d", 0, 0, 0, v9
}, /* ldd [rs1+%g0],d */
229 { "ldtw", F3(3, 0x03, 1), F3(~3, ~0x03, ~1), "[1+i],d", 0, 0, 0, v9
},
230 { "ldtw", F3(3, 0x03, 1), F3(~3, ~0x03, ~1), "[i+1],d", 0, 0, 0, v9
},
231 { "ldtw", F3(3, 0x03, 1), F3(~3, ~0x03, ~1)|RS1_G0
, "[i],d", 0, 0, 0, v9
},
232 { "ldtw", F3(3, 0x03, 1), F3(~3, ~0x03, ~1)|SIMM13(~0), "[1],d", 0, 0, 0, v9
}, /* ldd [rs1+0],d */
234 { "ldd", F3(3, 0x03, 0), F3(~3, ~0x03, ~0)|ASI(~0), "[1+2],d", F_ALIAS
, 0, 0, v6
},
235 { "ldd", F3(3, 0x03, 0), F3(~3, ~0x03, ~0)|ASI_RS2(~0), "[1],d", F_ALIAS
, 0, 0, v6
}, /* ldd [rs1+%g0],d */
236 { "ldd", F3(3, 0x03, 1), F3(~3, ~0x03, ~1), "[1+i],d", F_ALIAS
, 0, 0, v6
},
237 { "ldd", F3(3, 0x03, 1), F3(~3, ~0x03, ~1), "[i+1],d", F_ALIAS
, 0, 0, v6
},
238 { "ldd", F3(3, 0x03, 1), F3(~3, ~0x03, ~1)|RS1_G0
, "[i],d", F_ALIAS
, 0, 0, v6
},
239 { "ldd", F3(3, 0x03, 1), F3(~3, ~0x03, ~1)|SIMM13(~0), "[1],d", F_ALIAS
, 0, 0, v6
}, /* ldd [rs1+0],d */
240 { "ldd", F3(3, 0x23, 0), F3(~3, ~0x23, ~0)|ASI(~0), "[1+2],H", F_ALIAS
, 0, 0, v6
},
241 { "ldd", F3(3, 0x23, 0), F3(~3, ~0x23, ~0)|ASI_RS2(~0), "[1],H", F_ALIAS
, 0, 0, v6
}, /* ldd [rs1+%g0],d */
242 { "ldd", F3(3, 0x23, 1), F3(~3, ~0x23, ~1), "[1+i],H", F_ALIAS
, 0, 0, v6
},
243 { "ldd", F3(3, 0x23, 1), F3(~3, ~0x23, ~1), "[i+1],H", F_ALIAS
, 0, 0, v6
},
244 { "ldd", F3(3, 0x23, 1), F3(~3, ~0x23, ~1)|RS1_G0
, "[i],H", F_ALIAS
, 0, 0, v6
},
245 { "ldd", F3(3, 0x23, 1), F3(~3, ~0x23, ~1)|SIMM13(~0), "[1],H", F_ALIAS
, 0, 0, v6
}, /* ldd [rs1+0],d */
247 { "ldd", F3(3, 0x33, 0), F3(~3, ~0x33, ~0)|ASI(~0), "[1+2],D", 0, 0, 0, v6notv9
},
248 { "ldd", F3(3, 0x33, 0), F3(~3, ~0x33, ~0)|ASI_RS2(~0), "[1],D", 0, 0, 0, v6notv9
}, /* ldd [rs1+%g0],d */
249 { "ldd", F3(3, 0x33, 1), F3(~3, ~0x33, ~1), "[1+i],D", 0, 0, 0, v6notv9
},
250 { "ldd", F3(3, 0x33, 1), F3(~3, ~0x33, ~1), "[i+1],D", 0, 0, 0, v6notv9
},
251 { "ldd", F3(3, 0x33, 1), F3(~3, ~0x33, ~1)|RS1_G0
, "[i],D", 0, 0, 0, v6notv9
},
252 { "ldd", F3(3, 0x33, 1), F3(~3, ~0x33, ~1)|SIMM13(~0), "[1],D", 0, 0, 0, v6notv9
}, /* ldd [rs1+0],d */
254 { "ldq", F3(3, 0x22, 0), F3(~3, ~0x22, ~0)|ASI(~0), "[1+2],J", 0, 0, 0, v9
},
255 { "ldq", F3(3, 0x22, 0), F3(~3, ~0x22, ~0)|ASI_RS2(~0), "[1],J", 0, 0, 0, v9
}, /* ldd [rs1+%g0],d */
256 { "ldq", F3(3, 0x22, 1), F3(~3, ~0x22, ~1), "[1+i],J", 0, 0, 0, v9
},
257 { "ldq", F3(3, 0x22, 1), F3(~3, ~0x22, ~1), "[i+1],J", 0, 0, 0, v9
},
258 { "ldq", F3(3, 0x22, 1), F3(~3, ~0x22, ~1)|RS1_G0
, "[i],J", 0, 0, 0, v9
},
259 { "ldq", F3(3, 0x22, 1), F3(~3, ~0x22, ~1)|SIMM13(~0), "[1],J", 0, 0, 0, v9
}, /* ldd [rs1+0],d */
261 { "ldsb", F3(3, 0x09, 0), F3(~3, ~0x09, ~0)|ASI(~0), "[1+2],d", 0, 0, 0, v6
},
262 { "ldsb", F3(3, 0x09, 0), F3(~3, ~0x09, ~0)|ASI_RS2(~0), "[1],d", 0, 0, 0, v6
}, /* ldsb [rs1+%g0],d */
263 { "ldsb", F3(3, 0x09, 1), F3(~3, ~0x09, ~1), "[1+i],d", 0, 0, 0, v6
},
264 { "ldsb", F3(3, 0x09, 1), F3(~3, ~0x09, ~1), "[i+1],d", 0, 0, 0, v6
},
265 { "ldsb", F3(3, 0x09, 1), F3(~3, ~0x09, ~1)|RS1_G0
, "[i],d", 0, 0, 0, v6
},
266 { "ldsb", F3(3, 0x09, 1), F3(~3, ~0x09, ~1)|SIMM13(~0), "[1],d", 0, 0, 0, v6
}, /* ldsb [rs1+0],d */
268 { "ldsh", F3(3, 0x0a, 0), F3(~3, ~0x0a, ~0)|ASI_RS2(~0), "[1],d", 0, 0, 0, v6
}, /* ldsh [rs1+%g0],d */
269 { "ldsh", F3(3, 0x0a, 0), F3(~3, ~0x0a, ~0)|ASI(~0), "[1+2],d", 0, 0, 0, v6
},
270 { "ldsh", F3(3, 0x0a, 1), F3(~3, ~0x0a, ~1), "[1+i],d", 0, 0, 0, v6
},
271 { "ldsh", F3(3, 0x0a, 1), F3(~3, ~0x0a, ~1), "[i+1],d", 0, 0, 0, v6
},
272 { "ldsh", F3(3, 0x0a, 1), F3(~3, ~0x0a, ~1)|RS1_G0
, "[i],d", 0, 0, 0, v6
},
273 { "ldsh", F3(3, 0x0a, 1), F3(~3, ~0x0a, ~1)|SIMM13(~0), "[1],d", 0, 0, 0, v6
}, /* ldsh [rs1+0],d */
275 { "ldstub", F3(3, 0x0d, 0), F3(~3, ~0x0d, ~0)|ASI(~0), "[1+2],d", 0, 0, 0, v6
},
276 { "ldstub", F3(3, 0x0d, 0), F3(~3, ~0x0d, ~0)|ASI_RS2(~0), "[1],d", 0, 0, 0, v6
}, /* ldstub [rs1+%g0],d */
277 { "ldstub", F3(3, 0x0d, 1), F3(~3, ~0x0d, ~1), "[1+i],d", 0, 0, 0, v6
},
278 { "ldstub", F3(3, 0x0d, 1), F3(~3, ~0x0d, ~1), "[i+1],d", 0, 0, 0, v6
},
279 { "ldstub", F3(3, 0x0d, 1), F3(~3, ~0x0d, ~1)|RS1_G0
, "[i],d", 0, 0, 0, v6
},
280 { "ldstub", F3(3, 0x0d, 1), F3(~3, ~0x0d, ~1)|SIMM13(~0), "[1],d", 0, 0, 0, v6
}, /* ldstub [rs1+0],d */
282 { "ldsw", F3(3, 0x08, 0), F3(~3, ~0x08, ~0)|ASI(~0), "[1+2],d", 0, 0, 0, v9
},
283 { "ldsw", F3(3, 0x08, 0), F3(~3, ~0x08, ~0)|ASI_RS2(~0), "[1],d", 0, 0, 0, v9
}, /* ldsw [rs1+%g0],d */
284 { "ldsw", F3(3, 0x08, 1), F3(~3, ~0x08, ~1), "[1+i],d", 0, 0, 0, v9
},
285 { "ldsw", F3(3, 0x08, 1), F3(~3, ~0x08, ~1), "[i+1],d", 0, 0, 0, v9
},
286 { "ldsw", F3(3, 0x08, 1), F3(~3, ~0x08, ~1)|RS1_G0
, "[i],d", 0, 0, 0, v9
},
287 { "ldsw", F3(3, 0x08, 1), F3(~3, ~0x08, ~1)|SIMM13(~0), "[1],d", 0, 0, 0, v9
}, /* ldsw [rs1+0],d */
289 { "ldub", F3(3, 0x01, 0), F3(~3, ~0x01, ~0)|ASI(~0), "[1+2],d", 0, 0, 0, v6
},
290 { "ldub", F3(3, 0x01, 0), F3(~3, ~0x01, ~0)|ASI_RS2(~0), "[1],d", 0, 0, 0, v6
}, /* ldub [rs1+%g0],d */
291 { "ldub", F3(3, 0x01, 1), F3(~3, ~0x01, ~1), "[1+i],d", 0, 0, 0, v6
},
292 { "ldub", F3(3, 0x01, 1), F3(~3, ~0x01, ~1), "[i+1],d", 0, 0, 0, v6
},
293 { "ldub", F3(3, 0x01, 1), F3(~3, ~0x01, ~1)|RS1_G0
, "[i],d", 0, 0, 0, v6
},
294 { "ldub", F3(3, 0x01, 1), F3(~3, ~0x01, ~1)|SIMM13(~0), "[1],d", 0, 0, 0, v6
}, /* ldub [rs1+0],d */
296 { "lduh", F3(3, 0x02, 0), F3(~3, ~0x02, ~0)|ASI(~0), "[1+2],d", 0, 0, 0, v6
},
297 { "lduh", F3(3, 0x02, 0), F3(~3, ~0x02, ~0)|ASI_RS2(~0), "[1],d", 0, 0, 0, v6
}, /* lduh [rs1+%g0],d */
298 { "lduh", F3(3, 0x02, 1), F3(~3, ~0x02, ~1), "[1+i],d", 0, 0, 0, v6
},
299 { "lduh", F3(3, 0x02, 1), F3(~3, ~0x02, ~1), "[i+1],d", 0, 0, 0, v6
},
300 { "lduh", F3(3, 0x02, 1), F3(~3, ~0x02, ~1)|RS1_G0
, "[i],d", 0, 0, 0, v6
},
301 { "lduh", F3(3, 0x02, 1), F3(~3, ~0x02, ~1)|SIMM13(~0), "[1],d", 0, 0, 0, v6
}, /* lduh [rs1+0],d */
303 { "ldx", F3(3, 0x0b, 0), F3(~3, ~0x0b, ~0)|ASI(~0), "[1+2],d", 0, 0, 0, v9
},
304 { "ldx", F3(3, 0x0b, 0), F3(~3, ~0x0b, ~0)|ASI_RS2(~0), "[1],d", 0, 0, 0, v9
}, /* ldx [rs1+%g0],d */
305 { "ldx", F3(3, 0x0b, 1), F3(~3, ~0x0b, ~1), "[1+i],d", 0, 0, 0, v9
},
306 { "ldx", F3(3, 0x0b, 1), F3(~3, ~0x0b, ~1), "[i+1],d", 0, 0, 0, v9
},
307 { "ldx", F3(3, 0x0b, 1), F3(~3, ~0x0b, ~1)|RS1_G0
, "[i],d", 0, 0, 0, v9
},
308 { "ldx", F3(3, 0x0b, 1), F3(~3, ~0x0b, ~1)|SIMM13(~0), "[1],d", 0, 0, 0, v9
}, /* ldx [rs1+0],d */
310 { "ldx", F3(3, 0x21, 0)|RD(1), F3(~3, ~0x21, ~0)|RD(~1), "[1+2],F", 0, 0, 0, v9
},
311 { "ldx", F3(3, 0x21, 0)|RD(1), F3(~3, ~0x21, ~0)|RS2_G0
|RD(~1), "[1],F", 0, 0, 0, v9
}, /* ld [rs1+%g0],d */
312 { "ldx", F3(3, 0x21, 1)|RD(1), F3(~3, ~0x21, ~1)|RD(~1), "[1+i],F", 0, 0, 0, v9
},
313 { "ldx", F3(3, 0x21, 1)|RD(1), F3(~3, ~0x21, ~1)|RD(~1), "[i+1],F", 0, 0, 0, v9
},
314 { "ldx", F3(3, 0x21, 1)|RD(1), F3(~3, ~0x21, ~1)|RS1_G0
|RD(~1), "[i],F", 0, 0, 0, v9
},
315 { "ldx", F3(3, 0x21, 1)|RD(1), F3(~3, ~0x21, ~1)|SIMM13(~0)|RD(~1),"[1],F", 0, 0, 0, v9
}, /* ld [rs1+0],d */
317 { "ldx", F3(3, 0x21, 0)|RD(3), F3(~3, ~0x21, ~0)|RD(~3), "[1+2],(", 0, 0, HWCAP2_VIS3B
, v9b
},
318 { "ldx", F3(3, 0x21, 0)|RD(3), F3(~3, ~0x21, ~0)|RS2_G0
|RD(~3),"[1],(", 0, 0, HWCAP2_VIS3B
, v9b
},
319 { "ldx", F3(3, 0x21, 1)|RD(3), F3(~3, ~0x21, ~1)|RD(~3), "[1+i],(", 0, 0, HWCAP2_VIS3B
, v9b
},
320 { "ldx", F3(3, 0x21, 1)|RD(3), F3(~3, ~0x21, ~1)|RD(~3), "[i+1],(", 0, 0, HWCAP2_VIS3B
, v9b
},
321 { "ldx", F3(3, 0x21, 1)|RD(3), F3(~3, ~0x21, ~1)|RS1_G0
|RD(~3),"[i],(", 0, 0, HWCAP2_VIS3B
, v9b
},
322 { "ldx", F3(3, 0x21, 1)|RD(3), F3(~3, ~0x21, ~1)|SIMM13(~0)|RD(~3),"[1],(", 0, 0, HWCAP2_VIS3B
, v9b
},
324 { "lda", F3(3, 0x10, 0), F3(~3, ~0x10, ~0), "[1+2]A,d", 0, 0, 0, v6
},
325 { "lda", F3(3, 0x10, 0), F3(~3, ~0x10, ~0)|RS2_G0
, "[1]A,d", 0, 0, 0, v6
}, /* lda [rs1+%g0],d */
326 { "lda", F3(3, 0x10, 1), F3(~3, ~0x10, ~1), "[1+i]o,d", 0, 0, 0, v9
},
327 { "lda", F3(3, 0x10, 1), F3(~3, ~0x10, ~1), "[i+1]o,d", 0, 0, 0, v9
},
328 { "lda", F3(3, 0x10, 1), F3(~3, ~0x10, ~1)|RS1_G0
, "[i]o,d", 0, 0, 0, v9
},
329 { "lda", F3(3, 0x10, 1), F3(~3, ~0x10, ~1)|SIMM13(~0), "[1]o,d", 0, 0, 0, v9
}, /* ld [rs1+0],d */
330 { "lda", F3(3, 0x30, 0), F3(~3, ~0x30, ~0), "[1+2]A,g", 0, 0, 0, v9
},
331 { "lda", F3(3, 0x30, 0), F3(~3, ~0x30, ~0)|RS2_G0
, "[1]A,g", 0, 0, 0, v9
}, /* lda [rs1+%g0],d */
332 { "lda", F3(3, 0x30, 1), F3(~3, ~0x30, ~1), "[1+i]o,g", 0, 0, 0, v9
},
333 { "lda", F3(3, 0x30, 1), F3(~3, ~0x30, ~1), "[i+1]o,g", 0, 0, 0, v9
},
334 { "lda", F3(3, 0x30, 1), F3(~3, ~0x30, ~1)|RS1_G0
, "[i]o,g", 0, 0, 0, v9
},
335 { "lda", F3(3, 0x30, 1), F3(~3, ~0x30, ~1)|SIMM13(~0), "[1]o,g", 0, 0, 0, v9
}, /* ld [rs1+0],d */
337 { "ldtwa", F3(3, 0x13, 0), F3(~3, ~0x13, ~0), "[1+2]A,d", 0, 0, 0, v9
},
338 { "ldtwa", F3(3, 0x13, 0), F3(~3, ~0x13, ~0)|RS2_G0
, "[1]A,d", 0, 0, 0, v9
}, /* ldda [rs1+%g0],d */
339 { "ldtwa", F3(3, 0x13, 1), F3(~3, ~0x13, ~1), "[1+i]o,d", 0, 0, 0, v9
},
340 { "ldtwa", F3(3, 0x13, 1), F3(~3, ~0x13, ~1), "[i+1]o,d", 0, 0, 0, v9
},
341 { "ldtwa", F3(3, 0x13, 1), F3(~3, ~0x13, ~1)|RS1_G0
, "[i]o,d", 0, 0, 0, v9
},
342 { "ldtwa", F3(3, 0x13, 1), F3(~3, ~0x13, ~1)|SIMM13(~0), "[1]o,d", 0, 0, 0, v9
}, /* ld [rs1+0],d */
344 { "ldda", F3(3, 0x13, 0), F3(~3, ~0x13, ~0), "[1+2]A,d", F_ALIAS
, 0, 0, v6
},
345 { "ldda", F3(3, 0x13, 0), F3(~3, ~0x13, ~0)|RS2_G0
, "[1]A,d", F_ALIAS
, 0, 0, v6
}, /* ldda [rs1+%g0],d */
346 { "ldda", F3(3, 0x13, 1), F3(~3, ~0x13, ~1), "[1+i]o,d", F_ALIAS
, 0, 0, v9
},
347 { "ldda", F3(3, 0x13, 1), F3(~3, ~0x13, ~1), "[i+1]o,d", F_ALIAS
, 0, 0, v9
},
348 { "ldda", F3(3, 0x13, 1), F3(~3, ~0x13, ~1)|RS1_G0
, "[i]o,d", F_ALIAS
, 0, 0, v9
},
349 { "ldda", F3(3, 0x13, 1), F3(~3, ~0x13, ~1)|SIMM13(~0), "[1]o,d", F_ALIAS
, 0, 0, v9
}, /* ld [rs1+0],d */
351 { "ldda", F3(3, 0x33, 0), F3(~3, ~0x33, ~0), "[1+2]A,H", 0, 0, 0, v9
},
352 { "ldda", F3(3, 0x33, 0), F3(~3, ~0x33, ~0)|RS2_G0
, "[1]A,H", 0, 0, 0, v9
}, /* ldda [rs1+%g0],d */
353 { "ldda", F3(3, 0x33, 1), F3(~3, ~0x33, ~1), "[1+i]o,H", 0, 0, 0, v9
},
354 { "ldda", F3(3, 0x33, 1), F3(~3, ~0x33, ~1), "[i+1]o,H", 0, 0, 0, v9
},
355 { "ldda", F3(3, 0x33, 1), F3(~3, ~0x33, ~1)|RS1_G0
, "[i]o,H", 0, 0, 0, v9
},
356 { "ldda", F3(3, 0x33, 1), F3(~3, ~0x33, ~1)|SIMM13(~0), "[1]o,H", 0, 0, 0, v9
}, /* ld [rs1+0],d */
358 { "ldqa", F3(3, 0x32, 0), F3(~3, ~0x32, ~0), "[1+2]A,J", 0, 0, 0, v9
},
359 { "ldqa", F3(3, 0x32, 0), F3(~3, ~0x32, ~0)|RS2_G0
, "[1]A,J", 0, 0, 0, v9
}, /* ldd [rs1+%g0],d */
360 { "ldqa", F3(3, 0x32, 1), F3(~3, ~0x32, ~1), "[1+i]o,J", 0, 0, 0, v9
},
361 { "ldqa", F3(3, 0x32, 1), F3(~3, ~0x32, ~1), "[i+1]o,J", 0, 0, 0, v9
},
362 { "ldqa", F3(3, 0x32, 1), F3(~3, ~0x32, ~1)|RS1_G0
, "[i]o,J", 0, 0, 0, v9
},
363 { "ldqa", F3(3, 0x32, 1), F3(~3, ~0x32, ~1)|SIMM13(~0), "[1]o,J", 0, 0, 0, v9
}, /* ldd [rs1+0],d */
365 { "ldsba", F3(3, 0x19, 0), F3(~3, ~0x19, ~0), "[1+2]A,d", 0, 0, 0, v6
},
366 { "ldsba", F3(3, 0x19, 0), F3(~3, ~0x19, ~0)|RS2_G0
, "[1]A,d", 0, 0, 0, v6
}, /* ldsba [rs1+%g0],d */
367 { "ldsba", F3(3, 0x19, 1), F3(~3, ~0x19, ~1), "[1+i]o,d", 0, 0, 0, v9
},
368 { "ldsba", F3(3, 0x19, 1), F3(~3, ~0x19, ~1), "[i+1]o,d", 0, 0, 0, v9
},
369 { "ldsba", F3(3, 0x19, 1), F3(~3, ~0x19, ~1)|RS1_G0
, "[i]o,d", 0, 0, 0, v9
},
370 { "ldsba", F3(3, 0x19, 1), F3(~3, ~0x19, ~1)|SIMM13(~0), "[1]o,d", 0, 0, 0, v9
}, /* ld [rs1+0],d */
372 { "ldsha", F3(3, 0x1a, 0), F3(~3, ~0x1a, ~0), "[1+2]A,d", 0, 0, 0, v6
},
373 { "ldsha", F3(3, 0x1a, 0), F3(~3, ~0x1a, ~0)|RS2_G0
, "[1]A,d", 0, 0, 0, v6
}, /* ldsha [rs1+%g0],d */
374 { "ldsha", F3(3, 0x1a, 1), F3(~3, ~0x1a, ~1), "[1+i]o,d", 0, 0, 0, v9
},
375 { "ldsha", F3(3, 0x1a, 1), F3(~3, ~0x1a, ~1), "[i+1]o,d", 0, 0, 0, v9
},
376 { "ldsha", F3(3, 0x1a, 1), F3(~3, ~0x1a, ~1)|RS1_G0
, "[i]o,d", 0, 0, 0, v9
},
377 { "ldsha", F3(3, 0x1a, 1), F3(~3, ~0x1a, ~1)|SIMM13(~0), "[1]o,d", 0, 0, 0, v9
}, /* ld [rs1+0],d */
379 { "ldstuba", F3(3, 0x1d, 0), F3(~3, ~0x1d, ~0), "[1+2]A,d", 0, 0, 0, v6
},
380 { "ldstuba", F3(3, 0x1d, 0), F3(~3, ~0x1d, ~0)|RS2_G0
, "[1]A,d", 0, 0, 0, v6
}, /* ldstuba [rs1+%g0],d */
381 { "ldstuba", F3(3, 0x1d, 1), F3(~3, ~0x1d, ~1), "[1+i]o,d", 0, 0, 0, v9
},
382 { "ldstuba", F3(3, 0x1d, 1), F3(~3, ~0x1d, ~1), "[i+1]o,d", 0, 0, 0, v9
},
383 { "ldstuba", F3(3, 0x1d, 1), F3(~3, ~0x1d, ~1)|RS1_G0
, "[i]o,d", 0, 0, 0, v9
},
384 { "ldstuba", F3(3, 0x1d, 1), F3(~3, ~0x1d, ~1)|SIMM13(~0), "[1]o,d", 0, 0, 0, v9
}, /* ld [rs1+0],d */
386 { "ldswa", F3(3, 0x18, 0), F3(~3, ~0x18, ~0), "[1+2]A,d", 0, 0, 0, v9
},
387 { "ldswa", F3(3, 0x18, 0), F3(~3, ~0x18, ~0)|RS2_G0
, "[1]A,d", 0, 0, 0, v9
}, /* lda [rs1+%g0],d */
388 { "ldswa", F3(3, 0x18, 1), F3(~3, ~0x18, ~1), "[1+i]o,d", 0, 0, 0, v9
},
389 { "ldswa", F3(3, 0x18, 1), F3(~3, ~0x18, ~1), "[i+1]o,d", 0, 0, 0, v9
},
390 { "ldswa", F3(3, 0x18, 1), F3(~3, ~0x18, ~1)|RS1_G0
, "[i]o,d", 0, 0, 0, v9
},
391 { "ldswa", F3(3, 0x18, 1), F3(~3, ~0x18, ~1)|SIMM13(~0), "[1]o,d", 0, 0, 0, v9
}, /* ld [rs1+0],d */
393 { "lduba", F3(3, 0x11, 0), F3(~3, ~0x11, ~0), "[1+2]A,d", 0, 0, 0, v6
},
394 { "lduba", F3(3, 0x11, 0), F3(~3, ~0x11, ~0)|RS2_G0
, "[1]A,d", 0, 0, 0, v6
}, /* lduba [rs1+%g0],d */
395 { "lduba", F3(3, 0x11, 1), F3(~3, ~0x11, ~1), "[1+i]o,d", 0, 0, 0, v9
},
396 { "lduba", F3(3, 0x11, 1), F3(~3, ~0x11, ~1), "[i+1]o,d", 0, 0, 0, v9
},
397 { "lduba", F3(3, 0x11, 1), F3(~3, ~0x11, ~1)|RS1_G0
, "[i]o,d", 0, 0, 0, v9
},
398 { "lduba", F3(3, 0x11, 1), F3(~3, ~0x11, ~1)|SIMM13(~0), "[1]o,d", 0, 0, 0, v9
}, /* ld [rs1+0],d */
400 { "lduha", F3(3, 0x12, 0), F3(~3, ~0x12, ~0), "[1+2]A,d", 0, 0, 0, v6
},
401 { "lduha", F3(3, 0x12, 0), F3(~3, ~0x12, ~0)|RS2_G0
, "[1]A,d", 0, 0, 0, v6
}, /* lduha [rs1+%g0],d */
402 { "lduha", F3(3, 0x12, 1), F3(~3, ~0x12, ~1), "[1+i]o,d", 0, 0, 0, v9
},
403 { "lduha", F3(3, 0x12, 1), F3(~3, ~0x12, ~1), "[i+1]o,d", 0, 0, 0, v9
},
404 { "lduha", F3(3, 0x12, 1), F3(~3, ~0x12, ~1)|RS1_G0
, "[i]o,d", 0, 0, 0, v9
},
405 { "lduha", F3(3, 0x12, 1), F3(~3, ~0x12, ~1)|SIMM13(~0), "[1]o,d", 0, 0, 0, v9
}, /* ld [rs1+0],d */
407 { "lduwa", F3(3, 0x10, 0), F3(~3, ~0x10, ~0), "[1+2]A,d", F_ALIAS
, 0, 0, v9
}, /* lduwa === lda */
408 { "lduwa", F3(3, 0x10, 0), F3(~3, ~0x10, ~0)|RS2_G0
, "[1]A,d", F_ALIAS
, 0, 0, v9
}, /* lda [rs1+%g0],d */
409 { "lduwa", F3(3, 0x10, 1), F3(~3, ~0x10, ~1), "[1+i]o,d", F_ALIAS
, 0, 0, v9
},
410 { "lduwa", F3(3, 0x10, 1), F3(~3, ~0x10, ~1), "[i+1]o,d", F_ALIAS
, 0, 0, v9
},
411 { "lduwa", F3(3, 0x10, 1), F3(~3, ~0x10, ~1)|RS1_G0
, "[i]o,d", F_ALIAS
, 0, 0, v9
},
412 { "lduwa", F3(3, 0x10, 1), F3(~3, ~0x10, ~1)|SIMM13(~0), "[1]o,d", F_ALIAS
, 0, 0, v9
}, /* ld [rs1+0],d */
414 { "ldxa", F3(3, 0x1b, 0), F3(~3, ~0x1b, ~0), "[1+2]A,d", 0, 0, 0, v9
},
415 { "ldxa", F3(3, 0x1b, 0), F3(~3, ~0x1b, ~0)|RS2_G0
, "[1]A,d", 0, 0, 0, v9
}, /* lda [rs1+%g0],d */
416 { "ldxa", F3(3, 0x1b, 1), F3(~3, ~0x1b, ~1), "[1+i]o,d", 0, 0, 0, v9
},
417 { "ldxa", F3(3, 0x1b, 1), F3(~3, ~0x1b, ~1), "[i+1]o,d", 0, 0, 0, v9
},
418 { "ldxa", F3(3, 0x1b, 1), F3(~3, ~0x1b, ~1)|RS1_G0
, "[i]o,d", 0, 0, 0, v9
},
419 { "ldxa", F3(3, 0x1b, 1), F3(~3, ~0x1b, ~1)|SIMM13(~0), "[1]o,d", 0, 0, 0, v9
}, /* ld [rs1+0],d */
421 { "st", F3(3, 0x04, 0), F3(~3, ~0x04, ~0)|ASI(~0), "d,[1+2]", 0, 0, 0, v6
},
422 { "st", F3(3, 0x04, 0), F3(~3, ~0x04, ~0)|ASI_RS2(~0), "d,[1]", 0, 0, 0, v6
}, /* st d,[rs1+%g0] */
423 { "st", F3(3, 0x04, 1), F3(~3, ~0x04, ~1), "d,[1+i]", 0, 0, 0, v6
},
424 { "st", F3(3, 0x04, 1), F3(~3, ~0x04, ~1), "d,[i+1]", 0, 0, 0, v6
},
425 { "st", F3(3, 0x04, 1), F3(~3, ~0x04, ~1)|RS1_G0
, "d,[i]", 0, 0, 0, v6
},
426 { "st", F3(3, 0x04, 1), F3(~3, ~0x04, ~1)|SIMM13(~0), "d,[1]", 0, 0, 0, v6
}, /* st d,[rs1+0] */
427 { "st", F3(3, 0x24, 0), F3(~3, ~0x24, ~0)|ASI(~0), "g,[1+2]", 0, 0, 0, v6
},
428 { "st", F3(3, 0x24, 0), F3(~3, ~0x24, ~0)|ASI_RS2(~0), "g,[1]", 0, 0, 0, v6
}, /* st d[rs1+%g0] */
429 { "st", F3(3, 0x24, 1), F3(~3, ~0x24, ~1), "g,[1+i]", 0, 0, 0, v6
},
430 { "st", F3(3, 0x24, 1), F3(~3, ~0x24, ~1), "g,[i+1]", 0, 0, 0, v6
},
431 { "st", F3(3, 0x24, 1), F3(~3, ~0x24, ~1)|RS1_G0
, "g,[i]", 0, 0, 0, v6
},
432 { "st", F3(3, 0x24, 1), F3(~3, ~0x24, ~1)|SIMM13(~0), "g,[1]", 0, 0, 0, v6
}, /* st d,[rs1+0] */
434 { "st", F3(3, 0x34, 0), F3(~3, ~0x34, ~0)|ASI(~0), "D,[1+2]", 0, 0, 0, v6notv9
},
435 { "st", F3(3, 0x34, 0), F3(~3, ~0x34, ~0)|ASI_RS2(~0), "D,[1]", 0, 0, 0, v6notv9
}, /* st d,[rs1+%g0] */
436 { "st", F3(3, 0x34, 1), F3(~3, ~0x34, ~1), "D,[1+i]", 0, 0, 0, v6notv9
},
437 { "st", F3(3, 0x34, 1), F3(~3, ~0x34, ~1), "D,[i+1]", 0, 0, 0, v6notv9
},
438 { "st", F3(3, 0x34, 1), F3(~3, ~0x34, ~1)|RS1_G0
, "D,[i]", 0, 0, 0, v6notv9
},
439 { "st", F3(3, 0x34, 1), F3(~3, ~0x34, ~1)|SIMM13(~0), "D,[1]", 0, 0, 0, v6notv9
}, /* st d,[rs1+0] */
440 { "st", F3(3, 0x35, 0), F3(~3, ~0x35, ~0)|ASI(~0), "C,[1+2]", 0, 0, 0, v6notv9
},
441 { "st", F3(3, 0x35, 0), F3(~3, ~0x35, ~0)|ASI_RS2(~0), "C,[1]", 0, 0, 0, v6notv9
}, /* st d,[rs1+%g0] */
442 { "st", F3(3, 0x35, 1), F3(~3, ~0x35, ~1), "C,[1+i]", 0, 0, 0, v6notv9
},
443 { "st", F3(3, 0x35, 1), F3(~3, ~0x35, ~1), "C,[i+1]", 0, 0, 0, v6notv9
},
444 { "st", F3(3, 0x35, 1), F3(~3, ~0x35, ~1)|RS1_G0
, "C,[i]", 0, 0, 0, v6notv9
},
445 { "st", F3(3, 0x35, 1), F3(~3, ~0x35, ~1)|SIMM13(~0), "C,[1]", 0, 0, 0, v6notv9
}, /* st d,[rs1+0] */
447 { "st", F3(3, 0x25, 0), F3(~3, ~0x25, ~0)|RD_G0
|ASI(~0), "F,[1+2]", 0, 0, 0, v6
},
448 { "st", F3(3, 0x25, 0), F3(~3, ~0x25, ~0)|RD_G0
|ASI_RS2(~0), "F,[1]", 0, 0, 0, v6
}, /* st d,[rs1+%g0] */
449 { "st", F3(3, 0x25, 1), F3(~3, ~0x25, ~1)|RD_G0
, "F,[1+i]", 0, 0, 0, v6
},
450 { "st", F3(3, 0x25, 1), F3(~3, ~0x25, ~1)|RD_G0
, "F,[i+1]", 0, 0, 0, v6
},
451 { "st", F3(3, 0x25, 1), F3(~3, ~0x25, ~1)|RD_G0
|RS1_G0
, "F,[i]", 0, 0, 0, v6
},
452 { "st", F3(3, 0x25, 1), F3(~3, ~0x25, ~1)|RD_G0
|SIMM13(~0), "F,[1]", 0, 0, 0, v6
}, /* st d,[rs1+0] */
454 { "stw", F3(3, 0x04, 0), F3(~3, ~0x04, ~0)|ASI(~0), "d,[1+2]", F_ALIAS
, 0, 0, v9
},
455 { "stw", F3(3, 0x04, 0), F3(~3, ~0x04, ~0)|ASI_RS2(~0), "d,[1]", F_ALIAS
, 0, 0, v9
}, /* st d,[rs1+%g0] */
456 { "stw", F3(3, 0x04, 1), F3(~3, ~0x04, ~1), "d,[1+i]", F_ALIAS
, 0, 0, v9
},
457 { "stw", F3(3, 0x04, 1), F3(~3, ~0x04, ~1), "d,[i+1]", F_ALIAS
, 0, 0, v9
},
458 { "stw", F3(3, 0x04, 1), F3(~3, ~0x04, ~1)|RS1_G0
, "d,[i]", F_ALIAS
, 0, 0, v9
},
459 { "stw", F3(3, 0x04, 1), F3(~3, ~0x04, ~1)|SIMM13(~0), "d,[1]", F_ALIAS
, 0, 0, v9
}, /* st d,[rs1+0] */
460 { "stsw", F3(3, 0x04, 0), F3(~3, ~0x04, ~0)|ASI(~0), "d,[1+2]", F_ALIAS
, 0, 0, v9
},
461 { "stsw", F3(3, 0x04, 0), F3(~3, ~0x04, ~0)|ASI_RS2(~0), "d,[1]", F_ALIAS
, 0, 0, v9
}, /* st d,[rs1+%g0] */
462 { "stsw", F3(3, 0x04, 1), F3(~3, ~0x04, ~1), "d,[1+i]", F_ALIAS
, 0, 0, v9
},
463 { "stsw", F3(3, 0x04, 1), F3(~3, ~0x04, ~1), "d,[i+1]", F_ALIAS
, 0, 0, v9
},
464 { "stsw", F3(3, 0x04, 1), F3(~3, ~0x04, ~1)|RS1_G0
, "d,[i]", F_ALIAS
, 0, 0, v9
},
465 { "stsw", F3(3, 0x04, 1), F3(~3, ~0x04, ~1)|SIMM13(~0), "d,[1]", F_ALIAS
, 0, 0, v9
}, /* st d,[rs1+0] */
466 { "stuw", F3(3, 0x04, 0), F3(~3, ~0x04, ~0)|ASI(~0), "d,[1+2]", F_ALIAS
, 0, 0, v9
},
467 { "stuw", F3(3, 0x04, 0), F3(~3, ~0x04, ~0)|ASI_RS2(~0), "d,[1]", F_ALIAS
, 0, 0, v9
}, /* st d,[rs1+%g0] */
468 { "stuw", F3(3, 0x04, 1), F3(~3, ~0x04, ~1), "d,[1+i]", F_ALIAS
, 0, 0, v9
},
469 { "stuw", F3(3, 0x04, 1), F3(~3, ~0x04, ~1), "d,[i+1]", F_ALIAS
, 0, 0, v9
},
470 { "stuw", F3(3, 0x04, 1), F3(~3, ~0x04, ~1)|RS1_G0
, "d,[i]", F_ALIAS
, 0, 0, v9
},
471 { "stuw", F3(3, 0x04, 1), F3(~3, ~0x04, ~1)|SIMM13(~0), "d,[1]", F_ALIAS
, 0, 0, v9
}, /* st d,[rs1+0] */
473 { "spill", F3(3, 0x04, 0), F3(~3, ~0x04, ~0)|ASI(~0), "d,[1+2]", F_ALIAS
, 0, 0, v6
},
474 { "spill", F3(3, 0x04, 0), F3(~3, ~0x04, ~0)|ASI_RS2(~0), "d,[1]", F_ALIAS
, 0, 0, v6
}, /* st d,[rs1+%g0] */
475 { "spill", F3(3, 0x04, 1), F3(~3, ~0x04, ~1), "d,[1+i]", F_ALIAS
, 0, 0, v6
},
476 { "spill", F3(3, 0x04, 1), F3(~3, ~0x04, ~1), "d,[i+1]", F_ALIAS
, 0, 0, v6
},
477 { "spill", F3(3, 0x04, 1), F3(~3, ~0x04, ~1)|RS1_G0
, "d,[i]", F_ALIAS
, 0, 0, v6
},
478 { "spill", F3(3, 0x04, 1), F3(~3, ~0x04, ~1)|SIMM13(~0), "d,[1]", F_ALIAS
, 0, 0, v6
}, /* st d,[rs1+0] */
480 { "sta", F3(3, 0x14, 0), F3(~3, ~0x14, ~0), "d,[1+2]A", 0, 0, 0, v6
},
481 { "sta", F3(3, 0x14, 0), F3(~3, ~0x14, ~0)|RS2(~0), "d,[1]A", 0, 0, 0, v6
}, /* sta d,[rs1+%g0] */
482 { "sta", F3(3, 0x14, 1), F3(~3, ~0x14, ~1), "d,[1+i]o", 0, 0, 0, v9
},
483 { "sta", F3(3, 0x14, 1), F3(~3, ~0x14, ~1), "d,[i+1]o", 0, 0, 0, v9
},
484 { "sta", F3(3, 0x14, 1), F3(~3, ~0x14, ~1)|RS1_G0
, "d,[i]o", 0, 0, 0, v9
},
485 { "sta", F3(3, 0x14, 1), F3(~3, ~0x14, ~1)|SIMM13(~0), "d,[1]o", 0, 0, 0, v9
}, /* st d,[rs1+0] */
487 { "sta", F3(3, 0x34, 0), F3(~3, ~0x34, ~0), "g,[1+2]A", 0, 0, 0, v9
},
488 { "sta", F3(3, 0x34, 0), F3(~3, ~0x34, ~0)|RS2(~0), "g,[1]A", 0, 0, 0, v9
}, /* sta d,[rs1+%g0] */
489 { "sta", F3(3, 0x34, 1), F3(~3, ~0x34, ~1), "g,[1+i]o", 0, 0, 0, v9
},
490 { "sta", F3(3, 0x34, 1), F3(~3, ~0x34, ~1), "g,[i+1]o", 0, 0, 0, v9
},
491 { "sta", F3(3, 0x34, 1), F3(~3, ~0x34, ~1)|RS1_G0
, "g,[i]o", 0, 0, 0, v9
},
492 { "sta", F3(3, 0x34, 1), F3(~3, ~0x34, ~1)|SIMM13(~0), "g,[1]o", 0, 0, 0, v9
}, /* st d,[rs1+0] */
494 { "stwa", F3(3, 0x14, 0), F3(~3, ~0x14, ~0), "d,[1+2]A", F_ALIAS
, 0, 0, v9
},
495 { "stwa", F3(3, 0x14, 0), F3(~3, ~0x14, ~0)|RS2(~0), "d,[1]A", F_ALIAS
, 0, 0, v9
}, /* sta d,[rs1+%g0] */
496 { "stwa", F3(3, 0x14, 1), F3(~3, ~0x14, ~1), "d,[1+i]o", F_ALIAS
, 0, 0, v9
},
497 { "stwa", F3(3, 0x14, 1), F3(~3, ~0x14, ~1), "d,[i+1]o", F_ALIAS
, 0, 0, v9
},
498 { "stwa", F3(3, 0x14, 1), F3(~3, ~0x14, ~1)|RS1_G0
, "d,[i]o", F_ALIAS
, 0, 0, v9
},
499 { "stwa", F3(3, 0x14, 1), F3(~3, ~0x14, ~1)|SIMM13(~0), "d,[1]o", F_ALIAS
, 0, 0, v9
}, /* st d,[rs1+0] */
500 { "stswa", F3(3, 0x14, 0), F3(~3, ~0x14, ~0), "d,[1+2]A", F_ALIAS
, 0, 0, v9
},
501 { "stswa", F3(3, 0x14, 0), F3(~3, ~0x14, ~0)|RS2(~0), "d,[1]A", F_ALIAS
, 0, 0, v9
}, /* sta d,[rs1+%g0] */
502 { "stswa", F3(3, 0x14, 1), F3(~3, ~0x14, ~1), "d,[1+i]o", F_ALIAS
, 0, 0, v9
},
503 { "stswa", F3(3, 0x14, 1), F3(~3, ~0x14, ~1), "d,[i+1]o", F_ALIAS
, 0, 0, v9
},
504 { "stswa", F3(3, 0x14, 1), F3(~3, ~0x14, ~1)|RS1_G0
, "d,[i]o", F_ALIAS
, 0, 0, v9
},
505 { "stswa", F3(3, 0x14, 1), F3(~3, ~0x14, ~1)|SIMM13(~0), "d,[1]o", F_ALIAS
, 0, 0, v9
}, /* st d,[rs1+0] */
506 { "stuwa", F3(3, 0x14, 0), F3(~3, ~0x14, ~0), "d,[1+2]A", F_ALIAS
, 0, 0, v9
},
507 { "stuwa", F3(3, 0x14, 0), F3(~3, ~0x14, ~0)|RS2(~0), "d,[1]A", F_ALIAS
, 0, 0, v9
}, /* sta d,[rs1+%g0] */
508 { "stuwa", F3(3, 0x14, 1), F3(~3, ~0x14, ~1), "d,[1+i]o", F_ALIAS
, 0, 0, v9
},
509 { "stuwa", F3(3, 0x14, 1), F3(~3, ~0x14, ~1), "d,[i+1]o", F_ALIAS
, 0, 0, v9
},
510 { "stuwa", F3(3, 0x14, 1), F3(~3, ~0x14, ~1)|RS1_G0
, "d,[i]o", F_ALIAS
, 0, 0, v9
},
511 { "stuwa", F3(3, 0x14, 1), F3(~3, ~0x14, ~1)|SIMM13(~0), "d,[1]o", F_ALIAS
, 0, 0, v9
}, /* st d,[rs1+0] */
513 { "stb", F3(3, 0x05, 0), F3(~3, ~0x05, ~0)|ASI(~0), "d,[1+2]", 0, 0, 0, v6
},
514 { "stb", F3(3, 0x05, 0), F3(~3, ~0x05, ~0)|ASI_RS2(~0), "d,[1]", 0, 0, 0, v6
}, /* stb d,[rs1+%g0] */
515 { "stb", F3(3, 0x05, 1), F3(~3, ~0x05, ~1), "d,[1+i]", 0, 0, 0, v6
},
516 { "stb", F3(3, 0x05, 1), F3(~3, ~0x05, ~1), "d,[i+1]", 0, 0, 0, v6
},
517 { "stb", F3(3, 0x05, 1), F3(~3, ~0x05, ~1)|RS1_G0
, "d,[i]", 0, 0, 0, v6
},
518 { "stb", F3(3, 0x05, 1), F3(~3, ~0x05, ~1)|SIMM13(~0), "d,[1]", 0, 0, 0, v6
}, /* stb d,[rs1+0] */
520 { "stsb", F3(3, 0x05, 0), F3(~3, ~0x05, ~0)|ASI(~0), "d,[1+2]", F_ALIAS
, 0, 0, v6
},
521 { "stsb", F3(3, 0x05, 0), F3(~3, ~0x05, ~0)|ASI_RS2(~0), "d,[1]", F_ALIAS
, 0, 0, v6
}, /* stb d,[rs1+%g0] */
522 { "stsb", F3(3, 0x05, 1), F3(~3, ~0x05, ~1), "d,[1+i]", F_ALIAS
, 0, 0, v6
},
523 { "stsb", F3(3, 0x05, 1), F3(~3, ~0x05, ~1), "d,[i+1]", F_ALIAS
, 0, 0, v6
},
524 { "stsb", F3(3, 0x05, 1), F3(~3, ~0x05, ~1)|RS1_G0
, "d,[i]", F_ALIAS
, 0, 0, v6
},
525 { "stsb", F3(3, 0x05, 1), F3(~3, ~0x05, ~1)|SIMM13(~0), "d,[1]", F_ALIAS
, 0, 0, v6
}, /* stb d,[rs1+0] */
526 { "stub", F3(3, 0x05, 0), F3(~3, ~0x05, ~0)|ASI(~0), "d,[1+2]", F_ALIAS
, 0, 0, v6
},
527 { "stub", F3(3, 0x05, 0), F3(~3, ~0x05, ~0)|ASI_RS2(~0), "d,[1]", F_ALIAS
, 0, 0, v6
}, /* stb d,[rs1+%g0] */
528 { "stub", F3(3, 0x05, 1), F3(~3, ~0x05, ~1), "d,[1+i]", F_ALIAS
, 0, 0, v6
},
529 { "stub", F3(3, 0x05, 1), F3(~3, ~0x05, ~1), "d,[i+1]", F_ALIAS
, 0, 0, v6
},
530 { "stub", F3(3, 0x05, 1), F3(~3, ~0x05, ~1)|RS1_G0
, "d,[i]", F_ALIAS
, 0, 0, v6
},
531 { "stub", F3(3, 0x05, 1), F3(~3, ~0x05, ~1)|SIMM13(~0), "d,[1]", F_ALIAS
, 0, 0, v6
}, /* stb d,[rs1+0] */
533 { "stba", F3(3, 0x15, 0), F3(~3, ~0x15, ~0), "d,[1+2]A", 0, 0, 0, v6
},
534 { "stba", F3(3, 0x15, 0), F3(~3, ~0x15, ~0)|RS2(~0), "d,[1]A", 0, 0, 0, v6
}, /* stba d,[rs1+%g0] */
535 { "stba", F3(3, 0x15, 1), F3(~3, ~0x15, ~1), "d,[1+i]o", 0, 0, 0, v9
},
536 { "stba", F3(3, 0x15, 1), F3(~3, ~0x15, ~1), "d,[i+1]o", 0, 0, 0, v9
},
537 { "stba", F3(3, 0x15, 1), F3(~3, ~0x15, ~1)|RS1_G0
, "d,[i]o", 0, 0, 0, v9
},
538 { "stba", F3(3, 0x15, 1), F3(~3, ~0x15, ~1)|SIMM13(~0), "d,[1]o", 0, 0, 0, v9
}, /* stb d,[rs1+0] */
540 { "stsba", F3(3, 0x15, 0), F3(~3, ~0x15, ~0), "d,[1+2]A", F_ALIAS
, 0, 0, v6
},
541 { "stsba", F3(3, 0x15, 0), F3(~3, ~0x15, ~0)|RS2(~0), "d,[1]A", F_ALIAS
, 0, 0, v6
}, /* stba d,[rs1+%g0] */
542 { "stsba", F3(3, 0x15, 1), F3(~3, ~0x15, ~1), "d,[1+i]o", F_ALIAS
, 0, 0, v9
},
543 { "stsba", F3(3, 0x15, 1), F3(~3, ~0x15, ~1), "d,[i+1]o", F_ALIAS
, 0, 0, v9
},
544 { "stsba", F3(3, 0x15, 1), F3(~3, ~0x15, ~1)|RS1_G0
, "d,[i]o", F_ALIAS
, 0, 0, v9
},
545 { "stsba", F3(3, 0x15, 1), F3(~3, ~0x15, ~1)|SIMM13(~0), "d,[1]o", F_ALIAS
, 0, 0, v9
}, /* stb d,[rs1+0] */
546 { "stuba", F3(3, 0x15, 0), F3(~3, ~0x15, ~0), "d,[1+2]A", F_ALIAS
, 0, 0, v6
},
547 { "stuba", F3(3, 0x15, 0), F3(~3, ~0x15, ~0)|RS2(~0), "d,[1]A", F_ALIAS
, 0, 0, v6
}, /* stba d,[rs1+%g0] */
548 { "stuba", F3(3, 0x15, 1), F3(~3, ~0x15, ~1), "d,[1+i]o", F_ALIAS
, 0, 0, v9
},
549 { "stuba", F3(3, 0x15, 1), F3(~3, ~0x15, ~1), "d,[i+1]o", F_ALIAS
, 0, 0, v9
},
550 { "stuba", F3(3, 0x15, 1), F3(~3, ~0x15, ~1)|RS1_G0
, "d,[i]o", F_ALIAS
, 0, 0, v9
},
551 { "stuba", F3(3, 0x15, 1), F3(~3, ~0x15, ~1)|SIMM13(~0), "d,[1]o", F_ALIAS
, 0, 0, v9
}, /* stb d,[rs1+0] */
553 { "sttw", F3(3, 0x07, 0), F3(~3, ~0x07, ~0)|ASI(~0), "d,[1+2]", 0, 0, 0, v9
},
554 { "sttw", F3(3, 0x07, 0), F3(~3, ~0x07, ~0)|ASI_RS2(~0), "d,[1]", 0, 0, 0, v9
}, /* std d,[rs1+%g0] */
555 { "sttw", F3(3, 0x07, 1), F3(~3, ~0x07, ~1), "d,[1+i]", 0, 0, 0, v9
},
556 { "sttw", F3(3, 0x07, 1), F3(~3, ~0x07, ~1), "d,[i+1]", 0, 0, 0, v9
},
557 { "sttw", F3(3, 0x07, 1), F3(~3, ~0x07, ~1)|RS1_G0
, "d,[i]", 0, 0, 0, v9
},
558 { "sttw", F3(3, 0x07, 1), F3(~3, ~0x07, ~1)|SIMM13(~0), "d,[1]", 0, 0, 0, v9
}, /* std d,[rs1+0] */
560 { "std", F3(3, 0x07, 0), F3(~3, ~0x07, ~0)|ASI(~0), "d,[1+2]", F_PREF_ALIAS
, 0, 0, v6
},
561 { "std", F3(3, 0x07, 0), F3(~3, ~0x07, ~0)|ASI_RS2(~0), "d,[1]", F_PREF_ALIAS
, 0, 0, v6
}, /* std d,[rs1+%g0] */
562 { "std", F3(3, 0x07, 1), F3(~3, ~0x07, ~1), "d,[1+i]", F_PREF_ALIAS
, 0, 0, v6
},
563 { "std", F3(3, 0x07, 1), F3(~3, ~0x07, ~1), "d,[i+1]", F_PREF_ALIAS
, 0, 0, v6
},
564 { "std", F3(3, 0x07, 1), F3(~3, ~0x07, ~1)|RS1_G0
, "d,[i]", F_PREF_ALIAS
, 0, 0, v6
},
565 { "std", F3(3, 0x07, 1), F3(~3, ~0x07, ~1)|SIMM13(~0), "d,[1]", F_PREF_ALIAS
, 0, 0, v6
}, /* std d,[rs1+0] */
567 { "std", F3(3, 0x26, 0), F3(~3, ~0x26, ~0)|ASI(~0), "q,[1+2]", 0, 0, 0, v6notv9
},
568 { "std", F3(3, 0x26, 0), F3(~3, ~0x26, ~0)|ASI_RS2(~0), "q,[1]", 0, 0, 0, v6notv9
}, /* std d,[rs1+%g0] */
569 { "std", F3(3, 0x26, 1), F3(~3, ~0x26, ~1), "q,[1+i]", 0, 0, 0, v6notv9
},
570 { "std", F3(3, 0x26, 1), F3(~3, ~0x26, ~1), "q,[i+1]", 0, 0, 0, v6notv9
},
571 { "std", F3(3, 0x26, 1), F3(~3, ~0x26, ~1)|RS1_G0
, "q,[i]", 0, 0, 0, v6notv9
},
572 { "std", F3(3, 0x26, 1), F3(~3, ~0x26, ~1)|SIMM13(~0), "q,[1]", 0, 0, 0, v6notv9
}, /* std d,[rs1+0] */
573 { "std", F3(3, 0x27, 0), F3(~3, ~0x27, ~0)|ASI(~0), "H,[1+2]", 0, 0, 0, v6
},
574 { "std", F3(3, 0x27, 0), F3(~3, ~0x27, ~0)|ASI_RS2(~0), "H,[1]", 0, 0, 0, v6
}, /* std d,[rs1+%g0] */
575 { "std", F3(3, 0x27, 1), F3(~3, ~0x27, ~1), "H,[1+i]", 0, 0, 0, v6
},
576 { "std", F3(3, 0x27, 1), F3(~3, ~0x27, ~1), "H,[i+1]", 0, 0, 0, v6
},
577 { "std", F3(3, 0x27, 1), F3(~3, ~0x27, ~1)|RS1_G0
, "H,[i]", 0, 0, 0, v6
},
578 { "std", F3(3, 0x27, 1), F3(~3, ~0x27, ~1)|SIMM13(~0), "H,[1]", 0, 0, 0, v6
}, /* std d,[rs1+0] */
580 { "std", F3(3, 0x36, 0), F3(~3, ~0x36, ~0)|ASI(~0), "Q,[1+2]", 0, 0, 0, v6notv9
},
581 { "std", F3(3, 0x36, 0), F3(~3, ~0x36, ~0)|ASI_RS2(~0), "Q,[1]", 0, 0, 0, v6notv9
}, /* std d,[rs1+%g0] */
582 { "std", F3(3, 0x36, 1), F3(~3, ~0x36, ~1), "Q,[1+i]", 0, 0, 0, v6notv9
},
583 { "std", F3(3, 0x36, 1), F3(~3, ~0x36, ~1), "Q,[i+1]", 0, 0, 0, v6notv9
},
584 { "std", F3(3, 0x36, 1), F3(~3, ~0x36, ~1)|RS1_G0
, "Q,[i]", 0, 0, 0, v6notv9
},
585 { "std", F3(3, 0x36, 1), F3(~3, ~0x36, ~1)|SIMM13(~0), "Q,[1]", 0, 0, 0, v6notv9
}, /* std d,[rs1+0] */
586 { "std", F3(3, 0x37, 0), F3(~3, ~0x37, ~0)|ASI(~0), "D,[1+2]", 0, 0, 0, v6notv9
},
587 { "std", F3(3, 0x37, 0), F3(~3, ~0x37, ~0)|ASI_RS2(~0), "D,[1]", 0, 0, 0, v6notv9
}, /* std d,[rs1+%g0] */
588 { "std", F3(3, 0x37, 1), F3(~3, ~0x37, ~1), "D,[1+i]", 0, 0, 0, v6notv9
},
589 { "std", F3(3, 0x37, 1), F3(~3, ~0x37, ~1), "D,[i+1]", 0, 0, 0, v6notv9
},
590 { "std", F3(3, 0x37, 1), F3(~3, ~0x37, ~1)|RS1_G0
, "D,[i]", 0, 0, 0, v6notv9
},
591 { "std", F3(3, 0x37, 1), F3(~3, ~0x37, ~1)|SIMM13(~0), "D,[1]", 0, 0, 0, v6notv9
}, /* std d,[rs1+0] */
593 { "spilld", F3(3, 0x07, 0), F3(~3, ~0x07, ~0)|ASI(~0), "d,[1+2]", F_ALIAS
, 0, 0, v6
},
594 { "spilld", F3(3, 0x07, 0), F3(~3, ~0x07, ~0)|ASI_RS2(~0), "d,[1]", F_ALIAS
, 0, 0, v6
}, /* std d,[rs1+%g0] */
595 { "spilld", F3(3, 0x07, 1), F3(~3, ~0x07, ~1), "d,[1+i]", F_ALIAS
, 0, 0, v6
},
596 { "spilld", F3(3, 0x07, 1), F3(~3, ~0x07, ~1), "d,[i+1]", F_ALIAS
, 0, 0, v6
},
597 { "spilld", F3(3, 0x07, 1), F3(~3, ~0x07, ~1)|RS1_G0
, "d,[i]", F_ALIAS
, 0, 0, v6
},
598 { "spilld", F3(3, 0x07, 1), F3(~3, ~0x07, ~1)|SIMM13(~0), "d,[1]", F_ALIAS
, 0, 0, v6
}, /* std d,[rs1+0] */
600 { "sttwa", F3(3, 0x17, 0), F3(~3, ~0x17, ~0), "d,[1+2]A", 0, 0, 0, v9
},
601 { "sttwa", F3(3, 0x17, 0), F3(~3, ~0x17, ~0)|RS2(~0), "d,[1]A", 0, 0, 0, v9
}, /* stda d,[rs1+%g0] */
602 { "sttwa", F3(3, 0x17, 1), F3(~3, ~0x17, ~1), "d,[1+i]o", 0, 0, 0, v9
},
603 { "sttwa", F3(3, 0x17, 1), F3(~3, ~0x17, ~1), "d,[i+1]o", 0, 0, 0, v9
},
604 { "sttwa", F3(3, 0x17, 1), F3(~3, ~0x17, ~1)|RS1_G0
, "d,[i]o", 0, 0, 0, v9
},
605 { "sttwa", F3(3, 0x17, 1), F3(~3, ~0x17, ~1)|SIMM13(~0), "d,[1]o", 0, 0, 0, v9
}, /* std d,[rs1+0] */
607 { "stda", F3(3, 0x17, 0), F3(~3, ~0x17, ~0), "d,[1+2]A", F_ALIAS
, 0, 0, v6
},
608 { "stda", F3(3, 0x17, 0), F3(~3, ~0x17, ~0)|RS2(~0), "d,[1]A", F_ALIAS
, 0, 0, v6
}, /* stda d,[rs1+%g0] */
609 { "stda", F3(3, 0x17, 1), F3(~3, ~0x17, ~1), "d,[1+i]o", F_ALIAS
, 0, 0, v9
},
610 { "stda", F3(3, 0x17, 1), F3(~3, ~0x17, ~1), "d,[i+1]o", F_ALIAS
, 0, 0, v9
},
611 { "stda", F3(3, 0x17, 1), F3(~3, ~0x17, ~1)|RS1_G0
, "d,[i]o", F_ALIAS
, 0, 0, v9
},
612 { "stda", F3(3, 0x17, 1), F3(~3, ~0x17, ~1)|SIMM13(~0), "d,[1]o", F_ALIAS
, 0, 0, v9
}, /* std d,[rs1+0] */
613 { "stda", F3(3, 0x37, 0), F3(~3, ~0x37, ~0), "H,[1+2]A", 0, 0, 0, v9
},
614 { "stda", F3(3, 0x37, 0), F3(~3, ~0x37, ~0)|RS2(~0), "H,[1]A", 0, 0, 0, v9
}, /* stda d,[rs1+%g0] */
615 { "stda", F3(3, 0x37, 1), F3(~3, ~0x37, ~1), "H,[1+i]o", 0, 0, 0, v9
},
616 { "stda", F3(3, 0x37, 1), F3(~3, ~0x37, ~1), "H,[i+1]o", 0, 0, 0, v9
},
617 { "stda", F3(3, 0x37, 1), F3(~3, ~0x37, ~1)|RS1_G0
, "H,[i]o", 0, 0, 0, v9
},
618 { "stda", F3(3, 0x37, 1), F3(~3, ~0x37, ~1)|SIMM13(~0), "H,[1]o", 0, 0, 0, v9
}, /* std d,[rs1+0] */
620 { "sth", F3(3, 0x06, 0), F3(~3, ~0x06, ~0)|ASI(~0), "d,[1+2]", 0, 0, 0, v6
},
621 { "sth", F3(3, 0x06, 0), F3(~3, ~0x06, ~0)|ASI_RS2(~0), "d,[1]", 0, 0, 0, v6
}, /* sth d,[rs1+%g0] */
622 { "sth", F3(3, 0x06, 1), F3(~3, ~0x06, ~1), "d,[1+i]", 0, 0, 0, v6
},
623 { "sth", F3(3, 0x06, 1), F3(~3, ~0x06, ~1), "d,[i+1]", 0, 0, 0, v6
},
624 { "sth", F3(3, 0x06, 1), F3(~3, ~0x06, ~1)|RS1_G0
, "d,[i]", 0, 0, 0, v6
},
625 { "sth", F3(3, 0x06, 1), F3(~3, ~0x06, ~1)|SIMM13(~0), "d,[1]", 0, 0, 0, v6
}, /* sth d,[rs1+0] */
627 { "stsh", F3(3, 0x06, 0), F3(~3, ~0x06, ~0)|ASI(~0), "d,[1+2]", F_ALIAS
, 0, 0, v6
},
628 { "stsh", F3(3, 0x06, 0), F3(~3, ~0x06, ~0)|ASI_RS2(~0), "d,[1]", F_ALIAS
, 0, 0, v6
}, /* sth d,[rs1+%g0] */
629 { "stsh", F3(3, 0x06, 1), F3(~3, ~0x06, ~1), "d,[1+i]", F_ALIAS
, 0, 0, v6
},
630 { "stsh", F3(3, 0x06, 1), F3(~3, ~0x06, ~1), "d,[i+1]", F_ALIAS
, 0, 0, v6
},
631 { "stsh", F3(3, 0x06, 1), F3(~3, ~0x06, ~1)|RS1_G0
, "d,[i]", F_ALIAS
, 0, 0, v6
},
632 { "stsh", F3(3, 0x06, 1), F3(~3, ~0x06, ~1)|SIMM13(~0), "d,[1]", F_ALIAS
, 0, 0, v6
}, /* sth d,[rs1+0] */
633 { "stuh", F3(3, 0x06, 0), F3(~3, ~0x06, ~0)|ASI(~0), "d,[1+2]", F_ALIAS
, 0, 0, v6
},
634 { "stuh", F3(3, 0x06, 0), F3(~3, ~0x06, ~0)|ASI_RS2(~0), "d,[1]", F_ALIAS
, 0, 0, v6
}, /* sth d,[rs1+%g0] */
635 { "stuh", F3(3, 0x06, 1), F3(~3, ~0x06, ~1), "d,[1+i]", F_ALIAS
, 0, 0, v6
},
636 { "stuh", F3(3, 0x06, 1), F3(~3, ~0x06, ~1), "d,[i+1]", F_ALIAS
, 0, 0, v6
},
637 { "stuh", F3(3, 0x06, 1), F3(~3, ~0x06, ~1)|RS1_G0
, "d,[i]", F_ALIAS
, 0, 0, v6
},
638 { "stuh", F3(3, 0x06, 1), F3(~3, ~0x06, ~1)|SIMM13(~0), "d,[1]", F_ALIAS
, 0, 0, v6
}, /* sth d,[rs1+0] */
640 { "stha", F3(3, 0x16, 0), F3(~3, ~0x16, ~0), "d,[1+2]A", 0, 0, 0, v6
},
641 { "stha", F3(3, 0x16, 0), F3(~3, ~0x16, ~0)|RS2(~0), "d,[1]A", 0, 0, 0, v6
}, /* stha ,[rs1+%g0] */
642 { "stha", F3(3, 0x16, 1), F3(~3, ~0x16, ~1), "d,[1+i]o", 0, 0, 0, v9
},
643 { "stha", F3(3, 0x16, 1), F3(~3, ~0x16, ~1), "d,[i+1]o", 0, 0, 0, v9
},
644 { "stha", F3(3, 0x16, 1), F3(~3, ~0x16, ~1)|RS1_G0
, "d,[i]o", 0, 0, 0, v9
},
645 { "stha", F3(3, 0x16, 1), F3(~3, ~0x16, ~1)|SIMM13(~0), "d,[1]o", 0, 0, 0, v9
}, /* sth d,[rs1+0] */
647 { "stsha", F3(3, 0x16, 0), F3(~3, ~0x16, ~0), "d,[1+2]A", F_ALIAS
, 0, 0, v6
},
648 { "stsha", F3(3, 0x16, 0), F3(~3, ~0x16, ~0)|RS2(~0), "d,[1]A", F_ALIAS
, 0, 0, v6
}, /* stha ,[rs1+%g0] */
649 { "stsha", F3(3, 0x16, 1), F3(~3, ~0x16, ~1), "d,[1+i]o", F_ALIAS
, 0, 0, v9
},
650 { "stsha", F3(3, 0x16, 1), F3(~3, ~0x16, ~1), "d,[i+1]o", F_ALIAS
, 0, 0, v9
},
651 { "stsha", F3(3, 0x16, 1), F3(~3, ~0x16, ~1)|RS1_G0
, "d,[i]o", F_ALIAS
, 0, 0, v9
},
652 { "stsha", F3(3, 0x16, 1), F3(~3, ~0x16, ~1)|SIMM13(~0), "d,[1]o", F_ALIAS
, 0, 0, v9
}, /* sth d,[rs1+0] */
653 { "stuha", F3(3, 0x16, 0), F3(~3, ~0x16, ~0), "d,[1+2]A", F_ALIAS
, 0, 0, v6
},
654 { "stuha", F3(3, 0x16, 0), F3(~3, ~0x16, ~0)|RS2(~0), "d,[1]A", F_ALIAS
, 0, 0, v6
}, /* stha ,[rs1+%g0] */
655 { "stuha", F3(3, 0x16, 1), F3(~3, ~0x16, ~1), "d,[1+i]o", F_ALIAS
, 0, 0, v9
},
656 { "stuha", F3(3, 0x16, 1), F3(~3, ~0x16, ~1), "d,[i+1]o", F_ALIAS
, 0, 0, v9
},
657 { "stuha", F3(3, 0x16, 1), F3(~3, ~0x16, ~1)|RS1_G0
, "d,[i]o", F_ALIAS
, 0, 0, v9
},
658 { "stuha", F3(3, 0x16, 1), F3(~3, ~0x16, ~1)|SIMM13(~0), "d,[1]o", F_ALIAS
, 0, 0, v9
}, /* sth d,[rs1+0] */
660 { "stx", F3(3, 0x0e, 0), F3(~3, ~0x0e, ~0)|ASI(~0), "d,[1+2]", 0, 0, 0, v9
},
661 { "stx", F3(3, 0x0e, 0), F3(~3, ~0x0e, ~0)|ASI_RS2(~0), "d,[1]", 0, 0, 0, v9
}, /* stx d,[rs1+%g0] */
662 { "stx", F3(3, 0x0e, 1), F3(~3, ~0x0e, ~1), "d,[1+i]", 0, 0, 0, v9
},
663 { "stx", F3(3, 0x0e, 1), F3(~3, ~0x0e, ~1), "d,[i+1]", 0, 0, 0, v9
},
664 { "stx", F3(3, 0x0e, 1), F3(~3, ~0x0e, ~1)|RS1_G0
, "d,[i]", 0, 0, 0, v9
},
665 { "stx", F3(3, 0x0e, 1), F3(~3, ~0x0e, ~1)|SIMM13(~0), "d,[1]", 0, 0, 0, v9
}, /* stx d,[rs1+0] */
667 { "stx", F3(3, 0x25, 0)|RD(1), F3(~3, ~0x25, ~0)|ASI(~0)|RD(~1), "F,[1+2]", 0, 0, 0, v9
},
668 { "stx", F3(3, 0x25, 0)|RD(1), F3(~3, ~0x25, ~0)|ASI_RS2(~0)|RD(~1),"F,[1]", 0, 0, 0, v9
}, /* stx d,[rs1+%g0] */
669 { "stx", F3(3, 0x25, 1)|RD(1), F3(~3, ~0x25, ~1)|RD(~1), "F,[1+i]", 0, 0, 0, v9
},
670 { "stx", F3(3, 0x25, 1)|RD(1), F3(~3, ~0x25, ~1)|RD(~1), "F,[i+1]", 0, 0, 0, v9
},
671 { "stx", F3(3, 0x25, 1)|RD(1), F3(~3, ~0x25, ~1)|RS1_G0
|RD(~1), "F,[i]", 0, 0, 0, v9
},
672 { "stx", F3(3, 0x25, 1)|RD(1), F3(~3, ~0x25, ~1)|SIMM13(~0)|RD(~1),"F,[1]", 0, 0, 0, v9
}, /* stx d,[rs1+0] */
674 { "stxa", F3(3, 0x1e, 0), F3(~3, ~0x1e, ~0), "d,[1+2]A", 0, 0, 0, v9
},
675 { "stxa", F3(3, 0x1e, 0), F3(~3, ~0x1e, ~0)|RS2(~0), "d,[1]A", 0, 0, 0, v9
}, /* stxa d,[rs1+%g0] */
676 { "stxa", F3(3, 0x1e, 1), F3(~3, ~0x1e, ~1), "d,[1+i]o", 0, 0, 0, v9
},
677 { "stxa", F3(3, 0x1e, 1), F3(~3, ~0x1e, ~1), "d,[i+1]o", 0, 0, 0, v9
},
678 { "stxa", F3(3, 0x1e, 1), F3(~3, ~0x1e, ~1)|RS1_G0
, "d,[i]o", 0, 0, 0, v9
},
679 { "stxa", F3(3, 0x1e, 1), F3(~3, ~0x1e, ~1)|SIMM13(~0), "d,[1]o", 0, 0, 0, v9
}, /* stx d,[rs1+0] */
681 { "stq", F3(3, 0x26, 0), F3(~3, ~0x26, ~0)|ASI(~0), "J,[1+2]", 0, 0, 0, v9
},
682 { "stq", F3(3, 0x26, 0), F3(~3, ~0x26, ~0)|ASI_RS2(~0), "J,[1]", 0, 0, 0, v9
}, /* stq [rs1+%g0] */
683 { "stq", F3(3, 0x26, 1), F3(~3, ~0x26, ~1), "J,[1+i]", 0, 0, 0, v9
},
684 { "stq", F3(3, 0x26, 1), F3(~3, ~0x26, ~1), "J,[i+1]", 0, 0, 0, v9
},
685 { "stq", F3(3, 0x26, 1), F3(~3, ~0x26, ~1)|RS1_G0
, "J,[i]", 0, 0, 0, v9
},
686 { "stq", F3(3, 0x26, 1), F3(~3, ~0x26, ~1)|SIMM13(~0), "J,[1]", 0, 0, 0, v9
}, /* stq [rs1+0] */
688 { "stqa", F3(3, 0x36, 0), F3(~3, ~0x36, ~0)|ASI(~0), "J,[1+2]A", 0, 0, 0, v9
},
689 { "stqa", F3(3, 0x36, 0), F3(~3, ~0x36, ~0)|ASI_RS2(~0), "J,[1]A", 0, 0, 0, v9
}, /* stqa [rs1+%g0] */
690 { "stqa", F3(3, 0x36, 1), F3(~3, ~0x36, ~1), "J,[1+i]o", 0, 0, 0, v9
},
691 { "stqa", F3(3, 0x36, 1), F3(~3, ~0x36, ~1), "J,[i+1]o", 0, 0, 0, v9
},
692 { "stqa", F3(3, 0x36, 1), F3(~3, ~0x36, ~1)|RS1_G0
, "J,[i]o", 0, 0, 0, v9
},
693 { "stqa", F3(3, 0x36, 1), F3(~3, ~0x36, ~1)|SIMM13(~0), "J,[1]o", 0, 0, 0, v9
}, /* stqa [rs1+0] */
695 { "swap", F3(3, 0x0f, 0), F3(~3, ~0x0f, ~0)|ASI(~0), "[1+2],d", 0, 0, 0, v7
},
696 { "swap", F3(3, 0x0f, 0), F3(~3, ~0x0f, ~0)|ASI_RS2(~0), "[1],d", 0, 0, 0, v7
}, /* swap [rs1+%g0],d */
697 { "swap", F3(3, 0x0f, 1), F3(~3, ~0x0f, ~1), "[1+i],d", 0, 0, 0, v7
},
698 { "swap", F3(3, 0x0f, 1), F3(~3, ~0x0f, ~1), "[i+1],d", 0, 0, 0, v7
},
699 { "swap", F3(3, 0x0f, 1), F3(~3, ~0x0f, ~1)|RS1_G0
, "[i],d", 0, 0, 0, v7
},
700 { "swap", F3(3, 0x0f, 1), F3(~3, ~0x0f, ~1)|SIMM13(~0), "[1],d", 0, 0, 0, v7
}, /* swap [rs1+0],d */
702 { "swapa", F3(3, 0x1f, 0), F3(~3, ~0x1f, ~0), "[1+2]A,d", 0, 0, 0, v7
},
703 { "swapa", F3(3, 0x1f, 0), F3(~3, ~0x1f, ~0)|RS2(~0), "[1]A,d", 0, 0, 0, v7
}, /* swapa [rs1+%g0],d */
704 { "swapa", F3(3, 0x1f, 1), F3(~3, ~0x1f, ~1), "[1+i]o,d", 0, 0, 0, v9
},
705 { "swapa", F3(3, 0x1f, 1), F3(~3, ~0x1f, ~1), "[i+1]o,d", 0, 0, 0, v9
},
706 { "swapa", F3(3, 0x1f, 1), F3(~3, ~0x1f, ~1)|RS1_G0
, "[i]o,d", 0, 0, 0, v9
},
707 { "swapa", F3(3, 0x1f, 1), F3(~3, ~0x1f, ~1)|SIMM13(~0), "[1]o,d", 0, 0, 0, v9
}, /* swap [rs1+0],d */
709 { "restore", F3(2, 0x3d, 0), F3(~2, ~0x3d, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
710 { "restore", F3(2, 0x3d, 0), F3(~2, ~0x3d, ~0)|RD_G0
|RS1_G0
|ASI_RS2(~0), "", 0, 0, 0, v6
}, /* restore %g0,%g0,%g0 */
711 { "restore", F3(2, 0x3d, 1), F3(~2, ~0x3d, ~1), "1,i,d", 0, 0, 0, v6
},
712 { "restore", F3(2, 0x3d, 1), F3(~2, ~0x3d, ~1)|RD_G0
|RS1_G0
|SIMM13(~0), "", 0, 0, 0, v6
}, /* restore %g0,0,%g0 */
714 { "rett", F3(2, 0x39, 0), F3(~2, ~0x39, ~0)|RD_G0
|ASI(~0), "1+2", F_UNBR
|F_DELAYED
, 0, 0, v6
}, /* rett rs1+rs2 */
715 { "rett", F3(2, 0x39, 0), F3(~2, ~0x39, ~0)|RD_G0
|ASI_RS2(~0), "1", F_UNBR
|F_DELAYED
, 0, 0, v6
}, /* rett rs1,%g0 */
716 { "rett", F3(2, 0x39, 1), F3(~2, ~0x39, ~1)|RD_G0
, "1+i", F_UNBR
|F_DELAYED
, 0, 0, v6
}, /* rett rs1+X */
717 { "rett", F3(2, 0x39, 1), F3(~2, ~0x39, ~1)|RD_G0
, "i+1", F_UNBR
|F_DELAYED
, 0, 0, v6
}, /* rett X+rs1 */
718 { "rett", F3(2, 0x39, 1), F3(~2, ~0x39, ~1)|RD_G0
|RS1_G0
, "i", F_UNBR
|F_DELAYED
, 0, 0, v6
}, /* rett X+rs1 */
719 { "rett", F3(2, 0x39, 1), F3(~2, ~0x39, ~1)|RD_G0
|RS1_G0
, "i", F_UNBR
|F_DELAYED
, 0, 0, v6
}, /* rett X */
720 { "rett", F3(2, 0x39, 1), F3(~2, ~0x39, ~1)|RD_G0
|SIMM13(~0), "1", F_UNBR
|F_DELAYED
, 0, 0, v6
}, /* rett rs1+0 */
722 { "save", F3(2, 0x3c, 0), F3(~2, ~0x3c, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
723 { "save", F3(2, 0x3c, 1), F3(~2, ~0x3c, ~1), "1,i,d", 0, 0, 0, v6
},
724 { "save", F3(2, 0x3c, 1), F3(~2, ~0x3c, ~1), "i,1,d", 0, 0, 0, v6
}, /* Sun assembler compatibility */
725 { "save", 0x81e00000, ~0x81e00000, "", F_ALIAS
, 0, 0, v6
},
727 { "ret", F3(2, 0x38, 1)|RS1(0x1f)|SIMM13(8), F3(~2, ~0x38, ~1)|SIMM13(~8), "", F_UNBR
|F_DELAYED
, 0, 0, v6
}, /* jmpl %i7+8,%g0 */
728 { "retl", F3(2, 0x38, 1)|RS1(0x0f)|SIMM13(8), F3(~2, ~0x38, ~1)|RS1(~0x0f)|SIMM13(~8), "", F_UNBR
|F_DELAYED
, 0, 0, v6
}, /* jmpl %o7+8,%g0 */
730 { "jmpl", F3(2, 0x38, 0), F3(~2, ~0x38, ~0)|ASI(~0), "1+2,d", F_JSR
|F_DELAYED
, 0, 0, v6
},
731 { "jmpl", F3(2, 0x38, 0), F3(~2, ~0x38, ~0)|ASI_RS2(~0), "1,d", F_JSR
|F_DELAYED
, 0, 0, v6
}, /* jmpl rs1+%g0,d */
732 { "jmpl", F3(2, 0x38, 1), F3(~2, ~0x38, ~1)|SIMM13(~0), "1,d", F_JSR
|F_DELAYED
, 0, 0, v6
}, /* jmpl rs1+0,d */
733 { "jmpl", F3(2, 0x38, 1), F3(~2, ~0x38, ~1)|RS1_G0
, "i,d", F_JSR
|F_DELAYED
, 0, 0, v6
}, /* jmpl %g0+i,d */
734 { "jmpl", F3(2, 0x38, 1), F3(~2, ~0x38, ~1), "1+i,d", F_JSR
|F_DELAYED
, 0, 0, v6
},
735 { "jmpl", F3(2, 0x38, 1), F3(~2, ~0x38, ~1), "i+1,d", F_JSR
|F_DELAYED
, 0, 0, v6
},
737 { "done", F3(2, 0x3e, 0)|RD(0), F3(~2, ~0x3e, ~0)|RD(~0)|RS1_G0
|SIMM13(~0), "", 0, 0, 0, v9
},
738 { "retry", F3(2, 0x3e, 0)|RD(1), F3(~2, ~0x3e, ~0)|RD(~1)|RS1_G0
|SIMM13(~0), "", 0, 0, 0, v9
},
739 { "saved", F3(2, 0x31, 0)|RD(0), F3(~2, ~0x31, ~0)|RD(~0)|RS1_G0
|SIMM13(~0), "", 0, 0, 0, v9
},
740 { "restored", F3(2, 0x31, 0)|RD(1), F3(~2, ~0x31, ~0)|RD(~1)|RS1_G0
|SIMM13(~0), "", 0, 0, 0, v9
},
741 { "allclean", F3(2, 0x31, 0)|RD(2), F3(~2, ~0x31, ~0)|RD(~2)|RS1_G0
|SIMM13(~0), "", 0, 0, 0, v9
},
742 { "otherw", F3(2, 0x31, 0)|RD(3), F3(~2, ~0x31, ~0)|RD(~3)|RS1_G0
|SIMM13(~0), "", 0, 0, 0, v9
},
743 { "normalw", F3(2, 0x31, 0)|RD(4), F3(~2, ~0x31, ~0)|RD(~4)|RS1_G0
|SIMM13(~0), "", 0, 0, 0, v9
},
744 { "invalw", F3(2, 0x31, 0)|RD(5), F3(~2, ~0x31, ~0)|RD(~5)|RS1_G0
|SIMM13(~0), "", 0, 0, 0, v9
},
745 { "sir", F3(2, 0x30, 1)|RD(0xf), F3(~2, ~0x30, ~1)|RD(~0xf)|RS1_G0
, "i", 0, 0, 0, v9
},
747 { "flush", F3(2, 0x3b, 0), F3(~2, ~0x3b, ~0)|ASI(~0), "[1+2]", 0, 0, 0, v9
},
748 { "flush", F3(2, 0x3b, 0), F3(~2, ~0x3b, ~0)|ASI_RS2(~0), "[1]", 0, 0, 0, v9
}, /* flush rs1+%g0 */
749 { "flush", F3(2, 0x3b, 1), F3(~2, ~0x3b, ~1)|SIMM13(~0), "[1]", 0, 0, 0, v9
}, /* flush rs1+0 */
750 { "flush", F3(2, 0x3b, 1), F3(~2, ~0x3b, ~1)|RS1_G0
, "[i]", 0, 0, 0, v9
}, /* flush %g0+i */
751 { "flush", F3(2, 0x3b, 1), F3(~2, ~0x3b, ~1), "[1+i]", 0, 0, 0, v9
},
752 { "flush", F3(2, 0x3b, 1), F3(~2, ~0x3b, ~1), "[i+1]", 0, 0, 0, v9
},
754 { "flush", F3(2, 0x3b, 0), F3(~2, ~0x3b, ~0)|ASI(~0), "1+2", F_ALIAS
, 0, 0, v8
},
755 { "flush", F3(2, 0x3b, 0), F3(~2, ~0x3b, ~0)|ASI_RS2(~0), "1", F_ALIAS
, 0, 0, v8
}, /* flush rs1+%g0 */
756 { "flush", F3(2, 0x3b, 1), F3(~2, ~0x3b, ~1)|SIMM13(~0), "1", F_ALIAS
, 0, 0, v8
}, /* flush rs1+0 */
757 { "flush", F3(2, 0x3b, 1), F3(~2, ~0x3b, ~1)|RS1_G0
, "i", F_ALIAS
, 0, 0, v8
}, /* flush %g0+i */
758 { "flush", F3(2, 0x3b, 1), F3(~2, ~0x3b, ~1), "1+i", F_ALIAS
, 0, 0, v8
},
759 { "flush", F3(2, 0x3b, 1), F3(~2, ~0x3b, ~1), "i+1", F_ALIAS
, 0, 0, v8
},
761 /* IFLUSH was renamed to FLUSH in v8. */
762 { "iflush", F3(2, 0x3b, 0), F3(~2, ~0x3b, ~0)|ASI(~0), "1+2", F_ALIAS
, 0, 0, v6
},
763 { "iflush", F3(2, 0x3b, 0), F3(~2, ~0x3b, ~0)|ASI_RS2(~0), "1", F_ALIAS
, 0, 0, v6
}, /* flush rs1+%g0 */
764 { "iflush", F3(2, 0x3b, 1), F3(~2, ~0x3b, ~1)|SIMM13(~0), "1", F_ALIAS
, 0, 0, v6
}, /* flush rs1+0 */
765 { "iflush", F3(2, 0x3b, 1), F3(~2, ~0x3b, ~1)|RS1_G0
, "i", F_ALIAS
, 0, 0, v6
},
766 { "iflush", F3(2, 0x3b, 1), F3(~2, ~0x3b, ~1), "1+i", F_ALIAS
, 0, 0, v6
},
767 { "iflush", F3(2, 0x3b, 1), F3(~2, ~0x3b, ~1), "i+1", F_ALIAS
, 0, 0, v6
},
769 { "return", F3(2, 0x39, 0), F3(~2, ~0x39, ~0)|ASI(~0), "1+2", 0, 0, 0, v9
},
770 { "return", F3(2, 0x39, 0), F3(~2, ~0x39, ~0)|ASI_RS2(~0), "1", 0, 0, 0, v9
}, /* return rs1+%g0 */
771 { "return", F3(2, 0x39, 1), F3(~2, ~0x39, ~1)|SIMM13(~0), "1", 0, 0, 0, v9
}, /* return rs1+0 */
772 { "return", F3(2, 0x39, 1), F3(~2, ~0x39, ~1)|RS1_G0
, "i", 0, 0, 0, v9
}, /* return %g0+i */
773 { "return", F3(2, 0x39, 1), F3(~2, ~0x39, ~1), "1+i", 0, 0, 0, v9
},
774 { "return", F3(2, 0x39, 1), F3(~2, ~0x39, ~1), "i+1", 0, 0, 0, v9
},
776 { "flushw", F3(2, 0x2b, 0), F3(~2, ~0x2b, ~0)|RD_G0
|RS1_G0
|ASI_RS2(~0), "", 0, 0, 0, v9
},
778 { "membar", F3(2, 0x28, 1)|RS1(0xf), F3(~2, ~0x28, ~1)|RD_G0
|RS1(~0xf)|SIMM13(~127), "K", 0, 0, 0, v9
},
779 { "stbar", F3(2, 0x28, 0)|RS1(0xf), F3(~2, ~0x28, ~0)|RD_G0
|RS1(~0xf)|SIMM13(~0), "", 0, 0, 0, v8
},
781 { "prefetch", F3(3, 0x2d, 0), F3(~3, ~0x2d, ~0), "[1+2],*", 0, 0, 0, v9
},
782 { "prefetch", F3(3, 0x2d, 0), F3(~3, ~0x2d, ~0)|RS2_G0
, "[1],*", 0, 0, 0, v9
}, /* prefetch [rs1+%g0],prefetch_fcn */
783 { "prefetch", F3(3, 0x2d, 1), F3(~3, ~0x2d, ~1), "[1+i],*", 0, 0, 0, v9
},
784 { "prefetch", F3(3, 0x2d, 1), F3(~3, ~0x2d, ~1), "[i+1],*", 0, 0, 0, v9
},
785 { "prefetch", F3(3, 0x2d, 1), F3(~3, ~0x2d, ~1)|RS1_G0
, "[i],*", 0, 0, 0, v9
},
786 { "prefetch", F3(3, 0x2d, 1), F3(~3, ~0x2d, ~1)|SIMM13(~0), "[1],*", 0, 0, 0, v9
}, /* prefetch [rs1+0],prefetch_fcn */
787 { "prefetcha", F3(3, 0x3d, 0), F3(~3, ~0x3d, ~0), "[1+2]A,*", 0, 0, 0, v9
},
788 { "prefetcha", F3(3, 0x3d, 0), F3(~3, ~0x3d, ~0)|RS2_G0
, "[1]A,*", 0, 0, 0, v9
}, /* prefetcha [rs1+%g0],prefetch_fcn */
789 { "prefetcha", F3(3, 0x3d, 1), F3(~3, ~0x3d, ~1), "[1+i]o,*", 0, 0, 0, v9
},
790 { "prefetcha", F3(3, 0x3d, 1), F3(~3, ~0x3d, ~1), "[i+1]o,*", 0, 0, 0, v9
},
791 { "prefetcha", F3(3, 0x3d, 1), F3(~3, ~0x3d, ~1)|RS1_G0
, "[i]o,*", 0, 0, 0, v9
},
792 { "prefetcha", F3(3, 0x3d, 1), F3(~3, ~0x3d, ~1)|SIMM13(~0), "[1]o,*", 0, 0, 0, v9
}, /* prefetcha [rs1+0],d */
794 { "sll", F3(2, 0x25, 0), F3(~2, ~0x25, ~0)|(1<<12)|(0x7f<<5), "1,2,d", 0, 0, 0, v6
},
795 { "sll", F3(2, 0x25, 1), F3(~2, ~0x25, ~1)|(1<<12)|(0x7f<<5), "1,X,d", 0, 0, 0, v6
},
796 { "sra", F3(2, 0x27, 0), F3(~2, ~0x27, ~0)|(1<<12)|(0x7f<<5), "1,2,d", 0, 0, 0, v6
},
797 { "sra", F3(2, 0x27, 1), F3(~2, ~0x27, ~1)|(1<<12)|(0x7f<<5), "1,X,d", 0, 0, 0, v6
},
798 { "srl", F3(2, 0x26, 0), F3(~2, ~0x26, ~0)|(1<<12)|(0x7f<<5), "1,2,d", 0, 0, 0, v6
},
799 { "srl", F3(2, 0x26, 1), F3(~2, ~0x26, ~1)|(1<<12)|(0x7f<<5), "1,X,d", 0, 0, 0, v6
},
801 { "sllx", F3(2, 0x25, 0)|(1<<12), F3(~2, ~0x25, ~0)|(0x7f<<5), "1,2,d", 0, 0, 0, v9
},
802 { "sllx", F3(2, 0x25, 1)|(1<<12), F3(~2, ~0x25, ~1)|(0x3f<<6), "1,Y,d", 0, 0, 0, v9
},
803 { "srax", F3(2, 0x27, 0)|(1<<12), F3(~2, ~0x27, ~0)|(0x7f<<5), "1,2,d", 0, 0, 0, v9
},
804 { "srax", F3(2, 0x27, 1)|(1<<12), F3(~2, ~0x27, ~1)|(0x3f<<6), "1,Y,d", 0, 0, 0, v9
},
805 { "srlx", F3(2, 0x26, 0)|(1<<12), F3(~2, ~0x26, ~0)|(0x7f<<5), "1,2,d", 0, 0, 0, v9
},
806 { "srlx", F3(2, 0x26, 1)|(1<<12), F3(~2, ~0x26, ~1)|(0x3f<<6), "1,Y,d", 0, 0, 0, v9
},
808 { "mulscc", F3(2, 0x24, 0), F3(~2, ~0x24, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
809 { "mulscc", F3(2, 0x24, 1), F3(~2, ~0x24, ~1), "1,i,d", 0, 0, 0, v6
},
811 { "divscc", F3(2, 0x1d, 0), F3(~2, ~0x1d, ~0)|ASI(~0), "1,2,d", 0, 0, 0, sparclite
},
812 { "divscc", F3(2, 0x1d, 1), F3(~2, ~0x1d, ~1), "1,i,d", 0, 0, 0, sparclite
},
814 { "scan", F3(2, 0x2c, 0), F3(~2, ~0x2c, ~0)|ASI(~0), "1,2,d", 0, 0, 0, sparclet
|sparclite
},
815 { "scan", F3(2, 0x2c, 1), F3(~2, ~0x2c, ~1), "1,i,d", 0, 0, 0, sparclet
|sparclite
},
817 { "popc", F3(2, 0x2e, 0), F3(~2, ~0x2e, ~0)|RS1_G0
|ASI(~0),"2,d", 0, HWCAP_POPC
, 0, v9
},
818 { "popc", F3(2, 0x2e, 1), F3(~2, ~0x2e, ~1)|RS1_G0
, "i,d", 0, HWCAP_POPC
, 0, v9
},
820 { "clr", F3(2, 0x02, 0), F3(~2, ~0x02, ~0)|RD_G0
|RS1_G0
|ASI_RS2(~0), "d", F_ALIAS
, 0, 0, v6
}, /* or %g0,%g0,d */
821 { "clr", F3(2, 0x02, 1), F3(~2, ~0x02, ~1)|RS1_G0
|SIMM13(~0), "d", F_ALIAS
, 0, 0, v6
}, /* or %g0,0,d */
822 { "clr", F3(3, 0x04, 0), F3(~3, ~0x04, ~0)|RD_G0
|ASI(~0), "[1+2]", F_ALIAS
, 0, 0, v6
},
823 { "clr", F3(3, 0x04, 0), F3(~3, ~0x04, ~0)|RD_G0
|ASI_RS2(~0), "[1]", F_ALIAS
, 0, 0, v6
}, /* st %g0,[rs1+%g0] */
824 { "clr", F3(3, 0x04, 1), F3(~3, ~0x04, ~1)|RD_G0
, "[1+i]", F_ALIAS
, 0, 0, v6
},
825 { "clr", F3(3, 0x04, 1), F3(~3, ~0x04, ~1)|RD_G0
, "[i+1]", F_ALIAS
, 0, 0, v6
},
826 { "clr", F3(3, 0x04, 1), F3(~3, ~0x04, ~1)|RD_G0
|RS1_G0
, "[i]", F_ALIAS
, 0, 0, v6
},
827 { "clr", F3(3, 0x04, 1), F3(~3, ~0x04, ~1)|RD_G0
|SIMM13(~0), "[1]", F_ALIAS
, 0, 0, v6
}, /* st %g0,[rs1+0] */
829 { "clrb", F3(3, 0x05, 0), F3(~3, ~0x05, ~0)|RD_G0
|ASI(~0), "[1+2]", F_ALIAS
, 0, 0, v6
},
830 { "clrb", F3(3, 0x05, 0), F3(~3, ~0x05, ~0)|RD_G0
|ASI_RS2(~0), "[1]", F_ALIAS
, 0, 0, v6
}, /* stb %g0,[rs1+%g0] */
831 { "clrb", F3(3, 0x05, 1), F3(~3, ~0x05, ~1)|RD_G0
, "[1+i]", F_ALIAS
, 0, 0, v6
},
832 { "clrb", F3(3, 0x05, 1), F3(~3, ~0x05, ~1)|RD_G0
, "[i+1]", F_ALIAS
, 0, 0, v6
},
833 { "clrb", F3(3, 0x05, 1), F3(~3, ~0x05, ~1)|RD_G0
|RS1_G0
, "[i]", F_ALIAS
, 0, 0, v6
},
834 { "clrb", F3(3, 0x05, 1), F3(~3, ~0x05, ~1)|RD_G0
|SIMM13(~0), "[1]", F_ALIAS
, 0, 0, v6
}, /* stb %g0,[rs1+0] */
836 { "clrh", F3(3, 0x06, 0), F3(~3, ~0x06, ~0)|RD_G0
|ASI(~0), "[1+2]", F_ALIAS
, 0, 0, v6
},
837 { "clrh", F3(3, 0x06, 0), F3(~3, ~0x06, ~0)|RD_G0
|ASI_RS2(~0), "[1]", F_ALIAS
, 0, 0, v6
}, /* sth %g0,[rs1+%g0] */
838 { "clrh", F3(3, 0x06, 1), F3(~3, ~0x06, ~1)|RD_G0
, "[1+i]", F_ALIAS
, 0, 0, v6
},
839 { "clrh", F3(3, 0x06, 1), F3(~3, ~0x06, ~1)|RD_G0
, "[i+1]", F_ALIAS
, 0, 0, v6
},
840 { "clrh", F3(3, 0x06, 1), F3(~3, ~0x06, ~1)|RD_G0
|RS1_G0
, "[i]", F_ALIAS
, 0, 0, v6
},
841 { "clrh", F3(3, 0x06, 1), F3(~3, ~0x06, ~1)|RD_G0
|SIMM13(~0), "[1]", F_ALIAS
, 0, 0, v6
}, /* sth %g0,[rs1+0] */
843 { "clrx", F3(3, 0x0e, 0), F3(~3, ~0x0e, ~0)|RD_G0
|ASI(~0), "[1+2]", F_ALIAS
, 0, 0, v9
},
844 { "clrx", F3(3, 0x0e, 0), F3(~3, ~0x0e, ~0)|RD_G0
|ASI_RS2(~0), "[1]", F_ALIAS
, 0, 0, v9
}, /* stx %g0,[rs1+%g0] */
845 { "clrx", F3(3, 0x0e, 1), F3(~3, ~0x0e, ~1)|RD_G0
, "[1+i]", F_ALIAS
, 0, 0, v9
},
846 { "clrx", F3(3, 0x0e, 1), F3(~3, ~0x0e, ~1)|RD_G0
, "[i+1]", F_ALIAS
, 0, 0, v9
},
847 { "clrx", F3(3, 0x0e, 1), F3(~3, ~0x0e, ~1)|RD_G0
|RS1_G0
, "[i]", F_ALIAS
, 0, 0, v9
},
848 { "clrx", F3(3, 0x0e, 1), F3(~3, ~0x0e, ~1)|RD_G0
|SIMM13(~0), "[1]", F_ALIAS
, 0, 0, v9
}, /* stx %g0,[rs1+0] */
850 { "orcc", F3(2, 0x12, 0), F3(~2, ~0x12, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
851 { "orcc", F3(2, 0x12, 1), F3(~2, ~0x12, ~1), "1,i,d", 0, 0, 0, v6
},
852 { "orcc", F3(2, 0x12, 1), F3(~2, ~0x12, ~1), "i,1,d", 0, 0, 0, v6
},
854 /* This is not a commutative instruction. */
855 { "orncc", F3(2, 0x16, 0), F3(~2, ~0x16, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
856 { "orncc", F3(2, 0x16, 1), F3(~2, ~0x16, ~1), "1,i,d", 0, 0, 0, v6
},
858 /* This is not a commutative instruction. */
859 { "orn", F3(2, 0x06, 0), F3(~2, ~0x06, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
860 { "orn", F3(2, 0x06, 1), F3(~2, ~0x06, ~1), "1,i,d", 0, 0, 0, v6
},
862 { "tst", F3(2, 0x12, 0), F3(~2, ~0x12, ~0)|RD_G0
|ASI_RS2(~0), "1", 0, 0, 0, v6
}, /* orcc rs1, %g0, %g0 */
863 { "tst", F3(2, 0x12, 0), F3(~2, ~0x12, ~0)|RD_G0
|RS1_G0
|ASI(~0), "2", 0, 0, 0, v6
}, /* orcc %g0, rs2, %g0 */
864 { "tst", F3(2, 0x12, 1), F3(~2, ~0x12, ~1)|RD_G0
|SIMM13(~0), "1", 0, 0, 0, v6
}, /* orcc rs1, 0, %g0 */
867 { "wr", F3(2, 0x30, 0), F3(~2, ~0x30, ~0)|ASI(~0), "1,2,m", 0, 0, 0, v8
}, /* wr r,r,%asrX */
868 { "wr", F3(2, 0x30, 1), F3(~2, ~0x30, ~1), "1,i,m", 0, 0, 0, v8
}, /* wr r,i,%asrX */
869 { "wr", F3(2, 0x30, 0), F3(~2, ~0x30, ~0)|RS1_G0
|ASI(~0), "2,m", F_PREF_ALIAS
, 0, 0, v8
}, /* wr %g0,rs2,%asrX */
870 { "wr", F3(2, 0x30, 1), F3(~2, ~0x30, ~1)|RS1_G0
, "i,m", F_PREF_ALIAS
, 0, 0, v8
}, /* wr %g0,i,%asrX */
871 { "wr", F3(2, 0x30, 1), F3(~2, ~0x30, ~1)|SIMM13(~0), "1,m", F_PREF_ALIAS
, 0, 0, v8
}, /* wr rs1,%asrX */
872 { "wr", F3(2, 0x30, 0), F3(~2, ~0x30, ~0)|ASI_RS2(~0), "1,m", F_PREF_ALIAS
, 0, 0, v8
}, /* wr rs1,%g0,%asrX */
873 { "wr", F3(2, 0x30, 0), F3(~2, ~0x30, ~0)|RD_G0
|ASI(~0), "1,2,y", 0, 0, 0, v6
}, /* wr r,r,%y */
874 { "wr", F3(2, 0x30, 1), F3(~2, ~0x30, ~1)|RD_G0
, "1,i,y", 0, 0, 0, v6
}, /* wr r,i,%y */
875 { "wr", F3(2, 0x30, 0), F3(~2, ~0x30, ~0)|RD_G0
|RS1_G0
|ASI(~0), "2,y", F_PREF_ALIAS
, 0, 0, v6
}, /* wr %g0,rs2,%y */
876 { "wr", F3(2, 0x30, 1), F3(~2, ~0x30, ~1)|RD_G0
|RS1_G0
, "i,y", F_PREF_ALIAS
, 0, 0, v6
}, /* wr %g0,i,%y */
877 { "wr", F3(2, 0x30, 1), F3(~2, ~0x30, ~1)|RD_G0
|SIMM13(~0), "1,y", F_PREF_ALIAS
, 0, 0, v6
}, /* wr rs1,0,%y */
878 { "wr", F3(2, 0x30, 0), F3(~2, ~0x30, ~0)|RD_G0
|ASI_RS2(~0), "1,y", F_PREF_ALIAS
, 0, 0, v6
}, /* wr rs1,%g0,%y */
879 { "wr", F3(2, 0x31, 0), F3(~2, ~0x31, ~0)|RD_G0
|ASI(~0), "1,2,p", 0, 0, 0, v6notv9
}, /* wr r,r,%psr */
880 { "wr", F3(2, 0x31, 1), F3(~2, ~0x31, ~1)|RD_G0
, "1,i,p", 0, 0, 0, v6notv9
}, /* wr r,i,%psr */
881 { "wr", F3(2, 0x31, 0), F3(~2, ~0x31, ~0)|RD_G0
|RS1_G0
|ASI(~0), "2,p", F_PREF_ALIAS
, 0, 0, v6notv9
}, /* wr %g0,rs2,%psr */
882 { "wr", F3(2, 0x31, 1), F3(~2, ~0x31, ~1)|RD_G0
|RS1_G0
, "i,p", F_PREF_ALIAS
, 0, 0, v6notv9
}, /* wr %g0,i,%psr */
883 { "wr", F3(2, 0x31, 1), F3(~2, ~0x31, ~1)|RD_G0
|SIMM13(~0), "1,p", F_PREF_ALIAS
, 0, 0, v6notv9
}, /* wr rs1,0,%psr */
884 { "wr", F3(2, 0x31, 0), F3(~2, ~0x31, ~0)|RD_G0
|ASI_RS2(~0), "1,p", F_PREF_ALIAS
, 0, 0, v6notv9
}, /* wr rs1,%g0,%psr */
885 { "wr", F3(2, 0x32, 0), F3(~2, ~0x32, ~0)|RD_G0
|ASI(~0), "1,2,w", 0, 0, 0, v6notv9
}, /* wr r,r,%wim */
886 { "wr", F3(2, 0x32, 1), F3(~2, ~0x32, ~1)|RD_G0
, "1,i,w", 0, 0, 0, v6notv9
}, /* wr r,i,%wim */
887 { "wr", F3(2, 0x32, 0), F3(~2, ~0x32, ~0)|RD_G0
|RS1_G0
|ASI(~0), "2,w", F_PREF_ALIAS
, 0, 0, v6notv9
}, /* wr %g0,rs2,%wim */
888 { "wr", F3(2, 0x32, 1), F3(~2, ~0x32, ~1)|RD_G0
|RS1_G0
, "i,w", F_PREF_ALIAS
, 0, 0, v6notv9
}, /* wr %g0,i,%wim */
889 { "wr", F3(2, 0x32, 1), F3(~2, ~0x32, ~1)|RD_G0
|SIMM13(~0), "1,w", F_PREF_ALIAS
, 0, 0, v6notv9
}, /* wr rs1,0,%wim */
890 { "wr", F3(2, 0x32, 0), F3(~2, ~0x32, ~0)|RD_G0
|ASI_RS2(~0), "1,w", F_PREF_ALIAS
, 0, 0, v6notv9
}, /* wr rs1,%g0,%wim */
891 { "wr", F3(2, 0x33, 0), F3(~2, ~0x33, ~0)|RD_G0
|ASI(~0), "1,2,t", 0, 0, 0, v6notv9
}, /* wr r,r,%tbr */
892 { "wr", F3(2, 0x33, 1), F3(~2, ~0x33, ~1)|RD_G0
, "1,i,t", 0, 0, 0, v6notv9
}, /* wr r,i,%tbr */
893 { "wr", F3(2, 0x33, 0), F3(~2, ~0x33, ~0)|RD_G0
|RS1_G0
|ASI(~0), "2,t", F_PREF_ALIAS
, 0, 0, v6notv9
}, /* wr %g0,rs2,%tbr */
894 { "wr", F3(2, 0x33, 1), F3(~2, ~0x33, ~1)|RD_G0
|RS1_G0
, "i,t", F_PREF_ALIAS
, 0, 0, v6notv9
}, /* wr %g0,i,%tbr */
895 { "wr", F3(2, 0x33, 1), F3(~2, ~0x33, ~1)|RD_G0
|SIMM13(~0), "1,t", F_PREF_ALIAS
, 0, 0, v6notv9
}, /* wr rs1,0,%tbr */
896 { "wr", F3(2, 0x33, 0), F3(~2, ~0x33, ~0)|RD_G0
|ASI_RS2(~0), "1,t", F_PREF_ALIAS
, 0, 0, v6notv9
}, /* wr rs1,%g0,%tbr */
898 { "wr", F3(2, 0x30, 0)|RD(2), F3(~2, ~0x30, ~0)|RD(~2)|ASI(~0), "1,2,E", 0, 0, 0, v9
}, /* wr r,r,%ccr */
899 { "wr", F3(2, 0x30, 1)|RD(2), F3(~2, ~0x30, ~1)|RD(~2), "1,i,E", 0, 0, 0, v9
}, /* wr r,i,%ccr */
900 { "wr", F3(2, 0x30, 0)|RD(3), F3(~2, ~0x30, ~0)|RD(~3)|ASI(~0), "1,2,o", 0, 0, 0, v9
}, /* wr r,r,%asi */
901 { "wr", F3(2, 0x30, 1)|RD(3), F3(~2, ~0x30, ~1)|RD(~3), "1,i,o", 0, 0, 0, v9
}, /* wr r,i,%asi */
902 { "wr", F3(2, 0x30, 0)|RD(6), F3(~2, ~0x30, ~0)|RD(~6)|ASI(~0), "1,2,s", 0, 0, 0, v9
}, /* wr r,r,%fprs */
903 { "wr", F3(2, 0x30, 1)|RD(6), F3(~2, ~0x30, ~1)|RD(~6), "1,i,s", 0, 0, 0, v9
}, /* wr r,i,%fprs */
904 { "wr", F3(2, 0x30, 0)|RD(14), F3(~2, ~0x30, ~0)|RD(~14), "1,2,{", 0, 0, HWCAP2_SPARC5
, v9b
}, /* wr r,r,%mcdper */
905 { "wr", F3(2, 0x30, 1)|RD(14), F3(~2, ~0x30, ~1)|RD(~14), "1,i,{", 0, 0, HWCAP2_SPARC5
, v9b
}, /* wr r,i,%mcdper */
907 { "wr", F3(2, 0x30, 0)|RD(16), F3(~2, ~0x30, ~0)|RD(~16)|ASI(~0), "1,2,_", 0, HWCAP_VIS
, 0, v9a
}, /* wr r,r,%pcr */
908 { "wr", F3(2, 0x30, 1)|RD(16), F3(~2, ~0x30, ~1)|RD(~16), "1,i,_", 0, HWCAP_VIS
, 0, v9a
}, /* wr r,i,%pcr */
909 { "wr", F3(2, 0x30, 0)|RD(17), F3(~2, ~0x30, ~0)|RD(~17)|ASI(~0), "1,2,_", 0, HWCAP_VIS
, 0, v9a
}, /* wr r,r,%pic */
910 { "wr", F3(2, 0x30, 1)|RD(17), F3(~2, ~0x30, ~1)|RD(~17), "1,i,_", 0, HWCAP_VIS
, 0, v9a
}, /* wr r,i,%pic */
911 { "wr", F3(2, 0x30, 0)|RD(18), F3(~2, ~0x30, ~0)|RD(~18)|ASI(~0), "1,2,_", 0, HWCAP_VIS
, 0, v9a
}, /* wr r,r,%dcr */
912 { "wr", F3(2, 0x30, 1)|RD(18), F3(~2, ~0x30, ~1)|RD(~18), "1,i,_", 0, HWCAP_VIS
, 0, v9a
}, /* wr r,i,%dcr */
913 { "wr", F3(2, 0x30, 0)|RD(19), F3(~2, ~0x30, ~0)|RD(~19)|ASI(~0), "1,2,_", 0, HWCAP_VIS
, 0, v9a
}, /* wr r,r,%gsr */
914 { "wr", F3(2, 0x30, 1)|RD(19), F3(~2, ~0x30, ~1)|RD(~19), "1,i,_", 0, HWCAP_VIS
, 0, v9a
}, /* wr r,i,%gsr */
915 { "wr", F3(2, 0x30, 0)|RD(20), F3(~2, ~0x30, ~0)|RD(~20)|ASI(~0), "1,2,_", 0, HWCAP_VIS
, 0, v9a
}, /* wr r,r,%set_softint */
916 { "wr", F3(2, 0x30, 1)|RD(20), F3(~2, ~0x30, ~1)|RD(~20), "1,i,_", 0, HWCAP_VIS
, 0, v9a
}, /* wr r,i,%set_softint */
917 { "wr", F3(2, 0x30, 0)|RD(21), F3(~2, ~0x30, ~0)|RD(~21)|ASI(~0), "1,2,_", 0, HWCAP_VIS
, 0, v9a
}, /* wr r,r,%clear_softint */
918 { "wr", F3(2, 0x30, 1)|RD(21), F3(~2, ~0x30, ~1)|RD(~21), "1,i,_", 0, HWCAP_VIS
, 0, v9a
}, /* wr r,i,%clear_softint */
919 { "wr", F3(2, 0x30, 0)|RD(22), F3(~2, ~0x30, ~0)|RD(~22)|ASI(~0), "1,2,_", 0, HWCAP_VIS
, 0, v9a
}, /* wr r,r,%softint */
920 { "wr", F3(2, 0x30, 1)|RD(22), F3(~2, ~0x30, ~1)|RD(~22), "1,i,_", 0, HWCAP_VIS
, 0, v9a
}, /* wr r,i,%softint */
921 { "wr", F3(2, 0x30, 0)|RD(23), F3(~2, ~0x30, ~0)|RD(~23)|ASI(~0), "1,2,_", 0, HWCAP_VIS
, 0, v9a
}, /* wr r,r,%tick_cmpr */
922 { "wr", F3(2, 0x30, 1)|RD(23), F3(~2, ~0x30, ~1)|RD(~23), "1,i,_", 0, HWCAP_VIS
, 0, v9a
}, /* wr r,i,%tick_cmpr */
923 { "wr", F3(2, 0x30, 0)|RD(24), F3(~2, ~0x30, ~0)|RD(~24)|ASI(~0), "1,2,_", 0, HWCAP_VIS2
, 0, v9b
}, /* wr r,r,%sys_tick */
924 { "wr", F3(2, 0x30, 1)|RD(24), F3(~2, ~0x30, ~1)|RD(~24), "1,i,_", 0, HWCAP_VIS2
, 0, v9b
}, /* wr r,i,%sys_tick */
925 { "wr", F3(2, 0x30, 0)|RD(25), F3(~2, ~0x30, ~0)|RD(~25)|ASI(~0), "1,2,_", 0, HWCAP_VIS2
, 0, v9b
}, /* wr r,r,%sys_tick_cmpr */
926 { "wr", F3(2, 0x30, 1)|RD(25), F3(~2, ~0x30, ~1)|RD(~25), "1,i,_", 0, HWCAP_VIS2
, 0, v9b
}, /* wr r,i,%sys_tick_cmpr */
927 { "wr", F3(2, 0x30, 0)|RD(26), F3(~2, ~0x30, ~0)|RD(~26)|ASI(~0), "1,2,_", 0, HWCAP_CBCOND
, 0, v9b
}, /* wr r,r,%cfr */
928 { "wr", F3(2, 0x30, 1)|RD(26), F3(~2, ~0x30, ~1)|RD(~26), "1,i,_", 0, HWCAP_CBCOND
, 0, v9b
}, /* wr r,i,%cfr */
929 { "wr", F3(2, 0x30, 0)|RD(27), F3(~2, ~0x30, ~0)|RD(~27)|ASI(~0), "1,2,_", 0, HWCAP_PAUSE
, 0, v9b
}, /* wr r,r,%pause */
930 { "wr", F3(2, 0x30, 1)|RD(27), F3(~2, ~0x30, ~1)|RD(~27), "1,i,_", 0, HWCAP_PAUSE
, 0, v9b
}, /* wr r,i,%pause */
931 { "wr", F3(2, 0x30, 0)|RD(28), F3(~2, ~0x30, ~0)|RD(~28)|ASI(~0), "1,2,_", 0, 0, HWCAP2_MWAIT
, v9b
}, /* wr r,r,%mwait */
932 { "wr", F3(2, 0x30, 1)|RD(28), F3(~2, ~0x30, ~1)|RD(~28), "1,i,_", 0, 0, HWCAP2_MWAIT
, v9b
}, /* wr r,i,%mwait */
934 { "pause", F3(2, 0x30, 1)|RD(27)|RS1(0), F3(~2, ~0x30, ~1)|RD(~27)|RS1(~0), "i", 0, HWCAP_PAUSE
, 0, v9b
}, /* wr %g0,i,%pause */
936 { "rd", F3(2, 0x28, 0), F3(~2, ~0x28, ~0)|SIMM13(~0), "M,d", 0, 0, 0, v8
}, /* rd %asrX,r */
937 { "rd", F3(2, 0x28, 0), F3(~2, ~0x28, ~0)|RS1_G0
|SIMM13(~0), "y,d", 0, 0, 0, v6
}, /* rd %y,r */
938 { "rd", F3(2, 0x29, 0), F3(~2, ~0x29, ~0)|RS1_G0
|SIMM13(~0), "p,d", 0, 0, 0, v6notv9
}, /* rd %psr,r */
939 { "rd", F3(2, 0x2a, 0), F3(~2, ~0x2a, ~0)|RS1_G0
|SIMM13(~0), "w,d", 0, 0, 0, v6notv9
}, /* rd %wim,r */
940 { "rd", F3(2, 0x2b, 0), F3(~2, ~0x2b, ~0)|RS1_G0
|SIMM13(~0), "t,d", 0, 0, 0, v6notv9
}, /* rd %tbr,r */
942 { "rd", F3(2, 0x28, 0)|RS1(2), F3(~2, ~0x28, ~0)|RS1(~2)|SIMM13(~0), "E,d", 0, 0, 0, v9
}, /* rd %ccr,r */
943 { "rd", F3(2, 0x28, 0)|RS1(3), F3(~2, ~0x28, ~0)|RS1(~3)|SIMM13(~0), "o,d", 0, 0, 0, v9
}, /* rd %asi,r */
944 { "rd", F3(2, 0x28, 0)|RS1(4), F3(~2, ~0x28, ~0)|RS1(~4)|SIMM13(~0), "W,d", 0, 0, 0, v9
}, /* rd %tick,r */
945 { "rd", F3(2, 0x28, 0)|RS1(5), F3(~2, ~0x28, ~0)|RS1(~5)|SIMM13(~0), "P,d", 0, 0, 0, v9
}, /* rd %pc,r */
946 { "rd", F3(2, 0x28, 0)|RS1(6), F3(~2, ~0x28, ~0)|RS1(~6)|SIMM13(~0), "s,d", 0, 0, 0, v9
}, /* rd %fprs,r */
947 { "rd", F3(2, 0x28, 0)|RS1(14), F3(~2, ~0x28, ~0)|RS1(~14)|SIMM13(~0), "{,d", 0, 0, HWCAP2_SPARC5
, v9b
}, /* rd %mcdper,r */
949 { "rd", F3(2, 0x28, 0)|RS1(16), F3(~2, ~0x28, ~0)|RS1(~16)|SIMM13(~0), "/,d", 0, HWCAP_VIS
, 0, v9a
}, /* rd %pcr,r */
950 { "rd", F3(2, 0x28, 0)|RS1(17), F3(~2, ~0x28, ~0)|RS1(~17)|SIMM13(~0), "/,d", 0, HWCAP_VIS
, 0, v9a
}, /* rd %pic,r */
951 { "rd", F3(2, 0x28, 0)|RS1(18), F3(~2, ~0x28, ~0)|RS1(~18)|SIMM13(~0), "/,d", 0, HWCAP_VIS
, 0, v9a
}, /* rd %dcr,r */
952 { "rd", F3(2, 0x28, 0)|RS1(19), F3(~2, ~0x28, ~0)|RS1(~19)|SIMM13(~0), "/,d", 0, HWCAP_VIS
, 0, v9a
}, /* rd %gsr,r */
953 { "rd", F3(2, 0x28, 0)|RS1(22), F3(~2, ~0x28, ~0)|RS1(~22)|SIMM13(~0), "/,d", 0, HWCAP_VIS
, 0, v9a
}, /* rd %softint,r */
954 { "rd", F3(2, 0x28, 0)|RS1(23), F3(~2, ~0x28, ~0)|RS1(~23)|SIMM13(~0), "/,d", 0, HWCAP_VIS
, 0, v9a
}, /* rd %tick_cmpr,r */
955 { "rd", F3(2, 0x28, 0)|RS1(24), F3(~2, ~0x28, ~0)|RS1(~24)|SIMM13(~0), "/,d", 0, HWCAP_VIS2
, 0, v9b
}, /* rd %sys_tick,r */
956 { "rd", F3(2, 0x28, 0)|RS1(25), F3(~2, ~0x28, ~0)|RS1(~25)|SIMM13(~0), "/,d", 0, HWCAP_VIS2
, 0, v9b
}, /* rd %sys_tick_cmpr,r */
957 { "rd", F3(2, 0x28, 0)|RS1(26), F3(~2, ~0x28, ~0)|RS1(~26)|SIMM13(~0), "/,d", 0, HWCAP_CBCOND
, 0, v9b
}, /* rd %cfr,r */
958 { "rd", F3(2, 0x28, 0)|RS1(28), F3(~2, ~0x28, ~0)|RS1(~28)|SIMM13(~0), "/,d", 0, 0, HWCAP2_MWAIT
, v9b
}, /* rd %mwait,r */
960 { "rdpr", F3(2, 0x2a, 0), F3(~2, ~0x2a, ~0)|SIMM13(~0), "?,d", 0, 0, 0, v9
}, /* rdpr %priv,r */
961 { "wrpr", F3(2, 0x32, 0), F3(~2, ~0x32, ~0), "1,2,!", 0, 0, 0, v9
}, /* wrpr r1,r2,%priv */
962 { "wrpr", F3(2, 0x32, 0), F3(~2, ~0x32, ~0)|SIMM13(~0), "1,!", 0, 0, 0, v9
}, /* wrpr r1,%priv */
963 { "wrpr", F3(2, 0x32, 1), F3(~2, ~0x32, ~1), "1,i,!", 0, 0, 0, v9
}, /* wrpr r1,i,%priv */
964 { "wrpr", F3(2, 0x32, 1), F3(~2, ~0x32, ~1), "i,1,!", F_ALIAS
, 0, 0, v9
}, /* wrpr i,r1,%priv */
965 { "wrpr", F3(2, 0x32, 1), F3(~2, ~0x32, ~1)|RS1(~0), "i,!", 0, 0, 0, v9
}, /* wrpr i,%priv */
967 { "rdhpr", F3(2, 0x29, 0), F3(~2, ~0x29, ~0)|SIMM13(~0), "$,d", 0, 0, 0, v9
}, /* rdhpr %hpriv,r */
968 { "wrhpr", F3(2, 0x33, 0), F3(~2, ~0x33, ~0), "1,2,%", 0, 0, 0, v9
}, /* wrhpr r1,r2,%hpriv */
969 { "wrhpr", F3(2, 0x33, 0), F3(~2, ~0x33, ~0)|SIMM13(~0), "1,%", 0, 0, 0, v9
}, /* wrhpr r1,%hpriv */
970 { "wrhpr", F3(2, 0x33, 1), F3(~2, ~0x33, ~1), "1,i,%", 0, 0, 0, v9
}, /* wrhpr r1,i,%hpriv */
971 { "wrhpr", F3(2, 0x33, 1), F3(~2, ~0x33, ~1), "i,1,%", F_ALIAS
, 0, 0, v9
}, /* wrhpr i,r1,%hpriv */
972 { "wrhpr", F3(2, 0x33, 1), F3(~2, ~0x33, ~1)|RS1(~0), "i,%", 0, 0, 0, v9
}, /* wrhpr i,%hpriv */
974 { "mov", F3(2, 0x28, 0), F3(~2, ~0x28, ~0)|SIMM13(~0), "M,d", F_ALIAS
, 0, 0, v8
}, /* rd %asr1,r */
975 { "mov", F3(2, 0x28, 0), F3(~2, ~0x28, ~0)|RS1_G0
|SIMM13(~0), "y,d", F_ALIAS
, 0, 0, v6
}, /* rd %y,r */
976 { "mov", F3(2, 0x29, 0), F3(~2, ~0x29, ~0)|RS1_G0
|SIMM13(~0), "p,d", F_ALIAS
, 0, 0, v6notv9
}, /* rd %psr,r */
977 { "mov", F3(2, 0x2a, 0), F3(~2, ~0x2a, ~0)|RS1_G0
|SIMM13(~0), "w,d", F_ALIAS
, 0, 0, v6notv9
}, /* rd %wim,r */
978 { "mov", F3(2, 0x2b, 0), F3(~2, ~0x2b, ~0)|RS1_G0
|SIMM13(~0), "t,d", F_ALIAS
, 0, 0, v6notv9
}, /* rd %tbr,r */
980 { "mov", F3(2, 0x30, 0), F3(~2, ~0x30, ~0)|RS1_G0
|ASI(~0), "2,m", F_ALIAS
, 0, 0, v8
}, /* wr %g0,rs2,%asrX */
981 { "mov", F3(2, 0x30, 1), F3(~2, ~0x30, ~1)|RS1_G0
, "i,m", F_ALIAS
, 0, 0, v8
}, /* wr %g0,i,%asrX */
982 { "mov", F3(2, 0x30, 0), F3(~2, ~0x30, ~0)|RD_G0
|RS1_G0
|ASI(~0), "2,y", F_ALIAS
, 0, 0, v6
}, /* wr %g0,rs2,%y */
983 { "mov", F3(2, 0x30, 1), F3(~2, ~0x30, ~1)|RD_G0
|RS1_G0
, "i,y", F_ALIAS
, 0, 0, v6
}, /* wr %g0,i,%y */
984 { "mov", F3(2, 0x31, 0), F3(~2, ~0x31, ~0)|RD_G0
|RS1_G0
|ASI(~0), "2,p", F_ALIAS
, 0, 0, v6notv9
}, /* wr %g0,rs2,%psr */
985 { "mov", F3(2, 0x31, 1), F3(~2, ~0x31, ~1)|RD_G0
|RS1_G0
, "i,p", F_ALIAS
, 0, 0, v6notv9
}, /* wr %g0,i,%psr */
986 { "mov", F3(2, 0x32, 0), F3(~2, ~0x32, ~0)|RD_G0
|RS1_G0
|ASI(~0), "2,w", F_ALIAS
, 0, 0, v6notv9
}, /* wr %g0,rs2,%wim */
987 { "mov", F3(2, 0x32, 1), F3(~2, ~0x32, ~1)|RD_G0
|RS1_G0
, "i,w", F_ALIAS
, 0, 0, v6notv9
}, /* wr %g0,i,%wim */
988 { "mov", F3(2, 0x33, 0), F3(~2, ~0x33, ~0)|RD_G0
|RS1_G0
|ASI(~0), "2,t", F_ALIAS
, 0, 0, v6notv9
}, /* wr %g0,rs2,%tbr */
989 { "mov", F3(2, 0x33, 1), F3(~2, ~0x33, ~1)|RD_G0
|RS1_G0
, "i,t", F_ALIAS
, 0, 0, v6notv9
}, /* wr %g0,i,%tbr */
991 { "mov", F3(2, 0x02, 0), F3(~2, ~0x02, ~0)|RS1_G0
|ASI(~0), "2,d", 0, 0, 0, v6
}, /* or %g0,rs2,d */
992 { "mov", F3(2, 0x02, 1), F3(~2, ~0x02, ~1)|RS1_G0
, "i,d", 0, 0, 0, v6
}, /* or %g0,i,d */
993 { "mov", F3(2, 0x02, 0), F3(~2, ~0x02, ~0)|ASI_RS2(~0), "1,d", 0, 0, 0, v6
}, /* or rs1,%g0,d */
994 { "mov", F3(2, 0x02, 1), F3(~2, ~0x02, ~1)|SIMM13(~0), "1,d", 0, 0, 0, v6
}, /* or rs1,0,d */
996 { "or", F3(2, 0x02, 0), F3(~2, ~0x02, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
997 { "or", F3(2, 0x02, 1), F3(~2, ~0x02, ~1), "1,i,d", 0, 0, 0, v6
},
998 { "or", F3(2, 0x02, 1), F3(~2, ~0x02, ~1), "i,1,d", 0, 0, 0, v6
},
1000 { "bset", F3(2, 0x02, 0), F3(~2, ~0x02, ~0)|ASI(~0), "2,r", F_ALIAS
, 0, 0, v6
}, /* or rd,rs2,rd */
1001 { "bset", F3(2, 0x02, 1), F3(~2, ~0x02, ~1), "i,r", F_ALIAS
, 0, 0, v6
}, /* or rd,i,rd */
1003 /* This is not a commutative instruction. */
1004 { "andn", F3(2, 0x05, 0), F3(~2, ~0x05, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
1005 { "andn", F3(2, 0x05, 1), F3(~2, ~0x05, ~1), "1,i,d", 0, 0, 0, v6
},
1007 /* This is not a commutative instruction. */
1008 { "andncc", F3(2, 0x15, 0), F3(~2, ~0x15, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
1009 { "andncc", F3(2, 0x15, 1), F3(~2, ~0x15, ~1), "1,i,d", 0, 0, 0, v6
},
1011 { "bclr", F3(2, 0x05, 0), F3(~2, ~0x05, ~0)|ASI(~0), "2,r", F_ALIAS
, 0, 0, v6
}, /* andn rd,rs2,rd */
1012 { "bclr", F3(2, 0x05, 1), F3(~2, ~0x05, ~1), "i,r", F_ALIAS
, 0, 0, v6
}, /* andn rd,i,rd */
1014 { "cmp", F3(2, 0x14, 0), F3(~2, ~0x14, ~0)|RD_G0
|ASI(~0), "1,2", 0, 0, 0, v6
}, /* subcc rs1,rs2,%g0 */
1015 { "cmp", F3(2, 0x14, 1), F3(~2, ~0x14, ~1)|RD_G0
, "1,i", 0, 0, 0, v6
}, /* subcc rs1,i,%g0 */
1017 { "sub", F3(2, 0x04, 0), F3(~2, ~0x04, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
1018 { "sub", F3(2, 0x04, 1), F3(~2, ~0x04, ~1), "1,i,d", 0, 0, 0, v6
},
1020 { "subcc", F3(2, 0x14, 0), F3(~2, ~0x14, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
1021 { "subcc", F3(2, 0x14, 1), F3(~2, ~0x14, ~1), "1,i,d", 0, 0, 0, v6
},
1023 { "subx", F3(2, 0x0c, 0), F3(~2, ~0x0c, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6notv9
},
1024 { "subx", F3(2, 0x0c, 1), F3(~2, ~0x0c, ~1), "1,i,d", 0, 0, 0, v6notv9
},
1025 { "subc", F3(2, 0x0c, 0), F3(~2, ~0x0c, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v9
},
1026 { "subc", F3(2, 0x0c, 1), F3(~2, ~0x0c, ~1), "1,i,d", 0, 0, 0, v9
},
1028 { "subxcc", F3(2, 0x1c, 0), F3(~2, ~0x1c, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6notv9
},
1029 { "subxcc", F3(2, 0x1c, 1), F3(~2, ~0x1c, ~1), "1,i,d", 0, 0, 0, v6notv9
},
1030 { "subccc", F3(2, 0x1c, 0), F3(~2, ~0x1c, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v9
},
1031 { "subccc", F3(2, 0x1c, 1), F3(~2, ~0x1c, ~1), "1,i,d", 0, 0, 0, v9
},
1033 { "and", F3(2, 0x01, 0), F3(~2, ~0x01, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
1034 { "and", F3(2, 0x01, 1), F3(~2, ~0x01, ~1), "1,i,d", 0, 0, 0, v6
},
1035 { "and", F3(2, 0x01, 1), F3(~2, ~0x01, ~1), "i,1,d", 0, 0, 0, v6
},
1037 { "andcc", F3(2, 0x11, 0), F3(~2, ~0x11, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
1038 { "andcc", F3(2, 0x11, 1), F3(~2, ~0x11, ~1), "1,i,d", 0, 0, 0, v6
},
1039 { "andcc", F3(2, 0x11, 1), F3(~2, ~0x11, ~1), "i,1,d", 0, 0, 0, v6
},
1041 { "dec", F3(2, 0x04, 1)|SIMM13(0x1), F3(~2, ~0x04, ~1)|SIMM13(~0x0001), "r", F_ALIAS
, 0, 0, v6
}, /* sub rd,1,rd */
1042 { "dec", F3(2, 0x04, 1), F3(~2, ~0x04, ~1), "i,r", F_ALIAS
, 0, 0, v8
}, /* sub rd,imm,rd */
1043 { "deccc", F3(2, 0x14, 1)|SIMM13(0x1), F3(~2, ~0x14, ~1)|SIMM13(~0x0001), "r", F_ALIAS
, 0, 0, v6
}, /* subcc rd,1,rd */
1044 { "deccc", F3(2, 0x14, 1), F3(~2, ~0x14, ~1), "i,r", F_ALIAS
, 0, 0, v8
}, /* subcc rd,imm,rd */
1045 { "inc", F3(2, 0x00, 1)|SIMM13(0x1), F3(~2, ~0x00, ~1)|SIMM13(~0x0001), "r", F_ALIAS
, 0, 0, v6
}, /* add rd,1,rd */
1046 { "inc", F3(2, 0x00, 1), F3(~2, ~0x00, ~1), "i,r", F_ALIAS
, 0, 0, v8
}, /* add rd,imm,rd */
1047 { "inccc", F3(2, 0x10, 1)|SIMM13(0x1), F3(~2, ~0x10, ~1)|SIMM13(~0x0001), "r", F_ALIAS
, 0, 0, v6
}, /* addcc rd,1,rd */
1048 { "inccc", F3(2, 0x10, 1), F3(~2, ~0x10, ~1), "i,r", F_ALIAS
, 0, 0, v8
}, /* addcc rd,imm,rd */
1050 { "btst", F3(2, 0x11, 0), F3(~2, ~0x11, ~0)|RD_G0
|ASI(~0), "1,2", F_ALIAS
, 0, 0, v6
}, /* andcc rs1,rs2,%g0 */
1051 { "btst", F3(2, 0x11, 1), F3(~2, ~0x11, ~1)|RD_G0
, "i,1", F_ALIAS
, 0, 0, v6
}, /* andcc rs1,i,%g0 */
1053 { "neg", F3(2, 0x04, 0), F3(~2, ~0x04, ~0)|RS1_G0
|ASI(~0), "2,d", F_ALIAS
, 0, 0, v6
}, /* sub %g0,rs2,rd */
1054 { "neg", F3(2, 0x04, 0), F3(~2, ~0x04, ~0)|RS1_G0
|ASI(~0), "O", F_ALIAS
, 0, 0, v6
}, /* sub %g0,rd,rd */
1056 { "add", F3(2, 0x00, 0), F3(~2, ~0x00, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
1057 { "add", F3(2, 0x00, 1), F3(~2, ~0x00, ~1), "1,i,d", 0, 0, 0, v6
},
1058 { "add", F3(2, 0x00, 1), F3(~2, ~0x00, ~1), "i,1,d", 0, 0, 0, v6
},
1059 { "addcc", F3(2, 0x10, 0), F3(~2, ~0x10, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
1060 { "addcc", F3(2, 0x10, 1), F3(~2, ~0x10, ~1), "1,i,d", 0, 0, 0, v6
},
1061 { "addcc", F3(2, 0x10, 1), F3(~2, ~0x10, ~1), "i,1,d", 0, 0, 0, v6
},
1063 { "addx", F3(2, 0x08, 0), F3(~2, ~0x08, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6notv9
},
1064 { "addx", F3(2, 0x08, 1), F3(~2, ~0x08, ~1), "1,i,d", 0, 0, 0, v6notv9
},
1065 { "addx", F3(2, 0x08, 1), F3(~2, ~0x08, ~1), "i,1,d", 0, 0, 0, v6notv9
},
1066 { "addc", F3(2, 0x08, 0), F3(~2, ~0x08, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v9
},
1067 { "addc", F3(2, 0x08, 1), F3(~2, ~0x08, ~1), "1,i,d", 0, 0, 0, v9
},
1068 { "addc", F3(2, 0x08, 1), F3(~2, ~0x08, ~1), "i,1,d", 0, 0, 0, v9
},
1070 { "addxcc", F3(2, 0x18, 0), F3(~2, ~0x18, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6notv9
},
1071 { "addxcc", F3(2, 0x18, 1), F3(~2, ~0x18, ~1), "1,i,d", 0, 0, 0, v6notv9
},
1072 { "addxcc", F3(2, 0x18, 1), F3(~2, ~0x18, ~1), "i,1,d", 0, 0, 0, v6notv9
},
1073 { "addccc", F3(2, 0x18, 0), F3(~2, ~0x18, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v9
},
1074 { "addccc", F3(2, 0x18, 1), F3(~2, ~0x18, ~1), "1,i,d", 0, 0, 0, v9
},
1075 { "addccc", F3(2, 0x18, 1), F3(~2, ~0x18, ~1), "i,1,d", 0, 0, 0, v9
},
1077 { "smul", F3(2, 0x0b, 0), F3(~2, ~0x0b, ~0)|ASI(~0), "1,2,d", 0, HWCAP_MUL32
, 0, v8
},
1078 { "smul", F3(2, 0x0b, 1), F3(~2, ~0x0b, ~1), "1,i,d", 0, HWCAP_MUL32
, 0, v8
},
1079 { "smul", F3(2, 0x0b, 1), F3(~2, ~0x0b, ~1), "i,1,d", 0, HWCAP_MUL32
, 0, v8
},
1080 { "smulcc", F3(2, 0x1b, 0), F3(~2, ~0x1b, ~0)|ASI(~0), "1,2,d", 0, HWCAP_MUL32
, 0, v8
},
1081 { "smulcc", F3(2, 0x1b, 1), F3(~2, ~0x1b, ~1), "1,i,d", 0, HWCAP_MUL32
, 0, v8
},
1082 { "smulcc", F3(2, 0x1b, 1), F3(~2, ~0x1b, ~1), "i,1,d", 0, HWCAP_MUL32
, 0, v8
},
1083 { "umul", F3(2, 0x0a, 0), F3(~2, ~0x0a, ~0)|ASI(~0), "1,2,d", 0, HWCAP_MUL32
, 0, v8
},
1084 { "umul", F3(2, 0x0a, 1), F3(~2, ~0x0a, ~1), "1,i,d", 0, HWCAP_MUL32
, 0, v8
},
1085 { "umul", F3(2, 0x0a, 1), F3(~2, ~0x0a, ~1), "i,1,d", 0, HWCAP_MUL32
, 0, v8
},
1086 { "umulcc", F3(2, 0x1a, 0), F3(~2, ~0x1a, ~0)|ASI(~0), "1,2,d", 0, HWCAP_MUL32
, 0, v8
},
1087 { "umulcc", F3(2, 0x1a, 1), F3(~2, ~0x1a, ~1), "1,i,d", 0, HWCAP_MUL32
, 0, v8
},
1088 { "umulcc", F3(2, 0x1a, 1), F3(~2, ~0x1a, ~1), "i,1,d", 0, HWCAP_MUL32
, 0, v8
},
1089 { "sdiv", F3(2, 0x0f, 0), F3(~2, ~0x0f, ~0)|ASI(~0), "1,2,d", 0, HWCAP_DIV32
, 0, v8
},
1090 { "sdiv", F3(2, 0x0f, 1), F3(~2, ~0x0f, ~1), "1,i,d", 0, HWCAP_DIV32
, 0, v8
},
1091 { "sdiv", F3(2, 0x0f, 1), F3(~2, ~0x0f, ~1), "i,1,d", 0, HWCAP_DIV32
, 0, v8
},
1092 { "sdivcc", F3(2, 0x1f, 0), F3(~2, ~0x1f, ~0)|ASI(~0), "1,2,d", 0, HWCAP_DIV32
, 0, v8
},
1093 { "sdivcc", F3(2, 0x1f, 1), F3(~2, ~0x1f, ~1), "1,i,d", 0, HWCAP_DIV32
, 0, v8
},
1094 { "sdivcc", F3(2, 0x1f, 1), F3(~2, ~0x1f, ~1), "i,1,d", 0, HWCAP_DIV32
, 0, v8
},
1095 { "udiv", F3(2, 0x0e, 0), F3(~2, ~0x0e, ~0)|ASI(~0), "1,2,d", 0, HWCAP_DIV32
, 0, v8
},
1096 { "udiv", F3(2, 0x0e, 1), F3(~2, ~0x0e, ~1), "1,i,d", 0, HWCAP_DIV32
, 0, v8
},
1097 { "udiv", F3(2, 0x0e, 1), F3(~2, ~0x0e, ~1), "i,1,d", 0, HWCAP_DIV32
, 0, v8
},
1098 { "udivcc", F3(2, 0x1e, 0), F3(~2, ~0x1e, ~0)|ASI(~0), "1,2,d", 0, HWCAP_DIV32
, 0, v8
},
1099 { "udivcc", F3(2, 0x1e, 1), F3(~2, ~0x1e, ~1), "1,i,d", 0, HWCAP_DIV32
, 0, v8
},
1100 { "udivcc", F3(2, 0x1e, 1), F3(~2, ~0x1e, ~1), "i,1,d", 0, HWCAP_DIV32
, 0, v8
},
1102 { "mulx", F3(2, 0x09, 0), F3(~2, ~0x09, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v9
},
1103 { "mulx", F3(2, 0x09, 1), F3(~2, ~0x09, ~1), "1,i,d", 0, 0, 0, v9
},
1104 { "sdivx", F3(2, 0x2d, 0), F3(~2, ~0x2d, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v9
},
1105 { "sdivx", F3(2, 0x2d, 1), F3(~2, ~0x2d, ~1), "1,i,d", 0, 0, 0, v9
},
1106 { "udivx", F3(2, 0x0d, 0), F3(~2, ~0x0d, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v9
},
1107 { "udivx", F3(2, 0x0d, 1), F3(~2, ~0x0d, ~1), "1,i,d", 0, 0, 0, v9
},
1109 { "call", F1(0x1), F1(~0x1), "L", F_JSR
|F_DELAYED
, 0, 0, v6
},
1110 { "call", F1(0x1), F1(~0x1), "L,#", F_JSR
|F_DELAYED
, 0, 0, v6
},
1112 { "call", F3(2, 0x38, 0)|RD(0xf), F3(~2, ~0x38, ~0)|RD(~0xf)|ASI(~0), "1+2", F_JSR
|F_DELAYED
, 0, 0, v6
}, /* jmpl rs1+rs2,%o7 */
1113 { "call", F3(2, 0x38, 0)|RD(0xf), F3(~2, ~0x38, ~0)|RD(~0xf)|ASI(~0), "1+2,#", F_JSR
|F_DELAYED
, 0, 0, v6
},
1114 { "call", F3(2, 0x38, 0)|RD(0xf), F3(~2, ~0x38, ~0)|RD(~0xf)|ASI_RS2(~0), "1", F_JSR
|F_DELAYED
, 0, 0, v6
}, /* jmpl rs1+%g0,%o7 */
1115 { "call", F3(2, 0x38, 0)|RD(0xf), F3(~2, ~0x38, ~0)|RD(~0xf)|ASI_RS2(~0), "1,#", F_JSR
|F_DELAYED
, 0, 0, v6
},
1116 { "call", F3(2, 0x38, 1)|RD(0xf), F3(~2, ~0x38, ~1)|RD(~0xf), "1+i", F_JSR
|F_DELAYED
, 0, 0, v6
}, /* jmpl rs1+i,%o7 */
1117 { "call", F3(2, 0x38, 1)|RD(0xf), F3(~2, ~0x38, ~1)|RD(~0xf), "1+i,#", F_JSR
|F_DELAYED
, 0, 0, v6
},
1118 { "call", F3(2, 0x38, 1)|RD(0xf), F3(~2, ~0x38, ~1)|RD(~0xf), "i+1", F_JSR
|F_DELAYED
, 0, 0, v6
}, /* jmpl i+rs1,%o7 */
1119 { "call", F3(2, 0x38, 1)|RD(0xf), F3(~2, ~0x38, ~1)|RD(~0xf), "i+1,#", F_JSR
|F_DELAYED
, 0, 0, v6
},
1120 { "call", F3(2, 0x38, 1)|RD(0xf), F3(~2, ~0x38, ~1)|RD(~0xf)|RS1_G0
, "i", F_JSR
|F_DELAYED
, 0, 0, v6
}, /* jmpl %g0+i,%o7 */
1121 { "call", F3(2, 0x38, 1)|RD(0xf), F3(~2, ~0x38, ~1)|RD(~0xf)|RS1_G0
, "i,#", F_JSR
|F_DELAYED
, 0, 0, v6
},
1122 { "call", F3(2, 0x38, 1)|RD(0xf), F3(~2, ~0x38, ~1)|RD(~0xf)|SIMM13(~0), "1", F_JSR
|F_DELAYED
, 0, 0, v6
}, /* jmpl rs1+0,%o7 */
1123 { "call", F3(2, 0x38, 1)|RD(0xf), F3(~2, ~0x38, ~1)|RD(~0xf)|SIMM13(~0), "1,#", F_JSR
|F_DELAYED
, 0, 0, v6
},
1125 /* Conditional instructions.
1127 Because this part of the table was such a mess earlier, I have
1128 macrofied it so that all the branches and traps are generated from
1129 a single-line description of each condition value. John Gilmore. */
1131 /* Define branches -- one annulled, one without, etc. */
1132 #define br(opcode, mask, lose, flags) \
1133 { opcode, (mask)|ANNUL, (lose), ",a l", (flags), 0, 0, v6 }, \
1134 { opcode, (mask) , (lose)|ANNUL, "l", (flags), 0, 0, v6 }
1136 #define brx(opcode, mask, lose, flags) /* v9 */ \
1137 { opcode, (mask)|(2<<20)|BPRED, ANNUL|(lose), "Z,G", (flags), 0, 0, v9 }, \
1138 { opcode, (mask)|(2<<20)|BPRED, ANNUL|(lose), ",T Z,G", (flags), 0, 0, v9 }, \
1139 { opcode, (mask)|(2<<20)|BPRED|ANNUL, (lose), ",a Z,G", (flags), 0, 0, v9 }, \
1140 { opcode, (mask)|(2<<20)|BPRED|ANNUL, (lose), ",a,T Z,G", (flags), 0, 0, v9 }, \
1141 { opcode, (mask)|(2<<20), ANNUL|BPRED|(lose), ",N Z,G", (flags), 0, 0, v9 }, \
1142 { opcode, (mask)|(2<<20)|ANNUL, BPRED|(lose), ",a,N Z,G", (flags), 0, 0, v9 }, \
1143 { opcode, (mask)|BPRED, ANNUL|(lose)|(2<<20), "z,G", (flags), 0, 0, v9 }, \
1144 { opcode, (mask)|BPRED, ANNUL|(lose)|(2<<20), ",T z,G", (flags), 0, 0, v9 }, \
1145 { opcode, (mask)|BPRED|ANNUL, (lose)|(2<<20), ",a z,G", (flags), 0, 0, v9 }, \
1146 { opcode, (mask)|BPRED|ANNUL, (lose)|(2<<20), ",a,T z,G", (flags), 0, 0, v9 }, \
1147 { opcode, (mask), ANNUL|BPRED|(lose)|(2<<20), ",N z,G", (flags), 0, 0, v9 }, \
1148 { opcode, (mask)|ANNUL, BPRED|(lose)|(2<<20), ",a,N z,G", (flags), 0, 0, v9 }
1150 /* Define four traps: reg+reg, reg + immediate, immediate alone, reg alone. */
1151 #define tr(opcode, mask, lose, flags) \
1152 { opcode, (mask)|(2<<11)|IMMED, (lose)|RS1_G0, "Z,i", (flags), 0, 0, v9 }, /* %g0 + imm */ \
1153 { opcode, (mask)|(2<<11)|IMMED, (lose), "Z,1+i", (flags), 0, 0, v9 }, /* rs1 + imm */ \
1154 { opcode, (mask)|(2<<11), IMMED|(lose), "Z,1+2", (flags), 0, 0, v9 }, /* rs1 + rs2 */ \
1155 { opcode, (mask)|(2<<11), IMMED|(lose)|RS2_G0, "Z,1", (flags), 0, 0, v9 }, /* rs1 + %g0 */ \
1156 { opcode, (mask)|IMMED, (lose)|RS1_G0, "z,i", (flags)|F_ALIAS, 0, 0, v9 }, /* %g0 + imm */ \
1157 { opcode, (mask)|IMMED, (lose), "z,1+i", (flags)|F_ALIAS, 0, 0, v9 }, /* rs1 + imm */ \
1158 { opcode, (mask), IMMED|(lose), "z,1+2", (flags)|F_ALIAS, 0, 0, v9 }, /* rs1 + rs2 */ \
1159 { opcode, (mask), IMMED|(lose)|RS2_G0, "z,1", (flags)|F_ALIAS, 0, 0, v9 }, /* rs1 + %g0 */ \
1160 { opcode, (mask)|IMMED, (lose)|RS1_G0, "i", (flags), 0, 0, v6 }, /* %g0 + imm */ \
1161 { opcode, (mask)|IMMED, (lose), "1+i", (flags), 0, 0, v6 }, /* rs1 + imm */ \
1162 { opcode, (mask)|IMMED, (lose), "i+1", (flags), 0, 0, v6 }, /* imm + rs1 */ \
1163 { opcode, (mask), IMMED|(lose), "1+2", (flags), 0, 0, v6 }, /* rs1 + rs2 */ \
1164 { opcode, (mask), IMMED|(lose)|RS2_G0, "1", (flags), 0, 0, v6 } /* rs1 + %g0 */
1166 /* v9: We must put `brx' before `br', to ensure that we never match something
1167 v9: against an expression unless it is an expression. Otherwise, we end
1168 v9: up with undefined symbol tables entries, because they get added, but
1169 v9: are not deleted if the pattern fails to match. */
1171 /* Define both branches and traps based on condition mask */
1172 #define cond(bop, top, mask, flags) \
1173 brx(bop, F2(0, 1)|(mask), F2(~0, ~1)|((~mask)&COND(~0)), F_DELAYED|(flags)), /* v9 */ \
1174 br(bop, F2(0, 2)|(mask), F2(~0, ~2)|((~mask)&COND(~0)), F_DELAYED|(flags)), \
1175 tr(top, F3(2, 0x3a, 0)|(mask), F3(~2, ~0x3a, 0)|((~mask)&COND(~0)), ((flags) & ~(F_UNBR|F_CONDBR)))
1177 /* Define all the conditions, all the branches, all the traps. */
1179 /* Standard branch, trap mnemonics */
1180 cond ("b", "ta", CONDA
, F_UNBR
),
1181 /* Alternative form (just for assembly, not for disassembly) */
1182 cond ("ba", "t", CONDA
, F_UNBR
|F_ALIAS
),
1184 cond ("bcc", "tcc", CONDCC
, F_CONDBR
),
1185 cond ("bcs", "tcs", CONDCS
, F_CONDBR
),
1186 cond ("be", "te", CONDE
, F_CONDBR
),
1187 cond ("beq", "teq", CONDE
, F_CONDBR
|F_ALIAS
),
1188 cond ("bg", "tg", CONDG
, F_CONDBR
),
1189 cond ("bgt", "tgt", CONDG
, F_CONDBR
|F_ALIAS
),
1190 cond ("bge", "tge", CONDGE
, F_CONDBR
),
1191 cond ("bgeu", "tgeu", CONDGEU
, F_CONDBR
|F_ALIAS
), /* for cc */
1192 cond ("bgu", "tgu", CONDGU
, F_CONDBR
),
1193 cond ("bl", "tl", CONDL
, F_CONDBR
),
1194 cond ("blt", "tlt", CONDL
, F_CONDBR
|F_ALIAS
),
1195 cond ("ble", "tle", CONDLE
, F_CONDBR
),
1196 cond ("bleu", "tleu", CONDLEU
, F_CONDBR
),
1197 cond ("blu", "tlu", CONDLU
, F_CONDBR
|F_ALIAS
), /* for cs */
1198 cond ("bn", "tn", CONDN
, F_CONDBR
),
1199 cond ("bne", "tne", CONDNE
, F_CONDBR
),
1200 cond ("bneg", "tneg", CONDNEG
, F_CONDBR
),
1201 cond ("bnz", "tnz", CONDNZ
, F_CONDBR
|F_ALIAS
), /* for ne */
1202 cond ("bpos", "tpos", CONDPOS
, F_CONDBR
),
1203 cond ("bvc", "tvc", CONDVC
, F_CONDBR
),
1204 cond ("bvs", "tvs", CONDVS
, F_CONDBR
),
1205 cond ("bz", "tz", CONDZ
, F_CONDBR
|F_ALIAS
), /* for e */
1212 #define brr(opcode, mask, lose, flags) /* v9 */ \
1213 { opcode, (mask)|BPRED, ANNUL|(lose), "1,k", F_DELAYED|(flags), 0, 0, v9 }, \
1214 { opcode, (mask)|BPRED, ANNUL|(lose), ",T 1,k", F_DELAYED|(flags), 0, 0, v9 }, \
1215 { opcode, (mask)|BPRED|ANNUL, (lose), ",a 1,k", F_DELAYED|(flags), 0, 0, v9 }, \
1216 { opcode, (mask)|BPRED|ANNUL, (lose), ",a,T 1,k", F_DELAYED|(flags), 0, 0, v9 }, \
1217 { opcode, (mask), ANNUL|BPRED|(lose), ",N 1,k", F_DELAYED|(flags), 0, 0, v9 }, \
1218 { opcode, (mask)|ANNUL, BPRED|(lose), ",a,N 1,k", F_DELAYED|(flags), 0, 0, v9 }
1220 #define condr(bop, mask, flags) /* v9 */ \
1221 brr(bop, F2(0, 3)|COND(mask), F2(~0, ~3)|COND(~(mask)), (flags)) /* v9 */
1223 /* v9 */ condr("brnz", 0x5, F_CONDBR
),
1224 /* v9 */ condr("brz", 0x1, F_CONDBR
),
1225 /* v9 */ condr("brgez", 0x7, F_CONDBR
),
1226 /* v9 */ condr("brlz", 0x3, F_CONDBR
),
1227 /* v9 */ condr("brlez", 0x2, F_CONDBR
),
1228 /* v9 */ condr("brgz", 0x6, F_CONDBR
),
1230 #define cbcond(cop, cmask, flgs) \
1231 { "cw" cop, F2(0, 3)|CBCOND(cmask)|F3I(0),F2(~0,~3)|CBCOND(~(cmask))|F3I(~0)|CBCOND_XCC, \
1232 "1,2,=", flgs, HWCAP_CBCOND, 0, v9}, \
1233 { "cw" cop, F2(0, 3)|CBCOND(cmask)|F3I(1),F2(~0,~3)|CBCOND(~(cmask))|F3I(~1)|CBCOND_XCC, \
1234 "1,X,=", flgs, HWCAP_CBCOND, 0, v9}, \
1235 { "cx" cop, F2(0, 3)|CBCOND(cmask)|F3I(0)|CBCOND_XCC,F2(~0,~3)|CBCOND(~(cmask))|F3I(~0), \
1236 "1,2,=", flgs, HWCAP_CBCOND, 0, v9}, \
1237 { "cx" cop, F2(0, 3)|CBCOND(cmask)|F3I(1)|CBCOND_XCC,F2(~0,~3)|CBCOND(~(cmask))|F3I(~1), \
1238 "1,X,=", flgs, HWCAP_CBCOND, 0, v9},
1240 cbcond("be", 0x09, F_CONDBR
)
1241 cbcond("bz", 0x09, F_CONDBR
|F_ALIAS
)
1242 cbcond("ble", 0x0a, F_CONDBR
)
1243 cbcond("bl", 0x0b, F_CONDBR
)
1244 cbcond("bleu", 0x0c, F_CONDBR
)
1245 cbcond("bcs", 0x0d, F_CONDBR
)
1246 cbcond("blu", 0x0d, F_CONDBR
|F_ALIAS
)
1247 cbcond("bneg", 0x0e, F_CONDBR
)
1248 cbcond("bvs", 0x0f, F_CONDBR
)
1249 cbcond("bne", 0x19, F_CONDBR
)
1250 cbcond("bnz", 0x19, F_CONDBR
|F_ALIAS
)
1251 cbcond("bg", 0x1a, F_CONDBR
)
1252 cbcond("bge", 0x1b, F_CONDBR
)
1253 cbcond("bgu", 0x1c, F_CONDBR
)
1254 cbcond("bcc", 0x1d, F_CONDBR
)
1255 cbcond("bgeu", 0x1d, F_CONDBR
|F_ALIAS
)
1256 cbcond("bpos", 0x1e, F_CONDBR
)
1257 cbcond("bvc", 0x1f, F_CONDBR
)
1260 #undef condr /* v9 */
1263 #define movr(opcode, mask, flags) /* v9 */ \
1264 { opcode, F3(2, 0x2f, 0)|RCOND(mask), F3(~2, ~0x2f, ~0)|RCOND(~(mask)), "1,2,d", (flags), 0, 0, v9 }, \
1265 { opcode, F3(2, 0x2f, 1)|RCOND(mask), F3(~2, ~0x2f, ~1)|RCOND(~(mask)), "1,j,d", (flags), 0, 0, v9 }
1267 #define fmrrs(opcode, mask, lose, flags) /* v9 */ \
1268 { opcode, (mask), (lose), "1,f,g", (flags) | F_FLOAT, 0, 0, v9 }
1269 #define fmrrd(opcode, mask, lose, flags) /* v9 */ \
1270 { opcode, (mask), (lose), "1,B,H", (flags) | F_FLOAT, 0, 0, v9 }
1271 #define fmrrq(opcode, mask, lose, flags) /* v9 */ \
1272 { opcode, (mask), (lose), "1,R,J", (flags) | F_FLOAT, 0, 0, v9 }
1274 #define fmovrs(mop, mask, flags) /* v9 */ \
1275 fmrrs(mop, F3(2, 0x35, 0)|OPF_LOW5(5)|RCOND(mask), F3(~2, ~0x35, 0)|OPF_LOW5(~5)|RCOND(~(mask)), (flags)) /* v9 */
1276 #define fmovrd(mop, mask, flags) /* v9 */ \
1277 fmrrd(mop, F3(2, 0x35, 0)|OPF_LOW5(6)|RCOND(mask), F3(~2, ~0x35, 0)|OPF_LOW5(~6)|RCOND(~(mask)), (flags)) /* v9 */
1278 #define fmovrq(mop, mask, flags) /* v9 */ \
1279 fmrrq(mop, F3(2, 0x35, 0)|OPF_LOW5(7)|RCOND(mask), F3(~2, ~0x35, 0)|OPF_LOW5(~7)|RCOND(~(mask)), (flags)) /* v9 */
1281 /* v9 */ movr("movrne", 0x5, 0),
1282 /* v9 */ movr("movre", 0x1, 0),
1283 /* v9 */ movr("movrgez", 0x7, 0),
1284 /* v9 */ movr("movrlz", 0x3, 0),
1285 /* v9 */ movr("movrlez", 0x2, 0),
1286 /* v9 */ movr("movrgz", 0x6, 0),
1287 /* v9 */ movr("movrnz", 0x5, F_ALIAS
),
1288 /* v9 */ movr("movrz", 0x1, F_ALIAS
),
1290 /* v9 */ fmovrs("fmovrsne", 0x5, 0),
1291 /* v9 */ fmovrs("fmovrse", 0x1, 0),
1292 /* v9 */ fmovrs("fmovrsgez", 0x7, 0),
1293 /* v9 */ fmovrs("fmovrslz", 0x3, 0),
1294 /* v9 */ fmovrs("fmovrslez", 0x2, 0),
1295 /* v9 */ fmovrs("fmovrsgz", 0x6, 0),
1296 /* v9 */ fmovrs("fmovrsnz", 0x5, F_ALIAS
),
1297 /* v9 */ fmovrs("fmovrsz", 0x1, F_ALIAS
),
1299 /* v9 */ fmovrd("fmovrdne", 0x5, 0),
1300 /* v9 */ fmovrd("fmovrde", 0x1, 0),
1301 /* v9 */ fmovrd("fmovrdgez", 0x7, 0),
1302 /* v9 */ fmovrd("fmovrdlz", 0x3, 0),
1303 /* v9 */ fmovrd("fmovrdlez", 0x2, 0),
1304 /* v9 */ fmovrd("fmovrdgz", 0x6, 0),
1305 /* v9 */ fmovrd("fmovrdnz", 0x5, F_ALIAS
),
1306 /* v9 */ fmovrd("fmovrdz", 0x1, F_ALIAS
),
1308 /* v9 */ fmovrq("fmovrqne", 0x5, 0),
1309 /* v9 */ fmovrq("fmovrqe", 0x1, 0),
1310 /* v9 */ fmovrq("fmovrqgez", 0x7, 0),
1311 /* v9 */ fmovrq("fmovrqlz", 0x3, 0),
1312 /* v9 */ fmovrq("fmovrqlez", 0x2, 0),
1313 /* v9 */ fmovrq("fmovrqgz", 0x6, 0),
1314 /* v9 */ fmovrq("fmovrqnz", 0x5, F_ALIAS
),
1315 /* v9 */ fmovrq("fmovrqz", 0x1, F_ALIAS
),
1317 #undef movr /* v9 */
1318 #undef fmovr /* v9 */
1319 #undef fmrr /* v9 */
1321 #define movicc(opcode, cond, flags) /* v9 */ \
1322 { opcode, F3(2, 0x2c, 0)|MCOND(cond,1)|ICC, F3(~2, ~0x2c, ~0)|MCOND(~cond,~1)|XCC|(1<<11), "z,2,d", flags, 0, 0, v9 }, \
1323 { opcode, F3(2, 0x2c, 1)|MCOND(cond,1)|ICC, F3(~2, ~0x2c, ~1)|MCOND(~cond,~1)|XCC|(1<<11), "z,I,d", flags, 0, 0, v9 }, \
1324 { opcode, F3(2, 0x2c, 0)|MCOND(cond,1)|XCC, F3(~2, ~0x2c, ~0)|MCOND(~cond,~1)|(1<<11), "Z,2,d", flags, 0, 0, v9 }, \
1325 { opcode, F3(2, 0x2c, 1)|MCOND(cond,1)|XCC, F3(~2, ~0x2c, ~1)|MCOND(~cond,~1)|(1<<11), "Z,I,d", flags, 0, 0, v9 }
1327 #define movfcc(opcode, fcond, flags) /* v9 */ \
1328 { opcode, F3(2, 0x2c, 0)|FCC(0)|MCOND(fcond,0), MCOND(~fcond,~0)|FCC(~0)|F3(~2, ~0x2c, ~0), "6,2,d", flags, 0, 0, v9 }, \
1329 { opcode, F3(2, 0x2c, 1)|FCC(0)|MCOND(fcond,0), MCOND(~fcond,~0)|FCC(~0)|F3(~2, ~0x2c, ~1), "6,I,d", flags, 0, 0, v9 }, \
1330 { opcode, F3(2, 0x2c, 0)|FCC(1)|MCOND(fcond,0), MCOND(~fcond,~0)|FCC(~1)|F3(~2, ~0x2c, ~0), "7,2,d", flags, 0, 0, v9 }, \
1331 { opcode, F3(2, 0x2c, 1)|FCC(1)|MCOND(fcond,0), MCOND(~fcond,~0)|FCC(~1)|F3(~2, ~0x2c, ~1), "7,I,d", flags, 0, 0, v9 }, \
1332 { opcode, F3(2, 0x2c, 0)|FCC(2)|MCOND(fcond,0), MCOND(~fcond,~0)|FCC(~2)|F3(~2, ~0x2c, ~0), "8,2,d", flags, 0, 0, v9 }, \
1333 { opcode, F3(2, 0x2c, 1)|FCC(2)|MCOND(fcond,0), MCOND(~fcond,~0)|FCC(~2)|F3(~2, ~0x2c, ~1), "8,I,d", flags, 0, 0, v9 }, \
1334 { opcode, F3(2, 0x2c, 0)|FCC(3)|MCOND(fcond,0), MCOND(~fcond,~0)|FCC(~3)|F3(~2, ~0x2c, ~0), "9,2,d", flags, 0, 0, v9 }, \
1335 { opcode, F3(2, 0x2c, 1)|FCC(3)|MCOND(fcond,0), MCOND(~fcond,~0)|FCC(~3)|F3(~2, ~0x2c, ~1), "9,I,d", flags, 0, 0, v9 }
1337 #define movcc(opcode, cond, fcond, flags) /* v9 */ \
1338 movfcc (opcode, fcond, flags), /* v9 */ \
1339 movicc (opcode, cond, flags) /* v9 */
1341 /* v9 */ movcc ("mova", CONDA
, FCONDA
, 0),
1342 /* v9 */ movicc ("movcc", CONDCC
, 0),
1343 /* v9 */ movicc ("movgeu", CONDGEU
, F_ALIAS
),
1344 /* v9 */ movicc ("movcs", CONDCS
, 0),
1345 /* v9 */ movicc ("movlu", CONDLU
, F_ALIAS
),
1346 /* v9 */ movcc ("move", CONDE
, FCONDE
, 0),
1347 /* v9 */ movcc ("movg", CONDG
, FCONDG
, 0),
1348 /* v9 */ movcc ("movge", CONDGE
, FCONDGE
, 0),
1349 /* v9 */ movicc ("movgu", CONDGU
, 0),
1350 /* v9 */ movcc ("movl", CONDL
, FCONDL
, 0),
1351 /* v9 */ movcc ("movle", CONDLE
, FCONDLE
, 0),
1352 /* v9 */ movicc ("movleu", CONDLEU
, 0),
1353 /* v9 */ movfcc ("movlg", FCONDLG
, 0),
1354 /* v9 */ movcc ("movn", CONDN
, FCONDN
, 0),
1355 /* v9 */ movcc ("movne", CONDNE
, FCONDNE
, 0),
1356 /* v9 */ movicc ("movneg", CONDNEG
, 0),
1357 /* v9 */ movcc ("movnz", CONDNZ
, FCONDNZ
, F_ALIAS
),
1358 /* v9 */ movfcc ("movo", FCONDO
, 0),
1359 /* v9 */ movicc ("movpos", CONDPOS
, 0),
1360 /* v9 */ movfcc ("movu", FCONDU
, 0),
1361 /* v9 */ movfcc ("movue", FCONDUE
, 0),
1362 /* v9 */ movfcc ("movug", FCONDUG
, 0),
1363 /* v9 */ movfcc ("movuge", FCONDUGE
, 0),
1364 /* v9 */ movfcc ("movul", FCONDUL
, 0),
1365 /* v9 */ movfcc ("movule", FCONDULE
, 0),
1366 /* v9 */ movicc ("movvc", CONDVC
, 0),
1367 /* v9 */ movicc ("movvs", CONDVS
, 0),
1368 /* v9 */ movcc ("movz", CONDZ
, FCONDZ
, F_ALIAS
),
1370 #undef movicc /* v9 */
1371 #undef movfcc /* v9 */
1372 #undef movcc /* v9 */
1374 #define FM_SF 1 /* v9 - values for fpsize */
1375 #define FM_DF 2 /* v9 */
1376 #define FM_QF 3 /* v9 */
1378 #define fmoviccx(opcode, fpsize, args, cond, flags) /* v9 */ \
1379 { opcode, F3F(2, 0x35, 0x100+fpsize)|MCOND(cond,0), F3F(~2, ~0x35, ~(0x100+fpsize))|MCOND(~cond,~0), "z," args, flags, 0, 0, v9 }, \
1380 { opcode, F3F(2, 0x35, 0x180+fpsize)|MCOND(cond,0), F3F(~2, ~0x35, ~(0x180+fpsize))|MCOND(~cond,~0), "Z," args, flags, 0, 0, v9 }
1382 #define fmovfccx(opcode, fpsize, args, fcond, flags) /* v9 */ \
1383 { opcode, F3F(2, 0x35, 0x000+fpsize)|MCOND(fcond,0), F3F(~2, ~0x35, ~(0x000+fpsize))|MCOND(~fcond,~0), "6," args, flags, 0, 0, v9 }, \
1384 { opcode, F3F(2, 0x35, 0x040+fpsize)|MCOND(fcond,0), F3F(~2, ~0x35, ~(0x040+fpsize))|MCOND(~fcond,~0), "7," args, flags, 0, 0, v9 }, \
1385 { opcode, F3F(2, 0x35, 0x080+fpsize)|MCOND(fcond,0), F3F(~2, ~0x35, ~(0x080+fpsize))|MCOND(~fcond,~0), "8," args, flags, 0, 0, v9 }, \
1386 { opcode, F3F(2, 0x35, 0x0c0+fpsize)|MCOND(fcond,0), F3F(~2, ~0x35, ~(0x0c0+fpsize))|MCOND(~fcond,~0), "9," args, flags, 0, 0, v9 }
1388 /* FIXME: use fmovicc/fmovfcc? */ /* v9 */
1389 #define fmovccx(opcode, fpsize, args, cond, fcond, flags) /* v9 */ \
1390 { opcode, F3F(2, 0x35, 0x100+fpsize)|MCOND(cond,0), F3F(~2, ~0x35, ~(0x100+fpsize))|MCOND(~cond,~0), "z," args, flags | F_FLOAT, 0, 0, v9 }, \
1391 { opcode, F3F(2, 0x35, 0x000+fpsize)|MCOND(fcond,0), F3F(~2, ~0x35, ~(0x000+fpsize))|MCOND(~fcond,~0), "6," args, flags | F_FLOAT, 0, 0, v9 }, \
1392 { opcode, F3F(2, 0x35, 0x180+fpsize)|MCOND(cond,0), F3F(~2, ~0x35, ~(0x180+fpsize))|MCOND(~cond,~0), "Z," args, flags | F_FLOAT, 0, 0, v9 }, \
1393 { opcode, F3F(2, 0x35, 0x040+fpsize)|MCOND(fcond,0), F3F(~2, ~0x35, ~(0x040+fpsize))|MCOND(~fcond,~0), "7," args, flags | F_FLOAT, 0, 0, v9 }, \
1394 { opcode, F3F(2, 0x35, 0x080+fpsize)|MCOND(fcond,0), F3F(~2, ~0x35, ~(0x080+fpsize))|MCOND(~fcond,~0), "8," args, flags | F_FLOAT, 0, 0, v9 }, \
1395 { opcode, F3F(2, 0x35, 0x0c0+fpsize)|MCOND(fcond,0), F3F(~2, ~0x35, ~(0x0c0+fpsize))|MCOND(~fcond,~0), "9," args, flags | F_FLOAT, 0, 0, v9 }
1397 #define fmovicc(suffix, cond, flags) /* v9 */ \
1398 fmoviccx("fmovd" suffix, FM_DF, "B,H", cond, flags), \
1399 fmoviccx("fmovq" suffix, FM_QF, "R,J", cond, flags), \
1400 fmoviccx("fmovs" suffix, FM_SF, "f,g", cond, flags)
1402 #define fmovfcc(suffix, fcond, flags) /* v9 */ \
1403 fmovfccx("fmovd" suffix, FM_DF, "B,H", fcond, flags), \
1404 fmovfccx("fmovq" suffix, FM_QF, "R,J", fcond, flags), \
1405 fmovfccx("fmovs" suffix, FM_SF, "f,g", fcond, flags)
1407 #define fmovcc(suffix, cond, fcond, flags) /* v9 */ \
1408 fmovccx("fmovd" suffix, FM_DF, "B,H", cond, fcond, flags), \
1409 fmovccx("fmovq" suffix, FM_QF, "R,J", cond, fcond, flags), \
1410 fmovccx("fmovs" suffix, FM_SF, "f,g", cond, fcond, flags)
1412 /* v9 */ fmovcc ("a", CONDA
, FCONDA
, 0),
1413 /* v9 */ fmovicc ("cc", CONDCC
, 0),
1414 /* v9 */ fmovicc ("cs", CONDCS
, 0),
1415 /* v9 */ fmovcc ("e", CONDE
, FCONDE
, 0),
1416 /* v9 */ fmovcc ("g", CONDG
, FCONDG
, 0),
1417 /* v9 */ fmovcc ("ge", CONDGE
, FCONDGE
, 0),
1418 /* v9 */ fmovicc ("geu", CONDGEU
, F_ALIAS
),
1419 /* v9 */ fmovicc ("gu", CONDGU
, 0),
1420 /* v9 */ fmovcc ("l", CONDL
, FCONDL
, 0),
1421 /* v9 */ fmovcc ("le", CONDLE
, FCONDLE
, 0),
1422 /* v9 */ fmovicc ("leu", CONDLEU
, 0),
1423 /* v9 */ fmovfcc ("lg", FCONDLG
, 0),
1424 /* v9 */ fmovicc ("lu", CONDLU
, F_ALIAS
),
1425 /* v9 */ fmovcc ("n", CONDN
, FCONDN
, 0),
1426 /* v9 */ fmovcc ("ne", CONDNE
, FCONDNE
, 0),
1427 /* v9 */ fmovicc ("neg", CONDNEG
, 0),
1428 /* v9 */ fmovcc ("nz", CONDNZ
, FCONDNZ
, F_ALIAS
),
1429 /* v9 */ fmovfcc ("o", FCONDO
, 0),
1430 /* v9 */ fmovicc ("pos", CONDPOS
, 0),
1431 /* v9 */ fmovfcc ("u", FCONDU
, 0),
1432 /* v9 */ fmovfcc ("ue", FCONDUE
, 0),
1433 /* v9 */ fmovfcc ("ug", FCONDUG
, 0),
1434 /* v9 */ fmovfcc ("uge", FCONDUGE
, 0),
1435 /* v9 */ fmovfcc ("ul", FCONDUL
, 0),
1436 /* v9 */ fmovfcc ("ule", FCONDULE
, 0),
1437 /* v9 */ fmovicc ("vc", CONDVC
, 0),
1438 /* v9 */ fmovicc ("vs", CONDVS
, 0),
1439 /* v9 */ fmovcc ("z", CONDZ
, FCONDZ
, F_ALIAS
),
1441 #undef fmoviccx /* v9 */
1442 #undef fmovfccx /* v9 */
1443 #undef fmovccx /* v9 */
1444 #undef fmovicc /* v9 */
1445 #undef fmovfcc /* v9 */
1446 #undef fmovcc /* v9 */
1447 #undef FM_DF /* v9 */
1448 #undef FM_QF /* v9 */
1449 #undef FM_SF /* v9 */
1451 /* Coprocessor branches. */
1452 #define CBR(opcode, mask, lose, flags, arch) \
1453 { opcode, (mask), ANNUL | (lose), "l", flags | F_DELAYED, 0, 0, arch }, \
1454 { opcode, (mask) | ANNUL, (lose), ",a l", flags | F_DELAYED, 0, 0, arch }
1456 /* Floating point branches. */
1457 #define FBR(opcode, mask, lose, flags) \
1458 { opcode, (mask), ANNUL | (lose), "l", flags | F_DELAYED | F_FBR, 0, 0, v6 }, \
1459 { opcode, (mask) | ANNUL, (lose), ",a l", flags | F_DELAYED | F_FBR, 0, 0, v6 }
1461 /* V9 extended floating point branches. */
1462 #define FBRX(opcode, mask, lose, flags) /* v9 */ \
1463 { opcode, FBFCC(0)|(mask)|BPRED, ANNUL|FBFCC(~0)|(lose), "6,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1464 { opcode, FBFCC(0)|(mask)|BPRED, ANNUL|FBFCC(~0)|(lose), ",T 6,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1465 { opcode, FBFCC(0)|(mask)|BPRED|ANNUL, FBFCC(~0)|(lose), ",a 6,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1466 { opcode, FBFCC(0)|(mask)|BPRED|ANNUL, FBFCC(~0)|(lose), ",a,T 6,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1467 { opcode, FBFCC(0)|(mask), ANNUL|BPRED|FBFCC(~0)|(lose), ",N 6,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1468 { opcode, FBFCC(0)|(mask)|ANNUL, BPRED|FBFCC(~0)|(lose), ",a,N 6,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1469 { opcode, FBFCC(1)|(mask)|BPRED, ANNUL|FBFCC(~1)|(lose), "7,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1470 { opcode, FBFCC(1)|(mask)|BPRED, ANNUL|FBFCC(~1)|(lose), ",T 7,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1471 { opcode, FBFCC(1)|(mask)|BPRED|ANNUL, FBFCC(~1)|(lose), ",a 7,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1472 { opcode, FBFCC(1)|(mask)|BPRED|ANNUL, FBFCC(~1)|(lose), ",a,T 7,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1473 { opcode, FBFCC(1)|(mask), ANNUL|BPRED|FBFCC(~1)|(lose), ",N 7,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1474 { opcode, FBFCC(1)|(mask)|ANNUL, BPRED|FBFCC(~1)|(lose), ",a,N 7,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1475 { opcode, FBFCC(2)|(mask)|BPRED, ANNUL|FBFCC(~2)|(lose), "8,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1476 { opcode, FBFCC(2)|(mask)|BPRED, ANNUL|FBFCC(~2)|(lose), ",T 8,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1477 { opcode, FBFCC(2)|(mask)|BPRED|ANNUL, FBFCC(~2)|(lose), ",a 8,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1478 { opcode, FBFCC(2)|(mask)|BPRED|ANNUL, FBFCC(~2)|(lose), ",a,T 8,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1479 { opcode, FBFCC(2)|(mask), ANNUL|BPRED|FBFCC(~2)|(lose), ",N 8,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1480 { opcode, FBFCC(2)|(mask)|ANNUL, BPRED|FBFCC(~2)|(lose), ",a,N 8,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1481 { opcode, FBFCC(3)|(mask)|BPRED, ANNUL|FBFCC(~3)|(lose), "9,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1482 { opcode, FBFCC(3)|(mask)|BPRED, ANNUL|FBFCC(~3)|(lose), ",T 9,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1483 { opcode, FBFCC(3)|(mask)|BPRED|ANNUL, FBFCC(~3)|(lose), ",a 9,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1484 { opcode, FBFCC(3)|(mask)|BPRED|ANNUL, FBFCC(~3)|(lose), ",a,T 9,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1485 { opcode, FBFCC(3)|(mask), ANNUL|BPRED|FBFCC(~3)|(lose), ",N 9,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }, \
1486 { opcode, FBFCC(3)|(mask)|ANNUL, BPRED|FBFCC(~3)|(lose), ",a,N 9,G", flags|F_DELAYED|F_FBR, 0, 0, v9 }
1488 /* v9: We must put `FBRX' before `FBR', to ensure that we never match
1489 v9: something against an expression unless it is an expression. Otherwise,
1490 v9: we end up with undefined symbol tables entries, because they get added,
1491 v9: but are not deleted if the pattern fails to match. */
1493 #define CONDFC(fop, cop, mask, flags) \
1494 FBRX(fop, F2(0, 5)|COND(mask), F2(~0, ~5)|COND(~(mask)), flags), /* v9 */ \
1495 FBR(fop, F2(0, 6)|COND(mask), F2(~0, ~6)|COND(~(mask)), flags), \
1496 CBR(cop, F2(0, 7)|COND(mask), F2(~0, ~7)|COND(~(mask)), flags, v6notlet)
1498 #define CONDFCL(fop, cop, mask, flags) \
1499 FBRX(fop, F2(0, 5)|COND(mask), F2(~0, ~5)|COND(~(mask)), flags), /* v9 */ \
1500 FBR(fop, F2(0, 6)|COND(mask), F2(~0, ~6)|COND(~(mask)), flags), \
1501 CBR(cop, F2(0, 7)|COND(mask), F2(~0, ~7)|COND(~(mask)), flags, v6)
1503 #define CONDF(fop, mask, flags) \
1504 FBRX(fop, F2(0, 5)|COND(mask), F2(~0, ~5)|COND(~(mask)), flags), /* v9 */ \
1505 FBR(fop, F2(0, 6)|COND(mask), F2(~0, ~6)|COND(~(mask)), flags)
1507 CONDFC ("fb", "cb", 0x8, F_UNBR
),
1508 CONDFCL ("fba", "cba", 0x8, F_UNBR
|F_ALIAS
),
1509 CONDFC ("fbe", "cb0", 0x9, F_CONDBR
),
1510 CONDF ("fbz", 0x9, F_CONDBR
|F_ALIAS
),
1511 CONDFC ("fbg", "cb2", 0x6, F_CONDBR
),
1512 CONDFC ("fbge", "cb02", 0xb, F_CONDBR
),
1513 CONDFC ("fbl", "cb1", 0x4, F_CONDBR
),
1514 CONDFC ("fble", "cb01", 0xd, F_CONDBR
),
1515 CONDFC ("fblg", "cb12", 0x2, F_CONDBR
),
1516 CONDFCL ("fbn", "cbn", 0x0, F_UNBR
),
1517 CONDFC ("fbne", "cb123", 0x1, F_CONDBR
),
1518 CONDF ("fbnz", 0x1, F_CONDBR
|F_ALIAS
),
1519 CONDFC ("fbo", "cb012", 0xf, F_CONDBR
),
1520 CONDFC ("fbu", "cb3", 0x7, F_CONDBR
),
1521 CONDFC ("fbue", "cb03", 0xa, F_CONDBR
),
1522 CONDFC ("fbug", "cb23", 0x5, F_CONDBR
),
1523 CONDFC ("fbuge", "cb023", 0xc, F_CONDBR
),
1524 CONDFC ("fbul", "cb13", 0x3, F_CONDBR
),
1525 CONDFC ("fbule", "cb013", 0xe, F_CONDBR
),
1532 #undef FBRX /* v9 */
1534 { "jmp", F3(2, 0x38, 0), F3(~2, ~0x38, ~0)|RD_G0
|ASI(~0), "1+2", F_UNBR
|F_DELAYED
, 0, 0, v6
}, /* jmpl rs1+rs2,%g0 */
1535 { "jmp", F3(2, 0x38, 0), F3(~2, ~0x38, ~0)|RD_G0
|ASI_RS2(~0), "1", F_UNBR
|F_DELAYED
, 0, 0, v6
}, /* jmpl rs1+%g0,%g0 */
1536 { "jmp", F3(2, 0x38, 1), F3(~2, ~0x38, ~1)|RD_G0
, "1+i", F_UNBR
|F_DELAYED
, 0, 0, v6
}, /* jmpl rs1+i,%g0 */
1537 { "jmp", F3(2, 0x38, 1), F3(~2, ~0x38, ~1)|RD_G0
, "i+1", F_UNBR
|F_DELAYED
, 0, 0, v6
}, /* jmpl i+rs1,%g0 */
1538 { "jmp", F3(2, 0x38, 1), F3(~2, ~0x38, ~1)|RD_G0
|RS1_G0
, "i", F_UNBR
|F_DELAYED
, 0, 0, v6
}, /* jmpl %g0+i,%g0 */
1539 { "jmp", F3(2, 0x38, 1), F3(~2, ~0x38, ~1)|RD_G0
|SIMM13(~0), "1", F_UNBR
|F_DELAYED
, 0, 0, v6
}, /* jmpl rs1+0,%g0 */
1541 { "nop", F2(0, 4), 0xfeffffff, "", 0, 0, 0, v6
}, /* sethi 0, %g0 */
1543 { "set", F2(0x0, 0x4), F2(~0x0, ~0x4), "S0,d", F_ALIAS
, 0, 0, v6
},
1544 { "setuw", F2(0x0, 0x4), F2(~0x0, ~0x4), "S0,d", F_ALIAS
, 0, 0, v9
},
1545 { "setsw", F2(0x0, 0x4), F2(~0x0, ~0x4), "S0,d", F_ALIAS
, 0, 0, v9
},
1546 { "setx", F2(0x0, 0x4), F2(~0x0, ~0x4), "S0,1,d", F_ALIAS
, 0, 0, v9
},
1548 { "sethi", F2(0x0, 0x4), F2(~0x0, ~0x4), "h,d", 0, 0, 0, v6
},
1550 { "taddcc", F3(2, 0x20, 0), F3(~2, ~0x20, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
1551 { "taddcc", F3(2, 0x20, 1), F3(~2, ~0x20, ~1), "1,i,d", 0, 0, 0, v6
},
1552 { "taddcc", F3(2, 0x20, 1), F3(~2, ~0x20, ~1), "i,1,d", 0, 0, 0, v6
},
1553 { "taddcctv", F3(2, 0x22, 0), F3(~2, ~0x22, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
1554 { "taddcctv", F3(2, 0x22, 1), F3(~2, ~0x22, ~1), "1,i,d", 0, 0, 0, v6
},
1555 { "taddcctv", F3(2, 0x22, 1), F3(~2, ~0x22, ~1), "i,1,d", 0, 0, 0, v6
},
1557 { "tsubcc", F3(2, 0x21, 0), F3(~2, ~0x21, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
1558 { "tsubcc", F3(2, 0x21, 1), F3(~2, ~0x21, ~1), "1,i,d", 0, 0, 0, v6
},
1559 { "tsubcctv", F3(2, 0x23, 0), F3(~2, ~0x23, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
1560 { "tsubcctv", F3(2, 0x23, 1), F3(~2, ~0x23, ~1), "1,i,d", 0, 0, 0, v6
},
1562 { "unimp", F2(0x0, 0x0), 0xffc00000, "n", 0, 0, 0, v6notv9
},
1563 { "illtrap", F2(0, 0), F2(~0, ~0)|RD_G0
, "n", 0, 0, 0, v9
},
1565 /* This *is* a commutative instruction. */
1566 { "xnor", F3(2, 0x07, 0), F3(~2, ~0x07, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
1567 { "xnor", F3(2, 0x07, 1), F3(~2, ~0x07, ~1), "1,i,d", 0, 0, 0, v6
},
1568 { "xnor", F3(2, 0x07, 1), F3(~2, ~0x07, ~1), "i,1,d", 0, 0, 0, v6
},
1569 /* This *is* a commutative instruction. */
1570 { "xnorcc", F3(2, 0x17, 0), F3(~2, ~0x17, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
1571 { "xnorcc", F3(2, 0x17, 1), F3(~2, ~0x17, ~1), "1,i,d", 0, 0, 0, v6
},
1572 { "xnorcc", F3(2, 0x17, 1), F3(~2, ~0x17, ~1), "i,1,d", 0, 0, 0, v6
},
1573 { "xor", F3(2, 0x03, 0), F3(~2, ~0x03, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
1574 { "xor", F3(2, 0x03, 1), F3(~2, ~0x03, ~1), "1,i,d", 0, 0, 0, v6
},
1575 { "xor", F3(2, 0x03, 1), F3(~2, ~0x03, ~1), "i,1,d", 0, 0, 0, v6
},
1576 { "xorcc", F3(2, 0x13, 0), F3(~2, ~0x13, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v6
},
1577 { "xorcc", F3(2, 0x13, 1), F3(~2, ~0x13, ~1), "1,i,d", 0, 0, 0, v6
},
1578 { "xorcc", F3(2, 0x13, 1), F3(~2, ~0x13, ~1), "i,1,d", 0, 0, 0, v6
},
1580 { "not", F3(2, 0x07, 0), F3(~2, ~0x07, ~0)|ASI(~0), "1,d", F_ALIAS
, 0, 0, v6
}, /* xnor rs1,%0,rd */
1581 { "not", F3(2, 0x07, 0), F3(~2, ~0x07, ~0)|ASI(~0), "r", F_ALIAS
, 0, 0, v6
}, /* xnor rd,%0,rd */
1583 { "btog", F3(2, 0x03, 0), F3(~2, ~0x03, ~0)|ASI(~0), "2,r", F_ALIAS
, 0, 0, v6
}, /* xor rd,rs2,rd */
1584 { "btog", F3(2, 0x03, 1), F3(~2, ~0x03, ~1), "i,r", F_ALIAS
, 0, 0, v6
}, /* xor rd,i,rd */
1586 /* FPop1 and FPop2 are not instructions. Don't accept them. */
1588 { "fdtoi", F3F(2, 0x34, 0x0d2), F3F(~2, ~0x34, ~0x0d2)|RS1_G0
, "B,g", F_FLOAT
, 0, 0, v6
},
1589 { "fstoi", F3F(2, 0x34, 0x0d1), F3F(~2, ~0x34, ~0x0d1)|RS1_G0
, "f,g", F_FLOAT
, 0, 0, v6
},
1590 { "fqtoi", F3F(2, 0x34, 0x0d3), F3F(~2, ~0x34, ~0x0d3)|RS1_G0
, "R,g", F_FLOAT
, 0, 0, v8
},
1592 { "fdtox", F3F(2, 0x34, 0x082), F3F(~2, ~0x34, ~0x082)|RS1_G0
, "B,H", F_FLOAT
, 0, 0, v9
},
1593 { "fstox", F3F(2, 0x34, 0x081), F3F(~2, ~0x34, ~0x081)|RS1_G0
, "f,H", F_FLOAT
, 0, 0, v9
},
1594 { "fqtox", F3F(2, 0x34, 0x083), F3F(~2, ~0x34, ~0x083)|RS1_G0
, "R,H", F_FLOAT
, 0, 0, v9
},
1596 { "fitod", F3F(2, 0x34, 0x0c8), F3F(~2, ~0x34, ~0x0c8)|RS1_G0
, "f,H", F_FLOAT
, 0, 0, v6
},
1597 { "fitos", F3F(2, 0x34, 0x0c4), F3F(~2, ~0x34, ~0x0c4)|RS1_G0
, "f,g", F_FLOAT
, 0, 0, v6
},
1598 { "fitoq", F3F(2, 0x34, 0x0cc), F3F(~2, ~0x34, ~0x0cc)|RS1_G0
, "f,J", F_FLOAT
, 0, 0, v8
},
1600 { "fxtod", F3F(2, 0x34, 0x088), F3F(~2, ~0x34, ~0x088)|RS1_G0
, "B,H", F_FLOAT
, 0, 0, v9
},
1601 { "fxtos", F3F(2, 0x34, 0x084), F3F(~2, ~0x34, ~0x084)|RS1_G0
, "B,g", F_FLOAT
, 0, 0, v9
},
1602 { "fxtoq", F3F(2, 0x34, 0x08c), F3F(~2, ~0x34, ~0x08c)|RS1_G0
, "B,J", F_FLOAT
, 0, 0, v9
},
1604 { "fdtoq", F3F(2, 0x34, 0x0ce), F3F(~2, ~0x34, ~0x0ce)|RS1_G0
, "B,J", F_FLOAT
, 0, 0, v8
},
1605 { "fdtos", F3F(2, 0x34, 0x0c6), F3F(~2, ~0x34, ~0x0c6)|RS1_G0
, "B,g", F_FLOAT
, 0, 0, v6
},
1606 { "fqtod", F3F(2, 0x34, 0x0cb), F3F(~2, ~0x34, ~0x0cb)|RS1_G0
, "R,H", F_FLOAT
, 0, 0, v8
},
1607 { "fqtos", F3F(2, 0x34, 0x0c7), F3F(~2, ~0x34, ~0x0c7)|RS1_G0
, "R,g", F_FLOAT
, 0, 0, v8
},
1608 { "fstod", F3F(2, 0x34, 0x0c9), F3F(~2, ~0x34, ~0x0c9)|RS1_G0
, "f,H", F_FLOAT
, 0, 0, v6
},
1609 { "fstoq", F3F(2, 0x34, 0x0cd), F3F(~2, ~0x34, ~0x0cd)|RS1_G0
, "f,J", F_FLOAT
, 0, 0, v8
},
1611 { "fdivd", F3F(2, 0x34, 0x04e), F3F(~2, ~0x34, ~0x04e), "v,B,H", F_FLOAT
, 0, 0, v6
},
1612 { "fdivq", F3F(2, 0x34, 0x04f), F3F(~2, ~0x34, ~0x04f), "V,R,J", F_FLOAT
, 0, 0, v8
},
1613 { "fdivx", F3F(2, 0x34, 0x04f), F3F(~2, ~0x34, ~0x04f), "V,R,J", F_FLOAT
|F_ALIAS
, 0, 0, v8
},
1614 { "fdivs", F3F(2, 0x34, 0x04d), F3F(~2, ~0x34, ~0x04d), "e,f,g", F_FLOAT
, 0, 0, v6
},
1615 { "fmuld", F3F(2, 0x34, 0x04a), F3F(~2, ~0x34, ~0x04a), "v,B,H", F_FLOAT
, 0, 0, v6
},
1616 { "fmulq", F3F(2, 0x34, 0x04b), F3F(~2, ~0x34, ~0x04b), "V,R,J", F_FLOAT
, 0, 0, v8
},
1617 { "fmulx", F3F(2, 0x34, 0x04b), F3F(~2, ~0x34, ~0x04b), "V,R,J", F_FLOAT
|F_ALIAS
, 0, 0, v8
},
1618 { "fmuls", F3F(2, 0x34, 0x049), F3F(~2, ~0x34, ~0x049), "e,f,g", F_FLOAT
, 0, 0, v6
},
1620 { "fdmulq", F3F(2, 0x34, 0x06e), F3F(~2, ~0x34, ~0x06e), "v,B,J", F_FLOAT
, 0, 0, v8
},
1621 { "fdmulx", F3F(2, 0x34, 0x06e), F3F(~2, ~0x34, ~0x06e), "v,B,J", F_FLOAT
|F_ALIAS
, 0, 0, v8
},
1622 { "fsmuld", F3F(2, 0x34, 0x069), F3F(~2, ~0x34, ~0x069), "e,f,H", F_FLOAT
, HWCAP_FSMULD
, 0, v8
},
1624 { "fsqrtd", F3F(2, 0x34, 0x02a), F3F(~2, ~0x34, ~0x02a)|RS1_G0
, "B,H", F_FLOAT
, 0, 0, v7
},
1625 { "fsqrtq", F3F(2, 0x34, 0x02b), F3F(~2, ~0x34, ~0x02b)|RS1_G0
, "R,J", F_FLOAT
, 0, 0, v8
},
1626 { "fsqrtx", F3F(2, 0x34, 0x02b), F3F(~2, ~0x34, ~0x02b)|RS1_G0
, "R,J", F_FLOAT
|F_ALIAS
, 0, 0, v8
},
1627 { "fsqrts", F3F(2, 0x34, 0x029), F3F(~2, ~0x34, ~0x029)|RS1_G0
, "f,g", F_FLOAT
, 0, 0, v7
},
1629 { "fabsd", F3F(2, 0x34, 0x00a), F3F(~2, ~0x34, ~0x00a)|RS1_G0
, "B,H", F_FLOAT
, 0, 0, v9
},
1630 { "fabsq", F3F(2, 0x34, 0x00b), F3F(~2, ~0x34, ~0x00b)|RS1_G0
, "R,J", F_FLOAT
, 0, 0, v9
},
1631 { "fabsx", F3F(2, 0x34, 0x00b), F3F(~2, ~0x34, ~0x00b)|RS1_G0
, "R,J", F_FLOAT
|F_ALIAS
, 0, 0, v9
},
1632 { "fabss", F3F(2, 0x34, 0x009), F3F(~2, ~0x34, ~0x009)|RS1_G0
, "f,g", F_FLOAT
, 0, 0, v6
},
1633 { "fmovd", F3F(2, 0x34, 0x002), F3F(~2, ~0x34, ~0x002)|RS1_G0
, "B,H", F_FLOAT
, 0, 0, v9
},
1634 { "fmovq", F3F(2, 0x34, 0x003), F3F(~2, ~0x34, ~0x003)|RS1_G0
, "R,J", F_FLOAT
, 0, 0, v9
},
1635 { "fmovx", F3F(2, 0x34, 0x003), F3F(~2, ~0x34, ~0x003)|RS1_G0
, "R,J", F_FLOAT
|F_ALIAS
, 0, 0, v9
},
1636 { "fmovs", F3F(2, 0x34, 0x001), F3F(~2, ~0x34, ~0x001)|RS1_G0
, "f,g", F_FLOAT
, 0, 0, v6
},
1637 { "fnegd", F3F(2, 0x34, 0x006), F3F(~2, ~0x34, ~0x006)|RS1_G0
, "B,H", F_FLOAT
, 0, 0, v9
},
1638 { "fnegq", F3F(2, 0x34, 0x007), F3F(~2, ~0x34, ~0x007)|RS1_G0
, "R,J", F_FLOAT
, 0, 0, v9
},
1639 { "fnegx", F3F(2, 0x34, 0x007), F3F(~2, ~0x34, ~0x007)|RS1_G0
, "R,J", F_FLOAT
|F_ALIAS
, 0, 0, v9
},
1640 { "fnegs", F3F(2, 0x34, 0x005), F3F(~2, ~0x34, ~0x005)|RS1_G0
, "f,g", F_FLOAT
, 0, 0, v6
},
1642 { "faddd", F3F(2, 0x34, 0x042), F3F(~2, ~0x34, ~0x042), "v,B,H", F_FLOAT
, 0, 0, v6
},
1643 { "faddq", F3F(2, 0x34, 0x043), F3F(~2, ~0x34, ~0x043), "V,R,J", F_FLOAT
, 0, 0, v8
},
1644 { "faddx", F3F(2, 0x34, 0x043), F3F(~2, ~0x34, ~0x043), "V,R,J", F_FLOAT
|F_ALIAS
, 0, 0, v8
},
1645 { "fadds", F3F(2, 0x34, 0x041), F3F(~2, ~0x34, ~0x041), "e,f,g", F_FLOAT
, 0, 0, v6
},
1646 { "fsubd", F3F(2, 0x34, 0x046), F3F(~2, ~0x34, ~0x046), "v,B,H", F_FLOAT
, 0, 0, v6
},
1647 { "fsubq", F3F(2, 0x34, 0x047), F3F(~2, ~0x34, ~0x047), "V,R,J", F_FLOAT
, 0, 0, v8
},
1648 { "fsubx", F3F(2, 0x34, 0x047), F3F(~2, ~0x34, ~0x047), "V,R,J", F_FLOAT
|F_ALIAS
, 0, 0, v8
},
1649 { "fsubs", F3F(2, 0x34, 0x045), F3F(~2, ~0x34, ~0x045), "e,f,g", F_FLOAT
, 0, 0, v6
},
1651 #define CMPFCC(x) (((x)&0x3)<<25)
1653 { "fcmpd", F3F(2, 0x35, 0x052), F3F(~2, ~0x35, ~0x052)|RD_G0
, "v,B", F_FLOAT
, 0, 0, v6
},
1654 { "fcmpd", CMPFCC(0)|F3F(2, 0x35, 0x052), CMPFCC(~0)|F3F(~2, ~0x35, ~0x052), "6,v,B", F_FLOAT
, 0, 0, v9
},
1655 { "fcmpd", CMPFCC(1)|F3F(2, 0x35, 0x052), CMPFCC(~1)|F3F(~2, ~0x35, ~0x052), "7,v,B", F_FLOAT
, 0, 0, v9
},
1656 { "fcmpd", CMPFCC(2)|F3F(2, 0x35, 0x052), CMPFCC(~2)|F3F(~2, ~0x35, ~0x052), "8,v,B", F_FLOAT
, 0, 0, v9
},
1657 { "fcmpd", CMPFCC(3)|F3F(2, 0x35, 0x052), CMPFCC(~3)|F3F(~2, ~0x35, ~0x052), "9,v,B", F_FLOAT
, 0, 0, v9
},
1658 { "fcmped", F3F(2, 0x35, 0x056), F3F(~2, ~0x35, ~0x056)|RD_G0
, "v,B", F_FLOAT
, 0, 0, v6
},
1659 { "fcmped", CMPFCC(0)|F3F(2, 0x35, 0x056), CMPFCC(~0)|F3F(~2, ~0x35, ~0x056), "6,v,B", F_FLOAT
, 0, 0, v9
},
1660 { "fcmped", CMPFCC(1)|F3F(2, 0x35, 0x056), CMPFCC(~1)|F3F(~2, ~0x35, ~0x056), "7,v,B", F_FLOAT
, 0, 0, v9
},
1661 { "fcmped", CMPFCC(2)|F3F(2, 0x35, 0x056), CMPFCC(~2)|F3F(~2, ~0x35, ~0x056), "8,v,B", F_FLOAT
, 0, 0, v9
},
1662 { "fcmped", CMPFCC(3)|F3F(2, 0x35, 0x056), CMPFCC(~3)|F3F(~2, ~0x35, ~0x056), "9,v,B", F_FLOAT
, 0, 0, v9
},
1663 { "fcmpq", F3F(2, 0x35, 0x053), F3F(~2, ~0x35, ~0x053)|RD_G0
, "V,R", F_FLOAT
, 0, 0, v8
},
1664 { "fcmpq", CMPFCC(0)|F3F(2, 0x35, 0x053), CMPFCC(~0)|F3F(~2, ~0x35, ~0x053), "6,V,R", F_FLOAT
, 0, 0, v9
},
1665 { "fcmpq", CMPFCC(1)|F3F(2, 0x35, 0x053), CMPFCC(~1)|F3F(~2, ~0x35, ~0x053), "7,V,R", F_FLOAT
, 0, 0, v9
},
1666 { "fcmpq", CMPFCC(2)|F3F(2, 0x35, 0x053), CMPFCC(~2)|F3F(~2, ~0x35, ~0x053), "8,V,R", F_FLOAT
, 0, 0, v9
},
1667 { "fcmpq", CMPFCC(3)|F3F(2, 0x35, 0x053), CMPFCC(~3)|F3F(~2, ~0x35, ~0x053), "9,V,R", F_FLOAT
, 0, 0, v9
},
1668 { "fcmpeq", F3F(2, 0x35, 0x057), F3F(~2, ~0x35, ~0x057)|RD_G0
, "V,R", F_FLOAT
, 0, 0, v8
},
1669 { "fcmpeq", CMPFCC(0)|F3F(2, 0x35, 0x057), CMPFCC(~0)|F3F(~2, ~0x35, ~0x057), "6,V,R", F_FLOAT
, 0, 0, v9
},
1670 { "fcmpeq", CMPFCC(1)|F3F(2, 0x35, 0x057), CMPFCC(~1)|F3F(~2, ~0x35, ~0x057), "7,V,R", F_FLOAT
, 0, 0, v9
},
1671 { "fcmpeq", CMPFCC(2)|F3F(2, 0x35, 0x057), CMPFCC(~2)|F3F(~2, ~0x35, ~0x057), "8,V,R", F_FLOAT
, 0, 0, v9
},
1672 { "fcmpeq", CMPFCC(3)|F3F(2, 0x35, 0x057), CMPFCC(~3)|F3F(~2, ~0x35, ~0x057), "9,V,R", F_FLOAT
, 0, 0, v9
},
1673 { "fcmpx", F3F(2, 0x35, 0x053), F3F(~2, ~0x35, ~0x053)|RD_G0
, "V,R", F_FLOAT
|F_ALIAS
, 0, 0, v8
},
1674 { "fcmpx", CMPFCC(0)|F3F(2, 0x35, 0x053), CMPFCC(~0)|F3F(~2, ~0x35, ~0x053), "6,V,R", F_FLOAT
|F_ALIAS
, 0, 0, v9
},
1675 { "fcmpx", CMPFCC(1)|F3F(2, 0x35, 0x053), CMPFCC(~1)|F3F(~2, ~0x35, ~0x053), "7,V,R", F_FLOAT
|F_ALIAS
, 0, 0, v9
},
1676 { "fcmpx", CMPFCC(2)|F3F(2, 0x35, 0x053), CMPFCC(~2)|F3F(~2, ~0x35, ~0x053), "8,V,R", F_FLOAT
|F_ALIAS
, 0, 0, v9
},
1677 { "fcmpx", CMPFCC(3)|F3F(2, 0x35, 0x053), CMPFCC(~3)|F3F(~2, ~0x35, ~0x053), "9,V,R", F_FLOAT
|F_ALIAS
, 0, 0, v9
},
1678 { "fcmpex", F3F(2, 0x35, 0x057), F3F(~2, ~0x35, ~0x057)|RD_G0
, "V,R", F_FLOAT
|F_ALIAS
, 0, 0, v8
},
1679 { "fcmpex", CMPFCC(0)|F3F(2, 0x35, 0x057), CMPFCC(~0)|F3F(~2, ~0x35, ~0x057), "6,V,R", F_FLOAT
|F_ALIAS
, 0, 0, v9
},
1680 { "fcmpex", CMPFCC(1)|F3F(2, 0x35, 0x057), CMPFCC(~1)|F3F(~2, ~0x35, ~0x057), "7,V,R", F_FLOAT
|F_ALIAS
, 0, 0, v9
},
1681 { "fcmpex", CMPFCC(2)|F3F(2, 0x35, 0x057), CMPFCC(~2)|F3F(~2, ~0x35, ~0x057), "8,V,R", F_FLOAT
|F_ALIAS
, 0, 0, v9
},
1682 { "fcmpex", CMPFCC(3)|F3F(2, 0x35, 0x057), CMPFCC(~3)|F3F(~2, ~0x35, ~0x057), "9,V,R", F_FLOAT
|F_ALIAS
, 0, 0, v9
},
1683 { "fcmps", F3F(2, 0x35, 0x051), F3F(~2, ~0x35, ~0x051)|RD_G0
, "e,f", F_FLOAT
, 0, 0, v6
},
1684 { "fcmps", CMPFCC(0)|F3F(2, 0x35, 0x051), CMPFCC(~0)|F3F(~2, ~0x35, ~0x051), "6,e,f", F_FLOAT
, 0, 0, v9
},
1685 { "fcmps", CMPFCC(1)|F3F(2, 0x35, 0x051), CMPFCC(~1)|F3F(~2, ~0x35, ~0x051), "7,e,f", F_FLOAT
, 0, 0, v9
},
1686 { "fcmps", CMPFCC(2)|F3F(2, 0x35, 0x051), CMPFCC(~2)|F3F(~2, ~0x35, ~0x051), "8,e,f", F_FLOAT
, 0, 0, v9
},
1687 { "fcmps", CMPFCC(3)|F3F(2, 0x35, 0x051), CMPFCC(~3)|F3F(~2, ~0x35, ~0x051), "9,e,f", F_FLOAT
, 0, 0, v9
},
1688 { "fcmpes", F3F(2, 0x35, 0x055), F3F(~2, ~0x35, ~0x055)|RD_G0
, "e,f", F_FLOAT
, 0, 0, v6
},
1689 { "fcmpes", CMPFCC(0)|F3F(2, 0x35, 0x055), CMPFCC(~0)|F3F(~2, ~0x35, ~0x055), "6,e,f", F_FLOAT
, 0, 0, v9
},
1690 { "fcmpes", CMPFCC(1)|F3F(2, 0x35, 0x055), CMPFCC(~1)|F3F(~2, ~0x35, ~0x055), "7,e,f", F_FLOAT
, 0, 0, v9
},
1691 { "fcmpes", CMPFCC(2)|F3F(2, 0x35, 0x055), CMPFCC(~2)|F3F(~2, ~0x35, ~0x055), "8,e,f", F_FLOAT
, 0, 0, v9
},
1692 { "fcmpes", CMPFCC(3)|F3F(2, 0x35, 0x055), CMPFCC(~3)|F3F(~2, ~0x35, ~0x055), "9,e,f", F_FLOAT
, 0, 0, v9
},
1694 /* These Extended FPop (FIFO) instructions are new in the Fujitsu
1695 MB86934, replacing the CPop instructions from v6 and later
1698 #define EFPOP1_2(name, op, args) { name, F3F(2, 0x36, op), F3F(~2, ~0x36, ~op)|RS1_G0, args, 0, 0, 0, sparclite }
1699 #define EFPOP1_3(name, op, args) { name, F3F(2, 0x36, op), F3F(~2, ~0x36, ~op), args, 0, 0, 0, sparclite }
1700 #define EFPOP2_2(name, op, args) { name, F3F(2, 0x37, op), F3F(~2, ~0x37, ~op)|RD_G0, args, 0, 0, 0, sparclite }
1702 EFPOP1_2 ("efitod", 0x0c8, "f,H"),
1703 EFPOP1_2 ("efitos", 0x0c4, "f,g"),
1704 EFPOP1_2 ("efdtoi", 0x0d2, "B,g"),
1705 EFPOP1_2 ("efstoi", 0x0d1, "f,g"),
1706 EFPOP1_2 ("efstod", 0x0c9, "f,H"),
1707 EFPOP1_2 ("efdtos", 0x0c6, "B,g"),
1708 EFPOP1_2 ("efmovs", 0x001, "f,g"),
1709 EFPOP1_2 ("efnegs", 0x005, "f,g"),
1710 EFPOP1_2 ("efabss", 0x009, "f,g"),
1711 EFPOP1_2 ("efsqrtd", 0x02a, "B,H"),
1712 EFPOP1_2 ("efsqrts", 0x029, "f,g"),
1713 EFPOP1_3 ("efaddd", 0x042, "v,B,H"),
1714 EFPOP1_3 ("efadds", 0x041, "e,f,g"),
1715 EFPOP1_3 ("efsubd", 0x046, "v,B,H"),
1716 EFPOP1_3 ("efsubs", 0x045, "e,f,g"),
1717 EFPOP1_3 ("efdivd", 0x04e, "v,B,H"),
1718 EFPOP1_3 ("efdivs", 0x04d, "e,f,g"),
1719 EFPOP1_3 ("efmuld", 0x04a, "v,B,H"),
1720 EFPOP1_3 ("efmuls", 0x049, "e,f,g"),
1721 EFPOP1_3 ("efsmuld", 0x069, "e,f,H"),
1722 EFPOP2_2 ("efcmpd", 0x052, "v,B"),
1723 EFPOP2_2 ("efcmped", 0x056, "v,B"),
1724 EFPOP2_2 ("efcmps", 0x051, "e,f"),
1725 EFPOP2_2 ("efcmpes", 0x055, "e,f"),
1731 /* These are marked F_ALIAS, so that they won't conflict with sparclite insns
1732 present. Otherwise, the F_ALIAS flag is ignored. */
1733 { "cpop1", F3(2, 0x36, 0), F3(~2, ~0x36, ~1), "[1+2],d", F_ALIAS
, 0, 0, v6notv9
},
1734 { "cpop2", F3(2, 0x37, 0), F3(~2, ~0x37, ~1), "[1+2],d", F_ALIAS
, 0, 0, v6notv9
},
1736 /* sparclet specific insns */
1738 COMMUTEOP ("umac", 0x3e, letandleon
),
1739 COMMUTEOP ("smac", 0x3f, letandleon
),
1741 COMMUTEOP ("umacd", 0x2e, sparclet
),
1742 COMMUTEOP ("smacd", 0x2f, sparclet
),
1743 COMMUTEOP ("umuld", 0x09, sparclet
),
1744 COMMUTEOP ("smuld", 0x0d, sparclet
),
1746 { "shuffle", F3(2, 0x2d, 0), F3(~2, ~0x2d, ~0)|ASI(~0), "1,2,d", 0, 0, 0, sparclet
},
1747 { "shuffle", F3(2, 0x2d, 1), F3(~2, ~0x2d, ~1), "1,i,d", 0, 0, 0, sparclet
},
1749 /* The manual isn't completely accurate on these insns. The `rs2' field is
1750 treated as being 6 bits to account for 6 bit immediates to cpush. It is
1751 assumed that it is intended that bit 5 is 0 when rs2 contains a reg. */
1753 { "crdcxt", F3(2, 0x36, 0)|SLCPOP(4), F3(~2, ~0x36, ~0)|SLCPOP(~4)|BIT5
|RS2(~0), "U,d", 0, 0, 0, sparclet
},
1754 { "cwrcxt", F3(2, 0x36, 0)|SLCPOP(3), F3(~2, ~0x36, ~0)|SLCPOP(~3)|BIT5
|RS2(~0), "1,u", 0, 0, 0, sparclet
},
1755 { "cpush", F3(2, 0x36, 0)|SLCPOP(0), F3(~2, ~0x36, ~0)|SLCPOP(~0)|BIT5
|RD(~0), "1,2", 0, 0, 0, sparclet
},
1756 { "cpush", F3(2, 0x36, 1)|SLCPOP(0), F3(~2, ~0x36, ~1)|SLCPOP(~0)|RD(~0), "1,Y", 0, 0, 0, sparclet
},
1757 { "cpusha", F3(2, 0x36, 0)|SLCPOP(1), F3(~2, ~0x36, ~0)|SLCPOP(~1)|BIT5
|RD(~0), "1,2", 0, 0, 0, sparclet
},
1758 { "cpusha", F3(2, 0x36, 1)|SLCPOP(1), F3(~2, ~0x36, ~1)|SLCPOP(~1)|RD(~0), "1,Y", 0, 0, 0, sparclet
},
1759 { "cpull", F3(2, 0x36, 0)|SLCPOP(2), F3(~2, ~0x36, ~0)|SLCPOP(~2)|BIT5
|RS1(~0)|RS2(~0), "d", 0, 0, 0, sparclet
},
1762 /* sparclet coprocessor branch insns */
1763 #define SLCBCC2(opcode, mask, lose) \
1764 { opcode, (mask), ANNUL|(lose), "l", F_DELAYED|F_CONDBR, 0, 0, sparclet }, \
1765 { opcode, (mask)|ANNUL, (lose), ",a l", F_DELAYED|F_CONDBR, 0, 0, sparclet }
1766 #define SLCBCC(opcode, mask) \
1767 SLCBCC2(opcode, F2(0, 7)|COND(mask), F2(~0, ~7)|COND(~(mask)))
1769 /* cbn,cba can't be defined here because they're defined elsewhere and GAS
1770 requires all mnemonics of the same name to be consecutive. */
1771 /*SLCBCC("cbn", 0), - already defined */
1779 /*SLCBCC("cba", 8), - already defined */
1782 SLCBCC("cbnef", 11),
1784 SLCBCC("cbner", 13),
1785 SLCBCC("cbnfr", 14),
1786 SLCBCC("cbnefr", 15),
1791 { "casa", F3(3, 0x3c, 0), F3(~3, ~0x3c, ~0), "[1]A,2,d", 0, 0, 0, v9andleon
},
1792 { "casa", F3(3, 0x3c, 1), F3(~3, ~0x3c, ~1), "[1]o,2,d", 0, 0, 0, v9andleon
},
1793 { "casxa", F3(3, 0x3e, 0), F3(~3, ~0x3e, ~0), "[1]A,2,d", 0, 0, 0, v9
},
1794 { "casxa", F3(3, 0x3e, 1), F3(~3, ~0x3e, ~1), "[1]o,2,d", 0, 0, 0, v9
},
1796 /* v9 synthetic insns */
1797 { "iprefetch", F2(0, 1)|(2<<20)|BPRED
, F2(~0, ~1)|(1<<20)|ANNUL
|COND(~0), "G", 0, 0, 0, v9
}, /* bn,a,pt %xcc,label */
1798 { "signx", F3(2, 0x27, 0), F3(~2, ~0x27, ~0)|(1<<12)|ASI(~0)|RS2_G0
, "1,d", F_ALIAS
, 0, 0, v9
}, /* sra rs1,%g0,rd */
1799 { "signx", F3(2, 0x27, 0), F3(~2, ~0x27, ~0)|(1<<12)|ASI(~0)|RS2_G0
, "r", F_ALIAS
, 0, 0, v9
}, /* sra rd,%g0,rd */
1800 { "clruw", F3(2, 0x26, 0), F3(~2, ~0x26, ~0)|(1<<12)|ASI(~0)|RS2_G0
, "1,d", F_ALIAS
, 0, 0, v9
}, /* srl rs1,%g0,rd */
1801 { "clruw", F3(2, 0x26, 0), F3(~2, ~0x26, ~0)|(1<<12)|ASI(~0)|RS2_G0
, "r", F_ALIAS
, 0, 0, v9
}, /* srl rd,%g0,rd */
1802 { "cas", F3(3, 0x3c, 0)|ASI(0x80), F3(~3, ~0x3c, ~0)|ASI(~0x80), "[1],2,d", F_ALIAS
, 0, 0, v9
}, /* casa [rs1]ASI_P,rs2,rd */
1803 { "casl", F3(3, 0x3c, 0)|ASI(0x88), F3(~3, ~0x3c, ~0)|ASI(~0x88), "[1],2,d", F_ALIAS
, 0, 0, v9
}, /* casa [rs1]ASI_P_L,rs2,rd */
1804 { "casx", F3(3, 0x3e, 0)|ASI(0x80), F3(~3, ~0x3e, ~0)|ASI(~0x80), "[1],2,d", F_ALIAS
, 0, 0, v9
}, /* casxa [rs1]ASI_P,rs2,rd */
1805 { "casxl", F3(3, 0x3e, 0)|ASI(0x88), F3(~3, ~0x3e, ~0)|ASI(~0x88), "[1],2,d", F_ALIAS
, 0, 0, v9
}, /* casxa [rs1]ASI_P_L,rs2,rd */
1807 /* Ultrasparc extensions */
1808 { "shutdown", F3F(2, 0x36, 0x080), F3F(~2, ~0x36, ~0x080)|RD_G0
|RS1_G0
|RS2_G0
, "", 0, HWCAP_VIS
, 0, v9a
},
1810 /* FIXME: Do we want to mark these as F_FLOAT, or something similar? */
1811 { "fpadd16", F3F(2, 0x36, 0x050), F3F(~2, ~0x36, ~0x050), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1812 { "fpadd16s", F3F(2, 0x36, 0x051), F3F(~2, ~0x36, ~0x051), "e,f,g", 0, HWCAP_VIS
, 0, v9a
},
1813 { "fpadd32", F3F(2, 0x36, 0x052), F3F(~2, ~0x36, ~0x052), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1814 { "fpadd32s", F3F(2, 0x36, 0x053), F3F(~2, ~0x36, ~0x053), "e,f,g", 0, HWCAP_VIS
, 0, v9a
},
1815 { "fpsub16", F3F(2, 0x36, 0x054), F3F(~2, ~0x36, ~0x054), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1816 { "fpsub16s", F3F(2, 0x36, 0x055), F3F(~2, ~0x36, ~0x055), "e,f,g", 0, HWCAP_VIS
, 0, v9a
},
1817 { "fpsub32", F3F(2, 0x36, 0x056), F3F(~2, ~0x36, ~0x056), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1818 { "fpsub32s", F3F(2, 0x36, 0x057), F3F(~2, ~0x36, ~0x057), "e,f,g", 0, HWCAP_VIS
, 0, v9a
},
1820 { "fpack32", F3F(2, 0x36, 0x03a), F3F(~2, ~0x36, ~0x03a), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1821 { "fpack16", F3F(2, 0x36, 0x03b), F3F(~2, ~0x36, ~0x03b)|RS1_G0
, "B,g", 0, HWCAP_VIS
, 0, v9a
},
1822 { "fpackfix", F3F(2, 0x36, 0x03d), F3F(~2, ~0x36, ~0x03d)|RS1_G0
, "B,g", 0, HWCAP_VIS
, 0, v9a
},
1823 { "fexpand", F3F(2, 0x36, 0x04d), F3F(~2, ~0x36, ~0x04d)|RS1_G0
, "f,H", 0, HWCAP_VIS
, 0, v9a
},
1824 { "fpmerge", F3F(2, 0x36, 0x04b), F3F(~2, ~0x36, ~0x04b), "e,f,H", 0, HWCAP_VIS
, 0, v9a
},
1826 /* Note that the mixing of 32/64 bit regs is intentional. */
1827 { "fmul8x16", F3F(2, 0x36, 0x031), F3F(~2, ~0x36, ~0x031), "e,B,H", 0, HWCAP_VIS
, 0, v9a
},
1828 { "fmul8x16au", F3F(2, 0x36, 0x033), F3F(~2, ~0x36, ~0x033), "e,f,H", 0, HWCAP_VIS
, 0, v9a
},
1829 { "fmul8x16al", F3F(2, 0x36, 0x035), F3F(~2, ~0x36, ~0x035), "e,f,H", 0, HWCAP_VIS
, 0, v9a
},
1830 { "fmul8sux16", F3F(2, 0x36, 0x036), F3F(~2, ~0x36, ~0x036), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1831 { "fmul8ulx16", F3F(2, 0x36, 0x037), F3F(~2, ~0x36, ~0x037), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1832 { "fmuld8sux16", F3F(2, 0x36, 0x038), F3F(~2, ~0x36, ~0x038), "e,f,H", 0, HWCAP_VIS
, 0, v9a
},
1833 { "fmuld8ulx16", F3F(2, 0x36, 0x039), F3F(~2, ~0x36, ~0x039), "e,f,H", 0, HWCAP_VIS
, 0, v9a
},
1835 { "alignaddr", F3F(2, 0x36, 0x018), F3F(~2, ~0x36, ~0x018), "1,2,d", 0, HWCAP_VIS
, 0, v9a
},
1836 { "alignaddrl", F3F(2, 0x36, 0x01a), F3F(~2, ~0x36, ~0x01a), "1,2,d", 0, HWCAP_VIS
, 0, v9a
},
1837 { "faligndata", F3F(2, 0x36, 0x048), F3F(~2, ~0x36, ~0x048), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1839 { "fzerod", F3F(2, 0x36, 0x060), F3F(~2, ~0x36, ~0x060), "H", 0, HWCAP_VIS
, 0, v9a
},
1840 { "fzero", F3F(2, 0x36, 0x060), F3F(~2, ~0x36, ~0x060), "H", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1841 { "fzeros", F3F(2, 0x36, 0x061), F3F(~2, ~0x36, ~0x061), "g", 0, HWCAP_VIS
, 0, v9a
},
1842 { "foned", F3F(2, 0x36, 0x07e), F3F(~2, ~0x36, ~0x07e), "H", 0, HWCAP_VIS
, 0, v9a
},
1843 { "fone", F3F(2, 0x36, 0x07e), F3F(~2, ~0x36, ~0x07e), "H", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1844 { "fones", F3F(2, 0x36, 0x07f), F3F(~2, ~0x36, ~0x07f), "g", 0, HWCAP_VIS
, 0, v9a
},
1845 { "fsrc1d", F3F(2, 0x36, 0x074), F3F(~2, ~0x36, ~0x074), "v,H", 0, HWCAP_VIS
, 0, v9a
},
1846 { "fsrc1", F3F(2, 0x36, 0x074), F3F(~2, ~0x36, ~0x074), "v,H", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1847 { "fsrc1s", F3F(2, 0x36, 0x075), F3F(~2, ~0x36, ~0x075), "e,g", 0, HWCAP_VIS
, 0, v9a
},
1848 { "fsrc2d", F3F(2, 0x36, 0x078), F3F(~2, ~0x36, ~0x078), "B,H", 0, HWCAP_VIS
, 0, v9a
},
1849 { "fsrc2", F3F(2, 0x36, 0x078), F3F(~2, ~0x36, ~0x078), "B,H", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1850 { "fsrc2s", F3F(2, 0x36, 0x079), F3F(~2, ~0x36, ~0x079), "f,g", 0, HWCAP_VIS
, 0, v9a
},
1851 { "fnot1d", F3F(2, 0x36, 0x06a), F3F(~2, ~0x36, ~0x06a), "v,H", 0, HWCAP_VIS
, 0, v9a
},
1852 { "fnot1", F3F(2, 0x36, 0x06a), F3F(~2, ~0x36, ~0x06a), "v,H", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1853 { "fnot1s", F3F(2, 0x36, 0x06b), F3F(~2, ~0x36, ~0x06b), "e,g", 0, HWCAP_VIS
, 0, v9a
},
1854 { "fnot2d", F3F(2, 0x36, 0x066), F3F(~2, ~0x36, ~0x066), "B,H", 0, HWCAP_VIS
, 0, v9a
},
1855 { "fnot2", F3F(2, 0x36, 0x066), F3F(~2, ~0x36, ~0x066), "B,H", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1856 { "fnot2s", F3F(2, 0x36, 0x067), F3F(~2, ~0x36, ~0x067), "f,g", 0, HWCAP_VIS
, 0, v9a
},
1857 { "ford", F3F(2, 0x36, 0x07c), F3F(~2, ~0x36, ~0x07c), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1858 { "for", F3F(2, 0x36, 0x07c), F3F(~2, ~0x36, ~0x07c), "v,B,H", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1859 { "fors", F3F(2, 0x36, 0x07d), F3F(~2, ~0x36, ~0x07d), "e,f,g", 0, HWCAP_VIS
, 0, v9a
},
1860 { "fnord", F3F(2, 0x36, 0x062), F3F(~2, ~0x36, ~0x062), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1861 { "fnor", F3F(2, 0x36, 0x062), F3F(~2, ~0x36, ~0x062), "v,B,H", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1862 { "fnors", F3F(2, 0x36, 0x063), F3F(~2, ~0x36, ~0x063), "e,f,g", 0, HWCAP_VIS
, 0, v9a
},
1863 { "fandd", F3F(2, 0x36, 0x070), F3F(~2, ~0x36, ~0x070), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1864 { "fand", F3F(2, 0x36, 0x070), F3F(~2, ~0x36, ~0x070), "v,B,H", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1865 { "fands", F3F(2, 0x36, 0x071), F3F(~2, ~0x36, ~0x071), "e,f,g", 0, HWCAP_VIS
, 0, v9a
},
1866 { "fnandd", F3F(2, 0x36, 0x06e), F3F(~2, ~0x36, ~0x06e), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1867 { "fnand", F3F(2, 0x36, 0x06e), F3F(~2, ~0x36, ~0x06e), "v,B,H", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1868 { "fnands", F3F(2, 0x36, 0x06f), F3F(~2, ~0x36, ~0x06f), "e,f,g", 0, HWCAP_VIS
, 0, v9a
},
1869 { "fxord", F3F(2, 0x36, 0x06c), F3F(~2, ~0x36, ~0x06c), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1870 { "fxor", F3F(2, 0x36, 0x06c), F3F(~2, ~0x36, ~0x06c), "v,B,H", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1871 { "fxors", F3F(2, 0x36, 0x06d), F3F(~2, ~0x36, ~0x06d), "e,f,g", 0, HWCAP_VIS
, 0, v9a
},
1872 { "fxnord", F3F(2, 0x36, 0x072), F3F(~2, ~0x36, ~0x072), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1873 { "fxnor", F3F(2, 0x36, 0x072), F3F(~2, ~0x36, ~0x072), "v,B,H", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1874 { "fxnors", F3F(2, 0x36, 0x073), F3F(~2, ~0x36, ~0x073), "e,f,g", 0, HWCAP_VIS
, 0, v9a
},
1875 { "fornot1d", F3F(2, 0x36, 0x07a), F3F(~2, ~0x36, ~0x07a), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1876 { "fornot1", F3F(2, 0x36, 0x07a), F3F(~2, ~0x36, ~0x07a), "v,B,H", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1877 { "fornot1s", F3F(2, 0x36, 0x07b), F3F(~2, ~0x36, ~0x07b), "e,f,g", 0, HWCAP_VIS
, 0, v9a
},
1878 { "fornot2d", F3F(2, 0x36, 0x076), F3F(~2, ~0x36, ~0x076), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1879 { "fornot2", F3F(2, 0x36, 0x076), F3F(~2, ~0x36, ~0x076), "v,B,H", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1880 { "fornot2s", F3F(2, 0x36, 0x077), F3F(~2, ~0x36, ~0x077), "e,f,g", 0, HWCAP_VIS
, 0, v9a
},
1881 { "fandnot1d", F3F(2, 0x36, 0x068), F3F(~2, ~0x36, ~0x068), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1882 { "fandnot1", F3F(2, 0x36, 0x068), F3F(~2, ~0x36, ~0x068), "v,B,H", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1883 { "fandnot1s", F3F(2, 0x36, 0x069), F3F(~2, ~0x36, ~0x069), "e,f,g", 0, HWCAP_VIS
, 0, v9a
},
1884 { "fandnot2d", F3F(2, 0x36, 0x064), F3F(~2, ~0x36, ~0x064), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1885 { "fandnot2", F3F(2, 0x36, 0x064), F3F(~2, ~0x36, ~0x064), "v,B,H", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1886 { "fandnot2s", F3F(2, 0x36, 0x065), F3F(~2, ~0x36, ~0x065), "e,f,g", 0, HWCAP_VIS
, 0, v9a
},
1888 { "fpcmpgt16", F3F(2, 0x36, 0x028), F3F(~2, ~0x36, ~0x028), "v,B,d", 0, HWCAP_VIS
, 0, v9a
},
1889 { "fcmpgt16", F3F(2, 0x36, 0x028), F3F(~2, ~0x36, ~0x028), "v,B,d", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1890 { "fpcmpgt32", F3F(2, 0x36, 0x02c), F3F(~2, ~0x36, ~0x02c), "v,B,d", 0, HWCAP_VIS
, 0, v9a
},
1891 { "fcmpgt32", F3F(2, 0x36, 0x02c), F3F(~2, ~0x36, ~0x02c), "v,B,d", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1892 { "fpcmple16", F3F(2, 0x36, 0x020), F3F(~2, ~0x36, ~0x020), "v,B,d", 0, HWCAP_VIS
, 0, v9a
},
1893 { "fcmple16", F3F(2, 0x36, 0x020), F3F(~2, ~0x36, ~0x020), "v,B,d", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1894 { "fpcmple32", F3F(2, 0x36, 0x024), F3F(~2, ~0x36, ~0x024), "v,B,d", 0, HWCAP_VIS
, 0, v9a
},
1895 { "fcmple32", F3F(2, 0x36, 0x024), F3F(~2, ~0x36, ~0x024), "v,B,d", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1896 { "fpcmpne16", F3F(2, 0x36, 0x022), F3F(~2, ~0x36, ~0x022), "v,B,d", 0, HWCAP_VIS
, 0, v9a
},
1897 { "fpcmpune16", F3F(2, 0x36, 0x022), F3F(~2, ~0x36, ~0x022), "v,B,d", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1898 { "fcmpne16", F3F(2, 0x36, 0x022), F3F(~2, ~0x36, ~0x022), "v,B,d", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1899 { "fpcmpne32", F3F(2, 0x36, 0x026), F3F(~2, ~0x36, ~0x026), "v,B,d", 0, HWCAP_VIS
, 0, v9a
},
1900 { "fpcmpune32", F3F(2, 0x36, 0x026), F3F(~2, ~0x36, ~0x026), "v,B,d", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1901 { "fcmpne32", F3F(2, 0x36, 0x026), F3F(~2, ~0x36, ~0x026), "v,B,d", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1902 { "fpcmpeq16", F3F(2, 0x36, 0x02a), F3F(~2, ~0x36, ~0x02a), "v,B,d", 0, HWCAP_VIS
, 0, v9a
},
1903 { "fpcmpueq16", F3F(2, 0x36, 0x02a), F3F(~2, ~0x36, ~0x02a), "v,B,d", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1904 { "fcmpeq16", F3F(2, 0x36, 0x02a), F3F(~2, ~0x36, ~0x02a), "v,B,d", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1905 { "fpcmpeq32", F3F(2, 0x36, 0x02e), F3F(~2, ~0x36, ~0x02e), "v,B,d", 0, HWCAP_VIS
, 0, v9a
},
1906 { "fpcmpueq32", F3F(2, 0x36, 0x02e), F3F(~2, ~0x36, ~0x02e), "v,B,d", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1907 { "fcmpeq32", F3F(2, 0x36, 0x02e), F3F(~2, ~0x36, ~0x02e), "v,B,d", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1909 { "edge8cc", F3F(2, 0x36, 0x000), F3F(~2, ~0x36, ~0x000), "1,2,d", 0, HWCAP_VIS
, 0, v9a
},
1910 { "edge8lcc", F3F(2, 0x36, 0x002), F3F(~2, ~0x36, ~0x002), "1,2,d", 0, HWCAP_VIS
, 0, v9a
},
1911 { "edge16cc", F3F(2, 0x36, 0x004), F3F(~2, ~0x36, ~0x004), "1,2,d", 0, HWCAP_VIS
, 0, v9a
},
1912 { "edge16lcc", F3F(2, 0x36, 0x006), F3F(~2, ~0x36, ~0x006), "1,2,d", 0, HWCAP_VIS
, 0, v9a
},
1913 { "edge32cc", F3F(2, 0x36, 0x008), F3F(~2, ~0x36, ~0x008), "1,2,d", 0, HWCAP_VIS
, 0, v9a
},
1914 { "edge32lcc", F3F(2, 0x36, 0x00a), F3F(~2, ~0x36, ~0x00a), "1,2,d", 0, HWCAP_VIS
, 0, v9a
},
1916 { "edge8", F3F(2, 0x36, 0x000), F3F(~2, ~0x36, ~0x000), "1,2,d", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1917 { "edge8l", F3F(2, 0x36, 0x002), F3F(~2, ~0x36, ~0x002), "1,2,d", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1918 { "edge16", F3F(2, 0x36, 0x004), F3F(~2, ~0x36, ~0x004), "1,2,d", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1919 { "edge16l", F3F(2, 0x36, 0x006), F3F(~2, ~0x36, ~0x006), "1,2,d", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1920 { "edge32", F3F(2, 0x36, 0x008), F3F(~2, ~0x36, ~0x008), "1,2,d", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1921 { "edge32l", F3F(2, 0x36, 0x00a), F3F(~2, ~0x36, ~0x00a), "1,2,d", F_ALIAS
, HWCAP_VIS
, 0, v9a
},
1923 { "pdist", F3F(2, 0x36, 0x03e), F3F(~2, ~0x36, ~0x03e), "v,B,H", 0, HWCAP_VIS
, 0, v9a
},
1925 { "array8", F3F(2, 0x36, 0x010), F3F(~2, ~0x36, ~0x010), "1,2,d", 0, HWCAP_VIS
, 0, v9a
},
1926 { "array16", F3F(2, 0x36, 0x012), F3F(~2, ~0x36, ~0x012), "1,2,d", 0, HWCAP_VIS
, 0, v9a
},
1927 { "array32", F3F(2, 0x36, 0x014), F3F(~2, ~0x36, ~0x014), "1,2,d", 0, HWCAP_VIS
, 0, v9a
},
1929 /* Cheetah instructions */
1930 { "edge8n", F3F(2, 0x36, 0x001), F3F(~2, ~0x36, ~0x001), "1,2,d", 0, HWCAP_VIS2
, 0, v9b
},
1931 { "edge8ln", F3F(2, 0x36, 0x003), F3F(~2, ~0x36, ~0x003), "1,2,d", 0, HWCAP_VIS2
, 0, v9b
},
1932 { "edge16n", F3F(2, 0x36, 0x005), F3F(~2, ~0x36, ~0x005), "1,2,d", 0, HWCAP_VIS2
, 0, v9b
},
1933 { "edge16ln", F3F(2, 0x36, 0x007), F3F(~2, ~0x36, ~0x007), "1,2,d", 0, HWCAP_VIS2
, 0, v9b
},
1934 { "edge32n", F3F(2, 0x36, 0x009), F3F(~2, ~0x36, ~0x009), "1,2,d", 0, HWCAP_VIS2
, 0, v9b
},
1935 { "edge32ln", F3F(2, 0x36, 0x00b), F3F(~2, ~0x36, ~0x00b), "1,2,d", 0, HWCAP_VIS2
, 0, v9b
},
1937 { "bmask", F3F(2, 0x36, 0x019), F3F(~2, ~0x36, ~0x019), "1,2,d", 0, HWCAP_VIS2
, 0, v9b
},
1938 { "bshuffle", F3F(2, 0x36, 0x04c), F3F(~2, ~0x36, ~0x04c), "v,B,H", 0, HWCAP_VIS2
, 0, v9b
},
1940 { "siam", F3F(2, 0x36, 0x081), F3F(~2, ~0x36, ~0x081)|RD_G0
|RS1_G0
|RS2(~7), "3", 0, HWCAP_VIS2
, 0, v9b
},
1942 { "fnadds", F3F(2, 0x34, 0x051), F3F(~2, ~0x34, ~0x051), "e,f,g", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
1943 { "fnaddd", F3F(2, 0x34, 0x052), F3F(~2, ~0x34, ~0x052), "v,B,H", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
1944 { "fnmuls", F3F(2, 0x34, 0x059), F3F(~2, ~0x34, ~0x059), "e,f,g", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
1945 { "fnmuld", F3F(2, 0x34, 0x05a), F3F(~2, ~0x34, ~0x05a), "v,B,H", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
1946 { "fhadds", F3F(2, 0x34, 0x061), F3F(~2, ~0x34, ~0x061), "e,f,g", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
1947 { "fhaddd", F3F(2, 0x34, 0x062), F3F(~2, ~0x34, ~0x062), "v,B,H", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
1948 { "fhsubs", F3F(2, 0x34, 0x065), F3F(~2, ~0x34, ~0x065), "e,f,g", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
1949 { "fhsubd", F3F(2, 0x34, 0x066), F3F(~2, ~0x34, ~0x066), "v,B,H", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
1950 { "fnhadds", F3F(2, 0x34, 0x071), F3F(~2, ~0x34, ~0x071), "e,f,g", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
1951 { "fnhaddd", F3F(2, 0x34, 0x072), F3F(~2, ~0x34, ~0x072), "v,B,H", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
1952 { "fnsmuld", F3F(2, 0x34, 0x079), F3F(~2, ~0x34, ~0x079), "e,f,H", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
1953 { "fpmaddx", F3(2, 0x37, 0)|OPF_LOW4(0), F3(~2, ~0x37, 0)|OPF_LOW4(~0), "v,B,5,H", F_FLOAT
, HWCAP_IMA
, 0, v9b
},
1954 { "fmadds", F3(2, 0x37, 0)|OPF_LOW4(1), F3(~2, ~0x37, 0)|OPF_LOW4(~1), "e,f,4,g", F_FLOAT
, HWCAP_FMAF
, 0, v9b
},
1955 { "fmaddd", F3(2, 0x37, 0)|OPF_LOW4(2), F3(~2, ~0x37, 0)|OPF_LOW4(~2), "v,B,5,H", F_FLOAT
, HWCAP_FMAF
, 0, v9b
},
1956 { "fpmaddxhi", F3(2, 0x37, 0)|OPF_LOW4(4), F3(~2, ~0x37, 0)|OPF_LOW4(~4), "v,B,5,H", F_FLOAT
, HWCAP_IMA
, 0, v9b
},
1957 { "fmsubs", F3(2, 0x37, 0)|OPF_LOW4(5), F3(~2, ~0x37, 0)|OPF_LOW4(~5), "e,f,4,g", F_FLOAT
, HWCAP_FMAF
, 0, v9b
},
1958 { "fmsubd", F3(2, 0x37, 0)|OPF_LOW4(6), F3(~2, ~0x37, 0)|OPF_LOW4(~6), "v,B,5,H", F_FLOAT
, HWCAP_FMAF
, 0, v9b
},
1959 { "fnmsubs", F3(2, 0x37, 0)|OPF_LOW4(9), F3(~2, ~0x37, 0)|OPF_LOW4(~9), "e,f,4,g", F_FLOAT
, HWCAP_FMAF
, 0, v9b
},
1960 { "fnmsubd", F3(2, 0x37, 0)|OPF_LOW4(10), F3(~2, ~0x37, 0)|OPF_LOW4(~10), "v,B,5,H", F_FLOAT
, HWCAP_FMAF
, 0, v9b
},
1961 { "fnmadds", F3(2, 0x37, 0)|OPF_LOW4(13), F3(~2, ~0x37, 0)|OPF_LOW4(~13), "e,f,4,g", F_FLOAT
, HWCAP_FMAF
, 0, v9b
},
1962 { "fnmaddd", F3(2, 0x37, 0)|OPF_LOW4(14), F3(~2, ~0x37, 0)|OPF_LOW4(~14), "v,B,5,H", F_FLOAT
, HWCAP_FMAF
, 0, v9b
},
1963 { "fumadds", F3(2, 0x3f, 0)|OPF_LOW4(1), F3(~2, ~0x3f, 0)|OPF_LOW4(~1), "e,f,4,g", F_FLOAT
, HWCAP_FJFMAU
, 0, v9b
},
1964 { "fumaddd", F3(2, 0x3f, 0)|OPF_LOW4(2), F3(~2, ~0x3f, 0)|OPF_LOW4(~2), "v,B,5,H", F_FLOAT
, HWCAP_FJFMAU
, 0, v9b
},
1965 { "fumsubs", F3(2, 0x3f, 0)|OPF_LOW4(5), F3(~2, ~0x3f, 0)|OPF_LOW4(~5), "e,f,4,g", F_FLOAT
, HWCAP_FJFMAU
, 0, v9b
},
1966 { "fumsubd", F3(2, 0x3f, 0)|OPF_LOW4(6), F3(~2, ~0x3f, 0)|OPF_LOW4(~6), "v,B,5,H", F_FLOAT
, HWCAP_FJFMAU
, 0, v9b
},
1967 { "fnumsubs", F3(2, 0x3f, 0)|OPF_LOW4(9), F3(~2, ~0x3f, 0)|OPF_LOW4(~9), "e,f,4,g", F_FLOAT
, HWCAP_FJFMAU
, 0, v9b
},
1968 { "fnumsubd", F3(2, 0x3f, 0)|OPF_LOW4(10), F3(~2, ~0x3f, 0)|OPF_LOW4(~10), "v,B,5,H", F_FLOAT
, HWCAP_FJFMAU
, 0, v9b
},
1969 { "fnumadds", F3(2, 0x3f, 0)|OPF_LOW4(13), F3(~2, ~0x3f, 0)|OPF_LOW4(~13), "e,f,4,g", F_FLOAT
, HWCAP_FJFMAU
, 0, v9b
},
1970 { "fnumaddd", F3(2, 0x3f, 0)|OPF_LOW4(14), F3(~2, ~0x3f, 0)|OPF_LOW4(~14), "v,B,5,H", F_FLOAT
, HWCAP_FJFMAU
, 0, v9b
},
1971 { "addxc", F3F(2, 0x36, 0x011), F3F(~2, ~0x36, ~0x011), "1,2,d", 0, HWCAP_VIS3
, 0, v9b
},
1972 { "addxccc", F3F(2, 0x36, 0x013), F3F(~2, ~0x36, ~0x013), "1,2,d", 0, HWCAP_VIS3
, 0, v9b
},
1973 { "umulxhi", F3F(2, 0x36, 0x016), F3F(~2, ~0x36, ~0x016), "1,2,d", 0, HWCAP_VIS3
, 0, v9b
},
1974 { "lzcnt", F3F(2, 0x36, 0x017), F3F(~2, ~0x36, ~0x017), "2,d", 0, HWCAP_VIS3
, 0, v9b
},
1975 { "lzd", F3F(2, 0x36, 0x017), F3F(~2, ~0x36, ~0x017), "2,d", F_ALIAS
, HWCAP_VIS3
, 0, v9b
},
1976 { "cmask8", F3F(2, 0x36, 0x01b), F3F(~2, ~0x36, ~0x01b), "2", 0, HWCAP_VIS3
, 0, v9b
},
1977 { "cmask16", F3F(2, 0x36, 0x01d), F3F(~2, ~0x36, ~0x01d), "2", 0, HWCAP_VIS3
, 0, v9b
},
1978 { "cmask32", F3F(2, 0x36, 0x01f), F3F(~2, ~0x36, ~0x01f), "2", 0, HWCAP_VIS3
, 0, v9b
},
1979 { "fsll16", F3F(2, 0x36, 0x021), F3F(~2, ~0x36, ~0x021), "v,B,H", 0, HWCAP_VIS3
, 0, v9b
},
1980 { "fsrl16", F3F(2, 0x36, 0x023), F3F(~2, ~0x36, ~0x023), "v,B,H", 0, HWCAP_VIS3
, 0, v9b
},
1981 { "fsll32", F3F(2, 0x36, 0x025), F3F(~2, ~0x36, ~0x025), "v,B,H", 0, HWCAP_VIS3
, 0, v9b
},
1982 { "fsrl32", F3F(2, 0x36, 0x027), F3F(~2, ~0x36, ~0x027), "v,B,H", 0, HWCAP_VIS3
, 0, v9b
},
1983 { "fslas16", F3F(2, 0x36, 0x029), F3F(~2, ~0x36, ~0x029), "v,B,H", 0, HWCAP_VIS3
, 0, v9b
},
1984 { "fsra16", F3F(2, 0x36, 0x02b), F3F(~2, ~0x36, ~0x02b), "v,B,H", 0, HWCAP_VIS3
, 0, v9b
},
1985 { "fslas32", F3F(2, 0x36, 0x02d), F3F(~2, ~0x36, ~0x02d), "v,B,H", 0, HWCAP_VIS3
, 0, v9b
},
1986 { "fsra32", F3F(2, 0x36, 0x02f), F3F(~2, ~0x36, ~0x02f), "v,B,H", 0, HWCAP_VIS3
, 0, v9b
},
1987 { "pdistn", F3F(2, 0x36, 0x03f), F3F(~2, ~0x36, ~0x03f), "v,B,d", 0, HWCAP_VIS3
, 0, v9b
},
1988 { "fmean16", F3F(2, 0x36, 0x040), F3F(~2, ~0x36, ~0x040), "v,B,H", 0, HWCAP_VIS3
, 0, v9b
},
1989 { "fpadd64", F3F(2, 0x36, 0x042), F3F(~2, ~0x36, ~0x042), "v,B,H", 0, HWCAP_VIS3
, HWCAP2_VIS3B
, v9b
},
1990 { "fchksm16", F3F(2, 0x36, 0x044), F3F(~2, ~0x36, ~0x044), "v,B,H", 0, HWCAP_VIS3
, 0, v9b
},
1991 { "fpsub64", F3F(2, 0x36, 0x046), F3F(~2, ~0x36, ~0x046), "v,B,H", 0, HWCAP_VIS3
, HWCAP2_VIS3B
, v9b
},
1992 { "fpadds16", F3F(2, 0x36, 0x058), F3F(~2, ~0x36, ~0x058), "v,B,H", 0, HWCAP_VIS3
, 0, v9b
},
1993 { "fpadds16s", F3F(2, 0x36, 0x059), F3F(~2, ~0x36, ~0x059), "e,f,g", 0, HWCAP_VIS3
, 0, v9b
},
1994 { "fpadds32", F3F(2, 0x36, 0x05a), F3F(~2, ~0x36, ~0x05a), "v,B,H", 0, HWCAP_VIS3
, 0, v9b
},
1995 { "fpadds32s", F3F(2, 0x36, 0x05b), F3F(~2, ~0x36, ~0x05b), "e,f,g", 0, HWCAP_VIS3
, 0, v9b
},
1996 { "fpsubs16", F3F(2, 0x36, 0x05c), F3F(~2, ~0x36, ~0x05c), "v,B,H", 0, HWCAP_VIS3
, 0, v9b
},
1997 { "fpsubs16s", F3F(2, 0x36, 0x05d), F3F(~2, ~0x36, ~0x05d), "e,f,g", 0, HWCAP_VIS3
, 0, v9b
},
1998 { "fpsubs32", F3F(2, 0x36, 0x05e), F3F(~2, ~0x36, ~0x05e), "v,B,H", 0, HWCAP_VIS3
, 0, v9b
},
1999 { "fpsubs32s", F3F(2, 0x36, 0x05f), F3F(~2, ~0x36, ~0x05f), "e,f,g", 0, HWCAP_VIS3
, 0, v9b
},
2000 { "movdtox", F3F(2, 0x36, 0x110), F3F(~2, ~0x36, ~0x110), "B,d", F_FLOAT
, HWCAP_VIS3
, 0, v9b
},
2001 { "movstouw", F3F(2, 0x36, 0x111), F3F(~2, ~0x36, ~0x111), "f,d", F_FLOAT
, HWCAP_VIS3
, 0, v9b
},
2002 { "movstosw", F3F(2, 0x36, 0x113), F3F(~2, ~0x36, ~0x113), "f,d", F_FLOAT
, HWCAP_VIS3
, 0, v9b
},
2003 { "movxtod", F3F(2, 0x36, 0x118), F3F(~2, ~0x36, ~0x118), "2,H", F_FLOAT
, HWCAP_VIS3
, 0, v9b
},
2004 { "movwtos", F3F(2, 0x36, 0x119), F3F(~2, ~0x36, ~0x119), "2,g", F_FLOAT
, HWCAP_VIS3
, 0, v9b
},
2005 { "xmulx", F3F(2, 0x36, 0x115), F3F(~2, ~0x36, ~0x115), "1,2,d", 0, HWCAP_VIS3
, 0, v9b
},
2006 { "xmulxhi", F3F(2, 0x36, 0x116), F3F(~2, ~0x36, ~0x116), "1,2,d", 0, HWCAP_VIS3
, 0, v9b
},
2007 { "fpcmpule8", F3F(2, 0x36, 0x120), F3F(~2, ~0x36, ~0x120), "v,B,d", 0, HWCAP_VIS3
, HWCAP2_VIS3B
, v9b
},
2008 { "fucmple8", F3F(2, 0x36, 0x120), F3F(~2, ~0x36, ~0x120), "v,B,d", F_ALIAS
, HWCAP_VIS3
, 0, v9b
},
2009 { "fpcmpune8", F3F(2, 0x36, 0x122), F3F(~2, ~0x36, ~0x122), "v,B,d", 0, HWCAP_VIS3
, HWCAP2_VIS3B
, v9b
},
2010 { "fpcmpne8", F3F(2, 0x36, 0x122), F3F(~2, ~0x36, ~0x122), "v,B,d", F_PREF_ALIAS
, HWCAP_VIS3
, 0, v9b
},
2011 { "fucmpne8", F3F(2, 0x36, 0x122), F3F(~2, ~0x36, ~0x122), "v,B,d", F_ALIAS
, HWCAP_VIS3
, 0, v9b
},
2012 { "fpcmpugt8", F3F(2, 0x36, 0x128), F3F(~2, ~0x36, ~0x128), "v,B,d", 0, HWCAP_VIS3
, HWCAP2_VIS3B
, v9b
},
2013 { "fucmpgt8", F3F(2, 0x36, 0x128), F3F(~2, ~0x36, ~0x128), "v,B,d", F_ALIAS
, HWCAP_VIS3
, 0, v9b
},
2014 { "fpcmpueq8", F3F(2, 0x36, 0x12a), F3F(~2, ~0x36, ~0x12a), "v,B,d", 0, HWCAP_VIS3
, HWCAP2_VIS3B
, v9b
},
2015 { "fpcmpeq8", F3F(2, 0x36, 0x12a), F3F(~2, ~0x36, ~0x12a), "v,B,d", F_PREF_ALIAS
, HWCAP_VIS3
, 0, v9b
},
2016 { "fucmpeq8", F3F(2, 0x36, 0x12a), F3F(~2, ~0x36, ~0x12a), "v,B,d", F_ALIAS
, HWCAP_VIS3
, 0, v9b
},
2017 {"aes_kexpand0",F3F(2, 0x36, 0x130), F3F(~2, ~0x36, ~0x130), "v,B,H", F_FLOAT
, HWCAP_AES
, 0, v9b
},
2018 {"aes_kexpand2",F3F(2, 0x36, 0x131), F3F(~2, ~0x36, ~0x131), "v,B,H", F_FLOAT
, HWCAP_AES
, 0, v9b
},
2019 { "des_ip", F3F(2, 0x36, 0x134), F3F(~2, ~0x36, ~0x134), "v,H", F_FLOAT
, HWCAP_DES
, 0, v9b
},
2020 { "des_iip", F3F(2, 0x36, 0x135), F3F(~2, ~0x36, ~0x135), "v,H", F_FLOAT
, HWCAP_DES
, 0, v9b
},
2021 { "des_kexpand",F3F(2, 0x36, 0x136), F3F(~2, ~0x36, ~0x136), "v,X,H", F_FLOAT
, HWCAP_DES
, 0, v9b
},
2022 {"kasumi_fi_fi",F3F(2, 0x36, 0x138), F3F(~2, ~0x36, ~0x138), "v,B,H", F_FLOAT
, HWCAP_KASUMI
, 0, v9b
},
2023 { "camellia_fi",F3F(2, 0x36, 0x13c), F3F(~2, ~0x36, ~0x13c), "v,B,H", F_FLOAT
, HWCAP_CAMELLIA
, 0, v9b
},
2024 {"camellia_fli",F3F(2, 0x36, 0x13d), F3F(~2, ~0x36, ~0x13d), "v,B,H", F_FLOAT
, HWCAP_CAMELLIA
, 0, v9b
},
2025 { "md5", F3F(2, 0x36, 0x140), F3F(~2, ~0x36, ~0x140), "", F_FLOAT
, HWCAP_MD5
, 0, v9b
},
2026 { "sha1", F3F(2, 0x36, 0x141), F3F(~2, ~0x36, ~0x141), "", F_FLOAT
, HWCAP_SHA1
, 0, v9b
},
2027 { "sha256", F3F(2, 0x36, 0x142), F3F(~2, ~0x36, ~0x142), "", F_FLOAT
, HWCAP_SHA256
, 0, v9b
},
2028 { "sha512", F3F(2, 0x36, 0x143), F3F(~2, ~0x36, ~0x143), "", F_FLOAT
, HWCAP_SHA512
, 0, v9b
},
2029 { "crc32c", F3F(2, 0x36, 0x147), F3F(~2, ~0x36, ~0x147), "v,B,H", F_FLOAT
, HWCAP_CRC32C
, 0, v9b
},
2030 { "xmpmul", F3F(2, 0x36, 0x148)|RD(1), F3F(~2, ~0x36, ~0x148)|RD(~1), "X", F_FLOAT
, 0, HWCAP2_XMPMUL
, v9b
},
2031 { "mpmul", F3F(2, 0x36, 0x148), F3F(~2, ~0x36, ~0x148), "X", F_FLOAT
, HWCAP_MPMUL
, 0, v9b
},
2032 { "xmontmul", F3F(2, 0x36, 0x149)|RD(1), F3F(~2, ~0x36, ~0x149)|RD(~1), "X", F_FLOAT
, 0, HWCAP2_XMONT
, v9b
},
2033 { "montmul", F3F(2, 0x36, 0x149), F3F(~2, ~0x36, ~0x149), "X", F_FLOAT
, HWCAP_MONT
, 0, v9b
},
2034 { "xmontsqr", F3F(2, 0x36, 0x14a)|RD(1), F3F(~2, ~0x36, ~0x14a)|RD(~1), "X", F_FLOAT
, 0, HWCAP2_XMONT
, v9b
},
2035 { "montsqr", F3F(2, 0x36, 0x14a), F3F(~2, ~0x36, ~0x14a), "X", F_FLOAT
, HWCAP_MONT
, 0, v9b
},
2036 {"aes_eround01", F3F4(2, 0x19, 0), F3F4(~2, ~0x19, ~0), "v,B,5,H", F_FLOAT
, HWCAP_AES
, 0, v9b
},
2037 {"aes_eround23", F3F4(2, 0x19, 1), F3F4(~2, ~0x19, ~1), "v,B,5,H", F_FLOAT
, HWCAP_AES
, 0, v9b
},
2038 {"aes_dround01", F3F4(2, 0x19, 2), F3F4(~2, ~0x19, ~2), "v,B,5,H", F_FLOAT
, HWCAP_AES
, 0, v9b
},
2039 {"aes_dround23", F3F4(2, 0x19, 3), F3F4(~2, ~0x19, ~3), "v,B,5,H", F_FLOAT
, HWCAP_AES
, 0, v9b
},
2040 {"aes_eround01_l",F3F4(2, 0x19, 4), F3F4(~2, ~0x19, ~4), "v,B,5,H", F_FLOAT
, HWCAP_AES
, 0, v9b
},
2041 {"aes_eround23_l",F3F4(2, 0x19, 5), F3F4(~2, ~0x19, ~5), "v,B,5,H", F_FLOAT
, HWCAP_AES
, 0, v9b
},
2042 {"aes_dround01_l",F3F4(2, 0x19, 6), F3F4(~2, ~0x19, ~6), "v,B,5,H", F_FLOAT
, HWCAP_AES
, 0, v9b
},
2043 {"aes_dround23_l",F3F4(2, 0x19, 7), F3F4(~2, ~0x19, ~7), "v,B,5,H", F_FLOAT
, HWCAP_AES
, 0, v9b
},
2044 {"aes_kexpand1", F3F4(2, 0x19, 8), F3F4(~2, ~0x19, ~8), "v,B,),H", F_FLOAT
, HWCAP_AES
, 0, v9b
},
2045 {"des_round", F3F4(2, 0x19, 9), F3F4(~2, ~0x19, ~9), "v,B,5,H", F_FLOAT
, HWCAP_DES
, 0, v9b
},
2046 {"kasumi_fl_xor", F3F4(2, 0x19, 10), F3F4(~2, ~0x19, ~10), "v,B,5,H", F_FLOAT
, HWCAP_KASUMI
, 0, v9b
},
2047 {"kasumi_fi_xor", F3F4(2, 0x19, 11), F3F4(~2, ~0x19, ~11), "v,B,5,H", F_FLOAT
, HWCAP_KASUMI
, 0, v9b
},
2048 {"camellia_f", F3F4(2, 0x19, 12), F3F4(~2, ~0x19, ~12), "v,B,5,H", F_FLOAT
, HWCAP_CAMELLIA
, 0, v9b
},
2049 { "flcmps", CMPFCC(0)|F3F(2, 0x36, 0x151), CMPFCC(~0)|F3F(~2, ~0x36, ~0x151), "6,e,f", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
2050 { "flcmps", CMPFCC(1)|F3F(2, 0x36, 0x151), CMPFCC(~1)|F3F(~2, ~0x36, ~0x151), "7,e,f", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
2051 { "flcmps", CMPFCC(2)|F3F(2, 0x36, 0x151), CMPFCC(~2)|F3F(~2, ~0x36, ~0x151), "8,e,f", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
2052 { "flcmps", CMPFCC(3)|F3F(2, 0x36, 0x151), CMPFCC(~3)|F3F(~2, ~0x36, ~0x151), "9,e,f", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
2053 { "flcmpd", CMPFCC(0)|F3F(2, 0x36, 0x152), CMPFCC(~0)|F3F(~2, ~0x36, ~0x152), "6,v,B", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
2054 { "flcmpd", CMPFCC(1)|F3F(2, 0x36, 0x152), CMPFCC(~1)|F3F(~2, ~0x36, ~0x152), "7,v,B", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
2055 { "flcmpd", CMPFCC(2)|F3F(2, 0x36, 0x152), CMPFCC(~2)|F3F(~2, ~0x36, ~0x152), "8,v,B", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
2056 { "flcmpd", CMPFCC(3)|F3F(2, 0x36, 0x152), CMPFCC(~3)|F3F(~2, ~0x36, ~0x152), "9,v,B", F_FLOAT
, HWCAP_HPC
, 0, v9b
},
2058 { "mwait", F3(2, 0x30, 0)|RD(28), F3(~2, ~0x30, ~0)|RD(~28)|RS1_G0
|ASI(~0), "2", 0, 0, HWCAP2_MWAIT
, v9b
}, /* mwait r */
2059 { "mwait", F3(2, 0x30, 1)|RD(28), F3(~2, ~0x30, ~1)|RD(~28)|RS1_G0
, "i", 0, 0, HWCAP2_MWAIT
, v9b
}, /* mwait imm */
2061 /* SPARC5 and VIS4.0 instructions. */
2063 { "subxc", F3(2, 0x36, 0)|OPF(0x41), F3(~2, ~0x36, ~0)|OPF(~0x41), "1,2,d", 0, 0, HWCAP2_SPARC5
, v9b
},
2064 { "subxccc", F3(2, 0x36, 0)|OPF(0x43), F3(~2, ~0x36, ~0)|OPF(~0x43), "1,2,d", 0, 0, HWCAP2_SPARC5
, v9b
},
2066 { "faligndatai", F3F(2, 0x36, 0x049), F3F(~2, ~0x36, ~0x049), "v,B,5,}", 0, 0, HWCAP2_SPARC5
, v9b
},
2068 { "fpadd8", F3F(2, 0x36, 0x124), F3F(~2, ~0x36, ~0x124), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2069 { "fpadds8", F3F(2, 0x36, 0x126), F3F(~2, ~0x36, ~0x126), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2070 { "fpaddus8", F3F(2, 0x36, 0x127), F3F(~2, ~0x36, ~0x127), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2071 { "fpaddus16", F3F(2, 0x36, 0x123), F3F(~2, ~0x36, ~0x123), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2072 { "fpcmple8", F3F(2, 0x36, 0x034), F3F(~2, ~0x36, ~0x034), "v,B,d", 0, 0, HWCAP2_SPARC5
, v9b
},
2073 { "fpcmpgt8", F3F(2, 0x36, 0x03c), F3F(~2, ~0x36, ~0x03c), "v,B,d", 0, 0, HWCAP2_SPARC5
, v9b
},
2074 { "fpcmpule16", F3F(2, 0x36, 0x12e), F3F(~2, ~0x36, ~0x12e), "v,B,d", 0, 0, HWCAP2_SPARC5
, v9b
},
2075 { "fpcmpugt16", F3F(2, 0x36, 0x12b), F3F(~2, ~0x36, ~0x12b), "v,B,d", 0, 0, HWCAP2_SPARC5
, v9b
},
2076 { "fpcmpule32", F3F(2, 0x36, 0x12f), F3F(~2, ~0x36, ~0x12f), "v,B,d", 0, 0, HWCAP2_SPARC5
, v9b
},
2077 { "fpcmpugt32", F3F(2, 0x36, 0x12c), F3F(~2, ~0x36, ~0x12c), "v,B,d", 0, 0, HWCAP2_SPARC5
, v9b
},
2078 { "fpmax8", F3F(2, 0x36, 0x11d), F3F(~2, ~0x36, ~0x11d), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2079 { "fpmax16", F3F(2, 0x36, 0x11e), F3F(~2, ~0x36, ~0x11e), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2080 { "fpmax32", F3F(2, 0x36, 0x11f), F3F(~2, ~0x36, ~0x11f), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2081 { "fpmaxu8", F3F(2, 0x36, 0x15d), F3F(~2, ~0x36, ~0x15d), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2082 { "fpmaxu16", F3F(2, 0x36, 0x15e), F3F(~2, ~0x36, ~0x15e), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2083 { "fpmaxu32", F3F(2, 0x36, 0x15f), F3F(~2, ~0x36, ~0x15f), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2084 { "fpmin8", F3F(2, 0x36, 0x11a), F3F(~2, ~0x36, ~0x11a), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2085 { "fpmin16", F3F(2, 0x36, 0x11b), F3F(~2, ~0x36, ~0x11b), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2086 { "fpmin32", F3F(2, 0x36, 0x11c), F3F(~2, ~0x36, ~0x11c), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2087 { "fpminu8", F3F(2, 0x36, 0x15a), F3F(~2, ~0x36, ~0x15a), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2088 { "fpminu16", F3F(2, 0x36, 0x15b), F3F(~2, ~0x36, ~0x15b), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2089 { "fpminu32", F3F(2, 0x36, 0x15c), F3F(~2, ~0x36, ~0x15c), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2090 { "fpsub8", F3F(2, 0x36, 0x154), F3F(~2, ~0x36, ~0x154), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2091 { "fpsubs8", F3F(2, 0x36, 0x156), F3F(~2, ~0x36, ~0x156), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2092 { "fpsubus8", F3F(2, 0x36, 0x157), F3F(~2, ~0x36, ~0x157), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2093 { "fpsubus16", F3F(2, 0x36, 0x153), F3F(~2, ~0x36, ~0x153), "v,B,H", 0, 0, HWCAP2_SPARC5
, v9b
},
2095 /* More v9 specific insns, these need to come last so they do not clash
2096 with v9a instructions such as "edge8" which looks like impdep1. */
2098 #define IMPDEP(name, code) \
2099 { name, F3(2, code, 0), F3(~2, ~code, ~0)|ASI(~0), "1,2,d", 0, 0, 0, v9notv9a }, \
2100 { name, F3(2, code, 1), F3(~2, ~code, ~1), "1,i,d", 0, 0, 0, v9notv9a }, \
2101 { name, F3(2, code, 0), F3(~2, ~code, ~0), "x,1,2,d", 0, 0, 0, v9notv9a }, \
2102 { name, F3(2, code, 0), F3(~2, ~code, ~0), "x,e,f,g", 0, 0, 0, v9notv9a }
2104 IMPDEP ("impdep1", 0x36),
2105 IMPDEP ("impdep2", 0x37),
2111 const int sparc_num_opcodes
= ((sizeof sparc_opcodes
)/(sizeof sparc_opcodes
[0]));
2113 /* Utilities for argument parsing. */
2121 /* Look up NAME in TABLE. */
2124 lookup_name (const arg
*table
, const char *name
)
2128 for (p
= table
; p
->name
; ++p
)
2129 if (strcmp (name
, p
->name
) == 0)
2135 /* Look up VALUE in TABLE. */
2138 lookup_value (const arg
*table
, int value
)
2142 for (p
= table
; p
->name
; ++p
)
2143 if (value
== p
->value
)
2151 static arg asi_table
[] =
2153 /* These are in the v9 architecture manual. */
2154 /* The shorter versions appear first, they're here because Sun's as has them.
2155 Sun's as uses #ASI_P_L instead of #ASI_PL (which appears in the
2156 UltraSPARC architecture manual). */
2158 { 0x0c, "#ASI_N_L" },
2159 { 0x10, "#ASI_AIUP" },
2160 { 0x11, "#ASI_AIUS" },
2161 { 0x18, "#ASI_AIUP_L" },
2162 { 0x19, "#ASI_AIUS_L" },
2165 { 0x82, "#ASI_PNF" },
2166 { 0x83, "#ASI_SNF" },
2167 { 0x88, "#ASI_P_L" },
2168 { 0x89, "#ASI_S_L" },
2169 { 0x8a, "#ASI_PNF_L" },
2170 { 0x8b, "#ASI_SNF_L" },
2171 { 0x04, "#ASI_NUCLEUS" },
2172 { 0x0c, "#ASI_NUCLEUS_LITTLE" },
2173 { 0x10, "#ASI_AS_IF_USER_PRIMARY" },
2174 { 0x11, "#ASI_AS_IF_USER_SECONDARY" },
2175 { 0x18, "#ASI_AS_IF_USER_PRIMARY_LITTLE" },
2176 { 0x19, "#ASI_AS_IF_USER_SECONDARY_LITTLE" },
2177 { 0x80, "#ASI_PRIMARY" },
2178 { 0x81, "#ASI_SECONDARY" },
2179 { 0x82, "#ASI_PRIMARY_NOFAULT" },
2180 { 0x83, "#ASI_SECONDARY_NOFAULT" },
2181 { 0x88, "#ASI_PRIMARY_LITTLE" },
2182 { 0x89, "#ASI_SECONDARY_LITTLE" },
2183 { 0x8a, "#ASI_PRIMARY_NOFAULT_LITTLE" },
2184 { 0x8b, "#ASI_SECONDARY_NOFAULT_LITTLE" },
2185 /* These are UltraSPARC and Niagara extensions. */
2186 { 0x14, "#ASI_PHYS_USE_EC" },
2187 { 0x15, "#ASI_PHYS_BYPASS_EC_E" },
2188 { 0x16, "#ASI_BLK_AIUP_4V" },
2189 { 0x17, "#ASI_BLK_AIUS_4V" },
2190 { 0x1c, "#ASI_PHYS_USE_EC_L" },
2191 { 0x1d, "#ASI_PHYS_BYPASS_EC_E_L" },
2192 { 0x1e, "#ASI_BLK_AIUP_L_4V" },
2193 { 0x1f, "#ASI_BLK_AIUS_L_4V" },
2194 { 0x20, "#ASI_SCRATCHPAD" },
2195 { 0x21, "#ASI_MMU" },
2196 { 0x23, "#ASI_BLK_INIT_QUAD_LDD_AIUS" },
2197 { 0x24, "#ASI_NUCLEUS_QUAD_LDD" },
2198 { 0x25, "#ASI_QUEUE" },
2199 { 0x26, "#ASI_QUAD_LDD_PHYS_4V" },
2200 { 0x2c, "#ASI_NUCLEUS_QUAD_LDD_L" },
2201 { 0x30, "#ASI_PCACHE_DATA_STATUS" },
2202 { 0x31, "#ASI_PCACHE_DATA" },
2203 { 0x32, "#ASI_PCACHE_TAG" },
2204 { 0x33, "#ASI_PCACHE_SNOOP_TAG" },
2205 { 0x34, "#ASI_QUAD_LDD_PHYS" },
2206 { 0x38, "#ASI_WCACHE_VALID_BITS" },
2207 { 0x39, "#ASI_WCACHE_DATA" },
2208 { 0x3a, "#ASI_WCACHE_TAG" },
2209 { 0x3b, "#ASI_WCACHE_SNOOP_TAG" },
2210 { 0x3c, "#ASI_QUAD_LDD_PHYS_L" },
2211 { 0x40, "#ASI_SRAM_FAST_INIT" },
2212 { 0x41, "#ASI_CORE_AVAILABLE" },
2213 { 0x41, "#ASI_CORE_ENABLE_STAT" },
2214 { 0x41, "#ASI_CORE_ENABLE" },
2215 { 0x41, "#ASI_XIR_STEERING" },
2216 { 0x41, "#ASI_CORE_RUNNING_RW" },
2217 { 0x41, "#ASI_CORE_RUNNING_W1S" },
2218 { 0x41, "#ASI_CORE_RUNNING_W1C" },
2219 { 0x41, "#ASI_CORE_RUNNING_STAT" },
2220 { 0x41, "#ASI_CMT_ERROR_STEERING" },
2221 { 0x41, "#ASI_DCACHE_INVALIDATE" },
2222 { 0x41, "#ASI_DCACHE_UTAG" },
2223 { 0x41, "#ASI_DCACHE_SNOOP_TAG" },
2224 { 0x42, "#ASI_DCACHE_INVALIDATE" },
2225 { 0x43, "#ASI_DCACHE_UTAG" },
2226 { 0x44, "#ASI_DCACHE_SNOOP_TAG" },
2227 { 0x45, "#ASI_LSU_CONTROL_REG" },
2228 { 0x45, "#ASI_DCU_CONTROL_REG" },
2229 { 0x46, "#ASI_DCACHE_DATA" },
2230 { 0x47, "#ASI_DCACHE_TAG" },
2231 { 0x48, "#ASI_INTR_DISPATCH_STAT" },
2232 { 0x49, "#ASI_INTR_RECEIVE" },
2233 { 0x4a, "#ASI_UPA_CONFIG" },
2234 { 0x4a, "#ASI_JBUS_CONFIG" },
2235 { 0x4a, "#ASI_SAFARI_CONFIG" },
2236 { 0x4a, "#ASI_SAFARI_ADDRESS" },
2237 { 0x4b, "#ASI_ESTATE_ERROR_EN" },
2238 { 0x4c, "#ASI_AFSR" },
2239 { 0x4d, "#ASI_AFAR" },
2240 { 0x4e, "#ASI_EC_TAG_DATA" },
2241 { 0x50, "#ASI_IMMU" },
2242 { 0x51, "#ASI_IMMU_TSB_8KB_PTR" },
2243 { 0x52, "#ASI_IMMU_TSB_16KB_PTR" },
2244 { 0x54, "#ASI_ITLB_DATA_IN" },
2245 { 0x55, "#ASI_ITLB_DATA_ACCESS" },
2246 { 0x56, "#ASI_ITLB_TAG_READ" },
2247 { 0x57, "#ASI_IMMU_DEMAP" },
2248 { 0x58, "#ASI_DMMU" },
2249 { 0x59, "#ASI_DMMU_TSB_8KB_PTR" },
2250 { 0x5a, "#ASI_DMMU_TSB_64KB_PTR" },
2251 { 0x5b, "#ASI_DMMU_TSB_DIRECT_PTR" },
2252 { 0x5c, "#ASI_DTLB_DATA_IN" },
2253 { 0x5d, "#ASI_DTLB_DATA_ACCESS" },
2254 { 0x5e, "#ASI_DTLB_TAG_READ" },
2255 { 0x5f, "#ASI_DMMU_DEMAP" },
2256 { 0x60, "#ASI_IIU_INST_TRAP" },
2257 { 0x63, "#ASI_INTR_ID" },
2258 { 0x63, "#ASI_CORE_ID" },
2259 { 0x63, "#ASI_CESR_ID" },
2260 { 0x66, "#ASI_IC_INSTR" },
2261 { 0x67, "#ASI_IC_TAG" },
2262 { 0x68, "#ASI_IC_STAG" },
2263 { 0x6e, "#ASI_IC_PRE_DECODE" },
2264 { 0x6f, "#ASI_IC_NEXT_FIELD" },
2265 { 0x6f, "#ASI_BRPRED_ARRAY" },
2266 { 0x70, "#ASI_BLK_AIUP" },
2267 { 0x71, "#ASI_BLK_AIUS" },
2268 { 0x72, "#ASI_MCU_CTRL_REG" },
2269 { 0x74, "#ASI_EC_DATA" },
2270 { 0x75, "#ASI_EC_CTRL" },
2271 { 0x76, "#ASI_EC_W" },
2272 { 0x77, "#ASI_UDB_ERROR_W" },
2273 { 0x77, "#ASI_UDB_CONTROL_W" },
2274 { 0x77, "#ASI_INTR_W" },
2275 { 0x77, "#ASI_INTR_DATAN_W" },
2276 { 0x77, "#ASI_INTR_DISPATCH_W" },
2277 { 0x78, "#ASI_BLK_AIUPL" },
2278 { 0x79, "#ASI_BLK_AIUSL" },
2279 { 0x7e, "#ASI_EC_R" },
2280 { 0x7f, "#ASI_UDBH_ERROR_R" },
2281 { 0x7f, "#ASI_UDBL_ERROR_R" },
2282 { 0x7f, "#ASI_UDBH_CONTROL_R" },
2283 { 0x7f, "#ASI_UDBL_CONTROL_R" },
2284 { 0x7f, "#ASI_INTR_R" },
2285 { 0x7f, "#ASI_INTR_DATAN_R" },
2286 { 0xc0, "#ASI_PST8_P" },
2287 { 0xc1, "#ASI_PST8_S" },
2288 { 0xc2, "#ASI_PST16_P" },
2289 { 0xc3, "#ASI_PST16_S" },
2290 { 0xc4, "#ASI_PST32_P" },
2291 { 0xc5, "#ASI_PST32_S" },
2292 { 0xc8, "#ASI_PST8_PL" },
2293 { 0xc9, "#ASI_PST8_SL" },
2294 { 0xca, "#ASI_PST16_PL" },
2295 { 0xcb, "#ASI_PST16_SL" },
2296 { 0xcc, "#ASI_PST32_PL" },
2297 { 0xcd, "#ASI_PST32_SL" },
2298 { 0xd0, "#ASI_FL8_P" },
2299 { 0xd1, "#ASI_FL8_S" },
2300 { 0xd2, "#ASI_FL16_P" },
2301 { 0xd3, "#ASI_FL16_S" },
2302 { 0xd8, "#ASI_FL8_PL" },
2303 { 0xd9, "#ASI_FL8_SL" },
2304 { 0xda, "#ASI_FL16_PL" },
2305 { 0xdb, "#ASI_FL16_SL" },
2306 { 0xe0, "#ASI_BLK_COMMIT_P", },
2307 { 0xe1, "#ASI_BLK_COMMIT_S", },
2308 { 0xe2, "#ASI_BLK_INIT_QUAD_LDD_P" },
2309 { 0xf0, "#ASI_BLK_P", },
2310 { 0xf1, "#ASI_BLK_S", },
2311 { 0xf8, "#ASI_BLK_PL", },
2312 { 0xf9, "#ASI_BLK_SL", },
2316 /* Return the value for ASI NAME, or -1 if not found. */
2319 sparc_encode_asi (const char *name
)
2321 return lookup_name (asi_table
, name
);
2324 /* Return the name for ASI value VALUE or NULL if not found. */
2327 sparc_decode_asi (int value
)
2329 return lookup_value (asi_table
, value
);
2332 /* Handle membar masks. */
2334 static arg membar_table
[] =
2337 { 0x20, "#MemIssue" },
2338 { 0x10, "#Lookaside" },
2339 { 0x08, "#StoreStore" },
2340 { 0x04, "#LoadStore" },
2341 { 0x02, "#StoreLoad" },
2342 { 0x01, "#LoadLoad" },
2346 /* Return the value for membar arg NAME, or -1 if not found. */
2349 sparc_encode_membar (const char *name
)
2351 return lookup_name (membar_table
, name
);
2354 /* Return the name for membar value VALUE or NULL if not found. */
2357 sparc_decode_membar (int value
)
2359 return lookup_value (membar_table
, value
);
2362 /* Handle prefetch args. */
2364 static arg prefetch_table
[] =
2369 { 3, "#one_write" },
2371 { 16, "#invalidate" },
2372 { 17, "#unified", },
2373 { 20, "#n_reads_strong", },
2374 { 21, "#one_read_strong", },
2375 { 22, "#n_writes_strong", },
2376 { 23, "#one_write_strong", },
2380 /* Return the value for prefetch arg NAME, or -1 if not found. */
2383 sparc_encode_prefetch (const char *name
)
2385 return lookup_name (prefetch_table
, name
);
2388 /* Return the name for prefetch value VALUE or NULL if not found. */
2391 sparc_decode_prefetch (int value
)
2393 return lookup_value (prefetch_table
, value
);
2396 /* Handle sparclet coprocessor registers. */
2398 static arg sparclet_cpreg_table
[] =
2410 /* Return the value for sparclet cpreg arg NAME, or -1 if not found. */
2413 sparc_encode_sparclet_cpreg (const char *name
)
2415 return lookup_name (sparclet_cpreg_table
, name
);
2418 /* Return the name for sparclet cpreg value VALUE or NULL if not found. */
2421 sparc_decode_sparclet_cpreg (int value
)
2423 return lookup_value (sparclet_cpreg_table
, value
);