2 #include "opcode/v850.h"
4 /* Local insertion and extraction functions. */
5 static unsigned long insert_d9
PARAMS ((unsigned long, long, const char **));
6 static long extract_d9
PARAMS ((unsigned long, int *));
9 #define OP(x) ((x & 0x3f) << 5)
10 #define OP_MASK OP(0x3f)
12 /* conditional branch opcode */
13 #define BOP(x) ((0x0b << 7) | (x & 0x0f))
14 #define BOP_MASK ((0x0b << 7) | 0x0f)
16 /* one-word opcodes */
17 #define one(x) ((unsigned int) (x))
19 /* two-word opcodes */
20 #define two(x,y) ((unsigned int) (x) | ((unsigned int) (y) << 16))
24 const struct v850_operand v850_operands
[] = {
28 /* The R1 field in a format 1, 6, 7, or 9 insn. */
30 { 5, 0, 0, 0, V850_OPERAND_REG
},
32 /* The R2 field in a format 1, 2, 4, 5, 6, 7, 9 insn. */
34 { 5, 11, 0, 0, V850_OPERAND_REG
},
36 /* The IMM5 field in a format 2 insn. */
38 { 5, 0, 0, 0, V850_OPERAND_SIGNED
},
43 /* The IMM16 field in a format 6 insn. */
45 { 16, 16, 0, 0, V850_OPERAND_SIGNED
},
47 /* The signed DISP7 field in a format 4 insn. */
49 { 7, 0, 0, 0, V850_OPERAND_SIGNED
},
51 /* The DISP9 field in a format 3 insn. */
53 { 0, 0, insert_d9
, extract_d9
, V850_OPERAND_SIGNED
},
55 /* The DISP16 field in a format 6 insn. */
57 { 16, 16, 0, 0, V850_OPERAND_SIGNED
},
59 /* The DISP22 field in a format 4 insn. */
64 /* The 3 bit immediate field in format 8 insn. */
68 /* The 4 bit condition code in a setf instruction */
69 { 4, 0, 0, 0, V850_OPERAND_CC
},
71 /* The unsigned DISP8 field in a format 4 insn. */
75 /* System register operands. */
77 { 5, 0, 0, 0, V850_OPERAND_SRG
},
81 { 0, 0, 0, 0, V850_OPERAND_EP
},
83 /* The IMM16 field (unsigned0 in a format 6 insn. */
89 /* reg-reg instruction format (Format I) */
92 /* imm-reg instruction format (Format II) */
95 /* conditional branch instruction format (Format III) */
98 /* 16-bit load/store instruction (Format IV) */
99 #define IF4A {D7S, EP, R2}
100 #define IF4B {R2, D7S, EP}
101 #define IF4C {D8, EP, R2}
102 #define IF4D {R2, D8, EP}
104 /* Jump instruction (Format V) */
107 /* 3 operand instruction (Format VI) */
108 #define IF6 {I16, R1, R2}
110 /* 3 operand instruction (Format VI) */
111 #define IF6U {I16U, R1, R2}
113 /* 32-bit load/store instruction (Format VII) */
114 #define IF7A {D16, R1, R2}
115 #define IF7B {R2, D16, R1}
117 /* Bit manipulation function. */
123 The format of the opcode table is:
125 NAME OPCODE MASK { OPERANDS }
127 NAME is the name of the instruction.
128 OPCODE is the instruction opcode.
129 MASK is the opcode mask; this is used to tell the disassembler
130 which bits in the actual opcode must match OPCODE.
131 OPERANDS is the list of operands.
133 The disassembler reads the table in order and prints the first
134 instruction which matches, so this table is sorted to put more
135 specific instructions before more general instructions. It is also
136 sorted by major opcode. */
138 const struct v850_opcode v850_opcodes
[] = {
139 /* load/store instructions */
140 { "sld.b", one(0x0300), one(0x0780), IF4A
, 2 },
141 { "sld.h", one(0x0400), one(0x0780), IF4A
, 2 },
142 { "sld.w", one(0x0500), one(0x0781), IF4A
, 2 },
143 { "sst.b", one(0x0380), one(0x0780), IF4B
, 2 },
144 { "sst.h", one(0x0480), one(0x0780), IF4D
, 2 },
145 { "sst.w", one(0x0501), one(0x0781), IF4D
, 2 },
147 { "ld.b", two(0x0700,0x0000), two (0x07e0,0x0000), IF7A
, 4 },
148 { "ld.h", two(0x0720,0x0000), two (0x07e0,0x0001), IF7A
, 4 },
149 { "ld.w", two(0x0720,0x0001), two (0x07e0,0x0001), IF7A
, 4 },
150 { "st.b", two(0x0740,0x0000), two (0x07e0,0x0000), IF7B
, 4 },
151 { "st.h", two(0x0760,0x0000), two (0x07e0,0x0001), IF7B
, 4 },
152 { "st.w", two(0x0760,0x0001), two (0x07e0,0x0001), IF7B
, 4 },
154 /* arithmetic operation instructions */
155 { "mov", OP(0x00), OP_MASK
, IF1
, 2 },
156 { "mov", OP(0x10), OP_MASK
, IF2
, 2 },
157 { "movea", OP(0x31), OP_MASK
, IF6
, 4 },
158 { "movhi", OP(0x32), OP_MASK
, IF6
, 4 },
159 { "add", OP(0x0e), OP_MASK
, IF1
, 2 },
160 { "add", OP(0x12), OP_MASK
, IF2
, 2 },
161 { "addi", OP(0x30), OP_MASK
, IF6
, 4 },
162 { "sub", OP(0x0d), OP_MASK
, IF1
, 2 },
163 { "subr", OP(0x0c), OP_MASK
, IF1
, 2 },
164 { "mulh", OP(0x07), OP_MASK
, IF1
, 2 },
165 { "mulh", OP(0x17), OP_MASK
, IF2
, 2 },
166 { "mulhi", OP(0x37), OP_MASK
, IF6
, 4 },
167 { "divh", OP(0x02), OP_MASK
, IF1
, 2 },
168 { "cmp", OP(0x0f), OP_MASK
, IF1
, 2 },
169 { "cmp", OP(0x13), OP_MASK
, IF2
, 2 },
170 { "setf", two(0x07e0,0x0000), two(0x07f0,0xffff), {CCCC
,R2
}, 4 },
172 /* saturated operation instructions */
173 { "satadd", OP(0x06), OP_MASK
, IF1
, 2 },
174 { "satadd", OP(0x11), OP_MASK
, IF2
, 2 },
175 { "satsub", OP(0x05), OP_MASK
, IF1
, 2 },
176 { "satsubi", OP(0x33), OP_MASK
, IF6
, 4 },
177 { "satsubr", OP(0x04), OP_MASK
, IF1
, 2 },
179 /* logical operation instructions */
180 { "tst", OP(0x0b), OP_MASK
, IF1
, 2 },
181 { "or", OP(0x08), OP_MASK
, IF1
, 2 },
182 { "ori", OP(0x34), OP_MASK
, IF6U
, 4 },
183 { "and", OP(0x0a), OP_MASK
, IF1
, 2 },
184 { "andi", OP(0x36), OP_MASK
, IF6U
, 4 },
185 { "xor", OP(0x09), OP_MASK
, IF1
, 2 },
186 { "xori", OP(0x35), OP_MASK
, IF6U
, 4 },
187 { "not", OP(0x01), OP_MASK
, IF1
, 2 },
188 { "sar", OP(0x15), OP_MASK
, {I5U
, R2
}, 2 },
189 { "sar", two(0x07e0,0x00a0), two(0x07e0,0xffff), {R1
,R2
}, 4 },
190 { "shl", OP(0x16), OP_MASK
, {I5U
, R2
}, 2 },
191 { "shl", two(0x07e0,0x00c0), two(0x07e0,0xffff), {R1
,R2
}, 4 },
192 { "shr", OP(0x14), OP_MASK
, {I5U
, R2
}, 2 },
193 { "shr", two(0x07e0,0x0080), two(0x07e0,0xffff), {R1
,R2
}, 4 },
195 /* branch instructions */
197 { "bgt", BOP(0xf), BOP_MASK
, IF3
, 2 },
198 { "bge", BOP(0xe), BOP_MASK
, IF3
, 2 },
199 { "blt", BOP(0x6), BOP_MASK
, IF3
, 2 },
200 { "ble", BOP(0x7), BOP_MASK
, IF3
, 2 },
201 /* unsigned integer */
202 { "bh", BOP(0xb), BOP_MASK
, IF3
, 2 },
203 { "bnh", BOP(0x3), BOP_MASK
, IF3
, 2 },
204 { "bl", BOP(0x1), BOP_MASK
, IF3
, 2 },
205 { "bnl", BOP(0x9), BOP_MASK
, IF3
, 2 },
207 { "be", BOP(0x2), BOP_MASK
, IF3
, 2 },
208 { "bne", BOP(0xa), BOP_MASK
, IF3
, 2 },
210 { "bv", BOP(0x0), BOP_MASK
, IF3
, 2 },
211 { "bnv", BOP(0x8), BOP_MASK
, IF3
, 2 },
212 { "bn", BOP(0x4), BOP_MASK
, IF3
, 2 },
213 { "bp", BOP(0xc), BOP_MASK
, IF3
, 2 },
214 { "bc", BOP(0x1), BOP_MASK
, IF3
, 2 },
215 { "bnc", BOP(0x9), BOP_MASK
, IF3
, 2 },
216 { "bz", BOP(0x2), BOP_MASK
, IF3
, 2 },
217 { "bnz", BOP(0xa), BOP_MASK
, IF3
, 2 },
218 { "br", BOP(0x5), BOP_MASK
, IF3
, 2 },
219 { "bsa", BOP(0xd), BOP_MASK
, IF3
, 2 },
221 { "jmp", one(0x0060), one(0xffe0), { R1
}, 2 },
222 { "jarl", one(0x0780), one(0xf83f), { D22
, R2
}, 4 },
223 { "jr", one(0x0780), one(0xffe0), { D22
}, 4 },
225 /* bit manipulation instructions */
226 { "set1", two(0x07c0,0x0000), two(0xc7e0,0x0000), {B3
, D16
, R1
}, 4 },
227 { "not1", two(0x47c0,0x0000), two(0xc7e0,0x0000), {B3
, D16
, R1
}, 4 },
228 { "clr1", two(0x87c0,0x0000), two(0xc7e0,0x0000), {B3
, D16
, R1
}, 4 },
229 { "tst1", two(0xc7c0,0x0000), two(0xc7e0,0x0000), {B3
, D16
, R1
}, 4 },
231 /* special instructions */
232 { "di", two(0x07e0,0x0160), two(0xffff,0xffff), {0}, 4 },
233 { "ei", two(0x87e0,0x0160), two(0xffff,0xffff), {0}, 4 },
234 { "halt", two(0x07e0,0x0120), two(0xffff,0xffff), {0}, 4 },
235 { "reti", two(0x07e0,0x0140), two(0xffff,0xffff), {0}, 4 },
236 { "trap", two(0x07e0,0x0100), two(0xffe0,0xffff), {I5U
}, 4 },
237 { "ldsr", two(0x07e0,0x0020), two(0x07e0,0xffff), {R2
,SR1
}, 4 },
238 { "stsr", two(0x07e0,0x0040), two(0x07e0,0xffff), {SR1
,R2
}, 4 },
239 { "nop", one(0x00), one(0xffff), {0}, 2 },
244 const int v850_num_opcodes
=
245 sizeof (v850_opcodes
) / sizeof (v850_opcodes
[0]);
248 /* The functions used to insert and extract complicated operands. */
251 insert_d9 (insn
, value
, errmsg
)
256 if (value
> 511 || value
<= -512)
257 *errmsg
= "value out of range";
259 return (insn
| ((value
& 0x1f0) << 7) | ((value
& 0x0e) << 3));
263 extract_d9 (insn
, invalid
)
267 long ret
= ((insn
& 0xf800) >> 7) | ((insn
& 0x0070) >> 3);
269 if ((insn
& 0x8000) != 0)