* simops.c: Fix thinkos in last change to "inc dn".
[deliverable/binutils-gdb.git] / sim / mn10300 / ChangeLog
1 Thu Dec 5 22:26:31 1996 Jeffrey A Law (law@cygnus.com)
2
3 * simops.c: Fix thinkos in last change to "inc dn".
4
5 Wed Dec 4 10:57:53 1996 Jeffrey A Law (law@cygnus.com)
6
7 * simops.c: "add imm,sp" does not effect the condition codes.
8 "inc dn" does effect the condition codes.
9
10 Tue Dec 3 17:37:45 1996 Jeffrey A Law (law@cygnus.com)
11
12 * simops.c: Treat both operands as signed values for
13 "div" instruction.
14
15 * simops.c: Fix simulation of division instructions.
16 Fix typos/thinkos in several "cmp" and "sub" instructions.
17
18 Mon Dec 2 12:31:40 1996 Jeffrey A Law (law@cygnus.com)
19
20 * simops.c: Fix carry bit handling in "sub" and "cmp"
21 instructions.
22
23 * simops.c: Fix "mov imm8,an" and "mov imm16,dn".
24
25 Sun Dec 1 16:05:42 1996 Jeffrey A Law (law@cygnus.com)
26
27 * simops.c: Fix overflow computation for many instructions.
28
29 * simops.c: Fix "movdm, an", "movbu dm, (an)", and "movhu dm, (an)".
30
31 * simops.c: Fix "mov am, dn".
32
33 * simops.c: Fix more bugs in "add imm,an" and
34 "add imm,dn".
35
36 Wed Nov 27 09:20:42 1996 Jeffrey A Law (law@cygnus.com)
37
38 * simops.c: Fix bugs in "movm" and "add imm,an".
39
40 * simops.c: Don't lose the upper 24 bits of the return
41 pointer in "call" and "calls" instructions. Rough cut
42 at emulated system calls.
43
44 * simops.c: Implement the remaining 5, 6 and 7 byte instructions.
45
46 * simops.c: Implement remaining 4 byte instructions.
47
48 * simops.c: Implement remaining 3 byte instructions.
49
50 * simops.c: Implement remaining 2 byte instructions. Call
51 abort for instructions we're not implementing now.
52
53 Tue Nov 26 15:43:41 1996 Jeffrey A Law (law@cygnus.com)
54
55 * simops.c: Implement lots of random instructions.
56
57 * simops.c: Implement "movm" and "bCC" insns.
58
59 * mn10300_sim.h (_state): Add another register (MDR).
60 (REG_MDR): Define.
61 * simops.c: Implement "cmp", "calls", "rets", "jmp" and
62 a few additional random insns.
63
64 * mn10300_sim.h (PSW_*): Define for CC status tracking.
65 (REG_D0, REG_A0, REG_SP): Define.
66 * simops.c: Implement "add", "addc" and a few other random
67 instructions.
68
69 * gencode.c, interp.c: Snapshot current simulator code.
70
71 Mon Nov 25 12:46:38 1996 Jeffrey A Law (law@cygnus.com)
72
73 * Makefile.in, config.in, configure, configure.in: New files.
74 * gencode.c, interp.c, mn10300_sim.h, simops.c: New files.
75
This page took 0.033838 seconds and 5 git commands to generate.