sim: bfin: import testsuite
[deliverable/binutils-gdb.git] / sim / testsuite / sim / bfin / c_dsp32mult_dr_u.s
1 //Original:/testcases/core/c_dsp32mult_dr_u/c_dsp32mult_dr_u.dsp
2 // Spec Reference: dsp32mult single dr u
3 # mach: bfin
4
5 .include "testutils.inc"
6 start
7
8 imm32 r0, 0x8b235625;
9 imm32 r1, 0x98ba5127;
10 imm32 r2, 0xa3846725;
11 imm32 r3, 0x00080027;
12 imm32 r4, 0xb0ab8d29;
13 imm32 r5, 0x10ace82b;
14 imm32 r6, 0xc00c008d;
15 imm32 r7, 0xd2467028;
16 R4.H = R0.L * R0.L, R4.L = R0.L * R0.L (FU);
17 R5.H = R0.L * R1.L, R5.L = R0.L * R1.H (FU);
18 R6.H = R1.L * R0.L, R6.L = R1.H * R0.L (FU);
19 R7.H = R1.L * R1.L, R7.L = R1.H * R1.H (FU);
20 R0.H = R0.L * R0.L, R0.L = R0.L * R0.L (FU);
21 R1.H = R0.L * R1.L, R1.L = R0.L * R1.H (FU);
22 R2.H = R1.L * R0.L, R2.L = R1.H * R0.L (FU);
23 R3.H = R1.L * R1.L, R3.L = R1.H * R1.H (FU);
24 CHECKREG r0, 0x1CFD1CFD;
25 CHECKREG r1, 0x0930114B;
26 CHECKREG r2, 0x01F5010A;
27 CHECKREG r3, 0x012B0054;
28 CHECKREG r4, 0x1CFD1CFD;
29 CHECKREG r5, 0x1B4F3365;
30 CHECKREG r6, 0x1B4F3365;
31 CHECKREG r7, 0x19BA5B1D;
32
33 imm32 r0, 0x9923a635;
34 imm32 r1, 0x6f995137;
35 imm32 r2, 0x1324b735;
36 imm32 r3, 0x99060037;
37 imm32 r4, 0x809bcd39;
38 imm32 r5, 0xb0a99f3b;
39 imm32 r6, 0xa00c093d;
40 imm32 r7, 0x12467093;
41 R4.H = R2.L * R2.H, R4.L = R2.H * R2.L (FU);
42 R5.H = R2.L * R3.H, R5.L = R2.H * R3.H (FU);
43 R6.H = R3.L * R2.L, R6.L = R3.L * R2.H (FU);
44 R7.H = R3.L * R3.H, R7.L = R3.L * R3.H (FU);
45 R2.H = R2.L * R2.H, R2.L = R2.H * R2.L (FU);
46 R3.H = R2.L * R3.H, R3.L = R2.H * R3.H (FU);
47 R0.H = R3.L * R2.H, R0.L = R3.L * R2.L (FU);
48 R1.H = R3.L * R3.H, R1.L = R3.L * R3.H (FU);
49 CHECKREG r0, 0x00700070;
50 CHECKREG r1, 0x00430043;
51 CHECKREG r2, 0x0DB30DB3;
52 CHECKREG r3, 0x08300830;
53 CHECKREG r4, 0x0DB30DB3;
54 CHECKREG r5, 0x6D830B71;
55 CHECKREG r6, 0x00270004;
56 CHECKREG r7, 0x00210021;
57
58 imm32 r0, 0x19235655;
59 imm32 r1, 0xc9ba5157;
60 imm32 r2, 0x63246755;
61 imm32 r3, 0x0a060055;
62 imm32 r4, 0x90abc509;
63 imm32 r5, 0x10acef5b;
64 imm32 r6, 0xb00a005d;
65 imm32 r7, 0x1246a05f;
66 R0.H = R4.H * R4.L, R0.L = R4.L * R4.L (FU);
67 R1.H = R4.H * R5.L, R1.L = R4.L * R5.H (FU);
68 R2.H = R5.H * R4.L, R2.L = R5.H * R4.L (FU);
69 R3.H = R5.L * R5.L, R3.L = R5.H * R5.H (FU);
70 R4.H = R4.H * R4.L, R4.L = R4.L * R4.L (FU);
71 R5.H = R4.H * R5.L, R5.L = R4.L * R5.L (FU);
72 R6.H = R5.L * R4.L, R6.L = R5.H * R4.L (FU);
73 R7.H = R5.H * R5.L, R7.L = R5.H * R5.H (FU);
74 CHECKREG r0, 0x6F5997A7;
75 CHECKREG r1, 0x87430CD5;
76 CHECKREG r2, 0x0CD50CD5;
77 CHECKREG r3, 0xDFCB0116;
78 CHECKREG r4, 0x6F5997A7;
79 CHECKREG r5, 0x681C8DCB;
80 CHECKREG r6, 0x53FF3DAC;
81 CHECKREG r7, 0x39AA2A57;
82
83 imm32 r0, 0xb9235666;
84 imm32 r1, 0xefba5166;
85 imm32 r2, 0x19248766;
86 imm32 r3, 0xe0960066;
87 imm32 r4, 0x9ea99d69;
88 imm32 r5, 0x10ec9f6b;
89 imm32 r6, 0x800e906d;
90 imm32 r7, 0x12467e6f;
91 // test the unsigned U=1
92 R0.H = R6.H * R6.H, R0.L = R6.L * R6.L (FU);
93 R1.H = R6.H * R7.H, R1.L = R6.L * R7.H (FU);
94 R2.H = R7.H * R6.H, R2.L = R7.H * R6.L (FU);
95 R3.H = R7.H * R7.H, R3.L = R7.H * R7.H (FU);
96 R6.H = R6.H * R6.H, R6.L = R6.L * R6.L (FU);
97 R7.H = R6.H * R7.H, R7.L = R6.L * R7.H (FU);
98 R4.H = R7.H * R6.H, R4.L = R7.H * R6.L (FU);
99 R5.H = R7.H * R7.H, R5.L = R7.H * R7.H (FU);
100 CHECKREG r0, 0x400E517B;
101 CHECKREG r1, 0x09240A4F;
102 CHECKREG r2, 0x09240A4F;
103 CHECKREG r3, 0x014E014E;
104 CHECKREG r4, 0x01250174;
105 CHECKREG r5, 0x00150015;
106 CHECKREG r6, 0x400E517B;
107 CHECKREG r7, 0x049205D1;
108
109 // mix order
110 imm32 r0, 0x9923a675;
111 imm32 r1, 0xcf995127;
112 imm32 r2, 0x13c49705;
113 imm32 r3, 0x05069007;
114 imm32 r4, 0x90accd09;
115 imm32 r5, 0x10ac9fdb;
116 imm32 r6, 0x000cc90d;
117 imm32 r7, 0x1246fc9f;
118 R0.H = R0.L * R7.L, R0.L = R0.H * R7.H (FU);
119 R1.H = R1.L * R6.L, R1.L = R1.L * R6.H (FU);
120 R2.H = R2.H * R5.L, R2.L = R2.H * R5.L (FU);
121 R3.H = R3.L * R4.L, R3.L = R3.L * R4.L (FU);
122 R4.H = R4.L * R3.L, R4.L = R4.L * R3.L (FU);
123 R5.H = R5.H * R2.L, R5.L = R5.H * R2.L (FU);
124 R6.H = R6.L * R1.L, R6.L = R6.L * R1.L (FU);
125 R7.H = R7.H * R0.L, R7.L = R7.H * R0.H (FU);
126 CHECKREG r0, 0xA4430AEE;
127 CHECKREG r1, 0x3FBC0004;
128 CHECKREG r2, 0x0C580C58;
129 CHECKREG r3, 0x735B735B;
130 CHECKREG r4, 0x5C645C64;
131 CHECKREG r5, 0x00CE00CE;
132 CHECKREG r6, 0x00030003;
133 CHECKREG r7, 0x00C80BBA;
134
135 imm32 r0, 0xab235a75;
136 imm32 r1, 0xcfba5127;
137 imm32 r2, 0xdd246905;
138 imm32 r3, 0x00d6d007;
139 imm32 r4, 0x90abcd09;
140 imm32 r5, 0x10aceddb;
141 imm32 r6, 0x000c0d0d;
142 imm32 r7, 0x1246700f;
143 R0.H = R7.H * R0.H, R0.L = R7.H * R0.L (FU);
144 R1.H = R6.H * R1.H, R1.L = R6.L * R1.L (FU);
145 R2.H = R5.H * R2.H, R2.L = R5.H * R2.L (FU);
146 R3.H = R4.H * R3.H, R3.L = R4.H * R3.L (FU);
147 R4.H = R3.H * R4.H, R4.L = R3.H * R4.L (FU);
148 R5.H = R2.H * R5.H, R5.L = R2.H * R5.L (FU);
149 R6.H = R1.H * R6.H, R6.L = R1.H * R6.L (FU);
150 R7.H = R0.L * R7.H, R7.L = R0.H * R7.H (FU);
151 CHECKREG r0, 0x0C370675;
152 CHECKREG r1, 0x000A0423;
153 CHECKREG r2, 0x0E6706D7;
154 CHECKREG r3, 0x0079758F;
155 CHECKREG r4, 0x00440061;
156 CHECKREG r5, 0x00F00D62;
157 CHECKREG r6, 0x00000001;
158 CHECKREG r7, 0x007600DF;
159
160 imm32 r0, 0xee235675;
161 imm32 r1, 0xcfea5127;
162 imm32 r2, 0x13fe6705;
163 imm32 r3, 0x000fe007;
164 imm32 r4, 0x90abfe09;
165 imm32 r5, 0x10acefeb;
166 imm32 r6, 0x000c00fe;
167 imm32 r7, 0x1246700f;
168 R2.H = R0.L * R6.L, R2.L = R0.L * R6.H (FU);
169 R3.H = R1.H * R7.H, R3.L = R1.H * R7.L (FU);
170 R0.H = R2.L * R0.L, R0.L = R2.H * R0.H (FU);
171 R1.H = R3.L * R1.L, R1.L = R3.H * R1.H (FU);
172 R4.H = R4.L * R2.L, R4.L = R4.L * R2.H (FU);
173 R5.H = R5.L * R3.H, R5.L = R5.H * R3.L (FU);
174 R6.H = R6.H * R5.L, R6.L = R6.L * R5.H (FU);
175 R7.H = R7.L * R4.L, R7.L = R7.H * R4.H (FU);
176 CHECKREG r0, 0x00010050;
177 CHECKREG r1, 0x1CDA0C0D;
178 CHECKREG r2, 0x00560004;
179 CHECKREG r3, 0x0ED75B03;
180 CHECKREG r4, 0x00040055;
181 CHECKREG r5, 0x0DE805ED;
182 CHECKREG r6, 0x0000000E;
183 CHECKREG r7, 0x00250000;
184
185 imm32 r0, 0xfb2d5675;
186 imm32 r1, 0xcfbad127;
187 imm32 r2, 0x13f46d05;
188 imm32 r3, 0x000f00d7;
189 imm32 r4, 0x908bfd09;
190 imm32 r5, 0x10a9efdb;
191 imm32 r6, 0x000c5f0d;
192 imm32 r7, 0x124676ff;
193 R4.H = R5.L * R2.L, R4.L = R5.L * R2.H (FU);
194 R6.H = R6.H * R3.L, R6.L = R6.L * R3.H (FU);
195 R0.H = R7.L * R4.L, R0.L = R7.L * R4.H (FU);
196 R1.H = R0.L * R5.H, R1.L = R0.L * R5.L (FU);
197 R2.H = R1.L * R6.L, R2.L = R1.L * R6.H (FU);
198 R5.H = R2.L * R7.H, R5.L = R2.H * R7.L (FU);
199 R3.H = R3.L * R0.L, R3.L = R3.L * R0.H (FU);
200 R7.H = R4.H * R1.L, R7.L = R4.L * R1.H (FU);
201 CHECKREG r0, 0x08B12F7B;
202 CHECKREG r1, 0x03172C7C;
203 CHECKREG r2, 0x00010000;
204 CHECKREG r3, 0x00280007;
205 CHECKREG r4, 0x662512B2;
206 CHECKREG r5, 0x00000000;
207 CHECKREG r6, 0x00000006;
208 CHECKREG r7, 0x11C0003A;
209
210
211
212 pass
This page took 0.038323 seconds and 4 git commands to generate.