ALSA: hdsp - poll for iobox
[deliverable/linux.git] / sound / pci / rme9652 / hdsp.c
1 /*
2 * ALSA driver for RME Hammerfall DSP audio interface(s)
3 *
4 * Copyright (c) 2002 Paul Davis
5 * Marcus Andersson
6 * Thomas Charbonnel
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 *
22 */
23
24 #include <linux/init.h>
25 #include <linux/delay.h>
26 #include <linux/interrupt.h>
27 #include <linux/slab.h>
28 #include <linux/pci.h>
29 #include <linux/firmware.h>
30 #include <linux/moduleparam.h>
31
32 #include <sound/core.h>
33 #include <sound/control.h>
34 #include <sound/pcm.h>
35 #include <sound/info.h>
36 #include <sound/asoundef.h>
37 #include <sound/rawmidi.h>
38 #include <sound/hwdep.h>
39 #include <sound/initval.h>
40 #include <sound/hdsp.h>
41
42 #include <asm/byteorder.h>
43 #include <asm/current.h>
44 #include <asm/io.h>
45
46 static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
47 static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
48 static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable this card */
49
50 module_param_array(index, int, NULL, 0444);
51 MODULE_PARM_DESC(index, "Index value for RME Hammerfall DSP interface.");
52 module_param_array(id, charp, NULL, 0444);
53 MODULE_PARM_DESC(id, "ID string for RME Hammerfall DSP interface.");
54 module_param_array(enable, bool, NULL, 0444);
55 MODULE_PARM_DESC(enable, "Enable/disable specific Hammerfall DSP soundcards.");
56 MODULE_AUTHOR("Paul Davis <paul@linuxaudiosystems.com>, Marcus Andersson, Thomas Charbonnel <thomas@undata.org>");
57 MODULE_DESCRIPTION("RME Hammerfall DSP");
58 MODULE_LICENSE("GPL");
59 MODULE_SUPPORTED_DEVICE("{{RME Hammerfall-DSP},"
60 "{RME HDSP-9652},"
61 "{RME HDSP-9632}}");
62 #ifdef HDSP_FW_LOADER
63 MODULE_FIRMWARE("multiface_firmware.bin");
64 MODULE_FIRMWARE("multiface_firmware_rev11.bin");
65 MODULE_FIRMWARE("digiface_firmware.bin");
66 MODULE_FIRMWARE("digiface_firmware_rev11.bin");
67 #endif
68
69 #define HDSP_MAX_CHANNELS 26
70 #define HDSP_MAX_DS_CHANNELS 14
71 #define HDSP_MAX_QS_CHANNELS 8
72 #define DIGIFACE_SS_CHANNELS 26
73 #define DIGIFACE_DS_CHANNELS 14
74 #define MULTIFACE_SS_CHANNELS 18
75 #define MULTIFACE_DS_CHANNELS 14
76 #define H9652_SS_CHANNELS 26
77 #define H9652_DS_CHANNELS 14
78 /* This does not include possible Analog Extension Boards
79 AEBs are detected at card initialization
80 */
81 #define H9632_SS_CHANNELS 12
82 #define H9632_DS_CHANNELS 8
83 #define H9632_QS_CHANNELS 4
84
85 /* Write registers. These are defined as byte-offsets from the iobase value.
86 */
87 #define HDSP_resetPointer 0
88 #define HDSP_freqReg 0
89 #define HDSP_outputBufferAddress 32
90 #define HDSP_inputBufferAddress 36
91 #define HDSP_controlRegister 64
92 #define HDSP_interruptConfirmation 96
93 #define HDSP_outputEnable 128
94 #define HDSP_control2Reg 256
95 #define HDSP_midiDataOut0 352
96 #define HDSP_midiDataOut1 356
97 #define HDSP_fifoData 368
98 #define HDSP_inputEnable 384
99
100 /* Read registers. These are defined as byte-offsets from the iobase value
101 */
102
103 #define HDSP_statusRegister 0
104 #define HDSP_timecode 128
105 #define HDSP_status2Register 192
106 #define HDSP_midiDataIn0 360
107 #define HDSP_midiDataIn1 364
108 #define HDSP_midiStatusOut0 384
109 #define HDSP_midiStatusOut1 388
110 #define HDSP_midiStatusIn0 392
111 #define HDSP_midiStatusIn1 396
112 #define HDSP_fifoStatus 400
113
114 /* the meters are regular i/o-mapped registers, but offset
115 considerably from the rest. the peak registers are reset
116 when read; the least-significant 4 bits are full-scale counters;
117 the actual peak value is in the most-significant 24 bits.
118 */
119
120 #define HDSP_playbackPeakLevel 4096 /* 26 * 32 bit values */
121 #define HDSP_inputPeakLevel 4224 /* 26 * 32 bit values */
122 #define HDSP_outputPeakLevel 4352 /* (26+2) * 32 bit values */
123 #define HDSP_playbackRmsLevel 4612 /* 26 * 64 bit values */
124 #define HDSP_inputRmsLevel 4868 /* 26 * 64 bit values */
125
126
127 /* This is for H9652 cards
128 Peak values are read downward from the base
129 Rms values are read upward
130 There are rms values for the outputs too
131 26*3 values are read in ss mode
132 14*3 in ds mode, with no gap between values
133 */
134 #define HDSP_9652_peakBase 7164
135 #define HDSP_9652_rmsBase 4096
136
137 /* c.f. the hdsp_9632_meters_t struct */
138 #define HDSP_9632_metersBase 4096
139
140 #define HDSP_IO_EXTENT 7168
141
142 /* control2 register bits */
143
144 #define HDSP_TMS 0x01
145 #define HDSP_TCK 0x02
146 #define HDSP_TDI 0x04
147 #define HDSP_JTAG 0x08
148 #define HDSP_PWDN 0x10
149 #define HDSP_PROGRAM 0x020
150 #define HDSP_CONFIG_MODE_0 0x040
151 #define HDSP_CONFIG_MODE_1 0x080
152 #define HDSP_VERSION_BIT 0x100
153 #define HDSP_BIGENDIAN_MODE 0x200
154 #define HDSP_RD_MULTIPLE 0x400
155 #define HDSP_9652_ENABLE_MIXER 0x800
156 #define HDSP_TDO 0x10000000
157
158 #define HDSP_S_PROGRAM (HDSP_PROGRAM|HDSP_CONFIG_MODE_0)
159 #define HDSP_S_LOAD (HDSP_PROGRAM|HDSP_CONFIG_MODE_1)
160
161 /* Control Register bits */
162
163 #define HDSP_Start (1<<0) /* start engine */
164 #define HDSP_Latency0 (1<<1) /* buffer size = 2^n where n is defined by Latency{2,1,0} */
165 #define HDSP_Latency1 (1<<2) /* [ see above ] */
166 #define HDSP_Latency2 (1<<3) /* [ see above ] */
167 #define HDSP_ClockModeMaster (1<<4) /* 1=Master, 0=Slave/Autosync */
168 #define HDSP_AudioInterruptEnable (1<<5) /* what do you think ? */
169 #define HDSP_Frequency0 (1<<6) /* 0=44.1kHz/88.2kHz/176.4kHz 1=48kHz/96kHz/192kHz */
170 #define HDSP_Frequency1 (1<<7) /* 0=32kHz/64kHz/128kHz */
171 #define HDSP_DoubleSpeed (1<<8) /* 0=normal speed, 1=double speed */
172 #define HDSP_SPDIFProfessional (1<<9) /* 0=consumer, 1=professional */
173 #define HDSP_SPDIFEmphasis (1<<10) /* 0=none, 1=on */
174 #define HDSP_SPDIFNonAudio (1<<11) /* 0=off, 1=on */
175 #define HDSP_SPDIFOpticalOut (1<<12) /* 1=use 1st ADAT connector for SPDIF, 0=do not */
176 #define HDSP_SyncRef2 (1<<13)
177 #define HDSP_SPDIFInputSelect0 (1<<14)
178 #define HDSP_SPDIFInputSelect1 (1<<15)
179 #define HDSP_SyncRef0 (1<<16)
180 #define HDSP_SyncRef1 (1<<17)
181 #define HDSP_AnalogExtensionBoard (1<<18) /* For H9632 cards */
182 #define HDSP_XLRBreakoutCable (1<<20) /* For H9632 cards */
183 #define HDSP_Midi0InterruptEnable (1<<22)
184 #define HDSP_Midi1InterruptEnable (1<<23)
185 #define HDSP_LineOut (1<<24)
186 #define HDSP_ADGain0 (1<<25) /* From here : H9632 specific */
187 #define HDSP_ADGain1 (1<<26)
188 #define HDSP_DAGain0 (1<<27)
189 #define HDSP_DAGain1 (1<<28)
190 #define HDSP_PhoneGain0 (1<<29)
191 #define HDSP_PhoneGain1 (1<<30)
192 #define HDSP_QuadSpeed (1<<31)
193
194 #define HDSP_ADGainMask (HDSP_ADGain0|HDSP_ADGain1)
195 #define HDSP_ADGainMinus10dBV HDSP_ADGainMask
196 #define HDSP_ADGainPlus4dBu (HDSP_ADGain0)
197 #define HDSP_ADGainLowGain 0
198
199 #define HDSP_DAGainMask (HDSP_DAGain0|HDSP_DAGain1)
200 #define HDSP_DAGainHighGain HDSP_DAGainMask
201 #define HDSP_DAGainPlus4dBu (HDSP_DAGain0)
202 #define HDSP_DAGainMinus10dBV 0
203
204 #define HDSP_PhoneGainMask (HDSP_PhoneGain0|HDSP_PhoneGain1)
205 #define HDSP_PhoneGain0dB HDSP_PhoneGainMask
206 #define HDSP_PhoneGainMinus6dB (HDSP_PhoneGain0)
207 #define HDSP_PhoneGainMinus12dB 0
208
209 #define HDSP_LatencyMask (HDSP_Latency0|HDSP_Latency1|HDSP_Latency2)
210 #define HDSP_FrequencyMask (HDSP_Frequency0|HDSP_Frequency1|HDSP_DoubleSpeed|HDSP_QuadSpeed)
211
212 #define HDSP_SPDIFInputMask (HDSP_SPDIFInputSelect0|HDSP_SPDIFInputSelect1)
213 #define HDSP_SPDIFInputADAT1 0
214 #define HDSP_SPDIFInputCoaxial (HDSP_SPDIFInputSelect0)
215 #define HDSP_SPDIFInputCdrom (HDSP_SPDIFInputSelect1)
216 #define HDSP_SPDIFInputAES (HDSP_SPDIFInputSelect0|HDSP_SPDIFInputSelect1)
217
218 #define HDSP_SyncRefMask (HDSP_SyncRef0|HDSP_SyncRef1|HDSP_SyncRef2)
219 #define HDSP_SyncRef_ADAT1 0
220 #define HDSP_SyncRef_ADAT2 (HDSP_SyncRef0)
221 #define HDSP_SyncRef_ADAT3 (HDSP_SyncRef1)
222 #define HDSP_SyncRef_SPDIF (HDSP_SyncRef0|HDSP_SyncRef1)
223 #define HDSP_SyncRef_WORD (HDSP_SyncRef2)
224 #define HDSP_SyncRef_ADAT_SYNC (HDSP_SyncRef0|HDSP_SyncRef2)
225
226 /* Sample Clock Sources */
227
228 #define HDSP_CLOCK_SOURCE_AUTOSYNC 0
229 #define HDSP_CLOCK_SOURCE_INTERNAL_32KHZ 1
230 #define HDSP_CLOCK_SOURCE_INTERNAL_44_1KHZ 2
231 #define HDSP_CLOCK_SOURCE_INTERNAL_48KHZ 3
232 #define HDSP_CLOCK_SOURCE_INTERNAL_64KHZ 4
233 #define HDSP_CLOCK_SOURCE_INTERNAL_88_2KHZ 5
234 #define HDSP_CLOCK_SOURCE_INTERNAL_96KHZ 6
235 #define HDSP_CLOCK_SOURCE_INTERNAL_128KHZ 7
236 #define HDSP_CLOCK_SOURCE_INTERNAL_176_4KHZ 8
237 #define HDSP_CLOCK_SOURCE_INTERNAL_192KHZ 9
238
239 /* Preferred sync reference choices - used by "pref_sync_ref" control switch */
240
241 #define HDSP_SYNC_FROM_WORD 0
242 #define HDSP_SYNC_FROM_SPDIF 1
243 #define HDSP_SYNC_FROM_ADAT1 2
244 #define HDSP_SYNC_FROM_ADAT_SYNC 3
245 #define HDSP_SYNC_FROM_ADAT2 4
246 #define HDSP_SYNC_FROM_ADAT3 5
247
248 /* SyncCheck status */
249
250 #define HDSP_SYNC_CHECK_NO_LOCK 0
251 #define HDSP_SYNC_CHECK_LOCK 1
252 #define HDSP_SYNC_CHECK_SYNC 2
253
254 /* AutoSync references - used by "autosync_ref" control switch */
255
256 #define HDSP_AUTOSYNC_FROM_WORD 0
257 #define HDSP_AUTOSYNC_FROM_ADAT_SYNC 1
258 #define HDSP_AUTOSYNC_FROM_SPDIF 2
259 #define HDSP_AUTOSYNC_FROM_NONE 3
260 #define HDSP_AUTOSYNC_FROM_ADAT1 4
261 #define HDSP_AUTOSYNC_FROM_ADAT2 5
262 #define HDSP_AUTOSYNC_FROM_ADAT3 6
263
264 /* Possible sources of S/PDIF input */
265
266 #define HDSP_SPDIFIN_OPTICAL 0 /* optical (ADAT1) */
267 #define HDSP_SPDIFIN_COAXIAL 1 /* coaxial (RCA) */
268 #define HDSP_SPDIFIN_INTERNAL 2 /* internal (CDROM) */
269 #define HDSP_SPDIFIN_AES 3 /* xlr for H9632 (AES)*/
270
271 #define HDSP_Frequency32KHz HDSP_Frequency0
272 #define HDSP_Frequency44_1KHz HDSP_Frequency1
273 #define HDSP_Frequency48KHz (HDSP_Frequency1|HDSP_Frequency0)
274 #define HDSP_Frequency64KHz (HDSP_DoubleSpeed|HDSP_Frequency0)
275 #define HDSP_Frequency88_2KHz (HDSP_DoubleSpeed|HDSP_Frequency1)
276 #define HDSP_Frequency96KHz (HDSP_DoubleSpeed|HDSP_Frequency1|HDSP_Frequency0)
277 /* For H9632 cards */
278 #define HDSP_Frequency128KHz (HDSP_QuadSpeed|HDSP_DoubleSpeed|HDSP_Frequency0)
279 #define HDSP_Frequency176_4KHz (HDSP_QuadSpeed|HDSP_DoubleSpeed|HDSP_Frequency1)
280 #define HDSP_Frequency192KHz (HDSP_QuadSpeed|HDSP_DoubleSpeed|HDSP_Frequency1|HDSP_Frequency0)
281 /* RME says n = 104857600000000, but in the windows MADI driver, I see:
282 return 104857600000000 / rate; // 100 MHz
283 return 110100480000000 / rate; // 105 MHz
284 */
285 #define DDS_NUMERATOR 104857600000000ULL; /* = 2^20 * 10^8 */
286
287 #define hdsp_encode_latency(x) (((x)<<1) & HDSP_LatencyMask)
288 #define hdsp_decode_latency(x) (((x) & HDSP_LatencyMask)>>1)
289
290 #define hdsp_encode_spdif_in(x) (((x)&0x3)<<14)
291 #define hdsp_decode_spdif_in(x) (((x)>>14)&0x3)
292
293 /* Status Register bits */
294
295 #define HDSP_audioIRQPending (1<<0)
296 #define HDSP_Lock2 (1<<1) /* this is for Digiface and H9652 */
297 #define HDSP_spdifFrequency3 HDSP_Lock2 /* this is for H9632 only */
298 #define HDSP_Lock1 (1<<2)
299 #define HDSP_Lock0 (1<<3)
300 #define HDSP_SPDIFSync (1<<4)
301 #define HDSP_TimecodeLock (1<<5)
302 #define HDSP_BufferPositionMask 0x000FFC0 /* Bit 6..15 : h/w buffer pointer */
303 #define HDSP_Sync2 (1<<16)
304 #define HDSP_Sync1 (1<<17)
305 #define HDSP_Sync0 (1<<18)
306 #define HDSP_DoubleSpeedStatus (1<<19)
307 #define HDSP_ConfigError (1<<20)
308 #define HDSP_DllError (1<<21)
309 #define HDSP_spdifFrequency0 (1<<22)
310 #define HDSP_spdifFrequency1 (1<<23)
311 #define HDSP_spdifFrequency2 (1<<24)
312 #define HDSP_SPDIFErrorFlag (1<<25)
313 #define HDSP_BufferID (1<<26)
314 #define HDSP_TimecodeSync (1<<27)
315 #define HDSP_AEBO (1<<28) /* H9632 specific Analog Extension Boards */
316 #define HDSP_AEBI (1<<29) /* 0 = present, 1 = absent */
317 #define HDSP_midi0IRQPending (1<<30)
318 #define HDSP_midi1IRQPending (1<<31)
319
320 #define HDSP_spdifFrequencyMask (HDSP_spdifFrequency0|HDSP_spdifFrequency1|HDSP_spdifFrequency2)
321 #define HDSP_spdifFrequencyMask_9632 (HDSP_spdifFrequency0|\
322 HDSP_spdifFrequency1|\
323 HDSP_spdifFrequency2|\
324 HDSP_spdifFrequency3)
325
326 #define HDSP_spdifFrequency32KHz (HDSP_spdifFrequency0)
327 #define HDSP_spdifFrequency44_1KHz (HDSP_spdifFrequency1)
328 #define HDSP_spdifFrequency48KHz (HDSP_spdifFrequency0|HDSP_spdifFrequency1)
329
330 #define HDSP_spdifFrequency64KHz (HDSP_spdifFrequency2)
331 #define HDSP_spdifFrequency88_2KHz (HDSP_spdifFrequency0|HDSP_spdifFrequency2)
332 #define HDSP_spdifFrequency96KHz (HDSP_spdifFrequency2|HDSP_spdifFrequency1)
333
334 /* This is for H9632 cards */
335 #define HDSP_spdifFrequency128KHz (HDSP_spdifFrequency0|\
336 HDSP_spdifFrequency1|\
337 HDSP_spdifFrequency2)
338 #define HDSP_spdifFrequency176_4KHz HDSP_spdifFrequency3
339 #define HDSP_spdifFrequency192KHz (HDSP_spdifFrequency3|HDSP_spdifFrequency0)
340
341 /* Status2 Register bits */
342
343 #define HDSP_version0 (1<<0)
344 #define HDSP_version1 (1<<1)
345 #define HDSP_version2 (1<<2)
346 #define HDSP_wc_lock (1<<3)
347 #define HDSP_wc_sync (1<<4)
348 #define HDSP_inp_freq0 (1<<5)
349 #define HDSP_inp_freq1 (1<<6)
350 #define HDSP_inp_freq2 (1<<7)
351 #define HDSP_SelSyncRef0 (1<<8)
352 #define HDSP_SelSyncRef1 (1<<9)
353 #define HDSP_SelSyncRef2 (1<<10)
354
355 #define HDSP_wc_valid (HDSP_wc_lock|HDSP_wc_sync)
356
357 #define HDSP_systemFrequencyMask (HDSP_inp_freq0|HDSP_inp_freq1|HDSP_inp_freq2)
358 #define HDSP_systemFrequency32 (HDSP_inp_freq0)
359 #define HDSP_systemFrequency44_1 (HDSP_inp_freq1)
360 #define HDSP_systemFrequency48 (HDSP_inp_freq0|HDSP_inp_freq1)
361 #define HDSP_systemFrequency64 (HDSP_inp_freq2)
362 #define HDSP_systemFrequency88_2 (HDSP_inp_freq0|HDSP_inp_freq2)
363 #define HDSP_systemFrequency96 (HDSP_inp_freq1|HDSP_inp_freq2)
364 /* FIXME : more values for 9632 cards ? */
365
366 #define HDSP_SelSyncRefMask (HDSP_SelSyncRef0|HDSP_SelSyncRef1|HDSP_SelSyncRef2)
367 #define HDSP_SelSyncRef_ADAT1 0
368 #define HDSP_SelSyncRef_ADAT2 (HDSP_SelSyncRef0)
369 #define HDSP_SelSyncRef_ADAT3 (HDSP_SelSyncRef1)
370 #define HDSP_SelSyncRef_SPDIF (HDSP_SelSyncRef0|HDSP_SelSyncRef1)
371 #define HDSP_SelSyncRef_WORD (HDSP_SelSyncRef2)
372 #define HDSP_SelSyncRef_ADAT_SYNC (HDSP_SelSyncRef0|HDSP_SelSyncRef2)
373
374 /* Card state flags */
375
376 #define HDSP_InitializationComplete (1<<0)
377 #define HDSP_FirmwareLoaded (1<<1)
378 #define HDSP_FirmwareCached (1<<2)
379
380 /* FIFO wait times, defined in terms of 1/10ths of msecs */
381
382 #define HDSP_LONG_WAIT 5000
383 #define HDSP_SHORT_WAIT 30
384
385 #define UNITY_GAIN 32768
386 #define MINUS_INFINITY_GAIN 0
387
388 /* the size of a substream (1 mono data stream) */
389
390 #define HDSP_CHANNEL_BUFFER_SAMPLES (16*1024)
391 #define HDSP_CHANNEL_BUFFER_BYTES (4*HDSP_CHANNEL_BUFFER_SAMPLES)
392
393 /* the size of the area we need to allocate for DMA transfers. the
394 size is the same regardless of the number of channels - the
395 Multiface still uses the same memory area.
396
397 Note that we allocate 1 more channel than is apparently needed
398 because the h/w seems to write 1 byte beyond the end of the last
399 page. Sigh.
400 */
401
402 #define HDSP_DMA_AREA_BYTES ((HDSP_MAX_CHANNELS+1) * HDSP_CHANNEL_BUFFER_BYTES)
403 #define HDSP_DMA_AREA_KILOBYTES (HDSP_DMA_AREA_BYTES/1024)
404
405 /* use hotplug firmeare loader? */
406 #if defined(CONFIG_FW_LOADER) || defined(CONFIG_FW_LOADER_MODULE)
407 #if !defined(HDSP_USE_HWDEP_LOADER) && !defined(CONFIG_SND_HDSP)
408 #define HDSP_FW_LOADER
409 #endif
410 #endif
411
412 struct hdsp_9632_meters {
413 u32 input_peak[16];
414 u32 playback_peak[16];
415 u32 output_peak[16];
416 u32 xxx_peak[16];
417 u32 padding[64];
418 u32 input_rms_low[16];
419 u32 playback_rms_low[16];
420 u32 output_rms_low[16];
421 u32 xxx_rms_low[16];
422 u32 input_rms_high[16];
423 u32 playback_rms_high[16];
424 u32 output_rms_high[16];
425 u32 xxx_rms_high[16];
426 };
427
428 struct hdsp_midi {
429 struct hdsp *hdsp;
430 int id;
431 struct snd_rawmidi *rmidi;
432 struct snd_rawmidi_substream *input;
433 struct snd_rawmidi_substream *output;
434 char istimer; /* timer in use */
435 struct timer_list timer;
436 spinlock_t lock;
437 int pending;
438 };
439
440 struct hdsp {
441 spinlock_t lock;
442 struct snd_pcm_substream *capture_substream;
443 struct snd_pcm_substream *playback_substream;
444 struct hdsp_midi midi[2];
445 struct tasklet_struct midi_tasklet;
446 int use_midi_tasklet;
447 int precise_ptr;
448 u32 control_register; /* cached value */
449 u32 control2_register; /* cached value */
450 u32 creg_spdif;
451 u32 creg_spdif_stream;
452 int clock_source_locked;
453 char *card_name; /* digiface/multiface */
454 enum HDSP_IO_Type io_type; /* ditto, but for code use */
455 unsigned short firmware_rev;
456 unsigned short state; /* stores state bits */
457 u32 firmware_cache[24413]; /* this helps recover from accidental iobox power failure */
458 size_t period_bytes; /* guess what this is */
459 unsigned char max_channels;
460 unsigned char qs_in_channels; /* quad speed mode for H9632 */
461 unsigned char ds_in_channels;
462 unsigned char ss_in_channels; /* different for multiface/digiface */
463 unsigned char qs_out_channels;
464 unsigned char ds_out_channels;
465 unsigned char ss_out_channels;
466
467 struct snd_dma_buffer capture_dma_buf;
468 struct snd_dma_buffer playback_dma_buf;
469 unsigned char *capture_buffer; /* suitably aligned address */
470 unsigned char *playback_buffer; /* suitably aligned address */
471
472 pid_t capture_pid;
473 pid_t playback_pid;
474 int running;
475 int system_sample_rate;
476 char *channel_map;
477 int dev;
478 int irq;
479 unsigned long port;
480 void __iomem *iobase;
481 struct snd_card *card;
482 struct snd_pcm *pcm;
483 struct snd_hwdep *hwdep;
484 struct pci_dev *pci;
485 struct snd_kcontrol *spdif_ctl;
486 unsigned short mixer_matrix[HDSP_MATRIX_MIXER_SIZE];
487 unsigned int dds_value; /* last value written to freq register */
488 };
489
490 /* These tables map the ALSA channels 1..N to the channels that we
491 need to use in order to find the relevant channel buffer. RME
492 refer to this kind of mapping as between "the ADAT channel and
493 the DMA channel." We index it using the logical audio channel,
494 and the value is the DMA channel (i.e. channel buffer number)
495 where the data for that channel can be read/written from/to.
496 */
497
498 static char channel_map_df_ss[HDSP_MAX_CHANNELS] = {
499 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17,
500 18, 19, 20, 21, 22, 23, 24, 25
501 };
502
503 static char channel_map_mf_ss[HDSP_MAX_CHANNELS] = { /* Multiface */
504 /* Analog */
505 0, 1, 2, 3, 4, 5, 6, 7,
506 /* ADAT 2 */
507 16, 17, 18, 19, 20, 21, 22, 23,
508 /* SPDIF */
509 24, 25,
510 -1, -1, -1, -1, -1, -1, -1, -1
511 };
512
513 static char channel_map_ds[HDSP_MAX_CHANNELS] = {
514 /* ADAT channels are remapped */
515 1, 3, 5, 7, 9, 11, 13, 15, 17, 19, 21, 23,
516 /* channels 12 and 13 are S/PDIF */
517 24, 25,
518 /* others don't exist */
519 -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1
520 };
521
522 static char channel_map_H9632_ss[HDSP_MAX_CHANNELS] = {
523 /* ADAT channels */
524 0, 1, 2, 3, 4, 5, 6, 7,
525 /* SPDIF */
526 8, 9,
527 /* Analog */
528 10, 11,
529 /* AO4S-192 and AI4S-192 extension boards */
530 12, 13, 14, 15,
531 /* others don't exist */
532 -1, -1, -1, -1, -1, -1, -1, -1,
533 -1, -1
534 };
535
536 static char channel_map_H9632_ds[HDSP_MAX_CHANNELS] = {
537 /* ADAT */
538 1, 3, 5, 7,
539 /* SPDIF */
540 8, 9,
541 /* Analog */
542 10, 11,
543 /* AO4S-192 and AI4S-192 extension boards */
544 12, 13, 14, 15,
545 /* others don't exist */
546 -1, -1, -1, -1, -1, -1, -1, -1,
547 -1, -1, -1, -1, -1, -1
548 };
549
550 static char channel_map_H9632_qs[HDSP_MAX_CHANNELS] = {
551 /* ADAT is disabled in this mode */
552 /* SPDIF */
553 8, 9,
554 /* Analog */
555 10, 11,
556 /* AO4S-192 and AI4S-192 extension boards */
557 12, 13, 14, 15,
558 /* others don't exist */
559 -1, -1, -1, -1, -1, -1, -1, -1,
560 -1, -1, -1, -1, -1, -1, -1, -1,
561 -1, -1
562 };
563
564 static int snd_hammerfall_get_buffer(struct pci_dev *pci, struct snd_dma_buffer *dmab, size_t size)
565 {
566 dmab->dev.type = SNDRV_DMA_TYPE_DEV;
567 dmab->dev.dev = snd_dma_pci_data(pci);
568 if (snd_dma_get_reserved_buf(dmab, snd_dma_pci_buf_id(pci))) {
569 if (dmab->bytes >= size)
570 return 0;
571 }
572 if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
573 size, dmab) < 0)
574 return -ENOMEM;
575 return 0;
576 }
577
578 static void snd_hammerfall_free_buffer(struct snd_dma_buffer *dmab, struct pci_dev *pci)
579 {
580 if (dmab->area) {
581 dmab->dev.dev = NULL; /* make it anonymous */
582 snd_dma_reserve_buf(dmab, snd_dma_pci_buf_id(pci));
583 }
584 }
585
586
587 static struct pci_device_id snd_hdsp_ids[] = {
588 {
589 .vendor = PCI_VENDOR_ID_XILINX,
590 .device = PCI_DEVICE_ID_XILINX_HAMMERFALL_DSP,
591 .subvendor = PCI_ANY_ID,
592 .subdevice = PCI_ANY_ID,
593 }, /* RME Hammerfall-DSP */
594 { 0, },
595 };
596
597 MODULE_DEVICE_TABLE(pci, snd_hdsp_ids);
598
599 /* prototypes */
600 static int snd_hdsp_create_alsa_devices(struct snd_card *card, struct hdsp *hdsp);
601 static int snd_hdsp_create_pcm(struct snd_card *card, struct hdsp *hdsp);
602 static int snd_hdsp_enable_io (struct hdsp *hdsp);
603 static void snd_hdsp_initialize_midi_flush (struct hdsp *hdsp);
604 static void snd_hdsp_initialize_channels (struct hdsp *hdsp);
605 static int hdsp_fifo_wait(struct hdsp *hdsp, int count, int timeout);
606 static int hdsp_autosync_ref(struct hdsp *hdsp);
607 static int snd_hdsp_set_defaults(struct hdsp *hdsp);
608 static void snd_hdsp_9652_enable_mixer (struct hdsp *hdsp);
609
610 static int hdsp_playback_to_output_key (struct hdsp *hdsp, int in, int out)
611 {
612 switch (hdsp->io_type) {
613 case Multiface:
614 case Digiface:
615 default:
616 if (hdsp->firmware_rev == 0xa)
617 return (64 * out) + (32 + (in));
618 else
619 return (52 * out) + (26 + (in));
620 case H9632:
621 return (32 * out) + (16 + (in));
622 case H9652:
623 return (52 * out) + (26 + (in));
624 }
625 }
626
627 static int hdsp_input_to_output_key (struct hdsp *hdsp, int in, int out)
628 {
629 switch (hdsp->io_type) {
630 case Multiface:
631 case Digiface:
632 default:
633 if (hdsp->firmware_rev == 0xa)
634 return (64 * out) + in;
635 else
636 return (52 * out) + in;
637 case H9632:
638 return (32 * out) + in;
639 case H9652:
640 return (52 * out) + in;
641 }
642 }
643
644 static void hdsp_write(struct hdsp *hdsp, int reg, int val)
645 {
646 writel(val, hdsp->iobase + reg);
647 }
648
649 static unsigned int hdsp_read(struct hdsp *hdsp, int reg)
650 {
651 return readl (hdsp->iobase + reg);
652 }
653
654 static int hdsp_check_for_iobox (struct hdsp *hdsp)
655 {
656 if (hdsp->io_type == H9652 || hdsp->io_type == H9632) return 0;
657 if (hdsp_read (hdsp, HDSP_statusRegister) & HDSP_ConfigError) {
658 snd_printk ("Hammerfall-DSP: no Digiface or Multiface connected!\n");
659 hdsp->state &= ~HDSP_FirmwareLoaded;
660 return -EIO;
661 }
662 return 0;
663 }
664
665 static int hdsp_wait_for_iobox(struct hdsp *hdsp, unsigned int loops,
666 unsigned int delay)
667 {
668 unsigned int i;
669
670 if (hdsp->io_type == H9652 || hdsp->io_type == H9632)
671 return 0;
672
673 for (i = 0; i != loops; ++i) {
674 if (hdsp_read(hdsp, HDSP_statusRegister) & HDSP_ConfigError)
675 msleep(delay);
676 else {
677 snd_printd("Hammerfall-DSP: iobox found after %ums!\n",
678 i * delay);
679 return 0;
680 }
681 }
682
683 snd_printk("Hammerfall-DSP: no Digiface or Multiface connected!\n");
684 hdsp->state &= ~HDSP_FirmwareLoaded;
685 return -EIO;
686 }
687
688 static int snd_hdsp_load_firmware_from_cache(struct hdsp *hdsp) {
689
690 int i;
691 unsigned long flags;
692
693 if ((hdsp_read (hdsp, HDSP_statusRegister) & HDSP_DllError) != 0) {
694
695 snd_printk ("Hammerfall-DSP: loading firmware\n");
696
697 hdsp_write (hdsp, HDSP_control2Reg, HDSP_S_PROGRAM);
698 hdsp_write (hdsp, HDSP_fifoData, 0);
699
700 if (hdsp_fifo_wait (hdsp, 0, HDSP_LONG_WAIT)) {
701 snd_printk ("Hammerfall-DSP: timeout waiting for download preparation\n");
702 return -EIO;
703 }
704
705 hdsp_write (hdsp, HDSP_control2Reg, HDSP_S_LOAD);
706
707 for (i = 0; i < 24413; ++i) {
708 hdsp_write(hdsp, HDSP_fifoData, hdsp->firmware_cache[i]);
709 if (hdsp_fifo_wait (hdsp, 127, HDSP_LONG_WAIT)) {
710 snd_printk ("Hammerfall-DSP: timeout during firmware loading\n");
711 return -EIO;
712 }
713 }
714
715 ssleep(3);
716
717 if (hdsp_fifo_wait (hdsp, 0, HDSP_LONG_WAIT)) {
718 snd_printk ("Hammerfall-DSP: timeout at end of firmware loading\n");
719 return -EIO;
720 }
721
722 #ifdef SNDRV_BIG_ENDIAN
723 hdsp->control2_register = HDSP_BIGENDIAN_MODE;
724 #else
725 hdsp->control2_register = 0;
726 #endif
727 hdsp_write (hdsp, HDSP_control2Reg, hdsp->control2_register);
728 snd_printk ("Hammerfall-DSP: finished firmware loading\n");
729
730 }
731 if (hdsp->state & HDSP_InitializationComplete) {
732 snd_printk(KERN_INFO "Hammerfall-DSP: firmware loaded from cache, restoring defaults\n");
733 spin_lock_irqsave(&hdsp->lock, flags);
734 snd_hdsp_set_defaults(hdsp);
735 spin_unlock_irqrestore(&hdsp->lock, flags);
736 }
737
738 hdsp->state |= HDSP_FirmwareLoaded;
739
740 return 0;
741 }
742
743 static int hdsp_get_iobox_version (struct hdsp *hdsp)
744 {
745 if ((hdsp_read (hdsp, HDSP_statusRegister) & HDSP_DllError) != 0) {
746
747 hdsp_write (hdsp, HDSP_control2Reg, HDSP_PROGRAM);
748 hdsp_write (hdsp, HDSP_fifoData, 0);
749 if (hdsp_fifo_wait (hdsp, 0, HDSP_SHORT_WAIT) < 0)
750 return -EIO;
751
752 hdsp_write (hdsp, HDSP_control2Reg, HDSP_S_LOAD);
753 hdsp_write (hdsp, HDSP_fifoData, 0);
754
755 if (hdsp_fifo_wait (hdsp, 0, HDSP_SHORT_WAIT)) {
756 hdsp->io_type = Multiface;
757 hdsp_write (hdsp, HDSP_control2Reg, HDSP_VERSION_BIT);
758 hdsp_write (hdsp, HDSP_control2Reg, HDSP_S_LOAD);
759 hdsp_fifo_wait (hdsp, 0, HDSP_SHORT_WAIT);
760 } else {
761 hdsp->io_type = Digiface;
762 }
763 } else {
764 /* firmware was already loaded, get iobox type */
765 if (hdsp_read(hdsp, HDSP_status2Register) & HDSP_version1)
766 hdsp->io_type = Multiface;
767 else
768 hdsp->io_type = Digiface;
769 }
770 return 0;
771 }
772
773
774 #ifdef HDSP_FW_LOADER
775 static int hdsp_request_fw_loader(struct hdsp *hdsp);
776 #endif
777
778 static int hdsp_check_for_firmware (struct hdsp *hdsp, int load_on_demand)
779 {
780 if (hdsp->io_type == H9652 || hdsp->io_type == H9632)
781 return 0;
782 if ((hdsp_read (hdsp, HDSP_statusRegister) & HDSP_DllError) != 0) {
783 hdsp->state &= ~HDSP_FirmwareLoaded;
784 if (! load_on_demand)
785 return -EIO;
786 snd_printk(KERN_ERR "Hammerfall-DSP: firmware not present.\n");
787 /* try to load firmware */
788 if (! (hdsp->state & HDSP_FirmwareCached)) {
789 #ifdef HDSP_FW_LOADER
790 if (! hdsp_request_fw_loader(hdsp))
791 return 0;
792 #endif
793 snd_printk(KERN_ERR
794 "Hammerfall-DSP: No firmware loaded nor "
795 "cached, please upload firmware.\n");
796 return -EIO;
797 }
798 if (snd_hdsp_load_firmware_from_cache(hdsp) != 0) {
799 snd_printk(KERN_ERR
800 "Hammerfall-DSP: Firmware loading from "
801 "cache failed, please upload manually.\n");
802 return -EIO;
803 }
804 }
805 return 0;
806 }
807
808
809 static int hdsp_fifo_wait(struct hdsp *hdsp, int count, int timeout)
810 {
811 int i;
812
813 /* the fifoStatus registers reports on how many words
814 are available in the command FIFO.
815 */
816
817 for (i = 0; i < timeout; i++) {
818
819 if ((int)(hdsp_read (hdsp, HDSP_fifoStatus) & 0xff) <= count)
820 return 0;
821
822 /* not very friendly, but we only do this during a firmware
823 load and changing the mixer, so we just put up with it.
824 */
825
826 udelay (100);
827 }
828
829 snd_printk ("Hammerfall-DSP: wait for FIFO status <= %d failed after %d iterations\n",
830 count, timeout);
831 return -1;
832 }
833
834 static int hdsp_read_gain (struct hdsp *hdsp, unsigned int addr)
835 {
836 if (addr >= HDSP_MATRIX_MIXER_SIZE)
837 return 0;
838
839 return hdsp->mixer_matrix[addr];
840 }
841
842 static int hdsp_write_gain(struct hdsp *hdsp, unsigned int addr, unsigned short data)
843 {
844 unsigned int ad;
845
846 if (addr >= HDSP_MATRIX_MIXER_SIZE)
847 return -1;
848
849 if (hdsp->io_type == H9652 || hdsp->io_type == H9632) {
850
851 /* from martin bjornsen:
852
853 "You can only write dwords to the
854 mixer memory which contain two
855 mixer values in the low and high
856 word. So if you want to change
857 value 0 you have to read value 1
858 from the cache and write both to
859 the first dword in the mixer
860 memory."
861 */
862
863 if (hdsp->io_type == H9632 && addr >= 512)
864 return 0;
865
866 if (hdsp->io_type == H9652 && addr >= 1352)
867 return 0;
868
869 hdsp->mixer_matrix[addr] = data;
870
871
872 /* `addr' addresses a 16-bit wide address, but
873 the address space accessed via hdsp_write
874 uses byte offsets. put another way, addr
875 varies from 0 to 1351, but to access the
876 corresponding memory location, we need
877 to access 0 to 2703 ...
878 */
879 ad = addr/2;
880
881 hdsp_write (hdsp, 4096 + (ad*4),
882 (hdsp->mixer_matrix[(addr&0x7fe)+1] << 16) +
883 hdsp->mixer_matrix[addr&0x7fe]);
884
885 return 0;
886
887 } else {
888
889 ad = (addr << 16) + data;
890
891 if (hdsp_fifo_wait(hdsp, 127, HDSP_LONG_WAIT))
892 return -1;
893
894 hdsp_write (hdsp, HDSP_fifoData, ad);
895 hdsp->mixer_matrix[addr] = data;
896
897 }
898
899 return 0;
900 }
901
902 static int snd_hdsp_use_is_exclusive(struct hdsp *hdsp)
903 {
904 unsigned long flags;
905 int ret = 1;
906
907 spin_lock_irqsave(&hdsp->lock, flags);
908 if ((hdsp->playback_pid != hdsp->capture_pid) &&
909 (hdsp->playback_pid >= 0) && (hdsp->capture_pid >= 0))
910 ret = 0;
911 spin_unlock_irqrestore(&hdsp->lock, flags);
912 return ret;
913 }
914
915 static int hdsp_spdif_sample_rate(struct hdsp *hdsp)
916 {
917 unsigned int status = hdsp_read(hdsp, HDSP_statusRegister);
918 unsigned int rate_bits = (status & HDSP_spdifFrequencyMask);
919
920 /* For the 9632, the mask is different */
921 if (hdsp->io_type == H9632)
922 rate_bits = (status & HDSP_spdifFrequencyMask_9632);
923
924 if (status & HDSP_SPDIFErrorFlag)
925 return 0;
926
927 switch (rate_bits) {
928 case HDSP_spdifFrequency32KHz: return 32000;
929 case HDSP_spdifFrequency44_1KHz: return 44100;
930 case HDSP_spdifFrequency48KHz: return 48000;
931 case HDSP_spdifFrequency64KHz: return 64000;
932 case HDSP_spdifFrequency88_2KHz: return 88200;
933 case HDSP_spdifFrequency96KHz: return 96000;
934 case HDSP_spdifFrequency128KHz:
935 if (hdsp->io_type == H9632) return 128000;
936 break;
937 case HDSP_spdifFrequency176_4KHz:
938 if (hdsp->io_type == H9632) return 176400;
939 break;
940 case HDSP_spdifFrequency192KHz:
941 if (hdsp->io_type == H9632) return 192000;
942 break;
943 default:
944 break;
945 }
946 snd_printk ("Hammerfall-DSP: unknown spdif frequency status; bits = 0x%x, status = 0x%x\n", rate_bits, status);
947 return 0;
948 }
949
950 static int hdsp_external_sample_rate(struct hdsp *hdsp)
951 {
952 unsigned int status2 = hdsp_read(hdsp, HDSP_status2Register);
953 unsigned int rate_bits = status2 & HDSP_systemFrequencyMask;
954
955 /* For the 9632 card, there seems to be no bit for indicating external
956 * sample rate greater than 96kHz. The card reports the corresponding
957 * single speed. So the best means seems to get spdif rate when
958 * autosync reference is spdif */
959 if (hdsp->io_type == H9632 &&
960 hdsp_autosync_ref(hdsp) == HDSP_AUTOSYNC_FROM_SPDIF)
961 return hdsp_spdif_sample_rate(hdsp);
962
963 switch (rate_bits) {
964 case HDSP_systemFrequency32: return 32000;
965 case HDSP_systemFrequency44_1: return 44100;
966 case HDSP_systemFrequency48: return 48000;
967 case HDSP_systemFrequency64: return 64000;
968 case HDSP_systemFrequency88_2: return 88200;
969 case HDSP_systemFrequency96: return 96000;
970 default:
971 return 0;
972 }
973 }
974
975 static void hdsp_compute_period_size(struct hdsp *hdsp)
976 {
977 hdsp->period_bytes = 1 << ((hdsp_decode_latency(hdsp->control_register) + 8));
978 }
979
980 static snd_pcm_uframes_t hdsp_hw_pointer(struct hdsp *hdsp)
981 {
982 int position;
983
984 position = hdsp_read(hdsp, HDSP_statusRegister);
985
986 if (!hdsp->precise_ptr)
987 return (position & HDSP_BufferID) ? (hdsp->period_bytes / 4) : 0;
988
989 position &= HDSP_BufferPositionMask;
990 position /= 4;
991 position &= (hdsp->period_bytes/2) - 1;
992 return position;
993 }
994
995 static void hdsp_reset_hw_pointer(struct hdsp *hdsp)
996 {
997 hdsp_write (hdsp, HDSP_resetPointer, 0);
998 if (hdsp->io_type == H9632 && hdsp->firmware_rev >= 152)
999 /* HDSP_resetPointer = HDSP_freqReg, which is strange and
1000 * requires (?) to write again DDS value after a reset pointer
1001 * (at least, it works like this) */
1002 hdsp_write (hdsp, HDSP_freqReg, hdsp->dds_value);
1003 }
1004
1005 static void hdsp_start_audio(struct hdsp *s)
1006 {
1007 s->control_register |= (HDSP_AudioInterruptEnable | HDSP_Start);
1008 hdsp_write(s, HDSP_controlRegister, s->control_register);
1009 }
1010
1011 static void hdsp_stop_audio(struct hdsp *s)
1012 {
1013 s->control_register &= ~(HDSP_Start | HDSP_AudioInterruptEnable);
1014 hdsp_write(s, HDSP_controlRegister, s->control_register);
1015 }
1016
1017 static void hdsp_silence_playback(struct hdsp *hdsp)
1018 {
1019 memset(hdsp->playback_buffer, 0, HDSP_DMA_AREA_BYTES);
1020 }
1021
1022 static int hdsp_set_interrupt_interval(struct hdsp *s, unsigned int frames)
1023 {
1024 int n;
1025
1026 spin_lock_irq(&s->lock);
1027
1028 frames >>= 7;
1029 n = 0;
1030 while (frames) {
1031 n++;
1032 frames >>= 1;
1033 }
1034
1035 s->control_register &= ~HDSP_LatencyMask;
1036 s->control_register |= hdsp_encode_latency(n);
1037
1038 hdsp_write(s, HDSP_controlRegister, s->control_register);
1039
1040 hdsp_compute_period_size(s);
1041
1042 spin_unlock_irq(&s->lock);
1043
1044 return 0;
1045 }
1046
1047 static void hdsp_set_dds_value(struct hdsp *hdsp, int rate)
1048 {
1049 u64 n;
1050 u32 r;
1051
1052 if (rate >= 112000)
1053 rate /= 4;
1054 else if (rate >= 56000)
1055 rate /= 2;
1056
1057 n = DDS_NUMERATOR;
1058 div64_32(&n, rate, &r);
1059 /* n should be less than 2^32 for being written to FREQ register */
1060 snd_BUG_ON(n >> 32);
1061 /* HDSP_freqReg and HDSP_resetPointer are the same, so keep the DDS
1062 value to write it after a reset */
1063 hdsp->dds_value = n;
1064 hdsp_write(hdsp, HDSP_freqReg, hdsp->dds_value);
1065 }
1066
1067 static int hdsp_set_rate(struct hdsp *hdsp, int rate, int called_internally)
1068 {
1069 int reject_if_open = 0;
1070 int current_rate;
1071 int rate_bits;
1072
1073 /* ASSUMPTION: hdsp->lock is either held, or
1074 there is no need for it (e.g. during module
1075 initialization).
1076 */
1077
1078 if (!(hdsp->control_register & HDSP_ClockModeMaster)) {
1079 if (called_internally) {
1080 /* request from ctl or card initialization */
1081 snd_printk(KERN_ERR "Hammerfall-DSP: device is not running as a clock master: cannot set sample rate.\n");
1082 return -1;
1083 } else {
1084 /* hw_param request while in AutoSync mode */
1085 int external_freq = hdsp_external_sample_rate(hdsp);
1086 int spdif_freq = hdsp_spdif_sample_rate(hdsp);
1087
1088 if ((spdif_freq == external_freq*2) && (hdsp_autosync_ref(hdsp) >= HDSP_AUTOSYNC_FROM_ADAT1))
1089 snd_printk(KERN_INFO "Hammerfall-DSP: Detected ADAT in double speed mode\n");
1090 else if (hdsp->io_type == H9632 && (spdif_freq == external_freq*4) && (hdsp_autosync_ref(hdsp) >= HDSP_AUTOSYNC_FROM_ADAT1))
1091 snd_printk(KERN_INFO "Hammerfall-DSP: Detected ADAT in quad speed mode\n");
1092 else if (rate != external_freq) {
1093 snd_printk(KERN_INFO "Hammerfall-DSP: No AutoSync source for requested rate\n");
1094 return -1;
1095 }
1096 }
1097 }
1098
1099 current_rate = hdsp->system_sample_rate;
1100
1101 /* Changing from a "single speed" to a "double speed" rate is
1102 not allowed if any substreams are open. This is because
1103 such a change causes a shift in the location of
1104 the DMA buffers and a reduction in the number of available
1105 buffers.
1106
1107 Note that a similar but essentially insoluble problem
1108 exists for externally-driven rate changes. All we can do
1109 is to flag rate changes in the read/write routines. */
1110
1111 if (rate > 96000 && hdsp->io_type != H9632)
1112 return -EINVAL;
1113
1114 switch (rate) {
1115 case 32000:
1116 if (current_rate > 48000)
1117 reject_if_open = 1;
1118 rate_bits = HDSP_Frequency32KHz;
1119 break;
1120 case 44100:
1121 if (current_rate > 48000)
1122 reject_if_open = 1;
1123 rate_bits = HDSP_Frequency44_1KHz;
1124 break;
1125 case 48000:
1126 if (current_rate > 48000)
1127 reject_if_open = 1;
1128 rate_bits = HDSP_Frequency48KHz;
1129 break;
1130 case 64000:
1131 if (current_rate <= 48000 || current_rate > 96000)
1132 reject_if_open = 1;
1133 rate_bits = HDSP_Frequency64KHz;
1134 break;
1135 case 88200:
1136 if (current_rate <= 48000 || current_rate > 96000)
1137 reject_if_open = 1;
1138 rate_bits = HDSP_Frequency88_2KHz;
1139 break;
1140 case 96000:
1141 if (current_rate <= 48000 || current_rate > 96000)
1142 reject_if_open = 1;
1143 rate_bits = HDSP_Frequency96KHz;
1144 break;
1145 case 128000:
1146 if (current_rate < 128000)
1147 reject_if_open = 1;
1148 rate_bits = HDSP_Frequency128KHz;
1149 break;
1150 case 176400:
1151 if (current_rate < 128000)
1152 reject_if_open = 1;
1153 rate_bits = HDSP_Frequency176_4KHz;
1154 break;
1155 case 192000:
1156 if (current_rate < 128000)
1157 reject_if_open = 1;
1158 rate_bits = HDSP_Frequency192KHz;
1159 break;
1160 default:
1161 return -EINVAL;
1162 }
1163
1164 if (reject_if_open && (hdsp->capture_pid >= 0 || hdsp->playback_pid >= 0)) {
1165 snd_printk ("Hammerfall-DSP: cannot change speed mode (capture PID = %d, playback PID = %d)\n",
1166 hdsp->capture_pid,
1167 hdsp->playback_pid);
1168 return -EBUSY;
1169 }
1170
1171 hdsp->control_register &= ~HDSP_FrequencyMask;
1172 hdsp->control_register |= rate_bits;
1173 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
1174
1175 /* For HDSP9632 rev 152, need to set DDS value in FREQ register */
1176 if (hdsp->io_type == H9632 && hdsp->firmware_rev >= 152)
1177 hdsp_set_dds_value(hdsp, rate);
1178
1179 if (rate >= 128000) {
1180 hdsp->channel_map = channel_map_H9632_qs;
1181 } else if (rate > 48000) {
1182 if (hdsp->io_type == H9632)
1183 hdsp->channel_map = channel_map_H9632_ds;
1184 else
1185 hdsp->channel_map = channel_map_ds;
1186 } else {
1187 switch (hdsp->io_type) {
1188 case Multiface:
1189 hdsp->channel_map = channel_map_mf_ss;
1190 break;
1191 case Digiface:
1192 case H9652:
1193 hdsp->channel_map = channel_map_df_ss;
1194 break;
1195 case H9632:
1196 hdsp->channel_map = channel_map_H9632_ss;
1197 break;
1198 default:
1199 /* should never happen */
1200 break;
1201 }
1202 }
1203
1204 hdsp->system_sample_rate = rate;
1205
1206 return 0;
1207 }
1208
1209 /*----------------------------------------------------------------------------
1210 MIDI
1211 ----------------------------------------------------------------------------*/
1212
1213 static unsigned char snd_hdsp_midi_read_byte (struct hdsp *hdsp, int id)
1214 {
1215 /* the hardware already does the relevant bit-mask with 0xff */
1216 if (id)
1217 return hdsp_read(hdsp, HDSP_midiDataIn1);
1218 else
1219 return hdsp_read(hdsp, HDSP_midiDataIn0);
1220 }
1221
1222 static void snd_hdsp_midi_write_byte (struct hdsp *hdsp, int id, int val)
1223 {
1224 /* the hardware already does the relevant bit-mask with 0xff */
1225 if (id)
1226 hdsp_write(hdsp, HDSP_midiDataOut1, val);
1227 else
1228 hdsp_write(hdsp, HDSP_midiDataOut0, val);
1229 }
1230
1231 static int snd_hdsp_midi_input_available (struct hdsp *hdsp, int id)
1232 {
1233 if (id)
1234 return (hdsp_read(hdsp, HDSP_midiStatusIn1) & 0xff);
1235 else
1236 return (hdsp_read(hdsp, HDSP_midiStatusIn0) & 0xff);
1237 }
1238
1239 static int snd_hdsp_midi_output_possible (struct hdsp *hdsp, int id)
1240 {
1241 int fifo_bytes_used;
1242
1243 if (id)
1244 fifo_bytes_used = hdsp_read(hdsp, HDSP_midiStatusOut1) & 0xff;
1245 else
1246 fifo_bytes_used = hdsp_read(hdsp, HDSP_midiStatusOut0) & 0xff;
1247
1248 if (fifo_bytes_used < 128)
1249 return 128 - fifo_bytes_used;
1250 else
1251 return 0;
1252 }
1253
1254 static void snd_hdsp_flush_midi_input (struct hdsp *hdsp, int id)
1255 {
1256 while (snd_hdsp_midi_input_available (hdsp, id))
1257 snd_hdsp_midi_read_byte (hdsp, id);
1258 }
1259
1260 static int snd_hdsp_midi_output_write (struct hdsp_midi *hmidi)
1261 {
1262 unsigned long flags;
1263 int n_pending;
1264 int to_write;
1265 int i;
1266 unsigned char buf[128];
1267
1268 /* Output is not interrupt driven */
1269
1270 spin_lock_irqsave (&hmidi->lock, flags);
1271 if (hmidi->output) {
1272 if (!snd_rawmidi_transmit_empty (hmidi->output)) {
1273 if ((n_pending = snd_hdsp_midi_output_possible (hmidi->hdsp, hmidi->id)) > 0) {
1274 if (n_pending > (int)sizeof (buf))
1275 n_pending = sizeof (buf);
1276
1277 if ((to_write = snd_rawmidi_transmit (hmidi->output, buf, n_pending)) > 0) {
1278 for (i = 0; i < to_write; ++i)
1279 snd_hdsp_midi_write_byte (hmidi->hdsp, hmidi->id, buf[i]);
1280 }
1281 }
1282 }
1283 }
1284 spin_unlock_irqrestore (&hmidi->lock, flags);
1285 return 0;
1286 }
1287
1288 static int snd_hdsp_midi_input_read (struct hdsp_midi *hmidi)
1289 {
1290 unsigned char buf[128]; /* this buffer is designed to match the MIDI input FIFO size */
1291 unsigned long flags;
1292 int n_pending;
1293 int i;
1294
1295 spin_lock_irqsave (&hmidi->lock, flags);
1296 if ((n_pending = snd_hdsp_midi_input_available (hmidi->hdsp, hmidi->id)) > 0) {
1297 if (hmidi->input) {
1298 if (n_pending > (int)sizeof (buf))
1299 n_pending = sizeof (buf);
1300 for (i = 0; i < n_pending; ++i)
1301 buf[i] = snd_hdsp_midi_read_byte (hmidi->hdsp, hmidi->id);
1302 if (n_pending)
1303 snd_rawmidi_receive (hmidi->input, buf, n_pending);
1304 } else {
1305 /* flush the MIDI input FIFO */
1306 while (--n_pending)
1307 snd_hdsp_midi_read_byte (hmidi->hdsp, hmidi->id);
1308 }
1309 }
1310 hmidi->pending = 0;
1311 if (hmidi->id)
1312 hmidi->hdsp->control_register |= HDSP_Midi1InterruptEnable;
1313 else
1314 hmidi->hdsp->control_register |= HDSP_Midi0InterruptEnable;
1315 hdsp_write(hmidi->hdsp, HDSP_controlRegister, hmidi->hdsp->control_register);
1316 spin_unlock_irqrestore (&hmidi->lock, flags);
1317 return snd_hdsp_midi_output_write (hmidi);
1318 }
1319
1320 static void snd_hdsp_midi_input_trigger(struct snd_rawmidi_substream *substream, int up)
1321 {
1322 struct hdsp *hdsp;
1323 struct hdsp_midi *hmidi;
1324 unsigned long flags;
1325 u32 ie;
1326
1327 hmidi = (struct hdsp_midi *) substream->rmidi->private_data;
1328 hdsp = hmidi->hdsp;
1329 ie = hmidi->id ? HDSP_Midi1InterruptEnable : HDSP_Midi0InterruptEnable;
1330 spin_lock_irqsave (&hdsp->lock, flags);
1331 if (up) {
1332 if (!(hdsp->control_register & ie)) {
1333 snd_hdsp_flush_midi_input (hdsp, hmidi->id);
1334 hdsp->control_register |= ie;
1335 }
1336 } else {
1337 hdsp->control_register &= ~ie;
1338 tasklet_kill(&hdsp->midi_tasklet);
1339 }
1340
1341 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
1342 spin_unlock_irqrestore (&hdsp->lock, flags);
1343 }
1344
1345 static void snd_hdsp_midi_output_timer(unsigned long data)
1346 {
1347 struct hdsp_midi *hmidi = (struct hdsp_midi *) data;
1348 unsigned long flags;
1349
1350 snd_hdsp_midi_output_write(hmidi);
1351 spin_lock_irqsave (&hmidi->lock, flags);
1352
1353 /* this does not bump hmidi->istimer, because the
1354 kernel automatically removed the timer when it
1355 expired, and we are now adding it back, thus
1356 leaving istimer wherever it was set before.
1357 */
1358
1359 if (hmidi->istimer) {
1360 hmidi->timer.expires = 1 + jiffies;
1361 add_timer(&hmidi->timer);
1362 }
1363
1364 spin_unlock_irqrestore (&hmidi->lock, flags);
1365 }
1366
1367 static void snd_hdsp_midi_output_trigger(struct snd_rawmidi_substream *substream, int up)
1368 {
1369 struct hdsp_midi *hmidi;
1370 unsigned long flags;
1371
1372 hmidi = (struct hdsp_midi *) substream->rmidi->private_data;
1373 spin_lock_irqsave (&hmidi->lock, flags);
1374 if (up) {
1375 if (!hmidi->istimer) {
1376 init_timer(&hmidi->timer);
1377 hmidi->timer.function = snd_hdsp_midi_output_timer;
1378 hmidi->timer.data = (unsigned long) hmidi;
1379 hmidi->timer.expires = 1 + jiffies;
1380 add_timer(&hmidi->timer);
1381 hmidi->istimer++;
1382 }
1383 } else {
1384 if (hmidi->istimer && --hmidi->istimer <= 0)
1385 del_timer (&hmidi->timer);
1386 }
1387 spin_unlock_irqrestore (&hmidi->lock, flags);
1388 if (up)
1389 snd_hdsp_midi_output_write(hmidi);
1390 }
1391
1392 static int snd_hdsp_midi_input_open(struct snd_rawmidi_substream *substream)
1393 {
1394 struct hdsp_midi *hmidi;
1395
1396 hmidi = (struct hdsp_midi *) substream->rmidi->private_data;
1397 spin_lock_irq (&hmidi->lock);
1398 snd_hdsp_flush_midi_input (hmidi->hdsp, hmidi->id);
1399 hmidi->input = substream;
1400 spin_unlock_irq (&hmidi->lock);
1401
1402 return 0;
1403 }
1404
1405 static int snd_hdsp_midi_output_open(struct snd_rawmidi_substream *substream)
1406 {
1407 struct hdsp_midi *hmidi;
1408
1409 hmidi = (struct hdsp_midi *) substream->rmidi->private_data;
1410 spin_lock_irq (&hmidi->lock);
1411 hmidi->output = substream;
1412 spin_unlock_irq (&hmidi->lock);
1413
1414 return 0;
1415 }
1416
1417 static int snd_hdsp_midi_input_close(struct snd_rawmidi_substream *substream)
1418 {
1419 struct hdsp_midi *hmidi;
1420
1421 snd_hdsp_midi_input_trigger (substream, 0);
1422
1423 hmidi = (struct hdsp_midi *) substream->rmidi->private_data;
1424 spin_lock_irq (&hmidi->lock);
1425 hmidi->input = NULL;
1426 spin_unlock_irq (&hmidi->lock);
1427
1428 return 0;
1429 }
1430
1431 static int snd_hdsp_midi_output_close(struct snd_rawmidi_substream *substream)
1432 {
1433 struct hdsp_midi *hmidi;
1434
1435 snd_hdsp_midi_output_trigger (substream, 0);
1436
1437 hmidi = (struct hdsp_midi *) substream->rmidi->private_data;
1438 spin_lock_irq (&hmidi->lock);
1439 hmidi->output = NULL;
1440 spin_unlock_irq (&hmidi->lock);
1441
1442 return 0;
1443 }
1444
1445 static struct snd_rawmidi_ops snd_hdsp_midi_output =
1446 {
1447 .open = snd_hdsp_midi_output_open,
1448 .close = snd_hdsp_midi_output_close,
1449 .trigger = snd_hdsp_midi_output_trigger,
1450 };
1451
1452 static struct snd_rawmidi_ops snd_hdsp_midi_input =
1453 {
1454 .open = snd_hdsp_midi_input_open,
1455 .close = snd_hdsp_midi_input_close,
1456 .trigger = snd_hdsp_midi_input_trigger,
1457 };
1458
1459 static int snd_hdsp_create_midi (struct snd_card *card, struct hdsp *hdsp, int id)
1460 {
1461 char buf[32];
1462
1463 hdsp->midi[id].id = id;
1464 hdsp->midi[id].rmidi = NULL;
1465 hdsp->midi[id].input = NULL;
1466 hdsp->midi[id].output = NULL;
1467 hdsp->midi[id].hdsp = hdsp;
1468 hdsp->midi[id].istimer = 0;
1469 hdsp->midi[id].pending = 0;
1470 spin_lock_init (&hdsp->midi[id].lock);
1471
1472 sprintf (buf, "%s MIDI %d", card->shortname, id+1);
1473 if (snd_rawmidi_new (card, buf, id, 1, 1, &hdsp->midi[id].rmidi) < 0)
1474 return -1;
1475
1476 sprintf(hdsp->midi[id].rmidi->name, "HDSP MIDI %d", id+1);
1477 hdsp->midi[id].rmidi->private_data = &hdsp->midi[id];
1478
1479 snd_rawmidi_set_ops (hdsp->midi[id].rmidi, SNDRV_RAWMIDI_STREAM_OUTPUT, &snd_hdsp_midi_output);
1480 snd_rawmidi_set_ops (hdsp->midi[id].rmidi, SNDRV_RAWMIDI_STREAM_INPUT, &snd_hdsp_midi_input);
1481
1482 hdsp->midi[id].rmidi->info_flags |= SNDRV_RAWMIDI_INFO_OUTPUT |
1483 SNDRV_RAWMIDI_INFO_INPUT |
1484 SNDRV_RAWMIDI_INFO_DUPLEX;
1485
1486 return 0;
1487 }
1488
1489 /*-----------------------------------------------------------------------------
1490 Control Interface
1491 ----------------------------------------------------------------------------*/
1492
1493 static u32 snd_hdsp_convert_from_aes(struct snd_aes_iec958 *aes)
1494 {
1495 u32 val = 0;
1496 val |= (aes->status[0] & IEC958_AES0_PROFESSIONAL) ? HDSP_SPDIFProfessional : 0;
1497 val |= (aes->status[0] & IEC958_AES0_NONAUDIO) ? HDSP_SPDIFNonAudio : 0;
1498 if (val & HDSP_SPDIFProfessional)
1499 val |= (aes->status[0] & IEC958_AES0_PRO_EMPHASIS_5015) ? HDSP_SPDIFEmphasis : 0;
1500 else
1501 val |= (aes->status[0] & IEC958_AES0_CON_EMPHASIS_5015) ? HDSP_SPDIFEmphasis : 0;
1502 return val;
1503 }
1504
1505 static void snd_hdsp_convert_to_aes(struct snd_aes_iec958 *aes, u32 val)
1506 {
1507 aes->status[0] = ((val & HDSP_SPDIFProfessional) ? IEC958_AES0_PROFESSIONAL : 0) |
1508 ((val & HDSP_SPDIFNonAudio) ? IEC958_AES0_NONAUDIO : 0);
1509 if (val & HDSP_SPDIFProfessional)
1510 aes->status[0] |= (val & HDSP_SPDIFEmphasis) ? IEC958_AES0_PRO_EMPHASIS_5015 : 0;
1511 else
1512 aes->status[0] |= (val & HDSP_SPDIFEmphasis) ? IEC958_AES0_CON_EMPHASIS_5015 : 0;
1513 }
1514
1515 static int snd_hdsp_control_spdif_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
1516 {
1517 uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
1518 uinfo->count = 1;
1519 return 0;
1520 }
1521
1522 static int snd_hdsp_control_spdif_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1523 {
1524 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1525
1526 snd_hdsp_convert_to_aes(&ucontrol->value.iec958, hdsp->creg_spdif);
1527 return 0;
1528 }
1529
1530 static int snd_hdsp_control_spdif_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1531 {
1532 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1533 int change;
1534 u32 val;
1535
1536 val = snd_hdsp_convert_from_aes(&ucontrol->value.iec958);
1537 spin_lock_irq(&hdsp->lock);
1538 change = val != hdsp->creg_spdif;
1539 hdsp->creg_spdif = val;
1540 spin_unlock_irq(&hdsp->lock);
1541 return change;
1542 }
1543
1544 static int snd_hdsp_control_spdif_stream_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
1545 {
1546 uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
1547 uinfo->count = 1;
1548 return 0;
1549 }
1550
1551 static int snd_hdsp_control_spdif_stream_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1552 {
1553 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1554
1555 snd_hdsp_convert_to_aes(&ucontrol->value.iec958, hdsp->creg_spdif_stream);
1556 return 0;
1557 }
1558
1559 static int snd_hdsp_control_spdif_stream_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1560 {
1561 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1562 int change;
1563 u32 val;
1564
1565 val = snd_hdsp_convert_from_aes(&ucontrol->value.iec958);
1566 spin_lock_irq(&hdsp->lock);
1567 change = val != hdsp->creg_spdif_stream;
1568 hdsp->creg_spdif_stream = val;
1569 hdsp->control_register &= ~(HDSP_SPDIFProfessional | HDSP_SPDIFNonAudio | HDSP_SPDIFEmphasis);
1570 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register |= val);
1571 spin_unlock_irq(&hdsp->lock);
1572 return change;
1573 }
1574
1575 static int snd_hdsp_control_spdif_mask_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
1576 {
1577 uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
1578 uinfo->count = 1;
1579 return 0;
1580 }
1581
1582 static int snd_hdsp_control_spdif_mask_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1583 {
1584 ucontrol->value.iec958.status[0] = kcontrol->private_value;
1585 return 0;
1586 }
1587
1588 #define HDSP_SPDIF_IN(xname, xindex) \
1589 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
1590 .name = xname, \
1591 .index = xindex, \
1592 .info = snd_hdsp_info_spdif_in, \
1593 .get = snd_hdsp_get_spdif_in, \
1594 .put = snd_hdsp_put_spdif_in }
1595
1596 static unsigned int hdsp_spdif_in(struct hdsp *hdsp)
1597 {
1598 return hdsp_decode_spdif_in(hdsp->control_register & HDSP_SPDIFInputMask);
1599 }
1600
1601 static int hdsp_set_spdif_input(struct hdsp *hdsp, int in)
1602 {
1603 hdsp->control_register &= ~HDSP_SPDIFInputMask;
1604 hdsp->control_register |= hdsp_encode_spdif_in(in);
1605 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
1606 return 0;
1607 }
1608
1609 static int snd_hdsp_info_spdif_in(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
1610 {
1611 static char *texts[4] = {"Optical", "Coaxial", "Internal", "AES"};
1612 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1613
1614 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
1615 uinfo->count = 1;
1616 uinfo->value.enumerated.items = ((hdsp->io_type == H9632) ? 4 : 3);
1617 if (uinfo->value.enumerated.item > ((hdsp->io_type == H9632) ? 3 : 2))
1618 uinfo->value.enumerated.item = ((hdsp->io_type == H9632) ? 3 : 2);
1619 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
1620 return 0;
1621 }
1622
1623 static int snd_hdsp_get_spdif_in(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1624 {
1625 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1626
1627 ucontrol->value.enumerated.item[0] = hdsp_spdif_in(hdsp);
1628 return 0;
1629 }
1630
1631 static int snd_hdsp_put_spdif_in(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1632 {
1633 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1634 int change;
1635 unsigned int val;
1636
1637 if (!snd_hdsp_use_is_exclusive(hdsp))
1638 return -EBUSY;
1639 val = ucontrol->value.enumerated.item[0] % ((hdsp->io_type == H9632) ? 4 : 3);
1640 spin_lock_irq(&hdsp->lock);
1641 change = val != hdsp_spdif_in(hdsp);
1642 if (change)
1643 hdsp_set_spdif_input(hdsp, val);
1644 spin_unlock_irq(&hdsp->lock);
1645 return change;
1646 }
1647
1648 #define HDSP_SPDIF_OUT(xname, xindex) \
1649 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, .index = xindex, \
1650 .info = snd_hdsp_info_spdif_bits, \
1651 .get = snd_hdsp_get_spdif_out, .put = snd_hdsp_put_spdif_out }
1652
1653 static int hdsp_spdif_out(struct hdsp *hdsp)
1654 {
1655 return (hdsp->control_register & HDSP_SPDIFOpticalOut) ? 1 : 0;
1656 }
1657
1658 static int hdsp_set_spdif_output(struct hdsp *hdsp, int out)
1659 {
1660 if (out)
1661 hdsp->control_register |= HDSP_SPDIFOpticalOut;
1662 else
1663 hdsp->control_register &= ~HDSP_SPDIFOpticalOut;
1664 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
1665 return 0;
1666 }
1667
1668 #define snd_hdsp_info_spdif_bits snd_ctl_boolean_mono_info
1669
1670 static int snd_hdsp_get_spdif_out(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1671 {
1672 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1673
1674 ucontrol->value.integer.value[0] = hdsp_spdif_out(hdsp);
1675 return 0;
1676 }
1677
1678 static int snd_hdsp_put_spdif_out(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1679 {
1680 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1681 int change;
1682 unsigned int val;
1683
1684 if (!snd_hdsp_use_is_exclusive(hdsp))
1685 return -EBUSY;
1686 val = ucontrol->value.integer.value[0] & 1;
1687 spin_lock_irq(&hdsp->lock);
1688 change = (int)val != hdsp_spdif_out(hdsp);
1689 hdsp_set_spdif_output(hdsp, val);
1690 spin_unlock_irq(&hdsp->lock);
1691 return change;
1692 }
1693
1694 #define HDSP_SPDIF_PROFESSIONAL(xname, xindex) \
1695 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, .index = xindex, \
1696 .info = snd_hdsp_info_spdif_bits, \
1697 .get = snd_hdsp_get_spdif_professional, .put = snd_hdsp_put_spdif_professional }
1698
1699 static int hdsp_spdif_professional(struct hdsp *hdsp)
1700 {
1701 return (hdsp->control_register & HDSP_SPDIFProfessional) ? 1 : 0;
1702 }
1703
1704 static int hdsp_set_spdif_professional(struct hdsp *hdsp, int val)
1705 {
1706 if (val)
1707 hdsp->control_register |= HDSP_SPDIFProfessional;
1708 else
1709 hdsp->control_register &= ~HDSP_SPDIFProfessional;
1710 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
1711 return 0;
1712 }
1713
1714 static int snd_hdsp_get_spdif_professional(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1715 {
1716 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1717
1718 ucontrol->value.integer.value[0] = hdsp_spdif_professional(hdsp);
1719 return 0;
1720 }
1721
1722 static int snd_hdsp_put_spdif_professional(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1723 {
1724 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1725 int change;
1726 unsigned int val;
1727
1728 if (!snd_hdsp_use_is_exclusive(hdsp))
1729 return -EBUSY;
1730 val = ucontrol->value.integer.value[0] & 1;
1731 spin_lock_irq(&hdsp->lock);
1732 change = (int)val != hdsp_spdif_professional(hdsp);
1733 hdsp_set_spdif_professional(hdsp, val);
1734 spin_unlock_irq(&hdsp->lock);
1735 return change;
1736 }
1737
1738 #define HDSP_SPDIF_EMPHASIS(xname, xindex) \
1739 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, .index = xindex, \
1740 .info = snd_hdsp_info_spdif_bits, \
1741 .get = snd_hdsp_get_spdif_emphasis, .put = snd_hdsp_put_spdif_emphasis }
1742
1743 static int hdsp_spdif_emphasis(struct hdsp *hdsp)
1744 {
1745 return (hdsp->control_register & HDSP_SPDIFEmphasis) ? 1 : 0;
1746 }
1747
1748 static int hdsp_set_spdif_emphasis(struct hdsp *hdsp, int val)
1749 {
1750 if (val)
1751 hdsp->control_register |= HDSP_SPDIFEmphasis;
1752 else
1753 hdsp->control_register &= ~HDSP_SPDIFEmphasis;
1754 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
1755 return 0;
1756 }
1757
1758 static int snd_hdsp_get_spdif_emphasis(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1759 {
1760 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1761
1762 ucontrol->value.integer.value[0] = hdsp_spdif_emphasis(hdsp);
1763 return 0;
1764 }
1765
1766 static int snd_hdsp_put_spdif_emphasis(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1767 {
1768 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1769 int change;
1770 unsigned int val;
1771
1772 if (!snd_hdsp_use_is_exclusive(hdsp))
1773 return -EBUSY;
1774 val = ucontrol->value.integer.value[0] & 1;
1775 spin_lock_irq(&hdsp->lock);
1776 change = (int)val != hdsp_spdif_emphasis(hdsp);
1777 hdsp_set_spdif_emphasis(hdsp, val);
1778 spin_unlock_irq(&hdsp->lock);
1779 return change;
1780 }
1781
1782 #define HDSP_SPDIF_NON_AUDIO(xname, xindex) \
1783 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, .index = xindex, \
1784 .info = snd_hdsp_info_spdif_bits, \
1785 .get = snd_hdsp_get_spdif_nonaudio, .put = snd_hdsp_put_spdif_nonaudio }
1786
1787 static int hdsp_spdif_nonaudio(struct hdsp *hdsp)
1788 {
1789 return (hdsp->control_register & HDSP_SPDIFNonAudio) ? 1 : 0;
1790 }
1791
1792 static int hdsp_set_spdif_nonaudio(struct hdsp *hdsp, int val)
1793 {
1794 if (val)
1795 hdsp->control_register |= HDSP_SPDIFNonAudio;
1796 else
1797 hdsp->control_register &= ~HDSP_SPDIFNonAudio;
1798 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
1799 return 0;
1800 }
1801
1802 static int snd_hdsp_get_spdif_nonaudio(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1803 {
1804 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1805
1806 ucontrol->value.integer.value[0] = hdsp_spdif_nonaudio(hdsp);
1807 return 0;
1808 }
1809
1810 static int snd_hdsp_put_spdif_nonaudio(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1811 {
1812 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1813 int change;
1814 unsigned int val;
1815
1816 if (!snd_hdsp_use_is_exclusive(hdsp))
1817 return -EBUSY;
1818 val = ucontrol->value.integer.value[0] & 1;
1819 spin_lock_irq(&hdsp->lock);
1820 change = (int)val != hdsp_spdif_nonaudio(hdsp);
1821 hdsp_set_spdif_nonaudio(hdsp, val);
1822 spin_unlock_irq(&hdsp->lock);
1823 return change;
1824 }
1825
1826 #define HDSP_SPDIF_SAMPLE_RATE(xname, xindex) \
1827 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
1828 .name = xname, \
1829 .index = xindex, \
1830 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
1831 .info = snd_hdsp_info_spdif_sample_rate, \
1832 .get = snd_hdsp_get_spdif_sample_rate \
1833 }
1834
1835 static int snd_hdsp_info_spdif_sample_rate(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
1836 {
1837 static char *texts[] = {"32000", "44100", "48000", "64000", "88200", "96000", "None", "128000", "176400", "192000"};
1838 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1839
1840 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
1841 uinfo->count = 1;
1842 uinfo->value.enumerated.items = (hdsp->io_type == H9632) ? 10 : 7;
1843 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
1844 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
1845 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
1846 return 0;
1847 }
1848
1849 static int snd_hdsp_get_spdif_sample_rate(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1850 {
1851 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1852
1853 switch (hdsp_spdif_sample_rate(hdsp)) {
1854 case 32000:
1855 ucontrol->value.enumerated.item[0] = 0;
1856 break;
1857 case 44100:
1858 ucontrol->value.enumerated.item[0] = 1;
1859 break;
1860 case 48000:
1861 ucontrol->value.enumerated.item[0] = 2;
1862 break;
1863 case 64000:
1864 ucontrol->value.enumerated.item[0] = 3;
1865 break;
1866 case 88200:
1867 ucontrol->value.enumerated.item[0] = 4;
1868 break;
1869 case 96000:
1870 ucontrol->value.enumerated.item[0] = 5;
1871 break;
1872 case 128000:
1873 ucontrol->value.enumerated.item[0] = 7;
1874 break;
1875 case 176400:
1876 ucontrol->value.enumerated.item[0] = 8;
1877 break;
1878 case 192000:
1879 ucontrol->value.enumerated.item[0] = 9;
1880 break;
1881 default:
1882 ucontrol->value.enumerated.item[0] = 6;
1883 }
1884 return 0;
1885 }
1886
1887 #define HDSP_SYSTEM_SAMPLE_RATE(xname, xindex) \
1888 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
1889 .name = xname, \
1890 .index = xindex, \
1891 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
1892 .info = snd_hdsp_info_system_sample_rate, \
1893 .get = snd_hdsp_get_system_sample_rate \
1894 }
1895
1896 static int snd_hdsp_info_system_sample_rate(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
1897 {
1898 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
1899 uinfo->count = 1;
1900 return 0;
1901 }
1902
1903 static int snd_hdsp_get_system_sample_rate(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1904 {
1905 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1906
1907 ucontrol->value.enumerated.item[0] = hdsp->system_sample_rate;
1908 return 0;
1909 }
1910
1911 #define HDSP_AUTOSYNC_SAMPLE_RATE(xname, xindex) \
1912 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
1913 .name = xname, \
1914 .index = xindex, \
1915 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
1916 .info = snd_hdsp_info_autosync_sample_rate, \
1917 .get = snd_hdsp_get_autosync_sample_rate \
1918 }
1919
1920 static int snd_hdsp_info_autosync_sample_rate(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
1921 {
1922 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1923 static char *texts[] = {"32000", "44100", "48000", "64000", "88200", "96000", "None", "128000", "176400", "192000"};
1924 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
1925 uinfo->count = 1;
1926 uinfo->value.enumerated.items = (hdsp->io_type == H9632) ? 10 : 7 ;
1927 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
1928 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
1929 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
1930 return 0;
1931 }
1932
1933 static int snd_hdsp_get_autosync_sample_rate(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
1934 {
1935 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
1936
1937 switch (hdsp_external_sample_rate(hdsp)) {
1938 case 32000:
1939 ucontrol->value.enumerated.item[0] = 0;
1940 break;
1941 case 44100:
1942 ucontrol->value.enumerated.item[0] = 1;
1943 break;
1944 case 48000:
1945 ucontrol->value.enumerated.item[0] = 2;
1946 break;
1947 case 64000:
1948 ucontrol->value.enumerated.item[0] = 3;
1949 break;
1950 case 88200:
1951 ucontrol->value.enumerated.item[0] = 4;
1952 break;
1953 case 96000:
1954 ucontrol->value.enumerated.item[0] = 5;
1955 break;
1956 case 128000:
1957 ucontrol->value.enumerated.item[0] = 7;
1958 break;
1959 case 176400:
1960 ucontrol->value.enumerated.item[0] = 8;
1961 break;
1962 case 192000:
1963 ucontrol->value.enumerated.item[0] = 9;
1964 break;
1965 default:
1966 ucontrol->value.enumerated.item[0] = 6;
1967 }
1968 return 0;
1969 }
1970
1971 #define HDSP_SYSTEM_CLOCK_MODE(xname, xindex) \
1972 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
1973 .name = xname, \
1974 .index = xindex, \
1975 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
1976 .info = snd_hdsp_info_system_clock_mode, \
1977 .get = snd_hdsp_get_system_clock_mode \
1978 }
1979
1980 static int hdsp_system_clock_mode(struct hdsp *hdsp)
1981 {
1982 if (hdsp->control_register & HDSP_ClockModeMaster)
1983 return 0;
1984 else if (hdsp_external_sample_rate(hdsp) != hdsp->system_sample_rate)
1985 return 0;
1986 return 1;
1987 }
1988
1989 static int snd_hdsp_info_system_clock_mode(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
1990 {
1991 static char *texts[] = {"Master", "Slave" };
1992
1993 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
1994 uinfo->count = 1;
1995 uinfo->value.enumerated.items = 2;
1996 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
1997 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
1998 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
1999 return 0;
2000 }
2001
2002 static int snd_hdsp_get_system_clock_mode(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2003 {
2004 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2005
2006 ucontrol->value.enumerated.item[0] = hdsp_system_clock_mode(hdsp);
2007 return 0;
2008 }
2009
2010 #define HDSP_CLOCK_SOURCE(xname, xindex) \
2011 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2012 .name = xname, \
2013 .index = xindex, \
2014 .info = snd_hdsp_info_clock_source, \
2015 .get = snd_hdsp_get_clock_source, \
2016 .put = snd_hdsp_put_clock_source \
2017 }
2018
2019 static int hdsp_clock_source(struct hdsp *hdsp)
2020 {
2021 if (hdsp->control_register & HDSP_ClockModeMaster) {
2022 switch (hdsp->system_sample_rate) {
2023 case 32000:
2024 return 1;
2025 case 44100:
2026 return 2;
2027 case 48000:
2028 return 3;
2029 case 64000:
2030 return 4;
2031 case 88200:
2032 return 5;
2033 case 96000:
2034 return 6;
2035 case 128000:
2036 return 7;
2037 case 176400:
2038 return 8;
2039 case 192000:
2040 return 9;
2041 default:
2042 return 3;
2043 }
2044 } else {
2045 return 0;
2046 }
2047 }
2048
2049 static int hdsp_set_clock_source(struct hdsp *hdsp, int mode)
2050 {
2051 int rate;
2052 switch (mode) {
2053 case HDSP_CLOCK_SOURCE_AUTOSYNC:
2054 if (hdsp_external_sample_rate(hdsp) != 0) {
2055 if (!hdsp_set_rate(hdsp, hdsp_external_sample_rate(hdsp), 1)) {
2056 hdsp->control_register &= ~HDSP_ClockModeMaster;
2057 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
2058 return 0;
2059 }
2060 }
2061 return -1;
2062 case HDSP_CLOCK_SOURCE_INTERNAL_32KHZ:
2063 rate = 32000;
2064 break;
2065 case HDSP_CLOCK_SOURCE_INTERNAL_44_1KHZ:
2066 rate = 44100;
2067 break;
2068 case HDSP_CLOCK_SOURCE_INTERNAL_48KHZ:
2069 rate = 48000;
2070 break;
2071 case HDSP_CLOCK_SOURCE_INTERNAL_64KHZ:
2072 rate = 64000;
2073 break;
2074 case HDSP_CLOCK_SOURCE_INTERNAL_88_2KHZ:
2075 rate = 88200;
2076 break;
2077 case HDSP_CLOCK_SOURCE_INTERNAL_96KHZ:
2078 rate = 96000;
2079 break;
2080 case HDSP_CLOCK_SOURCE_INTERNAL_128KHZ:
2081 rate = 128000;
2082 break;
2083 case HDSP_CLOCK_SOURCE_INTERNAL_176_4KHZ:
2084 rate = 176400;
2085 break;
2086 case HDSP_CLOCK_SOURCE_INTERNAL_192KHZ:
2087 rate = 192000;
2088 break;
2089 default:
2090 rate = 48000;
2091 }
2092 hdsp->control_register |= HDSP_ClockModeMaster;
2093 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
2094 hdsp_set_rate(hdsp, rate, 1);
2095 return 0;
2096 }
2097
2098 static int snd_hdsp_info_clock_source(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
2099 {
2100 static char *texts[] = {"AutoSync", "Internal 32.0 kHz", "Internal 44.1 kHz", "Internal 48.0 kHz", "Internal 64.0 kHz", "Internal 88.2 kHz", "Internal 96.0 kHz", "Internal 128 kHz", "Internal 176.4 kHz", "Internal 192.0 KHz" };
2101 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2102
2103 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2104 uinfo->count = 1;
2105 if (hdsp->io_type == H9632)
2106 uinfo->value.enumerated.items = 10;
2107 else
2108 uinfo->value.enumerated.items = 7;
2109 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2110 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
2111 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
2112 return 0;
2113 }
2114
2115 static int snd_hdsp_get_clock_source(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2116 {
2117 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2118
2119 ucontrol->value.enumerated.item[0] = hdsp_clock_source(hdsp);
2120 return 0;
2121 }
2122
2123 static int snd_hdsp_put_clock_source(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2124 {
2125 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2126 int change;
2127 int val;
2128
2129 if (!snd_hdsp_use_is_exclusive(hdsp))
2130 return -EBUSY;
2131 val = ucontrol->value.enumerated.item[0];
2132 if (val < 0) val = 0;
2133 if (hdsp->io_type == H9632) {
2134 if (val > 9)
2135 val = 9;
2136 } else {
2137 if (val > 6)
2138 val = 6;
2139 }
2140 spin_lock_irq(&hdsp->lock);
2141 if (val != hdsp_clock_source(hdsp))
2142 change = (hdsp_set_clock_source(hdsp, val) == 0) ? 1 : 0;
2143 else
2144 change = 0;
2145 spin_unlock_irq(&hdsp->lock);
2146 return change;
2147 }
2148
2149 #define snd_hdsp_info_clock_source_lock snd_ctl_boolean_mono_info
2150
2151 static int snd_hdsp_get_clock_source_lock(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2152 {
2153 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2154
2155 ucontrol->value.integer.value[0] = hdsp->clock_source_locked;
2156 return 0;
2157 }
2158
2159 static int snd_hdsp_put_clock_source_lock(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2160 {
2161 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2162 int change;
2163
2164 change = (int)ucontrol->value.integer.value[0] != hdsp->clock_source_locked;
2165 if (change)
2166 hdsp->clock_source_locked = !!ucontrol->value.integer.value[0];
2167 return change;
2168 }
2169
2170 #define HDSP_DA_GAIN(xname, xindex) \
2171 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2172 .name = xname, \
2173 .index = xindex, \
2174 .info = snd_hdsp_info_da_gain, \
2175 .get = snd_hdsp_get_da_gain, \
2176 .put = snd_hdsp_put_da_gain \
2177 }
2178
2179 static int hdsp_da_gain(struct hdsp *hdsp)
2180 {
2181 switch (hdsp->control_register & HDSP_DAGainMask) {
2182 case HDSP_DAGainHighGain:
2183 return 0;
2184 case HDSP_DAGainPlus4dBu:
2185 return 1;
2186 case HDSP_DAGainMinus10dBV:
2187 return 2;
2188 default:
2189 return 1;
2190 }
2191 }
2192
2193 static int hdsp_set_da_gain(struct hdsp *hdsp, int mode)
2194 {
2195 hdsp->control_register &= ~HDSP_DAGainMask;
2196 switch (mode) {
2197 case 0:
2198 hdsp->control_register |= HDSP_DAGainHighGain;
2199 break;
2200 case 1:
2201 hdsp->control_register |= HDSP_DAGainPlus4dBu;
2202 break;
2203 case 2:
2204 hdsp->control_register |= HDSP_DAGainMinus10dBV;
2205 break;
2206 default:
2207 return -1;
2208
2209 }
2210 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
2211 return 0;
2212 }
2213
2214 static int snd_hdsp_info_da_gain(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
2215 {
2216 static char *texts[] = {"Hi Gain", "+4 dBu", "-10 dbV"};
2217
2218 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2219 uinfo->count = 1;
2220 uinfo->value.enumerated.items = 3;
2221 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2222 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
2223 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
2224 return 0;
2225 }
2226
2227 static int snd_hdsp_get_da_gain(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2228 {
2229 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2230
2231 ucontrol->value.enumerated.item[0] = hdsp_da_gain(hdsp);
2232 return 0;
2233 }
2234
2235 static int snd_hdsp_put_da_gain(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2236 {
2237 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2238 int change;
2239 int val;
2240
2241 if (!snd_hdsp_use_is_exclusive(hdsp))
2242 return -EBUSY;
2243 val = ucontrol->value.enumerated.item[0];
2244 if (val < 0) val = 0;
2245 if (val > 2) val = 2;
2246 spin_lock_irq(&hdsp->lock);
2247 if (val != hdsp_da_gain(hdsp))
2248 change = (hdsp_set_da_gain(hdsp, val) == 0) ? 1 : 0;
2249 else
2250 change = 0;
2251 spin_unlock_irq(&hdsp->lock);
2252 return change;
2253 }
2254
2255 #define HDSP_AD_GAIN(xname, xindex) \
2256 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2257 .name = xname, \
2258 .index = xindex, \
2259 .info = snd_hdsp_info_ad_gain, \
2260 .get = snd_hdsp_get_ad_gain, \
2261 .put = snd_hdsp_put_ad_gain \
2262 }
2263
2264 static int hdsp_ad_gain(struct hdsp *hdsp)
2265 {
2266 switch (hdsp->control_register & HDSP_ADGainMask) {
2267 case HDSP_ADGainMinus10dBV:
2268 return 0;
2269 case HDSP_ADGainPlus4dBu:
2270 return 1;
2271 case HDSP_ADGainLowGain:
2272 return 2;
2273 default:
2274 return 1;
2275 }
2276 }
2277
2278 static int hdsp_set_ad_gain(struct hdsp *hdsp, int mode)
2279 {
2280 hdsp->control_register &= ~HDSP_ADGainMask;
2281 switch (mode) {
2282 case 0:
2283 hdsp->control_register |= HDSP_ADGainMinus10dBV;
2284 break;
2285 case 1:
2286 hdsp->control_register |= HDSP_ADGainPlus4dBu;
2287 break;
2288 case 2:
2289 hdsp->control_register |= HDSP_ADGainLowGain;
2290 break;
2291 default:
2292 return -1;
2293
2294 }
2295 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
2296 return 0;
2297 }
2298
2299 static int snd_hdsp_info_ad_gain(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
2300 {
2301 static char *texts[] = {"-10 dBV", "+4 dBu", "Lo Gain"};
2302
2303 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2304 uinfo->count = 1;
2305 uinfo->value.enumerated.items = 3;
2306 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2307 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
2308 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
2309 return 0;
2310 }
2311
2312 static int snd_hdsp_get_ad_gain(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2313 {
2314 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2315
2316 ucontrol->value.enumerated.item[0] = hdsp_ad_gain(hdsp);
2317 return 0;
2318 }
2319
2320 static int snd_hdsp_put_ad_gain(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2321 {
2322 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2323 int change;
2324 int val;
2325
2326 if (!snd_hdsp_use_is_exclusive(hdsp))
2327 return -EBUSY;
2328 val = ucontrol->value.enumerated.item[0];
2329 if (val < 0) val = 0;
2330 if (val > 2) val = 2;
2331 spin_lock_irq(&hdsp->lock);
2332 if (val != hdsp_ad_gain(hdsp))
2333 change = (hdsp_set_ad_gain(hdsp, val) == 0) ? 1 : 0;
2334 else
2335 change = 0;
2336 spin_unlock_irq(&hdsp->lock);
2337 return change;
2338 }
2339
2340 #define HDSP_PHONE_GAIN(xname, xindex) \
2341 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2342 .name = xname, \
2343 .index = xindex, \
2344 .info = snd_hdsp_info_phone_gain, \
2345 .get = snd_hdsp_get_phone_gain, \
2346 .put = snd_hdsp_put_phone_gain \
2347 }
2348
2349 static int hdsp_phone_gain(struct hdsp *hdsp)
2350 {
2351 switch (hdsp->control_register & HDSP_PhoneGainMask) {
2352 case HDSP_PhoneGain0dB:
2353 return 0;
2354 case HDSP_PhoneGainMinus6dB:
2355 return 1;
2356 case HDSP_PhoneGainMinus12dB:
2357 return 2;
2358 default:
2359 return 0;
2360 }
2361 }
2362
2363 static int hdsp_set_phone_gain(struct hdsp *hdsp, int mode)
2364 {
2365 hdsp->control_register &= ~HDSP_PhoneGainMask;
2366 switch (mode) {
2367 case 0:
2368 hdsp->control_register |= HDSP_PhoneGain0dB;
2369 break;
2370 case 1:
2371 hdsp->control_register |= HDSP_PhoneGainMinus6dB;
2372 break;
2373 case 2:
2374 hdsp->control_register |= HDSP_PhoneGainMinus12dB;
2375 break;
2376 default:
2377 return -1;
2378
2379 }
2380 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
2381 return 0;
2382 }
2383
2384 static int snd_hdsp_info_phone_gain(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
2385 {
2386 static char *texts[] = {"0 dB", "-6 dB", "-12 dB"};
2387
2388 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2389 uinfo->count = 1;
2390 uinfo->value.enumerated.items = 3;
2391 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2392 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
2393 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
2394 return 0;
2395 }
2396
2397 static int snd_hdsp_get_phone_gain(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2398 {
2399 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2400
2401 ucontrol->value.enumerated.item[0] = hdsp_phone_gain(hdsp);
2402 return 0;
2403 }
2404
2405 static int snd_hdsp_put_phone_gain(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2406 {
2407 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2408 int change;
2409 int val;
2410
2411 if (!snd_hdsp_use_is_exclusive(hdsp))
2412 return -EBUSY;
2413 val = ucontrol->value.enumerated.item[0];
2414 if (val < 0) val = 0;
2415 if (val > 2) val = 2;
2416 spin_lock_irq(&hdsp->lock);
2417 if (val != hdsp_phone_gain(hdsp))
2418 change = (hdsp_set_phone_gain(hdsp, val) == 0) ? 1 : 0;
2419 else
2420 change = 0;
2421 spin_unlock_irq(&hdsp->lock);
2422 return change;
2423 }
2424
2425 #define HDSP_XLR_BREAKOUT_CABLE(xname, xindex) \
2426 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2427 .name = xname, \
2428 .index = xindex, \
2429 .info = snd_hdsp_info_xlr_breakout_cable, \
2430 .get = snd_hdsp_get_xlr_breakout_cable, \
2431 .put = snd_hdsp_put_xlr_breakout_cable \
2432 }
2433
2434 static int hdsp_xlr_breakout_cable(struct hdsp *hdsp)
2435 {
2436 if (hdsp->control_register & HDSP_XLRBreakoutCable)
2437 return 1;
2438 return 0;
2439 }
2440
2441 static int hdsp_set_xlr_breakout_cable(struct hdsp *hdsp, int mode)
2442 {
2443 if (mode)
2444 hdsp->control_register |= HDSP_XLRBreakoutCable;
2445 else
2446 hdsp->control_register &= ~HDSP_XLRBreakoutCable;
2447 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
2448 return 0;
2449 }
2450
2451 #define snd_hdsp_info_xlr_breakout_cable snd_ctl_boolean_mono_info
2452
2453 static int snd_hdsp_get_xlr_breakout_cable(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2454 {
2455 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2456
2457 ucontrol->value.enumerated.item[0] = hdsp_xlr_breakout_cable(hdsp);
2458 return 0;
2459 }
2460
2461 static int snd_hdsp_put_xlr_breakout_cable(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2462 {
2463 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2464 int change;
2465 int val;
2466
2467 if (!snd_hdsp_use_is_exclusive(hdsp))
2468 return -EBUSY;
2469 val = ucontrol->value.integer.value[0] & 1;
2470 spin_lock_irq(&hdsp->lock);
2471 change = (int)val != hdsp_xlr_breakout_cable(hdsp);
2472 hdsp_set_xlr_breakout_cable(hdsp, val);
2473 spin_unlock_irq(&hdsp->lock);
2474 return change;
2475 }
2476
2477 /* (De)activates old RME Analog Extension Board
2478 These are connected to the internal ADAT connector
2479 Switching this on desactivates external ADAT
2480 */
2481 #define HDSP_AEB(xname, xindex) \
2482 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2483 .name = xname, \
2484 .index = xindex, \
2485 .info = snd_hdsp_info_aeb, \
2486 .get = snd_hdsp_get_aeb, \
2487 .put = snd_hdsp_put_aeb \
2488 }
2489
2490 static int hdsp_aeb(struct hdsp *hdsp)
2491 {
2492 if (hdsp->control_register & HDSP_AnalogExtensionBoard)
2493 return 1;
2494 return 0;
2495 }
2496
2497 static int hdsp_set_aeb(struct hdsp *hdsp, int mode)
2498 {
2499 if (mode)
2500 hdsp->control_register |= HDSP_AnalogExtensionBoard;
2501 else
2502 hdsp->control_register &= ~HDSP_AnalogExtensionBoard;
2503 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
2504 return 0;
2505 }
2506
2507 #define snd_hdsp_info_aeb snd_ctl_boolean_mono_info
2508
2509 static int snd_hdsp_get_aeb(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2510 {
2511 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2512
2513 ucontrol->value.enumerated.item[0] = hdsp_aeb(hdsp);
2514 return 0;
2515 }
2516
2517 static int snd_hdsp_put_aeb(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2518 {
2519 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2520 int change;
2521 int val;
2522
2523 if (!snd_hdsp_use_is_exclusive(hdsp))
2524 return -EBUSY;
2525 val = ucontrol->value.integer.value[0] & 1;
2526 spin_lock_irq(&hdsp->lock);
2527 change = (int)val != hdsp_aeb(hdsp);
2528 hdsp_set_aeb(hdsp, val);
2529 spin_unlock_irq(&hdsp->lock);
2530 return change;
2531 }
2532
2533 #define HDSP_PREF_SYNC_REF(xname, xindex) \
2534 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2535 .name = xname, \
2536 .index = xindex, \
2537 .info = snd_hdsp_info_pref_sync_ref, \
2538 .get = snd_hdsp_get_pref_sync_ref, \
2539 .put = snd_hdsp_put_pref_sync_ref \
2540 }
2541
2542 static int hdsp_pref_sync_ref(struct hdsp *hdsp)
2543 {
2544 /* Notice that this looks at the requested sync source,
2545 not the one actually in use.
2546 */
2547
2548 switch (hdsp->control_register & HDSP_SyncRefMask) {
2549 case HDSP_SyncRef_ADAT1:
2550 return HDSP_SYNC_FROM_ADAT1;
2551 case HDSP_SyncRef_ADAT2:
2552 return HDSP_SYNC_FROM_ADAT2;
2553 case HDSP_SyncRef_ADAT3:
2554 return HDSP_SYNC_FROM_ADAT3;
2555 case HDSP_SyncRef_SPDIF:
2556 return HDSP_SYNC_FROM_SPDIF;
2557 case HDSP_SyncRef_WORD:
2558 return HDSP_SYNC_FROM_WORD;
2559 case HDSP_SyncRef_ADAT_SYNC:
2560 return HDSP_SYNC_FROM_ADAT_SYNC;
2561 default:
2562 return HDSP_SYNC_FROM_WORD;
2563 }
2564 return 0;
2565 }
2566
2567 static int hdsp_set_pref_sync_ref(struct hdsp *hdsp, int pref)
2568 {
2569 hdsp->control_register &= ~HDSP_SyncRefMask;
2570 switch (pref) {
2571 case HDSP_SYNC_FROM_ADAT1:
2572 hdsp->control_register &= ~HDSP_SyncRefMask; /* clear SyncRef bits */
2573 break;
2574 case HDSP_SYNC_FROM_ADAT2:
2575 hdsp->control_register |= HDSP_SyncRef_ADAT2;
2576 break;
2577 case HDSP_SYNC_FROM_ADAT3:
2578 hdsp->control_register |= HDSP_SyncRef_ADAT3;
2579 break;
2580 case HDSP_SYNC_FROM_SPDIF:
2581 hdsp->control_register |= HDSP_SyncRef_SPDIF;
2582 break;
2583 case HDSP_SYNC_FROM_WORD:
2584 hdsp->control_register |= HDSP_SyncRef_WORD;
2585 break;
2586 case HDSP_SYNC_FROM_ADAT_SYNC:
2587 hdsp->control_register |= HDSP_SyncRef_ADAT_SYNC;
2588 break;
2589 default:
2590 return -1;
2591 }
2592 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
2593 return 0;
2594 }
2595
2596 static int snd_hdsp_info_pref_sync_ref(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
2597 {
2598 static char *texts[] = {"Word", "IEC958", "ADAT1", "ADAT Sync", "ADAT2", "ADAT3" };
2599 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2600
2601 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2602 uinfo->count = 1;
2603
2604 switch (hdsp->io_type) {
2605 case Digiface:
2606 case H9652:
2607 uinfo->value.enumerated.items = 6;
2608 break;
2609 case Multiface:
2610 uinfo->value.enumerated.items = 4;
2611 break;
2612 case H9632:
2613 uinfo->value.enumerated.items = 3;
2614 break;
2615 default:
2616 uinfo->value.enumerated.items = 0;
2617 break;
2618 }
2619
2620 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2621 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
2622 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
2623 return 0;
2624 }
2625
2626 static int snd_hdsp_get_pref_sync_ref(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2627 {
2628 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2629
2630 ucontrol->value.enumerated.item[0] = hdsp_pref_sync_ref(hdsp);
2631 return 0;
2632 }
2633
2634 static int snd_hdsp_put_pref_sync_ref(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2635 {
2636 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2637 int change, max;
2638 unsigned int val;
2639
2640 if (!snd_hdsp_use_is_exclusive(hdsp))
2641 return -EBUSY;
2642
2643 switch (hdsp->io_type) {
2644 case Digiface:
2645 case H9652:
2646 max = 6;
2647 break;
2648 case Multiface:
2649 max = 4;
2650 break;
2651 case H9632:
2652 max = 3;
2653 break;
2654 default:
2655 return -EIO;
2656 }
2657
2658 val = ucontrol->value.enumerated.item[0] % max;
2659 spin_lock_irq(&hdsp->lock);
2660 change = (int)val != hdsp_pref_sync_ref(hdsp);
2661 hdsp_set_pref_sync_ref(hdsp, val);
2662 spin_unlock_irq(&hdsp->lock);
2663 return change;
2664 }
2665
2666 #define HDSP_AUTOSYNC_REF(xname, xindex) \
2667 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2668 .name = xname, \
2669 .index = xindex, \
2670 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
2671 .info = snd_hdsp_info_autosync_ref, \
2672 .get = snd_hdsp_get_autosync_ref, \
2673 }
2674
2675 static int hdsp_autosync_ref(struct hdsp *hdsp)
2676 {
2677 /* This looks at the autosync selected sync reference */
2678 unsigned int status2 = hdsp_read(hdsp, HDSP_status2Register);
2679
2680 switch (status2 & HDSP_SelSyncRefMask) {
2681 case HDSP_SelSyncRef_WORD:
2682 return HDSP_AUTOSYNC_FROM_WORD;
2683 case HDSP_SelSyncRef_ADAT_SYNC:
2684 return HDSP_AUTOSYNC_FROM_ADAT_SYNC;
2685 case HDSP_SelSyncRef_SPDIF:
2686 return HDSP_AUTOSYNC_FROM_SPDIF;
2687 case HDSP_SelSyncRefMask:
2688 return HDSP_AUTOSYNC_FROM_NONE;
2689 case HDSP_SelSyncRef_ADAT1:
2690 return HDSP_AUTOSYNC_FROM_ADAT1;
2691 case HDSP_SelSyncRef_ADAT2:
2692 return HDSP_AUTOSYNC_FROM_ADAT2;
2693 case HDSP_SelSyncRef_ADAT3:
2694 return HDSP_AUTOSYNC_FROM_ADAT3;
2695 default:
2696 return HDSP_AUTOSYNC_FROM_WORD;
2697 }
2698 return 0;
2699 }
2700
2701 static int snd_hdsp_info_autosync_ref(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
2702 {
2703 static char *texts[] = {"Word", "ADAT Sync", "IEC958", "None", "ADAT1", "ADAT2", "ADAT3" };
2704
2705 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2706 uinfo->count = 1;
2707 uinfo->value.enumerated.items = 7;
2708 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2709 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
2710 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
2711 return 0;
2712 }
2713
2714 static int snd_hdsp_get_autosync_ref(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2715 {
2716 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2717
2718 ucontrol->value.enumerated.item[0] = hdsp_autosync_ref(hdsp);
2719 return 0;
2720 }
2721
2722 #define HDSP_LINE_OUT(xname, xindex) \
2723 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2724 .name = xname, \
2725 .index = xindex, \
2726 .info = snd_hdsp_info_line_out, \
2727 .get = snd_hdsp_get_line_out, \
2728 .put = snd_hdsp_put_line_out \
2729 }
2730
2731 static int hdsp_line_out(struct hdsp *hdsp)
2732 {
2733 return (hdsp->control_register & HDSP_LineOut) ? 1 : 0;
2734 }
2735
2736 static int hdsp_set_line_output(struct hdsp *hdsp, int out)
2737 {
2738 if (out)
2739 hdsp->control_register |= HDSP_LineOut;
2740 else
2741 hdsp->control_register &= ~HDSP_LineOut;
2742 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
2743 return 0;
2744 }
2745
2746 #define snd_hdsp_info_line_out snd_ctl_boolean_mono_info
2747
2748 static int snd_hdsp_get_line_out(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2749 {
2750 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2751
2752 spin_lock_irq(&hdsp->lock);
2753 ucontrol->value.integer.value[0] = hdsp_line_out(hdsp);
2754 spin_unlock_irq(&hdsp->lock);
2755 return 0;
2756 }
2757
2758 static int snd_hdsp_put_line_out(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2759 {
2760 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2761 int change;
2762 unsigned int val;
2763
2764 if (!snd_hdsp_use_is_exclusive(hdsp))
2765 return -EBUSY;
2766 val = ucontrol->value.integer.value[0] & 1;
2767 spin_lock_irq(&hdsp->lock);
2768 change = (int)val != hdsp_line_out(hdsp);
2769 hdsp_set_line_output(hdsp, val);
2770 spin_unlock_irq(&hdsp->lock);
2771 return change;
2772 }
2773
2774 #define HDSP_PRECISE_POINTER(xname, xindex) \
2775 { .iface = SNDRV_CTL_ELEM_IFACE_CARD, \
2776 .name = xname, \
2777 .index = xindex, \
2778 .info = snd_hdsp_info_precise_pointer, \
2779 .get = snd_hdsp_get_precise_pointer, \
2780 .put = snd_hdsp_put_precise_pointer \
2781 }
2782
2783 static int hdsp_set_precise_pointer(struct hdsp *hdsp, int precise)
2784 {
2785 if (precise)
2786 hdsp->precise_ptr = 1;
2787 else
2788 hdsp->precise_ptr = 0;
2789 return 0;
2790 }
2791
2792 #define snd_hdsp_info_precise_pointer snd_ctl_boolean_mono_info
2793
2794 static int snd_hdsp_get_precise_pointer(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2795 {
2796 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2797
2798 spin_lock_irq(&hdsp->lock);
2799 ucontrol->value.integer.value[0] = hdsp->precise_ptr;
2800 spin_unlock_irq(&hdsp->lock);
2801 return 0;
2802 }
2803
2804 static int snd_hdsp_put_precise_pointer(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2805 {
2806 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2807 int change;
2808 unsigned int val;
2809
2810 if (!snd_hdsp_use_is_exclusive(hdsp))
2811 return -EBUSY;
2812 val = ucontrol->value.integer.value[0] & 1;
2813 spin_lock_irq(&hdsp->lock);
2814 change = (int)val != hdsp->precise_ptr;
2815 hdsp_set_precise_pointer(hdsp, val);
2816 spin_unlock_irq(&hdsp->lock);
2817 return change;
2818 }
2819
2820 #define HDSP_USE_MIDI_TASKLET(xname, xindex) \
2821 { .iface = SNDRV_CTL_ELEM_IFACE_CARD, \
2822 .name = xname, \
2823 .index = xindex, \
2824 .info = snd_hdsp_info_use_midi_tasklet, \
2825 .get = snd_hdsp_get_use_midi_tasklet, \
2826 .put = snd_hdsp_put_use_midi_tasklet \
2827 }
2828
2829 static int hdsp_set_use_midi_tasklet(struct hdsp *hdsp, int use_tasklet)
2830 {
2831 if (use_tasklet)
2832 hdsp->use_midi_tasklet = 1;
2833 else
2834 hdsp->use_midi_tasklet = 0;
2835 return 0;
2836 }
2837
2838 #define snd_hdsp_info_use_midi_tasklet snd_ctl_boolean_mono_info
2839
2840 static int snd_hdsp_get_use_midi_tasklet(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2841 {
2842 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2843
2844 spin_lock_irq(&hdsp->lock);
2845 ucontrol->value.integer.value[0] = hdsp->use_midi_tasklet;
2846 spin_unlock_irq(&hdsp->lock);
2847 return 0;
2848 }
2849
2850 static int snd_hdsp_put_use_midi_tasklet(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2851 {
2852 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2853 int change;
2854 unsigned int val;
2855
2856 if (!snd_hdsp_use_is_exclusive(hdsp))
2857 return -EBUSY;
2858 val = ucontrol->value.integer.value[0] & 1;
2859 spin_lock_irq(&hdsp->lock);
2860 change = (int)val != hdsp->use_midi_tasklet;
2861 hdsp_set_use_midi_tasklet(hdsp, val);
2862 spin_unlock_irq(&hdsp->lock);
2863 return change;
2864 }
2865
2866 #define HDSP_MIXER(xname, xindex) \
2867 { .iface = SNDRV_CTL_ELEM_IFACE_HWDEP, \
2868 .name = xname, \
2869 .index = xindex, \
2870 .device = 0, \
2871 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | \
2872 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2873 .info = snd_hdsp_info_mixer, \
2874 .get = snd_hdsp_get_mixer, \
2875 .put = snd_hdsp_put_mixer \
2876 }
2877
2878 static int snd_hdsp_info_mixer(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
2879 {
2880 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
2881 uinfo->count = 3;
2882 uinfo->value.integer.min = 0;
2883 uinfo->value.integer.max = 65536;
2884 uinfo->value.integer.step = 1;
2885 return 0;
2886 }
2887
2888 static int snd_hdsp_get_mixer(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2889 {
2890 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2891 int source;
2892 int destination;
2893 int addr;
2894
2895 source = ucontrol->value.integer.value[0];
2896 destination = ucontrol->value.integer.value[1];
2897
2898 if (source >= hdsp->max_channels)
2899 addr = hdsp_playback_to_output_key(hdsp,source-hdsp->max_channels,destination);
2900 else
2901 addr = hdsp_input_to_output_key(hdsp,source, destination);
2902
2903 spin_lock_irq(&hdsp->lock);
2904 ucontrol->value.integer.value[2] = hdsp_read_gain (hdsp, addr);
2905 spin_unlock_irq(&hdsp->lock);
2906 return 0;
2907 }
2908
2909 static int snd_hdsp_put_mixer(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2910 {
2911 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2912 int change;
2913 int source;
2914 int destination;
2915 int gain;
2916 int addr;
2917
2918 if (!snd_hdsp_use_is_exclusive(hdsp))
2919 return -EBUSY;
2920
2921 source = ucontrol->value.integer.value[0];
2922 destination = ucontrol->value.integer.value[1];
2923
2924 if (source >= hdsp->max_channels)
2925 addr = hdsp_playback_to_output_key(hdsp,source-hdsp->max_channels, destination);
2926 else
2927 addr = hdsp_input_to_output_key(hdsp,source, destination);
2928
2929 gain = ucontrol->value.integer.value[2];
2930
2931 spin_lock_irq(&hdsp->lock);
2932 change = gain != hdsp_read_gain(hdsp, addr);
2933 if (change)
2934 hdsp_write_gain(hdsp, addr, gain);
2935 spin_unlock_irq(&hdsp->lock);
2936 return change;
2937 }
2938
2939 #define HDSP_WC_SYNC_CHECK(xname, xindex) \
2940 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2941 .name = xname, \
2942 .index = xindex, \
2943 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2944 .info = snd_hdsp_info_sync_check, \
2945 .get = snd_hdsp_get_wc_sync_check \
2946 }
2947
2948 static int snd_hdsp_info_sync_check(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
2949 {
2950 static char *texts[] = {"No Lock", "Lock", "Sync" };
2951 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2952 uinfo->count = 1;
2953 uinfo->value.enumerated.items = 3;
2954 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2955 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
2956 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
2957 return 0;
2958 }
2959
2960 static int hdsp_wc_sync_check(struct hdsp *hdsp)
2961 {
2962 int status2 = hdsp_read(hdsp, HDSP_status2Register);
2963 if (status2 & HDSP_wc_lock) {
2964 if (status2 & HDSP_wc_sync)
2965 return 2;
2966 else
2967 return 1;
2968 } else
2969 return 0;
2970 return 0;
2971 }
2972
2973 static int snd_hdsp_get_wc_sync_check(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
2974 {
2975 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
2976
2977 ucontrol->value.enumerated.item[0] = hdsp_wc_sync_check(hdsp);
2978 return 0;
2979 }
2980
2981 #define HDSP_SPDIF_SYNC_CHECK(xname, xindex) \
2982 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2983 .name = xname, \
2984 .index = xindex, \
2985 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2986 .info = snd_hdsp_info_sync_check, \
2987 .get = snd_hdsp_get_spdif_sync_check \
2988 }
2989
2990 static int hdsp_spdif_sync_check(struct hdsp *hdsp)
2991 {
2992 int status = hdsp_read(hdsp, HDSP_statusRegister);
2993 if (status & HDSP_SPDIFErrorFlag)
2994 return 0;
2995 else {
2996 if (status & HDSP_SPDIFSync)
2997 return 2;
2998 else
2999 return 1;
3000 }
3001 return 0;
3002 }
3003
3004 static int snd_hdsp_get_spdif_sync_check(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
3005 {
3006 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
3007
3008 ucontrol->value.enumerated.item[0] = hdsp_spdif_sync_check(hdsp);
3009 return 0;
3010 }
3011
3012 #define HDSP_ADATSYNC_SYNC_CHECK(xname, xindex) \
3013 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3014 .name = xname, \
3015 .index = xindex, \
3016 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3017 .info = snd_hdsp_info_sync_check, \
3018 .get = snd_hdsp_get_adatsync_sync_check \
3019 }
3020
3021 static int hdsp_adatsync_sync_check(struct hdsp *hdsp)
3022 {
3023 int status = hdsp_read(hdsp, HDSP_statusRegister);
3024 if (status & HDSP_TimecodeLock) {
3025 if (status & HDSP_TimecodeSync)
3026 return 2;
3027 else
3028 return 1;
3029 } else
3030 return 0;
3031 }
3032
3033 static int snd_hdsp_get_adatsync_sync_check(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
3034 {
3035 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
3036
3037 ucontrol->value.enumerated.item[0] = hdsp_adatsync_sync_check(hdsp);
3038 return 0;
3039 }
3040
3041 #define HDSP_ADAT_SYNC_CHECK \
3042 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3043 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3044 .info = snd_hdsp_info_sync_check, \
3045 .get = snd_hdsp_get_adat_sync_check \
3046 }
3047
3048 static int hdsp_adat_sync_check(struct hdsp *hdsp, int idx)
3049 {
3050 int status = hdsp_read(hdsp, HDSP_statusRegister);
3051
3052 if (status & (HDSP_Lock0>>idx)) {
3053 if (status & (HDSP_Sync0>>idx))
3054 return 2;
3055 else
3056 return 1;
3057 } else
3058 return 0;
3059 }
3060
3061 static int snd_hdsp_get_adat_sync_check(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
3062 {
3063 int offset;
3064 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
3065
3066 offset = ucontrol->id.index - 1;
3067 snd_BUG_ON(offset < 0);
3068
3069 switch (hdsp->io_type) {
3070 case Digiface:
3071 case H9652:
3072 if (offset >= 3)
3073 return -EINVAL;
3074 break;
3075 case Multiface:
3076 case H9632:
3077 if (offset >= 1)
3078 return -EINVAL;
3079 break;
3080 default:
3081 return -EIO;
3082 }
3083
3084 ucontrol->value.enumerated.item[0] = hdsp_adat_sync_check(hdsp, offset);
3085 return 0;
3086 }
3087
3088 #define HDSP_DDS_OFFSET(xname, xindex) \
3089 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3090 .name = xname, \
3091 .index = xindex, \
3092 .info = snd_hdsp_info_dds_offset, \
3093 .get = snd_hdsp_get_dds_offset, \
3094 .put = snd_hdsp_put_dds_offset \
3095 }
3096
3097 static int hdsp_dds_offset(struct hdsp *hdsp)
3098 {
3099 u64 n;
3100 u32 r;
3101 unsigned int dds_value = hdsp->dds_value;
3102 int system_sample_rate = hdsp->system_sample_rate;
3103
3104 if (!dds_value)
3105 return 0;
3106
3107 n = DDS_NUMERATOR;
3108 /*
3109 * dds_value = n / rate
3110 * rate = n / dds_value
3111 */
3112 div64_32(&n, dds_value, &r);
3113 if (system_sample_rate >= 112000)
3114 n *= 4;
3115 else if (system_sample_rate >= 56000)
3116 n *= 2;
3117 return ((int)n) - system_sample_rate;
3118 }
3119
3120 static int hdsp_set_dds_offset(struct hdsp *hdsp, int offset_hz)
3121 {
3122 int rate = hdsp->system_sample_rate + offset_hz;
3123 hdsp_set_dds_value(hdsp, rate);
3124 return 0;
3125 }
3126
3127 static int snd_hdsp_info_dds_offset(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
3128 {
3129 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
3130 uinfo->count = 1;
3131 uinfo->value.integer.min = -5000;
3132 uinfo->value.integer.max = 5000;
3133 return 0;
3134 }
3135
3136 static int snd_hdsp_get_dds_offset(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
3137 {
3138 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
3139
3140 ucontrol->value.enumerated.item[0] = hdsp_dds_offset(hdsp);
3141 return 0;
3142 }
3143
3144 static int snd_hdsp_put_dds_offset(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
3145 {
3146 struct hdsp *hdsp = snd_kcontrol_chip(kcontrol);
3147 int change;
3148 int val;
3149
3150 if (!snd_hdsp_use_is_exclusive(hdsp))
3151 return -EBUSY;
3152 val = ucontrol->value.enumerated.item[0];
3153 spin_lock_irq(&hdsp->lock);
3154 if (val != hdsp_dds_offset(hdsp))
3155 change = (hdsp_set_dds_offset(hdsp, val) == 0) ? 1 : 0;
3156 else
3157 change = 0;
3158 spin_unlock_irq(&hdsp->lock);
3159 return change;
3160 }
3161
3162 static struct snd_kcontrol_new snd_hdsp_9632_controls[] = {
3163 HDSP_DA_GAIN("DA Gain", 0),
3164 HDSP_AD_GAIN("AD Gain", 0),
3165 HDSP_PHONE_GAIN("Phones Gain", 0),
3166 HDSP_XLR_BREAKOUT_CABLE("XLR Breakout Cable", 0),
3167 HDSP_DDS_OFFSET("DDS Sample Rate Offset", 0)
3168 };
3169
3170 static struct snd_kcontrol_new snd_hdsp_controls[] = {
3171 {
3172 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
3173 .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,DEFAULT),
3174 .info = snd_hdsp_control_spdif_info,
3175 .get = snd_hdsp_control_spdif_get,
3176 .put = snd_hdsp_control_spdif_put,
3177 },
3178 {
3179 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_INACTIVE,
3180 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
3181 .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM),
3182 .info = snd_hdsp_control_spdif_stream_info,
3183 .get = snd_hdsp_control_spdif_stream_get,
3184 .put = snd_hdsp_control_spdif_stream_put,
3185 },
3186 {
3187 .access = SNDRV_CTL_ELEM_ACCESS_READ,
3188 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
3189 .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,CON_MASK),
3190 .info = snd_hdsp_control_spdif_mask_info,
3191 .get = snd_hdsp_control_spdif_mask_get,
3192 .private_value = IEC958_AES0_NONAUDIO |
3193 IEC958_AES0_PROFESSIONAL |
3194 IEC958_AES0_CON_EMPHASIS,
3195 },
3196 {
3197 .access = SNDRV_CTL_ELEM_ACCESS_READ,
3198 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
3199 .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PRO_MASK),
3200 .info = snd_hdsp_control_spdif_mask_info,
3201 .get = snd_hdsp_control_spdif_mask_get,
3202 .private_value = IEC958_AES0_NONAUDIO |
3203 IEC958_AES0_PROFESSIONAL |
3204 IEC958_AES0_PRO_EMPHASIS,
3205 },
3206 HDSP_MIXER("Mixer", 0),
3207 HDSP_SPDIF_IN("IEC958 Input Connector", 0),
3208 HDSP_SPDIF_OUT("IEC958 Output also on ADAT1", 0),
3209 HDSP_SPDIF_PROFESSIONAL("IEC958 Professional Bit", 0),
3210 HDSP_SPDIF_EMPHASIS("IEC958 Emphasis Bit", 0),
3211 HDSP_SPDIF_NON_AUDIO("IEC958 Non-audio Bit", 0),
3212 /* 'Sample Clock Source' complies with the alsa control naming scheme */
3213 HDSP_CLOCK_SOURCE("Sample Clock Source", 0),
3214 {
3215 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
3216 .name = "Sample Clock Source Locking",
3217 .info = snd_hdsp_info_clock_source_lock,
3218 .get = snd_hdsp_get_clock_source_lock,
3219 .put = snd_hdsp_put_clock_source_lock,
3220 },
3221 HDSP_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
3222 HDSP_PREF_SYNC_REF("Preferred Sync Reference", 0),
3223 HDSP_AUTOSYNC_REF("AutoSync Reference", 0),
3224 HDSP_SPDIF_SAMPLE_RATE("SPDIF Sample Rate", 0),
3225 HDSP_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
3226 /* 'External Rate' complies with the alsa control naming scheme */
3227 HDSP_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
3228 HDSP_WC_SYNC_CHECK("Word Clock Lock Status", 0),
3229 HDSP_SPDIF_SYNC_CHECK("SPDIF Lock Status", 0),
3230 HDSP_ADATSYNC_SYNC_CHECK("ADAT Sync Lock Status", 0),
3231 HDSP_LINE_OUT("Line Out", 0),
3232 HDSP_PRECISE_POINTER("Precise Pointer", 0),
3233 HDSP_USE_MIDI_TASKLET("Use Midi Tasklet", 0),
3234 };
3235
3236 static struct snd_kcontrol_new snd_hdsp_96xx_aeb = HDSP_AEB("Analog Extension Board", 0);
3237 static struct snd_kcontrol_new snd_hdsp_adat_sync_check = HDSP_ADAT_SYNC_CHECK;
3238
3239 static int snd_hdsp_create_controls(struct snd_card *card, struct hdsp *hdsp)
3240 {
3241 unsigned int idx;
3242 int err;
3243 struct snd_kcontrol *kctl;
3244
3245 for (idx = 0; idx < ARRAY_SIZE(snd_hdsp_controls); idx++) {
3246 if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_hdsp_controls[idx], hdsp))) < 0)
3247 return err;
3248 if (idx == 1) /* IEC958 (S/PDIF) Stream */
3249 hdsp->spdif_ctl = kctl;
3250 }
3251
3252 /* ADAT SyncCheck status */
3253 snd_hdsp_adat_sync_check.name = "ADAT Lock Status";
3254 snd_hdsp_adat_sync_check.index = 1;
3255 if ((err = snd_ctl_add (card, kctl = snd_ctl_new1(&snd_hdsp_adat_sync_check, hdsp))))
3256 return err;
3257 if (hdsp->io_type == Digiface || hdsp->io_type == H9652) {
3258 for (idx = 1; idx < 3; ++idx) {
3259 snd_hdsp_adat_sync_check.index = idx+1;
3260 if ((err = snd_ctl_add (card, kctl = snd_ctl_new1(&snd_hdsp_adat_sync_check, hdsp))))
3261 return err;
3262 }
3263 }
3264
3265 /* DA, AD and Phone gain and XLR breakout cable controls for H9632 cards */
3266 if (hdsp->io_type == H9632) {
3267 for (idx = 0; idx < ARRAY_SIZE(snd_hdsp_9632_controls); idx++) {
3268 if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_hdsp_9632_controls[idx], hdsp))) < 0)
3269 return err;
3270 }
3271 }
3272
3273 /* AEB control for H96xx card */
3274 if (hdsp->io_type == H9632 || hdsp->io_type == H9652) {
3275 if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_hdsp_96xx_aeb, hdsp))) < 0)
3276 return err;
3277 }
3278
3279 return 0;
3280 }
3281
3282 /*------------------------------------------------------------
3283 /proc interface
3284 ------------------------------------------------------------*/
3285
3286 static void
3287 snd_hdsp_proc_read(struct snd_info_entry *entry, struct snd_info_buffer *buffer)
3288 {
3289 struct hdsp *hdsp = (struct hdsp *) entry->private_data;
3290 unsigned int status;
3291 unsigned int status2;
3292 char *pref_sync_ref;
3293 char *autosync_ref;
3294 char *system_clock_mode;
3295 char *clock_source;
3296 int x;
3297
3298 if (hdsp_check_for_iobox (hdsp)) {
3299 snd_iprintf(buffer, "No I/O box connected.\nPlease connect one and upload firmware.\n");
3300 return;
3301 }
3302
3303 if (hdsp_check_for_firmware(hdsp, 0)) {
3304 if (hdsp->state & HDSP_FirmwareCached) {
3305 if (snd_hdsp_load_firmware_from_cache(hdsp) != 0) {
3306 snd_iprintf(buffer, "Firmware loading from cache failed, please upload manually.\n");
3307 return;
3308 }
3309 } else {
3310 int err = -EINVAL;
3311 #ifdef HDSP_FW_LOADER
3312 err = hdsp_request_fw_loader(hdsp);
3313 #endif
3314 if (err < 0) {
3315 snd_iprintf(buffer,
3316 "No firmware loaded nor cached, "
3317 "please upload firmware.\n");
3318 return;
3319 }
3320 }
3321 }
3322
3323 status = hdsp_read(hdsp, HDSP_statusRegister);
3324 status2 = hdsp_read(hdsp, HDSP_status2Register);
3325
3326 snd_iprintf(buffer, "%s (Card #%d)\n", hdsp->card_name, hdsp->card->number + 1);
3327 snd_iprintf(buffer, "Buffers: capture %p playback %p\n",
3328 hdsp->capture_buffer, hdsp->playback_buffer);
3329 snd_iprintf(buffer, "IRQ: %d Registers bus: 0x%lx VM: 0x%lx\n",
3330 hdsp->irq, hdsp->port, (unsigned long)hdsp->iobase);
3331 snd_iprintf(buffer, "Control register: 0x%x\n", hdsp->control_register);
3332 snd_iprintf(buffer, "Control2 register: 0x%x\n", hdsp->control2_register);
3333 snd_iprintf(buffer, "Status register: 0x%x\n", status);
3334 snd_iprintf(buffer, "Status2 register: 0x%x\n", status2);
3335 snd_iprintf(buffer, "FIFO status: %d\n", hdsp_read(hdsp, HDSP_fifoStatus) & 0xff);
3336 snd_iprintf(buffer, "MIDI1 Output status: 0x%x\n", hdsp_read(hdsp, HDSP_midiStatusOut0));
3337 snd_iprintf(buffer, "MIDI1 Input status: 0x%x\n", hdsp_read(hdsp, HDSP_midiStatusIn0));
3338 snd_iprintf(buffer, "MIDI2 Output status: 0x%x\n", hdsp_read(hdsp, HDSP_midiStatusOut1));
3339 snd_iprintf(buffer, "MIDI2 Input status: 0x%x\n", hdsp_read(hdsp, HDSP_midiStatusIn1));
3340 snd_iprintf(buffer, "Use Midi Tasklet: %s\n", hdsp->use_midi_tasklet ? "on" : "off");
3341
3342 snd_iprintf(buffer, "\n");
3343
3344 x = 1 << (6 + hdsp_decode_latency(hdsp->control_register & HDSP_LatencyMask));
3345
3346 snd_iprintf(buffer, "Buffer Size (Latency): %d samples (2 periods of %lu bytes)\n", x, (unsigned long) hdsp->period_bytes);
3347 snd_iprintf(buffer, "Hardware pointer (frames): %ld\n", hdsp_hw_pointer(hdsp));
3348 snd_iprintf(buffer, "Precise pointer: %s\n", hdsp->precise_ptr ? "on" : "off");
3349 snd_iprintf(buffer, "Line out: %s\n", (hdsp->control_register & HDSP_LineOut) ? "on" : "off");
3350
3351 snd_iprintf(buffer, "Firmware version: %d\n", (status2&HDSP_version0)|(status2&HDSP_version1)<<1|(status2&HDSP_version2)<<2);
3352
3353 snd_iprintf(buffer, "\n");
3354
3355
3356 switch (hdsp_clock_source(hdsp)) {
3357 case HDSP_CLOCK_SOURCE_AUTOSYNC:
3358 clock_source = "AutoSync";
3359 break;
3360 case HDSP_CLOCK_SOURCE_INTERNAL_32KHZ:
3361 clock_source = "Internal 32 kHz";
3362 break;
3363 case HDSP_CLOCK_SOURCE_INTERNAL_44_1KHZ:
3364 clock_source = "Internal 44.1 kHz";
3365 break;
3366 case HDSP_CLOCK_SOURCE_INTERNAL_48KHZ:
3367 clock_source = "Internal 48 kHz";
3368 break;
3369 case HDSP_CLOCK_SOURCE_INTERNAL_64KHZ:
3370 clock_source = "Internal 64 kHz";
3371 break;
3372 case HDSP_CLOCK_SOURCE_INTERNAL_88_2KHZ:
3373 clock_source = "Internal 88.2 kHz";
3374 break;
3375 case HDSP_CLOCK_SOURCE_INTERNAL_96KHZ:
3376 clock_source = "Internal 96 kHz";
3377 break;
3378 case HDSP_CLOCK_SOURCE_INTERNAL_128KHZ:
3379 clock_source = "Internal 128 kHz";
3380 break;
3381 case HDSP_CLOCK_SOURCE_INTERNAL_176_4KHZ:
3382 clock_source = "Internal 176.4 kHz";
3383 break;
3384 case HDSP_CLOCK_SOURCE_INTERNAL_192KHZ:
3385 clock_source = "Internal 192 kHz";
3386 break;
3387 default:
3388 clock_source = "Error";
3389 }
3390 snd_iprintf (buffer, "Sample Clock Source: %s\n", clock_source);
3391
3392 if (hdsp_system_clock_mode(hdsp))
3393 system_clock_mode = "Slave";
3394 else
3395 system_clock_mode = "Master";
3396
3397 switch (hdsp_pref_sync_ref (hdsp)) {
3398 case HDSP_SYNC_FROM_WORD:
3399 pref_sync_ref = "Word Clock";
3400 break;
3401 case HDSP_SYNC_FROM_ADAT_SYNC:
3402 pref_sync_ref = "ADAT Sync";
3403 break;
3404 case HDSP_SYNC_FROM_SPDIF:
3405 pref_sync_ref = "SPDIF";
3406 break;
3407 case HDSP_SYNC_FROM_ADAT1:
3408 pref_sync_ref = "ADAT1";
3409 break;
3410 case HDSP_SYNC_FROM_ADAT2:
3411 pref_sync_ref = "ADAT2";
3412 break;
3413 case HDSP_SYNC_FROM_ADAT3:
3414 pref_sync_ref = "ADAT3";
3415 break;
3416 default:
3417 pref_sync_ref = "Word Clock";
3418 break;
3419 }
3420 snd_iprintf (buffer, "Preferred Sync Reference: %s\n", pref_sync_ref);
3421
3422 switch (hdsp_autosync_ref (hdsp)) {
3423 case HDSP_AUTOSYNC_FROM_WORD:
3424 autosync_ref = "Word Clock";
3425 break;
3426 case HDSP_AUTOSYNC_FROM_ADAT_SYNC:
3427 autosync_ref = "ADAT Sync";
3428 break;
3429 case HDSP_AUTOSYNC_FROM_SPDIF:
3430 autosync_ref = "SPDIF";
3431 break;
3432 case HDSP_AUTOSYNC_FROM_NONE:
3433 autosync_ref = "None";
3434 break;
3435 case HDSP_AUTOSYNC_FROM_ADAT1:
3436 autosync_ref = "ADAT1";
3437 break;
3438 case HDSP_AUTOSYNC_FROM_ADAT2:
3439 autosync_ref = "ADAT2";
3440 break;
3441 case HDSP_AUTOSYNC_FROM_ADAT3:
3442 autosync_ref = "ADAT3";
3443 break;
3444 default:
3445 autosync_ref = "---";
3446 break;
3447 }
3448 snd_iprintf (buffer, "AutoSync Reference: %s\n", autosync_ref);
3449
3450 snd_iprintf (buffer, "AutoSync Frequency: %d\n", hdsp_external_sample_rate(hdsp));
3451
3452 snd_iprintf (buffer, "System Clock Mode: %s\n", system_clock_mode);
3453
3454 snd_iprintf (buffer, "System Clock Frequency: %d\n", hdsp->system_sample_rate);
3455 snd_iprintf (buffer, "System Clock Locked: %s\n", hdsp->clock_source_locked ? "Yes" : "No");
3456
3457 snd_iprintf(buffer, "\n");
3458
3459 switch (hdsp_spdif_in(hdsp)) {
3460 case HDSP_SPDIFIN_OPTICAL:
3461 snd_iprintf(buffer, "IEC958 input: Optical\n");
3462 break;
3463 case HDSP_SPDIFIN_COAXIAL:
3464 snd_iprintf(buffer, "IEC958 input: Coaxial\n");
3465 break;
3466 case HDSP_SPDIFIN_INTERNAL:
3467 snd_iprintf(buffer, "IEC958 input: Internal\n");
3468 break;
3469 case HDSP_SPDIFIN_AES:
3470 snd_iprintf(buffer, "IEC958 input: AES\n");
3471 break;
3472 default:
3473 snd_iprintf(buffer, "IEC958 input: ???\n");
3474 break;
3475 }
3476
3477 if (hdsp->control_register & HDSP_SPDIFOpticalOut)
3478 snd_iprintf(buffer, "IEC958 output: Coaxial & ADAT1\n");
3479 else
3480 snd_iprintf(buffer, "IEC958 output: Coaxial only\n");
3481
3482 if (hdsp->control_register & HDSP_SPDIFProfessional)
3483 snd_iprintf(buffer, "IEC958 quality: Professional\n");
3484 else
3485 snd_iprintf(buffer, "IEC958 quality: Consumer\n");
3486
3487 if (hdsp->control_register & HDSP_SPDIFEmphasis)
3488 snd_iprintf(buffer, "IEC958 emphasis: on\n");
3489 else
3490 snd_iprintf(buffer, "IEC958 emphasis: off\n");
3491
3492 if (hdsp->control_register & HDSP_SPDIFNonAudio)
3493 snd_iprintf(buffer, "IEC958 NonAudio: on\n");
3494 else
3495 snd_iprintf(buffer, "IEC958 NonAudio: off\n");
3496 if ((x = hdsp_spdif_sample_rate (hdsp)) != 0)
3497 snd_iprintf (buffer, "IEC958 sample rate: %d\n", x);
3498 else
3499 snd_iprintf (buffer, "IEC958 sample rate: Error flag set\n");
3500
3501 snd_iprintf(buffer, "\n");
3502
3503 /* Sync Check */
3504 x = status & HDSP_Sync0;
3505 if (status & HDSP_Lock0)
3506 snd_iprintf(buffer, "ADAT1: %s\n", x ? "Sync" : "Lock");
3507 else
3508 snd_iprintf(buffer, "ADAT1: No Lock\n");
3509
3510 switch (hdsp->io_type) {
3511 case Digiface:
3512 case H9652:
3513 x = status & HDSP_Sync1;
3514 if (status & HDSP_Lock1)
3515 snd_iprintf(buffer, "ADAT2: %s\n", x ? "Sync" : "Lock");
3516 else
3517 snd_iprintf(buffer, "ADAT2: No Lock\n");
3518 x = status & HDSP_Sync2;
3519 if (status & HDSP_Lock2)
3520 snd_iprintf(buffer, "ADAT3: %s\n", x ? "Sync" : "Lock");
3521 else
3522 snd_iprintf(buffer, "ADAT3: No Lock\n");
3523 break;
3524 default:
3525 /* relax */
3526 break;
3527 }
3528
3529 x = status & HDSP_SPDIFSync;
3530 if (status & HDSP_SPDIFErrorFlag)
3531 snd_iprintf (buffer, "SPDIF: No Lock\n");
3532 else
3533 snd_iprintf (buffer, "SPDIF: %s\n", x ? "Sync" : "Lock");
3534
3535 x = status2 & HDSP_wc_sync;
3536 if (status2 & HDSP_wc_lock)
3537 snd_iprintf (buffer, "Word Clock: %s\n", x ? "Sync" : "Lock");
3538 else
3539 snd_iprintf (buffer, "Word Clock: No Lock\n");
3540
3541 x = status & HDSP_TimecodeSync;
3542 if (status & HDSP_TimecodeLock)
3543 snd_iprintf(buffer, "ADAT Sync: %s\n", x ? "Sync" : "Lock");
3544 else
3545 snd_iprintf(buffer, "ADAT Sync: No Lock\n");
3546
3547 snd_iprintf(buffer, "\n");
3548
3549 /* Informations about H9632 specific controls */
3550 if (hdsp->io_type == H9632) {
3551 char *tmp;
3552
3553 switch (hdsp_ad_gain(hdsp)) {
3554 case 0:
3555 tmp = "-10 dBV";
3556 break;
3557 case 1:
3558 tmp = "+4 dBu";
3559 break;
3560 default:
3561 tmp = "Lo Gain";
3562 break;
3563 }
3564 snd_iprintf(buffer, "AD Gain : %s\n", tmp);
3565
3566 switch (hdsp_da_gain(hdsp)) {
3567 case 0:
3568 tmp = "Hi Gain";
3569 break;
3570 case 1:
3571 tmp = "+4 dBu";
3572 break;
3573 default:
3574 tmp = "-10 dBV";
3575 break;
3576 }
3577 snd_iprintf(buffer, "DA Gain : %s\n", tmp);
3578
3579 switch (hdsp_phone_gain(hdsp)) {
3580 case 0:
3581 tmp = "0 dB";
3582 break;
3583 case 1:
3584 tmp = "-6 dB";
3585 break;
3586 default:
3587 tmp = "-12 dB";
3588 break;
3589 }
3590 snd_iprintf(buffer, "Phones Gain : %s\n", tmp);
3591
3592 snd_iprintf(buffer, "XLR Breakout Cable : %s\n", hdsp_xlr_breakout_cable(hdsp) ? "yes" : "no");
3593
3594 if (hdsp->control_register & HDSP_AnalogExtensionBoard)
3595 snd_iprintf(buffer, "AEB : on (ADAT1 internal)\n");
3596 else
3597 snd_iprintf(buffer, "AEB : off (ADAT1 external)\n");
3598 snd_iprintf(buffer, "\n");
3599 }
3600
3601 }
3602
3603 static void snd_hdsp_proc_init(struct hdsp *hdsp)
3604 {
3605 struct snd_info_entry *entry;
3606
3607 if (! snd_card_proc_new(hdsp->card, "hdsp", &entry))
3608 snd_info_set_text_ops(entry, hdsp, snd_hdsp_proc_read);
3609 }
3610
3611 static void snd_hdsp_free_buffers(struct hdsp *hdsp)
3612 {
3613 snd_hammerfall_free_buffer(&hdsp->capture_dma_buf, hdsp->pci);
3614 snd_hammerfall_free_buffer(&hdsp->playback_dma_buf, hdsp->pci);
3615 }
3616
3617 static int __devinit snd_hdsp_initialize_memory(struct hdsp *hdsp)
3618 {
3619 unsigned long pb_bus, cb_bus;
3620
3621 if (snd_hammerfall_get_buffer(hdsp->pci, &hdsp->capture_dma_buf, HDSP_DMA_AREA_BYTES) < 0 ||
3622 snd_hammerfall_get_buffer(hdsp->pci, &hdsp->playback_dma_buf, HDSP_DMA_AREA_BYTES) < 0) {
3623 if (hdsp->capture_dma_buf.area)
3624 snd_dma_free_pages(&hdsp->capture_dma_buf);
3625 printk(KERN_ERR "%s: no buffers available\n", hdsp->card_name);
3626 return -ENOMEM;
3627 }
3628
3629 /* Align to bus-space 64K boundary */
3630
3631 cb_bus = ALIGN(hdsp->capture_dma_buf.addr, 0x10000ul);
3632 pb_bus = ALIGN(hdsp->playback_dma_buf.addr, 0x10000ul);
3633
3634 /* Tell the card where it is */
3635
3636 hdsp_write(hdsp, HDSP_inputBufferAddress, cb_bus);
3637 hdsp_write(hdsp, HDSP_outputBufferAddress, pb_bus);
3638
3639 hdsp->capture_buffer = hdsp->capture_dma_buf.area + (cb_bus - hdsp->capture_dma_buf.addr);
3640 hdsp->playback_buffer = hdsp->playback_dma_buf.area + (pb_bus - hdsp->playback_dma_buf.addr);
3641
3642 return 0;
3643 }
3644
3645 static int snd_hdsp_set_defaults(struct hdsp *hdsp)
3646 {
3647 unsigned int i;
3648
3649 /* ASSUMPTION: hdsp->lock is either held, or
3650 there is no need to hold it (e.g. during module
3651 initialization).
3652 */
3653
3654 /* set defaults:
3655
3656 SPDIF Input via Coax
3657 Master clock mode
3658 maximum latency (7 => 2^7 = 8192 samples, 64Kbyte buffer,
3659 which implies 2 4096 sample, 32Kbyte periods).
3660 Enable line out.
3661 */
3662
3663 hdsp->control_register = HDSP_ClockModeMaster |
3664 HDSP_SPDIFInputCoaxial |
3665 hdsp_encode_latency(7) |
3666 HDSP_LineOut;
3667
3668
3669 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
3670
3671 #ifdef SNDRV_BIG_ENDIAN
3672 hdsp->control2_register = HDSP_BIGENDIAN_MODE;
3673 #else
3674 hdsp->control2_register = 0;
3675 #endif
3676 if (hdsp->io_type == H9652)
3677 snd_hdsp_9652_enable_mixer (hdsp);
3678 else
3679 hdsp_write (hdsp, HDSP_control2Reg, hdsp->control2_register);
3680
3681 hdsp_reset_hw_pointer(hdsp);
3682 hdsp_compute_period_size(hdsp);
3683
3684 /* silence everything */
3685
3686 for (i = 0; i < HDSP_MATRIX_MIXER_SIZE; ++i)
3687 hdsp->mixer_matrix[i] = MINUS_INFINITY_GAIN;
3688
3689 for (i = 0; i < ((hdsp->io_type == H9652 || hdsp->io_type == H9632) ? 1352 : HDSP_MATRIX_MIXER_SIZE); ++i) {
3690 if (hdsp_write_gain (hdsp, i, MINUS_INFINITY_GAIN))
3691 return -EIO;
3692 }
3693
3694 /* H9632 specific defaults */
3695 if (hdsp->io_type == H9632) {
3696 hdsp->control_register |= (HDSP_DAGainPlus4dBu | HDSP_ADGainPlus4dBu | HDSP_PhoneGain0dB);
3697 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
3698 }
3699
3700 /* set a default rate so that the channel map is set up.
3701 */
3702
3703 hdsp_set_rate(hdsp, 48000, 1);
3704
3705 return 0;
3706 }
3707
3708 static void hdsp_midi_tasklet(unsigned long arg)
3709 {
3710 struct hdsp *hdsp = (struct hdsp *)arg;
3711
3712 if (hdsp->midi[0].pending)
3713 snd_hdsp_midi_input_read (&hdsp->midi[0]);
3714 if (hdsp->midi[1].pending)
3715 snd_hdsp_midi_input_read (&hdsp->midi[1]);
3716 }
3717
3718 static irqreturn_t snd_hdsp_interrupt(int irq, void *dev_id)
3719 {
3720 struct hdsp *hdsp = (struct hdsp *) dev_id;
3721 unsigned int status;
3722 int audio;
3723 int midi0;
3724 int midi1;
3725 unsigned int midi0status;
3726 unsigned int midi1status;
3727 int schedule = 0;
3728
3729 status = hdsp_read(hdsp, HDSP_statusRegister);
3730
3731 audio = status & HDSP_audioIRQPending;
3732 midi0 = status & HDSP_midi0IRQPending;
3733 midi1 = status & HDSP_midi1IRQPending;
3734
3735 if (!audio && !midi0 && !midi1)
3736 return IRQ_NONE;
3737
3738 hdsp_write(hdsp, HDSP_interruptConfirmation, 0);
3739
3740 midi0status = hdsp_read (hdsp, HDSP_midiStatusIn0) & 0xff;
3741 midi1status = hdsp_read (hdsp, HDSP_midiStatusIn1) & 0xff;
3742
3743 if (audio) {
3744 if (hdsp->capture_substream)
3745 snd_pcm_period_elapsed(hdsp->pcm->streams[SNDRV_PCM_STREAM_CAPTURE].substream);
3746
3747 if (hdsp->playback_substream)
3748 snd_pcm_period_elapsed(hdsp->pcm->streams[SNDRV_PCM_STREAM_PLAYBACK].substream);
3749 }
3750
3751 if (midi0 && midi0status) {
3752 if (hdsp->use_midi_tasklet) {
3753 /* we disable interrupts for this input until processing is done */
3754 hdsp->control_register &= ~HDSP_Midi0InterruptEnable;
3755 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
3756 hdsp->midi[0].pending = 1;
3757 schedule = 1;
3758 } else {
3759 snd_hdsp_midi_input_read (&hdsp->midi[0]);
3760 }
3761 }
3762 if (hdsp->io_type != Multiface && hdsp->io_type != H9632 && midi1 && midi1status) {
3763 if (hdsp->use_midi_tasklet) {
3764 /* we disable interrupts for this input until processing is done */
3765 hdsp->control_register &= ~HDSP_Midi1InterruptEnable;
3766 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register);
3767 hdsp->midi[1].pending = 1;
3768 schedule = 1;
3769 } else {
3770 snd_hdsp_midi_input_read (&hdsp->midi[1]);
3771 }
3772 }
3773 if (hdsp->use_midi_tasklet && schedule)
3774 tasklet_schedule(&hdsp->midi_tasklet);
3775 return IRQ_HANDLED;
3776 }
3777
3778 static snd_pcm_uframes_t snd_hdsp_hw_pointer(struct snd_pcm_substream *substream)
3779 {
3780 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
3781 return hdsp_hw_pointer(hdsp);
3782 }
3783
3784 static char *hdsp_channel_buffer_location(struct hdsp *hdsp,
3785 int stream,
3786 int channel)
3787
3788 {
3789 int mapped_channel;
3790
3791 if (snd_BUG_ON(channel < 0 || channel >= hdsp->max_channels))
3792 return NULL;
3793
3794 if ((mapped_channel = hdsp->channel_map[channel]) < 0)
3795 return NULL;
3796
3797 if (stream == SNDRV_PCM_STREAM_CAPTURE)
3798 return hdsp->capture_buffer + (mapped_channel * HDSP_CHANNEL_BUFFER_BYTES);
3799 else
3800 return hdsp->playback_buffer + (mapped_channel * HDSP_CHANNEL_BUFFER_BYTES);
3801 }
3802
3803 static int snd_hdsp_playback_copy(struct snd_pcm_substream *substream, int channel,
3804 snd_pcm_uframes_t pos, void __user *src, snd_pcm_uframes_t count)
3805 {
3806 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
3807 char *channel_buf;
3808
3809 if (snd_BUG_ON(pos + count > HDSP_CHANNEL_BUFFER_BYTES / 4))
3810 return -EINVAL;
3811
3812 channel_buf = hdsp_channel_buffer_location (hdsp, substream->pstr->stream, channel);
3813 if (snd_BUG_ON(!channel_buf))
3814 return -EIO;
3815 if (copy_from_user(channel_buf + pos * 4, src, count * 4))
3816 return -EFAULT;
3817 return count;
3818 }
3819
3820 static int snd_hdsp_capture_copy(struct snd_pcm_substream *substream, int channel,
3821 snd_pcm_uframes_t pos, void __user *dst, snd_pcm_uframes_t count)
3822 {
3823 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
3824 char *channel_buf;
3825
3826 if (snd_BUG_ON(pos + count > HDSP_CHANNEL_BUFFER_BYTES / 4))
3827 return -EINVAL;
3828
3829 channel_buf = hdsp_channel_buffer_location (hdsp, substream->pstr->stream, channel);
3830 if (snd_BUG_ON(!channel_buf))
3831 return -EIO;
3832 if (copy_to_user(dst, channel_buf + pos * 4, count * 4))
3833 return -EFAULT;
3834 return count;
3835 }
3836
3837 static int snd_hdsp_hw_silence(struct snd_pcm_substream *substream, int channel,
3838 snd_pcm_uframes_t pos, snd_pcm_uframes_t count)
3839 {
3840 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
3841 char *channel_buf;
3842
3843 channel_buf = hdsp_channel_buffer_location (hdsp, substream->pstr->stream, channel);
3844 if (snd_BUG_ON(!channel_buf))
3845 return -EIO;
3846 memset(channel_buf + pos * 4, 0, count * 4);
3847 return count;
3848 }
3849
3850 static int snd_hdsp_reset(struct snd_pcm_substream *substream)
3851 {
3852 struct snd_pcm_runtime *runtime = substream->runtime;
3853 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
3854 struct snd_pcm_substream *other;
3855 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
3856 other = hdsp->capture_substream;
3857 else
3858 other = hdsp->playback_substream;
3859 if (hdsp->running)
3860 runtime->status->hw_ptr = hdsp_hw_pointer(hdsp);
3861 else
3862 runtime->status->hw_ptr = 0;
3863 if (other) {
3864 struct snd_pcm_substream *s;
3865 struct snd_pcm_runtime *oruntime = other->runtime;
3866 snd_pcm_group_for_each_entry(s, substream) {
3867 if (s == other) {
3868 oruntime->status->hw_ptr = runtime->status->hw_ptr;
3869 break;
3870 }
3871 }
3872 }
3873 return 0;
3874 }
3875
3876 static int snd_hdsp_hw_params(struct snd_pcm_substream *substream,
3877 struct snd_pcm_hw_params *params)
3878 {
3879 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
3880 int err;
3881 pid_t this_pid;
3882 pid_t other_pid;
3883
3884 if (hdsp_check_for_iobox (hdsp))
3885 return -EIO;
3886
3887 if (hdsp_check_for_firmware(hdsp, 1))
3888 return -EIO;
3889
3890 spin_lock_irq(&hdsp->lock);
3891
3892 if (substream->pstr->stream == SNDRV_PCM_STREAM_PLAYBACK) {
3893 hdsp->control_register &= ~(HDSP_SPDIFProfessional | HDSP_SPDIFNonAudio | HDSP_SPDIFEmphasis);
3894 hdsp_write(hdsp, HDSP_controlRegister, hdsp->control_register |= hdsp->creg_spdif_stream);
3895 this_pid = hdsp->playback_pid;
3896 other_pid = hdsp->capture_pid;
3897 } else {
3898 this_pid = hdsp->capture_pid;
3899 other_pid = hdsp->playback_pid;
3900 }
3901
3902 if ((other_pid > 0) && (this_pid != other_pid)) {
3903
3904 /* The other stream is open, and not by the same
3905 task as this one. Make sure that the parameters
3906 that matter are the same.
3907 */
3908
3909 if (params_rate(params) != hdsp->system_sample_rate) {
3910 spin_unlock_irq(&hdsp->lock);
3911 _snd_pcm_hw_param_setempty(params, SNDRV_PCM_HW_PARAM_RATE);
3912 return -EBUSY;
3913 }
3914
3915 if (params_period_size(params) != hdsp->period_bytes / 4) {
3916 spin_unlock_irq(&hdsp->lock);
3917 _snd_pcm_hw_param_setempty(params, SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
3918 return -EBUSY;
3919 }
3920
3921 /* We're fine. */
3922
3923 spin_unlock_irq(&hdsp->lock);
3924 return 0;
3925
3926 } else {
3927 spin_unlock_irq(&hdsp->lock);
3928 }
3929
3930 /* how to make sure that the rate matches an externally-set one ?
3931 */
3932
3933 spin_lock_irq(&hdsp->lock);
3934 if (! hdsp->clock_source_locked) {
3935 if ((err = hdsp_set_rate(hdsp, params_rate(params), 0)) < 0) {
3936 spin_unlock_irq(&hdsp->lock);
3937 _snd_pcm_hw_param_setempty(params, SNDRV_PCM_HW_PARAM_RATE);
3938 return err;
3939 }
3940 }
3941 spin_unlock_irq(&hdsp->lock);
3942
3943 if ((err = hdsp_set_interrupt_interval(hdsp, params_period_size(params))) < 0) {
3944 _snd_pcm_hw_param_setempty(params, SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
3945 return err;
3946 }
3947
3948 return 0;
3949 }
3950
3951 static int snd_hdsp_channel_info(struct snd_pcm_substream *substream,
3952 struct snd_pcm_channel_info *info)
3953 {
3954 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
3955 int mapped_channel;
3956
3957 if (snd_BUG_ON(info->channel >= hdsp->max_channels))
3958 return -EINVAL;
3959
3960 if ((mapped_channel = hdsp->channel_map[info->channel]) < 0)
3961 return -EINVAL;
3962
3963 info->offset = mapped_channel * HDSP_CHANNEL_BUFFER_BYTES;
3964 info->first = 0;
3965 info->step = 32;
3966 return 0;
3967 }
3968
3969 static int snd_hdsp_ioctl(struct snd_pcm_substream *substream,
3970 unsigned int cmd, void *arg)
3971 {
3972 switch (cmd) {
3973 case SNDRV_PCM_IOCTL1_RESET:
3974 return snd_hdsp_reset(substream);
3975 case SNDRV_PCM_IOCTL1_CHANNEL_INFO:
3976 return snd_hdsp_channel_info(substream, arg);
3977 default:
3978 break;
3979 }
3980
3981 return snd_pcm_lib_ioctl(substream, cmd, arg);
3982 }
3983
3984 static int snd_hdsp_trigger(struct snd_pcm_substream *substream, int cmd)
3985 {
3986 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
3987 struct snd_pcm_substream *other;
3988 int running;
3989
3990 if (hdsp_check_for_iobox (hdsp))
3991 return -EIO;
3992
3993 if (hdsp_check_for_firmware(hdsp, 0)) /* no auto-loading in trigger */
3994 return -EIO;
3995
3996 spin_lock(&hdsp->lock);
3997 running = hdsp->running;
3998 switch (cmd) {
3999 case SNDRV_PCM_TRIGGER_START:
4000 running |= 1 << substream->stream;
4001 break;
4002 case SNDRV_PCM_TRIGGER_STOP:
4003 running &= ~(1 << substream->stream);
4004 break;
4005 default:
4006 snd_BUG();
4007 spin_unlock(&hdsp->lock);
4008 return -EINVAL;
4009 }
4010 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
4011 other = hdsp->capture_substream;
4012 else
4013 other = hdsp->playback_substream;
4014
4015 if (other) {
4016 struct snd_pcm_substream *s;
4017 snd_pcm_group_for_each_entry(s, substream) {
4018 if (s == other) {
4019 snd_pcm_trigger_done(s, substream);
4020 if (cmd == SNDRV_PCM_TRIGGER_START)
4021 running |= 1 << s->stream;
4022 else
4023 running &= ~(1 << s->stream);
4024 goto _ok;
4025 }
4026 }
4027 if (cmd == SNDRV_PCM_TRIGGER_START) {
4028 if (!(running & (1 << SNDRV_PCM_STREAM_PLAYBACK)) &&
4029 substream->stream == SNDRV_PCM_STREAM_CAPTURE)
4030 hdsp_silence_playback(hdsp);
4031 } else {
4032 if (running &&
4033 substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
4034 hdsp_silence_playback(hdsp);
4035 }
4036 } else {
4037 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
4038 hdsp_silence_playback(hdsp);
4039 }
4040 _ok:
4041 snd_pcm_trigger_done(substream, substream);
4042 if (!hdsp->running && running)
4043 hdsp_start_audio(hdsp);
4044 else if (hdsp->running && !running)
4045 hdsp_stop_audio(hdsp);
4046 hdsp->running = running;
4047 spin_unlock(&hdsp->lock);
4048
4049 return 0;
4050 }
4051
4052 static int snd_hdsp_prepare(struct snd_pcm_substream *substream)
4053 {
4054 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
4055 int result = 0;
4056
4057 if (hdsp_check_for_iobox (hdsp))
4058 return -EIO;
4059
4060 if (hdsp_check_for_firmware(hdsp, 1))
4061 return -EIO;
4062
4063 spin_lock_irq(&hdsp->lock);
4064 if (!hdsp->running)
4065 hdsp_reset_hw_pointer(hdsp);
4066 spin_unlock_irq(&hdsp->lock);
4067 return result;
4068 }
4069
4070 static struct snd_pcm_hardware snd_hdsp_playback_subinfo =
4071 {
4072 .info = (SNDRV_PCM_INFO_MMAP |
4073 SNDRV_PCM_INFO_MMAP_VALID |
4074 SNDRV_PCM_INFO_NONINTERLEAVED |
4075 SNDRV_PCM_INFO_SYNC_START |
4076 SNDRV_PCM_INFO_DOUBLE),
4077 #ifdef SNDRV_BIG_ENDIAN
4078 .formats = SNDRV_PCM_FMTBIT_S32_BE,
4079 #else
4080 .formats = SNDRV_PCM_FMTBIT_S32_LE,
4081 #endif
4082 .rates = (SNDRV_PCM_RATE_32000 |
4083 SNDRV_PCM_RATE_44100 |
4084 SNDRV_PCM_RATE_48000 |
4085 SNDRV_PCM_RATE_64000 |
4086 SNDRV_PCM_RATE_88200 |
4087 SNDRV_PCM_RATE_96000),
4088 .rate_min = 32000,
4089 .rate_max = 96000,
4090 .channels_min = 14,
4091 .channels_max = HDSP_MAX_CHANNELS,
4092 .buffer_bytes_max = HDSP_CHANNEL_BUFFER_BYTES * HDSP_MAX_CHANNELS,
4093 .period_bytes_min = (64 * 4) * 10,
4094 .period_bytes_max = (8192 * 4) * HDSP_MAX_CHANNELS,
4095 .periods_min = 2,
4096 .periods_max = 2,
4097 .fifo_size = 0
4098 };
4099
4100 static struct snd_pcm_hardware snd_hdsp_capture_subinfo =
4101 {
4102 .info = (SNDRV_PCM_INFO_MMAP |
4103 SNDRV_PCM_INFO_MMAP_VALID |
4104 SNDRV_PCM_INFO_NONINTERLEAVED |
4105 SNDRV_PCM_INFO_SYNC_START),
4106 #ifdef SNDRV_BIG_ENDIAN
4107 .formats = SNDRV_PCM_FMTBIT_S32_BE,
4108 #else
4109 .formats = SNDRV_PCM_FMTBIT_S32_LE,
4110 #endif
4111 .rates = (SNDRV_PCM_RATE_32000 |
4112 SNDRV_PCM_RATE_44100 |
4113 SNDRV_PCM_RATE_48000 |
4114 SNDRV_PCM_RATE_64000 |
4115 SNDRV_PCM_RATE_88200 |
4116 SNDRV_PCM_RATE_96000),
4117 .rate_min = 32000,
4118 .rate_max = 96000,
4119 .channels_min = 14,
4120 .channels_max = HDSP_MAX_CHANNELS,
4121 .buffer_bytes_max = HDSP_CHANNEL_BUFFER_BYTES * HDSP_MAX_CHANNELS,
4122 .period_bytes_min = (64 * 4) * 10,
4123 .period_bytes_max = (8192 * 4) * HDSP_MAX_CHANNELS,
4124 .periods_min = 2,
4125 .periods_max = 2,
4126 .fifo_size = 0
4127 };
4128
4129 static unsigned int hdsp_period_sizes[] = { 64, 128, 256, 512, 1024, 2048, 4096, 8192 };
4130
4131 static struct snd_pcm_hw_constraint_list hdsp_hw_constraints_period_sizes = {
4132 .count = ARRAY_SIZE(hdsp_period_sizes),
4133 .list = hdsp_period_sizes,
4134 .mask = 0
4135 };
4136
4137 static unsigned int hdsp_9632_sample_rates[] = { 32000, 44100, 48000, 64000, 88200, 96000, 128000, 176400, 192000 };
4138
4139 static struct snd_pcm_hw_constraint_list hdsp_hw_constraints_9632_sample_rates = {
4140 .count = ARRAY_SIZE(hdsp_9632_sample_rates),
4141 .list = hdsp_9632_sample_rates,
4142 .mask = 0
4143 };
4144
4145 static int snd_hdsp_hw_rule_in_channels(struct snd_pcm_hw_params *params,
4146 struct snd_pcm_hw_rule *rule)
4147 {
4148 struct hdsp *hdsp = rule->private;
4149 struct snd_interval *c = hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
4150 if (hdsp->io_type == H9632) {
4151 unsigned int list[3];
4152 list[0] = hdsp->qs_in_channels;
4153 list[1] = hdsp->ds_in_channels;
4154 list[2] = hdsp->ss_in_channels;
4155 return snd_interval_list(c, 3, list, 0);
4156 } else {
4157 unsigned int list[2];
4158 list[0] = hdsp->ds_in_channels;
4159 list[1] = hdsp->ss_in_channels;
4160 return snd_interval_list(c, 2, list, 0);
4161 }
4162 }
4163
4164 static int snd_hdsp_hw_rule_out_channels(struct snd_pcm_hw_params *params,
4165 struct snd_pcm_hw_rule *rule)
4166 {
4167 unsigned int list[3];
4168 struct hdsp *hdsp = rule->private;
4169 struct snd_interval *c = hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
4170 if (hdsp->io_type == H9632) {
4171 list[0] = hdsp->qs_out_channels;
4172 list[1] = hdsp->ds_out_channels;
4173 list[2] = hdsp->ss_out_channels;
4174 return snd_interval_list(c, 3, list, 0);
4175 } else {
4176 list[0] = hdsp->ds_out_channels;
4177 list[1] = hdsp->ss_out_channels;
4178 }
4179 return snd_interval_list(c, 2, list, 0);
4180 }
4181
4182 static int snd_hdsp_hw_rule_in_channels_rate(struct snd_pcm_hw_params *params,
4183 struct snd_pcm_hw_rule *rule)
4184 {
4185 struct hdsp *hdsp = rule->private;
4186 struct snd_interval *c = hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
4187 struct snd_interval *r = hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
4188 if (r->min > 96000 && hdsp->io_type == H9632) {
4189 struct snd_interval t = {
4190 .min = hdsp->qs_in_channels,
4191 .max = hdsp->qs_in_channels,
4192 .integer = 1,
4193 };
4194 return snd_interval_refine(c, &t);
4195 } else if (r->min > 48000 && r->max <= 96000) {
4196 struct snd_interval t = {
4197 .min = hdsp->ds_in_channels,
4198 .max = hdsp->ds_in_channels,
4199 .integer = 1,
4200 };
4201 return snd_interval_refine(c, &t);
4202 } else if (r->max < 64000) {
4203 struct snd_interval t = {
4204 .min = hdsp->ss_in_channels,
4205 .max = hdsp->ss_in_channels,
4206 .integer = 1,
4207 };
4208 return snd_interval_refine(c, &t);
4209 }
4210 return 0;
4211 }
4212
4213 static int snd_hdsp_hw_rule_out_channels_rate(struct snd_pcm_hw_params *params,
4214 struct snd_pcm_hw_rule *rule)
4215 {
4216 struct hdsp *hdsp = rule->private;
4217 struct snd_interval *c = hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
4218 struct snd_interval *r = hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
4219 if (r->min > 96000 && hdsp->io_type == H9632) {
4220 struct snd_interval t = {
4221 .min = hdsp->qs_out_channels,
4222 .max = hdsp->qs_out_channels,
4223 .integer = 1,
4224 };
4225 return snd_interval_refine(c, &t);
4226 } else if (r->min > 48000 && r->max <= 96000) {
4227 struct snd_interval t = {
4228 .min = hdsp->ds_out_channels,
4229 .max = hdsp->ds_out_channels,
4230 .integer = 1,
4231 };
4232 return snd_interval_refine(c, &t);
4233 } else if (r->max < 64000) {
4234 struct snd_interval t = {
4235 .min = hdsp->ss_out_channels,
4236 .max = hdsp->ss_out_channels,
4237 .integer = 1,
4238 };
4239 return snd_interval_refine(c, &t);
4240 }
4241 return 0;
4242 }
4243
4244 static int snd_hdsp_hw_rule_rate_out_channels(struct snd_pcm_hw_params *params,
4245 struct snd_pcm_hw_rule *rule)
4246 {
4247 struct hdsp *hdsp = rule->private;
4248 struct snd_interval *c = hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
4249 struct snd_interval *r = hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
4250 if (c->min >= hdsp->ss_out_channels) {
4251 struct snd_interval t = {
4252 .min = 32000,
4253 .max = 48000,
4254 .integer = 1,
4255 };
4256 return snd_interval_refine(r, &t);
4257 } else if (c->max <= hdsp->qs_out_channels && hdsp->io_type == H9632) {
4258 struct snd_interval t = {
4259 .min = 128000,
4260 .max = 192000,
4261 .integer = 1,
4262 };
4263 return snd_interval_refine(r, &t);
4264 } else if (c->max <= hdsp->ds_out_channels) {
4265 struct snd_interval t = {
4266 .min = 64000,
4267 .max = 96000,
4268 .integer = 1,
4269 };
4270 return snd_interval_refine(r, &t);
4271 }
4272 return 0;
4273 }
4274
4275 static int snd_hdsp_hw_rule_rate_in_channels(struct snd_pcm_hw_params *params,
4276 struct snd_pcm_hw_rule *rule)
4277 {
4278 struct hdsp *hdsp = rule->private;
4279 struct snd_interval *c = hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
4280 struct snd_interval *r = hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
4281 if (c->min >= hdsp->ss_in_channels) {
4282 struct snd_interval t = {
4283 .min = 32000,
4284 .max = 48000,
4285 .integer = 1,
4286 };
4287 return snd_interval_refine(r, &t);
4288 } else if (c->max <= hdsp->qs_in_channels && hdsp->io_type == H9632) {
4289 struct snd_interval t = {
4290 .min = 128000,
4291 .max = 192000,
4292 .integer = 1,
4293 };
4294 return snd_interval_refine(r, &t);
4295 } else if (c->max <= hdsp->ds_in_channels) {
4296 struct snd_interval t = {
4297 .min = 64000,
4298 .max = 96000,
4299 .integer = 1,
4300 };
4301 return snd_interval_refine(r, &t);
4302 }
4303 return 0;
4304 }
4305
4306 static int snd_hdsp_playback_open(struct snd_pcm_substream *substream)
4307 {
4308 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
4309 struct snd_pcm_runtime *runtime = substream->runtime;
4310
4311 if (hdsp_check_for_iobox (hdsp))
4312 return -EIO;
4313
4314 if (hdsp_check_for_firmware(hdsp, 1))
4315 return -EIO;
4316
4317 spin_lock_irq(&hdsp->lock);
4318
4319 snd_pcm_set_sync(substream);
4320
4321 runtime->hw = snd_hdsp_playback_subinfo;
4322 runtime->dma_area = hdsp->playback_buffer;
4323 runtime->dma_bytes = HDSP_DMA_AREA_BYTES;
4324
4325 hdsp->playback_pid = current->pid;
4326 hdsp->playback_substream = substream;
4327
4328 spin_unlock_irq(&hdsp->lock);
4329
4330 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 24);
4331 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_SIZE, &hdsp_hw_constraints_period_sizes);
4332 if (hdsp->clock_source_locked) {
4333 runtime->hw.rate_min = runtime->hw.rate_max = hdsp->system_sample_rate;
4334 } else if (hdsp->io_type == H9632) {
4335 runtime->hw.rate_max = 192000;
4336 runtime->hw.rates = SNDRV_PCM_RATE_KNOT;
4337 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE, &hdsp_hw_constraints_9632_sample_rates);
4338 }
4339 if (hdsp->io_type == H9632) {
4340 runtime->hw.channels_min = hdsp->qs_out_channels;
4341 runtime->hw.channels_max = hdsp->ss_out_channels;
4342 }
4343
4344 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
4345 snd_hdsp_hw_rule_out_channels, hdsp,
4346 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
4347 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
4348 snd_hdsp_hw_rule_out_channels_rate, hdsp,
4349 SNDRV_PCM_HW_PARAM_RATE, -1);
4350 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
4351 snd_hdsp_hw_rule_rate_out_channels, hdsp,
4352 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
4353
4354 hdsp->creg_spdif_stream = hdsp->creg_spdif;
4355 hdsp->spdif_ctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
4356 snd_ctl_notify(hdsp->card, SNDRV_CTL_EVENT_MASK_VALUE |
4357 SNDRV_CTL_EVENT_MASK_INFO, &hdsp->spdif_ctl->id);
4358 return 0;
4359 }
4360
4361 static int snd_hdsp_playback_release(struct snd_pcm_substream *substream)
4362 {
4363 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
4364
4365 spin_lock_irq(&hdsp->lock);
4366
4367 hdsp->playback_pid = -1;
4368 hdsp->playback_substream = NULL;
4369
4370 spin_unlock_irq(&hdsp->lock);
4371
4372 hdsp->spdif_ctl->vd[0].access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE;
4373 snd_ctl_notify(hdsp->card, SNDRV_CTL_EVENT_MASK_VALUE |
4374 SNDRV_CTL_EVENT_MASK_INFO, &hdsp->spdif_ctl->id);
4375 return 0;
4376 }
4377
4378
4379 static int snd_hdsp_capture_open(struct snd_pcm_substream *substream)
4380 {
4381 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
4382 struct snd_pcm_runtime *runtime = substream->runtime;
4383
4384 if (hdsp_check_for_iobox (hdsp))
4385 return -EIO;
4386
4387 if (hdsp_check_for_firmware(hdsp, 1))
4388 return -EIO;
4389
4390 spin_lock_irq(&hdsp->lock);
4391
4392 snd_pcm_set_sync(substream);
4393
4394 runtime->hw = snd_hdsp_capture_subinfo;
4395 runtime->dma_area = hdsp->capture_buffer;
4396 runtime->dma_bytes = HDSP_DMA_AREA_BYTES;
4397
4398 hdsp->capture_pid = current->pid;
4399 hdsp->capture_substream = substream;
4400
4401 spin_unlock_irq(&hdsp->lock);
4402
4403 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 24);
4404 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_SIZE, &hdsp_hw_constraints_period_sizes);
4405 if (hdsp->io_type == H9632) {
4406 runtime->hw.channels_min = hdsp->qs_in_channels;
4407 runtime->hw.channels_max = hdsp->ss_in_channels;
4408 runtime->hw.rate_max = 192000;
4409 runtime->hw.rates = SNDRV_PCM_RATE_KNOT;
4410 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE, &hdsp_hw_constraints_9632_sample_rates);
4411 }
4412 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
4413 snd_hdsp_hw_rule_in_channels, hdsp,
4414 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
4415 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
4416 snd_hdsp_hw_rule_in_channels_rate, hdsp,
4417 SNDRV_PCM_HW_PARAM_RATE, -1);
4418 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
4419 snd_hdsp_hw_rule_rate_in_channels, hdsp,
4420 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
4421 return 0;
4422 }
4423
4424 static int snd_hdsp_capture_release(struct snd_pcm_substream *substream)
4425 {
4426 struct hdsp *hdsp = snd_pcm_substream_chip(substream);
4427
4428 spin_lock_irq(&hdsp->lock);
4429
4430 hdsp->capture_pid = -1;
4431 hdsp->capture_substream = NULL;
4432
4433 spin_unlock_irq(&hdsp->lock);
4434 return 0;
4435 }
4436
4437 /* helper functions for copying meter values */
4438 static inline int copy_u32_le(void __user *dest, void __iomem *src)
4439 {
4440 u32 val = readl(src);
4441 return copy_to_user(dest, &val, 4);
4442 }
4443
4444 static inline int copy_u64_le(void __user *dest, void __iomem *src_low, void __iomem *src_high)
4445 {
4446 u32 rms_low, rms_high;
4447 u64 rms;
4448 rms_low = readl(src_low);
4449 rms_high = readl(src_high);
4450 rms = ((u64)rms_high << 32) | rms_low;
4451 return copy_to_user(dest, &rms, 8);
4452 }
4453
4454 static inline int copy_u48_le(void __user *dest, void __iomem *src_low, void __iomem *src_high)
4455 {
4456 u32 rms_low, rms_high;
4457 u64 rms;
4458 rms_low = readl(src_low) & 0xffffff00;
4459 rms_high = readl(src_high) & 0xffffff00;
4460 rms = ((u64)rms_high << 32) | rms_low;
4461 return copy_to_user(dest, &rms, 8);
4462 }
4463
4464 static int hdsp_9652_get_peak(struct hdsp *hdsp, struct hdsp_peak_rms __user *peak_rms)
4465 {
4466 int doublespeed = 0;
4467 int i, j, channels, ofs;
4468
4469 if (hdsp_read (hdsp, HDSP_statusRegister) & HDSP_DoubleSpeedStatus)
4470 doublespeed = 1;
4471 channels = doublespeed ? 14 : 26;
4472 for (i = 0, j = 0; i < 26; ++i) {
4473 if (doublespeed && (i & 4))
4474 continue;
4475 ofs = HDSP_9652_peakBase - j * 4;
4476 if (copy_u32_le(&peak_rms->input_peaks[i], hdsp->iobase + ofs))
4477 return -EFAULT;
4478 ofs -= channels * 4;
4479 if (copy_u32_le(&peak_rms->playback_peaks[i], hdsp->iobase + ofs))
4480 return -EFAULT;
4481 ofs -= channels * 4;
4482 if (copy_u32_le(&peak_rms->output_peaks[i], hdsp->iobase + ofs))
4483 return -EFAULT;
4484 ofs = HDSP_9652_rmsBase + j * 8;
4485 if (copy_u48_le(&peak_rms->input_rms[i], hdsp->iobase + ofs,
4486 hdsp->iobase + ofs + 4))
4487 return -EFAULT;
4488 ofs += channels * 8;
4489 if (copy_u48_le(&peak_rms->playback_rms[i], hdsp->iobase + ofs,
4490 hdsp->iobase + ofs + 4))
4491 return -EFAULT;
4492 ofs += channels * 8;
4493 if (copy_u48_le(&peak_rms->output_rms[i], hdsp->iobase + ofs,
4494 hdsp->iobase + ofs + 4))
4495 return -EFAULT;
4496 j++;
4497 }
4498 return 0;
4499 }
4500
4501 static int hdsp_9632_get_peak(struct hdsp *hdsp, struct hdsp_peak_rms __user *peak_rms)
4502 {
4503 int i, j;
4504 struct hdsp_9632_meters __iomem *m;
4505 int doublespeed = 0;
4506
4507 if (hdsp_read (hdsp, HDSP_statusRegister) & HDSP_DoubleSpeedStatus)
4508 doublespeed = 1;
4509 m = (struct hdsp_9632_meters __iomem *)(hdsp->iobase+HDSP_9632_metersBase);
4510 for (i = 0, j = 0; i < 16; ++i, ++j) {
4511 if (copy_u32_le(&peak_rms->input_peaks[i], &m->input_peak[j]))
4512 return -EFAULT;
4513 if (copy_u32_le(&peak_rms->playback_peaks[i], &m->playback_peak[j]))
4514 return -EFAULT;
4515 if (copy_u32_le(&peak_rms->output_peaks[i], &m->output_peak[j]))
4516 return -EFAULT;
4517 if (copy_u64_le(&peak_rms->input_rms[i], &m->input_rms_low[j],
4518 &m->input_rms_high[j]))
4519 return -EFAULT;
4520 if (copy_u64_le(&peak_rms->playback_rms[i], &m->playback_rms_low[j],
4521 &m->playback_rms_high[j]))
4522 return -EFAULT;
4523 if (copy_u64_le(&peak_rms->output_rms[i], &m->output_rms_low[j],
4524 &m->output_rms_high[j]))
4525 return -EFAULT;
4526 if (doublespeed && i == 3) i += 4;
4527 }
4528 return 0;
4529 }
4530
4531 static int hdsp_get_peak(struct hdsp *hdsp, struct hdsp_peak_rms __user *peak_rms)
4532 {
4533 int i;
4534
4535 for (i = 0; i < 26; i++) {
4536 if (copy_u32_le(&peak_rms->playback_peaks[i],
4537 hdsp->iobase + HDSP_playbackPeakLevel + i * 4))
4538 return -EFAULT;
4539 if (copy_u32_le(&peak_rms->input_peaks[i],
4540 hdsp->iobase + HDSP_inputPeakLevel + i * 4))
4541 return -EFAULT;
4542 }
4543 for (i = 0; i < 28; i++) {
4544 if (copy_u32_le(&peak_rms->output_peaks[i],
4545 hdsp->iobase + HDSP_outputPeakLevel + i * 4))
4546 return -EFAULT;
4547 }
4548 for (i = 0; i < 26; ++i) {
4549 if (copy_u64_le(&peak_rms->playback_rms[i],
4550 hdsp->iobase + HDSP_playbackRmsLevel + i * 8 + 4,
4551 hdsp->iobase + HDSP_playbackRmsLevel + i * 8))
4552 return -EFAULT;
4553 if (copy_u64_le(&peak_rms->input_rms[i],
4554 hdsp->iobase + HDSP_inputRmsLevel + i * 8 + 4,
4555 hdsp->iobase + HDSP_inputRmsLevel + i * 8))
4556 return -EFAULT;
4557 }
4558 return 0;
4559 }
4560
4561 static int snd_hdsp_hwdep_ioctl(struct snd_hwdep *hw, struct file *file, unsigned int cmd, unsigned long arg)
4562 {
4563 struct hdsp *hdsp = (struct hdsp *)hw->private_data;
4564 void __user *argp = (void __user *)arg;
4565 int err;
4566
4567 switch (cmd) {
4568 case SNDRV_HDSP_IOCTL_GET_PEAK_RMS: {
4569 struct hdsp_peak_rms __user *peak_rms = (struct hdsp_peak_rms __user *)arg;
4570
4571 err = hdsp_check_for_iobox(hdsp);
4572 if (err < 0)
4573 return err;
4574
4575 err = hdsp_check_for_firmware(hdsp, 1);
4576 if (err < 0)
4577 return err;
4578
4579 if (!(hdsp->state & HDSP_FirmwareLoaded)) {
4580 snd_printk(KERN_ERR "Hammerfall-DSP: firmware needs to be uploaded to the card.\n");
4581 return -EINVAL;
4582 }
4583
4584 switch (hdsp->io_type) {
4585 case H9652:
4586 return hdsp_9652_get_peak(hdsp, peak_rms);
4587 case H9632:
4588 return hdsp_9632_get_peak(hdsp, peak_rms);
4589 default:
4590 return hdsp_get_peak(hdsp, peak_rms);
4591 }
4592 }
4593 case SNDRV_HDSP_IOCTL_GET_CONFIG_INFO: {
4594 struct hdsp_config_info info;
4595 unsigned long flags;
4596 int i;
4597
4598 err = hdsp_check_for_iobox(hdsp);
4599 if (err < 0)
4600 return err;
4601
4602 err = hdsp_check_for_firmware(hdsp, 1);
4603 if (err < 0)
4604 return err;
4605
4606 spin_lock_irqsave(&hdsp->lock, flags);
4607 info.pref_sync_ref = (unsigned char)hdsp_pref_sync_ref(hdsp);
4608 info.wordclock_sync_check = (unsigned char)hdsp_wc_sync_check(hdsp);
4609 if (hdsp->io_type != H9632)
4610 info.adatsync_sync_check = (unsigned char)hdsp_adatsync_sync_check(hdsp);
4611 info.spdif_sync_check = (unsigned char)hdsp_spdif_sync_check(hdsp);
4612 for (i = 0; i < ((hdsp->io_type != Multiface && hdsp->io_type != H9632) ? 3 : 1); ++i)
4613 info.adat_sync_check[i] = (unsigned char)hdsp_adat_sync_check(hdsp, i);
4614 info.spdif_in = (unsigned char)hdsp_spdif_in(hdsp);
4615 info.spdif_out = (unsigned char)hdsp_spdif_out(hdsp);
4616 info.spdif_professional = (unsigned char)hdsp_spdif_professional(hdsp);
4617 info.spdif_emphasis = (unsigned char)hdsp_spdif_emphasis(hdsp);
4618 info.spdif_nonaudio = (unsigned char)hdsp_spdif_nonaudio(hdsp);
4619 info.spdif_sample_rate = hdsp_spdif_sample_rate(hdsp);
4620 info.system_sample_rate = hdsp->system_sample_rate;
4621 info.autosync_sample_rate = hdsp_external_sample_rate(hdsp);
4622 info.system_clock_mode = (unsigned char)hdsp_system_clock_mode(hdsp);
4623 info.clock_source = (unsigned char)hdsp_clock_source(hdsp);
4624 info.autosync_ref = (unsigned char)hdsp_autosync_ref(hdsp);
4625 info.line_out = (unsigned char)hdsp_line_out(hdsp);
4626 if (hdsp->io_type == H9632) {
4627 info.da_gain = (unsigned char)hdsp_da_gain(hdsp);
4628 info.ad_gain = (unsigned char)hdsp_ad_gain(hdsp);
4629 info.phone_gain = (unsigned char)hdsp_phone_gain(hdsp);
4630 info.xlr_breakout_cable = (unsigned char)hdsp_xlr_breakout_cable(hdsp);
4631
4632 }
4633 if (hdsp->io_type == H9632 || hdsp->io_type == H9652)
4634 info.analog_extension_board = (unsigned char)hdsp_aeb(hdsp);
4635 spin_unlock_irqrestore(&hdsp->lock, flags);
4636 if (copy_to_user(argp, &info, sizeof(info)))
4637 return -EFAULT;
4638 break;
4639 }
4640 case SNDRV_HDSP_IOCTL_GET_9632_AEB: {
4641 struct hdsp_9632_aeb h9632_aeb;
4642
4643 if (hdsp->io_type != H9632) return -EINVAL;
4644 h9632_aeb.aebi = hdsp->ss_in_channels - H9632_SS_CHANNELS;
4645 h9632_aeb.aebo = hdsp->ss_out_channels - H9632_SS_CHANNELS;
4646 if (copy_to_user(argp, &h9632_aeb, sizeof(h9632_aeb)))
4647 return -EFAULT;
4648 break;
4649 }
4650 case SNDRV_HDSP_IOCTL_GET_VERSION: {
4651 struct hdsp_version hdsp_version;
4652 int err;
4653
4654 if (hdsp->io_type == H9652 || hdsp->io_type == H9632) return -EINVAL;
4655 if (hdsp->io_type == Undefined) {
4656 if ((err = hdsp_get_iobox_version(hdsp)) < 0)
4657 return err;
4658 }
4659 hdsp_version.io_type = hdsp->io_type;
4660 hdsp_version.firmware_rev = hdsp->firmware_rev;
4661 if ((err = copy_to_user(argp, &hdsp_version, sizeof(hdsp_version))))
4662 return -EFAULT;
4663 break;
4664 }
4665 case SNDRV_HDSP_IOCTL_UPLOAD_FIRMWARE: {
4666 struct hdsp_firmware __user *firmware;
4667 u32 __user *firmware_data;
4668 int err;
4669
4670 if (hdsp->io_type == H9652 || hdsp->io_type == H9632) return -EINVAL;
4671 /* SNDRV_HDSP_IOCTL_GET_VERSION must have been called */
4672 if (hdsp->io_type == Undefined) return -EINVAL;
4673
4674 if (hdsp->state & (HDSP_FirmwareCached | HDSP_FirmwareLoaded))
4675 return -EBUSY;
4676
4677 snd_printk(KERN_INFO "Hammerfall-DSP: initializing firmware upload\n");
4678 firmware = (struct hdsp_firmware __user *)argp;
4679
4680 if (get_user(firmware_data, &firmware->firmware_data))
4681 return -EFAULT;
4682
4683 if (hdsp_check_for_iobox (hdsp))
4684 return -EIO;
4685
4686 if (copy_from_user(hdsp->firmware_cache, firmware_data, sizeof(hdsp->firmware_cache)) != 0)
4687 return -EFAULT;
4688
4689 hdsp->state |= HDSP_FirmwareCached;
4690
4691 if ((err = snd_hdsp_load_firmware_from_cache(hdsp)) < 0)
4692 return err;
4693
4694 if (!(hdsp->state & HDSP_InitializationComplete)) {
4695 if ((err = snd_hdsp_enable_io(hdsp)) < 0)
4696 return err;
4697
4698 snd_hdsp_initialize_channels(hdsp);
4699 snd_hdsp_initialize_midi_flush(hdsp);
4700
4701 if ((err = snd_hdsp_create_alsa_devices(hdsp->card, hdsp)) < 0) {
4702 snd_printk(KERN_ERR "Hammerfall-DSP: error creating alsa devices\n");
4703 return err;
4704 }
4705 }
4706 break;
4707 }
4708 case SNDRV_HDSP_IOCTL_GET_MIXER: {
4709 struct hdsp_mixer __user *mixer = (struct hdsp_mixer __user *)argp;
4710 if (copy_to_user(mixer->matrix, hdsp->mixer_matrix, sizeof(unsigned short)*HDSP_MATRIX_MIXER_SIZE))
4711 return -EFAULT;
4712 break;
4713 }
4714 default:
4715 return -EINVAL;
4716 }
4717 return 0;
4718 }
4719
4720 static struct snd_pcm_ops snd_hdsp_playback_ops = {
4721 .open = snd_hdsp_playback_open,
4722 .close = snd_hdsp_playback_release,
4723 .ioctl = snd_hdsp_ioctl,
4724 .hw_params = snd_hdsp_hw_params,
4725 .prepare = snd_hdsp_prepare,
4726 .trigger = snd_hdsp_trigger,
4727 .pointer = snd_hdsp_hw_pointer,
4728 .copy = snd_hdsp_playback_copy,
4729 .silence = snd_hdsp_hw_silence,
4730 };
4731
4732 static struct snd_pcm_ops snd_hdsp_capture_ops = {
4733 .open = snd_hdsp_capture_open,
4734 .close = snd_hdsp_capture_release,
4735 .ioctl = snd_hdsp_ioctl,
4736 .hw_params = snd_hdsp_hw_params,
4737 .prepare = snd_hdsp_prepare,
4738 .trigger = snd_hdsp_trigger,
4739 .pointer = snd_hdsp_hw_pointer,
4740 .copy = snd_hdsp_capture_copy,
4741 };
4742
4743 static int snd_hdsp_create_hwdep(struct snd_card *card, struct hdsp *hdsp)
4744 {
4745 struct snd_hwdep *hw;
4746 int err;
4747
4748 if ((err = snd_hwdep_new(card, "HDSP hwdep", 0, &hw)) < 0)
4749 return err;
4750
4751 hdsp->hwdep = hw;
4752 hw->private_data = hdsp;
4753 strcpy(hw->name, "HDSP hwdep interface");
4754
4755 hw->ops.ioctl = snd_hdsp_hwdep_ioctl;
4756
4757 return 0;
4758 }
4759
4760 static int snd_hdsp_create_pcm(struct snd_card *card, struct hdsp *hdsp)
4761 {
4762 struct snd_pcm *pcm;
4763 int err;
4764
4765 if ((err = snd_pcm_new(card, hdsp->card_name, 0, 1, 1, &pcm)) < 0)
4766 return err;
4767
4768 hdsp->pcm = pcm;
4769 pcm->private_data = hdsp;
4770 strcpy(pcm->name, hdsp->card_name);
4771
4772 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_hdsp_playback_ops);
4773 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_hdsp_capture_ops);
4774
4775 pcm->info_flags = SNDRV_PCM_INFO_JOINT_DUPLEX;
4776
4777 return 0;
4778 }
4779
4780 static void snd_hdsp_9652_enable_mixer (struct hdsp *hdsp)
4781 {
4782 hdsp->control2_register |= HDSP_9652_ENABLE_MIXER;
4783 hdsp_write (hdsp, HDSP_control2Reg, hdsp->control2_register);
4784 }
4785
4786 static int snd_hdsp_enable_io (struct hdsp *hdsp)
4787 {
4788 int i;
4789
4790 if (hdsp_fifo_wait (hdsp, 0, 100)) {
4791 snd_printk(KERN_ERR "Hammerfall-DSP: enable_io fifo_wait failed\n");
4792 return -EIO;
4793 }
4794
4795 for (i = 0; i < hdsp->max_channels; ++i) {
4796 hdsp_write (hdsp, HDSP_inputEnable + (4 * i), 1);
4797 hdsp_write (hdsp, HDSP_outputEnable + (4 * i), 1);
4798 }
4799
4800 return 0;
4801 }
4802
4803 static void snd_hdsp_initialize_channels(struct hdsp *hdsp)
4804 {
4805 int status, aebi_channels, aebo_channels;
4806
4807 switch (hdsp->io_type) {
4808 case Digiface:
4809 hdsp->card_name = "RME Hammerfall DSP + Digiface";
4810 hdsp->ss_in_channels = hdsp->ss_out_channels = DIGIFACE_SS_CHANNELS;
4811 hdsp->ds_in_channels = hdsp->ds_out_channels = DIGIFACE_DS_CHANNELS;
4812 break;
4813
4814 case H9652:
4815 hdsp->card_name = "RME Hammerfall HDSP 9652";
4816 hdsp->ss_in_channels = hdsp->ss_out_channels = H9652_SS_CHANNELS;
4817 hdsp->ds_in_channels = hdsp->ds_out_channels = H9652_DS_CHANNELS;
4818 break;
4819
4820 case H9632:
4821 status = hdsp_read(hdsp, HDSP_statusRegister);
4822 /* HDSP_AEBx bits are low when AEB are connected */
4823 aebi_channels = (status & HDSP_AEBI) ? 0 : 4;
4824 aebo_channels = (status & HDSP_AEBO) ? 0 : 4;
4825 hdsp->card_name = "RME Hammerfall HDSP 9632";
4826 hdsp->ss_in_channels = H9632_SS_CHANNELS+aebi_channels;
4827 hdsp->ds_in_channels = H9632_DS_CHANNELS+aebi_channels;
4828 hdsp->qs_in_channels = H9632_QS_CHANNELS+aebi_channels;
4829 hdsp->ss_out_channels = H9632_SS_CHANNELS+aebo_channels;
4830 hdsp->ds_out_channels = H9632_DS_CHANNELS+aebo_channels;
4831 hdsp->qs_out_channels = H9632_QS_CHANNELS+aebo_channels;
4832 break;
4833
4834 case Multiface:
4835 hdsp->card_name = "RME Hammerfall DSP + Multiface";
4836 hdsp->ss_in_channels = hdsp->ss_out_channels = MULTIFACE_SS_CHANNELS;
4837 hdsp->ds_in_channels = hdsp->ds_out_channels = MULTIFACE_DS_CHANNELS;
4838 break;
4839
4840 default:
4841 /* should never get here */
4842 break;
4843 }
4844 }
4845
4846 static void snd_hdsp_initialize_midi_flush (struct hdsp *hdsp)
4847 {
4848 snd_hdsp_flush_midi_input (hdsp, 0);
4849 snd_hdsp_flush_midi_input (hdsp, 1);
4850 }
4851
4852 static int snd_hdsp_create_alsa_devices(struct snd_card *card, struct hdsp *hdsp)
4853 {
4854 int err;
4855
4856 if ((err = snd_hdsp_create_pcm(card, hdsp)) < 0) {
4857 snd_printk(KERN_ERR "Hammerfall-DSP: Error creating pcm interface\n");
4858 return err;
4859 }
4860
4861
4862 if ((err = snd_hdsp_create_midi(card, hdsp, 0)) < 0) {
4863 snd_printk(KERN_ERR "Hammerfall-DSP: Error creating first midi interface\n");
4864 return err;
4865 }
4866
4867 if (hdsp->io_type == Digiface || hdsp->io_type == H9652) {
4868 if ((err = snd_hdsp_create_midi(card, hdsp, 1)) < 0) {
4869 snd_printk(KERN_ERR "Hammerfall-DSP: Error creating second midi interface\n");
4870 return err;
4871 }
4872 }
4873
4874 if ((err = snd_hdsp_create_controls(card, hdsp)) < 0) {
4875 snd_printk(KERN_ERR "Hammerfall-DSP: Error creating ctl interface\n");
4876 return err;
4877 }
4878
4879 snd_hdsp_proc_init(hdsp);
4880
4881 hdsp->system_sample_rate = -1;
4882 hdsp->playback_pid = -1;
4883 hdsp->capture_pid = -1;
4884 hdsp->capture_substream = NULL;
4885 hdsp->playback_substream = NULL;
4886
4887 if ((err = snd_hdsp_set_defaults(hdsp)) < 0) {
4888 snd_printk(KERN_ERR "Hammerfall-DSP: Error setting default values\n");
4889 return err;
4890 }
4891
4892 if (!(hdsp->state & HDSP_InitializationComplete)) {
4893 strcpy(card->shortname, "Hammerfall DSP");
4894 sprintf(card->longname, "%s at 0x%lx, irq %d", hdsp->card_name,
4895 hdsp->port, hdsp->irq);
4896
4897 if ((err = snd_card_register(card)) < 0) {
4898 snd_printk(KERN_ERR "Hammerfall-DSP: error registering card\n");
4899 return err;
4900 }
4901 hdsp->state |= HDSP_InitializationComplete;
4902 }
4903
4904 return 0;
4905 }
4906
4907 #ifdef HDSP_FW_LOADER
4908 /* load firmware via hotplug fw loader */
4909 static int hdsp_request_fw_loader(struct hdsp *hdsp)
4910 {
4911 const char *fwfile;
4912 const struct firmware *fw;
4913 int err;
4914
4915 if (hdsp->io_type == H9652 || hdsp->io_type == H9632)
4916 return 0;
4917 if (hdsp->io_type == Undefined) {
4918 if ((err = hdsp_get_iobox_version(hdsp)) < 0)
4919 return err;
4920 if (hdsp->io_type == H9652 || hdsp->io_type == H9632)
4921 return 0;
4922 }
4923
4924 /* caution: max length of firmware filename is 30! */
4925 switch (hdsp->io_type) {
4926 case Multiface:
4927 if (hdsp->firmware_rev == 0xa)
4928 fwfile = "multiface_firmware.bin";
4929 else
4930 fwfile = "multiface_firmware_rev11.bin";
4931 break;
4932 case Digiface:
4933 if (hdsp->firmware_rev == 0xa)
4934 fwfile = "digiface_firmware.bin";
4935 else
4936 fwfile = "digiface_firmware_rev11.bin";
4937 break;
4938 default:
4939 snd_printk(KERN_ERR "Hammerfall-DSP: invalid io_type %d\n", hdsp->io_type);
4940 return -EINVAL;
4941 }
4942
4943 if (request_firmware(&fw, fwfile, &hdsp->pci->dev)) {
4944 snd_printk(KERN_ERR "Hammerfall-DSP: cannot load firmware %s\n", fwfile);
4945 return -ENOENT;
4946 }
4947 if (fw->size < sizeof(hdsp->firmware_cache)) {
4948 snd_printk(KERN_ERR "Hammerfall-DSP: too short firmware size %d (expected %d)\n",
4949 (int)fw->size, (int)sizeof(hdsp->firmware_cache));
4950 release_firmware(fw);
4951 return -EINVAL;
4952 }
4953
4954 memcpy(hdsp->firmware_cache, fw->data, sizeof(hdsp->firmware_cache));
4955
4956 release_firmware(fw);
4957
4958 hdsp->state |= HDSP_FirmwareCached;
4959
4960 if ((err = snd_hdsp_load_firmware_from_cache(hdsp)) < 0)
4961 return err;
4962
4963 if (!(hdsp->state & HDSP_InitializationComplete)) {
4964 if ((err = snd_hdsp_enable_io(hdsp)) < 0)
4965 return err;
4966
4967 if ((err = snd_hdsp_create_hwdep(hdsp->card, hdsp)) < 0) {
4968 snd_printk(KERN_ERR "Hammerfall-DSP: error creating hwdep device\n");
4969 return err;
4970 }
4971 snd_hdsp_initialize_channels(hdsp);
4972 snd_hdsp_initialize_midi_flush(hdsp);
4973 if ((err = snd_hdsp_create_alsa_devices(hdsp->card, hdsp)) < 0) {
4974 snd_printk(KERN_ERR "Hammerfall-DSP: error creating alsa devices\n");
4975 return err;
4976 }
4977 }
4978 return 0;
4979 }
4980 #endif
4981
4982 static int __devinit snd_hdsp_create(struct snd_card *card,
4983 struct hdsp *hdsp)
4984 {
4985 struct pci_dev *pci = hdsp->pci;
4986 int err;
4987 int is_9652 = 0;
4988 int is_9632 = 0;
4989
4990 hdsp->irq = -1;
4991 hdsp->state = 0;
4992 hdsp->midi[0].rmidi = NULL;
4993 hdsp->midi[1].rmidi = NULL;
4994 hdsp->midi[0].input = NULL;
4995 hdsp->midi[1].input = NULL;
4996 hdsp->midi[0].output = NULL;
4997 hdsp->midi[1].output = NULL;
4998 hdsp->midi[0].pending = 0;
4999 hdsp->midi[1].pending = 0;
5000 spin_lock_init(&hdsp->midi[0].lock);
5001 spin_lock_init(&hdsp->midi[1].lock);
5002 hdsp->iobase = NULL;
5003 hdsp->control_register = 0;
5004 hdsp->control2_register = 0;
5005 hdsp->io_type = Undefined;
5006 hdsp->max_channels = 26;
5007
5008 hdsp->card = card;
5009
5010 spin_lock_init(&hdsp->lock);
5011
5012 tasklet_init(&hdsp->midi_tasklet, hdsp_midi_tasklet, (unsigned long)hdsp);
5013
5014 pci_read_config_word(hdsp->pci, PCI_CLASS_REVISION, &hdsp->firmware_rev);
5015 hdsp->firmware_rev &= 0xff;
5016
5017 /* From Martin Bjoernsen :
5018 "It is important that the card's latency timer register in
5019 the PCI configuration space is set to a value much larger
5020 than 0 by the computer's BIOS or the driver.
5021 The windows driver always sets this 8 bit register [...]
5022 to its maximum 255 to avoid problems with some computers."
5023 */
5024 pci_write_config_byte(hdsp->pci, PCI_LATENCY_TIMER, 0xFF);
5025
5026 strcpy(card->driver, "H-DSP");
5027 strcpy(card->mixername, "Xilinx FPGA");
5028
5029 if (hdsp->firmware_rev < 0xa)
5030 return -ENODEV;
5031 else if (hdsp->firmware_rev < 0x64)
5032 hdsp->card_name = "RME Hammerfall DSP";
5033 else if (hdsp->firmware_rev < 0x96) {
5034 hdsp->card_name = "RME HDSP 9652";
5035 is_9652 = 1;
5036 } else {
5037 hdsp->card_name = "RME HDSP 9632";
5038 hdsp->max_channels = 16;
5039 is_9632 = 1;
5040 }
5041
5042 if ((err = pci_enable_device(pci)) < 0)
5043 return err;
5044
5045 pci_set_master(hdsp->pci);
5046
5047 if ((err = pci_request_regions(pci, "hdsp")) < 0)
5048 return err;
5049 hdsp->port = pci_resource_start(pci, 0);
5050 if ((hdsp->iobase = ioremap_nocache(hdsp->port, HDSP_IO_EXTENT)) == NULL) {
5051 snd_printk(KERN_ERR "Hammerfall-DSP: unable to remap region 0x%lx-0x%lx\n", hdsp->port, hdsp->port + HDSP_IO_EXTENT - 1);
5052 return -EBUSY;
5053 }
5054
5055 if (request_irq(pci->irq, snd_hdsp_interrupt, IRQF_SHARED,
5056 "hdsp", hdsp)) {
5057 snd_printk(KERN_ERR "Hammerfall-DSP: unable to use IRQ %d\n", pci->irq);
5058 return -EBUSY;
5059 }
5060
5061 hdsp->irq = pci->irq;
5062 hdsp->precise_ptr = 0;
5063 hdsp->use_midi_tasklet = 1;
5064 hdsp->dds_value = 0;
5065
5066 if ((err = snd_hdsp_initialize_memory(hdsp)) < 0)
5067 return err;
5068
5069 if (!is_9652 && !is_9632) {
5070 /* we wait a maximum of 10 seconds to let freshly
5071 * inserted cardbus cards do their hardware init */
5072 err = hdsp_wait_for_iobox(hdsp, 1000, 10);
5073
5074 if (err < 0)
5075 return err;
5076
5077 if ((hdsp_read (hdsp, HDSP_statusRegister) & HDSP_DllError) != 0) {
5078 #ifdef HDSP_FW_LOADER
5079 if ((err = hdsp_request_fw_loader(hdsp)) < 0)
5080 /* we don't fail as this can happen
5081 if userspace is not ready for
5082 firmware upload
5083 */
5084 snd_printk(KERN_ERR "Hammerfall-DSP: couldn't get firmware from userspace. try using hdsploader\n");
5085 else
5086 /* init is complete, we return */
5087 return 0;
5088 #endif
5089 /* we defer initialization */
5090 snd_printk(KERN_INFO "Hammerfall-DSP: card initialization pending : waiting for firmware\n");
5091 if ((err = snd_hdsp_create_hwdep(card, hdsp)) < 0)
5092 return err;
5093 return 0;
5094 } else {
5095 snd_printk(KERN_INFO "Hammerfall-DSP: Firmware already present, initializing card.\n");
5096 if (hdsp_read(hdsp, HDSP_status2Register) & HDSP_version1)
5097 hdsp->io_type = Multiface;
5098 else
5099 hdsp->io_type = Digiface;
5100 }
5101 }
5102
5103 if ((err = snd_hdsp_enable_io(hdsp)) != 0)
5104 return err;
5105
5106 if (is_9652)
5107 hdsp->io_type = H9652;
5108
5109 if (is_9632)
5110 hdsp->io_type = H9632;
5111
5112 if ((err = snd_hdsp_create_hwdep(card, hdsp)) < 0)
5113 return err;
5114
5115 snd_hdsp_initialize_channels(hdsp);
5116 snd_hdsp_initialize_midi_flush(hdsp);
5117
5118 hdsp->state |= HDSP_FirmwareLoaded;
5119
5120 if ((err = snd_hdsp_create_alsa_devices(card, hdsp)) < 0)
5121 return err;
5122
5123 return 0;
5124 }
5125
5126 static int snd_hdsp_free(struct hdsp *hdsp)
5127 {
5128 if (hdsp->port) {
5129 /* stop the audio, and cancel all interrupts */
5130 tasklet_kill(&hdsp->midi_tasklet);
5131 hdsp->control_register &= ~(HDSP_Start|HDSP_AudioInterruptEnable|HDSP_Midi0InterruptEnable|HDSP_Midi1InterruptEnable);
5132 hdsp_write (hdsp, HDSP_controlRegister, hdsp->control_register);
5133 }
5134
5135 if (hdsp->irq >= 0)
5136 free_irq(hdsp->irq, (void *)hdsp);
5137
5138 snd_hdsp_free_buffers(hdsp);
5139
5140 if (hdsp->iobase)
5141 iounmap(hdsp->iobase);
5142
5143 if (hdsp->port)
5144 pci_release_regions(hdsp->pci);
5145
5146 pci_disable_device(hdsp->pci);
5147 return 0;
5148 }
5149
5150 static void snd_hdsp_card_free(struct snd_card *card)
5151 {
5152 struct hdsp *hdsp = (struct hdsp *) card->private_data;
5153
5154 if (hdsp)
5155 snd_hdsp_free(hdsp);
5156 }
5157
5158 static int __devinit snd_hdsp_probe(struct pci_dev *pci,
5159 const struct pci_device_id *pci_id)
5160 {
5161 static int dev;
5162 struct hdsp *hdsp;
5163 struct snd_card *card;
5164 int err;
5165
5166 if (dev >= SNDRV_CARDS)
5167 return -ENODEV;
5168 if (!enable[dev]) {
5169 dev++;
5170 return -ENOENT;
5171 }
5172
5173 err = snd_card_create(index[dev], id[dev], THIS_MODULE,
5174 sizeof(struct hdsp), &card);
5175 if (err < 0)
5176 return err;
5177
5178 hdsp = (struct hdsp *) card->private_data;
5179 card->private_free = snd_hdsp_card_free;
5180 hdsp->dev = dev;
5181 hdsp->pci = pci;
5182 snd_card_set_dev(card, &pci->dev);
5183
5184 if ((err = snd_hdsp_create(card, hdsp)) < 0) {
5185 snd_card_free(card);
5186 return err;
5187 }
5188
5189 strcpy(card->shortname, "Hammerfall DSP");
5190 sprintf(card->longname, "%s at 0x%lx, irq %d", hdsp->card_name,
5191 hdsp->port, hdsp->irq);
5192
5193 if ((err = snd_card_register(card)) < 0) {
5194 snd_card_free(card);
5195 return err;
5196 }
5197 pci_set_drvdata(pci, card);
5198 dev++;
5199 return 0;
5200 }
5201
5202 static void __devexit snd_hdsp_remove(struct pci_dev *pci)
5203 {
5204 snd_card_free(pci_get_drvdata(pci));
5205 pci_set_drvdata(pci, NULL);
5206 }
5207
5208 static struct pci_driver driver = {
5209 .name = "RME Hammerfall DSP",
5210 .id_table = snd_hdsp_ids,
5211 .probe = snd_hdsp_probe,
5212 .remove = __devexit_p(snd_hdsp_remove),
5213 };
5214
5215 static int __init alsa_card_hdsp_init(void)
5216 {
5217 return pci_register_driver(&driver);
5218 }
5219
5220 static void __exit alsa_card_hdsp_exit(void)
5221 {
5222 pci_unregister_driver(&driver);
5223 }
5224
5225 module_init(alsa_card_hdsp_init)
5226 module_exit(alsa_card_hdsp_exit)
This page took 0.196594 seconds and 5 git commands to generate.