-2006-12-14 H.J. Lu <hongjiu.lu@intel.com>
+2007-07-04 Nick Clifton <nickc@redhat.com>
+
+ * alpha-dis.c: Update copyright notice to refer to GPLv3.
+ * alpha-opc.c, arc-dis.c, arc-dis.h, arc-ext.c, arc-ext.h,
+ arc-opc.c, arm-dis.c, avr-dis.c, bfin-dis.c, cgen-asm.c,
+ cgen-asm.in, cgen-bitset.c, cgen-dis.c, cgen-dis.in, cgen-ibld.in,
+ cgen-opc.c, cgen-ops.h, cgen.sh, cgen-types.h, cr16-dis.c,
+ cr16-opc.c, cris-dis.c, cris-opc.c, crx-dis.c, crx-opc.c,
+ d10v-dis.c, d10v-opc.c, d30v-dis.c, d30v-opc.c, disassemble.c,
+ dis-buf.c, dis-init.c, dlx-dis.c, h8300-dis.c, h8500-dis.c,
+ h8500-opc.h, hppa-dis.c, i370-dis.c, i370-opc.c, i386-dis.c,
+ i386-gen.c, i386-opc.c, i386-opc.h, i860-dis.c, i960-dis.c,
+ ia64-asmtab.h, ia64-dis.c, ia64-gen.c, ia64-opc-a.c, ia64-opc-b.c,
+ ia64-opc.c, ia64-opc-d.c, ia64-opc-f.c, ia64-opc.h, ia64-opc-i.c,
+ ia64-opc-m.c, ia64-opc-x.c, m10200-dis.c, m10200-opc.c,
+ m10300-dis.c, m10300-opc.c, m68hc11-dis.c, m68hc11-opc.c,
+ m68k-dis.c, m68k-opc.c, m88k-dis.c, maxq-dis.c, mcore-dis.c,
+ mcore-opc.h, mips16-opc.c, mips-dis.c, mips-opc.c, mmix-dis.c,
+ mmix-opc.c, msp430-dis.c, ns32k-dis.c, opintl.h, or32-dis.c,
+ or32-opc.c, pdp11-dis.c, pdp11-opc.c, pj-dis.c, pj-opc.c,
+ ppc-dis.c, ppc-opc.c, s390-dis.c, s390-mkopc.c, s390-opc.c,
+ score-dis.c, score-opc.h, sh64-dis.c, sh64-opc.c, sh64-opc.h,
+ sh-dis.c, sh-opc.h, sparc-dis.c, sparc-opc.c, spu-dis.c,
+ spu-opc.c, sysdep.h, tic30-dis.c, tic4x-dis.c, tic54x-dis.c,
+ tic54x-opc.c, tic80-dis.c, tic80-opc.c, v850-dis.c, v850-opc.c,
+ vax-dis.c, w65-dis.c, w65-opc.h, xtensa-dis.c, z80-dis.c,
+ z8k-dis.c, z8kgen.c: Likewise.
+ * i386-opc.tbl, i386-reg.tbl: Add copyright notice.
+ * aclocal.m4, configure, fr30-asm.c, fr30-desc.c, fr30-desc.h,
+ fr30-dis.c, fr30-ibld.c, fr30-opc.c, fr30-opc.h, frv-asm.c,
+ frv-desc.c, frv-desc.h, frv-dis.c, frv-ibld.c, frv-opc.c,
+ frv-opc.h, i386-tbl.h, ia64-asmtab.c, ip2k-asm.c, ip2k-desc.c,
+ ip2k-desc.h, ip2k-dis.c, ip2k-ibld.c, ip2k-opc.c, ip2k-opc.h,
+ iq2000-asm.c, iq2000-desc.c, iq2000-desc.h, iq2000-dis.c,
+ iq2000-ibld.c, iq2000-opc.c, iq2000-opc.h, m32c-asm.c,
+ m32c-desc.c, m32c-desc.h, m32c-dis.c, m32c-ibld.c, m32c-opc.c,
+ m32c-opc.h, m32r-asm.c, m32r-desc.c, m32r-desc.h, m32r-dis.c,
+ m32r-ibld.c, m32r-opc.c, m32r-opc.h, m32r-opinst.c, mep-asm.c,
+ mep-desc.c, mep-desc.h, mep-dis.c, mep-ibld.c, mep-opc.c,
+ mep-opc.h, mt-asm.c, mt-desc.c, mt-desc.h, mt-dis.c, mt-ibld.c,
+ mt-opc.c, mt-opc.h, openrisc-asm.c, openrisc-desc.c,
+ openrisc-desc.h, openrisc-dis.c, openrisc-ibld.c, openrisc-opc.c,
+ openrisc-opc.h, xc16x-asm.c, xc16x-desc.c, xc16x-desc.h,
+ xc16x-dis.c, xc16x-ibld.c, xc16x-opc.c, xc16x-opc.h,
+ xstormy16-asm.c, xstormy16-desc.c, xstormy16-desc.h,
+ xstormy16-dis.c, xstormy16-ibld.c, xstormy16-opc.c,
+ xstormy16-opc.h, z8k-opc.h: Regenerated
+
+2007-07-04 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
+
+ * cr16-dis.c (getcinvstring): Add const qualifier to char *
+ parameter.
+ (print_insn_cr16): Remove cast to char *.
+
+2007-07-03 Nathan Sidwell <nathan@codesourcery.com>
+
+ * m68k-dis.c (fetch_arg): Add E. Replace length switch with
+ direct masking.
+ (print_ins_arg): Add j & K operand types.
+ (match_insn_m68k): Check and skip initial '.' arg character.
+ (m68k_scan_mask): Likewise.
+ * m68k-opc.c (m68k_opcodes): Add coprocessor instructions.
+
+2007-07-02 Alan Modra <amodra@bigpond.net.au>
- * i386-dis.c (CMPXCHG8B_Fixup): New.
- (grps): Use CMPXCHG8B_Fixup for cmpxchg8b.
-
-2006-12-11 H.J. Lu <hongjiu.lu@intel.com>
-
- * i386-dis.c (Eq): Replaced by ...
- (Mq): New. This.
- (Ma): Defined with OP_M instead of OP_E.
- (grps): Updated cmpxchg8b and vmptrst for Eq -> Mq.
- (OP_M): Added bound, cmpxchg8b and vmptrst to bad modrm list.
-
-2006-12-11 Daniel Jacobowitz <dan@codesourcery.com>
-
- * po/Make-in (.po.gmo): Put gmo files in objdir.
-
-2006-12-09 H.J. Lu <hongjiu.lu@intel.com>
-
- * i386-dis.c (X86_64_1): New.
- (X86_64_2): Likewise.
- (X86_64_3): Likewise.
- (dis386): Replace 0x60, 0x61 and 0x62 entries with x86-64
- tables.
- (x86_64_table): Add entries for 0x60, 0x61 and 0x62.
-
-2006-12-09 H.J. Lu <hongjiu.lu@intel.com>
-
- * i386-dis.c: Adjust white spaces.
-
-2006-12-04 Jan Beulich <jbeulich@novell.com>
-
- * i386-dis.c (OP_J): Update used_prefixes in v_mode.
-
-2006-11-30 Jan Beulich <jbeulich@novell.com>
-
- * i386-dis.c (SEG_Fixup): Delete.
- (Sv): Use OP_SEG.
- (putop): New suffix character 'D'.
- (dis386): Use it.
- (grps): Likewise.
- (OP_SEG): Handle bytemode other than w_mode.
-
-2006-11-30 Jan Beulich <jbeulich@novell.com>
-
- * i386-dis.c (zAX): New.
- (Xz): New.
- (Yzr): New.
- (z_mode): New.
- (z_mode_ax_reg): New.
- (putop): New suffix character 'G'.
- (dis386): Use it for in, out, ins, and outs.
- (intel_operand_size): Handle z_mode.
- (OP_REG): Delete unreachable case indir_dx_reg.
- (OP_IMREG): Fix Intel syntax output for case indir_dx_reg. Handle
- z_mode_ax_reg.
- (OP_ESreg): Fix Intel syntax operand size handling.
- (OP_DSreg): Likewise.
-
-2006-11-30 Jan Beulich <jbeulich@novell.com>
+ * Makefile.am: Run "make dep-am".
+ * Makefile.in: Regenerate.
+ * aclocal.m4: Regenerate.
+ * config.in: Regenerate.
+ * po/POTFILES.in: Regenerate.
+ * po/opcodes.pot: Regenerate.
- * i386-dis.c (dis386): Use 'R' and 'O' for cbw/cwd unconditionally.
- (putop): For 'O' suffix, print 'q' in Intel mode, and mark data prefix
- used. For 'R' and 'W' suffix, simplify and fix Intel mode.
+2007-06-30 H.J. Lu <hongjiu.lu@intel.com>
-2006-11-29 Paul Brook <paul@codesourcery.com>
+ * aclocal.m4: Regenerated.
+ * Makefile.in: Likewise.
- * arm-dis.c (coprocessor_opcodes): Fix bitfields for fconstd/fconstd.
+2007-06-29 H.J. Lu <hongjiu.lu@intel.com>
-2006-11-22 Daniel Jacobowitz <dan@codesourcery.com>
+ * i386-reg.tbl: Remove spaces before comments.
- * arm-dis.c (last_is_thumb): Delete.
- (enum map_type, last_type): New.
- (print_insn_data): New.
- (get_sym_code_type): Take MAP_TYPE argument. Check the type of
- the right symbol. Handle $d.
- (print_insn): Check for mapping symbols even without a normal
- symbol. Adjust searching. If $d is found see how much data
- to print. Handle data.
+2007-06-29 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
-2006-11-16 Nathan Sidwell <nathan@codesourcery.com>
+ * cr16-opc.c: New file.
+ * cr16-dis.c: New file.
+ * Makefile.am: Entries for cr16.
+ * Makefile.in: Regenerate.
+ * cofigure.in: Add cr16 target information.
+ * configure : Regenerate.
+ * disassemble.c: Add cr16 target information.
- * m68k-opc.c (m68k_opcodes): Place trap instructions before set
- conditionals. Add tpf coldfire instruction as alias for trapf.
+2007-06-28 H.J. Lu <hongjiu.lu@intel.com>
-2006-11-09 H.J. Lu <hongjiu.lu@intel.com>
+ * Makefile.am (HFILES): Add i386-opc.h and i386-tbl.h.
+ (CFILES): Add i386-gen.c.
+ (i386-gen): New rule.
+ (i386-gen.o): Likewise.
+ (i386-tbl.h): Likewise.
+ Run "make dep-am".
+ * Makefile.in: Regenerated.
- * i386-dis.c (print_insn): Check PREFIX_REPNZ before
- PREFIX_DATA when prefix user table is used.
+ * i386-gen.c: New file.
+ * i386-opc.tbl: Likewise.
+ * i386-reg.tbl: Likewise.
+ * i386-tbl.h: Likewise.
-2006-11-09 H.J. Lu <hongjiu.lu@intel.com>
+ * i386-opc.c: Include "i386-tbl.h".
+ (i386_optab): Removed.
+ (i386_regtab): Likewise.
+ (i386_regtab_size): Likewise.
- * i386-dis.c (twobyte_uses_SSE_prefix): Renamed to ...
- (twobyte_uses_DATA_prefix): This.
- (twobyte_uses_REPNZ_prefix): New.
- (twobyte_uses_REPZ_prefix): Likewise.
- (threebyte_0x38_uses_DATA_prefix): Likewise.
- (threebyte_0x38_uses_REPNZ_prefix): Likewise.
- (threebyte_0x38_uses_REPZ_prefix): Likewise.
- (threebyte_0x3a_uses_DATA_prefix): Likewise.
- (threebyte_0x3a_uses_REPNZ_prefix): Likewise.
- (threebyte_0x3a_uses_REPZ_prefix): Likewise.
- (print_insn): Updated checking usages of DATA/REPNZ/REPZ
- prefixes.
-
-2006-11-06 Troy Rollo <troy@corvu.com.au>
-
- * ppc-opc.c: Restore COM to mfcr wrongly removed 2003-07-04.
-
-2006-11-01 Mei Ligang <ligang@sunnorth.com.cn>
-
- * score-opc.h (score_opcodes): Delete modifier '0x'.
-
-2006-10-30 Paul Brook <paul@codesourcery.com>
-
- * arm-dis.c (last_is_thumb, last_mapping_sym, last_mapping_addr): New.
- (get_sym_code_type): New function.
- (print_insn): Search for mapping symbols.
-
-2006-10-31 Mei Ligang <ligang@sunnorth.com.cn>
-
- * score-dis.c (print_insn): Correct the error code to print
- correct PCE instruction disassembly.
-
-2006-10-26 Ben Elliston <bje@au.ibm.com>
- Anton Blanchard <anton@samba.org>
- Peter Bergner <bergner@vnet.ibm.com>
-
- * ppc-opc.c (A_L, DCM, DGM, TE, RMC, R, SP, S, SH16, XRT_L, EH,
- AFRALFRC_MASK, Z, ZRC, Z_MASK, XLRT_MASK, XEH_MASK): Define.
- (POWER6): Define.
- (powerpc_opcodes): Extend "lwarx", "ldarx", "dcbf", "fres", "fres.",
- "frsqrtes", "frsqrtes." "fre", "fre.", "frsqrte" and "frsqrte.".
- Add "doze", "nap", "sleep", "rvwinkle", "dcbfl", "prtyw", "prtyd",
- "mfcfar", "cmpb", "lfdpx", "stfdpx", "mtcfar", "mffgpr", "mftgpr",
- "lwzcix", "lhzcix", "lbzcix", "ldcix", "lfiwax", "stwcix", "sthcix",
- "stbcix", "stdcix", "lfdp", "dadd", "dadd.", "dqua", "dqua.", "dmul",
- "dmul.", "drrnd", "drrnd.", "dscli", "dscli.", "dquai", "dquai.",
- "dscri", "dscri.", "drintx", "drintx.", "dcmpo", "dtstex", "dtstdc",
- "dtstdg", "dtstsf", "drintn", "drintn.", "dctdp", "dctdp.", "dctfix",
- "dctfix.", "ddedpd", "ddedpd.", "dxex", "dxex.", "dsub", "dsub.",
- "ddiv", "ddiv.", "dcmpu", "drsp", "drsp.", "dcffix", "dcffix.",
- "denbcd", "denbcd.", "diex", "diex.", "stfdp", "daddq", "daddq.",
- "dquaq", "dquaq.", "fcpsgn", "fcpsgn.", "dmulq", "dmulq.",
- "drrndq", "drrndq.", "dscliq", "dscliq.", "dquaiq", "dquaiq.",
- "dscriq", "dscriq.", "drintxq", "drintxq.", "dcmpoq", "dtstexq",
- "dtstdcq", "dtstdgq", "dtstsfq", "drintnq", "drintnq.",
- "dctqpq", "dctqpq.", "dctfixq", "dctfixq.", "ddedpdq", "ddedpdq.",
- "dxexq", "dxexq.", "dsubq", "dsubq.", "ddivq", "ddivq.", "dcmpuq",
- "drdpq", "drdpq.", "dcffixq", "dcffixq.", "denbcdq", "denbcdq.",
- "diexq" and "diexq." opcodes.
-
-2006-10-26 Daniel Jacobowitz <dan@codesourcery.com>
-
- * h8300-dis.c (bfd_h8_disassemble): Add missing consts.
-
-2006-10-25 Trevor Smigiel <Trevor_Smigiel@playstation.sony.com>
- Yukishige Shibata <shibata@rd.scei.sony.co.jp>
- Nobuhisa Fujinami <fnami@rd.scei.sony.co.jp>
- Takeaki Fukuoka <fukuoka@rd.scei.sony.co.jp>
- Alan Modra <amodra@bigpond.net.au>
-
- * spu-dis.c: New file.
- * spu-opc.c: New file.
- * configure.in: Add SPU support.
- * disassemble.c: Likewise.
- * Makefile.am: Likewise. Run "make dep-am".
- * Makefile.in: Regenerate.
- * configure: Regenerate.
- * po/POTFILES.in: Regenerate.
+2007-06-26 Paul Brook <paul@codesourcery.com>
-2006-10-24 Andrew Pinski <andrew_pinski@playstation.sony.com>
+ * arm-dis.c (coprocessor_opcodes): Add fmxr/fmrx mvfr0/mvfr1.
- * ppc-opc.c (CELL): New define.
- (powerpc_opcodes): Enable hrfid for Cell. Add ldbrx and stdbrx,
- cell specific instructions. Add {st,l}x{r,l}{,l} cell specific
- VMX instructions.
- * ppc-dis.c (powerpc_dialect): Handle cell.
+2007-06-25 H.J. Lu <hongjiu.lu@intel.com>
-2006-10-23 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
+ * i386-opc.h (regKludge): Renamed to ...
+ (RegKludge): This.
- * i386-dis.c (dis386): Add support for the change in POPCNT opcode in
- amdfam10 architecture.
- (PREGRP37): NEW.
- (print_insn): Disallow REP prefix for POPCNT.
-
-2006-10-20 Andrew Stubbs <andrew.stubbs@st.com>
+ * i386-opc.c (i386_optab): Replace regKludge with RegKludge.
- * sh-dis.c (print_insn_sh): Remove 0x from output to prevent GDB
- duplicating it.
+2007-06-23 H.J. Lu <hongjiu.lu@intel.com>
-2006-10-18 Dave Brolley <brolley@redhat.com>
-
- * configure.in (BFD_MACHINES): Add cgen-bitset.lo for bfd_sh_arch.
- * configure: Regenerated.
+ PR binutils/4667
+ * i386-dis.c (EX): Removed.
+ (EMd): New.
+ (EMq): Likewise.
+ (EXd): Likewise.
+ (EXq): Likewise.
+ (EXx): Likewise.
+ (PREGRP93...PREGRP97): Likewise.
+ (dis386_twobyte): Updated.
+ (prefix_user_table): Updated. Add PREGRP93...PREGRP97.
+ (OP_EX): Remove Intel syntax handling.
-2006-09-29 Alan Modra <amodra@bigpond.net.au>
+2007-06-18 Nathan Sidwell <nathan@codesourcery.com>
- * po/POTFILES.in: Regenerate.
+ * m68k-opc.c (m68k_opcodes): Add wdebugl variants.
-2006-09-26 Mark Shinwell <shinwell@codesourcery.com>
- Joseph Myers <joseph@codesourcery.com>
- Ian Lance Taylor <ian@wasabisystems.com>
- Ben Elliston <bje@wasabisystems.com>
+2007-06-14 H.J. Lu <hongjiu.lu@intel.com>
- * arm-dis.c (coprocessor_opcodes): The X-qualifier to WMADD may
- only be used with the default multiply-add operation, so if N is
- set, don't bother printing X. Add new iwmmxt instructions.
- (IWMMXT_INSN_COUNT): Update.
- (iwmmxt_wwssnames): Qualify "wwss" names at index 2, 6, 10 and 14
- with a 'c' suffix.
- (print_insn_coprocessor): Check for iWMMXt2. Handle format
- specifiers 'r', 'i'.
+ * Makefile.am (ACLOCAL_AMFLAGS): Add -I ../config -I ../bfd.
-2006-09-24 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
+ * acinclude.m4: Removed.
- PR binutils/3100
- * i386-dis.c (prefix_user_table): Fix the second operand of
- maskmovdqu instruction to allow only %xmm register instead of
- both %xmm register and memory.
+ * Makefile.in: Regenerated.
+ * doc/Makefile.in: Likewise.
+ * aclocal.m4: Likewise.
+ * configure: Likewise.
-2006-09-23 H.J. Lu <hongjiu.lu@intel.com>
+2007-06-05 Paul Brook <paul@codesourcery.com>
- PR binutils/3235
- * i386-dis.c (OP_OFF64): Get 32bit offset if there is an
- address size prefix.
+ * arm-dis.c (thumb32_opcodes): Display writeback ldrd/strd addresses.
-2006-09-17 Mei Ligang <ligang@sunnorth.com.cn>
+2007-05-24 Steve Ellcey <sje@cup.hp.com>
- * score-dis.c: New file.
- * score-opc.h: New file.
- * Makefile.am: Add Score files.
- * Makefile.in: Regenerate.
- * configure.in: Add support for Score target.
+ * Makefile.in: Regnerate.
* configure: Regenerate.
- * disassemble.c: Add support for Score target.
-
-2006-09-16 Nick Clifton <nickc@redhat.com>
- Pedro Alves <pedro_alves@portugalmail.pt>
-
- * arm-dis.c: Make use of new STRING_COMMA_LEN and CONST_STRNEQ
- macros defined in bfd.h.
- * cris-dis.c: Likewise.
- * h8300-dis.c: Likewise.
- * i386-dis.c: Likewise.
- * ia64-gen.c: Likewise.
- * mips-dis: Likewise.
-
-2006-09-04 Paul Brook <paul@codesourcery.com>
+ * aclocal.m4: Regenerate.
+
+2007-05-18 Alan Modra <amodra@bigpond.net.au>
+
+ * ppc-dis.c (print_insn_powerpc): Don't skip all operands
+ after setting skip_optional.
+
+2007-05-16 Peter Bergner <bergner@vnet.ibm.com>
+
+ * ppc-dis.c (operand_value_powerpc, skip_optional_operands): New.
+ (print_insn_powerpc): Use the new operand_value_powerpc and
+ skip_optional_operands functions to omit or print all optional
+ operands as a group.
+ * ppc-opc.c (BFF, W, XFL_L, XWRA_MASK): New.
+ (XFL_MASK): Delete L and W bits from the mask.
+ (mtfsfi, mtfsfi.): Replace use of BF with BFF. Relpace use of XRA_MASK
+ with XWRA_MASK. Use W.
+ (mtfsf, mtfsf.): Use XFL_L and W.
+
+2007-05-14 H.J. Lu <hongjiu.lu@intel.com>
+
+ PR binutils/4502
+ * i386-dis.c (Suffix3DNow): Replace "pfmulhrw" with "pmulhrw".
+
+2007-05-10 H.J. Lu <hongjiu.lu@intel.com>
+
+ * i386-opc.h (ShortForm): Redefined.
+ (Jump): Likewise.
+ (JumpDword): Likewise.
+ (JumpByte): Likewise.
+ (JumpInterSegment): Likewise.
+ (FloatMF): Likewise.
+ (FloatR): Likewise.
+ (FloatD): Likewise.
+ (Size16): Likewise.
+ (Size32): Likewise.
+ (Size64): Likewise.
+ (IgnoreSize): Likewise.
+ (DefaultSize): Likewise.
+ (No_bSuf): Likewise.
+ (No_wSuf): Likewise.
+ (No_lSuf): Likewise.
+ (No_sSuf): Likewise.
+ (No_qSuf): Likewise.
+ (No_xSuf): Likewise.
+ (FWait): Likewise.
+ (IsString): Likewise.
+ (regKludge): Likewise.
+ (IsPrefix): Likewise.
+ (ImmExt): Likewise.
+ (NoRex64): Likewise.
+ (Rex64): Likewise.
+ (Ugh): Likewise.
+
+2007-05-07 H.J. Lu <hongjiu.lu@intel.com>
+
+ * i386-dis.c (threebyte_0x38_uses_DATA_prefix): Correct entries
+ for some SSE4 instructions.
+ (threebyte_0x3a_uses_DATA_prefix): Likewise.
- * arm-dis.c (neon_opcode): Fix suffix on VMOVN.
+2007-05-03 H.J. Lu <hongjiu.lu@intel.com>
-2006-08-23 H.J. Lu <hongjiu.lu@intel.com>
+ * i386-dis.c (CRC32_Fixup): Don't print suffix in Intel mode.
- * i386-dis.c (three_byte_table): Expand to 256 elements.
+ * i386-opc.c (i386_optab): Remove IgnoreSize and correct operand
+ type for crc32.
-2006-08-04 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
+2007-05-01 H.J. Lu <hongjiu.lu@intel.com>
- PR binutils/3000
- * i386-dis.c (MXC,EMC): Define.
- (OP_MXC): New function to handle cvt* (convert instructions) between
- %xmm and %mm register correctly.
- (OP_EMC): ditto.
- (prefix_user_table): Modified cvtpi2pd,cvtpd2pi and cvttpd2pi
- instruction operands in PREGRP2,PREGRP3,PREGRP4 appropriately
- with EMC/MXC.
+ * i386-dis.c (CRC32_Fixup): Properly handle Intel mode and
+ check data size prefix in 16bit mode.
-2006-07-29 Richard Sandiford <richard@codesourcery.com>
+ * i386-opc.c (i386_optab): Default crc32 to non-8bit and
+ support Intel mode.
- * m68k-opc.c (m68k_opcodes): Fix operand specificer in the Coldfire
- "fdaddl" entry.
+2007-04-30 Mark Salter <msalter@redhat.com>
-2006-07-19 Paul Brook <paul@codesourcery.com>
+ * frv-desc.c: Regenerate.
+ * frv-desc.h: Regenerate.
- * armd-dis.c (arm_opcodes): Fix rbit opcode.
+2007-04-30 Alan Modra <amodra@bigpond.net.au>
-2006-07-18 H.J. Lu <hongjiu.lu@intel.com>
+ PR 4436
+ * ppc-opc.c (powerpc_operands): Correct bitm for second entry of MBE.
- * i386-dis.c (grps): Change "sldtQ", "strQ" and "smswQ" to
- "sldt", "str" and "smsw".
+2007-04-27 H.J. Lu <hongjiu.lu@intel.com>
-2006-07-15 H.J. Lu <hongjiu.lu@intel.com>
+ * i386-dis.c (modrm): Put reg before rm.
- PR binutils/2829
- * i386-dis.c (GRP11_C6): NEW.
- (GRP11_C7): Likewise.
- (GRP12): Updated.
- (GRP13): Likewise.
- (GRP14): Likewise.
- (GRP15): Likewise.
- (GRP16): Likewise.
- (GRPAMD): Likewise.
- (GRPPADLCK1): Likewise.
- (GRPPADLCK2): Likewise.
- (dis386): Use GRP11_C6 and GRP11_C7 for entres 0xc6 and 0xc7,
- respectively.
- (grps): Add entries for GRP11_C6 and GRP11_C7.
+2007-04-26 H.J. Lu <hongjiu.lu@intel.com>
-2006-07-10 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
- Michael Meissner <michael.meissner@amd.com>
+ PR binutils/4430
+ * i386-dis.c (print_displacement): New.
+ (OP_E): Call print_displacement instead of print_operand_value
+ to output displacement when either base or index exist. Print
+ the explicit zero displacement in 16bit mode.
- * i386-dis.c (dis386): Add support for 4 operand instructions. Add
- support for amdfam10 SSE4a/ABM instructions. Modify all
- initializer macros to have additional arguments. Disallow REP
- prefix for non-string instructions.
- (print_insn): Ditto.
+2007-04-26 H.J. Lu <hongjiu.lu@intel.com>
-2006-07-05 Julian Brown <julian@codesourcery.com>
+ PR binutils/4429
+ * i386-dis.c (print_insn): Also swap the order of op_riprel
+ when swapping op_index. Break when the RIP relative address
+ is printed.
+ (OP_E): Properly handle RIP relative addressing and print the
+ explicit zero displacement for Intel mode.
- * arm-dis.c (coprocessor): Alter fmsrr disassembly syntax.
+2007-04-27 Alan Modra <amodra@bigpond.net.au>
-2006-06-12 H.J. Lu <hongjiu.lu@intel.com>
+ * Makefile.am: Run "make dep-am".
+ * Makefile.in: Regenerate.
+ * ns32k-dis.c: Include sysdep.h first.
- * i386-dis.c (dis386_twobyte): Use "nopQ" for 0x1f.
- (twobyte_has_modrm): Set 1 for 0x1f.
+2007-04-24 Andreas Krebbel <krebbel1@de.ibm.com>
-2006-06-12 H.J. Lu <hongjiu.lu@intel.com>
+ * opcodes/s390-opc.c (MASK_SSF_RRDRD): Fourth nybble belongs to the
+ opcode.
+ * opcodes/s390-opc.txt (pfpo, ectg, csst): Add new z9-ec instructions.
- * i386-dis.c (NOP_Fixup): Removed.
- (NOP_Fixup1): New.
- (NOP_Fixup2): Likewise.
- (dis386): Use NOP_Fixup1 and NOP_Fixup2 on 0x90.
+2007-04-24 Nick Clifton <nickc@redhat.com>
-2006-06-12 Julian Brown <julian@codesourcery.com>
+ * arm-dis.c (print_insn): Initialise type.
- * arm-dis.c (print_insn_neon): Disassemble 32-bit immediates as signed
- on 64-bit hosts.
+2007-04-24 Alan Modra <amodra@bigpond.net.au>
-2006-06-10 H.J. Lu <hongjiu.lu@intel.com>
+ * cgen-types.h: Include bfd_stdint.h, not stdint.h.
+ * Makefile.am: Run "make dep-am".
+ * Makefile.in: Regenerate.
- * i386.c (GRP10): Renamed to ...
- (GRP12): This.
- (GRP11): Renamed to ...
- (GRP13): This.
- (GRP12): Renamed to ...
- (GRP14): This.
- (GRP13): Renamed to ...
- (GRP15): This.
- (GRP14): Renamed to ...
- (GRP16): This.
- (dis386_twobyte): Updated.
- (grps): Likewise.
+2007-04-23 Nathan Sidwell <nathan@codesourcery.com>
-2006-06-09 Nick Clifton <nickc@redhat.com>
+ * m68k-opc.c: Mark mcfisa_c instructions.
- * po/fi.po: Updated Finnish translation.
+2007-04-21 Richard Earnshaw <rearnsha@arm.com>
-2006-06-07 Joseph S. Myers <joseph@codesourcery.com>
+ * arm-dis.c (arm_opcodes): Disassemble to unified syntax.
+ (thumb_opcodes): Add missing white space in adr.
+ (arm_decode_shift): New parameter, print_shift. Only decode the
+ shift parameter if set. Adjust callers.
+ (print_insn_arm): Support for operand type q with no shift decode.
- * po/Make-in (pdf, ps): New dummy targets.
+2007-04-21 Alan Modra <amodra@bigpond.net.au>
-2006-06-06 Paul Brook <paul@codesourcery.com>
+ * i386-opc.c (i386_float_regtab, i386_float_regtab_size): Delete.
+ Move contents to..
+ (i386_regtab): ..here.
+ * i386-opc.h (i386_float_regtab, i386_float_regtab_size): Delete.
- * arm-dis.c (coprocessor_opcodes): Add %c to unconditional arm
- instructions.
- (neon_opcodes): Add conditional execution specifiers.
- (thumb_opcodes): Ditto.
- (thumb32_opcodes): Ditto.
- (arm_conditional): Change 0xe to "al" and add "" to end.
- (ifthen_state, ifthen_next_state, ifthen_address): New.
- (IFTHEN_COND): Define.
- (print_insn_coprocessor, print_insn_neon): Print thumb conditions.
- (print_insn_arm): Change %c to use new values of arm_conditional.
- (print_insn_thumb16): Print thumb conditions. Add %I.
- (print_insn_thumb32): Print thumb conditions.
- (find_ifthen_state): New function.
- (print_insn): Track IT block state.
+ * ppc-opc.c (powerpc_operands): Delete duplicate entries.
+ (BA_MASK, FXM_MASK, STRM_MASK, VA_MASK, VB_MASK, VC_MASK): Delete.
+ (VD_MASK, WS_MASK, MTMSRD_L, XRT_L): Delete.
+ (powerpc_opcodes): Replace uses of MTMSRD_L and XRT_L.
-2006-06-06 Ben Elliston <bje@au.ibm.com>
- Anton Blanchard <anton@samba.org>
- Peter Bergner <bergner@vnet.ibm.com>
+2007-04-20 Nathan Sidwell <nathan@codesourcery.com>
- * ppc-dis.c (powerpc_dialect): Handle power6 option.
- (print_ppc_disassembler_options): Mention power6.
+ * m68k-dis.c (print_insn_arg): Show c04 as rambar0 and c05 as
+ rambar1.
-2006-06-06 Thiemo Seufer <ths@mips.com>
- Chao-ying Fu <fu@mips.com>
+2007-04-20 Alan Modra <amodra@bigpond.net.au>
- * mips-dis.c: Disassemble DSP64 instructions for MIPS64R2.
- * mips-opc.c: Add DSP64 instructions.
+ * ppc-dis.c (print_insn_powerpc): Adjust for struct powerpc_operand
+ change.
+ * ppc-opc.c (powerpc_operands): Replace bit count with bit mask
+ in all entries. Add PPC_OPERAND_SIGNED to DE entry. Remove
+ references to following deleted functions.
+ (insert_bd, extract_bd, insert_dq, extract_dq): Delete.
+ (insert_ds, extract_ds, insert_de, extract_de): Delete.
+ (insert_des, extract_des, insert_li, extract_li): Delete.
+ (insert_nb, insert_rsq, insert_rtq, insert_ev2, extract_ev2): Delete.
+ (insert_ev4, extract_ev4, insert_ev8, extract_ev8): Delete.
+ (num_powerpc_operands): New constant.
+ (XSPRG_MASK): Remove entire SPRG field.
+ (powerpc_opcodes <bcctre, bcctrel>): Use XLBB_MASK not XLYBB_MASK.
-2006-06-06 Alan Modra <amodra@bigpond.net.au>
+2007-04-20 Alan Modra <amodra@bigpond.net.au>
- * m68hc11-dis.c (print_insn): Warning fix.
+ * ppc-opc.c (DCM, DGM, TE, RMC, R, SP, S): Correct shift.
+ (Z2_MASK): Define.
+ (powerpc_opcodes): Use Z2_MASK in all insns taking RMC operand.
-2006-06-05 Daniel Jacobowitz <dan@codesourcery.com>
+2007-04-20 Richard Earnshaw <rearnsha@arm.com>
- * po/Make-in (top_builddir): Define.
+ * arm-dis.c (print_insn): Only look for a mapping symbol in the section
+ being disassembled.
-2006-06-05 Alan Modra <amodra@bigpond.net.au>
+2007-04-19 Alan Modra <amodra@bigpond.net.au>
* Makefile.am: Run "make dep-am".
* Makefile.in: Regenerate.
- * config.in: Regenerate.
-
-2006-05-31 Daniel Jacobowitz <dan@codesourcery.com>
-
- * Makefile.am (INCLUDES): Use @INCINTL@.
- * acinclude.m4: Include new gettext macros.
- * configure.in: Use ZW_GNU_GETTEXT_SISTER_DIR and AM_PO_SUBDIRS.
- Remove local code for po/Makefile.
- * Makefile.in, aclocal.m4, configure: Regenerated.
-
-2006-05-30 Nick Clifton <nickc@redhat.com>
-
- * po/es.po: Updated Spanish translation.
-
-2006-05-25 Richard Sandiford <richard@codesourcery.com>
-
- * m68k-opc.c (m68k_opcodes): Fix the masks of the Coldfire fmovemd
- and fmovem entries. Put register list entries before immediate
- mask entries. Use "l" rather than "L" in the fmovem entries.
- * m68k-dis.c (match_insn_m68k): Remove the PRIV argument and work it
- out from INFO.
- (m68k_scan_mask): New function, split out from...
- (print_insn_m68k): ...here. If no architecture has been set,
- first try printing an m680x0 instruction, then try a Coldfire one.
-
-2006-05-24 Nick Clifton <nickc@redhat.com>
-
- * po/ga.po: Updated Irish translation.
-
-2006-05-22 Nick Clifton <nickc@redhat.com>
-
- * crx-dis.c (EXTRACT): Make macro work on 64-bit hosts.
-
-2006-05-22 Nick Clifton <nickc@redhat.com>
-
- * po/nl.po: Updated translation.
+ * po/POTFILES.in: Regenerate.
-2006-05-18 Alan Modra <amodra@bigpond.net.au>
+2007-04-19 Alan Modra <amodra@bigpond.net.au>
- * avr-dis.c: Formatting fix.
+ * ppc-opc.c (powerpc_opcodes): Add cctpl, cctpm, cctph, db8cyc,
+ db10cyc, db12cyc, db16cyc.
-2006-05-14 Thiemo Seufer <ths@mips.com>
+2007-04-19 Nathan Froyd <froydnj@codesourcery.com>
- * mips16-opc.c (I1, I32, I64): New shortcut defines.
- (mips16_opcodes): Change membership of instructions to their
- lowest baseline ISA.
+ * ppc-opc.c (powerpc_opcodes): Recognize three-operand tlbsxe.
-2006-05-09 H.J. Lu <hongjiu.lu@intel.com>
+2007-04-18 H.J. Lu <hongjiu.lu@intel.com>
- * i386-dis.c (grps): Update sgdt/sidt for 64bit.
+ * i386-dis.c (CRC32_Fixup): New.
+ (PREGRP85, PREGRP86, PREGRP87, PREGRP88, PREGRP89, PREGRP90,
+ PREGRP91): New.
+ (threebyte_0x38_uses_DATA_prefix): Updated for SSE4.2.
+ (threebyte_0x3a_uses_DATA_prefix): Likewise.
+ (prefix_user_table): Add PREGRP85, PREGRP86, PREGRP87,
+ PREGRP88, PREGRP89, PREGRP90 and PREGRP91.
+ (three_byte_table): Likewise.
-2006-05-05 Julian Brown <julian@codesourcery.com>
+ * i386-opc.c (i386_optab): Add SSE4.2 opcodes.
- * arm-dis.c (coprocessor_opcodes): Don't interpret fldmx/fstmx as
- vldm/vstm.
+ * i386-opc.h (CpuSSE4_2): New.
+ (CpuSSE4): Likewise.
+ (CpuUnknownFlags): Add CpuSSE4_2.
-2006-05-05 Thiemo Seufer <ths@mips.com>
- David Ung <davidu@mips.com>
+2007-04-18 H.J. Lu <hongjiu.lu@intel.com>
- * mips-opc.c: Add macro for cache instruction.
+ * i386-dis.c (XMM_Fixup): New.
+ (Edqb): New.
+ (Edqd): New.
+ (XMM0): New.
+ (dqb_mode): New.
+ (dqd_mode): New.
+ (PREGRP39 ... PREGRP85): New.
+ (threebyte_0x38_uses_DATA_prefix): Updated for SSE4.
+ (threebyte_0x3a_uses_DATA_prefix): Likewise.
+ (prefix_user_table): Add PREGRP39 ... PREGRP85.
+ (three_byte_table): Likewise.
+ (putop): Handle 'K'.
+ (intel_operand_size): Handle dqb_mode, dqd_mode):
+ (OP_E): Likewise.
+ (OP_G): Likewise.
-2006-05-04 Thiemo Seufer <ths@mips.com>
- Nigel Stephens <nigel@mips.com>
- David Ung <davidu@mips.com>
+ * i386-opc.c (i386_optab): Add SSE4.1 opcodes.
- * mips-dis.c (mips_arch_choices): Add smartmips instruction
- decoding to MIPS32 and MIPS32R2. Limit DSP decoding to release
- 2 ISAs. Add MIPS3D decoding to MIPS32R2. Add MT decoding to
- MIPS64R2.
- * mips-opc.c: fix random typos in comments.
- (INSN_SMARTMIPS): New defines.
- (mips_builtin_opcodes): Add paired single support for MIPS32R2.
- Move bc3f, bc3fl, bc3t, bc3tl downwards. Move flushi, flushd,
- flushid, wb upwards. Move cfc3, ctc3 downwards. Rework the
- FP_S and FP_D flags to denote single and double register
- accesses separately. Move dmfc3, dmtc3, mfc3, mtc3 downwards.
- Allow jr.hb and jalr.hb for release 1 ISAs. Allow luxc1, suxc1
- for MIPS32R2. Add SmartMIPS instructions. Add two-argument
- variants of bc2f, bc2fl, bc2t, bc2tl. Add mfhc2, mthc2 to
- release 2 ISAs.
- * mips16-opc.c (mips16_opcodes): Add sdbbp instruction.
+ * i386-opc.h (CpuSSE4_1): New.
+ (CpuUnknownFlags): Add CpuSSE4_1.
+ (regKludge): Update comment.
-2006-05-03 Thiemo Seufer <ths@mips.com>
+2007-04-18 Matthias Klose <doko@ubuntu.com>
- * mips-opc.c (mips_builtin_opcodes): Fix mftr argument order.
+ * Makefile.am (libopcodes_la_LDFLAGS): Use bfd soversion.
+ * Makefile.in: Regenerate.
-2006-05-02 Thiemo Seufer <ths@mips.com>
- Nigel Stephens <nigel@mips.com>
- David Ung <davidu@mips.com>
+2007-04-14 Steve Ellcey <sje@cup.hp.com>
- * mips-dis.c (print_insn_args): Force mips16 to odd addresses.
- (print_mips16_insn_arg): Force mips16 to odd addresses.
+ * Makefile.am: Add ACLOCAL_AMFLAGS.
+ * Makefile.in: Regenerate.
-2006-04-30 Thiemo Seufer <ths@mips.com>
- David Ung <davidu@mips.com>
+2007-04-13 H.J. Lu <hongjiu.lu@intel.com>
- * mips-opc.c (mips_builtin_opcodes): Add udi instructions
- "udi0" to "udi15".
- * mips-dis.c (print_insn_args): Adds udi argument handling.
+ * i386-dis.c: Remove trailing white spaces.
+ * i386-opc.c: Likewise.
+ * i386-opc.h: Likewise.
-2006-04-28 James E Wilson <wilson@specifix.com>
+2007-04-11 H.J. Lu <hongjiu.lu@intel.com>
- * m68k-dis.c (match_insn_m68k): Restore fprintf_func before printing
- error message.
+ PR binutils/4333
+ * i386-dis.c (GRP1a): New.
+ (GRP1b ... GRPPADLCK2): Update index.
+ (dis386): Use GRP1a for entry 0x8f.
+ (mod, rm, reg): Removed. Replaced by ...
+ (modrm): This.
+ (grps): Add GRP1a.
-2006-04-28 Thiemo Seufer <ths@mips.com>
- David Ung <davidu@mips.com>
- Nigel Stephens <nigel@mips.com>
+2007-04-09 Kazu Hirata <kazu@codesourcery.com>
- * mips-dis.c (mips_cp0sel_names_mips3264r2): Add MT register
- names.
+ * m68k-dis.c (print_insn_m68k): Restore info->fprintf_func and
+ info->print_address_func if longjmp is called.
-2006-04-28 Thiemo Seufer <ths@mips.com>
- Nigel Stephens <nigel@mips.com>
- David Ung <davidu@mips.com>
+2007-03-29 DJ Delorie <dj@redhat.com>
- * mips-dis.c (print_insn_args): Add mips_opcode argument.
- (print_insn_mips): Adjust print_insn_args call.
+ * m32c-desc.c: Regenerate.
+ * m32c-dis.c: Regenerate.
+ * m32c-opc.c: Regenerate.
-2006-04-28 Thiemo Seufer <ths@mips.com>
- Nigel Stephens <nigel@mips.com>
+2007-03-28 H.J. Lu <hongjiu.lu@intel.com>
- * mips-dis.c (print_insn_args): Print $fcc only for FP
- instructions, use $cc elsewise.
+ * i386-opc.c (i386_optab): Change InvMem to RegMem for mov and
+ movq. Remove InvMem from sldt, smsw and str.
-2006-04-28 Thiemo Seufer <ths@mips.com>
- Nigel Stephens <nigel@mips.com>
+ * i386-opc.h (InvMem): Renamed to ...
+ (RegMem): Update comments.
+ (AnyMem): Remove InvMem.
- * opcodes/mips-dis.c (mips16_to_32_reg_map, mips16_reg_names):
- Map MIPS16 registers to O32 names.
- (print_mips16_insn_arg): Use mips16_reg_names.
+2007-03-27 Paul Brook <paul@codesourcery.com>
-2006-04-26 Julian Brown <julian@codesourcery.com>
+ * arm-dis.c (thumb_opcodes): Add entry for undefined insns (0xbe??).
- * arm-dis.c (print_insn_neon): Disassemble floating-point constant
- VMOV.
+2007-03-24 Paul Brook <paul@codesourcery.com>
-2006-04-26 Nathan Sidwell <nathan@codesourcery.com>
- Julian Brown <julian@codesourcery.com>
+ * arm-dis.c (coprocessor_opcodes): Remove superfluous 0x.
+ (print_insn_coprocessor): Handle %<bitfield>x.
- * opcodes/arm-dis.c (coprocessor_opcodes): Add %A, %B, %k, convert
- %<code>[zy] into %[zy]<code>. Expand meaning of %<bitfield>['`?].
- Add unified load/store instruction names.
- (neon_opcode_table): New.
- (arm_opcodes): Expand meaning of %<bitfield>['`?].
- (arm_decode_bitfield): New.
- (print_insn_coprocessor): Add pc argument. Add %A & %B specifiers.
- Use arm_decode_bitfield and adjust numeric specifiers. Adjust %z & %y.
- (print_insn_neon): New.
- (print_insn_arm): Adjust print_insn_coprocessor call. Call
- print_insn_neon. Use arm_decode_bitfield and adjust numeric specifiers.
- (print_insn_thumb32): Likewise.
+2007-03-24 Paul Brook <paul@codesourcery.com>
+ Mark Shinwell <shinwell@codesourcery.com>
-2006-04-19 Alan Modra <amodra@bigpond.net.au>
+ * arm-dis.c (arm_opcodes): Print SRS base register.
- * Makefile.am: Run "make dep-am".
- * Makefile.in: Regenerate.
+2007-03-23 H.J. Lu <hongjiu.lu@intel.com>
-2006-04-19 Alan Modra <amodra@bigpond.net.au>
+ * i386-dis.c (prefix_name): Replace rex64XYZ with rex.WRXB.
- * avr-dis.c (avr_operand): Warning fix.
+ * i386-opc.c (i386_optab): Add rex.wrxb.
- * configure: Regenerate.
+2007-03-21 H.J. Lu <hongjiu.lu@intel.com>
-2006-04-16 Daniel Jacobowitz <dan@codesourcery.com>
+ * i386-dis.c (REX_MODE64): Remove definition.
+ (REX_EXTX): Likewise.
+ (REX_EXTY): Likewise.
+ (REX_EXTZ): Likewise.
+ (USED_REX): Use REX_OPCODE instead of 0x40.
+ Replace REX_MODE64, REX_EXTX, REX_EXTY and REX_EXTZ with REX_W,
+ REX_R, REX_X and REX_B respectively.
- * po/POTFILES.in: Regenerated.
+2007-03-21 H.J. Lu <hongjiu.lu@intel.com>
-2006-04-12 Hochstein <hochstein@algo.informatik.tu-darmstadt.de>
+ PR binutils/4218
+ * i386-dis.c (PREGRP38): New.
+ (dis386): Use PREGRP38 for 0x90.
+ (prefix_user_table): Add PREGRP38.
+ (print_insn): Set uses_REPZ_prefix to 1 for pause.
+ (NOP_Fixup1): Properly handle REX bits.
+ (NOP_Fixup2): Likewise.
- PR binutils/2454
- * avr-dis.c (avr_operand): Arrange for a comment to appear before
- the symolic form of an address, so that the output of objdump -d
- can be reassembled.
+ * i386-opc.c (i386_optab): Allow %eax with xchg in 64bit.
+ Allow register with nop.
-2006-04-10 DJ Delorie <dj@redhat.com>
+2007-03-20 DJ Delorie <dj@redhat.com>
* m32c-asm.c: Regenerate.
+ * m32c-desc.c: Regenerate.
+ * m32c-desc.h: Regenerate.
+ * m32c-dis.h: Regenerate.
+ * m32c-ibld.c: Regenerate.
+ * m32c-opc.c: Regenerate.
+ * m32c-opc.h: Regenerate.
-2006-04-06 Carlos O'Donell <carlos@codesourcery.com>
+2007-03-15 H.J. Lu <hongjiu.lu@intel.com>
- * Makefile.am: Add install-html target.
- * Makefile.in: Regenerate.
+ * i386-opc.c: Include "libiberty.h".
+ (i386_regtab): Remove the last entry.
+ (i386_regtab_size): New.
+ (i386_float_regtab_size): Likewise.
-2006-04-06 Nick Clifton <nickc@redhat.com>
+ * i386-opc.h (i386_regtab_size): New.
+ (i386_float_regtab_size): Likewise.
- * po/vi/po: Updated Vietnamese translation.
+2007-03-15 H.J. Lu <hongjiu.lu@intel.com>
-2006-03-31 Paul Koning <ni1d@arrl.net>
+ * Makefile.am (CFILES): Add i386-opc.c.
+ (ALL_MACHINES): Add i386-opc.lo.
+ Run "make dep-am".
+ * Makefile.in: Regenerated.
- * pdp11-opc.c (pdp11_opcodes): Fix opcode for SEC instruction.
+ * configure.in: Add i386-opc.lo for bfd_i386_arch.
+ * configure: Regenerated.
-2006-03-16 Bernd Schmidt <bernd.schmidt@analog.com>
+ * i386-dis.c: Include "opcode/i386.h".
+ (MAXLEN): Renamed to MAX_MNEM_SIZE. Remove definition.
+ (FWAIT_OPCODE): Remove definition.
+ (UNIXWARE_COMPAT): Renamed to SYSV386_COMPAT. Remove definition.
+ (MAX_OPERANDS): Remove definition.
- * bfin-dis.c (decode_dsp32shiftimm_0): Simplify and correct the
- logic to identify halfword shifts.
+ * i386-opc.c: New file.
+ * i386-opc.h: Likewise.
-2006-03-16 Paul Brook <paul@codesourcery.com>
+2007-03-15 H.J. Lu <hongjiu.lu@intel.com>
- * arm-dis.c (arm_opcodes): Rename swi to svc.
- (thumb_opcodes): Ditto.
+ * Makefile.in: Regenerated.
-2006-03-13 DJ Delorie <dj@redhat.com>
+2007-03-09 H.J. Lu <hongjiu.lu@intel.com>
- * m32c-asm.c: Regenerate.
- * m32c-desc.c: Likewise.
- * m32c-desc.h: Likewise.
- * m32c-dis.c: Likewise.
- * m32c-ibld.c: Likewise.
- * m32c-opc.c: Likewise.
- * m32c-opc.h: Likewise.
-
-2006-03-10 DJ Delorie <dj@redhat.com>
-
- * m32c-desc.c: Regenerate with mul.l, mulu.l.
- * m32c-opc.c: Likewise.
- * m32c-opc.h: Likewise.
-
-
-2006-03-09 Nick Clifton <nickc@redhat.com>
-
- * po/sv.po: Updated Swedish translation.
-
-2006-03-07 H.J. Lu <hongjiu.lu@intel.com>
-
- PR binutils/2428
- * i386-dis.c (REP_Fixup): New function.
- (AL): Remove duplicate.
- (Xbr): New.
- (Xvr): Likewise.
- (Ybr): Likewise.
- (Yvr): Likewise.
- (indirDXr): Likewise.
- (ALr): Likewise.
- (eAXr): Likewise.
- (dis386): Updated entries of ins, outs, movs, lods and stos.
-
-2006-03-05 Nick Clifton <nickc@redhat.com>
-
- * cgen-ibld.in (insert_normal): Cope with attempts to insert a
- signed 32-bit value into an unsigned 32-bit field when the host is
- a 64-bit machine.
- * fr30-ibld.c: Regenerate.
- * frv-ibld.c: Regenerate.
- * ip2k-ibld.c: Regenerate.
- * iq2000-asm.c: Regenerate.
- * iq2000-ibld.c: Regenerate.
- * m32c-ibld.c: Regenerate.
- * m32r-ibld.c: Regenerate.
- * openrisc-ibld.c: Regenerate.
- * xc16x-ibld.c: Regenerate.
- * xstormy16-ibld.c: Regenerate.
+ * i386-dis.c (OP_Rd): Renamed to ...
+ (OP_R): This.
+ (Rd): Updated.
+ (Rm): Likewise.
-2006-03-03 Shrirang Khisti <shrirangk@kpitcummins.com)
+2007-03-08 Alan Modra <amodra@bigpond.net.au>
+ * fr30-asm.c: Regenerate.
+ * frv-asm.c: Regenerate.
+ * ip2k-asm.c: Regenerate.
+ * iq2000-asm.c: Regenerate.
+ * m32c-asm.c: Regenerate.
+ * m32r-asm.c: Regenerate.
+ * m32r-dis.c: Regenerate.
+ * mt-asm.c: Regenerate.
+ * mt-ibld.c: Regenerate.
+ * mt-opc.c: Regenerate.
+ * openrisc-asm.c: Regenerate.
* xc16x-asm.c: Regenerate.
- * xc16x-dis.c: Regenerate.
-
-2006-02-27 Carlos O'Donell <carlos@codesourcery.com>
-
- * po/Make-in: Add html target.
-
-2006-02-27 H.J. Lu <hongjiu.lu@intel.com>
-
- * i386-dis.c (IS_3BYTE_OPCODE): New for 3-byte opcodes used by
- Intel Merom New Instructions.
- (THREE_BYTE_0): Likewise.
- (THREE_BYTE_1): Likewise.
- (three_byte_table): Likewise.
- (dis386_twobyte): Use THREE_BYTE_0 for entry 0x38. Use
- THREE_BYTE_1 for entry 0x3a.
- (twobyte_has_modrm): Updated.
- (twobyte_uses_SSE_prefix): Likewise.
- (print_insn): Handle 3-byte opcodes used by Intel Merom New
- Instructions.
-
-2006-02-24 David S. Miller <davem@sunset.davemloft.net>
-
- * sparc-dis.c (v9_priv_reg_names): Add "gl" entry.
- (v9_hpriv_reg_names): New table.
- (print_insn_sparc): Allow values up to 16 for '?' and '!'.
- New cases '$' and '%' for read/write hyperprivileged register.
- * sparc-opc.c (sparc_opcodes): Add new entries for UA2005
- window handling and rdhpr/wrhpr instructions.
-
-2006-02-24 DJ Delorie <dj@redhat.com>
-
- * m32c-desc.c: Regenerate with linker relaxation attributes.
- * m32c-desc.h: Likewise.
- * m32c-dis.c: Likewise.
- * m32c-opc.c: Likewise.
-
-2006-02-24 Paul Brook <paul@codesourcery.com>
-
- * arm-dis.c (arm_opcodes): Add V7 instructions.
- (thumb32_opcodes): Ditto. Handle V7M MSR/MRS variants.
- (print_arm_address): New function.
- (print_insn_arm): Use it. Add 'P' and 'U' cases.
- (psr_name): New function.
- (print_insn_thumb32): Add 'U', 'C' and 'D' cases.
-
-2006-02-23 H.J. Lu <hongjiu.lu@intel.com>
-
- * ia64-opc-i.c (bXc): New.
- (mXc): Likewise.
- (OpX2TaTbYaXcC): Likewise.
- (TF). Likewise.
- (TFCM). Likewise.
- (ia64_opcodes_i): Add instructions for tf.
-
- * ia64-opc.h (IMMU5b): New.
-
- * ia64-asmtab.c: Regenerated.
-
-2006-02-23 H.J. Lu <hongjiu.lu@intel.com>
-
- * ia64-gen.c: Update copyright years.
- * ia64-opc-b.c: Likewise.
-
-2006-02-22 H.J. Lu <hongjiu.lu@intel.com>
-
- * ia64-gen.c (lookup_regindex): Handle ".vm".
- (print_dependency_table): Handle '\"'.
-
- * ia64-ic.tbl: Updated from SDM 2.2.
- * ia64-raw.tbl: Likewise.
- * ia64-waw.tbl: Likewise.
- * ia64-asmtab.c: Regenerated.
-
- * ia64-opc-b.c (ia64_opcodes_b): Add vmsw.0 and vmsw.1.
-
-2006-02-17 Shrirang Khisti <shrirangk@kpitcummins.com>
- Anil Paranjape <anilp1@kpitcummins.com>
- Shilin Shakti <shilins@kpitcummins.com>
-
- * xc16x-desc.h: New file
- * xc16x-desc.c: New file
- * xc16x-opc.h: New file
- * xc16x-opc.c: New file
- * xc16x-ibld.c: New file
- * xc16x-asm.c: New file
- * xc16x-dis.c: New file
- * Makefile.am: Entries for xc16x
- * Makefile.in: Regenerate
- * cofigure.in: Add xc16x target information.
- * configure: Regenerate.
- * disassemble.c: Add xc16x target information.
-
-2006-02-11 H.J. Lu <hongjiu.lu@intel.com>
+ * xstormy16-asm.c: Regenerate.
- * i386-dis.c (dis386_twobyte): Use "movZ" for debug register
- moves.
+ * Makefile.am: Run "make dep-am".
+ * Makefile.in: Regenerate.
+ * po/POTFILES.in: Regenerate.
-2006-02-11 H.J. Lu <hongjiu.lu@intel.com>
+2007-03-06 Andreas Krebbel <krebbel1@de.ibm.com>
+
+ * opcodes/s390-opc.c (INSTR_RRE_FR, INSTR_RRF_F0FF2, INSTR_RRF_F0FR,
+ INSTR_RRF_UUFF, INSTR_RRF_0UFF, INSTR_RRF_FFFU, INSTR_RRR_F0FF): New
+ instruction formats added.
+ (MASK_RRE_FR, MASK_RRF_F0FF2, MASK_RRF_F0FR, MASK_RRF_UUFF,
+ MASK_RRF_0UFF, MASK_RRF_FFFU, MASK_RRR_F0FF): New instruction format
+ masks added.
+ * opcodes/s390-opc.txt (lpdfr - tgxt): Decimal floating point
+ instructions added.
+ * opcodes/s390-mkopc.c (s390_opcode_cpu_val): S390_OPCODE_Z9_EC added.
+ (main): z9-ec cpu type option added.
+ * include/opcode/s390.h (s390_opcode_cpu_val): S390_OPCODE_Z9_EC added.
+
+2007-02-22 DJ Delorie <dj@redhat.com>
+
+ * s390-opc.c (INSTR_SS_L2RDRD): New.
+ (MASK_SS_L2RDRD): New.
+ * s390-opc.txt (pka): Use it.
+
+2007-02-20 Thiemo Seufer <ths@mips.com>
+ Chao-Ying Fu <fu@mips.com>
+
+ * mips-dis.c (mips_arch_choices): Add DSP R2 support.
+ (print_insn_args): Add support for balign instruction.
+ * mips-opc.c (D33): New shortcut for DSP R2 instructions.
+ (mips_builtin_opcodes): Add DSP R2 instructions.
+
+2007-02-19 Andreas Krebbel <krebbel1@de.ibm.com>
+
+ * s390-opc.c (INSTR_RRF_U0FR, MASK_RRF_U0FR): Removed.
+ (INSTR_RRF_U0RF, MASK_RRF_U0RF): Added.
+ * s390-opc.txt (cfxbr, cfdbr, cfebr, cgebr, cgdbr, cgxbr, cger, cgdr,
+ cgxr, cfxr, cfdr, cfer): Instruction type set to INSTR_RRF_U0RF.
+
+2007-02-19 Andreas Krebbel <krebbel1@de.ibm.com>
+
+ * s390-opc.txt ("efpc", "sfpc"): Set to RRE_RR_OPT instruction type.
+ * s390-opc.c (s390_operands): Add RO_28 as optional gpr.
+ (INSTR_RRE_RR_OPT, MASK_RRE_RR_OPT): New instruction type for efpc
+ and sfpc.
+
+2007-02-16 Nick Clifton <nickc@redhat.com>
+
+ PR binutils/4045
+ * avr-dis.c (comment_start): New variable, contains the prefix to
+ use when printing addresses in comments.
+ (print_insn_avr): Set comment_start to an empty space if there is
+ no symbol table available as the generic address printing code
+ will prefix the numeric value of the address with 0x.
+
+2007-02-13 H.J. Lu <hongjiu.lu@intel.com>
+
+ * i386-dis.c: Updated to use an array of MAX_OPERANDS operands
+ in struct dis386.
+
+2007-02-05 Dave Brolley <brolley@redhat.com>
+ Richard Sandiford <rsandifo@redhat.com>
+ DJ Delorie <dj@redhat.com>
+ Graydon Hoare <graydon@redhat.com>
+ Frank Ch. Eigler <fche@redhat.com>
+ Ben Elliston <bje@redhat.com>
+
+ * Makefile.am (HFILES): Add mep-desc.h mep-opc.h.
+ (CFILES): Add mep-*.c
+ (ALL_MACHINES): Add mep-*.lo.
+ (CLEANFILES): Add stamp-mep.
+ (CGEN_CPUS): Add mep.
+ (MEP_DEPS): New variable.
+ (mep-*): New targets.
+ * configure.in: Handle bfd_mep_arch.
+ * disassemble.c (ARCH_mep): New macro.
+ (disassembler): Handle bfd_arch_mep.
+ (disassemble_init_for_target): Likewise.
+ * mep-*: New files for Toshiba Media Processor (MeP).
+ * Makefile.in: Regenerated.
+ * configure: Regenerated.
- * i386-dis.c ('Z'): Add a new macro.
- (dis386_twobyte): Use "movZ" for control register moves.
+2007-02-05 H.J. Lu <hongjiu.lu@intel.com>
-2006-02-10 Nick Clifton <nickc@redhat.com>
+ * i386-dis.c (OP_J): Undo the last change. Properly handle 64K
+ wrap around within the same segment in 16bit mode.
- * iq2000-asm.c: Regenerate.
+2007-02-02 H.J. Lu <hongjiu.lu@intel.com>
-2006-02-07 Nathan Sidwell <nathan@codesourcery.com>
+ * i386-dis.c (OP_J): Mask to 16bit only if there is a data16
+ prefix.
- * m68k-dis.c (print_insn_m68k): Use bfd_m68k_mach_to_features.
+2007-02-02 H.J. Lu <hongjiu.lu@intel.com>
-2006-01-26 David Ung <davidu@mips.com>
+ * avr-dis.c (avr_operand): Correct PR number in comment.
- * mips-opc.c: Add I33 masks to these MIPS32R2 instructions: prefx,
- ceil.l.d, ceil.l.s, cvt.d.l, cvt.l.d, cvt.l.s, cvt.s.l, floor.l.d,
- floor.l.s, ldxc1, lwxc1, madd.d, madd.s, msub.d, msub.s, nmadd.d,
- nmadd.s, nmsub.d, nmsub.s, recip.d, recip.s, round.l.d, rsqrt.d,
- rsqrt.s, sdxc1, swxc1, trunc.l.d, trunc.l.s.
+2007-02-02 H.J. Lu <hongjiu.lu@intel.com>
-2006-01-18 Arnold Metselaar <arnoldm@sourceware.org>
+ * disassemble.c (disassembler_usage): Call
+ print_i386_disassembler_options for i386 disassembler.
- * z80-dis.c (struct buffer, prt_d, prt_d_n, arit_d, ld_r_d,
- ld_d_r, pref_xd_cb): Use signed char to hold data to be
- disassembled.
- * z80-dis.c (TXTSIZ): Increase buffer size to 24, this fixes
- buffer overflows when disassembling instructions like
- ld (ix+123),0x23
- * z80-dis.c (opc_ind, pref_xd_cb): Suppress '+' in an indexed
- operand, if the offset is negative.
+ * i386-dis.c (print_i386_disassembler_options): New.
+ (print_insn): Support the new addr64 option.
-2006-01-17 Arnold Metselaar <arnoldm@sourceware.org>
+2007-02-02 Hiroki Kaminaga <kaminaga@sm.sony.co.jp>
- * z80-dis.c (struct buffer, prt_d, prt_d_n, pref_xd_cb): Use
- unsigned char to hold data to be disassembled.
+ * ppc-dis.c (powerpc_dialect): Handle ppc440.
+ * ppc-dis.c (print_ppc_disassembler_options): Note the -M440 can
+ be used.
-2006-01-17 Andreas Schwab <schwab@suse.de>
+2007-02-02 Alan Modra <amodra@bigpond.net.au>
- PR binutils/1486
- * disassemble.c (disassemble_init_for_target): Set
- disassembler_needs_relocs for bfd_arch_arm.
+ * ppc-opc.c (insert_bdm): -Many comment.
+ (valid_bo): Add "extract" param. Accept both powerpc and power4
+ BO fields when disassembling with -Many.
+ (insert_bo, extract_bo, insert_boe, extract_boe): Adjust valid_bo call.
-2006-01-16 Paul Brook <paul@codesourcery.com>
+2007-01-08 Kazu Hirata <kazu@codesourcery.com>
- * m68k-opc.c (m68k_opcodes): Fix opcodes for ColdFire f?abss,
- f?add?, and f?sub? instructions.
+ * m68k-opc.c (m68k_opcodes): Replace cpu32 with
+ cpu32 | fido_a except on tbl instructions.
-2006-01-16 Nick Clifton <nickc@redhat.com>
+2007-01-04 Paul Brook <paul@codesourcery.com>
- * po/zh_CN.po: New Chinese (simplified) translation.
- * configure.in (ALL_LINGUAS): Add "zh_CH".
- * configure: Regenerate.
+ * arm-dis.c (arm_opcodes): Fix cpsie and cpsid entries.
-2006-01-05 Paul Brook <paul@codesourcery.com>
+2007-01-04 Andreas Schwab <schwab@suse.de>
- * m68k-opc.c (m68k_opcodes): Add missing ColdFire fdsqrtd entry.
-
-2006-01-06 DJ Delorie <dj@redhat.com>
-
- * m32c-desc.c: Regenerate.
- * m32c-opc.c: Regenerate.
- * m32c-opc.h: Regenerate.
+ * m68k-opc.c: Fix encoding of signed bit in the cpu32 tbls insns.
-2006-01-03 DJ Delorie <dj@redhat.com>
+2007-01-04 Julian Brown <julian@codesourcery.com>
- * cgen-ibld.in (extract_normal): Avoid memory range errors.
- * m32c-ibld.c: Regenerated.
+ * arm-dis.c (neon_opcode): Fix disassembly for vshl, vqshl, vrshl,
+ vqrshl instructions.
-For older changes see ChangeLog-2005
+For older changes see ChangeLog-2006
\f
Local Variables:
mode: change-log