RISC-V: Convert the ADD/ADDI to the compressed MV/LI if RS1 is zero.
[deliverable/binutils-gdb.git] / opcodes / aarch64-dis.c
index abed2d824c5b22075d77a78038dba389844742cc..7bd2c49aee39e724f3cce375cd2fa965f9c06718 100644 (file)
@@ -1,5 +1,5 @@
 /* aarch64-dis.c -- AArch64 disassembler.
-   Copyright (C) 2009-2019 Free Software Foundation, Inc.
+   Copyright (C) 2009-2020 Free Software Foundation, Inc.
    Contributed by ARM Ltd.
 
    This file is part of the GNU opcodes library.
This page took 0.025711 seconds and 4 git commands to generate.