X-Git-Url: http://git.efficios.com/?a=blobdiff_plain;ds=sidebyside;f=gdb%2Farm-fbsd-tdep.c;h=6e1af9cda30ed0621f96ed705452283c6c117d27;hb=e6f7f6d14f7e1acba0cf41726616a270e7d3c121;hp=74d7e1d2b419ef5fc4e98f96b03185addb8200fb;hpb=42a4f53d2bf8938c2aeda9f52be7a20534b214a9;p=deliverable%2Fbinutils-gdb.git diff --git a/gdb/arm-fbsd-tdep.c b/gdb/arm-fbsd-tdep.c index 74d7e1d2b4..6e1af9cda3 100644 --- a/gdb/arm-fbsd-tdep.c +++ b/gdb/arm-fbsd-tdep.c @@ -20,6 +20,8 @@ #include "defs.h" #include "elf/common.h" +#include "target-descriptions.h" +#include "aarch32-tdep.h" #include "arm-tdep.h" #include "arm-fbsd-tdep.h" #include "auxv.h" @@ -30,6 +32,25 @@ #include "trad-frame.h" #include "tramp-frame.h" +/* Register maps. */ + +static const struct regcache_map_entry arm_fbsd_gregmap[] = + { + { 13, ARM_A1_REGNUM, 4 }, /* r0 ... r12 */ + { 1, ARM_SP_REGNUM, 4 }, + { 1, ARM_LR_REGNUM, 4 }, + { 1, ARM_PC_REGNUM, 4 }, + { 1, ARM_PS_REGNUM, 4 }, + { 0 } + }; + +static const struct regcache_map_entry arm_fbsd_vfpregmap[] = + { + { 32, ARM_D0_REGNUM, 8 }, /* d0 ... d31 */ + { 1, ARM_FPSCR_REGNUM, 4 }, + { 0 } + }; + /* In a signal frame, sp points to a 'struct sigframe' which is defined as: @@ -67,8 +88,6 @@ the sigframe, otherwise it is NULL. There is no non-VFP floating point register state saved in the signal frame. */ -#define ARM_MCONTEXT_REG_SIZE 4 -#define ARM_MCONTEXT_VFP_REG_SIZE 8 #define ARM_SIGFRAME_UCONTEXT_OFFSET 64 #define ARM_UCONTEXT_MCONTEXT_OFFSET 16 #define ARM_MCONTEXT_VFP_PTR_OFFSET 72 @@ -89,31 +108,16 @@ arm_fbsd_sigframe_init (const struct tramp_frame *self, + ARM_UCONTEXT_MCONTEXT_OFFSET); ULONGEST mcontext_vfp_addr; - for (int i = 0; i < 16; i++) - { - trad_frame_set_reg_addr (this_cache, - ARM_A1_REGNUM + i, - mcontext_addr + i * ARM_MCONTEXT_REG_SIZE); - } - trad_frame_set_reg_addr (this_cache, ARM_PS_REGNUM, - mcontext_addr + 16 * ARM_MCONTEXT_REG_SIZE); + trad_frame_set_reg_regmap (this_cache, arm_fbsd_gregmap, mcontext_addr, + regcache_map_entry_size (arm_fbsd_gregmap)); if (safe_read_memory_unsigned_integer (mcontext_addr + ARM_MCONTEXT_VFP_PTR_OFFSET, 4, byte_order, &mcontext_vfp_addr) && mcontext_vfp_addr != 0) - { - for (int i = 0; i < 32; i++) - { - trad_frame_set_reg_addr (this_cache, ARM_D0_REGNUM + i, - mcontext_vfp_addr - + i * ARM_MCONTEXT_VFP_REG_SIZE); - } - trad_frame_set_reg_addr (this_cache, ARM_FPSCR_REGNUM, - mcontext_vfp_addr - + 32 * ARM_MCONTEXT_VFP_REG_SIZE); - } + trad_frame_set_reg_regmap (this_cache, arm_fbsd_vfpregmap, mcontext_vfp_addr, + regcache_map_entry_size (arm_fbsd_vfpregmap)); trad_frame_set_id (this_cache, frame_id_build (sp, func)); } @@ -132,25 +136,6 @@ static const struct tramp_frame arm_fbsd_sigframe = arm_fbsd_sigframe_init }; -/* Register maps. */ - -static const struct regcache_map_entry arm_fbsd_gregmap[] = - { - { 13, ARM_A1_REGNUM, 4 }, /* r0 ... r12 */ - { 1, ARM_SP_REGNUM, 4 }, - { 1, ARM_LR_REGNUM, 4 }, - { 1, ARM_PC_REGNUM, 4 }, - { 1, ARM_PS_REGNUM, 4 }, - { 0 } - }; - -static const struct regcache_map_entry arm_fbsd_vfpregmap[] = - { - { 32, ARM_D0_REGNUM, 8 }, /* d0 ... d31 */ - { 1, ARM_FPSCR_REGNUM, 4 }, - { 0 } - }; - /* Register set definitions. */ const struct regset arm_fbsd_gregset = @@ -195,20 +180,20 @@ arm_fbsd_read_description_auxv (struct target_ops *target) CORE_ADDR arm_hwcap = 0; if (target_auxv_search (target, AT_FREEBSD_HWCAP, &arm_hwcap) != 1) - return NULL; + return nullptr; if (arm_hwcap & HWCAP_VFP) { if (arm_hwcap & HWCAP_NEON) - return tdesc_arm_with_neon; + return aarch32_read_description (); else if ((arm_hwcap & (HWCAP_VFPv3 | HWCAP_VFPD32)) == (HWCAP_VFPv3 | HWCAP_VFPD32)) - return tdesc_arm_with_vfpv3; + return arm_read_description (ARM_FP_TYPE_VFPV3); else - return tdesc_arm_with_vfpv2; + return arm_read_description (ARM_FP_TYPE_VFPV2); } - return NULL; + return nullptr; } /* Implement the "core_read_description" gdbarch method. */