X-Git-Url: http://git.efficios.com/?a=blobdiff_plain;f=sim%2Ftestsuite%2FChangeLog;h=3be4a00c5c7022c2032a11787429aa902af51d52;hb=78aa740b768e1e62f8bf9d216901245c452a31d9;hp=22f29747346db76c459a0b2da407ad1ff362b7b9;hpb=2345c93c5f198a22aeefbbfd7021dbba967758a7;p=deliverable%2Fbinutils-gdb.git diff --git a/sim/testsuite/ChangeLog b/sim/testsuite/ChangeLog index 22f2974734..3be4a00c5c 100644 --- a/sim/testsuite/ChangeLog +++ b/sim/testsuite/ChangeLog @@ -1,63 +1,168 @@ -2004-01-23 Ben Elliston +2019-12-19 Tom Tromey - * lib/sim-defs.exp (run_sim_test): Delete the .o and .x files if a - test passes. + PR build/24572: + * Makefile.in (install-strip): New target. + +2019-09-23 Dimitar Dimitrov + + * configure: Regenerate. + +2017-12-12 Stafford Horne + Peter Gavin + + * configure: Regenerated. + +2016-01-10 Mike Frysinger + + * configure: Regenerate. + +2016-01-02 Mike Frysinger + + * common/bits-gen.c (main): Change BIG_ENDIAN to BFD_ENDIAN_BIG and + LITTLE_ENDIAN and BFD_ENDIAN_LITTLE. + +2015-11-24 Nick Clifton + + * configure: Regenerate. + * sim/aarch64: New directory. + +2015-11-14 Mike Frysinger + + * lib/sim-defs.exp (slurp_options): Pull in global subdir/srcdir. + Replace $srcdir and $subdir in the read option. + +2015-04-13 Hans-Peter Nilsson + + * lib/sim-defs.exp (sim_init): Unset target ldscript here. + +2015-03-30 Mike Frysinger + + * configure.ac: Add d10v-*-elf. + * configure: Regenerate. + +2015-03-29 Mike Frysinger + + * lib/sim-defs.exp (run_sim_test): Declare seen_output as 0. When + the test has an output keyword, set it to 1. Set default output only + when seen_output is 0. + +2015-03-29 Mike Frysinger + + * configure: Regenerate. + +2015-03-28 Mike Frysinger + + * configure: Regenerate. + +2015-03-28 James Bowman + + * configure: Regenerate. + +2014-03-10 Mike Frysinger + + * configure: Regenerate. + +2014-03-04 Mike Frysinger + + * common/bits-gen.c (main): Change to new style prototype. + +2013-09-23 Alan Modra + + * configure: Regenerate. + +2012-06-15 Joel Brobecker + + * configure: Regenerate. -2003-10-10 Dave Brolley +2012-03-24 Mike Frysinger - * sim/frv/testutils.inc (or_gr_immed): New macro. - * sim/frv/fp_exception-fr550.cgs: Write insns using - unaligned registers into the program in order to - cause the required exceptions. - * sim/frv/fp_exception.cgs: Ditto. - * sim/frv/regalign.cgs: Ditto. + * configure: Regenerate. + +2012-03-18 Mike Frysinger + + * .gitignore: New file. + +2011-10-17 Mike Frysinger + + * configure: Regenerate after bfin testsuite update. + +2011-05-16 Mike Frysinger -2003-10-06 Dave Brolley + * lib/sim-defs.exp: Support cc tag in test files. + (run_sim_test): Support global_cc_options in boards files. Convert + assembler options into compiler options (c_as_options) with -Wa. + Convert linker options into compiler options (c_ld_options) with -Wl. + Compile .c and .S files into .x programs. - * sim/frv/fr550: New subdirectory. - * sim/frv/fr400/*.cgs: Add fr550 as appropriate. - * sim/frv/fr500/*.cgs: Add fr550 as appropriate. - * sim/frv/interrupts/*.cgs: Add fr550 as appropriate. - * sim/frv/interrupts/*-fr550.cgs: New test cases for fr550. +2011-05-04 Joseph Myers -2003-09-19 Michael Snyder + * configure: Regenerate. + +2010-04-26 Mike Frysinger + + * Makefile.in (arch): Set to @sim_arch@. + * configure.ac: Delete arch logic and include ../configure.tgt. + * configure: Regenerated. + * lib/sim-defs.exp (sim_run): Default sim to ../arch/run. - * sim/frv/nldqi.cgs: Remove. This insn was never implemented - by Fujitsu. +2009-08-22 Ralf Wildenhues -2003-09-19 Dave Brolley + * configure: Regenerate. + +2009-01-18 Hans-Peter Nilsson - * sim/frv/rstqf.cgs: Use nldq instead of nldqi. - * sim/frv/rstq.cgs: Use nldq instead of nldqi. + * lib/sim-defs.exp (run_sim_test): New option progopts. -2003-09-11 Michael Snyder +2005-01-11 Andrew Cagney - * sim/testsuite/sim/frv/movgs.cgs: Change lcr to spr[273], - which according to the comments seems to be the intent. + * configure: Regenerated to track ../common/aclocal.m4 changes. -2003-09-09 Dave Brolley +2005-01-07 Andrew Cagney - * sim/frv/maddaccs.cgs: move to fr400 subdirectory. - * sim/frv/msubaccs.cgs: move to fr400 subdirectory. - * sim/frv/masaccs.cgs: move to fr400 subdirectory. + * configure.ac: Rename configure.in, require autoconf 2.59. + * configure: Re-generate. -2003-09-03 Michael Snyder + * configure.in: Pass literal subdirectories to AC_CONFIG_SUBDIRS. + * configure: Re-generate. - * sim/frv/fr500/mclracc.cgs: Change mach to 'all', to be - consistent with other tests in the directory. + * fr30-elf, d30v-elf: Delete directory. -2003-09-03 Michael Snyder +2004-11-16 Hans-Peter Nilsson - * sim/frv/interrupts/Ipipe-fr400.cgs: New file. - * sim/frv/interrupts/Ipipe-fr500.cgs: New file. - * sim/frv/interrupts/Ipipe.cgs: Remove (replaced by above). + * lib/sim-defs.exp (run_sim_test): Make multiple "output" + specifications concatenate, not override. + Support "xfail" and "kfail". + +2004-10-26 Nick Clifton + + * lib/sim-defs.exp (sim_run): Add support for the "rawsid" + protocol. + +2004-09-13 DJ Delorie + + * lib/sim-defs.exp (run_sim_test): Add global_as_options, + global_ld_options, and global_sim_options to all test cases, if + defined. + +2004-05-12 Ben Elliston + + * lib/sim-defs.exp: Remove stray semicolons. + +2004-01-26 Chris Demetriou + + * sim/mips: New directory. Tests for the MIPS simulator. + +2004-01-23 Ben Elliston + + * lib/sim-defs.exp (run_sim_test): Delete the .o and .x files if a + test passes. 2003-08-20 Michael Snyder - On behalf of Dave Brolley - + On behalf of Dave Brolley + * sim/frv: New testsuite. * frv-elf: New testsuite. - + 2003-07-09 Michael Snyder * sim/sh: New directory. Tests for Renesas sh family. @@ -66,98 +171,6 @@ * sim/h8300: New directory. Tests for Renesas h8/300 family. -2003-04-01 Nick Clifton - - * sim/arm: New directory: Tests for ARM simulator. - * sim/arm/allinsn.exp: New file: Test script. - * sim/arm/testutils.inc: New file: Test macros. - * sim/arm/adc.cgs, sim/arm/add.cgs, sim/arm/and.cgs, - sim/arm/b.cgs, sim/arm/bic.cgs, sim/arm/bl.cgs, sim/arm/bx.cgs, - sim/arm/cmn.cgs, sim/arm/cmp.cgs, sim/arm/eor.cgs, - sim/arm/hello.ms, sim/arm/ldm.cgs, sim/arm/ldr.cgs, - sim/arm/ldrb.cgs, sim/arm/ldrh.cgs, sim/arm/ldrsb.cgs, - sim/arm/ldrsh.cgs, sim/arm/misaligned1.ms, sim/arm/misaligned2.ms, - sim/arm/misaligned3.ms, sim/arm/misc.exp, sim/arm/mla.cgs, - sim/arm/mov.cgs, sim/arm/mrs.cgs, sim/arm/msr.cgs, - sim/arm/mul.cgs, sim/arm/mvn.cgs, sim/arm/orr.cgs, - sim/arm/rsb.cgs, sim/arm/rsc.cgs, sim/arm/sbc.cgs, - sim/arm/smlal.cgs, sim/arm/smull.cgs, sim/arm/stm.cgs, - sim/arm/str.cgs, sim/arm/strb.cgs, sim/arm/strh.cgs, - sim/arm/sub.cgs, sim/arm/swi.cgs, sim/arm/swp.cgs, - sim/arm/swpb.cgs, sim/arm/teq.cgs, sim/arm/tst.cgs, - sim/arm/umlal.cgs, sim/arm/umull.cgs: New files: ARM tests. - * sim/arm/iwmmxt: New Directory: Tests for iWMMXt. - * sim/arm/iwmmxt/iwmmxt.exp: New file: Test script. - * sim/arm/iwmmxt/testutils.inc: New file: Test macros. - * sim/arm/iwmmxt/tbcst.cgs, sim/arm/iwmmxt/textrm.cgs, - sim/arm/iwmmxt/tinsr.cgs, sim/arm/iwmmxt/tmia.cgs, - sim/arm/iwmmxt/tmiaph.cgs, sim/arm/iwmmxt/tmiaxy.cgs, - sim/arm/iwmmxt/tmovmsk.cgss, sim/arm/iwmmxt/wacc.cgs, - sim/arm/iwmmxt/wadd.cgs, sim/arm/iwmmxt/waligni.cgs, - sim/arm/iwmmxt/walignr.cgs, sim/arm/iwmmxt/wand.cgs, - sim/arm/iwmmxt/wandn.cgs, sim/arm/iwmmxt/wavg2.cgs, - sim/arm/iwmmxt/wcmpeq.cgs, sim/arm/iwmmxt/wcmpgt.cgs, - sim/arm/iwmmxt/wmac.cgs, sim/arm/iwmmxt/wmadd.cgs, - sim/arm/iwmmxt/wmax.cgs, sim/arm/iwmmxt/wmin.cgs, - sim/arm/iwmmxt/wmov.cgs, sim/arm/iwmmxt/wmul.cgs, - sim/arm/iwmmxt/wor.cgs, sim/arm/iwmmxt/wpack.cgs, - sim/arm/iwmmxt/wror.cgs, sim/arm/iwmmxt/wsad.cgs, - sim/arm/iwmmxt/wshufh.cgs, sim/arm/iwmmxt/wsll.cgs, - sim/arm/iwmmxt/wsra.cgs, sim/arm/iwmmxt/wsrl.cgs, - sim/arm/iwmmxt/wsub.cgs, sim/arm/iwmmxt/wunpckeh.cgs, - sim/arm/iwmmxt/wunpckel.cgs, sim/arm/iwmmxt/wunpckih.cgs, - sim/arm/iwmmxt/wunpckil.cgs, sim/arm/iwmmxt/wxor.cgs, - sim/arm/iwmmxt/wzero.cgs: New files: iWMMXt tests. - * sim/arm/thumb: New Directory: Thumb tests. - * sim/arm/thumb/allthumb.exp: New file: Test script. - * sim/arm/thumb/testutils.inc: New file: Test macros. - * sim/arm/thumb/adc.cgs, sim/arm/thumb/add-hd-hs.cgs, - sim/arm/thumb/add-hd-rs.cgs, sim/arm/thumb/add-rd-hs.cgs, - sim/arm/thumb/add-sp.cgs, sim/arm/thumb/add.cgs, - sim/arm/thumb/addi.cgs, sim/arm/thumb/addi8.cgs, - sim/arm/thumb/and.cgs, sim/arm/thumb/asr.cgs, sim/arm/thumb/b.cgs, - sim/arm/thumb/bcc.cgs, sim/arm/thumb/bcs.cgs, - sim/arm/thumb/beq.cgs, sim/arm/thumb/bge.cgs, - sim/arm/thumb/bgt.cgs, sim/arm/thumb/bhi.cgs, - sim/arm/thumb/bic.cgs, sim/arm/thumb/bl-hi.cgs, - sim/arm/thumb/bl-lo.cgs, sim/arm/thumb/ble.cgs, - sim/arm/thumb/bls.cgs, sim/arm/thumb/blt.cgs, - sim/arm/thumb/bmi.cgs, sim/arm/thumb/bne.cgs, - sim/arm/thumb/bpl.cgs, sim/arm/thumb/bvc.cgs, - sim/arm/thumb/bvs.cgs, sim/arm/thumb/bx-hs.cgs, - sim/arm/thumb/bx-rs.cgs, sim/arm/thumb/cmn.cgs, - sim/arm/thumb/cmp-hd-hs.cgs, sim/arm/thumb/cmp-hd-rs.cgs, - sim/arm/thumb/cmp-rd-hs.cgs, sim/arm/thumb/cmp.cgs, - sim/arm/thumb/eor.cgs, sim/arm/thumb/lda-pc.cgs, - sim/arm/thumb/lda-sp.cgs, sim/arm/thumb/ldmia.cgs, - sim/arm/thumb/ldr-imm.cgs, sim/arm/thumb/ldr-pc.cgs, - sim/arm/thumb/ldr-sprel.cgs, sim/arm/thumb/ldr.cgs, - sim/arm/thumb/ldrb-imm.cgs, sim/arm/thumb/ldrb.cgs, - sim/arm/thumb/ldrh-imm.cgs, sim/arm/thumb/ldrh.cgs, - sim/arm/thumb/ldsb.cgs, sim/arm/thumb/ldsh.cgs, - sim/arm/thumb/lsl.cgs, sim/arm/thumb/lsr.cgs, - sim/arm/thumb/mov-hd-hs.cgs, sim/arm/thumb/mov-hd-rs.cgs, - sim/arm/thumb/mov-rd-hs.cgs, sim/arm/thumb/mov.cgs, - sim/arm/thumb/mul.cgs, sim/arm/thumb/mvn.cgs, - sim/arm/thumb/neg.cgs, sim/arm/thumb/orr.cgs, - sim/arm/thumb/pop-pc.cgs, sim/arm/thumb/pop.cgs, - sim/arm/thumb/push-lr.cgs, sim/arm/thumb/push.cgs, - sim/arm/thumb/ror.cgs, sim/arm/thumb/sbc.cgs, - sim/arm/thumb/stmia.cgs, sim/arm/thumb/str-imm.cgs, - sim/arm/thumb/str-sprel.cgs, sim/arm/thumb/str.cgs, - sim/arm/thumb/strb-imm.cgs, sim/arm/thumb/strb.cgs, - sim/arm/thumb/strh-imm.cgs, sim/arm/thumb/strh.cgs, - sim/arm/thumb/sub-sp.cgs, sim/arm/thumb/sub.cgs, - sim/arm/thumb/subi.cgs, sim/arm/thumb/subi8.cgs, - sim/arm/thumb/swi.cgs, sim/arm/thumb/tst.cgs: New files: Thumb - tests. - * sim/arm/xscale: New directory. - * sim/arm/xscale/xscale.exp: New file: Test script. - * sim/arm/xscale/testutils.inc: New file: Test macros. - * sim/arm/xscale/blx.cgs, sim/arm/xscale/mia.cgs, - sim/arm/xscale/miaph.cgs, sim/arm/xscale/miaxy.cgs, - sim/arm/xscale/mra.cgs: New files: XScale tests. - 2002-06-16 Andrew Cagney * configure: Regenerated to track ../common/aclocal.m4 changes. @@ -196,18 +209,6 @@ Thu Sep 2 18:15:53 1999 Andrew Cagney Delete locals AS,ASFLAGS,LD,LDFLAGS. Use target_assemble and target_link instead. -1999-04-21 Doug Evans - - * sim/m32r/nop.cgs: Add missing nop insn. - -Mon Mar 22 13:28:56 1999 Dave Brolley - - * sim/fr30/stb.cgs: Correct for unaligned access. - * sim/fr30/sth.cgs: Correct for unaligned access. - * sim/fr30/ldub.cgs: Fix typo: lduh->ldub. Correct - for unaligned access. - * sim/fr30/and.cgs: Test unaligned access. - Fri Feb 5 12:41:11 1999 Doug Evans * lib/sim-defs.exp (sim_run): Print simulator arguments log message. @@ -215,62 +216,6 @@ Fri Feb 5 12:41:11 1999 Doug Evans 1999-01-05 Doug Evans * lib/sim-defs.exp (run_sim_test): New arg all_machs. - * sim/fr30/allinsn.exp: Update. - * sim/fr30/misc.exp: Update. - * sim/m32r/allinsn.exp: Update. - * sim/m32r/misc.exp: Update. - -Fri Dec 18 17:19:34 1998 Dave Brolley - - * sim/fr30/ldres.cgs: New testcase. - * sim/fr30/copld.cgs: New testcase. - * sim/fr30/copst.cgs: New testcase. - * sim/fr30/copsv.cgs: New testcase. - * sim/fr30/nop.cgs: New testcase. - * sim/fr30/andccr.cgs: New testcase. - * sim/fr30/orccr.cgs: New testcase. - * sim/fr30/addsp.cgs: New testcase. - * sim/fr30/stilm.cgs: New testcase. - * sim/fr30/extsb.cgs: New testcase. - * sim/fr30/extub.cgs: New testcase. - * sim/fr30/extsh.cgs: New testcase. - * sim/fr30/extuh.cgs: New testcase. - * sim/fr30/enter.cgs: New testcase. - * sim/fr30/leave.cgs: New testcase. - * sim/fr30/xchb.cgs: New testcase. - * sim/fr30/dmovb.cgs: New testcase. - * sim/fr30/dmov.cgs: New testcase. - * sim/fr30/dmovh.cgs: New testcase. - -Thu Dec 17 17:18:43 1998 Dave Brolley - - * sim/fr30/testutils.inc (take_branch{_d},no_branch{_d}): New macros. - * sim/fr30/ret.cgs: Add tests fir ret:d. - * sim/fr30/inte.cgs: New testcase. - * sim/fr30/reti.cgs: New testcase. - * sim/fr30/bra.cgs: New testcase. - * sim/fr30/bno.cgs: New testcase. - * sim/fr30/beq.cgs: New testcase. - * sim/fr30/bne.cgs: New testcase. - * sim/fr30/bc.cgs: New testcase. - * sim/fr30/bnc.cgs: New testcase. - * sim/fr30/bn.cgs: New testcase. - * sim/fr30/bp.cgs: New testcase. - * sim/fr30/bv.cgs: New testcase. - * sim/fr30/bnv.cgs: New testcase. - * sim/fr30/blt.cgs: New testcase. - * sim/fr30/bge.cgs: New testcase. - * sim/fr30/ble.cgs: New testcase. - * sim/fr30/bgt.cgs: New testcase. - * sim/fr30/bls.cgs: New testcase. - * sim/fr30/bhi.cgs: New testcase. - -Tue Dec 15 17:47:13 1998 Dave Brolley - - * sim/fr30/div.cgs (int): Add signed division scenario. - * sim/fr30/int.cgs (int): Complete testcase. - * sim/fr30/testutils.inc (_start): Initialize tbr. - (test_s_user,test_s_system,set_i,test_i): New macros. 1998-12-14 Doug Evans @@ -278,78 +223,18 @@ Tue Dec 15 17:47:13 1998 Dave Brolley errors. Translate \n sequences in expected output to newline char. (slurp_options): Make parentheses optional. (sim_run): Look for board_info sim,options. - * sim/fr30/hello.ms: Add trailing \n to expected output. - * sim/m32r/hello.ms: Ditto. - * sim/m32r/hw-trap.ms: Ditto. - - * sim/m32r/trap.cgs: Properly align trap2_handler. - - * sim/m32r/uread16.ms: New testcase. - * sim/m32r/uread32.ms: New testcase. - * sim/m32r/uwrite16.ms: New testcase. - * sim/m32r/uwrite32.ms: New testcase. - -1998-12-14 Dave Brolley - - * sim/fr30/call.cgs: Test ret here as well. - * sim/fr30/ld.cgs: Remove bogus comment. - * sim/fr30/testutils.inc (save_rp,restore_rp): New macros. - * sim/fr30/div.ms: New testcase. - * sim/fr30/st.cgs: New testcase. - * sim/fr30/sth.cgs: New testcase. - * sim/fr30/stb.cgs: New testcase. - * sim/fr30/mov.cgs: New testcase. - * sim/fr30/jmp.cgs: New testcase. - * sim/fr30/ret.cgs: New testcase. - * sim/fr30/int.cgs: New testcase. - -Thu Dec 10 18:46:25 1998 Dave Brolley - - * sim/fr30/div0s.cgs: New testcase. - * sim/fr30/div0u.cgs: New testcase. - * sim/fr30/div1.cgs: New testcase. - * sim/fr30/div2.cgs: New testcase. - * sim/fr30/div3.cgs: New testcase. - * sim/fr30/div4s.cgs: New testcase. - * sim/fr30/testutils.inc (mvi_h_dr,set_dbits,test_dbits): New Macros. - -Tue Dec 8 13:16:53 1998 Dave Brolley - - * sim/fr30/testutils.inc (set_s_user): Correct Mask. - (set_s_system): Correct Mask. - * sim/fr30/ld.cgs (ld): Move previously failing test back - into place. - * sim/fr30/ldm0.cgs: New testcase. - * sim/fr30/ldm1.cgs: New testcase. - * sim/fr30/stm0.cgs: New testcase. - * sim/fr30/stm1.cgs: New testcase. - -Thu Dec 3 14:20:03 1998 Dave Brolley - - * sim/fr30/ld.cgs: Implement more loads. - * sim/fr30/call.cgs: New testcase. - * sim/fr30/testutils.inc (testr_h_dr): New macro. - (set_s_user,set_s_system): New macros. - - * sim/fr30: New Directory. Wed Nov 18 10:50:19 1998 Andrew Cagney * common/bits-gen.c (main): Add BYTE_ORDER so that it matches recent sim/common/sim-basics.h changes. * common/Makefile.in: Update. - + Fri Oct 30 00:37:31 1998 Felix Lee * lib/sim-defs.exp (sim_run): download target program to remote host, if necessary. for unix-driven win32 testing. -Tue Sep 15 14:56:22 1998 Doug Evans - - * sim/m32r/testutils.inc (test_h_gr): Use mvaddr_h_gr. - * sim/m32r/rte.cgs: Test bbpc,bbpsw. - * sim/m32r/trap.cgs: Test bbpc,bbpsw. - Fri Jul 31 17:49:13 1998 Felix Lee * lib/sim-defs.exp (sim_run): remote_spawn, use writeto instead of @@ -359,10 +244,6 @@ Fri Jul 24 09:40:34 1998 Doug Evans * Makefile.in (clean,mostlyclean): Change leading spaces to a tab. -Wed Jul 1 15:57:54 1998 Doug Evans - - * sim/m32r/hw-trap.ms: New testcase. - Tue Jun 16 15:44:01 1998 Jillian Ye * lib/sim-defs.exp: Print out timeout setting info when "-v" is used. @@ -372,15 +253,6 @@ Thu Jun 11 15:24:53 1998 Doug Evans * lib/sim-defs.exp (sim_run): Argument env_vals renamed to options, which is now a list of options controlling the behaviour of sim_run. -Wed Jun 10 10:53:20 1998 Doug Evans - - * sim/m32r/addx.cgs: Add another test. - * sim/m32r/jmp.cgs: Add another test. - -Mon Jun 8 16:08:27 1998 Doug Evans - - * sim/m32r/trap.cgs: Test trap 2. - Mon Jun 1 18:54:22 1998 Frank Ch. Eigler * lib/sim-defs.exp (sim_run): Add possible environment variable @@ -388,8 +260,8 @@ Mon Jun 1 18:54:22 1998 Frank Ch. Eigler Thu May 28 14:59:46 1998 Jillian Ye - * Makefile.in: Take RUNTEST out of FLAG_TO_PASS - so that make check can be invoked recursively. + * Makefile.in: Take RUNTEST out of FLAG_TO_PASS + so that make check can be invoked recursively. Thu May 14 11:48:35 1998 Doug Evans @@ -401,8 +273,8 @@ Thu May 14 11:48:35 1998 Doug Evans Fri May 8 18:10:28 1998 Jillian Ye * Makefile.in: Made "check" the target of two - dependencies (test1, test2) so that test2 get a chance to - run even when test1 failed if "make -k check" is used. + dependencies (test1, test2) so that test2 get a chance to + run even when test1 failed if "make -k check" is used. Fri May 8 14:41:28 1998 Doug Evans @@ -424,92 +296,14 @@ Tue Apr 21 10:49:03 1998 Doug Evans * lib/sim-defs.exp (run_sim_test): Don't exit early if one mach fails, try all machs. - * sim/m32r/addx.cgs: Test (-1)+(-1)+1. - -Fri Apr 17 16:00:52 1998 Doug Evans - - * sim/m32r/mv[ft]achi.cgs: Fix expected result - (sign extension of top 8 bits). - Wed Feb 25 11:01:17 1998 Doug Evans * Makefile.in (RUNTEST): Fix path to runtest. -Fri Feb 20 11:00:02 1998 Nick Clifton - - * sim/m32r/unlock.cgs: Fixed test. - * sim/m32r/mvfc.cgs: Fixed test. - * sim/m32r/remu.cgs: Fixed test. - * sim/m32r/bnc24.cgs: Test long BNC instruction. - * sim/m32r/bnc8.cgs: Test short BNC instruction. - * sim/m32r/ld-plus.cgs: Test LD instruction. - * sim/m32r/macwhi.cgs: Test MACWHI instruction. - * sim/m32r/macwlo.cgs: Test MACWLO instruction. - * sim/m32r/mulwhi.cgs: Test MULWHI instruction. - * sim/m32r/mulwlo.cgs: Test MULWLO instruction. - * sim/m32r/mvfachi.cgs: Test MVFACHI instruction. - * sim/m32r/mvfaclo.cgs: Test MVFACLO instruction. - * sim/m32r/mvtaclo.cgs: Test MVTACLO instruction. - * sim/m32r/addv.cgs: Test ADDV instruction. - * sim/m32r/addv3.cgs: Test ADDV3 instruction. - * sim/m32r/addx.cgs: Test ADDX instruction. - * sim/m32r/lock.cgs: Test LOCK instruction. - * sim/m32r/neg.cgs: Test NEG instruction. - * sim/m32r/not.cgs: Test NOT instruction. - * sim/m32r/unlock.cgs: Test UNLOCK instruction. - -Thu Feb 19 11:15:45 1998 Nick Clifton - - * sim/m32r/testutils.inc (mvaddr_h_gr): new macro to load an - address into a general register. - - * sim/m32r/or3.cgs: Test OR3 instruction. - * sim/m32r/rach.cgs: Test RACH instruction. - * sim/m32r/rem.cgs: Test REM instruction. - * sim/m32r/sub.cgs: Test SUB instruction. - * sim/m32r/mv.cgs: Test MV instruction. - * sim/m32r/mul.cgs: Test MUL instruction. - * sim/m32r/bl24.cgs: Test long BL instruction. - * sim/m32r/bl8.cgs: Test short BL instruction. - * sim/m32r/blez.cgs: Test BLEZ instruction. - * sim/m32r/bltz.cgs: Test BLTZ instruction. - * sim/m32r/bne.cgs: Test BNE instruction. - * sim/m32r/bnez.cgs: Test BNEZ instruction. - * sim/m32r/bra24.cgs: Test long BRA instruction. - * sim/m32r/bra8.cgs: Test short BRA instruction. - * sim/m32r/jl.cgs: Test JL instruction. - * sim/m32r/or.cgs: Test OR instruction. - * sim/m32r/jmp.cgs: Test JMP instruction. - * sim/m32r/and.cgs: Test AND instruction. - * sim/m32r/and3.cgs: Test AND3 instruction. - * sim/m32r/beq.cgs: Test BEQ instruction. - * sim/m32r/beqz.cgs: Test BEQZ instruction. - * sim/m32r/bgez.cgs: Test BGEZ instruction. - * sim/m32r/bgtz.cgs: Test BGTZ instruction. - * sim/m32r/cmp.cgs: Test CMP instruction. - * sim/m32r/cmpi.cgs: Test CMPI instruction. - * sim/m32r/cmpu.cgs: Test CMPU instruction. - * sim/m32r/cmpui.cgs: Test CMPUI instruction. - * sim/m32r/div.cgs: Test DIV instruction. - * sim/m32r/divu.cgs: Test DIVU instruction. - * sim/m32r/cmpeq.cgs: Test CMPEQ instruction. - * sim/m32r/sll.cgs: Test SLL instruction. - * sim/m32r/sll3.cgs: Test SLL3 instruction. - * sim/m32r/slli.cgs: Test SLLI instruction. - * sim/m32r/sra.cgs: Test SRA instruction. - * sim/m32r/sra3.cgs: Test SRA3 instruction. - * sim/m32r/srai.cgs: Test SRAI instruction. - * sim/m32r/srl.cgs: Test SRL instruction. - * sim/m32r/srl3.cgs: Test SRL3 instruction. - * sim/m32r/srli.cgs: Test SRLI instruction. - * sim/m32r/xor3.cgs: Test XOR3 instruction. - * sim/m32r/xor.cgs: Test XOR instruction. - Tue Feb 17 12:46:05 1998 Doug Evans * config/default.exp: New file. * lib/sim-defs.exp: New file. - * sim/m32r/*: m32r dejagnu simulator testsuite. * Makefile.in (build_alias): Define. (arch): Define.