2003-10-16 H.J. Lu <hongjiu.lu@intel.com>
authorH.J. Lu <hjl.tools@gmail.com>
Fri, 17 Oct 2003 01:36:56 +0000 (01:36 +0000)
committerH.J. Lu <hjl.tools@gmail.com>
Fri, 17 Oct 2003 01:36:56 +0000 (01:36 +0000)
* gas/alpha/elf-reloc-8.d: Updated.

gas/testsuite/ChangeLog
gas/testsuite/gas/alpha/elf-reloc-8.d

index 1fde74dda0aeb78b8aaf2ef0b6aa61359dbaa737..653502f69dc4f0c4d15b6532d1e22d348f909c04 100644 (file)
@@ -1,3 +1,7 @@
+2003-10-16  H.J. Lu  <hongjiu.lu@intel.com>
+
+       * gas/alpha/elf-reloc-8.d: Updated.
+
 2003-10-10  Dave Brolley  <brolley@redhat.com>
 
        * gas/frv/allinsn.s: Use preoperly aligned registers.
index 8ba78c3c1227edf59770a7c9c887c0b70168a6ab..32ebf97222a33207326af3d4849bdbdfb2839277 100644 (file)
@@ -311,20 +311,20 @@ OFFSET *TYPE *VALUE
 
 RELOCATION RECORDS FOR \[\.eh_frame\]:
 OFFSET *TYPE *VALUE 
-0*000001c SREL32            \.init\.text
-0*0000034 SREL32            \.init\.text\+0x0*0000050
-0*0000048 SREL32            \.init\.text\+0x0*0000080
-0*000005c SREL32            \.init\.text\+0x0*00000b0
-0*0000080 SREL32            \.init\.text\+0x0*00002c0
-0*00000a0 SREL32            \.init\.text\+0x0*00005a0
-0*00000b8 SREL32            \.init\.text\+0x0*00005f0
-0*00000cc SREL32            \.init\.text\+0x0*0000610
-0*00000e0 SREL32            \.init\.text\+0x0*0000630
-0*00000fc SREL32            \.init\.text\+0x0*0000750
-0*0000120 SREL32            \.init\.text\+0x0*0000990
-0*000013c SREL32            \.init\.text\+0x0*0000a10
-0*0000150 SREL32            \.init\.text\+0x0*0000a20
-0*0000164 SREL32            \.init\.text\+0x0*0000a40
-0*000017c SREL32            \.init\.text\+0x0*0000a90
-0*0000190 SREL32            \.init\.text\+0x0*0000aa0
-0*00001a4 SREL32            \.text
+0*000001b SREL32            \.init\.text
+0*0000031 SREL32            \.init\.text\+0x0*0000050
+0*0000042 SREL32            \.init\.text\+0x0*0000080
+0*0000053 SREL32            \.init\.text\+0x0*00000b0
+0*0000074 SREL32            \.init\.text\+0x0*00002c0
+0*0000092 SREL32            \.init\.text\+0x0*00005a0
+0*00000aa SREL32            \.init\.text\+0x0*00005f0
+0*00000bb SREL32            \.init\.text\+0x0*0000610
+0*00000cc SREL32            \.init\.text\+0x0*0000630
+0*00000e6 SREL32            \.init\.text\+0x0*0000750
+0*000010a SREL32            \.init\.text\+0x0*0000990
+0*0000124 SREL32            \.init\.text\+0x0*0000a10
+0*0000135 SREL32            \.init\.text\+0x0*0000a20
+0*0000146 SREL32            \.init\.text\+0x0*0000a40
+0*000015e SREL32            \.init\.text\+0x0*0000a90
+0*000016f SREL32            \.init\.text\+0x0*0000aa0
+0*0000180 SREL32            \.text
This page took 0.030017 seconds and 4 git commands to generate.