Fix wording regarding Intel's IA-64 architecture.
authorKevin Buettner <kevinb@redhat.com>
Wed, 16 Feb 2000 04:11:25 +0000 (04:11 +0000)
committerKevin Buettner <kevinb@redhat.com>
Wed, 16 Feb 2000 04:11:25 +0000 (04:11 +0000)
gdb/doc/ChangeLog
gdb/doc/agentexpr.texi

index e2422d5825535d2beb5bfe31844cead849c75916..e5b6e707036242898648ba9f56a401f929ad3215 100644 (file)
@@ -1,3 +1,8 @@
+2000-02-15  Kevin Buettner  <kevinb@redhat.com>
+
+       * agentexpr.texi: Fix wording regarding Intel's IA-64
+       architecture.
+
 2000-01-16  Tom Tromey  <tromey@cygnus.com>
 
        * gdb.texinfo (Breakpoints): Mention breakpoint ranges.
index 4b790f56af2e7be8f91a7b8412c076601d080642..54186675e280e4af7c86fbbb8dc639085ed04903 100644 (file)
@@ -798,7 +798,7 @@ When we add side-effects, we should add this.
 
 @item Why does the @code{reg} bytecode take a 16-bit register number?
 
-Intel's IA64-architecture, Merced, has 128 general-purpose registers,
+Intel's IA-64 architecture has 128 general-purpose registers,
 and 128 floating-point registers, and I'm sure it has some random
 control registers.
 
This page took 0.039129 seconds and 4 git commands to generate.