gdb: rename displaced_step_closure to displaced_step_copy_insn_closure
[deliverable/binutils-gdb.git] / gdb / amd64-tdep.c
CommitLineData
e53bef9f 1/* Target-dependent code for AMD64.
ce0eebec 2
b811d2c2 3 Copyright (C) 2001-2020 Free Software Foundation, Inc.
5ae96ec1
MK
4
5 Contributed by Jiri Smid, SuSE Labs.
53e95fcf
JS
6
7 This file is part of GDB.
8
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
a9762ec7 11 the Free Software Foundation; either version 3 of the License, or
53e95fcf
JS
12 (at your option) any later version.
13
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
18
19 You should have received a copy of the GNU General Public License
a9762ec7 20 along with this program. If not, see <http://www.gnu.org/licenses/>. */
53e95fcf
JS
21
22#include "defs.h"
4de283e4
TT
23#include "opcode/i386.h"
24#include "dis-asm.h"
c4f35dd8
MK
25#include "arch-utils.h"
26#include "block.h"
27#include "dummy-frame.h"
4de283e4 28#include "frame.h"
c4f35dd8
MK
29#include "frame-base.h"
30#include "frame-unwind.h"
d55e5aa6
TT
31#include "inferior.h"
32#include "infrun.h"
4de283e4
TT
33#include "gdbcmd.h"
34#include "gdbcore.h"
c4f35dd8 35#include "objfiles.h"
53e95fcf 36#include "regcache.h"
2c261fae 37#include "regset.h"
53e95fcf 38#include "symfile.h"
4de283e4
TT
39#include "disasm.h"
40#include "amd64-tdep.h"
41#include "i387-tdep.h"
268a13a5 42#include "gdbsupport/x86-xstate.h"
4de283e4 43#include <algorithm>
22916b07 44#include "target-descriptions.h"
4de283e4
TT
45#include "arch/amd64.h"
46#include "producer.h"
47#include "ax.h"
48#include "ax-gdb.h"
268a13a5 49#include "gdbsupport/byte-vector.h"
4de283e4 50#include "osabi.h"
1d509aa6 51#include "x86-tdep.h"
6710bf39 52
e53bef9f
MK
53/* Note that the AMD64 architecture was previously known as x86-64.
54 The latter is (forever) engraved into the canonical system name as
90f90721 55 returned by config.guess, and used as the name for the AMD64 port
e53bef9f
MK
56 of GNU/Linux. The BSD's have renamed their ports to amd64; they
57 don't like to shout. For GDB we prefer the amd64_-prefix over the
58 x86_64_-prefix since it's so much easier to type. */
59
402ecd56 60/* Register information. */
c4f35dd8 61
6707b003 62static const char *amd64_register_names[] =
de220d0f 63{
6707b003 64 "rax", "rbx", "rcx", "rdx", "rsi", "rdi", "rbp", "rsp",
c4f35dd8
MK
65
66 /* %r8 is indeed register number 8. */
6707b003
UW
67 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
68 "rip", "eflags", "cs", "ss", "ds", "es", "fs", "gs",
c4f35dd8 69
af233647 70 /* %st0 is register number 24. */
6707b003
UW
71 "st0", "st1", "st2", "st3", "st4", "st5", "st6", "st7",
72 "fctrl", "fstat", "ftag", "fiseg", "fioff", "foseg", "fooff", "fop",
c4f35dd8 73
af233647 74 /* %xmm0 is register number 40. */
6707b003
UW
75 "xmm0", "xmm1", "xmm2", "xmm3", "xmm4", "xmm5", "xmm6", "xmm7",
76 "xmm8", "xmm9", "xmm10", "xmm11", "xmm12", "xmm13", "xmm14", "xmm15",
77 "mxcsr",
0e04a514
ML
78};
79
a055a187
L
80static const char *amd64_ymm_names[] =
81{
82 "ymm0", "ymm1", "ymm2", "ymm3",
83 "ymm4", "ymm5", "ymm6", "ymm7",
84 "ymm8", "ymm9", "ymm10", "ymm11",
85 "ymm12", "ymm13", "ymm14", "ymm15"
86};
87
01f9f808
MS
88static const char *amd64_ymm_avx512_names[] =
89{
90 "ymm16", "ymm17", "ymm18", "ymm19",
91 "ymm20", "ymm21", "ymm22", "ymm23",
92 "ymm24", "ymm25", "ymm26", "ymm27",
93 "ymm28", "ymm29", "ymm30", "ymm31"
94};
95
a055a187
L
96static const char *amd64_ymmh_names[] =
97{
98 "ymm0h", "ymm1h", "ymm2h", "ymm3h",
99 "ymm4h", "ymm5h", "ymm6h", "ymm7h",
100 "ymm8h", "ymm9h", "ymm10h", "ymm11h",
101 "ymm12h", "ymm13h", "ymm14h", "ymm15h"
102};
de220d0f 103
01f9f808
MS
104static const char *amd64_ymmh_avx512_names[] =
105{
106 "ymm16h", "ymm17h", "ymm18h", "ymm19h",
107 "ymm20h", "ymm21h", "ymm22h", "ymm23h",
108 "ymm24h", "ymm25h", "ymm26h", "ymm27h",
109 "ymm28h", "ymm29h", "ymm30h", "ymm31h"
110};
111
e43e105e
WT
112static const char *amd64_mpx_names[] =
113{
114 "bnd0raw", "bnd1raw", "bnd2raw", "bnd3raw", "bndcfgu", "bndstatus"
115};
116
01f9f808
MS
117static const char *amd64_k_names[] =
118{
119 "k0", "k1", "k2", "k3",
120 "k4", "k5", "k6", "k7"
121};
122
123static const char *amd64_zmmh_names[] =
124{
125 "zmm0h", "zmm1h", "zmm2h", "zmm3h",
126 "zmm4h", "zmm5h", "zmm6h", "zmm7h",
127 "zmm8h", "zmm9h", "zmm10h", "zmm11h",
128 "zmm12h", "zmm13h", "zmm14h", "zmm15h",
129 "zmm16h", "zmm17h", "zmm18h", "zmm19h",
130 "zmm20h", "zmm21h", "zmm22h", "zmm23h",
131 "zmm24h", "zmm25h", "zmm26h", "zmm27h",
132 "zmm28h", "zmm29h", "zmm30h", "zmm31h"
133};
134
135static const char *amd64_zmm_names[] =
136{
137 "zmm0", "zmm1", "zmm2", "zmm3",
138 "zmm4", "zmm5", "zmm6", "zmm7",
139 "zmm8", "zmm9", "zmm10", "zmm11",
140 "zmm12", "zmm13", "zmm14", "zmm15",
141 "zmm16", "zmm17", "zmm18", "zmm19",
142 "zmm20", "zmm21", "zmm22", "zmm23",
143 "zmm24", "zmm25", "zmm26", "zmm27",
144 "zmm28", "zmm29", "zmm30", "zmm31"
145};
146
147static const char *amd64_xmm_avx512_names[] = {
148 "xmm16", "xmm17", "xmm18", "xmm19",
149 "xmm20", "xmm21", "xmm22", "xmm23",
150 "xmm24", "xmm25", "xmm26", "xmm27",
151 "xmm28", "xmm29", "xmm30", "xmm31"
152};
153
51547df6
MS
154static const char *amd64_pkeys_names[] = {
155 "pkru"
156};
157
c4f35dd8
MK
158/* DWARF Register Number Mapping as defined in the System V psABI,
159 section 3.6. */
53e95fcf 160
e53bef9f 161static int amd64_dwarf_regmap[] =
0e04a514 162{
c4f35dd8 163 /* General Purpose Registers RAX, RDX, RCX, RBX, RSI, RDI. */
90f90721
MK
164 AMD64_RAX_REGNUM, AMD64_RDX_REGNUM,
165 AMD64_RCX_REGNUM, AMD64_RBX_REGNUM,
166 AMD64_RSI_REGNUM, AMD64_RDI_REGNUM,
c4f35dd8
MK
167
168 /* Frame Pointer Register RBP. */
90f90721 169 AMD64_RBP_REGNUM,
c4f35dd8
MK
170
171 /* Stack Pointer Register RSP. */
90f90721 172 AMD64_RSP_REGNUM,
c4f35dd8
MK
173
174 /* Extended Integer Registers 8 - 15. */
5b856f36
PM
175 AMD64_R8_REGNUM, /* %r8 */
176 AMD64_R9_REGNUM, /* %r9 */
177 AMD64_R10_REGNUM, /* %r10 */
178 AMD64_R11_REGNUM, /* %r11 */
179 AMD64_R12_REGNUM, /* %r12 */
180 AMD64_R13_REGNUM, /* %r13 */
181 AMD64_R14_REGNUM, /* %r14 */
182 AMD64_R15_REGNUM, /* %r15 */
c4f35dd8 183
59207364 184 /* Return Address RA. Mapped to RIP. */
90f90721 185 AMD64_RIP_REGNUM,
c4f35dd8
MK
186
187 /* SSE Registers 0 - 7. */
90f90721
MK
188 AMD64_XMM0_REGNUM + 0, AMD64_XMM1_REGNUM,
189 AMD64_XMM0_REGNUM + 2, AMD64_XMM0_REGNUM + 3,
190 AMD64_XMM0_REGNUM + 4, AMD64_XMM0_REGNUM + 5,
191 AMD64_XMM0_REGNUM + 6, AMD64_XMM0_REGNUM + 7,
c4f35dd8
MK
192
193 /* Extended SSE Registers 8 - 15. */
90f90721
MK
194 AMD64_XMM0_REGNUM + 8, AMD64_XMM0_REGNUM + 9,
195 AMD64_XMM0_REGNUM + 10, AMD64_XMM0_REGNUM + 11,
196 AMD64_XMM0_REGNUM + 12, AMD64_XMM0_REGNUM + 13,
197 AMD64_XMM0_REGNUM + 14, AMD64_XMM0_REGNUM + 15,
c4f35dd8
MK
198
199 /* Floating Point Registers 0-7. */
90f90721
MK
200 AMD64_ST0_REGNUM + 0, AMD64_ST0_REGNUM + 1,
201 AMD64_ST0_REGNUM + 2, AMD64_ST0_REGNUM + 3,
202 AMD64_ST0_REGNUM + 4, AMD64_ST0_REGNUM + 5,
c6f4c129 203 AMD64_ST0_REGNUM + 6, AMD64_ST0_REGNUM + 7,
f7ca3fcf
PM
204
205 /* MMX Registers 0 - 7.
206 We have to handle those registers specifically, as their register
207 number within GDB depends on the target (or they may even not be
208 available at all). */
209 -1, -1, -1, -1, -1, -1, -1, -1,
210
c6f4c129
JB
211 /* Control and Status Flags Register. */
212 AMD64_EFLAGS_REGNUM,
213
214 /* Selector Registers. */
215 AMD64_ES_REGNUM,
216 AMD64_CS_REGNUM,
217 AMD64_SS_REGNUM,
218 AMD64_DS_REGNUM,
219 AMD64_FS_REGNUM,
220 AMD64_GS_REGNUM,
221 -1,
222 -1,
223
224 /* Segment Base Address Registers. */
225 -1,
226 -1,
227 -1,
228 -1,
229
230 /* Special Selector Registers. */
231 -1,
232 -1,
233
234 /* Floating Point Control Registers. */
235 AMD64_MXCSR_REGNUM,
236 AMD64_FCTRL_REGNUM,
237 AMD64_FSTAT_REGNUM
c4f35dd8 238};
0e04a514 239
e53bef9f
MK
240static const int amd64_dwarf_regmap_len =
241 (sizeof (amd64_dwarf_regmap) / sizeof (amd64_dwarf_regmap[0]));
0e04a514 242
c4f35dd8
MK
243/* Convert DWARF register number REG to the appropriate register
244 number used by GDB. */
26abbdc4 245
c4f35dd8 246static int
d3f73121 247amd64_dwarf_reg_to_regnum (struct gdbarch *gdbarch, int reg)
53e95fcf 248{
a055a187
L
249 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
250 int ymm0_regnum = tdep->ymm0_regnum;
c4f35dd8 251 int regnum = -1;
53e95fcf 252
16aff9a6 253 if (reg >= 0 && reg < amd64_dwarf_regmap_len)
e53bef9f 254 regnum = amd64_dwarf_regmap[reg];
53e95fcf 255
0fde2c53 256 if (ymm0_regnum >= 0
a055a187
L
257 && i386_xmm_regnum_p (gdbarch, regnum))
258 regnum += ymm0_regnum - I387_XMM0_REGNUM (tdep);
c4f35dd8
MK
259
260 return regnum;
53e95fcf 261}
d532c08f 262
35669430
DE
263/* Map architectural register numbers to gdb register numbers. */
264
265static const int amd64_arch_regmap[16] =
266{
267 AMD64_RAX_REGNUM, /* %rax */
268 AMD64_RCX_REGNUM, /* %rcx */
269 AMD64_RDX_REGNUM, /* %rdx */
270 AMD64_RBX_REGNUM, /* %rbx */
271 AMD64_RSP_REGNUM, /* %rsp */
272 AMD64_RBP_REGNUM, /* %rbp */
273 AMD64_RSI_REGNUM, /* %rsi */
274 AMD64_RDI_REGNUM, /* %rdi */
275 AMD64_R8_REGNUM, /* %r8 */
276 AMD64_R9_REGNUM, /* %r9 */
277 AMD64_R10_REGNUM, /* %r10 */
278 AMD64_R11_REGNUM, /* %r11 */
279 AMD64_R12_REGNUM, /* %r12 */
280 AMD64_R13_REGNUM, /* %r13 */
281 AMD64_R14_REGNUM, /* %r14 */
282 AMD64_R15_REGNUM /* %r15 */
283};
284
285static const int amd64_arch_regmap_len =
286 (sizeof (amd64_arch_regmap) / sizeof (amd64_arch_regmap[0]));
287
288/* Convert architectural register number REG to the appropriate register
289 number used by GDB. */
290
291static int
292amd64_arch_reg_to_regnum (int reg)
293{
294 gdb_assert (reg >= 0 && reg < amd64_arch_regmap_len);
295
296 return amd64_arch_regmap[reg];
297}
298
1ba53b71
L
299/* Register names for byte pseudo-registers. */
300
301static const char *amd64_byte_names[] =
302{
303 "al", "bl", "cl", "dl", "sil", "dil", "bpl", "spl",
fe01d668
L
304 "r8l", "r9l", "r10l", "r11l", "r12l", "r13l", "r14l", "r15l",
305 "ah", "bh", "ch", "dh"
1ba53b71
L
306};
307
fe01d668
L
308/* Number of lower byte registers. */
309#define AMD64_NUM_LOWER_BYTE_REGS 16
310
1ba53b71
L
311/* Register names for word pseudo-registers. */
312
313static const char *amd64_word_names[] =
314{
9cad29ac 315 "ax", "bx", "cx", "dx", "si", "di", "bp", "",
1ba53b71
L
316 "r8w", "r9w", "r10w", "r11w", "r12w", "r13w", "r14w", "r15w"
317};
318
319/* Register names for dword pseudo-registers. */
320
321static const char *amd64_dword_names[] =
322{
323 "eax", "ebx", "ecx", "edx", "esi", "edi", "ebp", "esp",
fff4548b
MK
324 "r8d", "r9d", "r10d", "r11d", "r12d", "r13d", "r14d", "r15d",
325 "eip"
1ba53b71
L
326};
327
328/* Return the name of register REGNUM. */
329
330static const char *
331amd64_pseudo_register_name (struct gdbarch *gdbarch, int regnum)
332{
333 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
334 if (i386_byte_regnum_p (gdbarch, regnum))
335 return amd64_byte_names[regnum - tdep->al_regnum];
01f9f808
MS
336 else if (i386_zmm_regnum_p (gdbarch, regnum))
337 return amd64_zmm_names[regnum - tdep->zmm0_regnum];
a055a187
L
338 else if (i386_ymm_regnum_p (gdbarch, regnum))
339 return amd64_ymm_names[regnum - tdep->ymm0_regnum];
01f9f808
MS
340 else if (i386_ymm_avx512_regnum_p (gdbarch, regnum))
341 return amd64_ymm_avx512_names[regnum - tdep->ymm16_regnum];
1ba53b71
L
342 else if (i386_word_regnum_p (gdbarch, regnum))
343 return amd64_word_names[regnum - tdep->ax_regnum];
344 else if (i386_dword_regnum_p (gdbarch, regnum))
345 return amd64_dword_names[regnum - tdep->eax_regnum];
346 else
347 return i386_pseudo_register_name (gdbarch, regnum);
348}
349
3543a589
TT
350static struct value *
351amd64_pseudo_register_read_value (struct gdbarch *gdbarch,
849d0ba8 352 readable_regcache *regcache,
3543a589 353 int regnum)
1ba53b71 354{
1ba53b71 355 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3543a589 356
925047fe 357 value *result_value = allocate_value (register_type (gdbarch, regnum));
3543a589
TT
358 VALUE_LVAL (result_value) = lval_register;
359 VALUE_REGNUM (result_value) = regnum;
925047fe 360 gdb_byte *buf = value_contents_raw (result_value);
1ba53b71
L
361
362 if (i386_byte_regnum_p (gdbarch, regnum))
363 {
364 int gpnum = regnum - tdep->al_regnum;
365
366 /* Extract (always little endian). */
fe01d668
L
367 if (gpnum >= AMD64_NUM_LOWER_BYTE_REGS)
368 {
925047fe
SM
369 gpnum -= AMD64_NUM_LOWER_BYTE_REGS;
370 gdb_byte raw_buf[register_size (gdbarch, gpnum)];
371
fe01d668 372 /* Special handling for AH, BH, CH, DH. */
925047fe 373 register_status status = regcache->raw_read (gpnum, raw_buf);
05d1431c
PA
374 if (status == REG_VALID)
375 memcpy (buf, raw_buf + 1, 1);
3543a589
TT
376 else
377 mark_value_bytes_unavailable (result_value, 0,
378 TYPE_LENGTH (value_type (result_value)));
fe01d668
L
379 }
380 else
381 {
925047fe
SM
382 gdb_byte raw_buf[register_size (gdbarch, gpnum)];
383 register_status status = regcache->raw_read (gpnum, raw_buf);
05d1431c
PA
384 if (status == REG_VALID)
385 memcpy (buf, raw_buf, 1);
3543a589
TT
386 else
387 mark_value_bytes_unavailable (result_value, 0,
388 TYPE_LENGTH (value_type (result_value)));
fe01d668 389 }
1ba53b71
L
390 }
391 else if (i386_dword_regnum_p (gdbarch, regnum))
392 {
393 int gpnum = regnum - tdep->eax_regnum;
925047fe 394 gdb_byte raw_buf[register_size (gdbarch, gpnum)];
1ba53b71 395 /* Extract (always little endian). */
925047fe 396 register_status status = regcache->raw_read (gpnum, raw_buf);
05d1431c
PA
397 if (status == REG_VALID)
398 memcpy (buf, raw_buf, 4);
3543a589
TT
399 else
400 mark_value_bytes_unavailable (result_value, 0,
401 TYPE_LENGTH (value_type (result_value)));
1ba53b71
L
402 }
403 else
3543a589
TT
404 i386_pseudo_register_read_into_value (gdbarch, regcache, regnum,
405 result_value);
406
407 return result_value;
1ba53b71
L
408}
409
410static void
411amd64_pseudo_register_write (struct gdbarch *gdbarch,
412 struct regcache *regcache,
413 int regnum, const gdb_byte *buf)
414{
1ba53b71
L
415 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
416
417 if (i386_byte_regnum_p (gdbarch, regnum))
418 {
419 int gpnum = regnum - tdep->al_regnum;
420
fe01d668
L
421 if (gpnum >= AMD64_NUM_LOWER_BYTE_REGS)
422 {
925047fe
SM
423 gpnum -= AMD64_NUM_LOWER_BYTE_REGS;
424 gdb_byte raw_buf[register_size (gdbarch, gpnum)];
425
fe01d668 426 /* Read ... AH, BH, CH, DH. */
925047fe 427 regcache->raw_read (gpnum, raw_buf);
fe01d668
L
428 /* ... Modify ... (always little endian). */
429 memcpy (raw_buf + 1, buf, 1);
430 /* ... Write. */
925047fe 431 regcache->raw_write (gpnum, raw_buf);
fe01d668
L
432 }
433 else
434 {
925047fe
SM
435 gdb_byte raw_buf[register_size (gdbarch, gpnum)];
436
fe01d668 437 /* Read ... */
0b883586 438 regcache->raw_read (gpnum, raw_buf);
fe01d668
L
439 /* ... Modify ... (always little endian). */
440 memcpy (raw_buf, buf, 1);
441 /* ... Write. */
10eaee5f 442 regcache->raw_write (gpnum, raw_buf);
fe01d668 443 }
1ba53b71
L
444 }
445 else if (i386_dword_regnum_p (gdbarch, regnum))
446 {
447 int gpnum = regnum - tdep->eax_regnum;
925047fe 448 gdb_byte raw_buf[register_size (gdbarch, gpnum)];
1ba53b71
L
449
450 /* Read ... */
0b883586 451 regcache->raw_read (gpnum, raw_buf);
1ba53b71
L
452 /* ... Modify ... (always little endian). */
453 memcpy (raw_buf, buf, 4);
454 /* ... Write. */
10eaee5f 455 regcache->raw_write (gpnum, raw_buf);
1ba53b71
L
456 }
457 else
458 i386_pseudo_register_write (gdbarch, regcache, regnum, buf);
459}
460
62e5fd57
MK
461/* Implement the 'ax_pseudo_register_collect' gdbarch method. */
462
463static int
464amd64_ax_pseudo_register_collect (struct gdbarch *gdbarch,
465 struct agent_expr *ax, int regnum)
466{
467 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
468
469 if (i386_byte_regnum_p (gdbarch, regnum))
470 {
471 int gpnum = regnum - tdep->al_regnum;
472
473 if (gpnum >= AMD64_NUM_LOWER_BYTE_REGS)
474 ax_reg_mask (ax, gpnum - AMD64_NUM_LOWER_BYTE_REGS);
475 else
476 ax_reg_mask (ax, gpnum);
477 return 0;
478 }
479 else if (i386_dword_regnum_p (gdbarch, regnum))
480 {
481 int gpnum = regnum - tdep->eax_regnum;
482
483 ax_reg_mask (ax, gpnum);
484 return 0;
485 }
486 else
487 return i386_ax_pseudo_register_collect (gdbarch, ax, regnum);
488}
489
53e95fcf
JS
490\f
491
bf4d6c1c
JB
492/* Register classes as defined in the psABI. */
493
494enum amd64_reg_class
495{
496 AMD64_INTEGER,
497 AMD64_SSE,
498 AMD64_SSEUP,
499 AMD64_X87,
500 AMD64_X87UP,
501 AMD64_COMPLEX_X87,
502 AMD64_NO_CLASS,
503 AMD64_MEMORY
504};
505
efb1c01c
MK
506/* Return the union class of CLASS1 and CLASS2. See the psABI for
507 details. */
508
509static enum amd64_reg_class
510amd64_merge_classes (enum amd64_reg_class class1, enum amd64_reg_class class2)
511{
512 /* Rule (a): If both classes are equal, this is the resulting class. */
513 if (class1 == class2)
514 return class1;
515
516 /* Rule (b): If one of the classes is NO_CLASS, the resulting class
517 is the other class. */
518 if (class1 == AMD64_NO_CLASS)
519 return class2;
520 if (class2 == AMD64_NO_CLASS)
521 return class1;
522
523 /* Rule (c): If one of the classes is MEMORY, the result is MEMORY. */
524 if (class1 == AMD64_MEMORY || class2 == AMD64_MEMORY)
525 return AMD64_MEMORY;
526
527 /* Rule (d): If one of the classes is INTEGER, the result is INTEGER. */
528 if (class1 == AMD64_INTEGER || class2 == AMD64_INTEGER)
529 return AMD64_INTEGER;
530
531 /* Rule (e): If one of the classes is X87, X87UP, COMPLEX_X87 class,
532 MEMORY is used as class. */
533 if (class1 == AMD64_X87 || class1 == AMD64_X87UP
534 || class1 == AMD64_COMPLEX_X87 || class2 == AMD64_X87
535 || class2 == AMD64_X87UP || class2 == AMD64_COMPLEX_X87)
536 return AMD64_MEMORY;
537
538 /* Rule (f): Otherwise class SSE is used. */
539 return AMD64_SSE;
540}
541
fe978cb0 542static void amd64_classify (struct type *type, enum amd64_reg_class theclass[2]);
bf4d6c1c 543
4aa866af 544/* Return true if TYPE is a structure or union with unaligned fields. */
79b1ab3d 545
4aa866af
LS
546static bool
547amd64_has_unaligned_fields (struct type *type)
79b1ab3d 548{
78134374
SM
549 if (type->code () == TYPE_CODE_STRUCT
550 || type->code () == TYPE_CODE_UNION)
4aa866af 551 {
1f704f76 552 for (int i = 0; i < type->num_fields (); i++)
4aa866af
LS
553 {
554 struct type *subtype = check_typedef (TYPE_FIELD_TYPE (type, i));
555 int bitpos = TYPE_FIELD_BITPOS (type, i);
556 int align = type_align(subtype);
557
a59240a4
TT
558 /* Ignore static fields, empty fields (for example nested
559 empty structures), and bitfields (these are handled by
560 the caller). */
ceacbf6e 561 if (field_is_static (&type->field (i))
4aa866af 562 || (TYPE_FIELD_BITSIZE (type, i) == 0
a59240a4
TT
563 && TYPE_LENGTH (subtype) == 0)
564 || TYPE_FIELD_PACKED (type, i))
4aa866af
LS
565 continue;
566
567 if (bitpos % 8 != 0)
568 return true;
569
570 int bytepos = bitpos / 8;
571 if (bytepos % align != 0)
572 return true;
573
a59240a4 574 if (amd64_has_unaligned_fields (subtype))
4aa866af
LS
575 return true;
576 }
577 }
79b1ab3d 578
4aa866af 579 return false;
79b1ab3d
MK
580}
581
d10eccaa
TV
582/* Classify field I of TYPE starting at BITOFFSET according to the rules for
583 structures and union types, and store the result in THECLASS. */
584
585static void
586amd64_classify_aggregate_field (struct type *type, int i,
587 enum amd64_reg_class theclass[2],
588 unsigned int bitoffset)
589{
590 struct type *subtype = check_typedef (TYPE_FIELD_TYPE (type, i));
591 int bitpos = bitoffset + TYPE_FIELD_BITPOS (type, i);
592 int pos = bitpos / 64;
593 enum amd64_reg_class subclass[2];
594 int bitsize = TYPE_FIELD_BITSIZE (type, i);
595 int endpos;
596
597 if (bitsize == 0)
598 bitsize = TYPE_LENGTH (subtype) * 8;
599 endpos = (bitpos + bitsize - 1) / 64;
600
601 /* Ignore static fields, or empty fields, for example nested
602 empty structures.*/
ceacbf6e 603 if (field_is_static (&type->field (i)) || bitsize == 0)
d10eccaa
TV
604 return;
605
78134374
SM
606 if (subtype->code () == TYPE_CODE_STRUCT
607 || subtype->code () == TYPE_CODE_UNION)
d10eccaa
TV
608 {
609 /* Each field of an object is classified recursively. */
610 int j;
1f704f76 611 for (j = 0; j < subtype->num_fields (); j++)
d10eccaa
TV
612 amd64_classify_aggregate_field (subtype, j, theclass, bitpos);
613 return;
614 }
615
616 gdb_assert (pos == 0 || pos == 1);
617
618 amd64_classify (subtype, subclass);
619 theclass[pos] = amd64_merge_classes (theclass[pos], subclass[0]);
620 if (bitsize <= 64 && pos == 0 && endpos == 1)
621 /* This is a bit of an odd case: We have a field that would
622 normally fit in one of the two eightbytes, except that
623 it is placed in a way that this field straddles them.
624 This has been seen with a structure containing an array.
625
626 The ABI is a bit unclear in this case, but we assume that
627 this field's class (stored in subclass[0]) must also be merged
628 into class[1]. In other words, our field has a piece stored
629 in the second eight-byte, and thus its class applies to
630 the second eight-byte as well.
631
632 In the case where the field length exceeds 8 bytes,
633 it should not be necessary to merge the field class
634 into class[1]. As LEN > 8, subclass[1] is necessarily
635 different from AMD64_NO_CLASS. If subclass[1] is equal
636 to subclass[0], then the normal class[1]/subclass[1]
637 merging will take care of everything. For subclass[1]
638 to be different from subclass[0], I can only see the case
639 where we have a SSE/SSEUP or X87/X87UP pair, which both
640 use up all 16 bytes of the aggregate, and are already
641 handled just fine (because each portion sits on its own
642 8-byte). */
643 theclass[1] = amd64_merge_classes (theclass[1], subclass[0]);
644 if (pos == 0)
645 theclass[1] = amd64_merge_classes (theclass[1], subclass[1]);
646}
647
efb1c01c
MK
648/* Classify TYPE according to the rules for aggregate (structures and
649 arrays) and union types, and store the result in CLASS. */
c4f35dd8
MK
650
651static void
fe978cb0 652amd64_classify_aggregate (struct type *type, enum amd64_reg_class theclass[2])
53e95fcf 653{
4aa866af 654 /* 1. If the size of an object is larger than two eightbytes, or it has
efb1c01c 655 unaligned fields, it has class memory. */
4aa866af 656 if (TYPE_LENGTH (type) > 16 || amd64_has_unaligned_fields (type))
53e95fcf 657 {
fe978cb0 658 theclass[0] = theclass[1] = AMD64_MEMORY;
efb1c01c 659 return;
53e95fcf 660 }
efb1c01c
MK
661
662 /* 2. Both eightbytes get initialized to class NO_CLASS. */
fe978cb0 663 theclass[0] = theclass[1] = AMD64_NO_CLASS;
efb1c01c
MK
664
665 /* 3. Each field of an object is classified recursively so that
666 always two fields are considered. The resulting class is
667 calculated according to the classes of the fields in the
668 eightbyte: */
669
78134374 670 if (type->code () == TYPE_CODE_ARRAY)
8ffd9b1b 671 {
efb1c01c
MK
672 struct type *subtype = check_typedef (TYPE_TARGET_TYPE (type));
673
674 /* All fields in an array have the same type. */
fe978cb0
PA
675 amd64_classify (subtype, theclass);
676 if (TYPE_LENGTH (type) > 8 && theclass[1] == AMD64_NO_CLASS)
677 theclass[1] = theclass[0];
8ffd9b1b 678 }
53e95fcf
JS
679 else
680 {
efb1c01c 681 int i;
53e95fcf 682
efb1c01c 683 /* Structure or union. */
78134374
SM
684 gdb_assert (type->code () == TYPE_CODE_STRUCT
685 || type->code () == TYPE_CODE_UNION);
efb1c01c 686
1f704f76 687 for (i = 0; i < type->num_fields (); i++)
d10eccaa 688 amd64_classify_aggregate_field (type, i, theclass, 0);
53e95fcf 689 }
efb1c01c
MK
690
691 /* 4. Then a post merger cleanup is done: */
692
693 /* Rule (a): If one of the classes is MEMORY, the whole argument is
694 passed in memory. */
fe978cb0
PA
695 if (theclass[0] == AMD64_MEMORY || theclass[1] == AMD64_MEMORY)
696 theclass[0] = theclass[1] = AMD64_MEMORY;
efb1c01c 697
177b42fe 698 /* Rule (b): If SSEUP is not preceded by SSE, it is converted to
efb1c01c 699 SSE. */
fe978cb0
PA
700 if (theclass[0] == AMD64_SSEUP)
701 theclass[0] = AMD64_SSE;
702 if (theclass[1] == AMD64_SSEUP && theclass[0] != AMD64_SSE)
703 theclass[1] = AMD64_SSE;
efb1c01c
MK
704}
705
706/* Classify TYPE, and store the result in CLASS. */
707
bf4d6c1c 708static void
fe978cb0 709amd64_classify (struct type *type, enum amd64_reg_class theclass[2])
efb1c01c 710{
78134374 711 enum type_code code = type->code ();
efb1c01c
MK
712 int len = TYPE_LENGTH (type);
713
fe978cb0 714 theclass[0] = theclass[1] = AMD64_NO_CLASS;
efb1c01c
MK
715
716 /* Arguments of types (signed and unsigned) _Bool, char, short, int,
5a7225ed
JB
717 long, long long, and pointers are in the INTEGER class. Similarly,
718 range types, used by languages such as Ada, are also in the INTEGER
719 class. */
efb1c01c 720 if ((code == TYPE_CODE_INT || code == TYPE_CODE_ENUM
b929c77f 721 || code == TYPE_CODE_BOOL || code == TYPE_CODE_RANGE
9db13498 722 || code == TYPE_CODE_CHAR
aa006118 723 || code == TYPE_CODE_PTR || TYPE_IS_REFERENCE (type))
efb1c01c 724 && (len == 1 || len == 2 || len == 4 || len == 8))
fe978cb0 725 theclass[0] = AMD64_INTEGER;
efb1c01c 726
5daa78cc
TJB
727 /* Arguments of types float, double, _Decimal32, _Decimal64 and __m64
728 are in class SSE. */
729 else if ((code == TYPE_CODE_FLT || code == TYPE_CODE_DECFLOAT)
730 && (len == 4 || len == 8))
efb1c01c 731 /* FIXME: __m64 . */
fe978cb0 732 theclass[0] = AMD64_SSE;
efb1c01c 733
5daa78cc
TJB
734 /* Arguments of types __float128, _Decimal128 and __m128 are split into
735 two halves. The least significant ones belong to class SSE, the most
efb1c01c 736 significant one to class SSEUP. */
5daa78cc
TJB
737 else if (code == TYPE_CODE_DECFLOAT && len == 16)
738 /* FIXME: __float128, __m128. */
fe978cb0 739 theclass[0] = AMD64_SSE, theclass[1] = AMD64_SSEUP;
efb1c01c
MK
740
741 /* The 64-bit mantissa of arguments of type long double belongs to
742 class X87, the 16-bit exponent plus 6 bytes of padding belongs to
743 class X87UP. */
744 else if (code == TYPE_CODE_FLT && len == 16)
745 /* Class X87 and X87UP. */
fe978cb0 746 theclass[0] = AMD64_X87, theclass[1] = AMD64_X87UP;
efb1c01c 747
7f7930dd
MK
748 /* Arguments of complex T where T is one of the types float or
749 double get treated as if they are implemented as:
750
751 struct complexT {
752 T real;
753 T imag;
5f52445b
YQ
754 };
755
756 */
7f7930dd 757 else if (code == TYPE_CODE_COMPLEX && len == 8)
fe978cb0 758 theclass[0] = AMD64_SSE;
7f7930dd 759 else if (code == TYPE_CODE_COMPLEX && len == 16)
fe978cb0 760 theclass[0] = theclass[1] = AMD64_SSE;
7f7930dd
MK
761
762 /* A variable of type complex long double is classified as type
763 COMPLEX_X87. */
764 else if (code == TYPE_CODE_COMPLEX && len == 32)
fe978cb0 765 theclass[0] = AMD64_COMPLEX_X87;
7f7930dd 766
efb1c01c
MK
767 /* Aggregates. */
768 else if (code == TYPE_CODE_ARRAY || code == TYPE_CODE_STRUCT
769 || code == TYPE_CODE_UNION)
fe978cb0 770 amd64_classify_aggregate (type, theclass);
efb1c01c
MK
771}
772
773static enum return_value_convention
6a3a010b 774amd64_return_value (struct gdbarch *gdbarch, struct value *function,
c055b101 775 struct type *type, struct regcache *regcache,
42835c2b 776 gdb_byte *readbuf, const gdb_byte *writebuf)
efb1c01c 777{
fe978cb0 778 enum amd64_reg_class theclass[2];
efb1c01c 779 int len = TYPE_LENGTH (type);
90f90721
MK
780 static int integer_regnum[] = { AMD64_RAX_REGNUM, AMD64_RDX_REGNUM };
781 static int sse_regnum[] = { AMD64_XMM0_REGNUM, AMD64_XMM1_REGNUM };
efb1c01c
MK
782 int integer_reg = 0;
783 int sse_reg = 0;
784 int i;
785
786 gdb_assert (!(readbuf && writebuf));
787
788 /* 1. Classify the return type with the classification algorithm. */
fe978cb0 789 amd64_classify (type, theclass);
efb1c01c
MK
790
791 /* 2. If the type has class MEMORY, then the caller provides space
6fa57a7d 792 for the return value and passes the address of this storage in
0963b4bd 793 %rdi as if it were the first argument to the function. In effect,
6fa57a7d
MK
794 this address becomes a hidden first argument.
795
796 On return %rax will contain the address that has been passed in
797 by the caller in %rdi. */
fe978cb0 798 if (theclass[0] == AMD64_MEMORY)
6fa57a7d
MK
799 {
800 /* As indicated by the comment above, the ABI guarantees that we
801 can always find the return value just after the function has
802 returned. */
803
804 if (readbuf)
805 {
806 ULONGEST addr;
807
808 regcache_raw_read_unsigned (regcache, AMD64_RAX_REGNUM, &addr);
809 read_memory (addr, readbuf, TYPE_LENGTH (type));
810 }
811
812 return RETURN_VALUE_ABI_RETURNS_ADDRESS;
813 }
efb1c01c 814
7f7930dd
MK
815 /* 8. If the class is COMPLEX_X87, the real part of the value is
816 returned in %st0 and the imaginary part in %st1. */
fe978cb0 817 if (theclass[0] == AMD64_COMPLEX_X87)
7f7930dd
MK
818 {
819 if (readbuf)
820 {
0b883586
SM
821 regcache->raw_read (AMD64_ST0_REGNUM, readbuf);
822 regcache->raw_read (AMD64_ST1_REGNUM, readbuf + 16);
7f7930dd
MK
823 }
824
825 if (writebuf)
826 {
827 i387_return_value (gdbarch, regcache);
10eaee5f
SM
828 regcache->raw_write (AMD64_ST0_REGNUM, writebuf);
829 regcache->raw_write (AMD64_ST1_REGNUM, writebuf + 16);
7f7930dd
MK
830
831 /* Fix up the tag word such that both %st(0) and %st(1) are
832 marked as valid. */
833 regcache_raw_write_unsigned (regcache, AMD64_FTAG_REGNUM, 0xfff);
834 }
835
836 return RETURN_VALUE_REGISTER_CONVENTION;
837 }
838
fe978cb0 839 gdb_assert (theclass[1] != AMD64_MEMORY);
bad43aa5 840 gdb_assert (len <= 16);
efb1c01c
MK
841
842 for (i = 0; len > 0; i++, len -= 8)
843 {
844 int regnum = -1;
845 int offset = 0;
846
fe978cb0 847 switch (theclass[i])
efb1c01c
MK
848 {
849 case AMD64_INTEGER:
850 /* 3. If the class is INTEGER, the next available register
851 of the sequence %rax, %rdx is used. */
852 regnum = integer_regnum[integer_reg++];
853 break;
854
855 case AMD64_SSE:
856 /* 4. If the class is SSE, the next available SSE register
857 of the sequence %xmm0, %xmm1 is used. */
858 regnum = sse_regnum[sse_reg++];
859 break;
860
861 case AMD64_SSEUP:
862 /* 5. If the class is SSEUP, the eightbyte is passed in the
863 upper half of the last used SSE register. */
864 gdb_assert (sse_reg > 0);
865 regnum = sse_regnum[sse_reg - 1];
866 offset = 8;
867 break;
868
869 case AMD64_X87:
870 /* 6. If the class is X87, the value is returned on the X87
871 stack in %st0 as 80-bit x87 number. */
90f90721 872 regnum = AMD64_ST0_REGNUM;
efb1c01c
MK
873 if (writebuf)
874 i387_return_value (gdbarch, regcache);
875 break;
876
877 case AMD64_X87UP:
878 /* 7. If the class is X87UP, the value is returned together
879 with the previous X87 value in %st0. */
fe978cb0 880 gdb_assert (i > 0 && theclass[0] == AMD64_X87);
90f90721 881 regnum = AMD64_ST0_REGNUM;
efb1c01c
MK
882 offset = 8;
883 len = 2;
884 break;
885
886 case AMD64_NO_CLASS:
887 continue;
888
889 default:
890 gdb_assert (!"Unexpected register class.");
891 }
892
893 gdb_assert (regnum != -1);
894
895 if (readbuf)
502fe83e
SM
896 regcache->raw_read_part (regnum, offset, std::min (len, 8),
897 readbuf + i * 8);
efb1c01c 898 if (writebuf)
4f0420fd
SM
899 regcache->raw_write_part (regnum, offset, std::min (len, 8),
900 writebuf + i * 8);
efb1c01c
MK
901 }
902
903 return RETURN_VALUE_REGISTER_CONVENTION;
53e95fcf
JS
904}
905\f
906
720aa428 907static CORE_ADDR
cf84fa6b
AH
908amd64_push_arguments (struct regcache *regcache, int nargs, struct value **args,
909 CORE_ADDR sp, function_call_return_method return_method)
720aa428 910{
bf4d6c1c
JB
911 static int integer_regnum[] =
912 {
913 AMD64_RDI_REGNUM, /* %rdi */
914 AMD64_RSI_REGNUM, /* %rsi */
915 AMD64_RDX_REGNUM, /* %rdx */
916 AMD64_RCX_REGNUM, /* %rcx */
5b856f36
PM
917 AMD64_R8_REGNUM, /* %r8 */
918 AMD64_R9_REGNUM /* %r9 */
bf4d6c1c 919 };
720aa428
MK
920 static int sse_regnum[] =
921 {
922 /* %xmm0 ... %xmm7 */
90f90721
MK
923 AMD64_XMM0_REGNUM + 0, AMD64_XMM1_REGNUM,
924 AMD64_XMM0_REGNUM + 2, AMD64_XMM0_REGNUM + 3,
925 AMD64_XMM0_REGNUM + 4, AMD64_XMM0_REGNUM + 5,
926 AMD64_XMM0_REGNUM + 6, AMD64_XMM0_REGNUM + 7,
720aa428 927 };
224c3ddb 928 struct value **stack_args = XALLOCAVEC (struct value *, nargs);
720aa428
MK
929 int num_stack_args = 0;
930 int num_elements = 0;
931 int element = 0;
932 int integer_reg = 0;
933 int sse_reg = 0;
934 int i;
935
6470d250 936 /* Reserve a register for the "hidden" argument. */
cf84fa6b 937if (return_method == return_method_struct)
6470d250
MK
938 integer_reg++;
939
720aa428
MK
940 for (i = 0; i < nargs; i++)
941 {
4991999e 942 struct type *type = value_type (args[i]);
720aa428 943 int len = TYPE_LENGTH (type);
fe978cb0 944 enum amd64_reg_class theclass[2];
720aa428
MK
945 int needed_integer_regs = 0;
946 int needed_sse_regs = 0;
947 int j;
948
949 /* Classify argument. */
fe978cb0 950 amd64_classify (type, theclass);
720aa428
MK
951
952 /* Calculate the number of integer and SSE registers needed for
953 this argument. */
954 for (j = 0; j < 2; j++)
955 {
fe978cb0 956 if (theclass[j] == AMD64_INTEGER)
720aa428 957 needed_integer_regs++;
fe978cb0 958 else if (theclass[j] == AMD64_SSE)
720aa428
MK
959 needed_sse_regs++;
960 }
961
962 /* Check whether enough registers are available, and if the
963 argument should be passed in registers at all. */
bf4d6c1c 964 if (integer_reg + needed_integer_regs > ARRAY_SIZE (integer_regnum)
720aa428
MK
965 || sse_reg + needed_sse_regs > ARRAY_SIZE (sse_regnum)
966 || (needed_integer_regs == 0 && needed_sse_regs == 0))
967 {
968 /* The argument will be passed on the stack. */
969 num_elements += ((len + 7) / 8);
849e9755 970 stack_args[num_stack_args++] = args[i];
720aa428
MK
971 }
972 else
973 {
974 /* The argument will be passed in registers. */
d8de1ef7
MK
975 const gdb_byte *valbuf = value_contents (args[i]);
976 gdb_byte buf[8];
720aa428
MK
977
978 gdb_assert (len <= 16);
979
980 for (j = 0; len > 0; j++, len -= 8)
981 {
982 int regnum = -1;
983 int offset = 0;
984
fe978cb0 985 switch (theclass[j])
720aa428
MK
986 {
987 case AMD64_INTEGER:
bf4d6c1c 988 regnum = integer_regnum[integer_reg++];
720aa428
MK
989 break;
990
991 case AMD64_SSE:
992 regnum = sse_regnum[sse_reg++];
993 break;
994
995 case AMD64_SSEUP:
996 gdb_assert (sse_reg > 0);
997 regnum = sse_regnum[sse_reg - 1];
998 offset = 8;
999 break;
1000
745ff14e
TV
1001 case AMD64_NO_CLASS:
1002 continue;
1003
720aa428
MK
1004 default:
1005 gdb_assert (!"Unexpected register class.");
1006 }
1007
1008 gdb_assert (regnum != -1);
1009 memset (buf, 0, sizeof buf);
325fac50 1010 memcpy (buf, valbuf + j * 8, std::min (len, 8));
4f0420fd 1011 regcache->raw_write_part (regnum, offset, 8, buf);
720aa428
MK
1012 }
1013 }
1014 }
1015
1016 /* Allocate space for the arguments on the stack. */
1017 sp -= num_elements * 8;
1018
1019 /* The psABI says that "The end of the input argument area shall be
1020 aligned on a 16 byte boundary." */
1021 sp &= ~0xf;
1022
1023 /* Write out the arguments to the stack. */
1024 for (i = 0; i < num_stack_args; i++)
1025 {
4991999e 1026 struct type *type = value_type (stack_args[i]);
d8de1ef7 1027 const gdb_byte *valbuf = value_contents (stack_args[i]);
849e9755
JB
1028 int len = TYPE_LENGTH (type);
1029
1030 write_memory (sp + element * 8, valbuf, len);
1031 element += ((len + 7) / 8);
720aa428
MK
1032 }
1033
1034 /* The psABI says that "For calls that may call functions that use
1035 varargs or stdargs (prototype-less calls or calls to functions
1036 containing ellipsis (...) in the declaration) %al is used as
1037 hidden argument to specify the number of SSE registers used. */
90f90721 1038 regcache_raw_write_unsigned (regcache, AMD64_RAX_REGNUM, sse_reg);
720aa428
MK
1039 return sp;
1040}
1041
c4f35dd8 1042static CORE_ADDR
7d9b040b 1043amd64_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
e53bef9f
MK
1044 struct regcache *regcache, CORE_ADDR bp_addr,
1045 int nargs, struct value **args, CORE_ADDR sp,
cf84fa6b
AH
1046 function_call_return_method return_method,
1047 CORE_ADDR struct_addr)
53e95fcf 1048{
e17a4113 1049 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
d8de1ef7 1050 gdb_byte buf[8];
c4f35dd8 1051
4a612d6f
WT
1052 /* BND registers can be in arbitrary values at the moment of the
1053 inferior call. This can cause boundary violations that are not
1054 due to a real bug or even desired by the user. The best to be done
1055 is set the BND registers to allow access to the whole memory, INIT
1056 state, before pushing the inferior call. */
1057 i387_reset_bnd_regs (gdbarch, regcache);
1058
c4f35dd8 1059 /* Pass arguments. */
cf84fa6b 1060 sp = amd64_push_arguments (regcache, nargs, args, sp, return_method);
c4f35dd8
MK
1061
1062 /* Pass "hidden" argument". */
cf84fa6b 1063 if (return_method == return_method_struct)
c4f35dd8 1064 {
e17a4113 1065 store_unsigned_integer (buf, 8, byte_order, struct_addr);
b66f5587 1066 regcache->cooked_write (AMD64_RDI_REGNUM, buf);
c4f35dd8
MK
1067 }
1068
1069 /* Store return address. */
1070 sp -= 8;
e17a4113 1071 store_unsigned_integer (buf, 8, byte_order, bp_addr);
c4f35dd8
MK
1072 write_memory (sp, buf, 8);
1073
1074 /* Finally, update the stack pointer... */
e17a4113 1075 store_unsigned_integer (buf, 8, byte_order, sp);
b66f5587 1076 regcache->cooked_write (AMD64_RSP_REGNUM, buf);
c4f35dd8
MK
1077
1078 /* ...and fake a frame pointer. */
b66f5587 1079 regcache->cooked_write (AMD64_RBP_REGNUM, buf);
c4f35dd8 1080
3e210248 1081 return sp + 16;
53e95fcf 1082}
c4f35dd8 1083\f
35669430
DE
1084/* Displaced instruction handling. */
1085
1086/* A partially decoded instruction.
1087 This contains enough details for displaced stepping purposes. */
1088
1089struct amd64_insn
1090{
1091 /* The number of opcode bytes. */
1092 int opcode_len;
50a1fdd5
PA
1093 /* The offset of the REX/VEX instruction encoding prefix or -1 if
1094 not present. */
1095 int enc_prefix_offset;
35669430
DE
1096 /* The offset to the first opcode byte. */
1097 int opcode_offset;
1098 /* The offset to the modrm byte or -1 if not present. */
1099 int modrm_offset;
1100
1101 /* The raw instruction. */
1102 gdb_byte *raw_insn;
1103};
1104
588de28a 1105struct amd64_displaced_step_copy_insn_closure : public displaced_step_copy_insn_closure
35669430 1106{
588de28a 1107 amd64_displaced_step_copy_insn_closure (int insn_buf_len)
cfba9872
SM
1108 : insn_buf (insn_buf_len, 0)
1109 {}
1110
35669430 1111 /* For rip-relative insns, saved copy of the reg we use instead of %rip. */
cfba9872 1112 int tmp_used = 0;
35669430
DE
1113 int tmp_regno;
1114 ULONGEST tmp_save;
1115
1116 /* Details of the instruction. */
1117 struct amd64_insn insn_details;
1118
cfba9872
SM
1119 /* The possibly modified insn. */
1120 gdb::byte_vector insn_buf;
35669430
DE
1121};
1122
1123/* WARNING: Keep onebyte_has_modrm, twobyte_has_modrm in sync with
1124 ../opcodes/i386-dis.c (until libopcodes exports them, or an alternative,
1125 at which point delete these in favor of libopcodes' versions). */
1126
1127static const unsigned char onebyte_has_modrm[256] = {
1128 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1129 /* ------------------------------- */
1130 /* 00 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 00 */
1131 /* 10 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 10 */
1132 /* 20 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 20 */
1133 /* 30 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 30 */
1134 /* 40 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 40 */
1135 /* 50 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 50 */
1136 /* 60 */ 0,0,1,1,0,0,0,0,0,1,0,1,0,0,0,0, /* 60 */
1137 /* 70 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 70 */
1138 /* 80 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 80 */
1139 /* 90 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 90 */
1140 /* a0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* a0 */
1141 /* b0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* b0 */
1142 /* c0 */ 1,1,0,0,1,1,1,1,0,0,0,0,0,0,0,0, /* c0 */
1143 /* d0 */ 1,1,1,1,0,0,0,0,1,1,1,1,1,1,1,1, /* d0 */
1144 /* e0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* e0 */
1145 /* f0 */ 0,0,0,0,0,0,1,1,0,0,0,0,0,0,1,1 /* f0 */
1146 /* ------------------------------- */
1147 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1148};
1149
1150static const unsigned char twobyte_has_modrm[256] = {
1151 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1152 /* ------------------------------- */
1153 /* 00 */ 1,1,1,1,0,0,0,0,0,0,0,0,0,1,0,1, /* 0f */
1154 /* 10 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 1f */
1155 /* 20 */ 1,1,1,1,1,1,1,0,1,1,1,1,1,1,1,1, /* 2f */
1156 /* 30 */ 0,0,0,0,0,0,0,0,1,0,1,0,0,0,0,0, /* 3f */
1157 /* 40 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 4f */
1158 /* 50 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 5f */
1159 /* 60 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 6f */
1160 /* 70 */ 1,1,1,1,1,1,1,0,1,1,1,1,1,1,1,1, /* 7f */
1161 /* 80 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 8f */
1162 /* 90 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 9f */
1163 /* a0 */ 0,0,0,1,1,1,1,1,0,0,0,1,1,1,1,1, /* af */
1164 /* b0 */ 1,1,1,1,1,1,1,1,1,0,1,1,1,1,1,1, /* bf */
1165 /* c0 */ 1,1,1,1,1,1,1,1,0,0,0,0,0,0,0,0, /* cf */
1166 /* d0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* df */
1167 /* e0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* ef */
1168 /* f0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,0 /* ff */
1169 /* ------------------------------- */
1170 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1171};
1172
1173static int amd64_syscall_p (const struct amd64_insn *insn, int *lengthp);
1174
1175static int
1176rex_prefix_p (gdb_byte pfx)
1177{
1178 return REX_PREFIX_P (pfx);
1179}
1180
50a1fdd5
PA
1181/* True if PFX is the start of the 2-byte VEX prefix. */
1182
1183static bool
1184vex2_prefix_p (gdb_byte pfx)
1185{
1186 return pfx == 0xc5;
1187}
1188
1189/* True if PFX is the start of the 3-byte VEX prefix. */
1190
1191static bool
1192vex3_prefix_p (gdb_byte pfx)
1193{
1194 return pfx == 0xc4;
1195}
1196
35669430
DE
1197/* Skip the legacy instruction prefixes in INSN.
1198 We assume INSN is properly sentineled so we don't have to worry
1199 about falling off the end of the buffer. */
1200
1201static gdb_byte *
1903f0e6 1202amd64_skip_prefixes (gdb_byte *insn)
35669430
DE
1203{
1204 while (1)
1205 {
1206 switch (*insn)
1207 {
1208 case DATA_PREFIX_OPCODE:
1209 case ADDR_PREFIX_OPCODE:
1210 case CS_PREFIX_OPCODE:
1211 case DS_PREFIX_OPCODE:
1212 case ES_PREFIX_OPCODE:
1213 case FS_PREFIX_OPCODE:
1214 case GS_PREFIX_OPCODE:
1215 case SS_PREFIX_OPCODE:
1216 case LOCK_PREFIX_OPCODE:
1217 case REPE_PREFIX_OPCODE:
1218 case REPNE_PREFIX_OPCODE:
1219 ++insn;
1220 continue;
1221 default:
1222 break;
1223 }
1224 break;
1225 }
1226
1227 return insn;
1228}
1229
35669430
DE
1230/* Return an integer register (other than RSP) that is unused as an input
1231 operand in INSN.
1232 In order to not require adding a rex prefix if the insn doesn't already
1233 have one, the result is restricted to RAX ... RDI, sans RSP.
1234 The register numbering of the result follows architecture ordering,
1235 e.g. RDI = 7. */
1236
1237static int
1238amd64_get_unused_input_int_reg (const struct amd64_insn *details)
1239{
1240 /* 1 bit for each reg */
1241 int used_regs_mask = 0;
1242
1243 /* There can be at most 3 int regs used as inputs in an insn, and we have
1244 7 to choose from (RAX ... RDI, sans RSP).
1245 This allows us to take a conservative approach and keep things simple.
1246 E.g. By avoiding RAX, we don't have to specifically watch for opcodes
1247 that implicitly specify RAX. */
1248
1249 /* Avoid RAX. */
1250 used_regs_mask |= 1 << EAX_REG_NUM;
1251 /* Similarily avoid RDX, implicit operand in divides. */
1252 used_regs_mask |= 1 << EDX_REG_NUM;
1253 /* Avoid RSP. */
1254 used_regs_mask |= 1 << ESP_REG_NUM;
1255
1256 /* If the opcode is one byte long and there's no ModRM byte,
1257 assume the opcode specifies a register. */
1258 if (details->opcode_len == 1 && details->modrm_offset == -1)
1259 used_regs_mask |= 1 << (details->raw_insn[details->opcode_offset] & 7);
1260
1261 /* Mark used regs in the modrm/sib bytes. */
1262 if (details->modrm_offset != -1)
1263 {
1264 int modrm = details->raw_insn[details->modrm_offset];
1265 int mod = MODRM_MOD_FIELD (modrm);
1266 int reg = MODRM_REG_FIELD (modrm);
1267 int rm = MODRM_RM_FIELD (modrm);
1268 int have_sib = mod != 3 && rm == 4;
1269
1270 /* Assume the reg field of the modrm byte specifies a register. */
1271 used_regs_mask |= 1 << reg;
1272
1273 if (have_sib)
1274 {
1275 int base = SIB_BASE_FIELD (details->raw_insn[details->modrm_offset + 1]);
d48ebb5b 1276 int idx = SIB_INDEX_FIELD (details->raw_insn[details->modrm_offset + 1]);
35669430 1277 used_regs_mask |= 1 << base;
d48ebb5b 1278 used_regs_mask |= 1 << idx;
35669430
DE
1279 }
1280 else
1281 {
1282 used_regs_mask |= 1 << rm;
1283 }
1284 }
1285
1286 gdb_assert (used_regs_mask < 256);
1287 gdb_assert (used_regs_mask != 255);
1288
1289 /* Finally, find a free reg. */
1290 {
1291 int i;
1292
1293 for (i = 0; i < 8; ++i)
1294 {
1295 if (! (used_regs_mask & (1 << i)))
1296 return i;
1297 }
1298
1299 /* We shouldn't get here. */
1300 internal_error (__FILE__, __LINE__, _("unable to find free reg"));
1301 }
1302}
1303
1304/* Extract the details of INSN that we need. */
1305
1306static void
1307amd64_get_insn_details (gdb_byte *insn, struct amd64_insn *details)
1308{
1309 gdb_byte *start = insn;
1310 int need_modrm;
1311
1312 details->raw_insn = insn;
1313
1314 details->opcode_len = -1;
50a1fdd5 1315 details->enc_prefix_offset = -1;
35669430
DE
1316 details->opcode_offset = -1;
1317 details->modrm_offset = -1;
1318
1319 /* Skip legacy instruction prefixes. */
1903f0e6 1320 insn = amd64_skip_prefixes (insn);
35669430 1321
50a1fdd5 1322 /* Skip REX/VEX instruction encoding prefixes. */
35669430
DE
1323 if (rex_prefix_p (*insn))
1324 {
50a1fdd5 1325 details->enc_prefix_offset = insn - start;
35669430
DE
1326 ++insn;
1327 }
50a1fdd5
PA
1328 else if (vex2_prefix_p (*insn))
1329 {
1330 /* Don't record the offset in this case because this prefix has
1331 no REX.B equivalent. */
1332 insn += 2;
1333 }
1334 else if (vex3_prefix_p (*insn))
1335 {
1336 details->enc_prefix_offset = insn - start;
1337 insn += 3;
1338 }
35669430
DE
1339
1340 details->opcode_offset = insn - start;
1341
1342 if (*insn == TWO_BYTE_OPCODE_ESCAPE)
1343 {
1344 /* Two or three-byte opcode. */
1345 ++insn;
1346 need_modrm = twobyte_has_modrm[*insn];
1347
1348 /* Check for three-byte opcode. */
1903f0e6 1349 switch (*insn)
35669430 1350 {
1903f0e6
DE
1351 case 0x24:
1352 case 0x25:
1353 case 0x38:
1354 case 0x3a:
1355 case 0x7a:
1356 case 0x7b:
35669430
DE
1357 ++insn;
1358 details->opcode_len = 3;
1903f0e6
DE
1359 break;
1360 default:
1361 details->opcode_len = 2;
1362 break;
35669430 1363 }
35669430
DE
1364 }
1365 else
1366 {
1367 /* One-byte opcode. */
1368 need_modrm = onebyte_has_modrm[*insn];
1369 details->opcode_len = 1;
1370 }
1371
1372 if (need_modrm)
1373 {
1374 ++insn;
1375 details->modrm_offset = insn - start;
1376 }
1377}
1378
1379/* Update %rip-relative addressing in INSN.
1380
1381 %rip-relative addressing only uses a 32-bit displacement.
1382 32 bits is not enough to be guaranteed to cover the distance between where
1383 the real instruction is and where its copy is.
1384 Convert the insn to use base+disp addressing.
1385 We set base = pc + insn_length so we can leave disp unchanged. */
c4f35dd8 1386
35669430 1387static void
588de28a 1388fixup_riprel (struct gdbarch *gdbarch, amd64_displaced_step_copy_insn_closure *dsc,
35669430
DE
1389 CORE_ADDR from, CORE_ADDR to, struct regcache *regs)
1390{
1391 const struct amd64_insn *insn_details = &dsc->insn_details;
1392 int modrm_offset = insn_details->modrm_offset;
1393 gdb_byte *insn = insn_details->raw_insn + modrm_offset;
1394 CORE_ADDR rip_base;
35669430
DE
1395 int insn_length;
1396 int arch_tmp_regno, tmp_regno;
1397 ULONGEST orig_value;
1398
1399 /* %rip+disp32 addressing mode, displacement follows ModRM byte. */
1400 ++insn;
1401
1402 /* Compute the rip-relative address. */
cfba9872
SM
1403 insn_length = gdb_buffered_insn_length (gdbarch, dsc->insn_buf.data (),
1404 dsc->insn_buf.size (), from);
35669430
DE
1405 rip_base = from + insn_length;
1406
1407 /* We need a register to hold the address.
1408 Pick one not used in the insn.
1409 NOTE: arch_tmp_regno uses architecture ordering, e.g. RDI = 7. */
1410 arch_tmp_regno = amd64_get_unused_input_int_reg (insn_details);
1411 tmp_regno = amd64_arch_reg_to_regnum (arch_tmp_regno);
1412
50a1fdd5
PA
1413 /* Position of the not-B bit in the 3-byte VEX prefix (in byte 1). */
1414 static constexpr gdb_byte VEX3_NOT_B = 0x20;
1415
1416 /* REX.B should be unset (VEX.!B set) as we were using rip-relative
1417 addressing, but ensure it's unset (set for VEX) anyway, tmp_regno
1418 is not r8-r15. */
1419 if (insn_details->enc_prefix_offset != -1)
1420 {
1421 gdb_byte *pfx = &dsc->insn_buf[insn_details->enc_prefix_offset];
1422 if (rex_prefix_p (pfx[0]))
1423 pfx[0] &= ~REX_B;
1424 else if (vex3_prefix_p (pfx[0]))
1425 pfx[1] |= VEX3_NOT_B;
1426 else
1427 gdb_assert_not_reached ("unhandled prefix");
1428 }
35669430
DE
1429
1430 regcache_cooked_read_unsigned (regs, tmp_regno, &orig_value);
1431 dsc->tmp_regno = tmp_regno;
1432 dsc->tmp_save = orig_value;
1433 dsc->tmp_used = 1;
1434
1435 /* Convert the ModRM field to be base+disp. */
1436 dsc->insn_buf[modrm_offset] &= ~0xc7;
1437 dsc->insn_buf[modrm_offset] |= 0x80 + arch_tmp_regno;
1438
1439 regcache_cooked_write_unsigned (regs, tmp_regno, rip_base);
1440
1441 if (debug_displaced)
1442 fprintf_unfiltered (gdb_stdlog, "displaced: %%rip-relative addressing used.\n"
5af949e3
UW
1443 "displaced: using temp reg %d, old value %s, new value %s\n",
1444 dsc->tmp_regno, paddress (gdbarch, dsc->tmp_save),
1445 paddress (gdbarch, rip_base));
35669430
DE
1446}
1447
1448static void
1449fixup_displaced_copy (struct gdbarch *gdbarch,
588de28a 1450 amd64_displaced_step_copy_insn_closure *dsc,
35669430
DE
1451 CORE_ADDR from, CORE_ADDR to, struct regcache *regs)
1452{
1453 const struct amd64_insn *details = &dsc->insn_details;
1454
1455 if (details->modrm_offset != -1)
1456 {
1457 gdb_byte modrm = details->raw_insn[details->modrm_offset];
1458
1459 if ((modrm & 0xc7) == 0x05)
1460 {
1461 /* The insn uses rip-relative addressing.
1462 Deal with it. */
1463 fixup_riprel (gdbarch, dsc, from, to, regs);
1464 }
1465 }
1466}
1467
588de28a 1468displaced_step_copy_insn_closure_up
35669430
DE
1469amd64_displaced_step_copy_insn (struct gdbarch *gdbarch,
1470 CORE_ADDR from, CORE_ADDR to,
1471 struct regcache *regs)
1472{
1473 int len = gdbarch_max_insn_length (gdbarch);
741e63d7 1474 /* Extra space for sentinels so fixup_{riprel,displaced_copy} don't have to
35669430
DE
1475 continually watch for running off the end of the buffer. */
1476 int fixup_sentinel_space = len;
588de28a
SM
1477 std::unique_ptr<amd64_displaced_step_copy_insn_closure> dsc
1478 (new amd64_displaced_step_copy_insn_closure (len + fixup_sentinel_space));
35669430
DE
1479 gdb_byte *buf = &dsc->insn_buf[0];
1480 struct amd64_insn *details = &dsc->insn_details;
1481
35669430
DE
1482 read_memory (from, buf, len);
1483
1484 /* Set up the sentinel space so we don't have to worry about running
1485 off the end of the buffer. An excessive number of leading prefixes
1486 could otherwise cause this. */
1487 memset (buf + len, 0, fixup_sentinel_space);
1488
1489 amd64_get_insn_details (buf, details);
1490
1491 /* GDB may get control back after the insn after the syscall.
1492 Presumably this is a kernel bug.
1493 If this is a syscall, make sure there's a nop afterwards. */
1494 {
1495 int syscall_length;
1496
1497 if (amd64_syscall_p (details, &syscall_length))
1498 buf[details->opcode_offset + syscall_length] = NOP_OPCODE;
1499 }
1500
1501 /* Modify the insn to cope with the address where it will be executed from.
1502 In particular, handle any rip-relative addressing. */
e8217e61 1503 fixup_displaced_copy (gdbarch, dsc.get (), from, to, regs);
35669430
DE
1504
1505 write_memory (to, buf, len);
1506
1507 if (debug_displaced)
1508 {
5af949e3
UW
1509 fprintf_unfiltered (gdb_stdlog, "displaced: copy %s->%s: ",
1510 paddress (gdbarch, from), paddress (gdbarch, to));
35669430
DE
1511 displaced_step_dump_bytes (gdb_stdlog, buf, len);
1512 }
1513
6d0cf446 1514 /* This is a work around for a problem with g++ 4.8. */
588de28a 1515 return displaced_step_copy_insn_closure_up (dsc.release ());
35669430
DE
1516}
1517
1518static int
1519amd64_absolute_jmp_p (const struct amd64_insn *details)
1520{
1521 const gdb_byte *insn = &details->raw_insn[details->opcode_offset];
1522
1523 if (insn[0] == 0xff)
1524 {
1525 /* jump near, absolute indirect (/4) */
1526 if ((insn[1] & 0x38) == 0x20)
1527 return 1;
1528
1529 /* jump far, absolute indirect (/5) */
1530 if ((insn[1] & 0x38) == 0x28)
1531 return 1;
1532 }
1533
1534 return 0;
1535}
1536
c2170eef
MM
1537/* Return non-zero if the instruction DETAILS is a jump, zero otherwise. */
1538
1539static int
1540amd64_jmp_p (const struct amd64_insn *details)
1541{
1542 const gdb_byte *insn = &details->raw_insn[details->opcode_offset];
1543
1544 /* jump short, relative. */
1545 if (insn[0] == 0xeb)
1546 return 1;
1547
1548 /* jump near, relative. */
1549 if (insn[0] == 0xe9)
1550 return 1;
1551
1552 return amd64_absolute_jmp_p (details);
1553}
1554
35669430
DE
1555static int
1556amd64_absolute_call_p (const struct amd64_insn *details)
1557{
1558 const gdb_byte *insn = &details->raw_insn[details->opcode_offset];
1559
1560 if (insn[0] == 0xff)
1561 {
1562 /* Call near, absolute indirect (/2) */
1563 if ((insn[1] & 0x38) == 0x10)
1564 return 1;
1565
1566 /* Call far, absolute indirect (/3) */
1567 if ((insn[1] & 0x38) == 0x18)
1568 return 1;
1569 }
1570
1571 return 0;
1572}
1573
1574static int
1575amd64_ret_p (const struct amd64_insn *details)
1576{
1577 /* NOTE: gcc can emit "repz ; ret". */
1578 const gdb_byte *insn = &details->raw_insn[details->opcode_offset];
1579
1580 switch (insn[0])
1581 {
1582 case 0xc2: /* ret near, pop N bytes */
1583 case 0xc3: /* ret near */
1584 case 0xca: /* ret far, pop N bytes */
1585 case 0xcb: /* ret far */
1586 case 0xcf: /* iret */
1587 return 1;
1588
1589 default:
1590 return 0;
1591 }
1592}
1593
1594static int
1595amd64_call_p (const struct amd64_insn *details)
1596{
1597 const gdb_byte *insn = &details->raw_insn[details->opcode_offset];
1598
1599 if (amd64_absolute_call_p (details))
1600 return 1;
1601
1602 /* call near, relative */
1603 if (insn[0] == 0xe8)
1604 return 1;
1605
1606 return 0;
1607}
1608
35669430
DE
1609/* Return non-zero if INSN is a system call, and set *LENGTHP to its
1610 length in bytes. Otherwise, return zero. */
1611
1612static int
1613amd64_syscall_p (const struct amd64_insn *details, int *lengthp)
1614{
1615 const gdb_byte *insn = &details->raw_insn[details->opcode_offset];
1616
1617 if (insn[0] == 0x0f && insn[1] == 0x05)
1618 {
1619 *lengthp = 2;
1620 return 1;
1621 }
1622
1623 return 0;
1624}
1625
c2170eef
MM
1626/* Classify the instruction at ADDR using PRED.
1627 Throw an error if the memory can't be read. */
1628
1629static int
1630amd64_classify_insn_at (struct gdbarch *gdbarch, CORE_ADDR addr,
1631 int (*pred) (const struct amd64_insn *))
1632{
1633 struct amd64_insn details;
1634 gdb_byte *buf;
1635 int len, classification;
1636
1637 len = gdbarch_max_insn_length (gdbarch);
224c3ddb 1638 buf = (gdb_byte *) alloca (len);
c2170eef
MM
1639
1640 read_code (addr, buf, len);
1641 amd64_get_insn_details (buf, &details);
1642
1643 classification = pred (&details);
1644
1645 return classification;
1646}
1647
1648/* The gdbarch insn_is_call method. */
1649
1650static int
1651amd64_insn_is_call (struct gdbarch *gdbarch, CORE_ADDR addr)
1652{
1653 return amd64_classify_insn_at (gdbarch, addr, amd64_call_p);
1654}
1655
1656/* The gdbarch insn_is_ret method. */
1657
1658static int
1659amd64_insn_is_ret (struct gdbarch *gdbarch, CORE_ADDR addr)
1660{
1661 return amd64_classify_insn_at (gdbarch, addr, amd64_ret_p);
1662}
1663
1664/* The gdbarch insn_is_jump method. */
1665
1666static int
1667amd64_insn_is_jump (struct gdbarch *gdbarch, CORE_ADDR addr)
1668{
1669 return amd64_classify_insn_at (gdbarch, addr, amd64_jmp_p);
1670}
1671
35669430
DE
1672/* Fix up the state of registers and memory after having single-stepped
1673 a displaced instruction. */
1674
1675void
1676amd64_displaced_step_fixup (struct gdbarch *gdbarch,
588de28a 1677 struct displaced_step_copy_insn_closure *dsc_,
35669430
DE
1678 CORE_ADDR from, CORE_ADDR to,
1679 struct regcache *regs)
1680{
588de28a 1681 amd64_displaced_step_copy_insn_closure *dsc = (amd64_displaced_step_copy_insn_closure *) dsc_;
e17a4113 1682 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
35669430
DE
1683 /* The offset we applied to the instruction's address. */
1684 ULONGEST insn_offset = to - from;
cfba9872 1685 gdb_byte *insn = dsc->insn_buf.data ();
35669430
DE
1686 const struct amd64_insn *insn_details = &dsc->insn_details;
1687
1688 if (debug_displaced)
1689 fprintf_unfiltered (gdb_stdlog,
5af949e3 1690 "displaced: fixup (%s, %s), "
35669430 1691 "insn = 0x%02x 0x%02x ...\n",
5af949e3
UW
1692 paddress (gdbarch, from), paddress (gdbarch, to),
1693 insn[0], insn[1]);
35669430
DE
1694
1695 /* If we used a tmp reg, restore it. */
1696
1697 if (dsc->tmp_used)
1698 {
1699 if (debug_displaced)
5af949e3
UW
1700 fprintf_unfiltered (gdb_stdlog, "displaced: restoring reg %d to %s\n",
1701 dsc->tmp_regno, paddress (gdbarch, dsc->tmp_save));
35669430
DE
1702 regcache_cooked_write_unsigned (regs, dsc->tmp_regno, dsc->tmp_save);
1703 }
1704
1705 /* The list of issues to contend with here is taken from
1706 resume_execution in arch/x86/kernel/kprobes.c, Linux 2.6.28.
1707 Yay for Free Software! */
1708
1709 /* Relocate the %rip back to the program's instruction stream,
1710 if necessary. */
1711
1712 /* Except in the case of absolute or indirect jump or call
1713 instructions, or a return instruction, the new rip is relative to
1714 the displaced instruction; make it relative to the original insn.
1715 Well, signal handler returns don't need relocation either, but we use the
1716 value of %rip to recognize those; see below. */
1717 if (! amd64_absolute_jmp_p (insn_details)
1718 && ! amd64_absolute_call_p (insn_details)
1719 && ! amd64_ret_p (insn_details))
1720 {
1721 ULONGEST orig_rip;
1722 int insn_len;
1723
1724 regcache_cooked_read_unsigned (regs, AMD64_RIP_REGNUM, &orig_rip);
1725
1726 /* A signal trampoline system call changes the %rip, resuming
1727 execution of the main program after the signal handler has
1728 returned. That makes them like 'return' instructions; we
1729 shouldn't relocate %rip.
1730
1731 But most system calls don't, and we do need to relocate %rip.
1732
1733 Our heuristic for distinguishing these cases: if stepping
1734 over the system call instruction left control directly after
1735 the instruction, the we relocate --- control almost certainly
1736 doesn't belong in the displaced copy. Otherwise, we assume
1737 the instruction has put control where it belongs, and leave
1738 it unrelocated. Goodness help us if there are PC-relative
1739 system calls. */
1740 if (amd64_syscall_p (insn_details, &insn_len)
1741 && orig_rip != to + insn_len
1742 /* GDB can get control back after the insn after the syscall.
1743 Presumably this is a kernel bug.
1744 Fixup ensures its a nop, we add one to the length for it. */
1745 && orig_rip != to + insn_len + 1)
1746 {
1747 if (debug_displaced)
1748 fprintf_unfiltered (gdb_stdlog,
1749 "displaced: syscall changed %%rip; "
1750 "not relocating\n");
1751 }
1752 else
1753 {
1754 ULONGEST rip = orig_rip - insn_offset;
1755
1903f0e6
DE
1756 /* If we just stepped over a breakpoint insn, we don't backup
1757 the pc on purpose; this is to match behaviour without
1758 stepping. */
35669430
DE
1759
1760 regcache_cooked_write_unsigned (regs, AMD64_RIP_REGNUM, rip);
1761
1762 if (debug_displaced)
1763 fprintf_unfiltered (gdb_stdlog,
1764 "displaced: "
5af949e3
UW
1765 "relocated %%rip from %s to %s\n",
1766 paddress (gdbarch, orig_rip),
1767 paddress (gdbarch, rip));
35669430
DE
1768 }
1769 }
1770
1771 /* If the instruction was PUSHFL, then the TF bit will be set in the
1772 pushed value, and should be cleared. We'll leave this for later,
1773 since GDB already messes up the TF flag when stepping over a
1774 pushfl. */
1775
1776 /* If the instruction was a call, the return address now atop the
1777 stack is the address following the copied instruction. We need
1778 to make it the address following the original instruction. */
1779 if (amd64_call_p (insn_details))
1780 {
1781 ULONGEST rsp;
1782 ULONGEST retaddr;
1783 const ULONGEST retaddr_len = 8;
1784
1785 regcache_cooked_read_unsigned (regs, AMD64_RSP_REGNUM, &rsp);
e17a4113 1786 retaddr = read_memory_unsigned_integer (rsp, retaddr_len, byte_order);
4dafcdeb 1787 retaddr = (retaddr - insn_offset) & 0xffffffffffffffffULL;
e17a4113 1788 write_memory_unsigned_integer (rsp, retaddr_len, byte_order, retaddr);
35669430
DE
1789
1790 if (debug_displaced)
1791 fprintf_unfiltered (gdb_stdlog,
5af949e3
UW
1792 "displaced: relocated return addr at %s "
1793 "to %s\n",
1794 paddress (gdbarch, rsp),
1795 paddress (gdbarch, retaddr));
35669430
DE
1796 }
1797}
dde08ee1
PA
1798
1799/* If the instruction INSN uses RIP-relative addressing, return the
1800 offset into the raw INSN where the displacement to be adjusted is
1801 found. Returns 0 if the instruction doesn't use RIP-relative
1802 addressing. */
1803
1804static int
1805rip_relative_offset (struct amd64_insn *insn)
1806{
1807 if (insn->modrm_offset != -1)
1808 {
1809 gdb_byte modrm = insn->raw_insn[insn->modrm_offset];
1810
1811 if ((modrm & 0xc7) == 0x05)
1812 {
1813 /* The displacement is found right after the ModRM byte. */
1814 return insn->modrm_offset + 1;
1815 }
1816 }
1817
1818 return 0;
1819}
1820
1821static void
1822append_insns (CORE_ADDR *to, ULONGEST len, const gdb_byte *buf)
1823{
1824 target_write_memory (*to, buf, len);
1825 *to += len;
1826}
1827
60965737 1828static void
dde08ee1
PA
1829amd64_relocate_instruction (struct gdbarch *gdbarch,
1830 CORE_ADDR *to, CORE_ADDR oldloc)
1831{
1832 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
1833 int len = gdbarch_max_insn_length (gdbarch);
1834 /* Extra space for sentinels. */
1835 int fixup_sentinel_space = len;
224c3ddb 1836 gdb_byte *buf = (gdb_byte *) xmalloc (len + fixup_sentinel_space);
dde08ee1
PA
1837 struct amd64_insn insn_details;
1838 int offset = 0;
1839 LONGEST rel32, newrel;
1840 gdb_byte *insn;
1841 int insn_length;
1842
1843 read_memory (oldloc, buf, len);
1844
1845 /* Set up the sentinel space so we don't have to worry about running
1846 off the end of the buffer. An excessive number of leading prefixes
1847 could otherwise cause this. */
1848 memset (buf + len, 0, fixup_sentinel_space);
1849
1850 insn = buf;
1851 amd64_get_insn_details (insn, &insn_details);
1852
1853 insn_length = gdb_buffered_insn_length (gdbarch, insn, len, oldloc);
1854
1855 /* Skip legacy instruction prefixes. */
1856 insn = amd64_skip_prefixes (insn);
1857
1858 /* Adjust calls with 32-bit relative addresses as push/jump, with
1859 the address pushed being the location where the original call in
1860 the user program would return to. */
1861 if (insn[0] == 0xe8)
1862 {
f077e978
PA
1863 gdb_byte push_buf[32];
1864 CORE_ADDR ret_addr;
1865 int i = 0;
dde08ee1
PA
1866
1867 /* Where "ret" in the original code will return to. */
1868 ret_addr = oldloc + insn_length;
f077e978
PA
1869
1870 /* If pushing an address higher than or equal to 0x80000000,
1871 avoid 'pushq', as that sign extends its 32-bit operand, which
1872 would be incorrect. */
1873 if (ret_addr <= 0x7fffffff)
1874 {
1875 push_buf[0] = 0x68; /* pushq $... */
1876 store_unsigned_integer (&push_buf[1], 4, byte_order, ret_addr);
1877 i = 5;
1878 }
1879 else
1880 {
1881 push_buf[i++] = 0x48; /* sub $0x8,%rsp */
1882 push_buf[i++] = 0x83;
1883 push_buf[i++] = 0xec;
1884 push_buf[i++] = 0x08;
1885
1886 push_buf[i++] = 0xc7; /* movl $imm,(%rsp) */
1887 push_buf[i++] = 0x04;
1888 push_buf[i++] = 0x24;
1889 store_unsigned_integer (&push_buf[i], 4, byte_order,
1890 ret_addr & 0xffffffff);
1891 i += 4;
1892
1893 push_buf[i++] = 0xc7; /* movl $imm,4(%rsp) */
1894 push_buf[i++] = 0x44;
1895 push_buf[i++] = 0x24;
1896 push_buf[i++] = 0x04;
1897 store_unsigned_integer (&push_buf[i], 4, byte_order,
1898 ret_addr >> 32);
1899 i += 4;
1900 }
1901 gdb_assert (i <= sizeof (push_buf));
dde08ee1 1902 /* Push the push. */
f077e978 1903 append_insns (to, i, push_buf);
dde08ee1
PA
1904
1905 /* Convert the relative call to a relative jump. */
1906 insn[0] = 0xe9;
1907
1908 /* Adjust the destination offset. */
1909 rel32 = extract_signed_integer (insn + 1, 4, byte_order);
1910 newrel = (oldloc - *to) + rel32;
f4a1794a
KY
1911 store_signed_integer (insn + 1, 4, byte_order, newrel);
1912
1913 if (debug_displaced)
1914 fprintf_unfiltered (gdb_stdlog,
1915 "Adjusted insn rel32=%s at %s to"
1916 " rel32=%s at %s\n",
1917 hex_string (rel32), paddress (gdbarch, oldloc),
1918 hex_string (newrel), paddress (gdbarch, *to));
dde08ee1
PA
1919
1920 /* Write the adjusted jump into its displaced location. */
1921 append_insns (to, 5, insn);
1922 return;
1923 }
1924
1925 offset = rip_relative_offset (&insn_details);
1926 if (!offset)
1927 {
1928 /* Adjust jumps with 32-bit relative addresses. Calls are
1929 already handled above. */
1930 if (insn[0] == 0xe9)
1931 offset = 1;
1932 /* Adjust conditional jumps. */
1933 else if (insn[0] == 0x0f && (insn[1] & 0xf0) == 0x80)
1934 offset = 2;
1935 }
1936
1937 if (offset)
1938 {
1939 rel32 = extract_signed_integer (insn + offset, 4, byte_order);
1940 newrel = (oldloc - *to) + rel32;
f4a1794a 1941 store_signed_integer (insn + offset, 4, byte_order, newrel);
dde08ee1
PA
1942 if (debug_displaced)
1943 fprintf_unfiltered (gdb_stdlog,
f4a1794a
KY
1944 "Adjusted insn rel32=%s at %s to"
1945 " rel32=%s at %s\n",
dde08ee1
PA
1946 hex_string (rel32), paddress (gdbarch, oldloc),
1947 hex_string (newrel), paddress (gdbarch, *to));
1948 }
1949
1950 /* Write the adjusted instruction into its displaced location. */
1951 append_insns (to, insn_length, buf);
1952}
1953
35669430 1954\f
c4f35dd8 1955/* The maximum number of saved registers. This should include %rip. */
90f90721 1956#define AMD64_NUM_SAVED_REGS AMD64_NUM_GREGS
c4f35dd8 1957
e53bef9f 1958struct amd64_frame_cache
c4f35dd8
MK
1959{
1960 /* Base address. */
1961 CORE_ADDR base;
8fbca658 1962 int base_p;
c4f35dd8
MK
1963 CORE_ADDR sp_offset;
1964 CORE_ADDR pc;
1965
1966 /* Saved registers. */
e53bef9f 1967 CORE_ADDR saved_regs[AMD64_NUM_SAVED_REGS];
c4f35dd8 1968 CORE_ADDR saved_sp;
e0c62198 1969 int saved_sp_reg;
c4f35dd8
MK
1970
1971 /* Do we have a frame? */
1972 int frameless_p;
1973};
8dda9770 1974
d2449ee8 1975/* Initialize a frame cache. */
c4f35dd8 1976
d2449ee8
DJ
1977static void
1978amd64_init_frame_cache (struct amd64_frame_cache *cache)
8dda9770 1979{
c4f35dd8
MK
1980 int i;
1981
c4f35dd8
MK
1982 /* Base address. */
1983 cache->base = 0;
8fbca658 1984 cache->base_p = 0;
c4f35dd8
MK
1985 cache->sp_offset = -8;
1986 cache->pc = 0;
1987
1988 /* Saved registers. We initialize these to -1 since zero is a valid
bba66b87
DE
1989 offset (that's where %rbp is supposed to be stored).
1990 The values start out as being offsets, and are later converted to
1991 addresses (at which point -1 is interpreted as an address, still meaning
1992 "invalid"). */
e53bef9f 1993 for (i = 0; i < AMD64_NUM_SAVED_REGS; i++)
c4f35dd8
MK
1994 cache->saved_regs[i] = -1;
1995 cache->saved_sp = 0;
e0c62198 1996 cache->saved_sp_reg = -1;
c4f35dd8
MK
1997
1998 /* Frameless until proven otherwise. */
1999 cache->frameless_p = 1;
d2449ee8 2000}
c4f35dd8 2001
d2449ee8
DJ
2002/* Allocate and initialize a frame cache. */
2003
2004static struct amd64_frame_cache *
2005amd64_alloc_frame_cache (void)
2006{
2007 struct amd64_frame_cache *cache;
2008
2009 cache = FRAME_OBSTACK_ZALLOC (struct amd64_frame_cache);
2010 amd64_init_frame_cache (cache);
c4f35dd8 2011 return cache;
8dda9770 2012}
53e95fcf 2013
e0c62198
L
2014/* GCC 4.4 and later, can put code in the prologue to realign the
2015 stack pointer. Check whether PC points to such code, and update
2016 CACHE accordingly. Return the first instruction after the code
2017 sequence or CURRENT_PC, whichever is smaller. If we don't
2018 recognize the code, return PC. */
2019
2020static CORE_ADDR
2021amd64_analyze_stack_align (CORE_ADDR pc, CORE_ADDR current_pc,
2022 struct amd64_frame_cache *cache)
2023{
2024 /* There are 2 code sequences to re-align stack before the frame
2025 gets set up:
2026
2027 1. Use a caller-saved saved register:
2028
2029 leaq 8(%rsp), %reg
2030 andq $-XXX, %rsp
2031 pushq -8(%reg)
2032
2033 2. Use a callee-saved saved register:
2034
2035 pushq %reg
2036 leaq 16(%rsp), %reg
2037 andq $-XXX, %rsp
2038 pushq -8(%reg)
2039
2040 "andq $-XXX, %rsp" can be either 4 bytes or 7 bytes:
2041
2042 0x48 0x83 0xe4 0xf0 andq $-16, %rsp
2043 0x48 0x81 0xe4 0x00 0xff 0xff 0xff andq $-256, %rsp
2044 */
2045
2046 gdb_byte buf[18];
2047 int reg, r;
2048 int offset, offset_and;
e0c62198 2049
bae8a07a 2050 if (target_read_code (pc, buf, sizeof buf))
e0c62198
L
2051 return pc;
2052
2053 /* Check caller-saved saved register. The first instruction has
2054 to be "leaq 8(%rsp), %reg". */
2055 if ((buf[0] & 0xfb) == 0x48
2056 && buf[1] == 0x8d
2057 && buf[3] == 0x24
2058 && buf[4] == 0x8)
2059 {
2060 /* MOD must be binary 10 and R/M must be binary 100. */
2061 if ((buf[2] & 0xc7) != 0x44)
2062 return pc;
2063
2064 /* REG has register number. */
2065 reg = (buf[2] >> 3) & 7;
2066
2067 /* Check the REX.R bit. */
2068 if (buf[0] == 0x4c)
2069 reg += 8;
2070
2071 offset = 5;
2072 }
2073 else
2074 {
2075 /* Check callee-saved saved register. The first instruction
2076 has to be "pushq %reg". */
2077 reg = 0;
2078 if ((buf[0] & 0xf8) == 0x50)
2079 offset = 0;
2080 else if ((buf[0] & 0xf6) == 0x40
2081 && (buf[1] & 0xf8) == 0x50)
2082 {
2083 /* Check the REX.B bit. */
2084 if ((buf[0] & 1) != 0)
2085 reg = 8;
2086
2087 offset = 1;
2088 }
2089 else
2090 return pc;
2091
2092 /* Get register. */
2093 reg += buf[offset] & 0x7;
2094
2095 offset++;
2096
2097 /* The next instruction has to be "leaq 16(%rsp), %reg". */
2098 if ((buf[offset] & 0xfb) != 0x48
2099 || buf[offset + 1] != 0x8d
2100 || buf[offset + 3] != 0x24
2101 || buf[offset + 4] != 0x10)
2102 return pc;
2103
2104 /* MOD must be binary 10 and R/M must be binary 100. */
2105 if ((buf[offset + 2] & 0xc7) != 0x44)
2106 return pc;
2107
2108 /* REG has register number. */
2109 r = (buf[offset + 2] >> 3) & 7;
2110
2111 /* Check the REX.R bit. */
2112 if (buf[offset] == 0x4c)
2113 r += 8;
2114
2115 /* Registers in pushq and leaq have to be the same. */
2116 if (reg != r)
2117 return pc;
2118
2119 offset += 5;
2120 }
2121
2122 /* Rigister can't be %rsp nor %rbp. */
2123 if (reg == 4 || reg == 5)
2124 return pc;
2125
2126 /* The next instruction has to be "andq $-XXX, %rsp". */
2127 if (buf[offset] != 0x48
2128 || buf[offset + 2] != 0xe4
2129 || (buf[offset + 1] != 0x81 && buf[offset + 1] != 0x83))
2130 return pc;
2131
2132 offset_and = offset;
2133 offset += buf[offset + 1] == 0x81 ? 7 : 4;
2134
2135 /* The next instruction has to be "pushq -8(%reg)". */
2136 r = 0;
2137 if (buf[offset] == 0xff)
2138 offset++;
2139 else if ((buf[offset] & 0xf6) == 0x40
2140 && buf[offset + 1] == 0xff)
2141 {
2142 /* Check the REX.B bit. */
2143 if ((buf[offset] & 0x1) != 0)
2144 r = 8;
2145 offset += 2;
2146 }
2147 else
2148 return pc;
2149
2150 /* 8bit -8 is 0xf8. REG must be binary 110 and MOD must be binary
2151 01. */
2152 if (buf[offset + 1] != 0xf8
2153 || (buf[offset] & 0xf8) != 0x70)
2154 return pc;
2155
2156 /* R/M has register. */
2157 r += buf[offset] & 7;
2158
2159 /* Registers in leaq and pushq have to be the same. */
2160 if (reg != r)
2161 return pc;
2162
2163 if (current_pc > pc + offset_and)
35669430 2164 cache->saved_sp_reg = amd64_arch_reg_to_regnum (reg);
e0c62198 2165
325fac50 2166 return std::min (pc + offset + 2, current_pc);
e0c62198
L
2167}
2168
ac142d96
L
2169/* Similar to amd64_analyze_stack_align for x32. */
2170
2171static CORE_ADDR
2172amd64_x32_analyze_stack_align (CORE_ADDR pc, CORE_ADDR current_pc,
2173 struct amd64_frame_cache *cache)
2174{
2175 /* There are 2 code sequences to re-align stack before the frame
2176 gets set up:
2177
2178 1. Use a caller-saved saved register:
2179
2180 leaq 8(%rsp), %reg
2181 andq $-XXX, %rsp
2182 pushq -8(%reg)
2183
2184 or
2185
2186 [addr32] leal 8(%rsp), %reg
2187 andl $-XXX, %esp
2188 [addr32] pushq -8(%reg)
2189
2190 2. Use a callee-saved saved register:
2191
2192 pushq %reg
2193 leaq 16(%rsp), %reg
2194 andq $-XXX, %rsp
2195 pushq -8(%reg)
2196
2197 or
2198
2199 pushq %reg
2200 [addr32] leal 16(%rsp), %reg
2201 andl $-XXX, %esp
2202 [addr32] pushq -8(%reg)
2203
2204 "andq $-XXX, %rsp" can be either 4 bytes or 7 bytes:
2205
2206 0x48 0x83 0xe4 0xf0 andq $-16, %rsp
2207 0x48 0x81 0xe4 0x00 0xff 0xff 0xff andq $-256, %rsp
2208
2209 "andl $-XXX, %esp" can be either 3 bytes or 6 bytes:
2210
2211 0x83 0xe4 0xf0 andl $-16, %esp
2212 0x81 0xe4 0x00 0xff 0xff 0xff andl $-256, %esp
2213 */
2214
2215 gdb_byte buf[19];
2216 int reg, r;
2217 int offset, offset_and;
2218
2219 if (target_read_memory (pc, buf, sizeof buf))
2220 return pc;
2221
2222 /* Skip optional addr32 prefix. */
2223 offset = buf[0] == 0x67 ? 1 : 0;
2224
2225 /* Check caller-saved saved register. The first instruction has
2226 to be "leaq 8(%rsp), %reg" or "leal 8(%rsp), %reg". */
2227 if (((buf[offset] & 0xfb) == 0x48 || (buf[offset] & 0xfb) == 0x40)
2228 && buf[offset + 1] == 0x8d
2229 && buf[offset + 3] == 0x24
2230 && buf[offset + 4] == 0x8)
2231 {
2232 /* MOD must be binary 10 and R/M must be binary 100. */
2233 if ((buf[offset + 2] & 0xc7) != 0x44)
2234 return pc;
2235
2236 /* REG has register number. */
2237 reg = (buf[offset + 2] >> 3) & 7;
2238
2239 /* Check the REX.R bit. */
2240 if ((buf[offset] & 0x4) != 0)
2241 reg += 8;
2242
2243 offset += 5;
2244 }
2245 else
2246 {
2247 /* Check callee-saved saved register. The first instruction
2248 has to be "pushq %reg". */
2249 reg = 0;
2250 if ((buf[offset] & 0xf6) == 0x40
2251 && (buf[offset + 1] & 0xf8) == 0x50)
2252 {
2253 /* Check the REX.B bit. */
2254 if ((buf[offset] & 1) != 0)
2255 reg = 8;
2256
2257 offset += 1;
2258 }
2259 else if ((buf[offset] & 0xf8) != 0x50)
2260 return pc;
2261
2262 /* Get register. */
2263 reg += buf[offset] & 0x7;
2264
2265 offset++;
2266
2267 /* Skip optional addr32 prefix. */
2268 if (buf[offset] == 0x67)
2269 offset++;
2270
2271 /* The next instruction has to be "leaq 16(%rsp), %reg" or
2272 "leal 16(%rsp), %reg". */
2273 if (((buf[offset] & 0xfb) != 0x48 && (buf[offset] & 0xfb) != 0x40)
2274 || buf[offset + 1] != 0x8d
2275 || buf[offset + 3] != 0x24
2276 || buf[offset + 4] != 0x10)
2277 return pc;
2278
2279 /* MOD must be binary 10 and R/M must be binary 100. */
2280 if ((buf[offset + 2] & 0xc7) != 0x44)
2281 return pc;
2282
2283 /* REG has register number. */
2284 r = (buf[offset + 2] >> 3) & 7;
2285
2286 /* Check the REX.R bit. */
2287 if ((buf[offset] & 0x4) != 0)
2288 r += 8;
2289
2290 /* Registers in pushq and leaq have to be the same. */
2291 if (reg != r)
2292 return pc;
2293
2294 offset += 5;
2295 }
2296
2297 /* Rigister can't be %rsp nor %rbp. */
2298 if (reg == 4 || reg == 5)
2299 return pc;
2300
2301 /* The next instruction may be "andq $-XXX, %rsp" or
2302 "andl $-XXX, %esp". */
2303 if (buf[offset] != 0x48)
2304 offset--;
2305
2306 if (buf[offset + 2] != 0xe4
2307 || (buf[offset + 1] != 0x81 && buf[offset + 1] != 0x83))
2308 return pc;
2309
2310 offset_and = offset;
2311 offset += buf[offset + 1] == 0x81 ? 7 : 4;
2312
2313 /* Skip optional addr32 prefix. */
2314 if (buf[offset] == 0x67)
2315 offset++;
2316
2317 /* The next instruction has to be "pushq -8(%reg)". */
2318 r = 0;
2319 if (buf[offset] == 0xff)
2320 offset++;
2321 else if ((buf[offset] & 0xf6) == 0x40
2322 && buf[offset + 1] == 0xff)
2323 {
2324 /* Check the REX.B bit. */
2325 if ((buf[offset] & 0x1) != 0)
2326 r = 8;
2327 offset += 2;
2328 }
2329 else
2330 return pc;
2331
2332 /* 8bit -8 is 0xf8. REG must be binary 110 and MOD must be binary
2333 01. */
2334 if (buf[offset + 1] != 0xf8
2335 || (buf[offset] & 0xf8) != 0x70)
2336 return pc;
2337
2338 /* R/M has register. */
2339 r += buf[offset] & 7;
2340
2341 /* Registers in leaq and pushq have to be the same. */
2342 if (reg != r)
2343 return pc;
2344
2345 if (current_pc > pc + offset_and)
2346 cache->saved_sp_reg = amd64_arch_reg_to_regnum (reg);
2347
325fac50 2348 return std::min (pc + offset + 2, current_pc);
ac142d96
L
2349}
2350
c4f35dd8
MK
2351/* Do a limited analysis of the prologue at PC and update CACHE
2352 accordingly. Bail out early if CURRENT_PC is reached. Return the
2353 address where the analysis stopped.
2354
2355 We will handle only functions beginning with:
2356
2357 pushq %rbp 0x55
50f1ae7b 2358 movq %rsp, %rbp 0x48 0x89 0xe5 (or 0x48 0x8b 0xec)
c4f35dd8 2359
649e6d92
MK
2360 or (for the X32 ABI):
2361
2362 pushq %rbp 0x55
2363 movl %esp, %ebp 0x89 0xe5 (or 0x8b 0xec)
2364
ac4a4f1c
SM
2365 The `endbr64` instruction can be found before these sequences, and will be
2366 skipped if found.
2367
649e6d92
MK
2368 Any function that doesn't start with one of these sequences will be
2369 assumed to have no prologue and thus no valid frame pointer in
2370 %rbp. */
c4f35dd8
MK
2371
2372static CORE_ADDR
e17a4113
UW
2373amd64_analyze_prologue (struct gdbarch *gdbarch,
2374 CORE_ADDR pc, CORE_ADDR current_pc,
e53bef9f 2375 struct amd64_frame_cache *cache)
53e95fcf 2376{
e17a4113 2377 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
ac4a4f1c
SM
2378 /* The `endbr64` instruction. */
2379 static const gdb_byte endbr64[4] = { 0xf3, 0x0f, 0x1e, 0xfa };
50f1ae7b
DE
2380 /* There are two variations of movq %rsp, %rbp. */
2381 static const gdb_byte mov_rsp_rbp_1[3] = { 0x48, 0x89, 0xe5 };
2382 static const gdb_byte mov_rsp_rbp_2[3] = { 0x48, 0x8b, 0xec };
649e6d92
MK
2383 /* Ditto for movl %esp, %ebp. */
2384 static const gdb_byte mov_esp_ebp_1[2] = { 0x89, 0xe5 };
2385 static const gdb_byte mov_esp_ebp_2[2] = { 0x8b, 0xec };
2386
d8de1ef7
MK
2387 gdb_byte buf[3];
2388 gdb_byte op;
c4f35dd8
MK
2389
2390 if (current_pc <= pc)
2391 return current_pc;
2392
ac142d96
L
2393 if (gdbarch_ptr_bit (gdbarch) == 32)
2394 pc = amd64_x32_analyze_stack_align (pc, current_pc, cache);
2395 else
2396 pc = amd64_analyze_stack_align (pc, current_pc, cache);
e0c62198 2397
bae8a07a 2398 op = read_code_unsigned_integer (pc, 1, byte_order);
c4f35dd8 2399
ac4a4f1c
SM
2400 /* Check for the `endbr64` instruction, skip it if found. */
2401 if (op == endbr64[0])
2402 {
2403 read_code (pc + 1, buf, 3);
2404
2405 if (memcmp (buf, &endbr64[1], 3) == 0)
2406 pc += 4;
2407
2408 op = read_code_unsigned_integer (pc, 1, byte_order);
2409 }
2410
2411 if (current_pc <= pc)
2412 return current_pc;
2413
c4f35dd8
MK
2414 if (op == 0x55) /* pushq %rbp */
2415 {
2416 /* Take into account that we've executed the `pushq %rbp' that
2417 starts this instruction sequence. */
90f90721 2418 cache->saved_regs[AMD64_RBP_REGNUM] = 0;
c4f35dd8
MK
2419 cache->sp_offset += 8;
2420
2421 /* If that's all, return now. */
2422 if (current_pc <= pc + 1)
2423 return current_pc;
2424
bae8a07a 2425 read_code (pc + 1, buf, 3);
c4f35dd8 2426
649e6d92
MK
2427 /* Check for `movq %rsp, %rbp'. */
2428 if (memcmp (buf, mov_rsp_rbp_1, 3) == 0
2429 || memcmp (buf, mov_rsp_rbp_2, 3) == 0)
2430 {
2431 /* OK, we actually have a frame. */
2432 cache->frameless_p = 0;
2433 return pc + 4;
2434 }
2435
2436 /* For X32, also check for `movq %esp, %ebp'. */
2437 if (gdbarch_ptr_bit (gdbarch) == 32)
2438 {
2439 if (memcmp (buf, mov_esp_ebp_1, 2) == 0
2440 || memcmp (buf, mov_esp_ebp_2, 2) == 0)
2441 {
2442 /* OK, we actually have a frame. */
2443 cache->frameless_p = 0;
2444 return pc + 3;
2445 }
2446 }
2447
2448 return pc + 1;
c4f35dd8
MK
2449 }
2450
2451 return pc;
53e95fcf
JS
2452}
2453
df15bd07
JK
2454/* Work around false termination of prologue - GCC PR debug/48827.
2455
2456 START_PC is the first instruction of a function, PC is its minimal already
2457 determined advanced address. Function returns PC if it has nothing to do.
2458
2459 84 c0 test %al,%al
2460 74 23 je after
2461 <-- here is 0 lines advance - the false prologue end marker.
2462 0f 29 85 70 ff ff ff movaps %xmm0,-0x90(%rbp)
2463 0f 29 4d 80 movaps %xmm1,-0x80(%rbp)
2464 0f 29 55 90 movaps %xmm2,-0x70(%rbp)
2465 0f 29 5d a0 movaps %xmm3,-0x60(%rbp)
2466 0f 29 65 b0 movaps %xmm4,-0x50(%rbp)
2467 0f 29 6d c0 movaps %xmm5,-0x40(%rbp)
2468 0f 29 75 d0 movaps %xmm6,-0x30(%rbp)
2469 0f 29 7d e0 movaps %xmm7,-0x20(%rbp)
2470 after: */
c4f35dd8
MK
2471
2472static CORE_ADDR
df15bd07 2473amd64_skip_xmm_prologue (CORE_ADDR pc, CORE_ADDR start_pc)
53e95fcf 2474{
08711b9a
JK
2475 struct symtab_and_line start_pc_sal, next_sal;
2476 gdb_byte buf[4 + 8 * 7];
2477 int offset, xmmreg;
c4f35dd8 2478
08711b9a
JK
2479 if (pc == start_pc)
2480 return pc;
2481
2482 start_pc_sal = find_pc_sect_line (start_pc, NULL, 0);
2483 if (start_pc_sal.symtab == NULL
43f3e411
DE
2484 || producer_is_gcc_ge_4 (COMPUNIT_PRODUCER
2485 (SYMTAB_COMPUNIT (start_pc_sal.symtab))) < 6
08711b9a
JK
2486 || start_pc_sal.pc != start_pc || pc >= start_pc_sal.end)
2487 return pc;
2488
2489 next_sal = find_pc_sect_line (start_pc_sal.end, NULL, 0);
2490 if (next_sal.line != start_pc_sal.line)
2491 return pc;
2492
2493 /* START_PC can be from overlayed memory, ignored here. */
bae8a07a 2494 if (target_read_code (next_sal.pc - 4, buf, sizeof (buf)) != 0)
08711b9a
JK
2495 return pc;
2496
2497 /* test %al,%al */
2498 if (buf[0] != 0x84 || buf[1] != 0xc0)
2499 return pc;
2500 /* je AFTER */
2501 if (buf[2] != 0x74)
2502 return pc;
2503
2504 offset = 4;
2505 for (xmmreg = 0; xmmreg < 8; xmmreg++)
2506 {
bede5f5f 2507 /* 0x0f 0x29 0b??000101 movaps %xmmreg?,-0x??(%rbp) */
08711b9a 2508 if (buf[offset] != 0x0f || buf[offset + 1] != 0x29
bede5f5f 2509 || (buf[offset + 2] & 0x3f) != (xmmreg << 3 | 0x5))
08711b9a
JK
2510 return pc;
2511
bede5f5f
JK
2512 /* 0b01?????? */
2513 if ((buf[offset + 2] & 0xc0) == 0x40)
08711b9a
JK
2514 {
2515 /* 8-bit displacement. */
2516 offset += 4;
2517 }
bede5f5f
JK
2518 /* 0b10?????? */
2519 else if ((buf[offset + 2] & 0xc0) == 0x80)
08711b9a
JK
2520 {
2521 /* 32-bit displacement. */
2522 offset += 7;
2523 }
2524 else
2525 return pc;
2526 }
2527
2528 /* je AFTER */
2529 if (offset - 4 != buf[3])
2530 return pc;
2531
2532 return next_sal.end;
53e95fcf 2533}
df15bd07
JK
2534
2535/* Return PC of first real instruction. */
2536
2537static CORE_ADDR
2538amd64_skip_prologue (struct gdbarch *gdbarch, CORE_ADDR start_pc)
2539{
2540 struct amd64_frame_cache cache;
2541 CORE_ADDR pc;
56bf0743
KB
2542 CORE_ADDR func_addr;
2543
2544 if (find_pc_partial_function (start_pc, NULL, &func_addr, NULL))
2545 {
2546 CORE_ADDR post_prologue_pc
2547 = skip_prologue_using_sal (gdbarch, func_addr);
43f3e411 2548 struct compunit_symtab *cust = find_pc_compunit_symtab (func_addr);
56bf0743
KB
2549
2550 /* Clang always emits a line note before the prologue and another
2551 one after. We trust clang to emit usable line notes. */
2552 if (post_prologue_pc
43f3e411
DE
2553 && (cust != NULL
2554 && COMPUNIT_PRODUCER (cust) != NULL
61012eef 2555 && startswith (COMPUNIT_PRODUCER (cust), "clang ")))
325fac50 2556 return std::max (start_pc, post_prologue_pc);
56bf0743 2557 }
df15bd07
JK
2558
2559 amd64_init_frame_cache (&cache);
2560 pc = amd64_analyze_prologue (gdbarch, start_pc, 0xffffffffffffffffLL,
2561 &cache);
2562 if (cache.frameless_p)
2563 return start_pc;
2564
2565 return amd64_skip_xmm_prologue (pc, start_pc);
2566}
c4f35dd8 2567\f
53e95fcf 2568
c4f35dd8
MK
2569/* Normal frames. */
2570
8fbca658
PA
2571static void
2572amd64_frame_cache_1 (struct frame_info *this_frame,
2573 struct amd64_frame_cache *cache)
6d686a84 2574{
e17a4113
UW
2575 struct gdbarch *gdbarch = get_frame_arch (this_frame);
2576 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
d8de1ef7 2577 gdb_byte buf[8];
6d686a84 2578 int i;
6d686a84 2579
10458914 2580 cache->pc = get_frame_func (this_frame);
c4f35dd8 2581 if (cache->pc != 0)
e17a4113
UW
2582 amd64_analyze_prologue (gdbarch, cache->pc, get_frame_pc (this_frame),
2583 cache);
c4f35dd8
MK
2584
2585 if (cache->frameless_p)
2586 {
4a28816e
MK
2587 /* We didn't find a valid frame. If we're at the start of a
2588 function, or somewhere half-way its prologue, the function's
2589 frame probably hasn't been fully setup yet. Try to
2590 reconstruct the base address for the stack frame by looking
2591 at the stack pointer. For truly "frameless" functions this
2592 might work too. */
c4f35dd8 2593
e0c62198
L
2594 if (cache->saved_sp_reg != -1)
2595 {
8fbca658
PA
2596 /* Stack pointer has been saved. */
2597 get_frame_register (this_frame, cache->saved_sp_reg, buf);
2598 cache->saved_sp = extract_unsigned_integer (buf, 8, byte_order);
2599
e0c62198
L
2600 /* We're halfway aligning the stack. */
2601 cache->base = ((cache->saved_sp - 8) & 0xfffffffffffffff0LL) - 8;
2602 cache->saved_regs[AMD64_RIP_REGNUM] = cache->saved_sp - 8;
2603
2604 /* This will be added back below. */
2605 cache->saved_regs[AMD64_RIP_REGNUM] -= cache->base;
2606 }
2607 else
2608 {
2609 get_frame_register (this_frame, AMD64_RSP_REGNUM, buf);
e17a4113
UW
2610 cache->base = extract_unsigned_integer (buf, 8, byte_order)
2611 + cache->sp_offset;
e0c62198 2612 }
c4f35dd8 2613 }
35883a3f
MK
2614 else
2615 {
10458914 2616 get_frame_register (this_frame, AMD64_RBP_REGNUM, buf);
e17a4113 2617 cache->base = extract_unsigned_integer (buf, 8, byte_order);
35883a3f 2618 }
c4f35dd8
MK
2619
2620 /* Now that we have the base address for the stack frame we can
2621 calculate the value of %rsp in the calling frame. */
2622 cache->saved_sp = cache->base + 16;
2623
35883a3f
MK
2624 /* For normal frames, %rip is stored at 8(%rbp). If we don't have a
2625 frame we find it at the same offset from the reconstructed base
e0c62198
L
2626 address. If we're halfway aligning the stack, %rip is handled
2627 differently (see above). */
2628 if (!cache->frameless_p || cache->saved_sp_reg == -1)
2629 cache->saved_regs[AMD64_RIP_REGNUM] = 8;
35883a3f 2630
c4f35dd8
MK
2631 /* Adjust all the saved registers such that they contain addresses
2632 instead of offsets. */
e53bef9f 2633 for (i = 0; i < AMD64_NUM_SAVED_REGS; i++)
c4f35dd8
MK
2634 if (cache->saved_regs[i] != -1)
2635 cache->saved_regs[i] += cache->base;
2636
8fbca658
PA
2637 cache->base_p = 1;
2638}
2639
2640static struct amd64_frame_cache *
2641amd64_frame_cache (struct frame_info *this_frame, void **this_cache)
2642{
8fbca658
PA
2643 struct amd64_frame_cache *cache;
2644
2645 if (*this_cache)
9a3c8263 2646 return (struct amd64_frame_cache *) *this_cache;
8fbca658
PA
2647
2648 cache = amd64_alloc_frame_cache ();
2649 *this_cache = cache;
2650
a70b8144 2651 try
8fbca658
PA
2652 {
2653 amd64_frame_cache_1 (this_frame, cache);
2654 }
230d2906 2655 catch (const gdb_exception_error &ex)
7556d4a4
PA
2656 {
2657 if (ex.error != NOT_AVAILABLE_ERROR)
eedc3f4f 2658 throw;
7556d4a4 2659 }
8fbca658 2660
c4f35dd8 2661 return cache;
6d686a84
ML
2662}
2663
8fbca658
PA
2664static enum unwind_stop_reason
2665amd64_frame_unwind_stop_reason (struct frame_info *this_frame,
2666 void **this_cache)
2667{
2668 struct amd64_frame_cache *cache =
2669 amd64_frame_cache (this_frame, this_cache);
2670
2671 if (!cache->base_p)
2672 return UNWIND_UNAVAILABLE;
2673
2674 /* This marks the outermost frame. */
2675 if (cache->base == 0)
2676 return UNWIND_OUTERMOST;
2677
2678 return UNWIND_NO_REASON;
2679}
2680
c4f35dd8 2681static void
10458914 2682amd64_frame_this_id (struct frame_info *this_frame, void **this_cache,
e53bef9f 2683 struct frame_id *this_id)
c4f35dd8 2684{
e53bef9f 2685 struct amd64_frame_cache *cache =
10458914 2686 amd64_frame_cache (this_frame, this_cache);
c4f35dd8 2687
8fbca658 2688 if (!cache->base_p)
5ce0145d
PA
2689 (*this_id) = frame_id_build_unavailable_stack (cache->pc);
2690 else if (cache->base == 0)
2691 {
2692 /* This marks the outermost frame. */
2693 return;
2694 }
2695 else
2696 (*this_id) = frame_id_build (cache->base + 16, cache->pc);
c4f35dd8 2697}
e76e1718 2698
10458914
DJ
2699static struct value *
2700amd64_frame_prev_register (struct frame_info *this_frame, void **this_cache,
2701 int regnum)
53e95fcf 2702{
10458914 2703 struct gdbarch *gdbarch = get_frame_arch (this_frame);
e53bef9f 2704 struct amd64_frame_cache *cache =
10458914 2705 amd64_frame_cache (this_frame, this_cache);
e76e1718 2706
c4f35dd8 2707 gdb_assert (regnum >= 0);
b1ab997b 2708
2ae02b47 2709 if (regnum == gdbarch_sp_regnum (gdbarch) && cache->saved_sp)
10458914 2710 return frame_unwind_got_constant (this_frame, regnum, cache->saved_sp);
e76e1718 2711
e53bef9f 2712 if (regnum < AMD64_NUM_SAVED_REGS && cache->saved_regs[regnum] != -1)
10458914
DJ
2713 return frame_unwind_got_memory (this_frame, regnum,
2714 cache->saved_regs[regnum]);
e76e1718 2715
10458914 2716 return frame_unwind_got_register (this_frame, regnum, regnum);
c4f35dd8 2717}
e76e1718 2718
e53bef9f 2719static const struct frame_unwind amd64_frame_unwind =
c4f35dd8
MK
2720{
2721 NORMAL_FRAME,
8fbca658 2722 amd64_frame_unwind_stop_reason,
e53bef9f 2723 amd64_frame_this_id,
10458914
DJ
2724 amd64_frame_prev_register,
2725 NULL,
2726 default_frame_sniffer
c4f35dd8 2727};
c4f35dd8 2728\f
6710bf39
SS
2729/* Generate a bytecode expression to get the value of the saved PC. */
2730
2731static void
2732amd64_gen_return_address (struct gdbarch *gdbarch,
2733 struct agent_expr *ax, struct axs_value *value,
2734 CORE_ADDR scope)
2735{
2736 /* The following sequence assumes the traditional use of the base
2737 register. */
2738 ax_reg (ax, AMD64_RBP_REGNUM);
2739 ax_const_l (ax, 8);
2740 ax_simple (ax, aop_add);
2741 value->type = register_type (gdbarch, AMD64_RIP_REGNUM);
2742 value->kind = axs_lvalue_memory;
2743}
2744\f
e76e1718 2745
c4f35dd8
MK
2746/* Signal trampolines. */
2747
2748/* FIXME: kettenis/20030419: Perhaps, we can unify the 32-bit and
2749 64-bit variants. This would require using identical frame caches
2750 on both platforms. */
2751
e53bef9f 2752static struct amd64_frame_cache *
10458914 2753amd64_sigtramp_frame_cache (struct frame_info *this_frame, void **this_cache)
c4f35dd8 2754{
e17a4113
UW
2755 struct gdbarch *gdbarch = get_frame_arch (this_frame);
2756 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2757 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
e53bef9f 2758 struct amd64_frame_cache *cache;
c4f35dd8 2759 CORE_ADDR addr;
d8de1ef7 2760 gdb_byte buf[8];
2b5e0749 2761 int i;
c4f35dd8
MK
2762
2763 if (*this_cache)
9a3c8263 2764 return (struct amd64_frame_cache *) *this_cache;
c4f35dd8 2765
e53bef9f 2766 cache = amd64_alloc_frame_cache ();
c4f35dd8 2767
a70b8144 2768 try
8fbca658
PA
2769 {
2770 get_frame_register (this_frame, AMD64_RSP_REGNUM, buf);
2771 cache->base = extract_unsigned_integer (buf, 8, byte_order) - 8;
2772
2773 addr = tdep->sigcontext_addr (this_frame);
2774 gdb_assert (tdep->sc_reg_offset);
2775 gdb_assert (tdep->sc_num_regs <= AMD64_NUM_SAVED_REGS);
2776 for (i = 0; i < tdep->sc_num_regs; i++)
2777 if (tdep->sc_reg_offset[i] != -1)
2778 cache->saved_regs[i] = addr + tdep->sc_reg_offset[i];
c4f35dd8 2779
8fbca658
PA
2780 cache->base_p = 1;
2781 }
230d2906 2782 catch (const gdb_exception_error &ex)
7556d4a4
PA
2783 {
2784 if (ex.error != NOT_AVAILABLE_ERROR)
eedc3f4f 2785 throw;
7556d4a4 2786 }
c4f35dd8
MK
2787
2788 *this_cache = cache;
2789 return cache;
53e95fcf
JS
2790}
2791
8fbca658
PA
2792static enum unwind_stop_reason
2793amd64_sigtramp_frame_unwind_stop_reason (struct frame_info *this_frame,
2794 void **this_cache)
2795{
2796 struct amd64_frame_cache *cache =
2797 amd64_sigtramp_frame_cache (this_frame, this_cache);
2798
2799 if (!cache->base_p)
2800 return UNWIND_UNAVAILABLE;
2801
2802 return UNWIND_NO_REASON;
2803}
2804
c4f35dd8 2805static void
10458914 2806amd64_sigtramp_frame_this_id (struct frame_info *this_frame,
e53bef9f 2807 void **this_cache, struct frame_id *this_id)
c4f35dd8 2808{
e53bef9f 2809 struct amd64_frame_cache *cache =
10458914 2810 amd64_sigtramp_frame_cache (this_frame, this_cache);
c4f35dd8 2811
8fbca658 2812 if (!cache->base_p)
5ce0145d
PA
2813 (*this_id) = frame_id_build_unavailable_stack (get_frame_pc (this_frame));
2814 else if (cache->base == 0)
2815 {
2816 /* This marks the outermost frame. */
2817 return;
2818 }
2819 else
2820 (*this_id) = frame_id_build (cache->base + 16, get_frame_pc (this_frame));
c4f35dd8
MK
2821}
2822
10458914
DJ
2823static struct value *
2824amd64_sigtramp_frame_prev_register (struct frame_info *this_frame,
2825 void **this_cache, int regnum)
c4f35dd8
MK
2826{
2827 /* Make sure we've initialized the cache. */
10458914 2828 amd64_sigtramp_frame_cache (this_frame, this_cache);
c4f35dd8 2829
10458914 2830 return amd64_frame_prev_register (this_frame, this_cache, regnum);
c4f35dd8
MK
2831}
2832
10458914
DJ
2833static int
2834amd64_sigtramp_frame_sniffer (const struct frame_unwind *self,
2835 struct frame_info *this_frame,
2836 void **this_cache)
c4f35dd8 2837{
10458914 2838 struct gdbarch_tdep *tdep = gdbarch_tdep (get_frame_arch (this_frame));
911bc6ee
MK
2839
2840 /* We shouldn't even bother if we don't have a sigcontext_addr
2841 handler. */
2842 if (tdep->sigcontext_addr == NULL)
10458914 2843 return 0;
911bc6ee
MK
2844
2845 if (tdep->sigtramp_p != NULL)
2846 {
10458914
DJ
2847 if (tdep->sigtramp_p (this_frame))
2848 return 1;
911bc6ee 2849 }
c4f35dd8 2850
911bc6ee 2851 if (tdep->sigtramp_start != 0)
1c3545ae 2852 {
10458914 2853 CORE_ADDR pc = get_frame_pc (this_frame);
1c3545ae 2854
911bc6ee
MK
2855 gdb_assert (tdep->sigtramp_end != 0);
2856 if (pc >= tdep->sigtramp_start && pc < tdep->sigtramp_end)
10458914 2857 return 1;
1c3545ae 2858 }
c4f35dd8 2859
10458914 2860 return 0;
c4f35dd8 2861}
10458914
DJ
2862
2863static const struct frame_unwind amd64_sigtramp_frame_unwind =
2864{
2865 SIGTRAMP_FRAME,
8fbca658 2866 amd64_sigtramp_frame_unwind_stop_reason,
10458914
DJ
2867 amd64_sigtramp_frame_this_id,
2868 amd64_sigtramp_frame_prev_register,
2869 NULL,
2870 amd64_sigtramp_frame_sniffer
2871};
c4f35dd8
MK
2872\f
2873
2874static CORE_ADDR
10458914 2875amd64_frame_base_address (struct frame_info *this_frame, void **this_cache)
c4f35dd8 2876{
e53bef9f 2877 struct amd64_frame_cache *cache =
10458914 2878 amd64_frame_cache (this_frame, this_cache);
c4f35dd8
MK
2879
2880 return cache->base;
2881}
2882
e53bef9f 2883static const struct frame_base amd64_frame_base =
c4f35dd8 2884{
e53bef9f
MK
2885 &amd64_frame_unwind,
2886 amd64_frame_base_address,
2887 amd64_frame_base_address,
2888 amd64_frame_base_address
c4f35dd8
MK
2889};
2890
872761f4
MS
2891/* Normal frames, but in a function epilogue. */
2892
c9cf6e20
MG
2893/* Implement the stack_frame_destroyed_p gdbarch method.
2894
2895 The epilogue is defined here as the 'ret' instruction, which will
872761f4
MS
2896 follow any instruction such as 'leave' or 'pop %ebp' that destroys
2897 the function's stack frame. */
2898
2899static int
c9cf6e20 2900amd64_stack_frame_destroyed_p (struct gdbarch *gdbarch, CORE_ADDR pc)
872761f4
MS
2901{
2902 gdb_byte insn;
43f3e411 2903 struct compunit_symtab *cust;
e0d00bc7 2904
43f3e411
DE
2905 cust = find_pc_compunit_symtab (pc);
2906 if (cust != NULL && COMPUNIT_EPILOGUE_UNWIND_VALID (cust))
e0d00bc7 2907 return 0;
872761f4
MS
2908
2909 if (target_read_memory (pc, &insn, 1))
2910 return 0; /* Can't read memory at pc. */
2911
2912 if (insn != 0xc3) /* 'ret' instruction. */
2913 return 0;
2914
2915 return 1;
2916}
2917
2918static int
2919amd64_epilogue_frame_sniffer (const struct frame_unwind *self,
2920 struct frame_info *this_frame,
2921 void **this_prologue_cache)
2922{
2923 if (frame_relative_level (this_frame) == 0)
c9cf6e20
MG
2924 return amd64_stack_frame_destroyed_p (get_frame_arch (this_frame),
2925 get_frame_pc (this_frame));
872761f4
MS
2926 else
2927 return 0;
2928}
2929
2930static struct amd64_frame_cache *
2931amd64_epilogue_frame_cache (struct frame_info *this_frame, void **this_cache)
2932{
2933 struct gdbarch *gdbarch = get_frame_arch (this_frame);
2934 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
2935 struct amd64_frame_cache *cache;
6c10c06b 2936 gdb_byte buf[8];
872761f4
MS
2937
2938 if (*this_cache)
9a3c8263 2939 return (struct amd64_frame_cache *) *this_cache;
872761f4
MS
2940
2941 cache = amd64_alloc_frame_cache ();
2942 *this_cache = cache;
2943
a70b8144 2944 try
8fbca658
PA
2945 {
2946 /* Cache base will be %esp plus cache->sp_offset (-8). */
2947 get_frame_register (this_frame, AMD64_RSP_REGNUM, buf);
2948 cache->base = extract_unsigned_integer (buf, 8,
2949 byte_order) + cache->sp_offset;
2950
2951 /* Cache pc will be the frame func. */
2952 cache->pc = get_frame_pc (this_frame);
872761f4 2953
8fbca658
PA
2954 /* The saved %esp will be at cache->base plus 16. */
2955 cache->saved_sp = cache->base + 16;
872761f4 2956
8fbca658
PA
2957 /* The saved %eip will be at cache->base plus 8. */
2958 cache->saved_regs[AMD64_RIP_REGNUM] = cache->base + 8;
872761f4 2959
8fbca658
PA
2960 cache->base_p = 1;
2961 }
230d2906 2962 catch (const gdb_exception_error &ex)
7556d4a4
PA
2963 {
2964 if (ex.error != NOT_AVAILABLE_ERROR)
eedc3f4f 2965 throw;
7556d4a4 2966 }
872761f4
MS
2967
2968 return cache;
2969}
2970
8fbca658
PA
2971static enum unwind_stop_reason
2972amd64_epilogue_frame_unwind_stop_reason (struct frame_info *this_frame,
2973 void **this_cache)
2974{
2975 struct amd64_frame_cache *cache
2976 = amd64_epilogue_frame_cache (this_frame, this_cache);
2977
2978 if (!cache->base_p)
2979 return UNWIND_UNAVAILABLE;
2980
2981 return UNWIND_NO_REASON;
2982}
2983
872761f4
MS
2984static void
2985amd64_epilogue_frame_this_id (struct frame_info *this_frame,
2986 void **this_cache,
2987 struct frame_id *this_id)
2988{
2989 struct amd64_frame_cache *cache = amd64_epilogue_frame_cache (this_frame,
2990 this_cache);
2991
8fbca658 2992 if (!cache->base_p)
5ce0145d
PA
2993 (*this_id) = frame_id_build_unavailable_stack (cache->pc);
2994 else
2995 (*this_id) = frame_id_build (cache->base + 8, cache->pc);
872761f4
MS
2996}
2997
2998static const struct frame_unwind amd64_epilogue_frame_unwind =
2999{
3000 NORMAL_FRAME,
8fbca658 3001 amd64_epilogue_frame_unwind_stop_reason,
872761f4
MS
3002 amd64_epilogue_frame_this_id,
3003 amd64_frame_prev_register,
3004 NULL,
3005 amd64_epilogue_frame_sniffer
3006};
3007
166f4c7b 3008static struct frame_id
10458914 3009amd64_dummy_id (struct gdbarch *gdbarch, struct frame_info *this_frame)
166f4c7b 3010{
c4f35dd8
MK
3011 CORE_ADDR fp;
3012
10458914 3013 fp = get_frame_register_unsigned (this_frame, AMD64_RBP_REGNUM);
c4f35dd8 3014
10458914 3015 return frame_id_build (fp + 16, get_frame_pc (this_frame));
166f4c7b
ML
3016}
3017
8b148df9
AC
3018/* 16 byte align the SP per frame requirements. */
3019
3020static CORE_ADDR
e53bef9f 3021amd64_frame_align (struct gdbarch *gdbarch, CORE_ADDR sp)
8b148df9
AC
3022{
3023 return sp & -(CORE_ADDR)16;
3024}
473f17b0
MK
3025\f
3026
593adc23
MK
3027/* Supply register REGNUM from the buffer specified by FPREGS and LEN
3028 in the floating-point register set REGSET to register cache
3029 REGCACHE. If REGNUM is -1, do this for all registers in REGSET. */
473f17b0
MK
3030
3031static void
e53bef9f
MK
3032amd64_supply_fpregset (const struct regset *regset, struct regcache *regcache,
3033 int regnum, const void *fpregs, size_t len)
473f17b0 3034{
ac7936df 3035 struct gdbarch *gdbarch = regcache->arch ();
09424cff 3036 const struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
473f17b0 3037
1528345d 3038 gdb_assert (len >= tdep->sizeof_fpregset);
90f90721 3039 amd64_supply_fxsave (regcache, regnum, fpregs);
473f17b0 3040}
8b148df9 3041
593adc23
MK
3042/* Collect register REGNUM from the register cache REGCACHE and store
3043 it in the buffer specified by FPREGS and LEN as described by the
3044 floating-point register set REGSET. If REGNUM is -1, do this for
3045 all registers in REGSET. */
3046
3047static void
3048amd64_collect_fpregset (const struct regset *regset,
3049 const struct regcache *regcache,
3050 int regnum, void *fpregs, size_t len)
3051{
ac7936df 3052 struct gdbarch *gdbarch = regcache->arch ();
09424cff 3053 const struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
593adc23 3054
1528345d 3055 gdb_assert (len >= tdep->sizeof_fpregset);
593adc23
MK
3056 amd64_collect_fxsave (regcache, regnum, fpregs);
3057}
3058
8f0435f7 3059const struct regset amd64_fpregset =
ecc37a5a
AA
3060 {
3061 NULL, amd64_supply_fpregset, amd64_collect_fpregset
3062 };
c6b33596
MK
3063\f
3064
436675d3
PA
3065/* Figure out where the longjmp will land. Slurp the jmp_buf out of
3066 %rdi. We expect its value to be a pointer to the jmp_buf structure
3067 from which we extract the address that we will land at. This
3068 address is copied into PC. This routine returns non-zero on
3069 success. */
3070
3071static int
3072amd64_get_longjmp_target (struct frame_info *frame, CORE_ADDR *pc)
3073{
3074 gdb_byte buf[8];
3075 CORE_ADDR jb_addr;
3076 struct gdbarch *gdbarch = get_frame_arch (frame);
3077 int jb_pc_offset = gdbarch_tdep (gdbarch)->jb_pc_offset;
0dfff4cb 3078 int len = TYPE_LENGTH (builtin_type (gdbarch)->builtin_func_ptr);
436675d3
PA
3079
3080 /* If JB_PC_OFFSET is -1, we have no way to find out where the
3081 longjmp will land. */
3082 if (jb_pc_offset == -1)
3083 return 0;
3084
3085 get_frame_register (frame, AMD64_RDI_REGNUM, buf);
0dfff4cb
UW
3086 jb_addr= extract_typed_address
3087 (buf, builtin_type (gdbarch)->builtin_data_ptr);
436675d3
PA
3088 if (target_read_memory (jb_addr + jb_pc_offset, buf, len))
3089 return 0;
3090
0dfff4cb 3091 *pc = extract_typed_address (buf, builtin_type (gdbarch)->builtin_func_ptr);
436675d3
PA
3092
3093 return 1;
3094}
3095
cf648174
HZ
3096static const int amd64_record_regmap[] =
3097{
3098 AMD64_RAX_REGNUM, AMD64_RCX_REGNUM, AMD64_RDX_REGNUM, AMD64_RBX_REGNUM,
3099 AMD64_RSP_REGNUM, AMD64_RBP_REGNUM, AMD64_RSI_REGNUM, AMD64_RDI_REGNUM,
3100 AMD64_R8_REGNUM, AMD64_R9_REGNUM, AMD64_R10_REGNUM, AMD64_R11_REGNUM,
3101 AMD64_R12_REGNUM, AMD64_R13_REGNUM, AMD64_R14_REGNUM, AMD64_R15_REGNUM,
3102 AMD64_RIP_REGNUM, AMD64_EFLAGS_REGNUM, AMD64_CS_REGNUM, AMD64_SS_REGNUM,
3103 AMD64_DS_REGNUM, AMD64_ES_REGNUM, AMD64_FS_REGNUM, AMD64_GS_REGNUM
3104};
3105
1d509aa6
MM
3106/* Implement the "in_indirect_branch_thunk" gdbarch function. */
3107
3108static bool
3109amd64_in_indirect_branch_thunk (struct gdbarch *gdbarch, CORE_ADDR pc)
3110{
3111 return x86_in_indirect_branch_thunk (pc, amd64_register_names,
3112 AMD64_RAX_REGNUM,
3113 AMD64_RIP_REGNUM);
3114}
3115
2213a65d 3116void
c55a47e7 3117amd64_init_abi (struct gdbarch_info info, struct gdbarch *gdbarch,
a04b5337 3118 const target_desc *default_tdesc)
53e95fcf 3119{
0c1a73d6 3120 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
90884b2b 3121 const struct target_desc *tdesc = info.target_desc;
05c0465e
SDJ
3122 static const char *const stap_integer_prefixes[] = { "$", NULL };
3123 static const char *const stap_register_prefixes[] = { "%", NULL };
3124 static const char *const stap_register_indirection_prefixes[] = { "(",
3125 NULL };
3126 static const char *const stap_register_indirection_suffixes[] = { ")",
3127 NULL };
53e95fcf 3128
473f17b0
MK
3129 /* AMD64 generally uses `fxsave' instead of `fsave' for saving its
3130 floating-point registers. */
3131 tdep->sizeof_fpregset = I387_SIZEOF_FXSAVE;
8f0435f7 3132 tdep->fpregset = &amd64_fpregset;
473f17b0 3133
90884b2b 3134 if (! tdesc_has_registers (tdesc))
c55a47e7 3135 tdesc = default_tdesc;
90884b2b
L
3136 tdep->tdesc = tdesc;
3137
3138 tdep->num_core_regs = AMD64_NUM_GREGS + I387_NUM_REGS;
3139 tdep->register_names = amd64_register_names;
3140
01f9f808
MS
3141 if (tdesc_find_feature (tdesc, "org.gnu.gdb.i386.avx512") != NULL)
3142 {
3143 tdep->zmmh_register_names = amd64_zmmh_names;
3144 tdep->k_register_names = amd64_k_names;
3145 tdep->xmm_avx512_register_names = amd64_xmm_avx512_names;
3146 tdep->ymm16h_register_names = amd64_ymmh_avx512_names;
3147
3148 tdep->num_zmm_regs = 32;
3149 tdep->num_xmm_avx512_regs = 16;
3150 tdep->num_ymm_avx512_regs = 16;
3151
3152 tdep->zmm0h_regnum = AMD64_ZMM0H_REGNUM;
3153 tdep->k0_regnum = AMD64_K0_REGNUM;
3154 tdep->xmm16_regnum = AMD64_XMM16_REGNUM;
3155 tdep->ymm16h_regnum = AMD64_YMM16H_REGNUM;
3156 }
3157
a055a187
L
3158 if (tdesc_find_feature (tdesc, "org.gnu.gdb.i386.avx") != NULL)
3159 {
3160 tdep->ymmh_register_names = amd64_ymmh_names;
3161 tdep->num_ymm_regs = 16;
3162 tdep->ymm0h_regnum = AMD64_YMM0H_REGNUM;
3163 }
3164
e43e105e
WT
3165 if (tdesc_find_feature (tdesc, "org.gnu.gdb.i386.mpx") != NULL)
3166 {
3167 tdep->mpx_register_names = amd64_mpx_names;
3168 tdep->bndcfgu_regnum = AMD64_BNDCFGU_REGNUM;
3169 tdep->bnd0r_regnum = AMD64_BND0R_REGNUM;
3170 }
3171
2735833d
WT
3172 if (tdesc_find_feature (tdesc, "org.gnu.gdb.i386.segments") != NULL)
3173 {
1163a4b7 3174 tdep->fsbase_regnum = AMD64_FSBASE_REGNUM;
2735833d
WT
3175 }
3176
51547df6
MS
3177 if (tdesc_find_feature (tdesc, "org.gnu.gdb.i386.pkeys") != NULL)
3178 {
3179 tdep->pkeys_register_names = amd64_pkeys_names;
3180 tdep->pkru_regnum = AMD64_PKRU_REGNUM;
3181 tdep->num_pkeys_regs = 1;
3182 }
3183
fe01d668 3184 tdep->num_byte_regs = 20;
1ba53b71
L
3185 tdep->num_word_regs = 16;
3186 tdep->num_dword_regs = 16;
3187 /* Avoid wiring in the MMX registers for now. */
3188 tdep->num_mmx_regs = 0;
3189
3543a589
TT
3190 set_gdbarch_pseudo_register_read_value (gdbarch,
3191 amd64_pseudo_register_read_value);
1ba53b71
L
3192 set_gdbarch_pseudo_register_write (gdbarch,
3193 amd64_pseudo_register_write);
62e5fd57
MK
3194 set_gdbarch_ax_pseudo_register_collect (gdbarch,
3195 amd64_ax_pseudo_register_collect);
1ba53b71
L
3196
3197 set_tdesc_pseudo_register_name (gdbarch, amd64_pseudo_register_name);
3198
5716833c 3199 /* AMD64 has an FPU and 16 SSE registers. */
90f90721 3200 tdep->st0_regnum = AMD64_ST0_REGNUM;
0c1a73d6 3201 tdep->num_xmm_regs = 16;
53e95fcf 3202
0c1a73d6 3203 /* This is what all the fuss is about. */
53e95fcf
JS
3204 set_gdbarch_long_bit (gdbarch, 64);
3205 set_gdbarch_long_long_bit (gdbarch, 64);
3206 set_gdbarch_ptr_bit (gdbarch, 64);
3207
e53bef9f
MK
3208 /* In contrast to the i386, on AMD64 a `long double' actually takes
3209 up 128 bits, even though it's still based on the i387 extended
3210 floating-point format which has only 80 significant bits. */
b83b026c
MK
3211 set_gdbarch_long_double_bit (gdbarch, 128);
3212
e53bef9f 3213 set_gdbarch_num_regs (gdbarch, AMD64_NUM_REGS);
b83b026c
MK
3214
3215 /* Register numbers of various important registers. */
90f90721
MK
3216 set_gdbarch_sp_regnum (gdbarch, AMD64_RSP_REGNUM); /* %rsp */
3217 set_gdbarch_pc_regnum (gdbarch, AMD64_RIP_REGNUM); /* %rip */
3218 set_gdbarch_ps_regnum (gdbarch, AMD64_EFLAGS_REGNUM); /* %eflags */
3219 set_gdbarch_fp0_regnum (gdbarch, AMD64_ST0_REGNUM); /* %st(0) */
b83b026c 3220
e53bef9f
MK
3221 /* The "default" register numbering scheme for AMD64 is referred to
3222 as the "DWARF Register Number Mapping" in the System V psABI.
3223 The preferred debugging format for all known AMD64 targets is
3224 actually DWARF2, and GCC doesn't seem to support DWARF (that is
3225 DWARF-1), but we provide the same mapping just in case. This
3226 mapping is also used for stabs, which GCC does support. */
3227 set_gdbarch_stab_reg_to_regnum (gdbarch, amd64_dwarf_reg_to_regnum);
e53bef9f 3228 set_gdbarch_dwarf2_reg_to_regnum (gdbarch, amd64_dwarf_reg_to_regnum);
de220d0f 3229
c4f35dd8 3230 /* We don't override SDB_REG_RO_REGNUM, since COFF doesn't seem to
e53bef9f 3231 be in use on any of the supported AMD64 targets. */
53e95fcf 3232
c4f35dd8 3233 /* Call dummy code. */
e53bef9f
MK
3234 set_gdbarch_push_dummy_call (gdbarch, amd64_push_dummy_call);
3235 set_gdbarch_frame_align (gdbarch, amd64_frame_align);
8b148df9 3236 set_gdbarch_frame_red_zone_size (gdbarch, 128);
53e95fcf 3237
83acabca 3238 set_gdbarch_convert_register_p (gdbarch, i387_convert_register_p);
d532c08f
MK
3239 set_gdbarch_register_to_value (gdbarch, i387_register_to_value);
3240 set_gdbarch_value_to_register (gdbarch, i387_value_to_register);
3241
efb1c01c 3242 set_gdbarch_return_value (gdbarch, amd64_return_value);
53e95fcf 3243
e53bef9f 3244 set_gdbarch_skip_prologue (gdbarch, amd64_skip_prologue);
53e95fcf 3245
cf648174
HZ
3246 tdep->record_regmap = amd64_record_regmap;
3247
10458914 3248 set_gdbarch_dummy_id (gdbarch, amd64_dummy_id);
53e95fcf 3249
872761f4
MS
3250 /* Hook the function epilogue frame unwinder. This unwinder is
3251 appended to the list first, so that it supercedes the other
3252 unwinders in function epilogues. */
3253 frame_unwind_prepend_unwinder (gdbarch, &amd64_epilogue_frame_unwind);
3254
3255 /* Hook the prologue-based frame unwinders. */
10458914
DJ
3256 frame_unwind_append_unwinder (gdbarch, &amd64_sigtramp_frame_unwind);
3257 frame_unwind_append_unwinder (gdbarch, &amd64_frame_unwind);
e53bef9f 3258 frame_base_set_default (gdbarch, &amd64_frame_base);
c6b33596 3259
436675d3 3260 set_gdbarch_get_longjmp_target (gdbarch, amd64_get_longjmp_target);
dde08ee1
PA
3261
3262 set_gdbarch_relocate_instruction (gdbarch, amd64_relocate_instruction);
6710bf39
SS
3263
3264 set_gdbarch_gen_return_address (gdbarch, amd64_gen_return_address);
55aa24fb
SDJ
3265
3266 /* SystemTap variables and functions. */
05c0465e
SDJ
3267 set_gdbarch_stap_integer_prefixes (gdbarch, stap_integer_prefixes);
3268 set_gdbarch_stap_register_prefixes (gdbarch, stap_register_prefixes);
3269 set_gdbarch_stap_register_indirection_prefixes (gdbarch,
3270 stap_register_indirection_prefixes);
3271 set_gdbarch_stap_register_indirection_suffixes (gdbarch,
3272 stap_register_indirection_suffixes);
55aa24fb
SDJ
3273 set_gdbarch_stap_is_single_operand (gdbarch,
3274 i386_stap_is_single_operand);
3275 set_gdbarch_stap_parse_special_token (gdbarch,
3276 i386_stap_parse_special_token);
c2170eef
MM
3277 set_gdbarch_insn_is_call (gdbarch, amd64_insn_is_call);
3278 set_gdbarch_insn_is_ret (gdbarch, amd64_insn_is_ret);
3279 set_gdbarch_insn_is_jump (gdbarch, amd64_insn_is_jump);
1d509aa6
MM
3280
3281 set_gdbarch_in_indirect_branch_thunk (gdbarch,
3282 amd64_in_indirect_branch_thunk);
c4f35dd8 3283}
c912f608
SM
3284
3285/* Initialize ARCH for x86-64, no osabi. */
3286
3287static void
3288amd64_none_init_abi (gdbarch_info info, gdbarch *arch)
3289{
de52b960
PA
3290 amd64_init_abi (info, arch, amd64_target_description (X86_XSTATE_SSE_MASK,
3291 true));
c912f608 3292}
fff4548b
MK
3293
3294static struct type *
3295amd64_x32_pseudo_register_type (struct gdbarch *gdbarch, int regnum)
3296{
3297 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3298
3299 switch (regnum - tdep->eax_regnum)
3300 {
3301 case AMD64_RBP_REGNUM: /* %ebp */
3302 case AMD64_RSP_REGNUM: /* %esp */
3303 return builtin_type (gdbarch)->builtin_data_ptr;
3304 case AMD64_RIP_REGNUM: /* %eip */
3305 return builtin_type (gdbarch)->builtin_func_ptr;
3306 }
3307
3308 return i386_pseudo_register_type (gdbarch, regnum);
3309}
3310
3311void
c55a47e7 3312amd64_x32_init_abi (struct gdbarch_info info, struct gdbarch *gdbarch,
a04b5337 3313 const target_desc *default_tdesc)
fff4548b
MK
3314{
3315 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
fff4548b 3316
c55a47e7 3317 amd64_init_abi (info, gdbarch, default_tdesc);
fff4548b
MK
3318
3319 tdep->num_dword_regs = 17;
3320 set_tdesc_pseudo_register_type (gdbarch, amd64_x32_pseudo_register_type);
3321
3322 set_gdbarch_long_bit (gdbarch, 32);
3323 set_gdbarch_ptr_bit (gdbarch, 32);
3324}
90884b2b 3325
c912f608
SM
3326/* Initialize ARCH for x64-32, no osabi. */
3327
3328static void
3329amd64_x32_none_init_abi (gdbarch_info info, gdbarch *arch)
3330{
3331 amd64_x32_init_abi (info, arch,
de52b960 3332 amd64_target_description (X86_XSTATE_SSE_MASK, true));
c912f608
SM
3333}
3334
97de3545
JB
3335/* Return the target description for a specified XSAVE feature mask. */
3336
3337const struct target_desc *
de52b960 3338amd64_target_description (uint64_t xcr0, bool segments)
97de3545 3339{
22916b07 3340 static target_desc *amd64_tdescs \
de52b960 3341 [2/*AVX*/][2/*MPX*/][2/*AVX512*/][2/*PKRU*/][2/*segments*/] = {};
22916b07
YQ
3342 target_desc **tdesc;
3343
3344 tdesc = &amd64_tdescs[(xcr0 & X86_XSTATE_AVX) ? 1 : 0]
3345 [(xcr0 & X86_XSTATE_MPX) ? 1 : 0]
3346 [(xcr0 & X86_XSTATE_AVX512) ? 1 : 0]
de52b960
PA
3347 [(xcr0 & X86_XSTATE_PKRU) ? 1 : 0]
3348 [segments ? 1 : 0];
22916b07
YQ
3349
3350 if (*tdesc == NULL)
de52b960
PA
3351 *tdesc = amd64_create_target_description (xcr0, false, false,
3352 segments);
22916b07
YQ
3353
3354 return *tdesc;
97de3545
JB
3355}
3356
6c265988 3357void _initialize_amd64_tdep ();
90884b2b 3358void
6c265988 3359_initialize_amd64_tdep ()
90884b2b 3360{
c912f608
SM
3361 gdbarch_register_osabi (bfd_arch_i386, bfd_mach_x86_64, GDB_OSABI_NONE,
3362 amd64_none_init_abi);
3363 gdbarch_register_osabi (bfd_arch_i386, bfd_mach_x64_32, GDB_OSABI_NONE,
3364 amd64_x32_none_init_abi);
90884b2b 3365}
c4f35dd8
MK
3366\f
3367
41d041d6
MK
3368/* The 64-bit FXSAVE format differs from the 32-bit format in the
3369 sense that the instruction pointer and data pointer are simply
3370 64-bit offsets into the code segment and the data segment instead
3371 of a selector offset pair. The functions below store the upper 32
3372 bits of these pointers (instead of just the 16-bits of the segment
3373 selector). */
3374
3375/* Fill register REGNUM in REGCACHE with the appropriate
0485f6ad
MK
3376 floating-point or SSE register value from *FXSAVE. If REGNUM is
3377 -1, do this for all registers. This function masks off any of the
3378 reserved bits in *FXSAVE. */
c4f35dd8
MK
3379
3380void
90f90721 3381amd64_supply_fxsave (struct regcache *regcache, int regnum,
20a6ec49 3382 const void *fxsave)
c4f35dd8 3383{
ac7936df 3384 struct gdbarch *gdbarch = regcache->arch ();
20a6ec49
MD
3385 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3386
41d041d6 3387 i387_supply_fxsave (regcache, regnum, fxsave);
c4f35dd8 3388
233dfcf0
L
3389 if (fxsave
3390 && gdbarch_bfd_arch_info (gdbarch)->bits_per_word == 64)
c4f35dd8 3391 {
9a3c8263 3392 const gdb_byte *regs = (const gdb_byte *) fxsave;
41d041d6 3393
20a6ec49 3394 if (regnum == -1 || regnum == I387_FISEG_REGNUM (tdep))
73e1c03f 3395 regcache->raw_supply (I387_FISEG_REGNUM (tdep), regs + 12);
20a6ec49 3396 if (regnum == -1 || regnum == I387_FOSEG_REGNUM (tdep))
73e1c03f 3397 regcache->raw_supply (I387_FOSEG_REGNUM (tdep), regs + 20);
c4f35dd8 3398 }
0c1a73d6
MK
3399}
3400
a055a187
L
3401/* Similar to amd64_supply_fxsave, but use XSAVE extended state. */
3402
3403void
3404amd64_supply_xsave (struct regcache *regcache, int regnum,
3405 const void *xsave)
3406{
ac7936df 3407 struct gdbarch *gdbarch = regcache->arch ();
a055a187
L
3408 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3409
3410 i387_supply_xsave (regcache, regnum, xsave);
3411
233dfcf0
L
3412 if (xsave
3413 && gdbarch_bfd_arch_info (gdbarch)->bits_per_word == 64)
a055a187 3414 {
9a3c8263 3415 const gdb_byte *regs = (const gdb_byte *) xsave;
8ee22052 3416 ULONGEST clear_bv;
a055a187 3417
8ee22052
AB
3418 clear_bv = i387_xsave_get_clear_bv (gdbarch, xsave);
3419
3420 /* If the FISEG and FOSEG registers have not been initialised yet
3421 (their CLEAR_BV bit is set) then their default values of zero will
3422 have already been setup by I387_SUPPLY_XSAVE. */
3423 if (!(clear_bv & X86_XSTATE_X87))
3424 {
3425 if (regnum == -1 || regnum == I387_FISEG_REGNUM (tdep))
73e1c03f 3426 regcache->raw_supply (I387_FISEG_REGNUM (tdep), regs + 12);
8ee22052 3427 if (regnum == -1 || regnum == I387_FOSEG_REGNUM (tdep))
73e1c03f 3428 regcache->raw_supply (I387_FOSEG_REGNUM (tdep), regs + 20);
8ee22052 3429 }
a055a187
L
3430 }
3431}
3432
3c017e40
MK
3433/* Fill register REGNUM (if it is a floating-point or SSE register) in
3434 *FXSAVE with the value from REGCACHE. If REGNUM is -1, do this for
3435 all registers. This function doesn't touch any of the reserved
3436 bits in *FXSAVE. */
3437
3438void
3439amd64_collect_fxsave (const struct regcache *regcache, int regnum,
3440 void *fxsave)
3441{
ac7936df 3442 struct gdbarch *gdbarch = regcache->arch ();
20a6ec49 3443 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
9a3c8263 3444 gdb_byte *regs = (gdb_byte *) fxsave;
3c017e40
MK
3445
3446 i387_collect_fxsave (regcache, regnum, fxsave);
3447
233dfcf0 3448 if (gdbarch_bfd_arch_info (gdbarch)->bits_per_word == 64)
f0ef85a5 3449 {
20a6ec49 3450 if (regnum == -1 || regnum == I387_FISEG_REGNUM (tdep))
34a79281 3451 regcache->raw_collect (I387_FISEG_REGNUM (tdep), regs + 12);
20a6ec49 3452 if (regnum == -1 || regnum == I387_FOSEG_REGNUM (tdep))
34a79281 3453 regcache->raw_collect (I387_FOSEG_REGNUM (tdep), regs + 20);
f0ef85a5 3454 }
3c017e40 3455}
a055a187 3456
7a9dd1b2 3457/* Similar to amd64_collect_fxsave, but use XSAVE extended state. */
a055a187
L
3458
3459void
3460amd64_collect_xsave (const struct regcache *regcache, int regnum,
3461 void *xsave, int gcore)
3462{
ac7936df 3463 struct gdbarch *gdbarch = regcache->arch ();
a055a187 3464 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
9a3c8263 3465 gdb_byte *regs = (gdb_byte *) xsave;
a055a187
L
3466
3467 i387_collect_xsave (regcache, regnum, xsave, gcore);
3468
233dfcf0 3469 if (gdbarch_bfd_arch_info (gdbarch)->bits_per_word == 64)
a055a187
L
3470 {
3471 if (regnum == -1 || regnum == I387_FISEG_REGNUM (tdep))
34a79281 3472 regcache->raw_collect (I387_FISEG_REGNUM (tdep),
a055a187
L
3473 regs + 12);
3474 if (regnum == -1 || regnum == I387_FOSEG_REGNUM (tdep))
34a79281 3475 regcache->raw_collect (I387_FOSEG_REGNUM (tdep),
a055a187
L
3476 regs + 20);
3477 }
3478}
This page took 1.550146 seconds and 4 git commands to generate.