drm/i915: Move num_pipes to intel info
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
760285e7
DH
31#include <drm/drmP.h>
32#include <drm/i915_drm.h>
1da177e4 33#include "i915_drv.h"
990bbdad 34#include "i915_trace.h"
f49f0586 35#include "intel_drv.h"
1da177e4 36
79e53945 37#include <linux/console.h>
e0cd3608 38#include <linux/module.h>
760285e7 39#include <drm/drm_crtc_helper.h>
79e53945 40
a35d9d3c 41static int i915_modeset __read_mostly = -1;
79e53945 42module_param_named(modeset, i915_modeset, int, 0400);
6e96e775
BW
43MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
79e53945 46
a35d9d3c 47unsigned int i915_fbpercrtc __always_unused = 0;
79e53945 48module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
1da177e4 49
a726915c 50int i915_panel_ignore_lid __read_mostly = 1;
fca87409 51module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
6e96e775 52MODULE_PARM_DESC(panel_ignore_lid,
a726915c
DV
53 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54 "-1=force lid closed, -2=force lid open)");
fca87409 55
a35d9d3c 56unsigned int i915_powersave __read_mostly = 1;
0aa99277 57module_param_named(powersave, i915_powersave, int, 0600);
6e96e775
BW
58MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
652c393a 60
f45b5557 61int i915_semaphores __read_mostly = -1;
a1656b90 62module_param_named(semaphores, i915_semaphores, int, 0600);
6e96e775 63MODULE_PARM_DESC(semaphores,
f45b5557 64 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
a1656b90 65
c0f372b3 66int i915_enable_rc6 __read_mostly = -1;
f57f9c16 67module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
6e96e775 68MODULE_PARM_DESC(i915_enable_rc6,
83b7f9ac
ED
69 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
ac668088 74
4415e63b 75int i915_enable_fbc __read_mostly = -1;
c1a9f047 76module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
6e96e775
BW
77MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
cd0de039 79 "(default: -1 (use per-chip default))");
c1a9f047 80
a35d9d3c 81unsigned int i915_lvds_downclock __read_mostly = 0;
33814341 82module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
6e96e775
BW
83MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
33814341 86
121d527a
TI
87int i915_lvds_channel_mode __read_mostly;
88module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
4415e63b 93int i915_panel_use_ssc __read_mostly = -1;
a7615030 94module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
6e96e775
BW
95MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
72bbe58c 97 "(default: auto from VBT)");
a7615030 98
a35d9d3c 99int i915_vbt_sdvo_panel_type __read_mostly = -1;
5a1e5b6c 100module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
6e96e775 101MODULE_PARM_DESC(vbt_sdvo_panel_type,
c10e408a
MF
102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
5a1e5b6c 104
a35d9d3c 105static bool i915_try_reset __read_mostly = true;
d78cb50b 106module_param_named(reset, i915_try_reset, bool, 0600);
6e96e775 107MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
d78cb50b 108
a35d9d3c 109bool i915_enable_hangcheck __read_mostly = true;
3e0dc6b0 110module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
6e96e775
BW
111MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
3e0dc6b0 115
650dc07e
DV
116int i915_enable_ppgtt __read_mostly = -1;
117module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
e21af88d
DV
118MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
0a3af268
RV
121unsigned int i915_preliminary_hw_support __read_mostly = 0;
122module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
123MODULE_PARM_DESC(preliminary_hw_support,
c4aaf350 124 "Enable preliminary hardware support. (default: false)");
0a3af268 125
112b715e 126static struct drm_driver driver;
1f7a6e37 127extern int intel_agp_enabled;
112b715e 128
cfdf1fa2 129#define INTEL_VGA_DEVICE(id, info) { \
80a2901d 130 .class = PCI_BASE_CLASS_DISPLAY << 16, \
934f992c 131 .class_mask = 0xff0000, \
49ae35f2
KH
132 .vendor = 0x8086, \
133 .device = id, \
134 .subvendor = PCI_ANY_ID, \
135 .subdevice = PCI_ANY_ID, \
cfdf1fa2
KH
136 .driver_data = (unsigned long) info }
137
9a7e8492 138static const struct intel_device_info intel_i830_info = {
7eb552ae 139 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 140 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
141};
142
9a7e8492 143static const struct intel_device_info intel_845g_info = {
7eb552ae 144 .gen = 2, .num_pipes = 1,
31578148 145 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
146};
147
9a7e8492 148static const struct intel_device_info intel_i85x_info = {
7eb552ae 149 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 150 .cursor_needs_physical = 1,
31578148 151 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
152};
153
9a7e8492 154static const struct intel_device_info intel_i865g_info = {
7eb552ae 155 .gen = 2, .num_pipes = 1,
31578148 156 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
157};
158
9a7e8492 159static const struct intel_device_info intel_i915g_info = {
7eb552ae 160 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 161 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2 162};
9a7e8492 163static const struct intel_device_info intel_i915gm_info = {
7eb552ae 164 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 165 .cursor_needs_physical = 1,
31578148 166 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 167 .supports_tv = 1,
cfdf1fa2 168};
9a7e8492 169static const struct intel_device_info intel_i945g_info = {
7eb552ae 170 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 171 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2 172};
9a7e8492 173static const struct intel_device_info intel_i945gm_info = {
7eb552ae 174 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 175 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 176 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 177 .supports_tv = 1,
cfdf1fa2
KH
178};
179
9a7e8492 180static const struct intel_device_info intel_i965g_info = {
7eb552ae 181 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 182 .has_hotplug = 1,
31578148 183 .has_overlay = 1,
cfdf1fa2
KH
184};
185
9a7e8492 186static const struct intel_device_info intel_i965gm_info = {
7eb552ae 187 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 188 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 189 .has_overlay = 1,
a6c45cf0 190 .supports_tv = 1,
cfdf1fa2
KH
191};
192
9a7e8492 193static const struct intel_device_info intel_g33_info = {
7eb552ae 194 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 195 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 196 .has_overlay = 1,
cfdf1fa2
KH
197};
198
9a7e8492 199static const struct intel_device_info intel_g45_info = {
7eb552ae 200 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 201 .has_pipe_cxsr = 1, .has_hotplug = 1,
92f49d9c 202 .has_bsd_ring = 1,
cfdf1fa2
KH
203};
204
9a7e8492 205static const struct intel_device_info intel_gm45_info = {
7eb552ae 206 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 207 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 208 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 209 .supports_tv = 1,
92f49d9c 210 .has_bsd_ring = 1,
cfdf1fa2
KH
211};
212
9a7e8492 213static const struct intel_device_info intel_pineview_info = {
7eb552ae 214 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 215 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 216 .has_overlay = 1,
cfdf1fa2
KH
217};
218
9a7e8492 219static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 220 .gen = 5, .num_pipes = 2,
5a117db7 221 .need_gfx_hws = 1, .has_hotplug = 1,
92f49d9c 222 .has_bsd_ring = 1,
cfdf1fa2
KH
223};
224
9a7e8492 225static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 226 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 227 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 228 .has_fbc = 1,
92f49d9c 229 .has_bsd_ring = 1,
cfdf1fa2
KH
230};
231
9a7e8492 232static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 233 .gen = 6, .num_pipes = 2,
c96c3a8c 234 .need_gfx_hws = 1, .has_hotplug = 1,
881f47b6 235 .has_bsd_ring = 1,
549f7365 236 .has_blt_ring = 1,
3d29b842 237 .has_llc = 1,
b7884eb4 238 .has_force_wake = 1,
f6e450a6
EA
239};
240
9a7e8492 241static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 242 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 243 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 244 .has_fbc = 1,
881f47b6 245 .has_bsd_ring = 1,
549f7365 246 .has_blt_ring = 1,
3d29b842 247 .has_llc = 1,
b7884eb4 248 .has_force_wake = 1,
a13e4093
EA
249};
250
c76b615c 251static const struct intel_device_info intel_ivybridge_d_info = {
7eb552ae 252 .is_ivybridge = 1, .gen = 7, .num_pipes = 3,
c76b615c
JB
253 .need_gfx_hws = 1, .has_hotplug = 1,
254 .has_bsd_ring = 1,
255 .has_blt_ring = 1,
3d29b842 256 .has_llc = 1,
b7884eb4 257 .has_force_wake = 1,
c76b615c
JB
258};
259
260static const struct intel_device_info intel_ivybridge_m_info = {
7eb552ae 261 .is_ivybridge = 1, .gen = 7, .is_mobile = 1, .num_pipes = 3,
c76b615c
JB
262 .need_gfx_hws = 1, .has_hotplug = 1,
263 .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
264 .has_bsd_ring = 1,
265 .has_blt_ring = 1,
3d29b842 266 .has_llc = 1,
b7884eb4 267 .has_force_wake = 1,
c76b615c
JB
268};
269
70a3eb7a 270static const struct intel_device_info intel_valleyview_m_info = {
7eb552ae 271 .gen = 7, .is_mobile = 1, .num_pipes = 2,
70a3eb7a
JB
272 .need_gfx_hws = 1, .has_hotplug = 1,
273 .has_fbc = 0,
274 .has_bsd_ring = 1,
275 .has_blt_ring = 1,
276 .is_valleyview = 1,
fba5d532 277 .display_mmio_offset = VLV_DISPLAY_BASE,
248ee3a8 278 .has_force_wake = 1,
70a3eb7a
JB
279};
280
281static const struct intel_device_info intel_valleyview_d_info = {
7eb552ae 282 .gen = 7, .num_pipes = 2,
70a3eb7a
JB
283 .need_gfx_hws = 1, .has_hotplug = 1,
284 .has_fbc = 0,
285 .has_bsd_ring = 1,
286 .has_blt_ring = 1,
287 .is_valleyview = 1,
fba5d532 288 .display_mmio_offset = VLV_DISPLAY_BASE,
248ee3a8 289 .has_force_wake = 1,
70a3eb7a
JB
290};
291
4cae9ae0 292static const struct intel_device_info intel_haswell_d_info = {
7eb552ae 293 .is_haswell = 1, .gen = 7, .num_pipes = 3,
4cae9ae0
ED
294 .need_gfx_hws = 1, .has_hotplug = 1,
295 .has_bsd_ring = 1,
296 .has_blt_ring = 1,
297 .has_llc = 1,
b7884eb4 298 .has_force_wake = 1,
4cae9ae0
ED
299};
300
301static const struct intel_device_info intel_haswell_m_info = {
7eb552ae 302 .is_haswell = 1, .gen = 7, .is_mobile = 1, .num_pipes = 3,
4cae9ae0
ED
303 .need_gfx_hws = 1, .has_hotplug = 1,
304 .has_bsd_ring = 1,
305 .has_blt_ring = 1,
306 .has_llc = 1,
b7884eb4 307 .has_force_wake = 1,
c76b615c
JB
308};
309
6103da0d
CW
310static const struct pci_device_id pciidlist[] = { /* aka */
311 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
312 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
313 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
5ce8ba7c 314 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
6103da0d
CW
315 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
316 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
317 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
318 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
319 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
320 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
321 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
322 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
323 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
324 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
325 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
326 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
327 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
328 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
329 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
330 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
331 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
332 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
333 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
334 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
335 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
336 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
41a51428 337 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
cfdf1fa2
KH
338 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
339 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
340 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
341 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
f6e450a6 342 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
85540480
ZW
343 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
344 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
a13e4093 345 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
85540480 346 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
4fefe435 347 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
85540480 348 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
c76b615c
JB
349 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
350 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
351 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
352 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
353 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
cc22a938 354 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
c14f5286
ED
355 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
356 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
da612d88 357 INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
c14f5286
ED
358 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
359 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
da612d88 360 INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
c14f5286
ED
361 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
362 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
da612d88
PZ
363 INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
364 INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
365 INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
366 INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
367 INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
368 INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
369 INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
370 INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
371 INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
372 INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
373 INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
374 INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
375 INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
376 INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
377 INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
378 INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
379 INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
380 INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
381 INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
86c268ed
KG
382 INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
383 INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
da612d88 384 INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
86c268ed
KG
385 INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
386 INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
da612d88 387 INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
86c268ed
KG
388 INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
389 INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
da612d88 390 INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
ff049b6c 391 INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
d7fee5f6
JB
392 INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
393 INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
394 INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
ff049b6c
JB
395 INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
396 INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
49ae35f2 397 {0, 0, 0}
1da177e4
LT
398};
399
79e53945
JB
400#if defined(CONFIG_DRM_I915_KMS)
401MODULE_DEVICE_TABLE(pci, pciidlist);
402#endif
403
0206e353 404void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
405{
406 struct drm_i915_private *dev_priv = dev->dev_private;
407 struct pci_dev *pch;
408
409 /*
410 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
411 * make graphics device passthrough work easy for VMM, that only
412 * need to expose ISA bridge to let driver know the real hardware
413 * underneath. This is a requirement from virtualization team.
414 */
415 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
416 if (pch) {
417 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
17a303ec 418 unsigned short id;
3bad0781 419 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 420 dev_priv->pch_id = id;
3bad0781 421
90711d50
JB
422 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
423 dev_priv->pch_type = PCH_IBX;
ee7b9f93 424 dev_priv->num_pch_pll = 2;
90711d50 425 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 426 WARN_ON(!IS_GEN5(dev));
90711d50 427 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781 428 dev_priv->pch_type = PCH_CPT;
ee7b9f93 429 dev_priv->num_pch_pll = 2;
3bad0781 430 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 431 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
432 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
433 /* PantherPoint is CPT compatible */
434 dev_priv->pch_type = PCH_CPT;
ee7b9f93 435 dev_priv->num_pch_pll = 2;
c792513b 436 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
7fcb83cd 437 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
438 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
439 dev_priv->pch_type = PCH_LPT;
ee7b9f93 440 dev_priv->num_pch_pll = 0;
eb877ebf 441 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
7fcb83cd 442 WARN_ON(!IS_HASWELL(dev));
ae6935dd
WSC
443 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
444 dev_priv->pch_type = PCH_LPT;
445 dev_priv->num_pch_pll = 0;
446 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
447 WARN_ON(!IS_HASWELL(dev));
3bad0781 448 }
ee7b9f93 449 BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
3bad0781
ZW
450 }
451 pci_dev_put(pch);
452 }
453}
454
2911a35b
BW
455bool i915_semaphore_is_enabled(struct drm_device *dev)
456{
457 if (INTEL_INFO(dev)->gen < 6)
458 return 0;
459
460 if (i915_semaphores >= 0)
461 return i915_semaphores;
462
59de3295 463#ifdef CONFIG_INTEL_IOMMU
2911a35b 464 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
465 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
466 return false;
467#endif
2911a35b
BW
468
469 return 1;
470}
471
84b79f8d 472static int i915_drm_freeze(struct drm_device *dev)
ba8bbcf6 473{
61caf87c
RW
474 struct drm_i915_private *dev_priv = dev->dev_private;
475
b8efb17b
ZR
476 /* ignore lid events during suspend */
477 mutex_lock(&dev_priv->modeset_restore_lock);
478 dev_priv->modeset_restore = MODESET_SUSPENDED;
479 mutex_unlock(&dev_priv->modeset_restore_lock);
480
cb10799c
PZ
481 intel_set_power_well(dev, true);
482
5bcf719b
DA
483 drm_kms_helper_poll_disable(dev);
484
ba8bbcf6 485 pci_save_state(dev->pdev);
ba8bbcf6 486
5669fcac 487 /* If KMS is active, we do the leavevt stuff here */
226485e9 488 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
84b79f8d
RW
489 int error = i915_gem_idle(dev);
490 if (error) {
226485e9 491 dev_err(&dev->pdev->dev,
84b79f8d
RW
492 "GEM idle failed, resume might fail\n");
493 return error;
494 }
a261b246 495
1a01ab3b
JB
496 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
497
a261b246
DV
498 intel_modeset_disable(dev);
499
226485e9 500 drm_irq_uninstall(dev);
15239099 501 dev_priv->enable_hotplug_processing = false;
5669fcac
JB
502 }
503
9e06dd39
JB
504 i915_save_state(dev);
505
44834a67 506 intel_opregion_fini(dev);
8ee1c3db 507
3fa016a0
DA
508 console_lock();
509 intel_fbdev_set_suspend(dev, 1);
510 console_unlock();
511
61caf87c 512 return 0;
84b79f8d
RW
513}
514
6a9ee8af 515int i915_suspend(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
516{
517 int error;
518
519 if (!dev || !dev->dev_private) {
520 DRM_ERROR("dev: %p\n", dev);
521 DRM_ERROR("DRM not initialized, aborting suspend.\n");
522 return -ENODEV;
523 }
524
525 if (state.event == PM_EVENT_PRETHAW)
526 return 0;
527
5bcf719b
DA
528
529 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
530 return 0;
6eecba33 531
84b79f8d
RW
532 error = i915_drm_freeze(dev);
533 if (error)
534 return error;
535
b932ccb5
DA
536 if (state.event == PM_EVENT_SUSPEND) {
537 /* Shut down the device */
538 pci_disable_device(dev->pdev);
539 pci_set_power_state(dev->pdev, PCI_D3hot);
540 }
ba8bbcf6
JB
541
542 return 0;
543}
544
073f34d9
JB
545void intel_console_resume(struct work_struct *work)
546{
547 struct drm_i915_private *dev_priv =
548 container_of(work, struct drm_i915_private,
549 console_resume_work);
550 struct drm_device *dev = dev_priv->dev;
551
552 console_lock();
553 intel_fbdev_set_suspend(dev, 0);
554 console_unlock();
555}
556
1abd02e2 557static int __i915_drm_thaw(struct drm_device *dev)
ba8bbcf6 558{
5669fcac 559 struct drm_i915_private *dev_priv = dev->dev_private;
84b79f8d 560 int error = 0;
8ee1c3db 561
61caf87c 562 i915_restore_state(dev);
44834a67 563 intel_opregion_setup(dev);
61caf87c 564
5669fcac
JB
565 /* KMS EnterVT equivalent */
566 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
dde86e2d 567 intel_init_pch_refclk(dev);
1833b134 568
5669fcac
JB
569 mutex_lock(&dev->struct_mutex);
570 dev_priv->mm.suspended = 0;
571
f691e2f4 572 error = i915_gem_init_hw(dev);
5669fcac 573 mutex_unlock(&dev->struct_mutex);
226485e9 574
15239099
DV
575 /* We need working interrupts for modeset enabling ... */
576 drm_irq_install(dev);
577
1833b134 578 intel_modeset_init_hw(dev);
45e2b5f6 579 intel_modeset_setup_hw_state(dev, false);
15239099
DV
580
581 /*
582 * ... but also need to make sure that hotplug processing
583 * doesn't cause havoc. Like in the driver load code we don't
584 * bother with the tiny race here where we might loose hotplug
585 * notifications.
586 * */
20afbda2 587 intel_hpd_init(dev);
15239099 588 dev_priv->enable_hotplug_processing = true;
d5bb081b 589 }
1daed3fb 590
44834a67
CW
591 intel_opregion_init(dev);
592
073f34d9
JB
593 /*
594 * The console lock can be pretty contented on resume due
595 * to all the printk activity. Try to keep it out of the hot
596 * path of resume if possible.
597 */
598 if (console_trylock()) {
599 intel_fbdev_set_suspend(dev, 0);
600 console_unlock();
601 } else {
602 schedule_work(&dev_priv->console_resume_work);
603 }
604
b8efb17b
ZR
605 mutex_lock(&dev_priv->modeset_restore_lock);
606 dev_priv->modeset_restore = MODESET_DONE;
607 mutex_unlock(&dev_priv->modeset_restore_lock);
84b79f8d
RW
608 return error;
609}
610
1abd02e2
JB
611static int i915_drm_thaw(struct drm_device *dev)
612{
613 int error = 0;
614
615 intel_gt_reset(dev);
616
617 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
618 mutex_lock(&dev->struct_mutex);
619 i915_gem_restore_gtt_mappings(dev);
620 mutex_unlock(&dev->struct_mutex);
621 }
622
623 __i915_drm_thaw(dev);
624
84b79f8d
RW
625 return error;
626}
627
6a9ee8af 628int i915_resume(struct drm_device *dev)
84b79f8d 629{
1abd02e2 630 struct drm_i915_private *dev_priv = dev->dev_private;
6eecba33
CW
631 int ret;
632
5bcf719b
DA
633 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
634 return 0;
635
84b79f8d
RW
636 if (pci_enable_device(dev->pdev))
637 return -EIO;
638
639 pci_set_master(dev->pdev);
640
1abd02e2
JB
641 intel_gt_reset(dev);
642
643 /*
644 * Platforms with opregion should have sane BIOS, older ones (gen3 and
645 * earlier) need this since the BIOS might clear all our scratch PTEs.
646 */
647 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
648 !dev_priv->opregion.header) {
649 mutex_lock(&dev->struct_mutex);
650 i915_gem_restore_gtt_mappings(dev);
651 mutex_unlock(&dev->struct_mutex);
652 }
653
654 ret = __i915_drm_thaw(dev);
6eecba33
CW
655 if (ret)
656 return ret;
657
658 drm_kms_helper_poll_enable(dev);
659 return 0;
ba8bbcf6
JB
660}
661
d4b8bb2a 662static int i8xx_do_reset(struct drm_device *dev)
dc96e9b8
CW
663{
664 struct drm_i915_private *dev_priv = dev->dev_private;
665
666 if (IS_I85X(dev))
667 return -ENODEV;
668
669 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
670 POSTING_READ(D_STATE);
671
672 if (IS_I830(dev) || IS_845G(dev)) {
673 I915_WRITE(DEBUG_RESET_I830,
674 DEBUG_RESET_DISPLAY |
675 DEBUG_RESET_RENDER |
676 DEBUG_RESET_FULL);
677 POSTING_READ(DEBUG_RESET_I830);
678 msleep(1);
679
680 I915_WRITE(DEBUG_RESET_I830, 0);
681 POSTING_READ(DEBUG_RESET_I830);
682 }
683
684 msleep(1);
685
686 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
687 POSTING_READ(D_STATE);
688
689 return 0;
690}
691
f49f0586
KG
692static int i965_reset_complete(struct drm_device *dev)
693{
694 u8 gdrst;
eeccdcac 695 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
5fe9fe8c 696 return (gdrst & GRDOM_RESET_ENABLE) == 0;
f49f0586
KG
697}
698
d4b8bb2a 699static int i965_do_reset(struct drm_device *dev)
0573ed4a 700{
5ccce180 701 int ret;
0573ed4a
KG
702 u8 gdrst;
703
ae681d96
CW
704 /*
705 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
706 * well as the reset bit (GR/bit 0). Setting the GR bit
707 * triggers the reset; when done, the hardware will clear it.
708 */
0573ed4a 709 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
d4b8bb2a 710 pci_write_config_byte(dev->pdev, I965_GDRST,
5ccce180
DV
711 gdrst | GRDOM_RENDER |
712 GRDOM_RESET_ENABLE);
713 ret = wait_for(i965_reset_complete(dev), 500);
714 if (ret)
715 return ret;
716
717 /* We can't reset render&media without also resetting display ... */
718 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
719 pci_write_config_byte(dev->pdev, I965_GDRST,
720 gdrst | GRDOM_MEDIA |
721 GRDOM_RESET_ENABLE);
0573ed4a
KG
722
723 return wait_for(i965_reset_complete(dev), 500);
724}
725
d4b8bb2a 726static int ironlake_do_reset(struct drm_device *dev)
0573ed4a
KG
727{
728 struct drm_i915_private *dev_priv = dev->dev_private;
5ccce180
DV
729 u32 gdrst;
730 int ret;
731
732 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
733 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
734 gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
735 ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
736 if (ret)
737 return ret;
738
739 /* We can't reset render&media without also resetting display ... */
740 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
d4b8bb2a 741 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
5ccce180 742 gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
0573ed4a 743 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
ba8bbcf6
JB
744}
745
d4b8bb2a 746static int gen6_do_reset(struct drm_device *dev)
cff458c2
EA
747{
748 struct drm_i915_private *dev_priv = dev->dev_private;
b6e45f86
KP
749 int ret;
750 unsigned long irqflags;
cff458c2 751
286fed41
KP
752 /* Hold gt_lock across reset to prevent any register access
753 * with forcewake not set correctly
754 */
b6e45f86 755 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
286fed41
KP
756
757 /* Reset the chip */
758
759 /* GEN6_GDRST is not in the gt power well, no need to check
760 * for fifo space for the write or forcewake the chip for
761 * the read
762 */
763 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
764
765 /* Spin waiting for the device to ack the reset request */
766 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
767
768 /* If reset with a user forcewake, try to restore, otherwise turn it off */
b6e45f86 769 if (dev_priv->forcewake_count)
990bbdad 770 dev_priv->gt.force_wake_get(dev_priv);
286fed41 771 else
990bbdad 772 dev_priv->gt.force_wake_put(dev_priv);
286fed41
KP
773
774 /* Restore fifo count */
775 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
776
b6e45f86
KP
777 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
778 return ret;
cff458c2
EA
779}
780
8e96d9c4 781int intel_gpu_reset(struct drm_device *dev)
350d2706 782{
2b9dc9a2 783 struct drm_i915_private *dev_priv = dev->dev_private;
350d2706
DV
784 int ret = -ENODEV;
785
786 switch (INTEL_INFO(dev)->gen) {
787 case 7:
788 case 6:
d4b8bb2a 789 ret = gen6_do_reset(dev);
350d2706
DV
790 break;
791 case 5:
d4b8bb2a 792 ret = ironlake_do_reset(dev);
350d2706
DV
793 break;
794 case 4:
d4b8bb2a 795 ret = i965_do_reset(dev);
350d2706
DV
796 break;
797 case 2:
d4b8bb2a 798 ret = i8xx_do_reset(dev);
350d2706
DV
799 break;
800 }
801
2b9dc9a2 802 /* Also reset the gpu hangman. */
99584db3 803 if (dev_priv->gpu_error.stop_rings) {
2b9dc9a2 804 DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
99584db3 805 dev_priv->gpu_error.stop_rings = 0;
2b9dc9a2
DV
806 if (ret == -ENODEV) {
807 DRM_ERROR("Reset not implemented, but ignoring "
808 "error for simulated gpu hangs\n");
809 ret = 0;
810 }
811 }
812
350d2706
DV
813 return ret;
814}
815
11ed50ec 816/**
f3953dcb 817 * i915_reset - reset chip after a hang
11ed50ec 818 * @dev: drm device to reset
11ed50ec
BG
819 *
820 * Reset the chip. Useful if a hang is detected. Returns zero on successful
821 * reset or otherwise an error code.
822 *
823 * Procedure is fairly simple:
824 * - reset the chip using the reset reg
825 * - re-init context state
826 * - re-init hardware status page
827 * - re-init ring buffer
828 * - re-init interrupt state
829 * - re-init display
830 */
d4b8bb2a 831int i915_reset(struct drm_device *dev)
11ed50ec
BG
832{
833 drm_i915_private_t *dev_priv = dev->dev_private;
0573ed4a 834 int ret;
11ed50ec 835
d78cb50b
CW
836 if (!i915_try_reset)
837 return 0;
838
d54a02c0 839 mutex_lock(&dev->struct_mutex);
11ed50ec 840
069efc1d 841 i915_gem_reset(dev);
77f01230 842
f803aa55 843 ret = -ENODEV;
99584db3 844 if (get_seconds() - dev_priv->gpu_error.last_reset < 5)
ae681d96 845 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
350d2706 846 else
d4b8bb2a 847 ret = intel_gpu_reset(dev);
350d2706 848
99584db3 849 dev_priv->gpu_error.last_reset = get_seconds();
0573ed4a 850 if (ret) {
f803aa55 851 DRM_ERROR("Failed to reset chip.\n");
f953c935 852 mutex_unlock(&dev->struct_mutex);
f803aa55 853 return ret;
11ed50ec
BG
854 }
855
856 /* Ok, now get things going again... */
857
858 /*
859 * Everything depends on having the GTT running, so we need to start
860 * there. Fortunately we don't need to do this unless we reset the
861 * chip at a PCI level.
862 *
863 * Next we need to restore the context, but we don't use those
864 * yet either...
865 *
866 * Ring buffer needs to be re-initialized in the KMS case, or if X
867 * was running at the time of the reset (i.e. we weren't VT
868 * switched away).
869 */
870 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
8187a2b7 871 !dev_priv->mm.suspended) {
b4519513
CW
872 struct intel_ring_buffer *ring;
873 int i;
874
11ed50ec 875 dev_priv->mm.suspended = 0;
75a6898f 876
f691e2f4
DV
877 i915_gem_init_swizzling(dev);
878
b4519513
CW
879 for_each_ring(ring, dev_priv, i)
880 ring->init(ring);
75a6898f 881
254f965c 882 i915_gem_context_init(dev);
e21af88d
DV
883 i915_gem_init_ppgtt(dev);
884
8e88a2bd
DV
885 /*
886 * It would make sense to re-init all the other hw state, at
887 * least the rps/rc6/emon init done within modeset_init_hw. For
888 * some unknown reason, this blows up my ilk, so don't.
889 */
f817586c 890
8e88a2bd 891 mutex_unlock(&dev->struct_mutex);
f817586c 892
11ed50ec
BG
893 drm_irq_uninstall(dev);
894 drm_irq_install(dev);
20afbda2 895 intel_hpd_init(dev);
bcbc324a
DV
896 } else {
897 mutex_unlock(&dev->struct_mutex);
11ed50ec
BG
898 }
899
11ed50ec
BG
900 return 0;
901}
902
56550d94 903static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 904{
01a06850
DV
905 struct intel_device_info *intel_info =
906 (struct intel_device_info *) ent->driver_data;
907
70b12bb4 908 if (intel_info->is_valleyview)
0a3af268
RV
909 if(!i915_preliminary_hw_support) {
910 DRM_ERROR("Preliminary hardware support disabled\n");
911 return -ENODEV;
912 }
913
5fe49d86
CW
914 /* Only bind to function 0 of the device. Early generations
915 * used function 1 as a placeholder for multi-head. This causes
916 * us confusion instead, especially on the systems where both
917 * functions have the same PCI-ID!
918 */
919 if (PCI_FUNC(pdev->devfn))
920 return -ENODEV;
921
01a06850
DV
922 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
923 * implementation for gen3 (and only gen3) that used legacy drm maps
924 * (gasp!) to share buffers between X and the client. Hence we need to
925 * keep around the fake agp stuff for gen3, even when kms is enabled. */
926 if (intel_info->gen != 3) {
927 driver.driver_features &=
928 ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
929 } else if (!intel_agp_enabled) {
930 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
931 return -ENODEV;
932 }
933
dcdb1674 934 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
935}
936
937static void
938i915_pci_remove(struct pci_dev *pdev)
939{
940 struct drm_device *dev = pci_get_drvdata(pdev);
941
942 drm_put_dev(dev);
943}
944
84b79f8d 945static int i915_pm_suspend(struct device *dev)
112b715e 946{
84b79f8d
RW
947 struct pci_dev *pdev = to_pci_dev(dev);
948 struct drm_device *drm_dev = pci_get_drvdata(pdev);
949 int error;
112b715e 950
84b79f8d
RW
951 if (!drm_dev || !drm_dev->dev_private) {
952 dev_err(dev, "DRM not initialized, aborting suspend.\n");
953 return -ENODEV;
954 }
112b715e 955
5bcf719b
DA
956 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
957 return 0;
958
84b79f8d
RW
959 error = i915_drm_freeze(drm_dev);
960 if (error)
961 return error;
112b715e 962
84b79f8d
RW
963 pci_disable_device(pdev);
964 pci_set_power_state(pdev, PCI_D3hot);
cbda12d7 965
84b79f8d 966 return 0;
cbda12d7
ZW
967}
968
84b79f8d 969static int i915_pm_resume(struct device *dev)
cbda12d7 970{
84b79f8d
RW
971 struct pci_dev *pdev = to_pci_dev(dev);
972 struct drm_device *drm_dev = pci_get_drvdata(pdev);
973
974 return i915_resume(drm_dev);
cbda12d7
ZW
975}
976
84b79f8d 977static int i915_pm_freeze(struct device *dev)
cbda12d7 978{
84b79f8d
RW
979 struct pci_dev *pdev = to_pci_dev(dev);
980 struct drm_device *drm_dev = pci_get_drvdata(pdev);
981
982 if (!drm_dev || !drm_dev->dev_private) {
983 dev_err(dev, "DRM not initialized, aborting suspend.\n");
984 return -ENODEV;
985 }
986
987 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
988}
989
84b79f8d 990static int i915_pm_thaw(struct device *dev)
cbda12d7 991{
84b79f8d
RW
992 struct pci_dev *pdev = to_pci_dev(dev);
993 struct drm_device *drm_dev = pci_get_drvdata(pdev);
994
995 return i915_drm_thaw(drm_dev);
cbda12d7
ZW
996}
997
84b79f8d 998static int i915_pm_poweroff(struct device *dev)
cbda12d7 999{
84b79f8d
RW
1000 struct pci_dev *pdev = to_pci_dev(dev);
1001 struct drm_device *drm_dev = pci_get_drvdata(pdev);
84b79f8d 1002
61caf87c 1003 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
1004}
1005
b4b78d12 1006static const struct dev_pm_ops i915_pm_ops = {
0206e353
AJ
1007 .suspend = i915_pm_suspend,
1008 .resume = i915_pm_resume,
1009 .freeze = i915_pm_freeze,
1010 .thaw = i915_pm_thaw,
1011 .poweroff = i915_pm_poweroff,
1012 .restore = i915_pm_resume,
cbda12d7
ZW
1013};
1014
78b68556 1015static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1016 .fault = i915_gem_fault,
ab00b3e5
JB
1017 .open = drm_gem_vm_open,
1018 .close = drm_gem_vm_close,
de151cf6
JB
1019};
1020
e08e96de
AV
1021static const struct file_operations i915_driver_fops = {
1022 .owner = THIS_MODULE,
1023 .open = drm_open,
1024 .release = drm_release,
1025 .unlocked_ioctl = drm_ioctl,
1026 .mmap = drm_gem_mmap,
1027 .poll = drm_poll,
1028 .fasync = drm_fasync,
1029 .read = drm_read,
1030#ifdef CONFIG_COMPAT
1031 .compat_ioctl = i915_compat_ioctl,
1032#endif
1033 .llseek = noop_llseek,
1034};
1035
1da177e4 1036static struct drm_driver driver = {
0c54781b
MW
1037 /* Don't use MTRRs here; the Xserver or userspace app should
1038 * deal with them for Intel hardware.
792d2b9a 1039 */
673a394b
EA
1040 .driver_features =
1041 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
1286ff73 1042 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
22eae947 1043 .load = i915_driver_load,
ba8bbcf6 1044 .unload = i915_driver_unload,
673a394b 1045 .open = i915_driver_open,
22eae947
DA
1046 .lastclose = i915_driver_lastclose,
1047 .preclose = i915_driver_preclose,
673a394b 1048 .postclose = i915_driver_postclose,
d8e29209
RW
1049
1050 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1051 .suspend = i915_suspend,
1052 .resume = i915_resume,
1053
cda17380 1054 .device_is_agp = i915_driver_device_is_agp,
7c1c2871
DA
1055 .master_create = i915_master_create,
1056 .master_destroy = i915_master_destroy,
955b12de 1057#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1058 .debugfs_init = i915_debugfs_init,
1059 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1060#endif
673a394b
EA
1061 .gem_init_object = i915_gem_init_object,
1062 .gem_free_object = i915_gem_free_object,
de151cf6 1063 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1064
1065 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1066 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1067 .gem_prime_export = i915_gem_prime_export,
1068 .gem_prime_import = i915_gem_prime_import,
1069
ff72145b
DA
1070 .dumb_create = i915_gem_dumb_create,
1071 .dumb_map_offset = i915_gem_mmap_gtt,
1072 .dumb_destroy = i915_gem_dumb_destroy,
1da177e4 1073 .ioctls = i915_ioctls,
e08e96de 1074 .fops = &i915_driver_fops,
22eae947
DA
1075 .name = DRIVER_NAME,
1076 .desc = DRIVER_DESC,
1077 .date = DRIVER_DATE,
1078 .major = DRIVER_MAJOR,
1079 .minor = DRIVER_MINOR,
1080 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1081};
1082
8410ea3b
DA
1083static struct pci_driver i915_pci_driver = {
1084 .name = DRIVER_NAME,
1085 .id_table = pciidlist,
1086 .probe = i915_pci_probe,
1087 .remove = i915_pci_remove,
1088 .driver.pm = &i915_pm_ops,
1089};
1090
1da177e4
LT
1091static int __init i915_init(void)
1092{
1093 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1094
1095 /*
1096 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1097 * explicitly disabled with the module pararmeter.
1098 *
1099 * Otherwise, just follow the parameter (defaulting to off).
1100 *
1101 * Allow optional vga_text_mode_force boot option to override
1102 * the default behavior.
1103 */
1104#if defined(CONFIG_DRM_I915_KMS)
1105 if (i915_modeset != 0)
1106 driver.driver_features |= DRIVER_MODESET;
1107#endif
1108 if (i915_modeset == 1)
1109 driver.driver_features |= DRIVER_MODESET;
1110
1111#ifdef CONFIG_VGA_CONSOLE
1112 if (vgacon_text_force() && i915_modeset == -1)
1113 driver.driver_features &= ~DRIVER_MODESET;
1114#endif
1115
3885c6bb
CW
1116 if (!(driver.driver_features & DRIVER_MODESET))
1117 driver.get_vblank_timestamp = NULL;
1118
8410ea3b 1119 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1120}
1121
1122static void __exit i915_exit(void)
1123{
8410ea3b 1124 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1125}
1126
1127module_init(i915_init);
1128module_exit(i915_exit);
1129
b5e89ed5
DA
1130MODULE_AUTHOR(DRIVER_AUTHOR);
1131MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1132MODULE_LICENSE("GPL and additional rights");
f7000883 1133
b7d84096
JB
1134/* We give fast paths for the really cool registers */
1135#define NEEDS_FORCE_WAKE(dev_priv, reg) \
b7884eb4
DV
1136 ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
1137 ((reg) < 0x40000) && \
1138 ((reg) != FORCEWAKE))
a8b1397d
DV
1139static void
1140ilk_dummy_write(struct drm_i915_private *dev_priv)
1141{
1142 /* WaIssueDummyWriteToWakeupFromRC6: Issue a dummy write to wake up the
1143 * chip from rc6 before touching it for real. MI_MODE is masked, hence
1144 * harmless to write 0 into. */
1145 I915_WRITE_NOTRACE(MI_MODE, 0);
1146}
1147
115bc2de
PZ
1148static void
1149hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
1150{
1151 if (IS_HASWELL(dev_priv->dev) &&
3f1e109a 1152 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
115bc2de
PZ
1153 DRM_ERROR("Unknown unclaimed register before writing to %x\n",
1154 reg);
3f1e109a 1155 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
115bc2de
PZ
1156 }
1157}
1158
1159static void
1160hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
1161{
1162 if (IS_HASWELL(dev_priv->dev) &&
3f1e109a 1163 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
115bc2de 1164 DRM_ERROR("Unclaimed write to %x\n", reg);
3f1e109a 1165 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
115bc2de
PZ
1166 }
1167}
1168
f7000883
AK
1169#define __i915_read(x, y) \
1170u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1171 u##x val = 0; \
a8b1397d
DV
1172 if (IS_GEN5(dev_priv->dev)) \
1173 ilk_dummy_write(dev_priv); \
f7000883 1174 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
c937504e
KP
1175 unsigned long irqflags; \
1176 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1177 if (dev_priv->forcewake_count == 0) \
990bbdad 1178 dev_priv->gt.force_wake_get(dev_priv); \
f7000883 1179 val = read##y(dev_priv->regs + reg); \
c937504e 1180 if (dev_priv->forcewake_count == 0) \
990bbdad 1181 dev_priv->gt.force_wake_put(dev_priv); \
c937504e 1182 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
f7000883
AK
1183 } else { \
1184 val = read##y(dev_priv->regs + reg); \
1185 } \
1186 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1187 return val; \
1188}
1189
1190__i915_read(8, b)
1191__i915_read(16, w)
1192__i915_read(32, l)
1193__i915_read(64, q)
1194#undef __i915_read
1195
1196#define __i915_write(x, y) \
1197void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
67a3744f 1198 u32 __fifo_ret = 0; \
f7000883
AK
1199 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1200 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
67a3744f 1201 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
f7000883 1202 } \
a8b1397d
DV
1203 if (IS_GEN5(dev_priv->dev)) \
1204 ilk_dummy_write(dev_priv); \
115bc2de 1205 hsw_unclaimed_reg_clear(dev_priv, reg); \
fe31b574 1206 write##y(val, dev_priv->regs + reg); \
67a3744f
BW
1207 if (unlikely(__fifo_ret)) { \
1208 gen6_gt_check_fifodbg(dev_priv); \
1209 } \
115bc2de 1210 hsw_unclaimed_reg_check(dev_priv, reg); \
f7000883
AK
1211}
1212__i915_write(8, b)
1213__i915_write(16, w)
1214__i915_write(32, l)
1215__i915_write(64, q)
1216#undef __i915_write
c0c7babc
BW
1217
1218static const struct register_whitelist {
1219 uint64_t offset;
1220 uint32_t size;
1221 uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1222} whitelist[] = {
1223 { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
1224};
1225
1226int i915_reg_read_ioctl(struct drm_device *dev,
1227 void *data, struct drm_file *file)
1228{
1229 struct drm_i915_private *dev_priv = dev->dev_private;
1230 struct drm_i915_reg_read *reg = data;
1231 struct register_whitelist const *entry = whitelist;
1232 int i;
1233
1234 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1235 if (entry->offset == reg->offset &&
1236 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
1237 break;
1238 }
1239
1240 if (i == ARRAY_SIZE(whitelist))
1241 return -EINVAL;
1242
1243 switch (entry->size) {
1244 case 8:
1245 reg->val = I915_READ64(reg->offset);
1246 break;
1247 case 4:
1248 reg->val = I915_READ(reg->offset);
1249 break;
1250 case 2:
1251 reg->val = I915_READ16(reg->offset);
1252 break;
1253 case 1:
1254 reg->val = I915_READ8(reg->offset);
1255 break;
1256 default:
1257 WARN_ON(1);
1258 return -EINVAL;
1259 }
1260
1261 return 0;
1262}
This page took 0.682315 seconds and 5 git commands to generate.