drm/i915: Actually set the reset bit in i965_reset.
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
585fb111
JB
30/*
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
33 */
34#define INTEL_GMCH_CTRL 0x52
28d52043 35#define INTEL_GMCH_VGA_DISABLE (1 << 1)
585fb111
JB
36#define INTEL_GMCH_ENABLED 0x4
37#define INTEL_GMCH_MEM_MASK 0x1
38#define INTEL_GMCH_MEM_64M 0x1
39#define INTEL_GMCH_MEM_128M 0
40
241fa85b 41#define INTEL_GMCH_GMS_MASK (0xf << 4)
585fb111
JB
42#define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
43#define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
44#define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
45#define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
46#define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
47#define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
48
49#define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
50#define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
241fa85b
EA
51#define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
52#define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
53#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
54#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
55#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
56#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
585fb111 57
14bc490b
ZW
58#define SNB_GMCH_CTRL 0x50
59#define SNB_GMCH_GMS_STOLEN_MASK 0xF8
60#define SNB_GMCH_GMS_STOLEN_32M (1 << 3)
61#define SNB_GMCH_GMS_STOLEN_64M (2 << 3)
62#define SNB_GMCH_GMS_STOLEN_96M (3 << 3)
63#define SNB_GMCH_GMS_STOLEN_128M (4 << 3)
64#define SNB_GMCH_GMS_STOLEN_160M (5 << 3)
65#define SNB_GMCH_GMS_STOLEN_192M (6 << 3)
66#define SNB_GMCH_GMS_STOLEN_224M (7 << 3)
67#define SNB_GMCH_GMS_STOLEN_256M (8 << 3)
68#define SNB_GMCH_GMS_STOLEN_288M (9 << 3)
69#define SNB_GMCH_GMS_STOLEN_320M (0xa << 3)
70#define SNB_GMCH_GMS_STOLEN_352M (0xb << 3)
71#define SNB_GMCH_GMS_STOLEN_384M (0xc << 3)
72#define SNB_GMCH_GMS_STOLEN_416M (0xd << 3)
73#define SNB_GMCH_GMS_STOLEN_448M (0xe << 3)
74#define SNB_GMCH_GMS_STOLEN_480M (0xf << 3)
75#define SNB_GMCH_GMS_STOLEN_512M (0x10 << 3)
76
585fb111
JB
77/* PCI config space */
78
79#define HPLLCC 0xc0 /* 855 only */
652c393a 80#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
81#define GC_CLOCK_133_200 (0 << 0)
82#define GC_CLOCK_100_200 (1 << 0)
83#define GC_CLOCK_100_133 (2 << 0)
84#define GC_CLOCK_166_250 (3 << 0)
f97108d1 85#define GCFGC2 0xda
585fb111
JB
86#define GCFGC 0xf0 /* 915+ only */
87#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
88#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
89#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
90#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
91#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
92#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
93#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
94#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
95#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
96#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
97#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
98#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
99#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
100#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
101#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
102#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
103#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
104#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
105#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
106#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
107#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
108#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
109#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 110#define LBB 0xf4
11ed50ec
BG
111#define GDRST 0xc0
112#define GDRST_FULL (0<<2)
113#define GDRST_RENDER (1<<2)
114#define GDRST_MEDIA (3<<2)
585fb111
JB
115
116/* VGA stuff */
117
118#define VGA_ST01_MDA 0x3ba
119#define VGA_ST01_CGA 0x3da
120
121#define VGA_MSR_WRITE 0x3c2
122#define VGA_MSR_READ 0x3cc
123#define VGA_MSR_MEM_EN (1<<1)
124#define VGA_MSR_CGA_MODE (1<<0)
125
126#define VGA_SR_INDEX 0x3c4
127#define VGA_SR_DATA 0x3c5
128
129#define VGA_AR_INDEX 0x3c0
130#define VGA_AR_VID_EN (1<<5)
131#define VGA_AR_DATA_WRITE 0x3c0
132#define VGA_AR_DATA_READ 0x3c1
133
134#define VGA_GR_INDEX 0x3ce
135#define VGA_GR_DATA 0x3cf
136/* GR05 */
137#define VGA_GR_MEM_READ_MODE_SHIFT 3
138#define VGA_GR_MEM_READ_MODE_PLANE 1
139/* GR06 */
140#define VGA_GR_MEM_MODE_MASK 0xc
141#define VGA_GR_MEM_MODE_SHIFT 2
142#define VGA_GR_MEM_A0000_AFFFF 0
143#define VGA_GR_MEM_A0000_BFFFF 1
144#define VGA_GR_MEM_B0000_B7FFF 2
145#define VGA_GR_MEM_B0000_BFFFF 3
146
147#define VGA_DACMASK 0x3c6
148#define VGA_DACRX 0x3c7
149#define VGA_DACWX 0x3c8
150#define VGA_DACDATA 0x3c9
151
152#define VGA_CR_INDEX_MDA 0x3b4
153#define VGA_CR_DATA_MDA 0x3b5
154#define VGA_CR_INDEX_CGA 0x3d4
155#define VGA_CR_DATA_CGA 0x3d5
156
157/*
158 * Memory interface instructions used by the kernel
159 */
160#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
161
162#define MI_NOOP MI_INSTR(0, 0)
163#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
164#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 165#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
166#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
167#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
168#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
169#define MI_FLUSH MI_INSTR(0x04, 0)
170#define MI_READ_FLUSH (1 << 0)
171#define MI_EXE_FLUSH (1 << 1)
172#define MI_NO_WRITE_FLUSH (1 << 2)
173#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
174#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 175#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111
JB
176#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
177#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
02e792fb
DV
178#define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
179#define MI_OVERLAY_CONTINUE (0x0<<21)
180#define MI_OVERLAY_ON (0x1<<21)
181#define MI_OVERLAY_OFF (0x2<<21)
585fb111 182#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 183#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 184#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 185#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
aa40d6bb
ZN
186#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
187#define MI_MM_SPACE_GTT (1<<8)
188#define MI_MM_SPACE_PHYSICAL (0<<8)
189#define MI_SAVE_EXT_STATE_EN (1<<3)
190#define MI_RESTORE_EXT_STATE_EN (1<<2)
191#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
192#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
193#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
194#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
195#define MI_STORE_DWORD_INDEX_SHIFT 2
196#define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
197#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
198#define MI_BATCH_NON_SECURE (1)
199#define MI_BATCH_NON_SECURE_I965 (1<<8)
200#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
201
202/*
203 * 3D instructions used by the kernel
204 */
205#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
206
207#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
208#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
209#define SC_UPDATE_SCISSOR (0x1<<1)
210#define SC_ENABLE_MASK (0x1<<0)
211#define SC_ENABLE (0x1<<0)
212#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
213#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
214#define SCI_YMIN_MASK (0xffff<<16)
215#define SCI_XMIN_MASK (0xffff<<0)
216#define SCI_YMAX_MASK (0xffff<<16)
217#define SCI_XMAX_MASK (0xffff<<0)
218#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
219#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
220#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
221#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
222#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
223#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
224#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
225#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
226#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
227#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
228#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
229#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
230#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
231#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
232#define BLT_DEPTH_8 (0<<24)
233#define BLT_DEPTH_16_565 (1<<24)
234#define BLT_DEPTH_16_1555 (2<<24)
235#define BLT_DEPTH_32 (3<<24)
236#define BLT_ROP_GXCOPY (0xcc<<16)
237#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
238#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
239#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
240#define ASYNC_FLIP (1<<22)
241#define DISPLAY_PLANE_A (0<<20)
242#define DISPLAY_PLANE_B (1<<20)
e552eb70
JB
243#define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
244#define PIPE_CONTROL_QW_WRITE (1<<14)
245#define PIPE_CONTROL_DEPTH_STALL (1<<13)
246#define PIPE_CONTROL_WC_FLUSH (1<<12)
247#define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
248#define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
249#define PIPE_CONTROL_ISP_DIS (1<<9)
250#define PIPE_CONTROL_NOTIFY (1<<8)
251#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
252#define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
585fb111
JB
253
254/*
de151cf6 255 * Fence registers
585fb111 256 */
de151cf6 257#define FENCE_REG_830_0 0x2000
dc529a4f 258#define FENCE_REG_945_8 0x3000
de151cf6
JB
259#define I830_FENCE_START_MASK 0x07f80000
260#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 261#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
262#define I830_FENCE_PITCH_SHIFT 4
263#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 264#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 265#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 266#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
267
268#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 269#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 270
de151cf6
JB
271#define FENCE_REG_965_0 0x03000
272#define I965_FENCE_PITCH_SHIFT 2
273#define I965_FENCE_TILING_Y_SHIFT 1
274#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 275#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 276
4e901fdc
EA
277#define FENCE_REG_SANDYBRIDGE_0 0x100000
278#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
279
de151cf6
JB
280/*
281 * Instruction and interrupt control regs
282 */
63eeaf38 283#define PGTBL_ER 0x02024
585fb111
JB
284#define PRB0_TAIL 0x02030
285#define PRB0_HEAD 0x02034
286#define PRB0_START 0x02038
287#define PRB0_CTL 0x0203c
288#define TAIL_ADDR 0x001FFFF8
289#define HEAD_WRAP_COUNT 0xFFE00000
290#define HEAD_WRAP_ONE 0x00200000
291#define HEAD_ADDR 0x001FFFFC
292#define RING_NR_PAGES 0x001FF000
293#define RING_REPORT_MASK 0x00000006
294#define RING_REPORT_64K 0x00000002
295#define RING_REPORT_128K 0x00000004
296#define RING_NO_REPORT 0x00000000
297#define RING_VALID_MASK 0x00000001
298#define RING_VALID 0x00000001
299#define RING_INVALID 0x00000000
4b60e5cb
CW
300#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
301#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
585fb111
JB
302#define PRB1_TAIL 0x02040 /* 915+ only */
303#define PRB1_HEAD 0x02044 /* 915+ only */
304#define PRB1_START 0x02048 /* 915+ only */
305#define PRB1_CTL 0x0204c /* 915+ only */
63eeaf38
JB
306#define IPEIR_I965 0x02064
307#define IPEHR_I965 0x02068
308#define INSTDONE_I965 0x0206c
309#define INSTPS 0x02070 /* 965+ only */
310#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
311#define ACTHD_I965 0x02074
312#define HWS_PGA 0x02080
f6e450a6 313#define HWS_PGA_GEN6 0x04080
585fb111
JB
314#define HWS_ADDRESS_MASK 0xfffff000
315#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
316#define PWRCTXA 0x2088 /* 965GM+ only */
317#define PWRCTX_EN (1<<0)
585fb111 318#define IPEIR 0x02088
63eeaf38
JB
319#define IPEHR 0x0208c
320#define INSTDONE 0x02090
585fb111
JB
321#define NOPID 0x02094
322#define HWSTAM 0x02098
71cf39b1
EA
323
324#define MI_MODE 0x0209c
325# define VS_TIMER_DISPATCH (1 << 6)
a69ffdbf 326# define MI_FLUSH_ENABLE (1 << 11)
71cf39b1 327
585fb111
JB
328#define SCPD0 0x0209c /* 915+ only */
329#define IER 0x020a0
330#define IIR 0x020a4
331#define IMR 0x020a8
332#define ISR 0x020ac
333#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
334#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
335#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 336#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
337#define I915_HWB_OOM_INTERRUPT (1<<13)
338#define I915_SYNC_STATUS_INTERRUPT (1<<12)
339#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
340#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
341#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
342#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
343#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
344#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
345#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
346#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
347#define I915_DEBUG_INTERRUPT (1<<2)
348#define I915_USER_INTERRUPT (1<<1)
349#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 350#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
351#define EIR 0x020b0
352#define EMR 0x020b4
353#define ESR 0x020b8
63eeaf38
JB
354#define GM45_ERROR_PAGE_TABLE (1<<5)
355#define GM45_ERROR_MEM_PRIV (1<<4)
356#define I915_ERROR_PAGE_TABLE (1<<4)
357#define GM45_ERROR_CP_PRIV (1<<3)
358#define I915_ERROR_MEMORY_REFRESH (1<<1)
359#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 360#define INSTPM 0x020c0
ee980b80 361#define INSTPM_SELF_EN (1<<12) /* 915GM only */
585fb111
JB
362#define ACTHD 0x020c8
363#define FW_BLC 0x020d8
7662c8bd 364#define FW_BLC2 0x020dc
585fb111 365#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
366#define FW_BLC_SELF_EN_MASK (1<<31)
367#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
368#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
369#define MM_BURST_LENGTH 0x00700000
370#define MM_FIFO_WATERMARK 0x0001F000
371#define LM_BURST_LENGTH 0x00000700
372#define LM_FIFO_WATERMARK 0x0000001F
585fb111 373#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
374#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
375
376/* Make render/texture TLB fetches lower priorty than associated data
377 * fetches. This is not turned on by default
378 */
379#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
380
381/* Isoch request wait on GTT enable (Display A/B/C streams).
382 * Make isoch requests stall on the TLB update. May cause
383 * display underruns (test mode only)
384 */
385#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
386
387/* Block grant count for isoch requests when block count is
388 * set to a finite value.
389 */
390#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
391#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
392#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
393#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
394#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
395
396/* Enable render writes to complete in C2/C3/C4 power states.
397 * If this isn't enabled, render writes are prevented in low
398 * power states. That seems bad to me.
399 */
400#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
401
402/* This acknowledges an async flip immediately instead
403 * of waiting for 2TLB fetches.
404 */
405#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
406
407/* Enables non-sequential data reads through arbiter
408 */
409#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
410
411/* Disable FSB snooping of cacheable write cycles from binner/render
412 * command stream
413 */
414#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
415
416/* Arbiter time slice for non-isoch streams */
417#define MI_ARB_TIME_SLICE_MASK (7 << 5)
418#define MI_ARB_TIME_SLICE_1 (0 << 5)
419#define MI_ARB_TIME_SLICE_2 (1 << 5)
420#define MI_ARB_TIME_SLICE_4 (2 << 5)
421#define MI_ARB_TIME_SLICE_6 (3 << 5)
422#define MI_ARB_TIME_SLICE_8 (4 << 5)
423#define MI_ARB_TIME_SLICE_10 (5 << 5)
424#define MI_ARB_TIME_SLICE_14 (6 << 5)
425#define MI_ARB_TIME_SLICE_16 (7 << 5)
426
427/* Low priority grace period page size */
428#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
429#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
430
431/* Disable display A/B trickle feed */
432#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
433
434/* Set display plane priority */
435#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
436#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
437
585fb111
JB
438#define CACHE_MODE_0 0x02120 /* 915+ only */
439#define CM0_MASK_SHIFT 16
440#define CM0_IZ_OPT_DISABLE (1<<6)
441#define CM0_ZR_OPT_DISABLE (1<<5)
442#define CM0_DEPTH_EVICT_DISABLE (1<<4)
443#define CM0_COLOR_EVICT_DISABLE (1<<3)
444#define CM0_DEPTH_WRITE_DISABLE (1<<1)
445#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 446#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 447#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
448#define ECOSKPD 0x021d0
449#define ECO_GATING_CX_ONLY (1<<3)
450#define ECO_FLIP_DONE (1<<0)
585fb111 451
a1786bd2
ZW
452/* GEN6 interrupt control */
453#define GEN6_RENDER_HWSTAM 0x2098
454#define GEN6_RENDER_IMR 0x20a8
455#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
456#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 457#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
458#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
459#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
460#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
461#define GEN6_RENDER_SYNC_STATUS (1 << 2)
462#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
463#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
464
465#define GEN6_BLITTER_HWSTAM 0x22098
466#define GEN6_BLITTER_IMR 0x220a8
467#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
468#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
469#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
470#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
d1b851fc
ZN
471/*
472 * BSD (bit stream decoder instruction and interrupt control register defines
473 * (G4X and Ironlake only)
474 */
475
476#define BSD_RING_TAIL 0x04030
477#define BSD_RING_HEAD 0x04034
478#define BSD_RING_START 0x04038
479#define BSD_RING_CTL 0x0403c
480#define BSD_RING_ACTHD 0x04074
481#define BSD_HWS_PGA 0x04080
de151cf6 482
585fb111
JB
483/*
484 * Framebuffer compression (915+ only)
485 */
486
487#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
488#define FBC_LL_BASE 0x03204 /* 4k page aligned */
489#define FBC_CONTROL 0x03208
490#define FBC_CTL_EN (1<<31)
491#define FBC_CTL_PERIODIC (1<<30)
492#define FBC_CTL_INTERVAL_SHIFT (16)
493#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 494#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
495#define FBC_CTL_STRIDE_SHIFT (5)
496#define FBC_CTL_FENCENO (1<<0)
497#define FBC_COMMAND 0x0320c
498#define FBC_CMD_COMPRESS (1<<0)
499#define FBC_STATUS 0x03210
500#define FBC_STAT_COMPRESSING (1<<31)
501#define FBC_STAT_COMPRESSED (1<<30)
502#define FBC_STAT_MODIFIED (1<<29)
503#define FBC_STAT_CURRENT_LINE (1<<0)
504#define FBC_CONTROL2 0x03214
505#define FBC_CTL_FENCE_DBL (0<<4)
506#define FBC_CTL_IDLE_IMM (0<<2)
507#define FBC_CTL_IDLE_FULL (1<<2)
508#define FBC_CTL_IDLE_LINE (2<<2)
509#define FBC_CTL_IDLE_DEBUG (3<<2)
510#define FBC_CTL_CPU_FENCE (1<<1)
511#define FBC_CTL_PLANEA (0<<0)
512#define FBC_CTL_PLANEB (1<<0)
513#define FBC_FENCE_OFF 0x0321b
80824003 514#define FBC_TAG 0x03300
585fb111
JB
515
516#define FBC_LL_SIZE (1536)
517
74dff282
JB
518/* Framebuffer compression for GM45+ */
519#define DPFC_CB_BASE 0x3200
520#define DPFC_CONTROL 0x3208
521#define DPFC_CTL_EN (1<<31)
522#define DPFC_CTL_PLANEA (0<<30)
523#define DPFC_CTL_PLANEB (1<<30)
524#define DPFC_CTL_FENCE_EN (1<<29)
525#define DPFC_SR_EN (1<<10)
526#define DPFC_CTL_LIMIT_1X (0<<6)
527#define DPFC_CTL_LIMIT_2X (1<<6)
528#define DPFC_CTL_LIMIT_4X (2<<6)
529#define DPFC_RECOMP_CTL 0x320c
530#define DPFC_RECOMP_STALL_EN (1<<27)
531#define DPFC_RECOMP_STALL_WM_SHIFT (16)
532#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
533#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
534#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
535#define DPFC_STATUS 0x3210
536#define DPFC_INVAL_SEG_SHIFT (16)
537#define DPFC_INVAL_SEG_MASK (0x07ff0000)
538#define DPFC_COMP_SEG_SHIFT (0)
539#define DPFC_COMP_SEG_MASK (0x000003ff)
540#define DPFC_STATUS2 0x3214
541#define DPFC_FENCE_YOFF 0x3218
542#define DPFC_CHICKEN 0x3224
543#define DPFC_HT_MODIFY (1<<31)
544
b52eb4dc
ZY
545/* Framebuffer compression for Ironlake */
546#define ILK_DPFC_CB_BASE 0x43200
547#define ILK_DPFC_CONTROL 0x43208
548/* The bit 28-8 is reserved */
549#define DPFC_RESERVED (0x1FFFFF00)
550#define ILK_DPFC_RECOMP_CTL 0x4320c
551#define ILK_DPFC_STATUS 0x43210
552#define ILK_DPFC_FENCE_YOFF 0x43218
553#define ILK_DPFC_CHICKEN 0x43224
554#define ILK_FBC_RT_BASE 0x2128
555#define ILK_FBC_RT_VALID (1<<0)
556
557#define ILK_DISPLAY_CHICKEN1 0x42000
558#define ILK_FBCQ_DIS (1<<22)
559
585fb111
JB
560/*
561 * GPIO regs
562 */
563#define GPIOA 0x5010
564#define GPIOB 0x5014
565#define GPIOC 0x5018
566#define GPIOD 0x501c
567#define GPIOE 0x5020
568#define GPIOF 0x5024
569#define GPIOG 0x5028
570#define GPIOH 0x502c
571# define GPIO_CLOCK_DIR_MASK (1 << 0)
572# define GPIO_CLOCK_DIR_IN (0 << 1)
573# define GPIO_CLOCK_DIR_OUT (1 << 1)
574# define GPIO_CLOCK_VAL_MASK (1 << 2)
575# define GPIO_CLOCK_VAL_OUT (1 << 3)
576# define GPIO_CLOCK_VAL_IN (1 << 4)
577# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
578# define GPIO_DATA_DIR_MASK (1 << 8)
579# define GPIO_DATA_DIR_IN (0 << 9)
580# define GPIO_DATA_DIR_OUT (1 << 9)
581# define GPIO_DATA_VAL_MASK (1 << 10)
582# define GPIO_DATA_VAL_OUT (1 << 11)
583# define GPIO_DATA_VAL_IN (1 << 12)
584# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
585
f899fc64
CW
586#define GMBUS0 0x5100 /* clock/port select */
587#define GMBUS_RATE_100KHZ (0<<8)
588#define GMBUS_RATE_50KHZ (1<<8)
589#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
590#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
591#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
592#define GMBUS_PORT_DISABLED 0
593#define GMBUS_PORT_SSC 1
594#define GMBUS_PORT_VGADDC 2
595#define GMBUS_PORT_PANEL 3
596#define GMBUS_PORT_DPC 4 /* HDMIC */
597#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
598 /* 6 reserved */
599#define GMBUS_PORT_DPD 7 /* HDMID */
600#define GMBUS_NUM_PORTS 8
601#define GMBUS1 0x5104 /* command/status */
602#define GMBUS_SW_CLR_INT (1<<31)
603#define GMBUS_SW_RDY (1<<30)
604#define GMBUS_ENT (1<<29) /* enable timeout */
605#define GMBUS_CYCLE_NONE (0<<25)
606#define GMBUS_CYCLE_WAIT (1<<25)
607#define GMBUS_CYCLE_INDEX (2<<25)
608#define GMBUS_CYCLE_STOP (4<<25)
609#define GMBUS_BYTE_COUNT_SHIFT 16
610#define GMBUS_SLAVE_INDEX_SHIFT 8
611#define GMBUS_SLAVE_ADDR_SHIFT 1
612#define GMBUS_SLAVE_READ (1<<0)
613#define GMBUS_SLAVE_WRITE (0<<0)
614#define GMBUS2 0x5108 /* status */
615#define GMBUS_INUSE (1<<15)
616#define GMBUS_HW_WAIT_PHASE (1<<14)
617#define GMBUS_STALL_TIMEOUT (1<<13)
618#define GMBUS_INT (1<<12)
619#define GMBUS_HW_RDY (1<<11)
620#define GMBUS_SATOER (1<<10)
621#define GMBUS_ACTIVE (1<<9)
622#define GMBUS3 0x510c /* data buffer bytes 3-0 */
623#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
624#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
625#define GMBUS_NAK_EN (1<<3)
626#define GMBUS_IDLE_EN (1<<2)
627#define GMBUS_HW_WAIT_EN (1<<1)
628#define GMBUS_HW_RDY_EN (1<<0)
629#define GMBUS5 0x5120 /* byte index */
630#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 631
585fb111
JB
632/*
633 * Clock control & power management
634 */
635
636#define VGA0 0x6000
637#define VGA1 0x6004
638#define VGA_PD 0x6010
639#define VGA0_PD_P2_DIV_4 (1 << 7)
640#define VGA0_PD_P1_DIV_2 (1 << 5)
641#define VGA0_PD_P1_SHIFT 0
642#define VGA0_PD_P1_MASK (0x1f << 0)
643#define VGA1_PD_P2_DIV_4 (1 << 15)
644#define VGA1_PD_P1_DIV_2 (1 << 13)
645#define VGA1_PD_P1_SHIFT 8
646#define VGA1_PD_P1_MASK (0x1f << 8)
647#define DPLL_A 0x06014
648#define DPLL_B 0x06018
5eddb70b 649#define DPLL(pipe) _PIPE(pipe, DPLL_A, DPLL_B)
585fb111
JB
650#define DPLL_VCO_ENABLE (1 << 31)
651#define DPLL_DVO_HIGH_SPEED (1 << 30)
652#define DPLL_SYNCLOCK_ENABLE (1 << 29)
653#define DPLL_VGA_MODE_DIS (1 << 28)
654#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
655#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
656#define DPLL_MODE_MASK (3 << 26)
657#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
658#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
659#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
660#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
661#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
662#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 663#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
585fb111 664
585fb111
JB
665#define SRX_INDEX 0x3c4
666#define SRX_DATA 0x3c5
667#define SR01 1
668#define SR01_SCREEN_OFF (1<<5)
669
670#define PPCR 0x61204
671#define PPCR_ON (1<<0)
672
673#define DVOB 0x61140
674#define DVOB_ON (1<<31)
675#define DVOC 0x61160
676#define DVOC_ON (1<<31)
677#define LVDS 0x61180
678#define LVDS_ON (1<<31)
679
680#define ADPA 0x61100
681#define ADPA_DPMS_MASK (~(3<<10))
682#define ADPA_DPMS_ON (0<<10)
683#define ADPA_DPMS_SUSPEND (1<<10)
684#define ADPA_DPMS_STANDBY (2<<10)
685#define ADPA_DPMS_OFF (3<<10)
686
687#define RING_TAIL 0x00
688#define TAIL_ADDR 0x001FFFF8
689#define RING_HEAD 0x04
690#define HEAD_WRAP_COUNT 0xFFE00000
691#define HEAD_WRAP_ONE 0x00200000
692#define HEAD_ADDR 0x001FFFFC
693#define RING_START 0x08
694#define START_ADDR 0xFFFFF000
695#define RING_LEN 0x0C
696#define RING_NR_PAGES 0x001FF000
697#define RING_REPORT_MASK 0x00000006
698#define RING_REPORT_64K 0x00000002
699#define RING_REPORT_128K 0x00000004
700#define RING_NO_REPORT 0x00000000
701#define RING_VALID_MASK 0x00000001
702#define RING_VALID 0x00000001
703#define RING_INVALID 0x00000000
704
705/* Scratch pad debug 0 reg:
706 */
707#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
708/*
709 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
710 * this field (only one bit may be set).
711 */
712#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
713#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 714#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
715/* i830, required in DVO non-gang */
716#define PLL_P2_DIVIDE_BY_4 (1 << 23)
717#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
718#define PLL_REF_INPUT_DREFCLK (0 << 13)
719#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
720#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
721#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
722#define PLL_REF_INPUT_MASK (3 << 13)
723#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 724/* Ironlake */
b9055052
ZW
725# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
726# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
727# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
728# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
729# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
730
585fb111
JB
731/*
732 * Parallel to Serial Load Pulse phase selection.
733 * Selects the phase for the 10X DPLL clock for the PCIe
734 * digital display port. The range is 4 to 13; 10 or more
735 * is just a flip delay. The default is 6
736 */
737#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
738#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
739/*
740 * SDVO multiplier for 945G/GM. Not used on 965.
741 */
742#define SDVO_MULTIPLIER_MASK 0x000000ff
743#define SDVO_MULTIPLIER_SHIFT_HIRES 4
744#define SDVO_MULTIPLIER_SHIFT_VGA 0
745#define DPLL_A_MD 0x0601c /* 965+ only */
746/*
747 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
748 *
749 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
750 */
751#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
752#define DPLL_MD_UDI_DIVIDER_SHIFT 24
753/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
754#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
755#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
756/*
757 * SDVO/UDI pixel multiplier.
758 *
759 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
760 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
761 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
762 * dummy bytes in the datastream at an increased clock rate, with both sides of
763 * the link knowing how many bytes are fill.
764 *
765 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
766 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
767 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
768 * through an SDVO command.
769 *
770 * This register field has values of multiplication factor minus 1, with
771 * a maximum multiplier of 5 for SDVO.
772 */
773#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
774#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
775/*
776 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
777 * This best be set to the default value (3) or the CRT won't work. No,
778 * I don't entirely understand what this does...
779 */
780#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
781#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
782#define DPLL_B_MD 0x06020 /* 965+ only */
5eddb70b 783#define DPLL_MD(pipe) _PIPE(pipe, DPLL_A_MD, DPLL_B_MD)
585fb111
JB
784#define FPA0 0x06040
785#define FPA1 0x06044
786#define FPB0 0x06048
787#define FPB1 0x0604c
5eddb70b
CW
788#define FP0(pipe) _PIPE(pipe, FPA0, FPB0)
789#define FP1(pipe) _PIPE(pipe, FPA1, FPB1)
585fb111 790#define FP_N_DIV_MASK 0x003f0000
f2b115e6 791#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
792#define FP_N_DIV_SHIFT 16
793#define FP_M1_DIV_MASK 0x00003f00
794#define FP_M1_DIV_SHIFT 8
795#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 796#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
797#define FP_M2_DIV_SHIFT 0
798#define DPLL_TEST 0x606c
799#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
800#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
801#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
802#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
803#define DPLLB_TEST_N_BYPASS (1 << 19)
804#define DPLLB_TEST_M_BYPASS (1 << 18)
805#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
806#define DPLLA_TEST_N_BYPASS (1 << 3)
807#define DPLLA_TEST_M_BYPASS (1 << 2)
808#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
809#define D_STATE 0x6104
652c393a
JB
810#define DSTATE_PLL_D3_OFF (1<<3)
811#define DSTATE_GFX_CLOCK_GATING (1<<1)
812#define DSTATE_DOT_CLOCK_GATING (1<<0)
813#define DSPCLK_GATE_D 0x6200
814# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
815# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
816# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
817# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
818# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
819# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
820# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
821# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
822# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
823# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
824# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
825# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
826# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
827# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
828# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
829# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
830# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
831# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
832# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
833# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
834# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
835# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
836# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
837# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
838# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
839# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
840# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
841# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
842/**
843 * This bit must be set on the 830 to prevent hangs when turning off the
844 * overlay scaler.
845 */
846# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
847# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
848# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
849# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
850# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
851
852#define RENCLK_GATE_D1 0x6204
853# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
854# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
855# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
856# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
857# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
858# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
859# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
860# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
861# define MAG_CLOCK_GATE_DISABLE (1 << 5)
862/** This bit must be unset on 855,865 */
863# define MECI_CLOCK_GATE_DISABLE (1 << 4)
864# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
865# define MEC_CLOCK_GATE_DISABLE (1 << 2)
866# define MECO_CLOCK_GATE_DISABLE (1 << 1)
867/** This bit must be set on 855,865. */
868# define SV_CLOCK_GATE_DISABLE (1 << 0)
869# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
870# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
871# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
872# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
873# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
874# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
875# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
876# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
877# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
878# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
879# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
880# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
881# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
882# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
883# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
884# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
885# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
886
887# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
888/** This bit must always be set on 965G/965GM */
889# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
890# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
891# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
892# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
893# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
894# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
895/** This bit must always be set on 965G */
896# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
897# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
898# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
899# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
900# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
901# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
902# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
903# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
904# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
905# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
906# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
907# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
908# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
909# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
910# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
911# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
912# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
913# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
914# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
915
916#define RENCLK_GATE_D2 0x6208
917#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
918#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
919#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
920#define RAMCLK_GATE_D 0x6210 /* CRL only */
921#define DEUC 0x6214 /* CRL only */
585fb111
JB
922
923/*
924 * Palette regs
925 */
926
927#define PALETTE_A 0x0a000
928#define PALETTE_B 0x0a800
929
673a394b
EA
930/* MCH MMIO space */
931
932/*
933 * MCHBAR mirror.
934 *
935 * This mirrors the MCHBAR MMIO space whose location is determined by
936 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
937 * every way. It is not accessible from the CP register read instructions.
938 *
939 */
940#define MCHBAR_MIRROR_BASE 0x10000
941
942/** 915-945 and GM965 MCH register controlling DRAM channel access */
943#define DCC 0x10200
944#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
945#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
946#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
947#define DCC_ADDRESSING_MODE_MASK (3 << 0)
948#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 949#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 950
95534263
LP
951/** Pineview MCH register contains DDR3 setting */
952#define CSHRDDR3CTL 0x101a8
953#define CSHRDDR3CTL_DDR3 (1 << 2)
954
673a394b
EA
955/** 965 MCH register controlling DRAM channel configuration */
956#define C0DRB3 0x10206
957#define C1DRB3 0x10606
958
b11248df
KP
959/* Clocking configuration register */
960#define CLKCFG 0x10c00
7662c8bd 961#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
962#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
963#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
964#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
965#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
966#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 967/* Note, below two are guess */
b11248df 968#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 969#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 970#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
971#define CLKCFG_MEM_533 (1 << 4)
972#define CLKCFG_MEM_667 (2 << 4)
973#define CLKCFG_MEM_800 (3 << 4)
974#define CLKCFG_MEM_MASK (7 << 4)
975
ea056c14
JB
976#define TSC1 0x11001
977#define TSE (1<<0)
7648fa99
JB
978#define TR1 0x11006
979#define TSFS 0x11020
980#define TSFS_SLOPE_MASK 0x0000ff00
981#define TSFS_SLOPE_SHIFT 8
982#define TSFS_INTR_MASK 0x000000ff
983
f97108d1
JB
984#define CRSTANDVID 0x11100
985#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
986#define PXVFREQ_PX_MASK 0x7f000000
987#define PXVFREQ_PX_SHIFT 24
988#define VIDFREQ_BASE 0x11110
989#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
990#define VIDFREQ2 0x11114
991#define VIDFREQ3 0x11118
992#define VIDFREQ4 0x1111c
993#define VIDFREQ_P0_MASK 0x1f000000
994#define VIDFREQ_P0_SHIFT 24
995#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
996#define VIDFREQ_P0_CSCLK_SHIFT 20
997#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
998#define VIDFREQ_P0_CRCLK_SHIFT 16
999#define VIDFREQ_P1_MASK 0x00001f00
1000#define VIDFREQ_P1_SHIFT 8
1001#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1002#define VIDFREQ_P1_CSCLK_SHIFT 4
1003#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1004#define INTTOEXT_BASE_ILK 0x11300
1005#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1006#define INTTOEXT_MAP3_SHIFT 24
1007#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1008#define INTTOEXT_MAP2_SHIFT 16
1009#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1010#define INTTOEXT_MAP1_SHIFT 8
1011#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1012#define INTTOEXT_MAP0_SHIFT 0
1013#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1014#define MEMSWCTL 0x11170 /* Ironlake only */
1015#define MEMCTL_CMD_MASK 0xe000
1016#define MEMCTL_CMD_SHIFT 13
1017#define MEMCTL_CMD_RCLK_OFF 0
1018#define MEMCTL_CMD_RCLK_ON 1
1019#define MEMCTL_CMD_CHFREQ 2
1020#define MEMCTL_CMD_CHVID 3
1021#define MEMCTL_CMD_VMMOFF 4
1022#define MEMCTL_CMD_VMMON 5
1023#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1024 when command complete */
1025#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1026#define MEMCTL_FREQ_SHIFT 8
1027#define MEMCTL_SFCAVM (1<<7)
1028#define MEMCTL_TGT_VID_MASK 0x007f
1029#define MEMIHYST 0x1117c
1030#define MEMINTREN 0x11180 /* 16 bits */
1031#define MEMINT_RSEXIT_EN (1<<8)
1032#define MEMINT_CX_SUPR_EN (1<<7)
1033#define MEMINT_CONT_BUSY_EN (1<<6)
1034#define MEMINT_AVG_BUSY_EN (1<<5)
1035#define MEMINT_EVAL_CHG_EN (1<<4)
1036#define MEMINT_MON_IDLE_EN (1<<3)
1037#define MEMINT_UP_EVAL_EN (1<<2)
1038#define MEMINT_DOWN_EVAL_EN (1<<1)
1039#define MEMINT_SW_CMD_EN (1<<0)
1040#define MEMINTRSTR 0x11182 /* 16 bits */
1041#define MEM_RSEXIT_MASK 0xc000
1042#define MEM_RSEXIT_SHIFT 14
1043#define MEM_CONT_BUSY_MASK 0x3000
1044#define MEM_CONT_BUSY_SHIFT 12
1045#define MEM_AVG_BUSY_MASK 0x0c00
1046#define MEM_AVG_BUSY_SHIFT 10
1047#define MEM_EVAL_CHG_MASK 0x0300
1048#define MEM_EVAL_BUSY_SHIFT 8
1049#define MEM_MON_IDLE_MASK 0x00c0
1050#define MEM_MON_IDLE_SHIFT 6
1051#define MEM_UP_EVAL_MASK 0x0030
1052#define MEM_UP_EVAL_SHIFT 4
1053#define MEM_DOWN_EVAL_MASK 0x000c
1054#define MEM_DOWN_EVAL_SHIFT 2
1055#define MEM_SW_CMD_MASK 0x0003
1056#define MEM_INT_STEER_GFX 0
1057#define MEM_INT_STEER_CMR 1
1058#define MEM_INT_STEER_SMI 2
1059#define MEM_INT_STEER_SCI 3
1060#define MEMINTRSTS 0x11184
1061#define MEMINT_RSEXIT (1<<7)
1062#define MEMINT_CONT_BUSY (1<<6)
1063#define MEMINT_AVG_BUSY (1<<5)
1064#define MEMINT_EVAL_CHG (1<<4)
1065#define MEMINT_MON_IDLE (1<<3)
1066#define MEMINT_UP_EVAL (1<<2)
1067#define MEMINT_DOWN_EVAL (1<<1)
1068#define MEMINT_SW_CMD (1<<0)
1069#define MEMMODECTL 0x11190
1070#define MEMMODE_BOOST_EN (1<<31)
1071#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1072#define MEMMODE_BOOST_FREQ_SHIFT 24
1073#define MEMMODE_IDLE_MODE_MASK 0x00030000
1074#define MEMMODE_IDLE_MODE_SHIFT 16
1075#define MEMMODE_IDLE_MODE_EVAL 0
1076#define MEMMODE_IDLE_MODE_CONT 1
1077#define MEMMODE_HWIDLE_EN (1<<15)
1078#define MEMMODE_SWMODE_EN (1<<14)
1079#define MEMMODE_RCLK_GATE (1<<13)
1080#define MEMMODE_HW_UPDATE (1<<12)
1081#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1082#define MEMMODE_FSTART_SHIFT 8
1083#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1084#define MEMMODE_FMAX_SHIFT 4
1085#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1086#define RCBMAXAVG 0x1119c
1087#define MEMSWCTL2 0x1119e /* Cantiga only */
1088#define SWMEMCMD_RENDER_OFF (0 << 13)
1089#define SWMEMCMD_RENDER_ON (1 << 13)
1090#define SWMEMCMD_SWFREQ (2 << 13)
1091#define SWMEMCMD_TARVID (3 << 13)
1092#define SWMEMCMD_VRM_OFF (4 << 13)
1093#define SWMEMCMD_VRM_ON (5 << 13)
1094#define CMDSTS (1<<12)
1095#define SFCAVM (1<<11)
1096#define SWFREQ_MASK 0x0380 /* P0-7 */
1097#define SWFREQ_SHIFT 7
1098#define TARVID_MASK 0x001f
1099#define MEMSTAT_CTG 0x111a0
1100#define RCBMINAVG 0x111a0
1101#define RCUPEI 0x111b0
1102#define RCDNEI 0x111b4
b5b72e89 1103#define MCHBAR_RENDER_STANDBY 0x111b8
97f5ab66
JB
1104#define RCX_SW_EXIT (1<<23)
1105#define RSX_STATUS_MASK 0x00700000
f97108d1
JB
1106#define VIDCTL 0x111c0
1107#define VIDSTS 0x111c8
1108#define VIDSTART 0x111cc /* 8 bits */
1109#define MEMSTAT_ILK 0x111f8
1110#define MEMSTAT_VID_MASK 0x7f00
1111#define MEMSTAT_VID_SHIFT 8
1112#define MEMSTAT_PSTATE_MASK 0x00f8
1113#define MEMSTAT_PSTATE_SHIFT 3
1114#define MEMSTAT_MON_ACTV (1<<2)
1115#define MEMSTAT_SRC_CTL_MASK 0x0003
1116#define MEMSTAT_SRC_CTL_CORE 0
1117#define MEMSTAT_SRC_CTL_TRB 1
1118#define MEMSTAT_SRC_CTL_THM 2
1119#define MEMSTAT_SRC_CTL_STDBY 3
1120#define RCPREVBSYTUPAVG 0x113b8
1121#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1122#define PMMISC 0x11214
1123#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1124#define SDEW 0x1124c
1125#define CSIEW0 0x11250
1126#define CSIEW1 0x11254
1127#define CSIEW2 0x11258
1128#define PEW 0x1125c
1129#define DEW 0x11270
1130#define MCHAFE 0x112c0
1131#define CSIEC 0x112e0
1132#define DMIEC 0x112e4
1133#define DDREC 0x112e8
1134#define PEG0EC 0x112ec
1135#define PEG1EC 0x112f0
1136#define GFXEC 0x112f4
1137#define RPPREVBSYTUPAVG 0x113b8
1138#define RPPREVBSYTDNAVG 0x113bc
1139#define ECR 0x11600
1140#define ECR_GPFE (1<<31)
1141#define ECR_IMONE (1<<30)
1142#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1143#define OGW0 0x11608
1144#define OGW1 0x1160c
1145#define EG0 0x11610
1146#define EG1 0x11614
1147#define EG2 0x11618
1148#define EG3 0x1161c
1149#define EG4 0x11620
1150#define EG5 0x11624
1151#define EG6 0x11628
1152#define EG7 0x1162c
1153#define PXW 0x11664
1154#define PXWL 0x11680
1155#define LCFUSE02 0x116c0
1156#define LCFUSE_HIV_MASK 0x000000ff
1157#define CSIPLL0 0x12c10
1158#define DDRMPLL1 0X12c20
7d57382e
EA
1159#define PEG_BAND_GAP_DATA 0x14d68
1160
aa40d6bb
ZN
1161/*
1162 * Logical Context regs
1163 */
1164#define CCID 0x2180
1165#define CCID_EN (1<<0)
585fb111
JB
1166/*
1167 * Overlay regs
1168 */
1169
1170#define OVADD 0x30000
1171#define DOVSTA 0x30008
1172#define OC_BUF (0x3<<20)
1173#define OGAMC5 0x30010
1174#define OGAMC4 0x30014
1175#define OGAMC3 0x30018
1176#define OGAMC2 0x3001c
1177#define OGAMC1 0x30020
1178#define OGAMC0 0x30024
1179
1180/*
1181 * Display engine regs
1182 */
1183
1184/* Pipe A timing regs */
1185#define HTOTAL_A 0x60000
1186#define HBLANK_A 0x60004
1187#define HSYNC_A 0x60008
1188#define VTOTAL_A 0x6000c
1189#define VBLANK_A 0x60010
1190#define VSYNC_A 0x60014
1191#define PIPEASRC 0x6001c
1192#define BCLRPAT_A 0x60020
1193
1194/* Pipe B timing regs */
1195#define HTOTAL_B 0x61000
1196#define HBLANK_B 0x61004
1197#define HSYNC_B 0x61008
1198#define VTOTAL_B 0x6100c
1199#define VBLANK_B 0x61010
1200#define VSYNC_B 0x61014
1201#define PIPEBSRC 0x6101c
1202#define BCLRPAT_B 0x61020
1203
5eddb70b
CW
1204#define HTOTAL(pipe) _PIPE(pipe, HTOTAL_A, HTOTAL_B)
1205#define HBLANK(pipe) _PIPE(pipe, HBLANK_A, HBLANK_B)
1206#define HSYNC(pipe) _PIPE(pipe, HSYNC_A, HSYNC_B)
1207#define VTOTAL(pipe) _PIPE(pipe, VTOTAL_A, VTOTAL_B)
1208#define VBLANK(pipe) _PIPE(pipe, VBLANK_A, VBLANK_B)
1209#define VSYNC(pipe) _PIPE(pipe, VSYNC_A, VSYNC_B)
1210#define PIPESRC(pipe) _PIPE(pipe, PIPEASRC, PIPEBSRC)
1211#define BCLRPAT(pipe) _PIPE(pipe, BCLRPAT_A, BCLRPAT_B)
1212
585fb111
JB
1213/* VGA port control */
1214#define ADPA 0x61100
1215#define ADPA_DAC_ENABLE (1<<31)
1216#define ADPA_DAC_DISABLE 0
1217#define ADPA_PIPE_SELECT_MASK (1<<30)
1218#define ADPA_PIPE_A_SELECT 0
1219#define ADPA_PIPE_B_SELECT (1<<30)
1220#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1221#define ADPA_SETS_HVPOLARITY 0
1222#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1223#define ADPA_VSYNC_CNTL_ENABLE 0
1224#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1225#define ADPA_HSYNC_CNTL_ENABLE 0
1226#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1227#define ADPA_VSYNC_ACTIVE_LOW 0
1228#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1229#define ADPA_HSYNC_ACTIVE_LOW 0
1230#define ADPA_DPMS_MASK (~(3<<10))
1231#define ADPA_DPMS_ON (0<<10)
1232#define ADPA_DPMS_SUSPEND (1<<10)
1233#define ADPA_DPMS_STANDBY (2<<10)
1234#define ADPA_DPMS_OFF (3<<10)
1235
1236/* Hotplug control (945+ only) */
1237#define PORT_HOTPLUG_EN 0x61110
7d57382e 1238#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1239#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1240#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1241#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1242#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1243#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1244#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1245#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1246#define TV_HOTPLUG_INT_EN (1 << 18)
1247#define CRT_HOTPLUG_INT_EN (1 << 9)
1248#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1249#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1250/* must use period 64 on GM45 according to docs */
1251#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1252#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1253#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1254#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1255#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1256#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1257#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1258#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1259#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1260#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1261#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1262#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1263
1264#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1265#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1266#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1267#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1268#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1269#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1270#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1271#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1272#define TV_HOTPLUG_INT_STATUS (1 << 10)
1273#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1274#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1275#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1276#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1277#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1278#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1279
1280/* SDVO port control */
1281#define SDVOB 0x61140
1282#define SDVOC 0x61160
1283#define SDVO_ENABLE (1 << 31)
1284#define SDVO_PIPE_B_SELECT (1 << 30)
1285#define SDVO_STALL_SELECT (1 << 29)
1286#define SDVO_INTERRUPT_ENABLE (1 << 26)
1287/**
1288 * 915G/GM SDVO pixel multiplier.
1289 *
1290 * Programmed value is multiplier - 1, up to 5x.
1291 *
1292 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1293 */
1294#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1295#define SDVO_PORT_MULTIPLY_SHIFT 23
1296#define SDVO_PHASE_SELECT_MASK (15 << 19)
1297#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1298#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1299#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1300#define SDVO_ENCODING_SDVO (0x0 << 10)
1301#define SDVO_ENCODING_HDMI (0x2 << 10)
1302/** Requird for HDMI operation */
1303#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
585fb111 1304#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1305#define SDVO_AUDIO_ENABLE (1 << 6)
1306/** New with 965, default is to be set */
1307#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1308/** New with 965, default is to be set */
1309#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1310#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1311#define SDVO_DETECTED (1 << 2)
1312/* Bits to be preserved when writing */
1313#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1314#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1315
1316/* DVO port control */
1317#define DVOA 0x61120
1318#define DVOB 0x61140
1319#define DVOC 0x61160
1320#define DVO_ENABLE (1 << 31)
1321#define DVO_PIPE_B_SELECT (1 << 30)
1322#define DVO_PIPE_STALL_UNUSED (0 << 28)
1323#define DVO_PIPE_STALL (1 << 28)
1324#define DVO_PIPE_STALL_TV (2 << 28)
1325#define DVO_PIPE_STALL_MASK (3 << 28)
1326#define DVO_USE_VGA_SYNC (1 << 15)
1327#define DVO_DATA_ORDER_I740 (0 << 14)
1328#define DVO_DATA_ORDER_FP (1 << 14)
1329#define DVO_VSYNC_DISABLE (1 << 11)
1330#define DVO_HSYNC_DISABLE (1 << 10)
1331#define DVO_VSYNC_TRISTATE (1 << 9)
1332#define DVO_HSYNC_TRISTATE (1 << 8)
1333#define DVO_BORDER_ENABLE (1 << 7)
1334#define DVO_DATA_ORDER_GBRG (1 << 6)
1335#define DVO_DATA_ORDER_RGGB (0 << 6)
1336#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1337#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1338#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1339#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1340#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1341#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1342#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1343#define DVO_PRESERVE_MASK (0x7<<24)
1344#define DVOA_SRCDIM 0x61124
1345#define DVOB_SRCDIM 0x61144
1346#define DVOC_SRCDIM 0x61164
1347#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1348#define DVO_SRCDIM_VERTICAL_SHIFT 0
1349
1350/* LVDS port control */
1351#define LVDS 0x61180
1352/*
1353 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1354 * the DPLL semantics change when the LVDS is assigned to that pipe.
1355 */
1356#define LVDS_PORT_EN (1 << 31)
1357/* Selects pipe B for LVDS data. Must be set on pre-965. */
1358#define LVDS_PIPEB_SELECT (1 << 30)
898822ce
ZY
1359/* LVDS dithering flag on 965/g4x platform */
1360#define LVDS_ENABLE_DITHER (1 << 25)
a3e17eb8
ZY
1361/* Enable border for unscaled (or aspect-scaled) display */
1362#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1363/*
1364 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1365 * pixel.
1366 */
1367#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1368#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1369#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1370/*
1371 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1372 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1373 * on.
1374 */
1375#define LVDS_A3_POWER_MASK (3 << 6)
1376#define LVDS_A3_POWER_DOWN (0 << 6)
1377#define LVDS_A3_POWER_UP (3 << 6)
1378/*
1379 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1380 * is set.
1381 */
1382#define LVDS_CLKB_POWER_MASK (3 << 4)
1383#define LVDS_CLKB_POWER_DOWN (0 << 4)
1384#define LVDS_CLKB_POWER_UP (3 << 4)
1385/*
1386 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1387 * setting for whether we are in dual-channel mode. The B3 pair will
1388 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1389 */
1390#define LVDS_B0B3_POWER_MASK (3 << 2)
1391#define LVDS_B0B3_POWER_DOWN (0 << 2)
1392#define LVDS_B0B3_POWER_UP (3 << 2)
1393
1394/* Panel power sequencing */
1395#define PP_STATUS 0x61200
1396#define PP_ON (1 << 31)
1397/*
1398 * Indicates that all dependencies of the panel are on:
1399 *
1400 * - PLL enabled
1401 * - pipe enabled
1402 * - LVDS/DVOB/DVOC on
1403 */
1404#define PP_READY (1 << 30)
1405#define PP_SEQUENCE_NONE (0 << 28)
1406#define PP_SEQUENCE_ON (1 << 28)
1407#define PP_SEQUENCE_OFF (2 << 28)
1408#define PP_SEQUENCE_MASK 0x30000000
1409#define PP_CONTROL 0x61204
1410#define POWER_TARGET_ON (1 << 0)
1411#define PP_ON_DELAYS 0x61208
1412#define PP_OFF_DELAYS 0x6120c
1413#define PP_DIVISOR 0x61210
1414
1415/* Panel fitting */
1416#define PFIT_CONTROL 0x61230
1417#define PFIT_ENABLE (1 << 31)
1418#define PFIT_PIPE_MASK (3 << 29)
1419#define PFIT_PIPE_SHIFT 29
1420#define VERT_INTERP_DISABLE (0 << 10)
1421#define VERT_INTERP_BILINEAR (1 << 10)
1422#define VERT_INTERP_MASK (3 << 10)
1423#define VERT_AUTO_SCALE (1 << 9)
1424#define HORIZ_INTERP_DISABLE (0 << 6)
1425#define HORIZ_INTERP_BILINEAR (1 << 6)
1426#define HORIZ_INTERP_MASK (3 << 6)
1427#define HORIZ_AUTO_SCALE (1 << 5)
1428#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1429#define PFIT_FILTER_FUZZY (0 << 24)
1430#define PFIT_SCALING_AUTO (0 << 26)
1431#define PFIT_SCALING_PROGRAMMED (1 << 26)
1432#define PFIT_SCALING_PILLAR (2 << 26)
1433#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1434#define PFIT_PGM_RATIOS 0x61234
1435#define PFIT_VERT_SCALE_MASK 0xfff00000
1436#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1437/* Pre-965 */
1438#define PFIT_VERT_SCALE_SHIFT 20
1439#define PFIT_VERT_SCALE_MASK 0xfff00000
1440#define PFIT_HORIZ_SCALE_SHIFT 4
1441#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1442/* 965+ */
1443#define PFIT_VERT_SCALE_SHIFT_965 16
1444#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1445#define PFIT_HORIZ_SCALE_SHIFT_965 0
1446#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1447
585fb111
JB
1448#define PFIT_AUTO_RATIOS 0x61238
1449
1450/* Backlight control */
1451#define BLC_PWM_CTL 0x61254
1452#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1453#define BLC_PWM_CTL2 0x61250 /* 965+ only */
8ee1c3db 1454#define BLM_COMBINATION_MODE (1 << 30)
585fb111
JB
1455/*
1456 * This is the most significant 15 bits of the number of backlight cycles in a
1457 * complete cycle of the modulated backlight control.
1458 *
1459 * The actual value is this field multiplied by two.
1460 */
1461#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1462#define BLM_LEGACY_MODE (1 << 16)
1463/*
1464 * This is the number of cycles out of the backlight modulation cycle for which
1465 * the backlight is on.
1466 *
1467 * This field must be no greater than the number of cycles in the complete
1468 * backlight modulation cycle.
1469 */
1470#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1471#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1472
0eb96d6e
JB
1473#define BLC_HIST_CTL 0x61260
1474
585fb111
JB
1475/* TV port control */
1476#define TV_CTL 0x68000
1477/** Enables the TV encoder */
1478# define TV_ENC_ENABLE (1 << 31)
1479/** Sources the TV encoder input from pipe B instead of A. */
1480# define TV_ENC_PIPEB_SELECT (1 << 30)
1481/** Outputs composite video (DAC A only) */
1482# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1483/** Outputs SVideo video (DAC B/C) */
1484# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1485/** Outputs Component video (DAC A/B/C) */
1486# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1487/** Outputs Composite and SVideo (DAC A/B/C) */
1488# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1489# define TV_TRILEVEL_SYNC (1 << 21)
1490/** Enables slow sync generation (945GM only) */
1491# define TV_SLOW_SYNC (1 << 20)
1492/** Selects 4x oversampling for 480i and 576p */
1493# define TV_OVERSAMPLE_4X (0 << 18)
1494/** Selects 2x oversampling for 720p and 1080i */
1495# define TV_OVERSAMPLE_2X (1 << 18)
1496/** Selects no oversampling for 1080p */
1497# define TV_OVERSAMPLE_NONE (2 << 18)
1498/** Selects 8x oversampling */
1499# define TV_OVERSAMPLE_8X (3 << 18)
1500/** Selects progressive mode rather than interlaced */
1501# define TV_PROGRESSIVE (1 << 17)
1502/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1503# define TV_PAL_BURST (1 << 16)
1504/** Field for setting delay of Y compared to C */
1505# define TV_YC_SKEW_MASK (7 << 12)
1506/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1507# define TV_ENC_SDP_FIX (1 << 11)
1508/**
1509 * Enables a fix for the 915GM only.
1510 *
1511 * Not sure what it does.
1512 */
1513# define TV_ENC_C0_FIX (1 << 10)
1514/** Bits that must be preserved by software */
d2d9f232 1515# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1516# define TV_FUSE_STATE_MASK (3 << 4)
1517/** Read-only state that reports all features enabled */
1518# define TV_FUSE_STATE_ENABLED (0 << 4)
1519/** Read-only state that reports that Macrovision is disabled in hardware*/
1520# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1521/** Read-only state that reports that TV-out is disabled in hardware. */
1522# define TV_FUSE_STATE_DISABLED (2 << 4)
1523/** Normal operation */
1524# define TV_TEST_MODE_NORMAL (0 << 0)
1525/** Encoder test pattern 1 - combo pattern */
1526# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1527/** Encoder test pattern 2 - full screen vertical 75% color bars */
1528# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1529/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1530# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1531/** Encoder test pattern 4 - random noise */
1532# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1533/** Encoder test pattern 5 - linear color ramps */
1534# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1535/**
1536 * This test mode forces the DACs to 50% of full output.
1537 *
1538 * This is used for load detection in combination with TVDAC_SENSE_MASK
1539 */
1540# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1541# define TV_TEST_MODE_MASK (7 << 0)
1542
1543#define TV_DAC 0x68004
b8ed2a4f 1544# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
1545/**
1546 * Reports that DAC state change logic has reported change (RO).
1547 *
1548 * This gets cleared when TV_DAC_STATE_EN is cleared
1549*/
1550# define TVDAC_STATE_CHG (1 << 31)
1551# define TVDAC_SENSE_MASK (7 << 28)
1552/** Reports that DAC A voltage is above the detect threshold */
1553# define TVDAC_A_SENSE (1 << 30)
1554/** Reports that DAC B voltage is above the detect threshold */
1555# define TVDAC_B_SENSE (1 << 29)
1556/** Reports that DAC C voltage is above the detect threshold */
1557# define TVDAC_C_SENSE (1 << 28)
1558/**
1559 * Enables DAC state detection logic, for load-based TV detection.
1560 *
1561 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1562 * to off, for load detection to work.
1563 */
1564# define TVDAC_STATE_CHG_EN (1 << 27)
1565/** Sets the DAC A sense value to high */
1566# define TVDAC_A_SENSE_CTL (1 << 26)
1567/** Sets the DAC B sense value to high */
1568# define TVDAC_B_SENSE_CTL (1 << 25)
1569/** Sets the DAC C sense value to high */
1570# define TVDAC_C_SENSE_CTL (1 << 24)
1571/** Overrides the ENC_ENABLE and DAC voltage levels */
1572# define DAC_CTL_OVERRIDE (1 << 7)
1573/** Sets the slew rate. Must be preserved in software */
1574# define ENC_TVDAC_SLEW_FAST (1 << 6)
1575# define DAC_A_1_3_V (0 << 4)
1576# define DAC_A_1_1_V (1 << 4)
1577# define DAC_A_0_7_V (2 << 4)
cb66c692 1578# define DAC_A_MASK (3 << 4)
585fb111
JB
1579# define DAC_B_1_3_V (0 << 2)
1580# define DAC_B_1_1_V (1 << 2)
1581# define DAC_B_0_7_V (2 << 2)
cb66c692 1582# define DAC_B_MASK (3 << 2)
585fb111
JB
1583# define DAC_C_1_3_V (0 << 0)
1584# define DAC_C_1_1_V (1 << 0)
1585# define DAC_C_0_7_V (2 << 0)
cb66c692 1586# define DAC_C_MASK (3 << 0)
585fb111
JB
1587
1588/**
1589 * CSC coefficients are stored in a floating point format with 9 bits of
1590 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1591 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1592 * -1 (0x3) being the only legal negative value.
1593 */
1594#define TV_CSC_Y 0x68010
1595# define TV_RY_MASK 0x07ff0000
1596# define TV_RY_SHIFT 16
1597# define TV_GY_MASK 0x00000fff
1598# define TV_GY_SHIFT 0
1599
1600#define TV_CSC_Y2 0x68014
1601# define TV_BY_MASK 0x07ff0000
1602# define TV_BY_SHIFT 16
1603/**
1604 * Y attenuation for component video.
1605 *
1606 * Stored in 1.9 fixed point.
1607 */
1608# define TV_AY_MASK 0x000003ff
1609# define TV_AY_SHIFT 0
1610
1611#define TV_CSC_U 0x68018
1612# define TV_RU_MASK 0x07ff0000
1613# define TV_RU_SHIFT 16
1614# define TV_GU_MASK 0x000007ff
1615# define TV_GU_SHIFT 0
1616
1617#define TV_CSC_U2 0x6801c
1618# define TV_BU_MASK 0x07ff0000
1619# define TV_BU_SHIFT 16
1620/**
1621 * U attenuation for component video.
1622 *
1623 * Stored in 1.9 fixed point.
1624 */
1625# define TV_AU_MASK 0x000003ff
1626# define TV_AU_SHIFT 0
1627
1628#define TV_CSC_V 0x68020
1629# define TV_RV_MASK 0x0fff0000
1630# define TV_RV_SHIFT 16
1631# define TV_GV_MASK 0x000007ff
1632# define TV_GV_SHIFT 0
1633
1634#define TV_CSC_V2 0x68024
1635# define TV_BV_MASK 0x07ff0000
1636# define TV_BV_SHIFT 16
1637/**
1638 * V attenuation for component video.
1639 *
1640 * Stored in 1.9 fixed point.
1641 */
1642# define TV_AV_MASK 0x000007ff
1643# define TV_AV_SHIFT 0
1644
1645#define TV_CLR_KNOBS 0x68028
1646/** 2s-complement brightness adjustment */
1647# define TV_BRIGHTNESS_MASK 0xff000000
1648# define TV_BRIGHTNESS_SHIFT 24
1649/** Contrast adjustment, as a 2.6 unsigned floating point number */
1650# define TV_CONTRAST_MASK 0x00ff0000
1651# define TV_CONTRAST_SHIFT 16
1652/** Saturation adjustment, as a 2.6 unsigned floating point number */
1653# define TV_SATURATION_MASK 0x0000ff00
1654# define TV_SATURATION_SHIFT 8
1655/** Hue adjustment, as an integer phase angle in degrees */
1656# define TV_HUE_MASK 0x000000ff
1657# define TV_HUE_SHIFT 0
1658
1659#define TV_CLR_LEVEL 0x6802c
1660/** Controls the DAC level for black */
1661# define TV_BLACK_LEVEL_MASK 0x01ff0000
1662# define TV_BLACK_LEVEL_SHIFT 16
1663/** Controls the DAC level for blanking */
1664# define TV_BLANK_LEVEL_MASK 0x000001ff
1665# define TV_BLANK_LEVEL_SHIFT 0
1666
1667#define TV_H_CTL_1 0x68030
1668/** Number of pixels in the hsync. */
1669# define TV_HSYNC_END_MASK 0x1fff0000
1670# define TV_HSYNC_END_SHIFT 16
1671/** Total number of pixels minus one in the line (display and blanking). */
1672# define TV_HTOTAL_MASK 0x00001fff
1673# define TV_HTOTAL_SHIFT 0
1674
1675#define TV_H_CTL_2 0x68034
1676/** Enables the colorburst (needed for non-component color) */
1677# define TV_BURST_ENA (1 << 31)
1678/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1679# define TV_HBURST_START_SHIFT 16
1680# define TV_HBURST_START_MASK 0x1fff0000
1681/** Length of the colorburst */
1682# define TV_HBURST_LEN_SHIFT 0
1683# define TV_HBURST_LEN_MASK 0x0001fff
1684
1685#define TV_H_CTL_3 0x68038
1686/** End of hblank, measured in pixels minus one from start of hsync */
1687# define TV_HBLANK_END_SHIFT 16
1688# define TV_HBLANK_END_MASK 0x1fff0000
1689/** Start of hblank, measured in pixels minus one from start of hsync */
1690# define TV_HBLANK_START_SHIFT 0
1691# define TV_HBLANK_START_MASK 0x0001fff
1692
1693#define TV_V_CTL_1 0x6803c
1694/** XXX */
1695# define TV_NBR_END_SHIFT 16
1696# define TV_NBR_END_MASK 0x07ff0000
1697/** XXX */
1698# define TV_VI_END_F1_SHIFT 8
1699# define TV_VI_END_F1_MASK 0x00003f00
1700/** XXX */
1701# define TV_VI_END_F2_SHIFT 0
1702# define TV_VI_END_F2_MASK 0x0000003f
1703
1704#define TV_V_CTL_2 0x68040
1705/** Length of vsync, in half lines */
1706# define TV_VSYNC_LEN_MASK 0x07ff0000
1707# define TV_VSYNC_LEN_SHIFT 16
1708/** Offset of the start of vsync in field 1, measured in one less than the
1709 * number of half lines.
1710 */
1711# define TV_VSYNC_START_F1_MASK 0x00007f00
1712# define TV_VSYNC_START_F1_SHIFT 8
1713/**
1714 * Offset of the start of vsync in field 2, measured in one less than the
1715 * number of half lines.
1716 */
1717# define TV_VSYNC_START_F2_MASK 0x0000007f
1718# define TV_VSYNC_START_F2_SHIFT 0
1719
1720#define TV_V_CTL_3 0x68044
1721/** Enables generation of the equalization signal */
1722# define TV_EQUAL_ENA (1 << 31)
1723/** Length of vsync, in half lines */
1724# define TV_VEQ_LEN_MASK 0x007f0000
1725# define TV_VEQ_LEN_SHIFT 16
1726/** Offset of the start of equalization in field 1, measured in one less than
1727 * the number of half lines.
1728 */
1729# define TV_VEQ_START_F1_MASK 0x0007f00
1730# define TV_VEQ_START_F1_SHIFT 8
1731/**
1732 * Offset of the start of equalization in field 2, measured in one less than
1733 * the number of half lines.
1734 */
1735# define TV_VEQ_START_F2_MASK 0x000007f
1736# define TV_VEQ_START_F2_SHIFT 0
1737
1738#define TV_V_CTL_4 0x68048
1739/**
1740 * Offset to start of vertical colorburst, measured in one less than the
1741 * number of lines from vertical start.
1742 */
1743# define TV_VBURST_START_F1_MASK 0x003f0000
1744# define TV_VBURST_START_F1_SHIFT 16
1745/**
1746 * Offset to the end of vertical colorburst, measured in one less than the
1747 * number of lines from the start of NBR.
1748 */
1749# define TV_VBURST_END_F1_MASK 0x000000ff
1750# define TV_VBURST_END_F1_SHIFT 0
1751
1752#define TV_V_CTL_5 0x6804c
1753/**
1754 * Offset to start of vertical colorburst, measured in one less than the
1755 * number of lines from vertical start.
1756 */
1757# define TV_VBURST_START_F2_MASK 0x003f0000
1758# define TV_VBURST_START_F2_SHIFT 16
1759/**
1760 * Offset to the end of vertical colorburst, measured in one less than the
1761 * number of lines from the start of NBR.
1762 */
1763# define TV_VBURST_END_F2_MASK 0x000000ff
1764# define TV_VBURST_END_F2_SHIFT 0
1765
1766#define TV_V_CTL_6 0x68050
1767/**
1768 * Offset to start of vertical colorburst, measured in one less than the
1769 * number of lines from vertical start.
1770 */
1771# define TV_VBURST_START_F3_MASK 0x003f0000
1772# define TV_VBURST_START_F3_SHIFT 16
1773/**
1774 * Offset to the end of vertical colorburst, measured in one less than the
1775 * number of lines from the start of NBR.
1776 */
1777# define TV_VBURST_END_F3_MASK 0x000000ff
1778# define TV_VBURST_END_F3_SHIFT 0
1779
1780#define TV_V_CTL_7 0x68054
1781/**
1782 * Offset to start of vertical colorburst, measured in one less than the
1783 * number of lines from vertical start.
1784 */
1785# define TV_VBURST_START_F4_MASK 0x003f0000
1786# define TV_VBURST_START_F4_SHIFT 16
1787/**
1788 * Offset to the end of vertical colorburst, measured in one less than the
1789 * number of lines from the start of NBR.
1790 */
1791# define TV_VBURST_END_F4_MASK 0x000000ff
1792# define TV_VBURST_END_F4_SHIFT 0
1793
1794#define TV_SC_CTL_1 0x68060
1795/** Turns on the first subcarrier phase generation DDA */
1796# define TV_SC_DDA1_EN (1 << 31)
1797/** Turns on the first subcarrier phase generation DDA */
1798# define TV_SC_DDA2_EN (1 << 30)
1799/** Turns on the first subcarrier phase generation DDA */
1800# define TV_SC_DDA3_EN (1 << 29)
1801/** Sets the subcarrier DDA to reset frequency every other field */
1802# define TV_SC_RESET_EVERY_2 (0 << 24)
1803/** Sets the subcarrier DDA to reset frequency every fourth field */
1804# define TV_SC_RESET_EVERY_4 (1 << 24)
1805/** Sets the subcarrier DDA to reset frequency every eighth field */
1806# define TV_SC_RESET_EVERY_8 (2 << 24)
1807/** Sets the subcarrier DDA to never reset the frequency */
1808# define TV_SC_RESET_NEVER (3 << 24)
1809/** Sets the peak amplitude of the colorburst.*/
1810# define TV_BURST_LEVEL_MASK 0x00ff0000
1811# define TV_BURST_LEVEL_SHIFT 16
1812/** Sets the increment of the first subcarrier phase generation DDA */
1813# define TV_SCDDA1_INC_MASK 0x00000fff
1814# define TV_SCDDA1_INC_SHIFT 0
1815
1816#define TV_SC_CTL_2 0x68064
1817/** Sets the rollover for the second subcarrier phase generation DDA */
1818# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1819# define TV_SCDDA2_SIZE_SHIFT 16
1820/** Sets the increent of the second subcarrier phase generation DDA */
1821# define TV_SCDDA2_INC_MASK 0x00007fff
1822# define TV_SCDDA2_INC_SHIFT 0
1823
1824#define TV_SC_CTL_3 0x68068
1825/** Sets the rollover for the third subcarrier phase generation DDA */
1826# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1827# define TV_SCDDA3_SIZE_SHIFT 16
1828/** Sets the increent of the third subcarrier phase generation DDA */
1829# define TV_SCDDA3_INC_MASK 0x00007fff
1830# define TV_SCDDA3_INC_SHIFT 0
1831
1832#define TV_WIN_POS 0x68070
1833/** X coordinate of the display from the start of horizontal active */
1834# define TV_XPOS_MASK 0x1fff0000
1835# define TV_XPOS_SHIFT 16
1836/** Y coordinate of the display from the start of vertical active (NBR) */
1837# define TV_YPOS_MASK 0x00000fff
1838# define TV_YPOS_SHIFT 0
1839
1840#define TV_WIN_SIZE 0x68074
1841/** Horizontal size of the display window, measured in pixels*/
1842# define TV_XSIZE_MASK 0x1fff0000
1843# define TV_XSIZE_SHIFT 16
1844/**
1845 * Vertical size of the display window, measured in pixels.
1846 *
1847 * Must be even for interlaced modes.
1848 */
1849# define TV_YSIZE_MASK 0x00000fff
1850# define TV_YSIZE_SHIFT 0
1851
1852#define TV_FILTER_CTL_1 0x68080
1853/**
1854 * Enables automatic scaling calculation.
1855 *
1856 * If set, the rest of the registers are ignored, and the calculated values can
1857 * be read back from the register.
1858 */
1859# define TV_AUTO_SCALE (1 << 31)
1860/**
1861 * Disables the vertical filter.
1862 *
1863 * This is required on modes more than 1024 pixels wide */
1864# define TV_V_FILTER_BYPASS (1 << 29)
1865/** Enables adaptive vertical filtering */
1866# define TV_VADAPT (1 << 28)
1867# define TV_VADAPT_MODE_MASK (3 << 26)
1868/** Selects the least adaptive vertical filtering mode */
1869# define TV_VADAPT_MODE_LEAST (0 << 26)
1870/** Selects the moderately adaptive vertical filtering mode */
1871# define TV_VADAPT_MODE_MODERATE (1 << 26)
1872/** Selects the most adaptive vertical filtering mode */
1873# define TV_VADAPT_MODE_MOST (3 << 26)
1874/**
1875 * Sets the horizontal scaling factor.
1876 *
1877 * This should be the fractional part of the horizontal scaling factor divided
1878 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1879 *
1880 * (src width - 1) / ((oversample * dest width) - 1)
1881 */
1882# define TV_HSCALE_FRAC_MASK 0x00003fff
1883# define TV_HSCALE_FRAC_SHIFT 0
1884
1885#define TV_FILTER_CTL_2 0x68084
1886/**
1887 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1888 *
1889 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1890 */
1891# define TV_VSCALE_INT_MASK 0x00038000
1892# define TV_VSCALE_INT_SHIFT 15
1893/**
1894 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1895 *
1896 * \sa TV_VSCALE_INT_MASK
1897 */
1898# define TV_VSCALE_FRAC_MASK 0x00007fff
1899# define TV_VSCALE_FRAC_SHIFT 0
1900
1901#define TV_FILTER_CTL_3 0x68088
1902/**
1903 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1904 *
1905 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1906 *
1907 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1908 */
1909# define TV_VSCALE_IP_INT_MASK 0x00038000
1910# define TV_VSCALE_IP_INT_SHIFT 15
1911/**
1912 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1913 *
1914 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1915 *
1916 * \sa TV_VSCALE_IP_INT_MASK
1917 */
1918# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1919# define TV_VSCALE_IP_FRAC_SHIFT 0
1920
1921#define TV_CC_CONTROL 0x68090
1922# define TV_CC_ENABLE (1 << 31)
1923/**
1924 * Specifies which field to send the CC data in.
1925 *
1926 * CC data is usually sent in field 0.
1927 */
1928# define TV_CC_FID_MASK (1 << 27)
1929# define TV_CC_FID_SHIFT 27
1930/** Sets the horizontal position of the CC data. Usually 135. */
1931# define TV_CC_HOFF_MASK 0x03ff0000
1932# define TV_CC_HOFF_SHIFT 16
1933/** Sets the vertical position of the CC data. Usually 21 */
1934# define TV_CC_LINE_MASK 0x0000003f
1935# define TV_CC_LINE_SHIFT 0
1936
1937#define TV_CC_DATA 0x68094
1938# define TV_CC_RDY (1 << 31)
1939/** Second word of CC data to be transmitted. */
1940# define TV_CC_DATA_2_MASK 0x007f0000
1941# define TV_CC_DATA_2_SHIFT 16
1942/** First word of CC data to be transmitted. */
1943# define TV_CC_DATA_1_MASK 0x0000007f
1944# define TV_CC_DATA_1_SHIFT 0
1945
1946#define TV_H_LUMA_0 0x68100
1947#define TV_H_LUMA_59 0x681ec
1948#define TV_H_CHROMA_0 0x68200
1949#define TV_H_CHROMA_59 0x682ec
1950#define TV_V_LUMA_0 0x68300
1951#define TV_V_LUMA_42 0x683a8
1952#define TV_V_CHROMA_0 0x68400
1953#define TV_V_CHROMA_42 0x684a8
1954
040d87f1 1955/* Display Port */
32f9d658 1956#define DP_A 0x64000 /* eDP */
040d87f1
KP
1957#define DP_B 0x64100
1958#define DP_C 0x64200
1959#define DP_D 0x64300
1960
1961#define DP_PORT_EN (1 << 31)
1962#define DP_PIPEB_SELECT (1 << 30)
1963
1964/* Link training mode - select a suitable mode for each stage */
1965#define DP_LINK_TRAIN_PAT_1 (0 << 28)
1966#define DP_LINK_TRAIN_PAT_2 (1 << 28)
1967#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1968#define DP_LINK_TRAIN_OFF (3 << 28)
1969#define DP_LINK_TRAIN_MASK (3 << 28)
1970#define DP_LINK_TRAIN_SHIFT 28
1971
8db9d77b
ZW
1972/* CPT Link training mode */
1973#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
1974#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
1975#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
1976#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
1977#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
1978#define DP_LINK_TRAIN_SHIFT_CPT 8
1979
040d87f1
KP
1980/* Signal voltages. These are mostly controlled by the other end */
1981#define DP_VOLTAGE_0_4 (0 << 25)
1982#define DP_VOLTAGE_0_6 (1 << 25)
1983#define DP_VOLTAGE_0_8 (2 << 25)
1984#define DP_VOLTAGE_1_2 (3 << 25)
1985#define DP_VOLTAGE_MASK (7 << 25)
1986#define DP_VOLTAGE_SHIFT 25
1987
1988/* Signal pre-emphasis levels, like voltages, the other end tells us what
1989 * they want
1990 */
1991#define DP_PRE_EMPHASIS_0 (0 << 22)
1992#define DP_PRE_EMPHASIS_3_5 (1 << 22)
1993#define DP_PRE_EMPHASIS_6 (2 << 22)
1994#define DP_PRE_EMPHASIS_9_5 (3 << 22)
1995#define DP_PRE_EMPHASIS_MASK (7 << 22)
1996#define DP_PRE_EMPHASIS_SHIFT 22
1997
1998/* How many wires to use. I guess 3 was too hard */
1999#define DP_PORT_WIDTH_1 (0 << 19)
2000#define DP_PORT_WIDTH_2 (1 << 19)
2001#define DP_PORT_WIDTH_4 (3 << 19)
2002#define DP_PORT_WIDTH_MASK (7 << 19)
2003
2004/* Mystic DPCD version 1.1 special mode */
2005#define DP_ENHANCED_FRAMING (1 << 18)
2006
32f9d658
ZW
2007/* eDP */
2008#define DP_PLL_FREQ_270MHZ (0 << 16)
2009#define DP_PLL_FREQ_160MHZ (1 << 16)
2010#define DP_PLL_FREQ_MASK (3 << 16)
2011
040d87f1
KP
2012/** locked once port is enabled */
2013#define DP_PORT_REVERSAL (1 << 15)
2014
32f9d658
ZW
2015/* eDP */
2016#define DP_PLL_ENABLE (1 << 14)
2017
040d87f1
KP
2018/** sends the clock on lane 15 of the PEG for debug */
2019#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2020
2021#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2022#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2023
2024/** limit RGB values to avoid confusing TVs */
2025#define DP_COLOR_RANGE_16_235 (1 << 8)
2026
2027/** Turn on the audio link */
2028#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2029
2030/** vs and hs sync polarity */
2031#define DP_SYNC_VS_HIGH (1 << 4)
2032#define DP_SYNC_HS_HIGH (1 << 3)
2033
2034/** A fantasy */
2035#define DP_DETECTED (1 << 2)
2036
2037/** The aux channel provides a way to talk to the
2038 * signal sink for DDC etc. Max packet size supported
2039 * is 20 bytes in each direction, hence the 5 fixed
2040 * data registers
2041 */
32f9d658
ZW
2042#define DPA_AUX_CH_CTL 0x64010
2043#define DPA_AUX_CH_DATA1 0x64014
2044#define DPA_AUX_CH_DATA2 0x64018
2045#define DPA_AUX_CH_DATA3 0x6401c
2046#define DPA_AUX_CH_DATA4 0x64020
2047#define DPA_AUX_CH_DATA5 0x64024
2048
040d87f1
KP
2049#define DPB_AUX_CH_CTL 0x64110
2050#define DPB_AUX_CH_DATA1 0x64114
2051#define DPB_AUX_CH_DATA2 0x64118
2052#define DPB_AUX_CH_DATA3 0x6411c
2053#define DPB_AUX_CH_DATA4 0x64120
2054#define DPB_AUX_CH_DATA5 0x64124
2055
2056#define DPC_AUX_CH_CTL 0x64210
2057#define DPC_AUX_CH_DATA1 0x64214
2058#define DPC_AUX_CH_DATA2 0x64218
2059#define DPC_AUX_CH_DATA3 0x6421c
2060#define DPC_AUX_CH_DATA4 0x64220
2061#define DPC_AUX_CH_DATA5 0x64224
2062
2063#define DPD_AUX_CH_CTL 0x64310
2064#define DPD_AUX_CH_DATA1 0x64314
2065#define DPD_AUX_CH_DATA2 0x64318
2066#define DPD_AUX_CH_DATA3 0x6431c
2067#define DPD_AUX_CH_DATA4 0x64320
2068#define DPD_AUX_CH_DATA5 0x64324
2069
2070#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2071#define DP_AUX_CH_CTL_DONE (1 << 30)
2072#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2073#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2074#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2075#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2076#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2077#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2078#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2079#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2080#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2081#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2082#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2083#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2084#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2085#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2086#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2087#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2088#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2089#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2090#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2091
2092/*
2093 * Computing GMCH M and N values for the Display Port link
2094 *
2095 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2096 *
2097 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2098 *
2099 * The GMCH value is used internally
2100 *
2101 * bytes_per_pixel is the number of bytes coming out of the plane,
2102 * which is after the LUTs, so we want the bytes for our color format.
2103 * For our current usage, this is always 3, one byte for R, G and B.
2104 */
2105#define PIPEA_GMCH_DATA_M 0x70050
2106#define PIPEB_GMCH_DATA_M 0x71050
2107
2108/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2109#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2110#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2111
2112#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2113
2114#define PIPEA_GMCH_DATA_N 0x70054
2115#define PIPEB_GMCH_DATA_N 0x71054
2116#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2117
2118/*
2119 * Computing Link M and N values for the Display Port link
2120 *
2121 * Link M / N = pixel_clock / ls_clk
2122 *
2123 * (the DP spec calls pixel_clock the 'strm_clk')
2124 *
2125 * The Link value is transmitted in the Main Stream
2126 * Attributes and VB-ID.
2127 */
2128
2129#define PIPEA_DP_LINK_M 0x70060
2130#define PIPEB_DP_LINK_M 0x71060
2131#define PIPEA_DP_LINK_M_MASK (0xffffff)
2132
2133#define PIPEA_DP_LINK_N 0x70064
2134#define PIPEB_DP_LINK_N 0x71064
2135#define PIPEA_DP_LINK_N_MASK (0xffffff)
2136
585fb111
JB
2137/* Display & cursor control */
2138
2139/* Pipe A */
2140#define PIPEADSL 0x70000
9d0498a2 2141#define DSL_LINEMASK 0x00000fff
585fb111 2142#define PIPEACONF 0x70008
5eddb70b
CW
2143#define PIPECONF_ENABLE (1<<31)
2144#define PIPECONF_DISABLE 0
2145#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2146#define I965_PIPECONF_ACTIVE (1<<30)
5eddb70b
CW
2147#define PIPECONF_SINGLE_WIDE 0
2148#define PIPECONF_PIPE_UNLOCKED 0
2149#define PIPECONF_PIPE_LOCKED (1<<25)
2150#define PIPECONF_PALETTE 0
2151#define PIPECONF_GAMMA (1<<24)
585fb111
JB
2152#define PIPECONF_FORCE_BORDER (1<<25)
2153#define PIPECONF_PROGRESSIVE (0 << 21)
2154#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2155#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
652c393a 2156#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2157#define PIPECONF_BPP_MASK (0x000000e0)
2158#define PIPECONF_BPP_8 (0<<5)
2159#define PIPECONF_BPP_10 (1<<5)
2160#define PIPECONF_BPP_6 (2<<5)
2161#define PIPECONF_BPP_12 (3<<5)
2162#define PIPECONF_DITHER_EN (1<<4)
2163#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2164#define PIPECONF_DITHER_TYPE_SP (0<<2)
2165#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2166#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2167#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
585fb111
JB
2168#define PIPEASTAT 0x70024
2169#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2170#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2171#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2172#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2173#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2174#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2175#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2176#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2177#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2178#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2179#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2180#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2181#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2182#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2183#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2184#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2185#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2186#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2187#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2188#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2189#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2190#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2191#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2192#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2193#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2194#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2195#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2196#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2197#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58a27471
ZW
2198#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
2199#define PIPE_8BPC (0 << 5)
2200#define PIPE_10BPC (1 << 5)
2201#define PIPE_6BPC (2 << 5)
2202#define PIPE_12BPC (3 << 5)
585fb111 2203
5eddb70b
CW
2204#define PIPECONF(pipe) _PIPE(pipe, PIPEACONF, PIPEBCONF)
2205
585fb111
JB
2206#define DSPARB 0x70030
2207#define DSPARB_CSTART_MASK (0x7f << 7)
2208#define DSPARB_CSTART_SHIFT 7
2209#define DSPARB_BSTART_MASK (0x7f)
2210#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2211#define DSPARB_BEND_SHIFT 9 /* on 855 */
2212#define DSPARB_AEND_SHIFT 0
2213
2214#define DSPFW1 0x70034
0e442c60 2215#define DSPFW_SR_SHIFT 23
d4294342 2216#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2217#define DSPFW_CURSORB_SHIFT 16
d4294342 2218#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2219#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2220#define DSPFW_PLANEB_MASK (0x7f<<8)
2221#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2222#define DSPFW2 0x70038
0e442c60 2223#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2224#define DSPFW_CURSORA_SHIFT 8
d4294342 2225#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2226#define DSPFW3 0x7003c
0e442c60
JB
2227#define DSPFW_HPLL_SR_EN (1<<31)
2228#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2229#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2230#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2231#define DSPFW_HPLL_CURSOR_SHIFT 16
2232#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2233#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd
SL
2234
2235/* FIFO watermark sizes etc */
0e442c60 2236#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2237#define I915_FIFO_LINE_SIZE 64
2238#define I830_FIFO_LINE_SIZE 32
0e442c60
JB
2239
2240#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2241#define I965_FIFO_SIZE 512
2242#define I945_FIFO_SIZE 127
7662c8bd 2243#define I915_FIFO_SIZE 95
dff33cfc 2244#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2245#define I830_FIFO_SIZE 95
0e442c60
JB
2246
2247#define G4X_MAX_WM 0x3f
7662c8bd
SL
2248#define I915_MAX_WM 0x3f
2249
f2b115e6
AJ
2250#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2251#define PINEVIEW_FIFO_LINE_SIZE 64
2252#define PINEVIEW_MAX_WM 0x1ff
2253#define PINEVIEW_DFT_WM 0x3f
2254#define PINEVIEW_DFT_HPLLOFF_WM 0
2255#define PINEVIEW_GUARD_WM 10
2256#define PINEVIEW_CURSOR_FIFO 64
2257#define PINEVIEW_CURSOR_MAX_WM 0x3f
2258#define PINEVIEW_CURSOR_DFT_WM 0
2259#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2260
4fe5e611
ZY
2261#define I965_CURSOR_FIFO 64
2262#define I965_CURSOR_MAX_WM 32
2263#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2264
2265/* define the Watermark register on Ironlake */
2266#define WM0_PIPEA_ILK 0x45100
2267#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2268#define WM0_PIPE_PLANE_SHIFT 16
2269#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2270#define WM0_PIPE_SPRITE_SHIFT 8
2271#define WM0_PIPE_CURSOR_MASK (0x1f)
2272
2273#define WM0_PIPEB_ILK 0x45104
2274#define WM1_LP_ILK 0x45108
2275#define WM1_LP_SR_EN (1<<31)
2276#define WM1_LP_LATENCY_SHIFT 24
2277#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2278#define WM1_LP_FBC_MASK (0xf<<20)
2279#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2280#define WM1_LP_SR_MASK (0x1ff<<8)
2281#define WM1_LP_SR_SHIFT 8
2282#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2283#define WM2_LP_ILK 0x4510c
2284#define WM2_LP_EN (1<<31)
2285#define WM3_LP_ILK 0x45110
2286#define WM3_LP_EN (1<<31)
2287#define WM1S_LP_ILK 0x45120
2288#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2289
2290/* Memory latency timer register */
2291#define MLTR_ILK 0x11222
2292/* the unit of memory self-refresh latency time is 0.5us */
2293#define ILK_SRLT_MASK 0x3f
2294
2295/* define the fifo size on Ironlake */
2296#define ILK_DISPLAY_FIFO 128
2297#define ILK_DISPLAY_MAXWM 64
2298#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2299#define ILK_CURSOR_FIFO 32
2300#define ILK_CURSOR_MAXWM 16
2301#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2302
2303#define ILK_DISPLAY_SR_FIFO 512
2304#define ILK_DISPLAY_MAX_SRWM 0x1ff
2305#define ILK_DISPLAY_DFT_SRWM 0x3f
2306#define ILK_CURSOR_SR_FIFO 64
2307#define ILK_CURSOR_MAX_SRWM 0x3f
2308#define ILK_CURSOR_DFT_SRWM 8
2309
2310#define ILK_FIFO_LINE_SIZE 64
2311
585fb111
JB
2312/*
2313 * The two pipe frame counter registers are not synchronized, so
2314 * reading a stable value is somewhat tricky. The following code
2315 * should work:
2316 *
2317 * do {
2318 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2319 * PIPE_FRAME_HIGH_SHIFT;
2320 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2321 * PIPE_FRAME_LOW_SHIFT);
2322 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2323 * PIPE_FRAME_HIGH_SHIFT);
2324 * } while (high1 != high2);
2325 * frame = (high1 << 8) | low1;
2326 */
2327#define PIPEAFRAMEHIGH 0x70040
2328#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2329#define PIPE_FRAME_HIGH_SHIFT 0
2330#define PIPEAFRAMEPIXEL 0x70044
2331#define PIPE_FRAME_LOW_MASK 0xff000000
2332#define PIPE_FRAME_LOW_SHIFT 24
2333#define PIPE_PIXEL_MASK 0x00ffffff
2334#define PIPE_PIXEL_SHIFT 0
9880b7a5
JB
2335/* GM45+ just has to be different */
2336#define PIPEA_FRMCOUNT_GM45 0x70040
2337#define PIPEA_FLIPCOUNT_GM45 0x70044
585fb111
JB
2338
2339/* Cursor A & B regs */
2340#define CURACNTR 0x70080
14b60391
JB
2341/* Old style CUR*CNTR flags (desktop 8xx) */
2342#define CURSOR_ENABLE 0x80000000
2343#define CURSOR_GAMMA_ENABLE 0x40000000
2344#define CURSOR_STRIDE_MASK 0x30000000
2345#define CURSOR_FORMAT_SHIFT 24
2346#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2347#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2348#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2349#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2350#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2351#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2352/* New style CUR*CNTR flags */
2353#define CURSOR_MODE 0x27
585fb111
JB
2354#define CURSOR_MODE_DISABLE 0x00
2355#define CURSOR_MODE_64_32B_AX 0x07
2356#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2357#define MCURSOR_PIPE_SELECT (1 << 28)
2358#define MCURSOR_PIPE_A 0x00
2359#define MCURSOR_PIPE_B (1 << 28)
585fb111
JB
2360#define MCURSOR_GAMMA_ENABLE (1 << 26)
2361#define CURABASE 0x70084
2362#define CURAPOS 0x70088
2363#define CURSOR_POS_MASK 0x007FF
2364#define CURSOR_POS_SIGN 0x8000
2365#define CURSOR_X_SHIFT 0
2366#define CURSOR_Y_SHIFT 16
14b60391 2367#define CURSIZE 0x700a0
585fb111
JB
2368#define CURBCNTR 0x700c0
2369#define CURBBASE 0x700c4
2370#define CURBPOS 0x700c8
2371
2372/* Display A control */
2373#define DSPACNTR 0x70180
2374#define DISPLAY_PLANE_ENABLE (1<<31)
2375#define DISPLAY_PLANE_DISABLE 0
2376#define DISPPLANE_GAMMA_ENABLE (1<<30)
2377#define DISPPLANE_GAMMA_DISABLE 0
2378#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2379#define DISPPLANE_8BPP (0x2<<26)
2380#define DISPPLANE_15_16BPP (0x4<<26)
2381#define DISPPLANE_16BPP (0x5<<26)
2382#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2383#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2384#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2385#define DISPPLANE_STEREO_ENABLE (1<<25)
2386#define DISPPLANE_STEREO_DISABLE 0
2387#define DISPPLANE_SEL_PIPE_MASK (1<<24)
2388#define DISPPLANE_SEL_PIPE_A 0
2389#define DISPPLANE_SEL_PIPE_B (1<<24)
2390#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2391#define DISPPLANE_SRC_KEY_DISABLE 0
2392#define DISPPLANE_LINE_DOUBLE (1<<20)
2393#define DISPPLANE_NO_LINE_DOUBLE 0
2394#define DISPPLANE_STEREO_POLARITY_FIRST 0
2395#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2396#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2397#define DISPPLANE_TILED (1<<10)
585fb111
JB
2398#define DSPAADDR 0x70184
2399#define DSPASTRIDE 0x70188
2400#define DSPAPOS 0x7018C /* reserved */
2401#define DSPASIZE 0x70190
2402#define DSPASURF 0x7019C /* 965+ only */
2403#define DSPATILEOFF 0x701A4 /* 965+ only */
2404
5eddb70b
CW
2405#define DSPCNTR(plane) _PIPE(plane, DSPACNTR, DSPBCNTR)
2406#define DSPADDR(plane) _PIPE(plane, DSPAADDR, DSPBADDR)
2407#define DSPSTRIDE(plane) _PIPE(plane, DSPASTRIDE, DSPBSTRIDE)
2408#define DSPPOS(plane) _PIPE(plane, DSPAPOS, DSPBPOS)
2409#define DSPSIZE(plane) _PIPE(plane, DSPASIZE, DSPBSIZE)
2410#define DSPSURF(plane) _PIPE(plane, DSPASURF, DSPBSURF)
2411#define DSPTILEOFF(plane) _PIPE(plane, DSPATILEOFF, DSPBTILEOFF)
2412
585fb111
JB
2413/* VBIOS flags */
2414#define SWF00 0x71410
2415#define SWF01 0x71414
2416#define SWF02 0x71418
2417#define SWF03 0x7141c
2418#define SWF04 0x71420
2419#define SWF05 0x71424
2420#define SWF06 0x71428
2421#define SWF10 0x70410
2422#define SWF11 0x70414
2423#define SWF14 0x71420
2424#define SWF30 0x72414
2425#define SWF31 0x72418
2426#define SWF32 0x7241c
2427
2428/* Pipe B */
2429#define PIPEBDSL 0x71000
2430#define PIPEBCONF 0x71008
2431#define PIPEBSTAT 0x71024
2432#define PIPEBFRAMEHIGH 0x71040
2433#define PIPEBFRAMEPIXEL 0x71044
9880b7a5
JB
2434#define PIPEB_FRMCOUNT_GM45 0x71040
2435#define PIPEB_FLIPCOUNT_GM45 0x71044
2436
585fb111
JB
2437
2438/* Display B control */
2439#define DSPBCNTR 0x71180
2440#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2441#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2442#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2443#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2444#define DSPBADDR 0x71184
2445#define DSPBSTRIDE 0x71188
2446#define DSPBPOS 0x7118C
2447#define DSPBSIZE 0x71190
2448#define DSPBSURF 0x7119C
2449#define DSPBTILEOFF 0x711A4
2450
2451/* VBIOS regs */
2452#define VGACNTRL 0x71400
2453# define VGA_DISP_DISABLE (1 << 31)
2454# define VGA_2X_MODE (1 << 30)
2455# define VGA_PIPE_B_SELECT (1 << 29)
2456
f2b115e6 2457/* Ironlake */
b9055052
ZW
2458
2459#define CPU_VGACNTRL 0x41000
2460
2461#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2462#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2463#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2464#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2465#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2466#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2467#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2468#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2469#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2470
2471/* refresh rate hardware control */
2472#define RR_HW_CTL 0x45300
2473#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2474#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2475
2476#define FDI_PLL_BIOS_0 0x46000
021357ac 2477#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
2478#define FDI_PLL_BIOS_1 0x46004
2479#define FDI_PLL_BIOS_2 0x46008
2480#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2481#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2482#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2483
8956c8bb
EA
2484#define PCH_DSPCLK_GATE_D 0x42020
2485# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2486# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2487
2488#define PCH_3DCGDIS0 0x46020
2489# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2490# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2491
b9055052
ZW
2492#define FDI_PLL_FREQ_CTL 0x46030
2493#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2494#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2495#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2496
2497
2498#define PIPEA_DATA_M1 0x60030
2499#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2500#define TU_SIZE_MASK 0x7e000000
5eddb70b 2501#define PIPE_DATA_M1_OFFSET 0
b9055052 2502#define PIPEA_DATA_N1 0x60034
5eddb70b 2503#define PIPE_DATA_N1_OFFSET 0
b9055052
ZW
2504
2505#define PIPEA_DATA_M2 0x60038
5eddb70b 2506#define PIPE_DATA_M2_OFFSET 0
b9055052 2507#define PIPEA_DATA_N2 0x6003c
5eddb70b 2508#define PIPE_DATA_N2_OFFSET 0
b9055052
ZW
2509
2510#define PIPEA_LINK_M1 0x60040
5eddb70b 2511#define PIPE_LINK_M1_OFFSET 0
b9055052 2512#define PIPEA_LINK_N1 0x60044
5eddb70b 2513#define PIPE_LINK_N1_OFFSET 0
b9055052
ZW
2514
2515#define PIPEA_LINK_M2 0x60048
5eddb70b 2516#define PIPE_LINK_M2_OFFSET 0
b9055052 2517#define PIPEA_LINK_N2 0x6004c
5eddb70b 2518#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
2519
2520/* PIPEB timing regs are same start from 0x61000 */
2521
2522#define PIPEB_DATA_M1 0x61030
b9055052 2523#define PIPEB_DATA_N1 0x61034
b9055052
ZW
2524
2525#define PIPEB_DATA_M2 0x61038
b9055052 2526#define PIPEB_DATA_N2 0x6103c
b9055052
ZW
2527
2528#define PIPEB_LINK_M1 0x61040
b9055052 2529#define PIPEB_LINK_N1 0x61044
b9055052
ZW
2530
2531#define PIPEB_LINK_M2 0x61048
b9055052 2532#define PIPEB_LINK_N2 0x6104c
5eddb70b
CW
2533
2534#define PIPE_DATA_M1(pipe) _PIPE(pipe, PIPEA_DATA_M1, PIPEB_DATA_M1)
2535#define PIPE_DATA_N1(pipe) _PIPE(pipe, PIPEA_DATA_N1, PIPEB_DATA_N1)
2536#define PIPE_DATA_M2(pipe) _PIPE(pipe, PIPEA_DATA_M2, PIPEB_DATA_M2)
2537#define PIPE_DATA_N2(pipe) _PIPE(pipe, PIPEA_DATA_N2, PIPEB_DATA_N2)
2538#define PIPE_LINK_M1(pipe) _PIPE(pipe, PIPEA_LINK_M1, PIPEB_LINK_M1)
2539#define PIPE_LINK_N1(pipe) _PIPE(pipe, PIPEA_LINK_N1, PIPEB_LINK_N1)
2540#define PIPE_LINK_M2(pipe) _PIPE(pipe, PIPEA_LINK_M2, PIPEB_LINK_M2)
2541#define PIPE_LINK_N2(pipe) _PIPE(pipe, PIPEA_LINK_N2, PIPEB_LINK_N2)
b9055052
ZW
2542
2543/* CPU panel fitter */
2544#define PFA_CTL_1 0x68080
2545#define PFB_CTL_1 0x68880
2546#define PF_ENABLE (1<<31)
b1f60b70
ZW
2547#define PF_FILTER_MASK (3<<23)
2548#define PF_FILTER_PROGRAMMED (0<<23)
2549#define PF_FILTER_MED_3x3 (1<<23)
2550#define PF_FILTER_EDGE_ENHANCE (2<<23)
2551#define PF_FILTER_EDGE_SOFTEN (3<<23)
249c0e64
ZW
2552#define PFA_WIN_SZ 0x68074
2553#define PFB_WIN_SZ 0x68874
8dd81a38
ZW
2554#define PFA_WIN_POS 0x68070
2555#define PFB_WIN_POS 0x68870
b9055052
ZW
2556
2557/* legacy palette */
2558#define LGC_PALETTE_A 0x4a000
2559#define LGC_PALETTE_B 0x4a800
2560
2561/* interrupts */
2562#define DE_MASTER_IRQ_CONTROL (1 << 31)
2563#define DE_SPRITEB_FLIP_DONE (1 << 29)
2564#define DE_SPRITEA_FLIP_DONE (1 << 28)
2565#define DE_PLANEB_FLIP_DONE (1 << 27)
2566#define DE_PLANEA_FLIP_DONE (1 << 26)
2567#define DE_PCU_EVENT (1 << 25)
2568#define DE_GTT_FAULT (1 << 24)
2569#define DE_POISON (1 << 23)
2570#define DE_PERFORM_COUNTER (1 << 22)
2571#define DE_PCH_EVENT (1 << 21)
2572#define DE_AUX_CHANNEL_A (1 << 20)
2573#define DE_DP_A_HOTPLUG (1 << 19)
2574#define DE_GSE (1 << 18)
2575#define DE_PIPEB_VBLANK (1 << 15)
2576#define DE_PIPEB_EVEN_FIELD (1 << 14)
2577#define DE_PIPEB_ODD_FIELD (1 << 13)
2578#define DE_PIPEB_LINE_COMPARE (1 << 12)
2579#define DE_PIPEB_VSYNC (1 << 11)
2580#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2581#define DE_PIPEA_VBLANK (1 << 7)
2582#define DE_PIPEA_EVEN_FIELD (1 << 6)
2583#define DE_PIPEA_ODD_FIELD (1 << 5)
2584#define DE_PIPEA_LINE_COMPARE (1 << 4)
2585#define DE_PIPEA_VSYNC (1 << 3)
2586#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2587
2588#define DEISR 0x44000
2589#define DEIMR 0x44004
2590#define DEIIR 0x44008
2591#define DEIER 0x4400c
2592
2593/* GT interrupt */
e552eb70 2594#define GT_PIPE_NOTIFY (1 << 4)
b9055052
ZW
2595#define GT_SYNC_STATUS (1 << 2)
2596#define GT_USER_INTERRUPT (1 << 0)
d1b851fc
ZN
2597#define GT_BSD_USER_INTERRUPT (1 << 5)
2598
b9055052
ZW
2599
2600#define GTISR 0x44010
2601#define GTIMR 0x44014
2602#define GTIIR 0x44018
2603#define GTIER 0x4401c
2604
7f8a8569
ZW
2605#define ILK_DISPLAY_CHICKEN2 0x42004
2606#define ILK_DPARB_GATE (1<<22)
2607#define ILK_VSDPFD_FULL (1<<21)
2608#define ILK_DSPCLK_GATE 0x42020
2609#define ILK_DPARB_CLK_GATE (1<<5)
b52eb4dc
ZY
2610/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
2611#define ILK_CLK_FBC (1<<7)
2612#define ILK_DPFC_DIS1 (1<<8)
2613#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 2614
553bd149
ZW
2615#define DISP_ARB_CTL 0x45000
2616#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 2617#define DISP_FBC_WM_DIS (1<<15)
553bd149 2618
b9055052
ZW
2619/* PCH */
2620
2621/* south display engine interrupt */
2622#define SDE_CRT_HOTPLUG (1 << 11)
2623#define SDE_PORTD_HOTPLUG (1 << 10)
2624#define SDE_PORTC_HOTPLUG (1 << 9)
2625#define SDE_PORTB_HOTPLUG (1 << 8)
2626#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 2627#define SDE_HOTPLUG_MASK (0xf << 8)
8db9d77b
ZW
2628/* CPT */
2629#define SDE_CRT_HOTPLUG_CPT (1 << 19)
2630#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2631#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2632#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
b9055052
ZW
2633
2634#define SDEISR 0xc4000
2635#define SDEIMR 0xc4004
2636#define SDEIIR 0xc4008
2637#define SDEIER 0xc400c
2638
2639/* digital port hotplug */
2640#define PCH_PORT_HOTPLUG 0xc4030
2641#define PORTD_HOTPLUG_ENABLE (1 << 20)
2642#define PORTD_PULSE_DURATION_2ms (0)
2643#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2644#define PORTD_PULSE_DURATION_6ms (2 << 18)
2645#define PORTD_PULSE_DURATION_100ms (3 << 18)
2646#define PORTD_HOTPLUG_NO_DETECT (0)
2647#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2648#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2649#define PORTC_HOTPLUG_ENABLE (1 << 12)
2650#define PORTC_PULSE_DURATION_2ms (0)
2651#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2652#define PORTC_PULSE_DURATION_6ms (2 << 10)
2653#define PORTC_PULSE_DURATION_100ms (3 << 10)
2654#define PORTC_HOTPLUG_NO_DETECT (0)
2655#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2656#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2657#define PORTB_HOTPLUG_ENABLE (1 << 4)
2658#define PORTB_PULSE_DURATION_2ms (0)
2659#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2660#define PORTB_PULSE_DURATION_6ms (2 << 2)
2661#define PORTB_PULSE_DURATION_100ms (3 << 2)
2662#define PORTB_HOTPLUG_NO_DETECT (0)
2663#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2664#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2665
2666#define PCH_GPIOA 0xc5010
2667#define PCH_GPIOB 0xc5014
2668#define PCH_GPIOC 0xc5018
2669#define PCH_GPIOD 0xc501c
2670#define PCH_GPIOE 0xc5020
2671#define PCH_GPIOF 0xc5024
2672
f0217c42
EA
2673#define PCH_GMBUS0 0xc5100
2674#define PCH_GMBUS1 0xc5104
2675#define PCH_GMBUS2 0xc5108
2676#define PCH_GMBUS3 0xc510c
2677#define PCH_GMBUS4 0xc5110
2678#define PCH_GMBUS5 0xc5120
2679
b9055052
ZW
2680#define PCH_DPLL_A 0xc6014
2681#define PCH_DPLL_B 0xc6018
5eddb70b 2682#define PCH_DPLL(pipe) _PIPE(pipe, PCH_DPLL_A, PCH_DPLL_B)
b9055052
ZW
2683
2684#define PCH_FPA0 0xc6040
2685#define PCH_FPA1 0xc6044
2686#define PCH_FPB0 0xc6048
2687#define PCH_FPB1 0xc604c
5eddb70b
CW
2688#define PCH_FP0(pipe) _PIPE(pipe, PCH_FPA0, PCH_FPB0)
2689#define PCH_FP1(pipe) _PIPE(pipe, PCH_FPA1, PCH_FPB1)
b9055052
ZW
2690
2691#define PCH_DPLL_TEST 0xc606c
2692
2693#define PCH_DREF_CONTROL 0xC6200
2694#define DREF_CONTROL_MASK 0x7fc3
2695#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2696#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2697#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2698#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2699#define DREF_SSC_SOURCE_DISABLE (0<<11)
2700#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 2701#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
2702#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2703#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2704#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 2705#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
2706#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2707#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2708#define DREF_SSC4_DOWNSPREAD (0<<6)
2709#define DREF_SSC4_CENTERSPREAD (1<<6)
2710#define DREF_SSC1_DISABLE (0<<1)
2711#define DREF_SSC1_ENABLE (1<<1)
2712#define DREF_SSC4_DISABLE (0)
2713#define DREF_SSC4_ENABLE (1)
2714
2715#define PCH_RAWCLK_FREQ 0xc6204
2716#define FDL_TP1_TIMER_SHIFT 12
2717#define FDL_TP1_TIMER_MASK (3<<12)
2718#define FDL_TP2_TIMER_SHIFT 10
2719#define FDL_TP2_TIMER_MASK (3<<10)
2720#define RAWCLK_FREQ_MASK 0x3ff
2721
2722#define PCH_DPLL_TMR_CFG 0xc6208
2723
2724#define PCH_SSC4_PARMS 0xc6210
2725#define PCH_SSC4_AUX_PARMS 0xc6214
2726
8db9d77b
ZW
2727#define PCH_DPLL_SEL 0xc7000
2728#define TRANSA_DPLL_ENABLE (1<<3)
2729#define TRANSA_DPLLB_SEL (1<<0)
2730#define TRANSA_DPLLA_SEL 0
2731#define TRANSB_DPLL_ENABLE (1<<7)
2732#define TRANSB_DPLLB_SEL (1<<4)
2733#define TRANSB_DPLLA_SEL (0)
2734#define TRANSC_DPLL_ENABLE (1<<11)
2735#define TRANSC_DPLLB_SEL (1<<8)
2736#define TRANSC_DPLLA_SEL (0)
2737
b9055052
ZW
2738/* transcoder */
2739
2740#define TRANS_HTOTAL_A 0xe0000
2741#define TRANS_HTOTAL_SHIFT 16
2742#define TRANS_HACTIVE_SHIFT 0
2743#define TRANS_HBLANK_A 0xe0004
2744#define TRANS_HBLANK_END_SHIFT 16
2745#define TRANS_HBLANK_START_SHIFT 0
2746#define TRANS_HSYNC_A 0xe0008
2747#define TRANS_HSYNC_END_SHIFT 16
2748#define TRANS_HSYNC_START_SHIFT 0
2749#define TRANS_VTOTAL_A 0xe000c
2750#define TRANS_VTOTAL_SHIFT 16
2751#define TRANS_VACTIVE_SHIFT 0
2752#define TRANS_VBLANK_A 0xe0010
2753#define TRANS_VBLANK_END_SHIFT 16
2754#define TRANS_VBLANK_START_SHIFT 0
2755#define TRANS_VSYNC_A 0xe0014
2756#define TRANS_VSYNC_END_SHIFT 16
2757#define TRANS_VSYNC_START_SHIFT 0
2758
2759#define TRANSA_DATA_M1 0xe0030
2760#define TRANSA_DATA_N1 0xe0034
2761#define TRANSA_DATA_M2 0xe0038
2762#define TRANSA_DATA_N2 0xe003c
2763#define TRANSA_DP_LINK_M1 0xe0040
2764#define TRANSA_DP_LINK_N1 0xe0044
2765#define TRANSA_DP_LINK_M2 0xe0048
2766#define TRANSA_DP_LINK_N2 0xe004c
2767
2768#define TRANS_HTOTAL_B 0xe1000
2769#define TRANS_HBLANK_B 0xe1004
2770#define TRANS_HSYNC_B 0xe1008
2771#define TRANS_VTOTAL_B 0xe100c
2772#define TRANS_VBLANK_B 0xe1010
2773#define TRANS_VSYNC_B 0xe1014
2774
5eddb70b
CW
2775#define TRANS_HTOTAL(pipe) _PIPE(pipe, TRANS_HTOTAL_A, TRANS_HTOTAL_B)
2776#define TRANS_HBLANK(pipe) _PIPE(pipe, TRANS_HBLANK_A, TRANS_HBLANK_B)
2777#define TRANS_HSYNC(pipe) _PIPE(pipe, TRANS_HSYNC_A, TRANS_HSYNC_B)
2778#define TRANS_VTOTAL(pipe) _PIPE(pipe, TRANS_VTOTAL_A, TRANS_VTOTAL_B)
2779#define TRANS_VBLANK(pipe) _PIPE(pipe, TRANS_VBLANK_A, TRANS_VBLANK_B)
2780#define TRANS_VSYNC(pipe) _PIPE(pipe, TRANS_VSYNC_A, TRANS_VSYNC_B)
2781
b9055052
ZW
2782#define TRANSB_DATA_M1 0xe1030
2783#define TRANSB_DATA_N1 0xe1034
2784#define TRANSB_DATA_M2 0xe1038
2785#define TRANSB_DATA_N2 0xe103c
2786#define TRANSB_DP_LINK_M1 0xe1040
2787#define TRANSB_DP_LINK_N1 0xe1044
2788#define TRANSB_DP_LINK_M2 0xe1048
2789#define TRANSB_DP_LINK_N2 0xe104c
2790
2791#define TRANSACONF 0xf0008
2792#define TRANSBCONF 0xf1008
5eddb70b 2793#define TRANSCONF(plane) _PIPE(plane, TRANSACONF, TRANSBCONF)
b9055052
ZW
2794#define TRANS_DISABLE (0<<31)
2795#define TRANS_ENABLE (1<<31)
2796#define TRANS_STATE_MASK (1<<30)
2797#define TRANS_STATE_DISABLE (0<<30)
2798#define TRANS_STATE_ENABLE (1<<30)
2799#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2800#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2801#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2802#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2803#define TRANS_DP_AUDIO_ONLY (1<<26)
2804#define TRANS_DP_VIDEO_AUDIO (0<<26)
2805#define TRANS_PROGRESSIVE (0<<21)
2806#define TRANS_8BPC (0<<5)
2807#define TRANS_10BPC (1<<5)
2808#define TRANS_6BPC (2<<5)
2809#define TRANS_12BPC (3<<5)
2810
2811#define FDI_RXA_CHICKEN 0xc200c
2812#define FDI_RXB_CHICKEN 0xc2010
2813#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
2814
2815/* CPU: FDI_TX */
2816#define FDI_TXA_CTL 0x60100
2817#define FDI_TXB_CTL 0x61100
5eddb70b 2818#define FDI_TX_CTL(pipe) _PIPE(pipe, FDI_TXA_CTL, FDI_TXB_CTL)
b9055052
ZW
2819#define FDI_TX_DISABLE (0<<31)
2820#define FDI_TX_ENABLE (1<<31)
2821#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2822#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2823#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2824#define FDI_LINK_TRAIN_NONE (3<<28)
2825#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2826#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2827#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2828#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2829#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2830#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2831#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2832#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
2833/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
2834 SNB has different settings. */
2835/* SNB A-stepping */
2836#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2837#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2838#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2839#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2840/* SNB B-stepping */
2841#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2842#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2843#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2844#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2845#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
2846#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2847#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2848#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2849#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2850#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 2851/* Ironlake: hardwired to 1 */
b9055052
ZW
2852#define FDI_TX_PLL_ENABLE (1<<14)
2853/* both Tx and Rx */
2854#define FDI_SCRAMBLING_ENABLE (0<<7)
2855#define FDI_SCRAMBLING_DISABLE (1<<7)
2856
2857/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2858#define FDI_RXA_CTL 0xf000c
2859#define FDI_RXB_CTL 0xf100c
5eddb70b 2860#define FDI_RX_CTL(pipe) _PIPE(pipe, FDI_RXA_CTL, FDI_RXB_CTL)
b9055052 2861#define FDI_RX_ENABLE (1<<31)
b9055052
ZW
2862/* train, dp width same as FDI_TX */
2863#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2864#define FDI_8BPC (0<<16)
2865#define FDI_10BPC (1<<16)
2866#define FDI_6BPC (2<<16)
2867#define FDI_12BPC (3<<16)
2868#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2869#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2870#define FDI_RX_PLL_ENABLE (1<<13)
2871#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2872#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2873#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2874#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2875#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 2876#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
2877/* CPT */
2878#define FDI_AUTO_TRAINING (1<<10)
2879#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
2880#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
2881#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
2882#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
2883#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052
ZW
2884
2885#define FDI_RXA_MISC 0xf0010
2886#define FDI_RXB_MISC 0xf1010
2887#define FDI_RXA_TUSIZE1 0xf0030
2888#define FDI_RXA_TUSIZE2 0xf0038
2889#define FDI_RXB_TUSIZE1 0xf1030
2890#define FDI_RXB_TUSIZE2 0xf1038
5eddb70b
CW
2891#define FDI_RX_MISC(pipe) _PIPE(pipe, FDI_RXA_MISC, FDI_RXB_MISC)
2892#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, FDI_RXA_TUSIZE1, FDI_RXB_TUSIZE1)
2893#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, FDI_RXA_TUSIZE2, FDI_RXB_TUSIZE2)
b9055052
ZW
2894
2895/* FDI_RX interrupt register format */
2896#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2897#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2898#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2899#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2900#define FDI_RX_FS_CODE_ERR (1<<6)
2901#define FDI_RX_FE_CODE_ERR (1<<5)
2902#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2903#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2904#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2905#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2906#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2907
2908#define FDI_RXA_IIR 0xf0014
2909#define FDI_RXA_IMR 0xf0018
2910#define FDI_RXB_IIR 0xf1014
2911#define FDI_RXB_IMR 0xf1018
5eddb70b
CW
2912#define FDI_RX_IIR(pipe) _PIPE(pipe, FDI_RXA_IIR, FDI_RXB_IIR)
2913#define FDI_RX_IMR(pipe) _PIPE(pipe, FDI_RXA_IMR, FDI_RXB_IMR)
b9055052
ZW
2914
2915#define FDI_PLL_CTL_1 0xfe000
2916#define FDI_PLL_CTL_2 0xfe004
2917
2918/* CRT */
2919#define PCH_ADPA 0xe1100
2920#define ADPA_TRANS_SELECT_MASK (1<<30)
2921#define ADPA_TRANS_A_SELECT 0
2922#define ADPA_TRANS_B_SELECT (1<<30)
2923#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2924#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2925#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2926#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2927#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2928#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2929#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2930#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2931#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2932#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2933#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2934#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2935#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2936#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2937#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2938#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2939#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2940#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2941#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2942
2943/* or SDVOB */
2944#define HDMIB 0xe1140
2945#define PORT_ENABLE (1 << 31)
2946#define TRANSCODER_A (0)
2947#define TRANSCODER_B (1 << 30)
2948#define COLOR_FORMAT_8bpc (0)
2949#define COLOR_FORMAT_12bpc (3 << 26)
2950#define SDVOB_HOTPLUG_ENABLE (1 << 23)
2951#define SDVO_ENCODING (0)
2952#define TMDS_ENCODING (2 << 10)
2953#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
2954/* CPT */
2955#define HDMI_MODE_SELECT (1 << 9)
2956#define DVI_MODE_SELECT (0)
b9055052
ZW
2957#define SDVOB_BORDER_ENABLE (1 << 7)
2958#define AUDIO_ENABLE (1 << 6)
2959#define VSYNC_ACTIVE_HIGH (1 << 4)
2960#define HSYNC_ACTIVE_HIGH (1 << 3)
2961#define PORT_DETECTED (1 << 2)
2962
461ed3ca
ZY
2963/* PCH SDVOB multiplex with HDMIB */
2964#define PCH_SDVOB HDMIB
2965
b9055052
ZW
2966#define HDMIC 0xe1150
2967#define HDMID 0xe1160
2968
2969#define PCH_LVDS 0xe1180
2970#define LVDS_DETECTED (1 << 1)
2971
2972#define BLC_PWM_CPU_CTL2 0x48250
2973#define PWM_ENABLE (1 << 31)
2974#define PWM_PIPE_A (0 << 29)
2975#define PWM_PIPE_B (1 << 29)
2976#define BLC_PWM_CPU_CTL 0x48254
2977
2978#define BLC_PWM_PCH_CTL1 0xc8250
2979#define PWM_PCH_ENABLE (1 << 31)
2980#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2981#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2982#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2983#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2984
2985#define BLC_PWM_PCH_CTL2 0xc8254
2986
2987#define PCH_PP_STATUS 0xc7200
2988#define PCH_PP_CONTROL 0xc7204
4a655f04 2989#define PANEL_UNLOCK_REGS (0xabcd << 16)
b9055052
ZW
2990#define EDP_FORCE_VDD (1 << 3)
2991#define EDP_BLC_ENABLE (1 << 2)
2992#define PANEL_POWER_RESET (1 << 1)
2993#define PANEL_POWER_OFF (0 << 0)
2994#define PANEL_POWER_ON (1 << 0)
2995#define PCH_PP_ON_DELAYS 0xc7208
2996#define EDP_PANEL (1 << 30)
2997#define PCH_PP_OFF_DELAYS 0xc720c
2998#define PCH_PP_DIVISOR 0xc7210
2999
5eb08b69
ZW
3000#define PCH_DP_B 0xe4100
3001#define PCH_DPB_AUX_CH_CTL 0xe4110
3002#define PCH_DPB_AUX_CH_DATA1 0xe4114
3003#define PCH_DPB_AUX_CH_DATA2 0xe4118
3004#define PCH_DPB_AUX_CH_DATA3 0xe411c
3005#define PCH_DPB_AUX_CH_DATA4 0xe4120
3006#define PCH_DPB_AUX_CH_DATA5 0xe4124
3007
3008#define PCH_DP_C 0xe4200
3009#define PCH_DPC_AUX_CH_CTL 0xe4210
3010#define PCH_DPC_AUX_CH_DATA1 0xe4214
3011#define PCH_DPC_AUX_CH_DATA2 0xe4218
3012#define PCH_DPC_AUX_CH_DATA3 0xe421c
3013#define PCH_DPC_AUX_CH_DATA4 0xe4220
3014#define PCH_DPC_AUX_CH_DATA5 0xe4224
3015
3016#define PCH_DP_D 0xe4300
3017#define PCH_DPD_AUX_CH_CTL 0xe4310
3018#define PCH_DPD_AUX_CH_DATA1 0xe4314
3019#define PCH_DPD_AUX_CH_DATA2 0xe4318
3020#define PCH_DPD_AUX_CH_DATA3 0xe431c
3021#define PCH_DPD_AUX_CH_DATA4 0xe4320
3022#define PCH_DPD_AUX_CH_DATA5 0xe4324
3023
8db9d77b
ZW
3024/* CPT */
3025#define PORT_TRANS_A_SEL_CPT 0
3026#define PORT_TRANS_B_SEL_CPT (1<<29)
3027#define PORT_TRANS_C_SEL_CPT (2<<29)
3028#define PORT_TRANS_SEL_MASK (3<<29)
3029
3030#define TRANS_DP_CTL_A 0xe0300
3031#define TRANS_DP_CTL_B 0xe1300
3032#define TRANS_DP_CTL_C 0xe2300
5eddb70b 3033#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
3034#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3035#define TRANS_DP_PORT_SEL_B (0<<29)
3036#define TRANS_DP_PORT_SEL_C (1<<29)
3037#define TRANS_DP_PORT_SEL_D (2<<29)
3038#define TRANS_DP_PORT_SEL_MASK (3<<29)
3039#define TRANS_DP_AUDIO_ONLY (1<<26)
3040#define TRANS_DP_ENH_FRAMING (1<<18)
3041#define TRANS_DP_8BPC (0<<9)
3042#define TRANS_DP_10BPC (1<<9)
3043#define TRANS_DP_6BPC (2<<9)
3044#define TRANS_DP_12BPC (3<<9)
3045#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3046#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3047#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3048#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 3049#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
3050
3051/* SNB eDP training params */
3052/* SNB A-stepping */
3053#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3054#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3055#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3056#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3057/* SNB B-stepping */
3058#define EDP_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3059#define EDP_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3060#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3061#define EDP_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3062#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3063
585fb111 3064#endif /* _I915_REG_H_ */
This page took 0.303798 seconds and 5 git commands to generate.