drm/i915: Don't deref NULL crtc in intel_get_pipe_from_connector()
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
913d8d11 38
2e541625
AE
39#define DIV_ROUND_CLOSEST_ULL(ll, d) \
40({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
41
1d5bfac9
DV
42/**
43 * _wait_for - magic (register) wait macro
44 *
45 * Does the right thing for modeset paths when run under kdgb or similar atomic
46 * contexts. Note that it's important that we check the condition again after
47 * having timed out, since the timeout could be due to preemption or similar and
48 * we've never had a chance to check the condition before the timeout.
49 */
481b6af3 50#define _wait_for(COND, MS, W) ({ \
1d5bfac9 51 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 52 int ret__ = 0; \
0206e353 53 while (!(COND)) { \
913d8d11 54 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
55 if (!(COND)) \
56 ret__ = -ETIMEDOUT; \
913d8d11
CW
57 break; \
58 } \
0cc2764c
BW
59 if (W && drm_can_sleep()) { \
60 msleep(W); \
61 } else { \
62 cpu_relax(); \
63 } \
913d8d11
CW
64 } \
65 ret__; \
66})
67
481b6af3
CW
68#define wait_for(COND, MS) _wait_for(COND, MS, 1)
69#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
70#define wait_for_atomic_us(COND, US) _wait_for((COND), \
71 DIV_ROUND_UP((US), 1000), 0)
481b6af3 72
49938ac4
JN
73#define KHz(x) (1000 * (x))
74#define MHz(x) KHz(1000 * (x))
021357ac 75
79e53945
JB
76/*
77 * Display related stuff
78 */
79
80/* store information about an Ixxx DVO */
81/* The i830->i865 use multiple DVOs with multiple i2cs */
82/* the i915, i945 have a single sDVO i2c bus - which is different */
83#define MAX_OUTPUTS 6
84/* maximum connectors per crtcs in the mode set */
79e53945 85
4726e0b0
SK
86/* Maximum cursor sizes */
87#define GEN2_CURSOR_WIDTH 64
88#define GEN2_CURSOR_HEIGHT 64
068be561
DL
89#define MAX_CURSOR_WIDTH 256
90#define MAX_CURSOR_HEIGHT 256
4726e0b0 91
79e53945
JB
92#define INTEL_I2C_BUS_DVO 1
93#define INTEL_I2C_BUS_SDVO 2
94
95/* these are outputs from the chip - integrated only
96 external chips are via DVO or SDVO output */
6847d71b
PZ
97enum intel_output_type {
98 INTEL_OUTPUT_UNUSED = 0,
99 INTEL_OUTPUT_ANALOG = 1,
100 INTEL_OUTPUT_DVO = 2,
101 INTEL_OUTPUT_SDVO = 3,
102 INTEL_OUTPUT_LVDS = 4,
103 INTEL_OUTPUT_TVOUT = 5,
104 INTEL_OUTPUT_HDMI = 6,
105 INTEL_OUTPUT_DISPLAYPORT = 7,
106 INTEL_OUTPUT_EDP = 8,
107 INTEL_OUTPUT_DSI = 9,
108 INTEL_OUTPUT_UNKNOWN = 10,
109 INTEL_OUTPUT_DP_MST = 11,
110};
79e53945
JB
111
112#define INTEL_DVO_CHIP_NONE 0
113#define INTEL_DVO_CHIP_LVDS 1
114#define INTEL_DVO_CHIP_TMDS 2
115#define INTEL_DVO_CHIP_TVOUT 4
116
dfba2e2d
SK
117#define INTEL_DSI_VIDEO_MODE 0
118#define INTEL_DSI_COMMAND_MODE 1
72ffa333 119
79e53945
JB
120struct intel_framebuffer {
121 struct drm_framebuffer base;
05394f39 122 struct drm_i915_gem_object *obj;
79e53945
JB
123};
124
37811fcc
CW
125struct intel_fbdev {
126 struct drm_fb_helper helper;
8bcd4553 127 struct intel_framebuffer *fb;
37811fcc
CW
128 struct list_head fbdev_list;
129 struct drm_display_mode *our_mode;
d978ef14 130 int preferred_bpp;
37811fcc 131};
79e53945 132
21d40d37 133struct intel_encoder {
4ef69c7a 134 struct drm_encoder base;
9a935856
DV
135 /*
136 * The new crtc this encoder will be driven from. Only differs from
137 * base->crtc while a modeset is in progress.
138 */
139 struct intel_crtc *new_crtc;
140
6847d71b 141 enum intel_output_type type;
bc079e8b 142 unsigned int cloneable;
5ab432ef 143 bool connectors_active;
21d40d37 144 void (*hot_plug)(struct intel_encoder *);
7ae89233
DV
145 bool (*compute_config)(struct intel_encoder *,
146 struct intel_crtc_config *);
dafd226c 147 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 148 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 149 void (*enable)(struct intel_encoder *);
6cc5f341 150 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 151 void (*disable)(struct intel_encoder *);
bf49ec8c 152 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
153 /* Read out the current hw state of this connector, returning true if
154 * the encoder is active. If the encoder is enabled it also set the pipe
155 * it is connected to in the pipe parameter. */
156 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 157 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 158 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
159 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
160 * be set correctly before calling this function. */
045ac3b5
JB
161 void (*get_config)(struct intel_encoder *,
162 struct intel_crtc_config *pipe_config);
07f9cd0b
ID
163 /*
164 * Called during system suspend after all pending requests for the
165 * encoder are flushed (for example for DP AUX transactions) and
166 * device interrupts are disabled.
167 */
168 void (*suspend)(struct intel_encoder *);
f8aed700 169 int crtc_mask;
1d843f9d 170 enum hpd_pin hpd_pin;
79e53945
JB
171};
172
1d508706 173struct intel_panel {
dd06f90e 174 struct drm_display_mode *fixed_mode;
ec9ed197 175 struct drm_display_mode *downclock_mode;
4d891523 176 int fitting_mode;
58c68779
JN
177
178 /* backlight */
179 struct {
c91c9f32 180 bool present;
58c68779 181 u32 level;
6dda730e 182 u32 min;
7bd688cd 183 u32 max;
58c68779 184 bool enabled;
636baebf
JN
185 bool combination_mode; /* gen 2/4 only */
186 bool active_low_pwm;
58c68779
JN
187 struct backlight_device *device;
188 } backlight;
ab656bb9
JN
189
190 void (*backlight_power)(struct intel_connector *, bool enable);
1d508706
JN
191};
192
5daa55eb
ZW
193struct intel_connector {
194 struct drm_connector base;
9a935856
DV
195 /*
196 * The fixed encoder this connector is connected to.
197 */
df0e9248 198 struct intel_encoder *encoder;
9a935856
DV
199
200 /*
201 * The new encoder this connector will be driven. Only differs from
202 * encoder while a modeset is in progress.
203 */
204 struct intel_encoder *new_encoder;
205
f0947c37
DV
206 /* Reads out the current hw, returning true if the connector is enabled
207 * and active (i.e. dpms ON state). */
208 bool (*get_hw_state)(struct intel_connector *);
1d508706 209
4932e2c3
ID
210 /*
211 * Removes all interfaces through which the connector is accessible
212 * - like sysfs, debugfs entries -, so that no new operations can be
213 * started on the connector. Also makes sure all currently pending
214 * operations finish before returing.
215 */
216 void (*unregister)(struct intel_connector *);
217
1d508706
JN
218 /* Panel info for eDP and LVDS */
219 struct intel_panel panel;
9cd300e0
JN
220
221 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
222 struct edid *edid;
beb60608 223 struct edid *detect_edid;
821450c6
EE
224
225 /* since POLL and HPD connectors may use the same HPD line keep the native
226 state of connector->polled in case hotplug storm detection changes it */
227 u8 polled;
0e32b39c
DA
228
229 void *port; /* store this opaque as its illegal to dereference it */
230
231 struct intel_dp *mst_port;
5daa55eb
ZW
232};
233
80ad9206
VS
234typedef struct dpll {
235 /* given values */
236 int n;
237 int m1, m2;
238 int p1, p2;
239 /* derived values */
240 int dot;
241 int vco;
242 int m;
243 int p;
244} intel_clock_t;
245
eeca778a
GP
246struct intel_plane_state {
247 struct drm_crtc *crtc;
248 struct drm_framebuffer *fb;
249 struct drm_rect src;
250 struct drm_rect dst;
251 struct drm_rect clip;
252 struct drm_rect orig_src;
253 struct drm_rect orig_dst;
254 bool visible;
255};
256
46f297fb 257struct intel_plane_config {
46f297fb
JB
258 bool tiled;
259 int size;
260 u32 base;
261};
262
b8cecdf5 263struct intel_crtc_config {
bb760063
DV
264 /**
265 * quirks - bitfield with hw state readout quirks
266 *
267 * For various reasons the hw state readout code might not be able to
268 * completely faithfully read out the current state. These cases are
269 * tracked with quirk flags so that fastboot and state checker can act
270 * accordingly.
271 */
9953599b
DV
272#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
273#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
bb760063
DV
274 unsigned long quirks;
275
5113bc9b
VS
276 /* User requested mode, only valid as a starting point to
277 * compute adjusted_mode, except in the case of (S)DVO where
278 * it's also for the output timings of the (S)DVO chip.
279 * adjusted_mode will then correspond to the S(DVO) chip's
280 * preferred input timings. */
b8cecdf5 281 struct drm_display_mode requested_mode;
3c52f4eb 282 /* Actual pipe timings ie. what we program into the pipe timing
241bfc38 283 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
b8cecdf5 284 struct drm_display_mode adjusted_mode;
37327abd
VS
285
286 /* Pipe source size (ie. panel fitter input size)
287 * All planes will be positioned inside this space,
288 * and get clipped at the edges. */
289 int pipe_src_w, pipe_src_h;
290
5bfe2ac0
DV
291 /* Whether to set up the PCH/FDI. Note that we never allow sharing
292 * between pch encoders and cpu encoders. */
293 bool has_pch_encoder;
50f3b016 294
3b117c8f
DV
295 /* CPU Transcoder for the pipe. Currently this can only differ from the
296 * pipe on Haswell (where we have a special eDP transcoder). */
297 enum transcoder cpu_transcoder;
298
50f3b016
DV
299 /*
300 * Use reduced/limited/broadcast rbg range, compressing from the full
301 * range fed into the crtcs.
302 */
303 bool limited_color_range;
304
03afc4a2
DV
305 /* DP has a bunch of special case unfortunately, so mark the pipe
306 * accordingly. */
307 bool has_dp_encoder;
d8b32247 308
6897b4b5
DV
309 /* Whether we should send NULL infoframes. Required for audio. */
310 bool has_hdmi_sink;
311
9ed109a7
DV
312 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
313 * has_dp_encoder is set. */
314 bool has_audio;
315
d8b32247
DV
316 /*
317 * Enable dithering, used when the selected pipe bpp doesn't match the
318 * plane bpp.
319 */
965e0c48 320 bool dither;
f47709a9
DV
321
322 /* Controls for the clock computation, to override various stages. */
323 bool clock_set;
324
09ede541
DV
325 /* SDVO TV has a bunch of special case. To make multifunction encoders
326 * work correctly, we need to track this at runtime.*/
327 bool sdvo_tv_clock;
328
e29c22c0
DV
329 /*
330 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
331 * required. This is set in the 2nd loop of calling encoder's
332 * ->compute_config if the first pick doesn't work out.
333 */
334 bool bw_constrained;
335
f47709a9
DV
336 /* Settings for the intel dpll used on pretty much everything but
337 * haswell. */
80ad9206 338 struct dpll dpll;
f47709a9 339
a43f6e0f
DV
340 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
341 enum intel_dpll_id shared_dpll;
342
de7cfc63
DV
343 /* PORT_CLK_SEL for DDI ports. */
344 uint32_t ddi_pll_sel;
345
66e985c0
DV
346 /* Actual register state of the dpll, for shared dpll cross-checking. */
347 struct intel_dpll_hw_state dpll_hw_state;
348
965e0c48 349 int pipe_bpp;
6cf86a5e 350 struct intel_link_m_n dp_m_n;
ff9a6750 351
439d7ac0
PB
352 /* m2_n2 for eDP downclock */
353 struct intel_link_m_n dp_m2_n2;
f769cd24 354 bool has_drrs;
439d7ac0 355
ff9a6750
DV
356 /*
357 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
358 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
359 * already multiplied by pixel_multiplier.
df92b1e6 360 */
ff9a6750
DV
361 int port_clock;
362
6cc5f341
DV
363 /* Used by SDVO (and if we ever fix it, HDMI). */
364 unsigned pixel_multiplier;
2dd24552
JB
365
366 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
367 struct {
368 u32 control;
369 u32 pgm_ratios;
68fc8742 370 u32 lvds_border_bits;
b074cec8
JB
371 } gmch_pfit;
372
373 /* Panel fitter placement and size for Ironlake+ */
374 struct {
375 u32 pos;
376 u32 size;
fd4daa9c 377 bool enabled;
fabf6e51 378 bool force_thru;
b074cec8 379 } pch_pfit;
33d29b14 380
ca3a0ff8 381 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 382 int fdi_lanes;
ca3a0ff8 383 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
384
385 bool ips_enabled;
cf532bb2
VS
386
387 bool double_wide;
0e32b39c
DA
388
389 bool dp_encoder_is_mst;
390 int pbn;
b8cecdf5
DV
391};
392
0b2ae6d7
VS
393struct intel_pipe_wm {
394 struct intel_wm_level wm[5];
395 uint32_t linetime;
396 bool fbc_wm_enabled;
2a44b76b
VS
397 bool pipe_enabled;
398 bool sprites_enabled;
399 bool sprites_scaled;
0b2ae6d7
VS
400};
401
84c33a64
SG
402struct intel_mmio_flip {
403 u32 seqno;
536f5b5e 404 struct intel_engine_cs *ring;
9362c7c5 405 struct work_struct work;
84c33a64
SG
406};
407
2ac96d2a
PB
408struct skl_pipe_wm {
409 struct skl_wm_level wm[8];
410 struct skl_wm_level trans_wm;
411 uint32_t linetime;
412};
413
79e53945
JB
414struct intel_crtc {
415 struct drm_crtc base;
80824003
JB
416 enum pipe pipe;
417 enum plane plane;
79e53945 418 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
419 /*
420 * Whether the crtc and the connected output pipeline is active. Implies
421 * that crtc->enabled is set, i.e. the current mode configuration has
422 * some outputs connected to this crtc.
08a48469
DV
423 */
424 bool active;
6efdf354 425 unsigned long enabled_power_domains;
4c445e0e 426 bool primary_enabled; /* is the primary plane (partially) visible? */
652c393a 427 bool lowfreq_avail;
02e792fb 428 struct intel_overlay *overlay;
6b95a207 429 struct intel_unpin_work *unpin_work;
cda4b7d3 430
b4a98e57
CW
431 atomic_t unpin_work_count;
432
e506a0c6
DV
433 /* Display surface base address adjustement for pageflips. Note that on
434 * gen4+ this only adjusts up to a tile, offsets within a tile are
435 * handled in the hw itself (with the TILEOFF register). */
436 unsigned long dspaddr_offset;
437
05394f39 438 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 439 uint32_t cursor_addr;
cda4b7d3 440 int16_t cursor_width, cursor_height;
4b0e333e 441 uint32_t cursor_cntl;
dc41c154 442 uint32_t cursor_size;
4b0e333e 443 uint32_t cursor_base;
4b645f14 444
46f297fb 445 struct intel_plane_config plane_config;
b8cecdf5 446 struct intel_crtc_config config;
50741abc 447 struct intel_crtc_config *new_config;
7668851f 448 bool new_enabled;
b8cecdf5 449
10d83730
VS
450 /* reset counter value when the last flip was submitted */
451 unsigned int reset_counter;
8664281b
PZ
452
453 /* Access to these should be protected by dev_priv->irq_lock. */
454 bool cpu_fifo_underrun_disabled;
455 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
456
457 /* per-pipe watermark state */
458 struct {
459 /* watermarks currently being used */
460 struct intel_pipe_wm active;
2ac96d2a
PB
461 /* SKL wm values currently in use */
462 struct skl_pipe_wm skl_active;
0b2ae6d7 463 } wm;
8d7849db 464
80715b2f 465 int scanline_offset;
84c33a64 466 struct intel_mmio_flip mmio_flip;
79e53945
JB
467};
468
c35426d2
VS
469struct intel_plane_wm_parameters {
470 uint32_t horiz_pixels;
ed57cb8a 471 uint32_t vert_pixels;
c35426d2
VS
472 uint8_t bytes_per_pixel;
473 bool enabled;
474 bool scaled;
475};
476
b840d907
JB
477struct intel_plane {
478 struct drm_plane base;
7f1f3851 479 int plane;
b840d907
JB
480 enum pipe pipe;
481 struct drm_i915_gem_object *obj;
2d354c34 482 bool can_scale;
b840d907 483 int max_downscale;
5e1bac2f
JB
484 int crtc_x, crtc_y;
485 unsigned int crtc_w, crtc_h;
486 uint32_t src_x, src_y;
487 uint32_t src_w, src_h;
76eebda7 488 unsigned int rotation;
526682e9
PZ
489
490 /* Since we need to change the watermarks before/after
491 * enabling/disabling the planes, we need to store the parameters here
492 * as the other pieces of the struct may not reflect the values we want
493 * for the watermark calculations. Currently only Haswell uses this.
494 */
c35426d2 495 struct intel_plane_wm_parameters wm;
526682e9 496
b840d907 497 void (*update_plane)(struct drm_plane *plane,
b39d53f6 498 struct drm_crtc *crtc,
b840d907
JB
499 struct drm_framebuffer *fb,
500 struct drm_i915_gem_object *obj,
501 int crtc_x, int crtc_y,
502 unsigned int crtc_w, unsigned int crtc_h,
503 uint32_t x, uint32_t y,
504 uint32_t src_w, uint32_t src_h);
b39d53f6
VS
505 void (*disable_plane)(struct drm_plane *plane,
506 struct drm_crtc *crtc);
8ea30864
JB
507 int (*update_colorkey)(struct drm_plane *plane,
508 struct drm_intel_sprite_colorkey *key);
509 void (*get_colorkey)(struct drm_plane *plane,
510 struct drm_intel_sprite_colorkey *key);
b840d907
JB
511};
512
b445e3b0
ED
513struct intel_watermark_params {
514 unsigned long fifo_size;
515 unsigned long max_wm;
516 unsigned long default_wm;
517 unsigned long guard_size;
518 unsigned long cacheline_size;
519};
520
521struct cxsr_latency {
522 int is_desktop;
523 int is_ddr3;
524 unsigned long fsb_freq;
525 unsigned long mem_freq;
526 unsigned long display_sr;
527 unsigned long display_hpll_disable;
528 unsigned long cursor_sr;
529 unsigned long cursor_hpll_disable;
530};
531
79e53945 532#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
5daa55eb 533#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 534#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 535#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 536#define to_intel_plane(x) container_of(x, struct intel_plane, base)
155e6369 537#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 538
f5bbfca3 539struct intel_hdmi {
b242b7f7 540 u32 hdmi_reg;
f5bbfca3 541 int ddc_bus;
f5bbfca3 542 uint32_t color_range;
55bc60db 543 bool color_range_auto;
f5bbfca3
ED
544 bool has_hdmi_sink;
545 bool has_audio;
546 enum hdmi_force_audio force_audio;
abedc077 547 bool rgb_quant_range_selectable;
94a11ddc 548 enum hdmi_picture_aspect aspect_ratio;
f5bbfca3 549 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 550 enum hdmi_infoframe_type type,
fff63867 551 const void *frame, ssize_t len);
687f4d06 552 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 553 bool enable,
687f4d06 554 struct drm_display_mode *adjusted_mode);
f5bbfca3
ED
555};
556
0e32b39c 557struct intel_dp_mst_encoder;
b091cd92 558#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 559
4f9db5b5
PB
560/**
561 * HIGH_RR is the highest eDP panel refresh rate read from EDID
562 * LOW_RR is the lowest eDP panel refresh rate found from EDID
563 * parsing for same resolution.
564 */
565enum edp_drrs_refresh_rate_type {
566 DRRS_HIGH_RR,
567 DRRS_LOW_RR,
568 DRRS_MAX_RR, /* RR count */
569};
570
54d63ca6 571struct intel_dp {
54d63ca6 572 uint32_t output_reg;
9ed35ab1 573 uint32_t aux_ch_ctl_reg;
54d63ca6 574 uint32_t DP;
54d63ca6
SK
575 bool has_audio;
576 enum hdmi_force_audio force_audio;
577 uint32_t color_range;
55bc60db 578 bool color_range_auto;
54d63ca6
SK
579 uint8_t link_bw;
580 uint8_t lane_count;
581 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 582 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 583 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
9d1a1031 584 struct drm_dp_aux aux;
54d63ca6
SK
585 uint8_t train_set[4];
586 int panel_power_up_delay;
587 int panel_power_down_delay;
588 int panel_power_cycle_delay;
589 int backlight_on_delay;
590 int backlight_off_delay;
54d63ca6
SK
591 struct delayed_work panel_vdd_work;
592 bool want_panel_vdd;
dce56b3c
PZ
593 unsigned long last_power_cycle;
594 unsigned long last_power_on;
595 unsigned long last_backlight_off;
5d42f82a 596
01527b31
CT
597 struct notifier_block edp_notifier;
598
a4a5d2f8
VS
599 /*
600 * Pipe whose power sequencer is currently locked into
601 * this port. Only relevant on VLV/CHV.
602 */
603 enum pipe pps_pipe;
36b5f425 604 struct edp_power_seq pps_delays;
a4a5d2f8 605
06ea66b6 606 bool use_tps3;
0e32b39c
DA
607 bool can_mst; /* this port supports mst */
608 bool is_mst;
609 int active_mst_links;
610 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 611 struct intel_connector *attached_connector;
ec5b01dd 612
0e32b39c
DA
613 /* mst connector list */
614 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
615 struct drm_dp_mst_topology_mgr mst_mgr;
616
ec5b01dd 617 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
618 /*
619 * This function returns the value we have to program the AUX_CTL
620 * register with to kick off an AUX transaction.
621 */
622 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
623 bool has_aux_irq,
624 int send_bytes,
625 uint32_t aux_clock_divider);
4f9db5b5
PB
626 struct {
627 enum drrs_support_type type;
628 enum edp_drrs_refresh_rate_type refresh_rate_type;
439d7ac0 629 struct mutex mutex;
4f9db5b5
PB
630 } drrs_state;
631
54d63ca6
SK
632};
633
da63a9f2
PZ
634struct intel_digital_port {
635 struct intel_encoder base;
174edf1f 636 enum port port;
bcf53de4 637 u32 saved_port_bits;
da63a9f2
PZ
638 struct intel_dp dp;
639 struct intel_hdmi hdmi;
13cf5504 640 bool (*hpd_pulse)(struct intel_digital_port *, bool);
da63a9f2
PZ
641};
642
0e32b39c
DA
643struct intel_dp_mst_encoder {
644 struct intel_encoder base;
645 enum pipe pipe;
646 struct intel_digital_port *primary;
647 void *port; /* store this opaque as its illegal to dereference it */
648};
649
89b667f8
JB
650static inline int
651vlv_dport_to_channel(struct intel_digital_port *dport)
652{
653 switch (dport->port) {
654 case PORT_B:
00fc31b7 655 case PORT_D:
e4607fcf 656 return DPIO_CH0;
89b667f8 657 case PORT_C:
e4607fcf 658 return DPIO_CH1;
89b667f8
JB
659 default:
660 BUG();
661 }
662}
663
eb69b0e5
CML
664static inline int
665vlv_pipe_to_channel(enum pipe pipe)
666{
667 switch (pipe) {
668 case PIPE_A:
669 case PIPE_C:
670 return DPIO_CH0;
671 case PIPE_B:
672 return DPIO_CH1;
673 default:
674 BUG();
675 }
676}
677
f875c15a
CW
678static inline struct drm_crtc *
679intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
680{
681 struct drm_i915_private *dev_priv = dev->dev_private;
682 return dev_priv->pipe_to_crtc_mapping[pipe];
683}
684
417ae147
CW
685static inline struct drm_crtc *
686intel_get_crtc_for_plane(struct drm_device *dev, int plane)
687{
688 struct drm_i915_private *dev_priv = dev->dev_private;
689 return dev_priv->plane_to_crtc_mapping[plane];
690}
691
4e5359cd
SF
692struct intel_unpin_work {
693 struct work_struct work;
b4a98e57 694 struct drm_crtc *crtc;
05394f39
CW
695 struct drm_i915_gem_object *old_fb_obj;
696 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 697 struct drm_pending_vblank_event *event;
e7d841ca
CW
698 atomic_t pending;
699#define INTEL_FLIP_INACTIVE 0
700#define INTEL_FLIP_PENDING 1
701#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
702 u32 flip_count;
703 u32 gtt_offset;
d6bbafa1
CW
704 struct intel_engine_cs *flip_queued_ring;
705 u32 flip_queued_seqno;
706 int flip_queued_vblank;
707 int flip_ready_vblank;
4e5359cd
SF
708 bool enable_stall_check;
709};
710
d9e55608 711struct intel_set_config {
1aa4b628
DV
712 struct drm_encoder **save_connector_encoders;
713 struct drm_crtc **save_encoder_crtcs;
7668851f 714 bool *save_crtc_enabled;
5e2b584e
DV
715
716 bool fb_changed;
717 bool mode_changed;
d9e55608
DV
718};
719
5f1aae65
PZ
720struct intel_load_detect_pipe {
721 struct drm_framebuffer *release_fb;
722 bool load_detect_temp;
723 int dpms_mode;
724};
79e53945 725
5f1aae65
PZ
726static inline struct intel_encoder *
727intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
728{
729 return to_intel_connector(connector)->encoder;
730}
731
da63a9f2
PZ
732static inline struct intel_digital_port *
733enc_to_dig_port(struct drm_encoder *encoder)
734{
735 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
736}
737
0e32b39c
DA
738static inline struct intel_dp_mst_encoder *
739enc_to_mst(struct drm_encoder *encoder)
740{
741 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
742}
743
9ff8c9ba
ID
744static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
745{
746 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
747}
748
749static inline struct intel_digital_port *
750dp_to_dig_port(struct intel_dp *intel_dp)
751{
752 return container_of(intel_dp, struct intel_digital_port, dp);
753}
754
755static inline struct intel_digital_port *
756hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
757{
758 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
759}
760
6af31a65
DL
761/*
762 * Returns the number of planes for this pipe, ie the number of sprites + 1
763 * (primary plane). This doesn't count the cursor plane then.
764 */
765static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
766{
767 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
768}
5f1aae65 769
47339cd9 770/* intel_fifo_underrun.c */
a72e4c9f 771bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 772 enum pipe pipe, bool enable);
a72e4c9f 773bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
774 enum transcoder pch_transcoder,
775 bool enable);
1f7247c0
DV
776void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
777 enum pipe pipe);
778void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
779 enum transcoder pch_transcoder);
a72e4c9f 780void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
781
782/* i915_irq.c */
480c8033
DV
783void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
784void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
785void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
786void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
b900b949
ID
787void gen6_enable_rps_interrupts(struct drm_device *dev);
788void gen6_disable_rps_interrupts(struct drm_device *dev);
b963291c
DV
789void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
790void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
791static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
792{
793 /*
794 * We only use drm_irq_uninstall() at unload and VT switch, so
795 * this is the only thing we need to check.
796 */
2aeb7d3a 797 return dev_priv->pm.irqs_enabled;
9df7575f
JB
798}
799
a225f079 800int intel_get_crtc_scanline(struct intel_crtc *crtc);
d49bdb0e 801void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv);
5f1aae65 802
5f1aae65 803/* intel_crt.c */
87440425 804void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
805
806
807/* intel_ddi.c */
87440425
PZ
808void intel_prepare_ddi(struct drm_device *dev);
809void hsw_fdi_link_train(struct drm_crtc *crtc);
810void intel_ddi_init(struct drm_device *dev, enum port port);
811enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
812bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
813int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
814void intel_ddi_pll_init(struct drm_device *dev);
815void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
816void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
817 enum transcoder cpu_transcoder);
818void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
819void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
566b734a 820bool intel_ddi_pll_select(struct intel_crtc *crtc);
87440425
PZ
821void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
822void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
823bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
824void intel_ddi_fdi_disable(struct drm_crtc *crtc);
825void intel_ddi_get_config(struct intel_encoder *encoder,
826 struct intel_crtc_config *pipe_config);
5f1aae65 827
44905a27 828void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c
DA
829void intel_ddi_clock_get(struct intel_encoder *encoder,
830 struct intel_crtc_config *pipe_config);
831void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
5f1aae65 832
b680c37a 833/* intel_frontbuffer.c */
f99d7069
DV
834void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
835 struct intel_engine_cs *ring);
836void intel_frontbuffer_flip_prepare(struct drm_device *dev,
837 unsigned frontbuffer_bits);
838void intel_frontbuffer_flip_complete(struct drm_device *dev,
839 unsigned frontbuffer_bits);
840void intel_frontbuffer_flush(struct drm_device *dev,
841 unsigned frontbuffer_bits);
842/**
5c323b2a 843 * intel_frontbuffer_flip - synchronous frontbuffer flip
f99d7069
DV
844 * @dev: DRM device
845 * @frontbuffer_bits: frontbuffer plane tracking bits
846 *
847 * This function gets called after scheduling a flip on @obj. This is for
848 * synchronous plane updates which will happen on the next vblank and which will
849 * not get delayed by pending gpu rendering.
850 *
851 * Can be called without any locks held.
852 */
853static inline
854void intel_frontbuffer_flip(struct drm_device *dev,
855 unsigned frontbuffer_bits)
856{
857 intel_frontbuffer_flush(dev, frontbuffer_bits);
858}
859
860void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
b680c37a
DV
861
862
7c10a2b5
JN
863/* intel_audio.c */
864void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
865void intel_audio_codec_enable(struct intel_encoder *encoder);
866void intel_audio_codec_disable(struct intel_encoder *encoder);
7c10a2b5 867
b680c37a
DV
868/* intel_display.c */
869const char *intel_output_name(int output);
870bool intel_has_pending_fb_unpin(struct drm_device *dev);
871int intel_pch_rawclk(struct drm_device *dev);
872void intel_mark_busy(struct drm_device *dev);
87440425
PZ
873void intel_mark_idle(struct drm_device *dev);
874void intel_crtc_restore_mode(struct drm_crtc *crtc);
b04c5bd6 875void intel_crtc_control(struct drm_crtc *crtc, bool enable);
87440425
PZ
876void intel_crtc_update_dpms(struct drm_crtc *crtc);
877void intel_encoder_destroy(struct drm_encoder *encoder);
878void intel_connector_dpms(struct drm_connector *, int mode);
879bool intel_connector_get_hw_state(struct intel_connector *connector);
880void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
881bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
882 struct intel_digital_port *port);
87440425
PZ
883void intel_connector_attach_encoder(struct intel_connector *connector,
884 struct intel_encoder *encoder);
885struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
886struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
887 struct drm_crtc *crtc);
752aa88a 888enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
889int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
890 struct drm_file *file_priv);
87440425
PZ
891enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
892 enum pipe pipe);
4093561b 893bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
894static inline void
895intel_wait_for_vblank(struct drm_device *dev, int pipe)
896{
897 drm_wait_one_vblank(dev, pipe);
898}
87440425 899int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf
CML
900void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
901 struct intel_digital_port *dport);
87440425
PZ
902bool intel_get_load_detect_pipe(struct drm_connector *connector,
903 struct drm_display_mode *mode,
51fd371b
RC
904 struct intel_load_detect_pipe *old,
905 struct drm_modeset_acquire_ctx *ctx);
87440425 906void intel_release_load_detect_pipe(struct drm_connector *connector,
208bf9fd 907 struct intel_load_detect_pipe *old);
850c4cdc
TU
908int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
909 struct drm_framebuffer *fb,
a4872ba6 910 struct intel_engine_cs *pipelined);
87440425 911void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
a8bb6818
DV
912struct drm_framebuffer *
913__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
914 struct drm_mode_fb_cmd2 *mode_cmd,
915 struct drm_i915_gem_object *obj);
87440425
PZ
916void intel_prepare_page_flip(struct drm_device *dev, int plane);
917void intel_finish_page_flip(struct drm_device *dev, int pipe);
918void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 919void intel_check_page_flip(struct drm_device *dev, int pipe);
716c2e55
DV
920
921/* shared dpll functions */
5f1aae65 922struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
923void assert_shared_dpll(struct drm_i915_private *dev_priv,
924 struct intel_shared_dpll *pll,
925 bool state);
926#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
927#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
716c2e55
DV
928struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc);
929void intel_put_shared_dpll(struct intel_crtc *crtc);
930
d288f65f
VS
931void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
932 const struct dpll *dpll);
933void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
934
716c2e55 935/* modesetting asserts */
b680c37a
DV
936void assert_panel_unlocked(struct drm_i915_private *dev_priv,
937 enum pipe pipe);
55607e8a
DV
938void assert_pll(struct drm_i915_private *dev_priv,
939 enum pipe pipe, bool state);
940#define assert_pll_enabled(d, p) assert_pll(d, p, true)
941#define assert_pll_disabled(d, p) assert_pll(d, p, false)
942void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
943 enum pipe pipe, bool state);
944#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
945#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 946void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
947#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
948#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
87440425
PZ
949unsigned long intel_gen4_compute_page_offset(int *x, int *y,
950 unsigned int tiling_mode,
951 unsigned int bpp,
952 unsigned int pitch);
953void intel_display_handle_reset(struct drm_device *dev);
a14cb6fc
PZ
954void hsw_enable_pc8(struct drm_i915_private *dev_priv);
955void hsw_disable_pc8(struct drm_i915_private *dev_priv);
87440425
PZ
956void intel_dp_get_m_n(struct intel_crtc *crtc,
957 struct intel_crtc_config *pipe_config);
f769cd24 958void intel_dp_set_m_n(struct intel_crtc *crtc);
87440425
PZ
959int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
960void
5f1aae65
PZ
961ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
962 int dotclock);
87440425 963bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
964void hsw_enable_ips(struct intel_crtc *crtc);
965void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
966enum intel_display_power_domain
967intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288
DV
968void intel_mode_from_pipe_config(struct drm_display_mode *mode,
969 struct intel_crtc_config *pipe_config);
46f297fb 970int intel_format_to_fourcc(int format);
46a55d30 971void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
e2fcdaa9 972void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
8ea30864 973
5f1aae65 974/* intel_dp.c */
87440425
PZ
975void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
976bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
977 struct intel_connector *intel_connector);
87440425
PZ
978void intel_dp_start_link_train(struct intel_dp *intel_dp);
979void intel_dp_complete_link_train(struct intel_dp *intel_dp);
980void intel_dp_stop_link_train(struct intel_dp *intel_dp);
981void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
982void intel_dp_encoder_destroy(struct drm_encoder *encoder);
983void intel_dp_check_link_status(struct intel_dp *intel_dp);
d2e216d0 984int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425
PZ
985bool intel_dp_compute_config(struct intel_encoder *encoder,
986 struct intel_crtc_config *pipe_config);
5d8a7752 987bool intel_dp_is_edp(struct drm_device *dev, enum port port);
13cf5504
DA
988bool intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
989 bool long_hpd);
4be73780
DV
990void intel_edp_backlight_on(struct intel_dp *intel_dp);
991void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 992void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
993void intel_edp_panel_on(struct intel_dp *intel_dp);
994void intel_edp_panel_off(struct intel_dp *intel_dp);
87440425
PZ
995void intel_edp_psr_enable(struct intel_dp *intel_dp);
996void intel_edp_psr_disable(struct intel_dp *intel_dp);
439d7ac0 997void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
9ca15301
DV
998void intel_edp_psr_invalidate(struct drm_device *dev,
999 unsigned frontbuffer_bits);
1000void intel_edp_psr_flush(struct drm_device *dev,
1001 unsigned frontbuffer_bits);
7c8f8a70
RV
1002void intel_edp_psr_init(struct drm_device *dev);
1003
0e32b39c
DA
1004void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1005void intel_dp_mst_suspend(struct drm_device *dev);
1006void intel_dp_mst_resume(struct drm_device *dev);
1007int intel_dp_max_link_bw(struct intel_dp *intel_dp);
1008void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1009void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0e32b39c
DA
1010/* intel_dp_mst.c */
1011int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1012void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1013/* intel_dsi.c */
4328633d 1014void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1015
1016
1017/* intel_dvo.c */
87440425 1018void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1019
1020
0632fef6 1021/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
1022#ifdef CONFIG_DRM_I915_FBDEV
1023extern int intel_fbdev_init(struct drm_device *dev);
d1d70677 1024extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
4520f53a 1025extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1026extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1027extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1028extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1029#else
1030static inline int intel_fbdev_init(struct drm_device *dev)
1031{
1032 return 0;
1033}
5f1aae65 1034
d1d70677 1035static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
4520f53a
DV
1036{
1037}
1038
1039static inline void intel_fbdev_fini(struct drm_device *dev)
1040{
1041}
1042
82e3b8c1 1043static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1044{
1045}
1046
0632fef6 1047static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1048{
1049}
1050#endif
5f1aae65
PZ
1051
1052/* intel_hdmi.c */
87440425
PZ
1053void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1054void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1055 struct intel_connector *intel_connector);
1056struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1057bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1058 struct intel_crtc_config *pipe_config);
5f1aae65
PZ
1059
1060
1061/* intel_lvds.c */
87440425
PZ
1062void intel_lvds_init(struct drm_device *dev);
1063bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1064
1065
1066/* intel_modes.c */
1067int intel_connector_update_modes(struct drm_connector *connector,
87440425 1068 struct edid *edid);
5f1aae65 1069int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1070void intel_attach_force_audio_property(struct drm_connector *connector);
1071void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
1072
1073
1074/* intel_overlay.c */
87440425
PZ
1075void intel_setup_overlay(struct drm_device *dev);
1076void intel_cleanup_overlay(struct drm_device *dev);
1077int intel_overlay_switch_off(struct intel_overlay *overlay);
1078int intel_overlay_put_image(struct drm_device *dev, void *data,
1079 struct drm_file *file_priv);
1080int intel_overlay_attrs(struct drm_device *dev, void *data,
1081 struct drm_file *file_priv);
5f1aae65
PZ
1082
1083
1084/* intel_panel.c */
87440425 1085int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1086 struct drm_display_mode *fixed_mode,
1087 struct drm_display_mode *downclock_mode);
87440425
PZ
1088void intel_panel_fini(struct intel_panel *panel);
1089void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1090 struct drm_display_mode *adjusted_mode);
1091void intel_pch_panel_fitting(struct intel_crtc *crtc,
1092 struct intel_crtc_config *pipe_config,
1093 int fitting_mode);
1094void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1095 struct intel_crtc_config *pipe_config,
1096 int fitting_mode);
6dda730e
JN
1097void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1098 u32 level, u32 max);
87440425 1099int intel_panel_setup_backlight(struct drm_connector *connector);
752aa88a
JB
1100void intel_panel_enable_backlight(struct intel_connector *connector);
1101void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1102void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 1103void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 1104enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1105extern struct drm_display_mode *intel_find_panel_downclock(
1106 struct drm_device *dev,
1107 struct drm_display_mode *fixed_mode,
1108 struct drm_connector *connector);
5f1aae65 1109
9c065a7d
DV
1110/* intel_runtime_pm.c */
1111int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1112void intel_power_domains_fini(struct drm_i915_private *);
9c065a7d 1113void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
f458ebbc 1114void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9c065a7d 1115
f458ebbc
DV
1116bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1117 enum intel_display_power_domain domain);
1118bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1119 enum intel_display_power_domain domain);
9c065a7d
DV
1120void intel_display_power_get(struct drm_i915_private *dev_priv,
1121 enum intel_display_power_domain domain);
1122void intel_display_power_put(struct drm_i915_private *dev_priv,
1123 enum intel_display_power_domain domain);
1124void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1125void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1126void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1127void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1128void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1129
d9bc89d9
DV
1130void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1131
5f1aae65 1132/* intel_pm.c */
87440425
PZ
1133void intel_init_clock_gating(struct drm_device *dev);
1134void intel_suspend_hw(struct drm_device *dev);
546c81fd 1135int ilk_wm_max_level(const struct drm_device *dev);
87440425
PZ
1136void intel_update_watermarks(struct drm_crtc *crtc);
1137void intel_update_sprite_watermarks(struct drm_plane *plane,
1138 struct drm_crtc *crtc,
ed57cb8a
DL
1139 uint32_t sprite_width,
1140 uint32_t sprite_height,
1141 int pixel_size,
87440425
PZ
1142 bool enabled, bool scaled);
1143void intel_init_pm(struct drm_device *dev);
f742a552 1144void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1145bool intel_fbc_enabled(struct drm_device *dev);
1146void intel_update_fbc(struct drm_device *dev);
1147void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1148void intel_gpu_ips_teardown(void);
ae48434c
ID
1149void intel_init_gt_powersave(struct drm_device *dev);
1150void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1151void intel_enable_gt_powersave(struct drm_device *dev);
1152void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1153void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1154void intel_reset_gt_powersave(struct drm_device *dev);
87440425 1155void ironlake_teardown_rc6(struct drm_device *dev);
c67a470b 1156void gen6_update_ring_freq(struct drm_device *dev);
076e29f2
DV
1157void gen6_rps_idle(struct drm_i915_private *dev_priv);
1158void gen6_rps_boost(struct drm_i915_private *dev_priv);
243e6a44 1159void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1160void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1161void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1162 struct skl_ddb_allocation *ddb /* out */);
d2011dc8 1163
72662e10 1164
5f1aae65 1165/* intel_sdvo.c */
87440425 1166bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1167
2b28bb1b 1168
5f1aae65 1169/* intel_sprite.c */
87440425 1170int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1dba99f4 1171void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
87440425 1172 enum plane plane);
48404c1e
SJ
1173int intel_plane_set_property(struct drm_plane *plane,
1174 struct drm_property *prop,
1175 uint64_t val);
e57465f3 1176int intel_plane_restore(struct drm_plane *plane);
87440425
PZ
1177void intel_plane_disable(struct drm_plane *plane);
1178int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1179 struct drm_file *file_priv);
1180int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
1181 struct drm_file *file_priv);
9362c7c5
ACO
1182bool intel_pipe_update_start(struct intel_crtc *crtc,
1183 uint32_t *start_vbl_count);
1184void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
5f1aae65
PZ
1185
1186/* intel_tv.c */
87440425 1187void intel_tv_init(struct drm_device *dev);
20ddf665 1188
79e53945 1189#endif /* __INTEL_DRV_H__ */
This page took 0.439221 seconds and 5 git commands to generate.