Merge branch 'drm-fixes' of git://people.freedesktop.org/~airlied/linux
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_hdmi.c
CommitLineData
7d57382e
EA
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
5a0e3ad6 30#include <linux/slab.h>
7d57382e 31#include <linux/delay.h>
178f736a 32#include <linux/hdmi.h>
760285e7 33#include <drm/drmP.h>
c6f95f27 34#include <drm/drm_atomic_helper.h>
760285e7
DH
35#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
7d57382e 37#include "intel_drv.h"
760285e7 38#include <drm/i915_drm.h>
7d57382e
EA
39#include "i915_drv.h"
40
30add22d
PZ
41static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
42{
da63a9f2 43 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
30add22d
PZ
44}
45
afba0188
DV
46static void
47assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
48{
30add22d 49 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
afba0188
DV
50 struct drm_i915_private *dev_priv = dev->dev_private;
51 uint32_t enabled_bits;
52
affa9354 53 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
afba0188 54
b242b7f7 55 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
afba0188
DV
56 "HDMI port enabled, expecting disabled\n");
57}
58
f5bbfca3 59struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
ea5b213a 60{
da63a9f2
PZ
61 struct intel_digital_port *intel_dig_port =
62 container_of(encoder, struct intel_digital_port, base.base);
63 return &intel_dig_port->hdmi;
ea5b213a
CW
64}
65
df0e9248
CW
66static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
67{
da63a9f2 68 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
df0e9248
CW
69}
70
178f736a 71static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
3c17fe4b 72{
178f736a
DL
73 switch (type) {
74 case HDMI_INFOFRAME_TYPE_AVI:
ed517fbb 75 return VIDEO_DIP_SELECT_AVI;
178f736a 76 case HDMI_INFOFRAME_TYPE_SPD:
ed517fbb 77 return VIDEO_DIP_SELECT_SPD;
c8bb75af
LD
78 case HDMI_INFOFRAME_TYPE_VENDOR:
79 return VIDEO_DIP_SELECT_VENDOR;
45187ace 80 default:
ffc85dab 81 MISSING_CASE(type);
ed517fbb 82 return 0;
45187ace 83 }
45187ace
JB
84}
85
178f736a 86static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
45187ace 87{
178f736a
DL
88 switch (type) {
89 case HDMI_INFOFRAME_TYPE_AVI:
ed517fbb 90 return VIDEO_DIP_ENABLE_AVI;
178f736a 91 case HDMI_INFOFRAME_TYPE_SPD:
ed517fbb 92 return VIDEO_DIP_ENABLE_SPD;
c8bb75af
LD
93 case HDMI_INFOFRAME_TYPE_VENDOR:
94 return VIDEO_DIP_ENABLE_VENDOR;
fa193ff7 95 default:
ffc85dab 96 MISSING_CASE(type);
ed517fbb 97 return 0;
fa193ff7 98 }
fa193ff7
PZ
99}
100
178f736a 101static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
2da8af54 102{
178f736a
DL
103 switch (type) {
104 case HDMI_INFOFRAME_TYPE_AVI:
2da8af54 105 return VIDEO_DIP_ENABLE_AVI_HSW;
178f736a 106 case HDMI_INFOFRAME_TYPE_SPD:
2da8af54 107 return VIDEO_DIP_ENABLE_SPD_HSW;
c8bb75af
LD
108 case HDMI_INFOFRAME_TYPE_VENDOR:
109 return VIDEO_DIP_ENABLE_VS_HSW;
2da8af54 110 default:
ffc85dab 111 MISSING_CASE(type);
2da8af54
PZ
112 return 0;
113 }
114}
115
f0f59a00
VS
116static i915_reg_t
117hsw_dip_data_reg(struct drm_i915_private *dev_priv,
118 enum transcoder cpu_transcoder,
119 enum hdmi_infoframe_type type,
120 int i)
2da8af54 121{
178f736a
DL
122 switch (type) {
123 case HDMI_INFOFRAME_TYPE_AVI:
436c6d4a 124 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
178f736a 125 case HDMI_INFOFRAME_TYPE_SPD:
436c6d4a 126 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
c8bb75af 127 case HDMI_INFOFRAME_TYPE_VENDOR:
436c6d4a 128 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
2da8af54 129 default:
ffc85dab 130 MISSING_CASE(type);
f0f59a00 131 return INVALID_MMIO_REG;
2da8af54
PZ
132 }
133}
134
a3da1df7 135static void g4x_write_infoframe(struct drm_encoder *encoder,
178f736a 136 enum hdmi_infoframe_type type,
fff63867 137 const void *frame, ssize_t len)
45187ace 138{
fff63867 139 const uint32_t *data = frame;
3c17fe4b
DH
140 struct drm_device *dev = encoder->dev;
141 struct drm_i915_private *dev_priv = dev->dev_private;
22509ec8 142 u32 val = I915_READ(VIDEO_DIP_CTL);
178f736a 143 int i;
3c17fe4b 144
822974ae
PZ
145 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
146
1d4f85ac 147 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 148 val |= g4x_infoframe_index(type);
22509ec8 149
178f736a 150 val &= ~g4x_infoframe_enable(type);
45187ace 151
22509ec8 152 I915_WRITE(VIDEO_DIP_CTL, val);
3c17fe4b 153
9d9740f0 154 mmiowb();
45187ace 155 for (i = 0; i < len; i += 4) {
3c17fe4b
DH
156 I915_WRITE(VIDEO_DIP_DATA, *data);
157 data++;
158 }
adf00b26
PZ
159 /* Write every possible data byte to force correct ECC calculation. */
160 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
161 I915_WRITE(VIDEO_DIP_DATA, 0);
9d9740f0 162 mmiowb();
3c17fe4b 163
178f736a 164 val |= g4x_infoframe_enable(type);
60c5ea2d 165 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 166 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 167
22509ec8 168 I915_WRITE(VIDEO_DIP_CTL, val);
9d9740f0 169 POSTING_READ(VIDEO_DIP_CTL);
3c17fe4b
DH
170}
171
cda0aaaf
VS
172static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
173 const struct intel_crtc_state *pipe_config)
e43823ec 174{
cda0aaaf 175 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
89a35ecd 176 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
e43823ec
JB
177 u32 val = I915_READ(VIDEO_DIP_CTL);
178
ec1dc603
VS
179 if ((val & VIDEO_DIP_ENABLE) == 0)
180 return false;
89a35ecd 181
ec1dc603
VS
182 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
183 return false;
184
185 return val & (VIDEO_DIP_ENABLE_AVI |
186 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
e43823ec
JB
187}
188
fdf1250a 189static void ibx_write_infoframe(struct drm_encoder *encoder,
178f736a 190 enum hdmi_infoframe_type type,
fff63867 191 const void *frame, ssize_t len)
fdf1250a 192{
fff63867 193 const uint32_t *data = frame;
fdf1250a
PZ
194 struct drm_device *dev = encoder->dev;
195 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 196 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
f0f59a00 197 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
fdf1250a 198 u32 val = I915_READ(reg);
f0f59a00 199 int i;
fdf1250a 200
822974ae
PZ
201 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
202
fdf1250a 203 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 204 val |= g4x_infoframe_index(type);
fdf1250a 205
178f736a 206 val &= ~g4x_infoframe_enable(type);
fdf1250a
PZ
207
208 I915_WRITE(reg, val);
209
9d9740f0 210 mmiowb();
fdf1250a
PZ
211 for (i = 0; i < len; i += 4) {
212 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
213 data++;
214 }
adf00b26
PZ
215 /* Write every possible data byte to force correct ECC calculation. */
216 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
217 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 218 mmiowb();
fdf1250a 219
178f736a 220 val |= g4x_infoframe_enable(type);
fdf1250a 221 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 222 val |= VIDEO_DIP_FREQ_VSYNC;
fdf1250a
PZ
223
224 I915_WRITE(reg, val);
9d9740f0 225 POSTING_READ(reg);
fdf1250a
PZ
226}
227
cda0aaaf
VS
228static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
229 const struct intel_crtc_state *pipe_config)
e43823ec 230{
cda0aaaf 231 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
052f62f7 232 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
cda0aaaf
VS
233 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
234 i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
e43823ec
JB
235 u32 val = I915_READ(reg);
236
ec1dc603
VS
237 if ((val & VIDEO_DIP_ENABLE) == 0)
238 return false;
239
240 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
241 return false;
052f62f7 242
ec1dc603
VS
243 return val & (VIDEO_DIP_ENABLE_AVI |
244 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
245 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
e43823ec
JB
246}
247
fdf1250a 248static void cpt_write_infoframe(struct drm_encoder *encoder,
178f736a 249 enum hdmi_infoframe_type type,
fff63867 250 const void *frame, ssize_t len)
b055c8f3 251{
fff63867 252 const uint32_t *data = frame;
b055c8f3
JB
253 struct drm_device *dev = encoder->dev;
254 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 255 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
f0f59a00 256 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
22509ec8 257 u32 val = I915_READ(reg);
f0f59a00 258 int i;
b055c8f3 259
822974ae
PZ
260 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
261
64a8fc01 262 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 263 val |= g4x_infoframe_index(type);
45187ace 264
ecb97851
PZ
265 /* The DIP control register spec says that we need to update the AVI
266 * infoframe without clearing its enable bit */
178f736a
DL
267 if (type != HDMI_INFOFRAME_TYPE_AVI)
268 val &= ~g4x_infoframe_enable(type);
ecb97851 269
22509ec8 270 I915_WRITE(reg, val);
45187ace 271
9d9740f0 272 mmiowb();
45187ace 273 for (i = 0; i < len; i += 4) {
b055c8f3
JB
274 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
275 data++;
276 }
adf00b26
PZ
277 /* Write every possible data byte to force correct ECC calculation. */
278 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
279 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 280 mmiowb();
b055c8f3 281
178f736a 282 val |= g4x_infoframe_enable(type);
60c5ea2d 283 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 284 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 285
22509ec8 286 I915_WRITE(reg, val);
9d9740f0 287 POSTING_READ(reg);
45187ace 288}
90b107c8 289
cda0aaaf
VS
290static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
291 const struct intel_crtc_state *pipe_config)
e43823ec 292{
cda0aaaf
VS
293 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
294 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
295 u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
e43823ec 296
ec1dc603
VS
297 if ((val & VIDEO_DIP_ENABLE) == 0)
298 return false;
299
300 return val & (VIDEO_DIP_ENABLE_AVI |
301 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
302 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
e43823ec
JB
303}
304
90b107c8 305static void vlv_write_infoframe(struct drm_encoder *encoder,
178f736a 306 enum hdmi_infoframe_type type,
fff63867 307 const void *frame, ssize_t len)
90b107c8 308{
fff63867 309 const uint32_t *data = frame;
90b107c8
SK
310 struct drm_device *dev = encoder->dev;
311 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 312 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
f0f59a00 313 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
22509ec8 314 u32 val = I915_READ(reg);
f0f59a00 315 int i;
90b107c8 316
822974ae
PZ
317 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
318
90b107c8 319 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 320 val |= g4x_infoframe_index(type);
22509ec8 321
178f736a 322 val &= ~g4x_infoframe_enable(type);
90b107c8 323
22509ec8 324 I915_WRITE(reg, val);
90b107c8 325
9d9740f0 326 mmiowb();
90b107c8
SK
327 for (i = 0; i < len; i += 4) {
328 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
329 data++;
330 }
adf00b26
PZ
331 /* Write every possible data byte to force correct ECC calculation. */
332 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
333 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 334 mmiowb();
90b107c8 335
178f736a 336 val |= g4x_infoframe_enable(type);
60c5ea2d 337 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 338 val |= VIDEO_DIP_FREQ_VSYNC;
90b107c8 339
22509ec8 340 I915_WRITE(reg, val);
9d9740f0 341 POSTING_READ(reg);
90b107c8
SK
342}
343
cda0aaaf
VS
344static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
345 const struct intel_crtc_state *pipe_config)
e43823ec 346{
cda0aaaf 347 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
535afa2e 348 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
cda0aaaf
VS
349 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
350 u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
e43823ec 351
ec1dc603
VS
352 if ((val & VIDEO_DIP_ENABLE) == 0)
353 return false;
354
355 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
356 return false;
535afa2e 357
ec1dc603
VS
358 return val & (VIDEO_DIP_ENABLE_AVI |
359 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
360 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
e43823ec
JB
361}
362
8c5f5f7c 363static void hsw_write_infoframe(struct drm_encoder *encoder,
178f736a 364 enum hdmi_infoframe_type type,
fff63867 365 const void *frame, ssize_t len)
8c5f5f7c 366{
fff63867 367 const uint32_t *data = frame;
2da8af54
PZ
368 struct drm_device *dev = encoder->dev;
369 struct drm_i915_private *dev_priv = dev->dev_private;
370 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
436c6d4a 371 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
f0f59a00
VS
372 i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
373 i915_reg_t data_reg;
178f736a 374 int i;
2da8af54 375 u32 val = I915_READ(ctl_reg);
8c5f5f7c 376
436c6d4a 377 data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
2da8af54 378
178f736a 379 val &= ~hsw_infoframe_enable(type);
2da8af54
PZ
380 I915_WRITE(ctl_reg, val);
381
9d9740f0 382 mmiowb();
2da8af54 383 for (i = 0; i < len; i += 4) {
436c6d4a
VS
384 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
385 type, i >> 2), *data);
2da8af54
PZ
386 data++;
387 }
adf00b26
PZ
388 /* Write every possible data byte to force correct ECC calculation. */
389 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
436c6d4a
VS
390 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
391 type, i >> 2), 0);
9d9740f0 392 mmiowb();
8c5f5f7c 393
178f736a 394 val |= hsw_infoframe_enable(type);
2da8af54 395 I915_WRITE(ctl_reg, val);
9d9740f0 396 POSTING_READ(ctl_reg);
8c5f5f7c
ED
397}
398
cda0aaaf
VS
399static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
400 const struct intel_crtc_state *pipe_config)
e43823ec 401{
cda0aaaf
VS
402 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
403 u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
e43823ec 404
ec1dc603
VS
405 return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
406 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
407 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
e43823ec
JB
408}
409
5adaea79
DL
410/*
411 * The data we write to the DIP data buffer registers is 1 byte bigger than the
412 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
413 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
414 * used for both technologies.
415 *
416 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
417 * DW1: DB3 | DB2 | DB1 | DB0
418 * DW2: DB7 | DB6 | DB5 | DB4
419 * DW3: ...
420 *
421 * (HB is Header Byte, DB is Data Byte)
422 *
423 * The hdmi pack() functions don't know about that hardware specific hole so we
424 * trick them by giving an offset into the buffer and moving back the header
425 * bytes by one.
426 */
9198ee5b
DL
427static void intel_write_infoframe(struct drm_encoder *encoder,
428 union hdmi_infoframe *frame)
45187ace
JB
429{
430 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
5adaea79
DL
431 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
432 ssize_t len;
45187ace 433
5adaea79
DL
434 /* see comment above for the reason for this offset */
435 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
436 if (len < 0)
437 return;
438
439 /* Insert the 'hole' (see big comment above) at position 3 */
440 buffer[0] = buffer[1];
441 buffer[1] = buffer[2];
442 buffer[2] = buffer[3];
443 buffer[3] = 0;
444 len++;
45187ace 445
5adaea79 446 intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
45187ace
JB
447}
448
687f4d06 449static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
7c5f93b0 450 const struct drm_display_mode *adjusted_mode)
45187ace 451{
abedc077 452 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
50f3b016 453 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
5adaea79
DL
454 union hdmi_infoframe frame;
455 int ret;
45187ace 456
5adaea79
DL
457 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
458 adjusted_mode);
459 if (ret < 0) {
460 DRM_ERROR("couldn't fill AVI infoframe\n");
461 return;
462 }
c846b619 463
abedc077 464 if (intel_hdmi->rgb_quant_range_selectable) {
6e3c9717 465 if (intel_crtc->config->limited_color_range)
5adaea79
DL
466 frame.avi.quantization_range =
467 HDMI_QUANTIZATION_RANGE_LIMITED;
abedc077 468 else
5adaea79
DL
469 frame.avi.quantization_range =
470 HDMI_QUANTIZATION_RANGE_FULL;
abedc077
VS
471 }
472
9198ee5b 473 intel_write_infoframe(encoder, &frame);
b055c8f3
JB
474}
475
687f4d06 476static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
c0864cb3 477{
5adaea79
DL
478 union hdmi_infoframe frame;
479 int ret;
480
481 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
482 if (ret < 0) {
483 DRM_ERROR("couldn't fill SPD infoframe\n");
484 return;
485 }
c0864cb3 486
5adaea79 487 frame.spd.sdi = HDMI_SPD_SDI_PC;
c0864cb3 488
9198ee5b 489 intel_write_infoframe(encoder, &frame);
c0864cb3
JB
490}
491
c8bb75af
LD
492static void
493intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
7c5f93b0 494 const struct drm_display_mode *adjusted_mode)
c8bb75af
LD
495{
496 union hdmi_infoframe frame;
497 int ret;
498
499 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
500 adjusted_mode);
501 if (ret < 0)
502 return;
503
504 intel_write_infoframe(encoder, &frame);
505}
506
687f4d06 507static void g4x_set_infoframes(struct drm_encoder *encoder,
6897b4b5 508 bool enable,
7c5f93b0 509 const struct drm_display_mode *adjusted_mode)
687f4d06 510{
0c14c7f9 511 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
69fde0a6
VS
512 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
513 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
f0f59a00 514 i915_reg_t reg = VIDEO_DIP_CTL;
0c14c7f9 515 u32 val = I915_READ(reg);
822cdc52 516 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 517
afba0188
DV
518 assert_hdmi_port_disabled(intel_hdmi);
519
0c14c7f9
PZ
520 /* If the registers were not initialized yet, they might be zeroes,
521 * which means we're selecting the AVI DIP and we're setting its
522 * frequency to once. This seems to really confuse the HW and make
523 * things stop working (the register spec says the AVI always needs to
524 * be sent every VSync). So here we avoid writing to the register more
525 * than we need and also explicitly select the AVI DIP and explicitly
526 * set its frequency to every VSync. Avoiding to write it twice seems to
527 * be enough to solve the problem, but being defensive shouldn't hurt us
528 * either. */
529 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
530
6897b4b5 531 if (!enable) {
0c14c7f9
PZ
532 if (!(val & VIDEO_DIP_ENABLE))
533 return;
0be6f0c8
VS
534 if (port != (val & VIDEO_DIP_PORT_MASK)) {
535 DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
536 (val & VIDEO_DIP_PORT_MASK) >> 29);
537 return;
538 }
539 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
540 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
0c14c7f9 541 I915_WRITE(reg, val);
9d9740f0 542 POSTING_READ(reg);
0c14c7f9
PZ
543 return;
544 }
545
72b78c9d
PZ
546 if (port != (val & VIDEO_DIP_PORT_MASK)) {
547 if (val & VIDEO_DIP_ENABLE) {
0be6f0c8
VS
548 DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
549 (val & VIDEO_DIP_PORT_MASK) >> 29);
550 return;
72b78c9d
PZ
551 }
552 val &= ~VIDEO_DIP_PORT_MASK;
553 val |= port;
554 }
555
822974ae 556 val |= VIDEO_DIP_ENABLE;
0be6f0c8
VS
557 val &= ~(VIDEO_DIP_ENABLE_AVI |
558 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
822974ae 559
f278d972 560 I915_WRITE(reg, val);
9d9740f0 561 POSTING_READ(reg);
f278d972 562
687f4d06
PZ
563 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
564 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 565 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
566}
567
6d67415f
VS
568static bool hdmi_sink_is_deep_color(struct drm_encoder *encoder)
569{
570 struct drm_device *dev = encoder->dev;
571 struct drm_connector *connector;
572
573 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
574
575 /*
576 * HDMI cloning is only supported on g4x which doesn't
577 * support deep color or GCP infoframes anyway so no
578 * need to worry about multiple HDMI sinks here.
579 */
580 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
581 if (connector->encoder == encoder)
582 return connector->display_info.bpc > 8;
583
584 return false;
585}
586
12aa3290
VS
587/*
588 * Determine if default_phase=1 can be indicated in the GCP infoframe.
589 *
590 * From HDMI specification 1.4a:
591 * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
592 * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
593 * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
594 * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
595 * phase of 0
596 */
597static bool gcp_default_phase_possible(int pipe_bpp,
598 const struct drm_display_mode *mode)
599{
600 unsigned int pixels_per_group;
601
602 switch (pipe_bpp) {
603 case 30:
604 /* 4 pixels in 5 clocks */
605 pixels_per_group = 4;
606 break;
607 case 36:
608 /* 2 pixels in 3 clocks */
609 pixels_per_group = 2;
610 break;
611 case 48:
612 /* 1 pixel in 2 clocks */
613 pixels_per_group = 1;
614 break;
615 default:
616 /* phase information not relevant for 8bpc */
617 return false;
618 }
619
620 return mode->crtc_hdisplay % pixels_per_group == 0 &&
621 mode->crtc_htotal % pixels_per_group == 0 &&
622 mode->crtc_hblank_start % pixels_per_group == 0 &&
623 mode->crtc_hblank_end % pixels_per_group == 0 &&
624 mode->crtc_hsync_start % pixels_per_group == 0 &&
625 mode->crtc_hsync_end % pixels_per_group == 0 &&
626 ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
627 mode->crtc_htotal/2 % pixels_per_group == 0);
628}
629
6d67415f
VS
630static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder)
631{
632 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
633 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
f0f59a00
VS
634 i915_reg_t reg;
635 u32 val = 0;
6d67415f
VS
636
637 if (HAS_DDI(dev_priv))
638 reg = HSW_TVIDEO_DIP_GCP(crtc->config->cpu_transcoder);
666a4537 639 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6d67415f
VS
640 reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
641 else if (HAS_PCH_SPLIT(dev_priv->dev))
642 reg = TVIDEO_DIP_GCP(crtc->pipe);
643 else
644 return false;
645
646 /* Indicate color depth whenever the sink supports deep color */
647 if (hdmi_sink_is_deep_color(encoder))
648 val |= GCP_COLOR_INDICATION;
649
12aa3290
VS
650 /* Enable default_phase whenever the display mode is suitably aligned */
651 if (gcp_default_phase_possible(crtc->config->pipe_bpp,
652 &crtc->config->base.adjusted_mode))
653 val |= GCP_DEFAULT_PHASE_ENABLE;
654
6d67415f
VS
655 I915_WRITE(reg, val);
656
657 return val != 0;
658}
659
687f4d06 660static void ibx_set_infoframes(struct drm_encoder *encoder,
6897b4b5 661 bool enable,
7c5f93b0 662 const struct drm_display_mode *adjusted_mode)
687f4d06 663{
0c14c7f9
PZ
664 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
665 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
69fde0a6
VS
666 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
667 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
f0f59a00 668 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
0c14c7f9 669 u32 val = I915_READ(reg);
822cdc52 670 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 671
afba0188
DV
672 assert_hdmi_port_disabled(intel_hdmi);
673
0c14c7f9
PZ
674 /* See the big comment in g4x_set_infoframes() */
675 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
676
6897b4b5 677 if (!enable) {
0c14c7f9
PZ
678 if (!(val & VIDEO_DIP_ENABLE))
679 return;
0be6f0c8
VS
680 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
681 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
682 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
0c14c7f9 683 I915_WRITE(reg, val);
9d9740f0 684 POSTING_READ(reg);
0c14c7f9
PZ
685 return;
686 }
687
72b78c9d 688 if (port != (val & VIDEO_DIP_PORT_MASK)) {
0be6f0c8
VS
689 WARN(val & VIDEO_DIP_ENABLE,
690 "DIP already enabled on port %c\n",
691 (val & VIDEO_DIP_PORT_MASK) >> 29);
72b78c9d
PZ
692 val &= ~VIDEO_DIP_PORT_MASK;
693 val |= port;
694 }
695
822974ae 696 val |= VIDEO_DIP_ENABLE;
0be6f0c8
VS
697 val &= ~(VIDEO_DIP_ENABLE_AVI |
698 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
699 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
822974ae 700
6d67415f
VS
701 if (intel_hdmi_set_gcp_infoframe(encoder))
702 val |= VIDEO_DIP_ENABLE_GCP;
703
f278d972 704 I915_WRITE(reg, val);
9d9740f0 705 POSTING_READ(reg);
f278d972 706
687f4d06
PZ
707 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
708 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 709 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
710}
711
712static void cpt_set_infoframes(struct drm_encoder *encoder,
6897b4b5 713 bool enable,
7c5f93b0 714 const struct drm_display_mode *adjusted_mode)
687f4d06 715{
0c14c7f9
PZ
716 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
717 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
718 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
f0f59a00 719 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
0c14c7f9
PZ
720 u32 val = I915_READ(reg);
721
afba0188
DV
722 assert_hdmi_port_disabled(intel_hdmi);
723
0c14c7f9
PZ
724 /* See the big comment in g4x_set_infoframes() */
725 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
726
6897b4b5 727 if (!enable) {
0c14c7f9
PZ
728 if (!(val & VIDEO_DIP_ENABLE))
729 return;
0be6f0c8
VS
730 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
731 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
732 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
0c14c7f9 733 I915_WRITE(reg, val);
9d9740f0 734 POSTING_READ(reg);
0c14c7f9
PZ
735 return;
736 }
737
822974ae
PZ
738 /* Set both together, unset both together: see the spec. */
739 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
0dd87d20 740 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
0be6f0c8 741 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
822974ae 742
6d67415f
VS
743 if (intel_hdmi_set_gcp_infoframe(encoder))
744 val |= VIDEO_DIP_ENABLE_GCP;
745
822974ae 746 I915_WRITE(reg, val);
9d9740f0 747 POSTING_READ(reg);
822974ae 748
687f4d06
PZ
749 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
750 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 751 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
752}
753
754static void vlv_set_infoframes(struct drm_encoder *encoder,
6897b4b5 755 bool enable,
7c5f93b0 756 const struct drm_display_mode *adjusted_mode)
687f4d06 757{
0c14c7f9 758 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
6a2b8021 759 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
0c14c7f9
PZ
760 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
761 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
f0f59a00 762 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
0c14c7f9 763 u32 val = I915_READ(reg);
6a2b8021 764 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 765
afba0188
DV
766 assert_hdmi_port_disabled(intel_hdmi);
767
0c14c7f9
PZ
768 /* See the big comment in g4x_set_infoframes() */
769 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
770
6897b4b5 771 if (!enable) {
0c14c7f9
PZ
772 if (!(val & VIDEO_DIP_ENABLE))
773 return;
0be6f0c8
VS
774 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
775 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
776 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
0c14c7f9 777 I915_WRITE(reg, val);
9d9740f0 778 POSTING_READ(reg);
0c14c7f9
PZ
779 return;
780 }
781
6a2b8021 782 if (port != (val & VIDEO_DIP_PORT_MASK)) {
0be6f0c8
VS
783 WARN(val & VIDEO_DIP_ENABLE,
784 "DIP already enabled on port %c\n",
785 (val & VIDEO_DIP_PORT_MASK) >> 29);
6a2b8021
JB
786 val &= ~VIDEO_DIP_PORT_MASK;
787 val |= port;
788 }
789
822974ae 790 val |= VIDEO_DIP_ENABLE;
0be6f0c8
VS
791 val &= ~(VIDEO_DIP_ENABLE_AVI |
792 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
793 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
822974ae 794
6d67415f
VS
795 if (intel_hdmi_set_gcp_infoframe(encoder))
796 val |= VIDEO_DIP_ENABLE_GCP;
797
822974ae 798 I915_WRITE(reg, val);
9d9740f0 799 POSTING_READ(reg);
822974ae 800
687f4d06
PZ
801 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
802 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 803 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
804}
805
806static void hsw_set_infoframes(struct drm_encoder *encoder,
6897b4b5 807 bool enable,
7c5f93b0 808 const struct drm_display_mode *adjusted_mode)
687f4d06 809{
0c14c7f9
PZ
810 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
811 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
812 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
f0f59a00 813 i915_reg_t reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
0dd87d20 814 u32 val = I915_READ(reg);
0c14c7f9 815
afba0188
DV
816 assert_hdmi_port_disabled(intel_hdmi);
817
0be6f0c8
VS
818 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
819 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
820 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
821
6897b4b5 822 if (!enable) {
0be6f0c8 823 I915_WRITE(reg, val);
9d9740f0 824 POSTING_READ(reg);
0c14c7f9
PZ
825 return;
826 }
827
6d67415f
VS
828 if (intel_hdmi_set_gcp_infoframe(encoder))
829 val |= VIDEO_DIP_ENABLE_GCP_HSW;
830
0dd87d20 831 I915_WRITE(reg, val);
9d9740f0 832 POSTING_READ(reg);
0dd87d20 833
687f4d06
PZ
834 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
835 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 836 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
837}
838
4cde8a21 839static void intel_hdmi_prepare(struct intel_encoder *encoder)
7d57382e 840{
c59423a3 841 struct drm_device *dev = encoder->base.dev;
7d57382e 842 struct drm_i915_private *dev_priv = dev->dev_private;
c59423a3
DV
843 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
844 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
7c5f93b0 845 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
b242b7f7 846 u32 hdmi_val;
7d57382e 847
b242b7f7 848 hdmi_val = SDVO_ENCODING_HDMI;
0f2a2a75
VS
849 if (!HAS_PCH_SPLIT(dev) && crtc->config->limited_color_range)
850 hdmi_val |= HDMI_COLOR_RANGE_16_235;
b599c0bc 851 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
b242b7f7 852 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
b599c0bc 853 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
b242b7f7 854 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
7d57382e 855
6e3c9717 856 if (crtc->config->pipe_bpp > 24)
4f3a8bc7 857 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
020f6704 858 else
4f3a8bc7 859 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
020f6704 860
6e3c9717 861 if (crtc->config->has_hdmi_sink)
dc0fa718 862 hdmi_val |= HDMI_MODE_SELECT_HDMI;
2e3d6006 863
75770564 864 if (HAS_PCH_CPT(dev))
c59423a3 865 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
44f37d1f
CML
866 else if (IS_CHERRYVIEW(dev))
867 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
dc0fa718 868 else
c59423a3 869 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
7d57382e 870
b242b7f7
PZ
871 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
872 POSTING_READ(intel_hdmi->hdmi_reg);
7d57382e
EA
873}
874
85234cdc
DV
875static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
876 enum pipe *pipe)
7d57382e 877{
85234cdc 878 struct drm_device *dev = encoder->base.dev;
7d57382e 879 struct drm_i915_private *dev_priv = dev->dev_private;
85234cdc 880 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
6d129bea 881 enum intel_display_power_domain power_domain;
85234cdc 882 u32 tmp;
5b092174 883 bool ret;
85234cdc 884
6d129bea 885 power_domain = intel_display_port_power_domain(encoder);
5b092174 886 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
6d129bea
ID
887 return false;
888
5b092174
ID
889 ret = false;
890
b242b7f7 891 tmp = I915_READ(intel_hdmi->hdmi_reg);
85234cdc
DV
892
893 if (!(tmp & SDVO_ENABLE))
5b092174 894 goto out;
85234cdc
DV
895
896 if (HAS_PCH_CPT(dev))
897 *pipe = PORT_TO_PIPE_CPT(tmp);
71485e0a
VS
898 else if (IS_CHERRYVIEW(dev))
899 *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
85234cdc
DV
900 else
901 *pipe = PORT_TO_PIPE(tmp);
902
5b092174
ID
903 ret = true;
904
905out:
906 intel_display_power_put(dev_priv, power_domain);
907
908 return ret;
85234cdc
DV
909}
910
045ac3b5 911static void intel_hdmi_get_config(struct intel_encoder *encoder,
5cec258b 912 struct intel_crtc_state *pipe_config)
045ac3b5
JB
913{
914 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
8c875fca
VS
915 struct drm_device *dev = encoder->base.dev;
916 struct drm_i915_private *dev_priv = dev->dev_private;
045ac3b5 917 u32 tmp, flags = 0;
18442d08 918 int dotclock;
045ac3b5
JB
919
920 tmp = I915_READ(intel_hdmi->hdmi_reg);
921
922 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
923 flags |= DRM_MODE_FLAG_PHSYNC;
924 else
925 flags |= DRM_MODE_FLAG_NHSYNC;
926
927 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
928 flags |= DRM_MODE_FLAG_PVSYNC;
929 else
930 flags |= DRM_MODE_FLAG_NVSYNC;
931
6897b4b5
DV
932 if (tmp & HDMI_MODE_SELECT_HDMI)
933 pipe_config->has_hdmi_sink = true;
934
cda0aaaf 935 if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
e43823ec
JB
936 pipe_config->has_infoframe = true;
937
c84db770 938 if (tmp & SDVO_AUDIO_ENABLE)
9ed109a7
DV
939 pipe_config->has_audio = true;
940
8c875fca
VS
941 if (!HAS_PCH_SPLIT(dev) &&
942 tmp & HDMI_COLOR_RANGE_16_235)
943 pipe_config->limited_color_range = true;
944
2d112de7 945 pipe_config->base.adjusted_mode.flags |= flags;
18442d08
VS
946
947 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
948 dotclock = pipe_config->port_clock * 2 / 3;
949 else
950 dotclock = pipe_config->port_clock;
951
be69a133
VS
952 if (pipe_config->pixel_multiplier)
953 dotclock /= pipe_config->pixel_multiplier;
954
18442d08
VS
955 if (HAS_PCH_SPLIT(dev_priv->dev))
956 ironlake_check_encoder_dotclock(pipe_config, dotclock);
957
2d112de7 958 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
045ac3b5
JB
959}
960
d1b1589c
VS
961static void intel_enable_hdmi_audio(struct intel_encoder *encoder)
962{
963 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
964
965 WARN_ON(!crtc->config->has_hdmi_sink);
966 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
967 pipe_name(crtc->pipe));
968 intel_audio_codec_enable(encoder);
969}
970
bf868c7d 971static void g4x_enable_hdmi(struct intel_encoder *encoder)
7d57382e 972{
5ab432ef 973 struct drm_device *dev = encoder->base.dev;
7d57382e 974 struct drm_i915_private *dev_priv = dev->dev_private;
bf868c7d 975 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
5ab432ef 976 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
7d57382e
EA
977 u32 temp;
978
b242b7f7 979 temp = I915_READ(intel_hdmi->hdmi_reg);
d8a2d0e0 980
bf868c7d
VS
981 temp |= SDVO_ENABLE;
982 if (crtc->config->has_audio)
983 temp |= SDVO_AUDIO_ENABLE;
7a87c289 984
bf868c7d
VS
985 I915_WRITE(intel_hdmi->hdmi_reg, temp);
986 POSTING_READ(intel_hdmi->hdmi_reg);
987
988 if (crtc->config->has_audio)
989 intel_enable_hdmi_audio(encoder);
990}
991
992static void ibx_enable_hdmi(struct intel_encoder *encoder)
993{
994 struct drm_device *dev = encoder->base.dev;
995 struct drm_i915_private *dev_priv = dev->dev_private;
996 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
997 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
998 u32 temp;
999
1000 temp = I915_READ(intel_hdmi->hdmi_reg);
d8a2d0e0 1001
bf868c7d
VS
1002 temp |= SDVO_ENABLE;
1003 if (crtc->config->has_audio)
1004 temp |= SDVO_AUDIO_ENABLE;
5ab432ef 1005
bf868c7d
VS
1006 /*
1007 * HW workaround, need to write this twice for issue
1008 * that may result in first write getting masked.
1009 */
1010 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1011 POSTING_READ(intel_hdmi->hdmi_reg);
b242b7f7
PZ
1012 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1013 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef 1014
bf868c7d
VS
1015 /*
1016 * HW workaround, need to toggle enable bit off and on
1017 * for 12bpc with pixel repeat.
1018 *
1019 * FIXME: BSpec says this should be done at the end of
1020 * of the modeset sequence, so not sure if this isn't too soon.
5ab432ef 1021 */
bf868c7d
VS
1022 if (crtc->config->pipe_bpp > 24 &&
1023 crtc->config->pixel_multiplier > 1) {
1024 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
1025 POSTING_READ(intel_hdmi->hdmi_reg);
1026
1027 /*
1028 * HW workaround, need to write this twice for issue
1029 * that may result in first write getting masked.
1030 */
1031 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1032 POSTING_READ(intel_hdmi->hdmi_reg);
b242b7f7
PZ
1033 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1034 POSTING_READ(intel_hdmi->hdmi_reg);
7d57382e 1035 }
c1dec79a 1036
bf868c7d 1037 if (crtc->config->has_audio)
d1b1589c
VS
1038 intel_enable_hdmi_audio(encoder);
1039}
1040
1041static void cpt_enable_hdmi(struct intel_encoder *encoder)
1042{
1043 struct drm_device *dev = encoder->base.dev;
1044 struct drm_i915_private *dev_priv = dev->dev_private;
1045 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1046 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1047 enum pipe pipe = crtc->pipe;
1048 u32 temp;
1049
1050 temp = I915_READ(intel_hdmi->hdmi_reg);
1051
1052 temp |= SDVO_ENABLE;
1053 if (crtc->config->has_audio)
1054 temp |= SDVO_AUDIO_ENABLE;
1055
1056 /*
1057 * WaEnableHDMI8bpcBefore12bpc:snb,ivb
1058 *
1059 * The procedure for 12bpc is as follows:
1060 * 1. disable HDMI clock gating
1061 * 2. enable HDMI with 8bpc
1062 * 3. enable HDMI with 12bpc
1063 * 4. enable HDMI clock gating
1064 */
1065
1066 if (crtc->config->pipe_bpp > 24) {
1067 I915_WRITE(TRANS_CHICKEN1(pipe),
1068 I915_READ(TRANS_CHICKEN1(pipe)) |
1069 TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1070
1071 temp &= ~SDVO_COLOR_FORMAT_MASK;
1072 temp |= SDVO_COLOR_FORMAT_8bpc;
c1dec79a 1073 }
d1b1589c
VS
1074
1075 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1076 POSTING_READ(intel_hdmi->hdmi_reg);
1077
1078 if (crtc->config->pipe_bpp > 24) {
1079 temp &= ~SDVO_COLOR_FORMAT_MASK;
1080 temp |= HDMI_COLOR_FORMAT_12bpc;
1081
1082 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1083 POSTING_READ(intel_hdmi->hdmi_reg);
1084
1085 I915_WRITE(TRANS_CHICKEN1(pipe),
1086 I915_READ(TRANS_CHICKEN1(pipe)) &
1087 ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1088 }
1089
1090 if (crtc->config->has_audio)
1091 intel_enable_hdmi_audio(encoder);
b76cf76b 1092}
89b667f8 1093
b76cf76b
JN
1094static void vlv_enable_hdmi(struct intel_encoder *encoder)
1095{
5ab432ef
DV
1096}
1097
1098static void intel_disable_hdmi(struct intel_encoder *encoder)
1099{
1100 struct drm_device *dev = encoder->base.dev;
1101 struct drm_i915_private *dev_priv = dev->dev_private;
1102 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
495a5bb8 1103 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
5ab432ef 1104 u32 temp;
5ab432ef 1105
b242b7f7 1106 temp = I915_READ(intel_hdmi->hdmi_reg);
5ab432ef 1107
1612c8bd 1108 temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
b242b7f7
PZ
1109 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1110 POSTING_READ(intel_hdmi->hdmi_reg);
1612c8bd
VS
1111
1112 /*
1113 * HW workaround for IBX, we need to move the port
1114 * to transcoder A after disabling it to allow the
1115 * matching DP port to be enabled on transcoder A.
1116 */
1117 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B) {
0c241d5b
VS
1118 /*
1119 * We get CPU/PCH FIFO underruns on the other pipe when
1120 * doing the workaround. Sweep them under the rug.
1121 */
1122 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1123 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1124
1612c8bd
VS
1125 temp &= ~SDVO_PIPE_B_SELECT;
1126 temp |= SDVO_ENABLE;
1127 /*
1128 * HW workaround, need to write this twice for issue
1129 * that may result in first write getting masked.
1130 */
1131 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1132 POSTING_READ(intel_hdmi->hdmi_reg);
1133 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1134 POSTING_READ(intel_hdmi->hdmi_reg);
1135
1136 temp &= ~SDVO_ENABLE;
1137 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1138 POSTING_READ(intel_hdmi->hdmi_reg);
0c241d5b
VS
1139
1140 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
1141 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1142 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1612c8bd 1143 }
6d67415f 1144
0be6f0c8 1145 intel_hdmi->set_infoframes(&encoder->base, false, NULL);
7d57382e
EA
1146}
1147
a4790cec
VS
1148static void g4x_disable_hdmi(struct intel_encoder *encoder)
1149{
1150 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1151
1152 if (crtc->config->has_audio)
1153 intel_audio_codec_disable(encoder);
1154
1155 intel_disable_hdmi(encoder);
1156}
1157
1158static void pch_disable_hdmi(struct intel_encoder *encoder)
1159{
1160 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1161
1162 if (crtc->config->has_audio)
1163 intel_audio_codec_disable(encoder);
1164}
1165
1166static void pch_post_disable_hdmi(struct intel_encoder *encoder)
1167{
1168 intel_disable_hdmi(encoder);
1169}
1170
e64e739e 1171static int hdmi_port_clock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
7d148ef5
DV
1172{
1173 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1174
40478455 1175 if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
7d148ef5 1176 return 165000;
e3c33578 1177 else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
7d148ef5
DV
1178 return 300000;
1179 else
1180 return 225000;
1181}
1182
e64e739e
VS
1183static enum drm_mode_status
1184hdmi_port_clock_valid(struct intel_hdmi *hdmi,
1185 int clock, bool respect_dvi_limit)
1186{
1187 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1188
1189 if (clock < 25000)
1190 return MODE_CLOCK_LOW;
1191 if (clock > hdmi_port_clock_limit(hdmi, respect_dvi_limit))
1192 return MODE_CLOCK_HIGH;
1193
5e6ccc0b
VS
1194 /* BXT DPLL can't generate 223-240 MHz */
1195 if (IS_BROXTON(dev) && clock > 223333 && clock < 240000)
1196 return MODE_CLOCK_RANGE;
1197
1198 /* CHV DPLL can't generate 216-240 MHz */
1199 if (IS_CHERRYVIEW(dev) && clock > 216000 && clock < 240000)
e64e739e
VS
1200 return MODE_CLOCK_RANGE;
1201
1202 return MODE_OK;
1203}
1204
c19de8eb
DL
1205static enum drm_mode_status
1206intel_hdmi_mode_valid(struct drm_connector *connector,
1207 struct drm_display_mode *mode)
7d57382e 1208{
e64e739e
VS
1209 struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
1210 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1211 enum drm_mode_status status;
1212 int clock;
587bf496 1213 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
e64e739e
VS
1214
1215 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1216 return MODE_NO_DBLESCAN;
697c4078 1217
e64e739e 1218 clock = mode->clock;
587bf496
MK
1219
1220 if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
1221 clock *= 2;
1222
1223 if (clock > max_dotclk)
1224 return MODE_CLOCK_HIGH;
1225
697c4078
CT
1226 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1227 clock *= 2;
1228
e64e739e
VS
1229 /* check if we can do 8bpc */
1230 status = hdmi_port_clock_valid(hdmi, clock, true);
7d57382e 1231
e64e739e
VS
1232 /* if we can't do 8bpc we may still be able to do 12bpc */
1233 if (!HAS_GMCH_DISPLAY(dev) && status != MODE_OK)
1234 status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true);
7d57382e 1235
e64e739e 1236 return status;
7d57382e
EA
1237}
1238
77f06c86 1239static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
71800632 1240{
77f06c86
ACO
1241 struct drm_device *dev = crtc_state->base.crtc->dev;
1242 struct drm_atomic_state *state;
71800632 1243 struct intel_encoder *encoder;
da3ced29 1244 struct drm_connector *connector;
77f06c86 1245 struct drm_connector_state *connector_state;
71800632 1246 int count = 0, count_hdmi = 0;
77f06c86 1247 int i;
71800632 1248
f227ae9e 1249 if (HAS_GMCH_DISPLAY(dev))
71800632
VS
1250 return false;
1251
77f06c86
ACO
1252 state = crtc_state->base.state;
1253
da3ced29 1254 for_each_connector_in_state(state, connector, connector_state, i) {
77f06c86
ACO
1255 if (connector_state->crtc != crtc_state->base.crtc)
1256 continue;
1257
1258 encoder = to_intel_encoder(connector_state->best_encoder);
1259
71800632
VS
1260 count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
1261 count++;
1262 }
1263
1264 /*
1265 * HDMI 12bpc affects the clocks, so it's only possible
1266 * when not cloning with other encoder types.
1267 */
1268 return count_hdmi > 0 && count_hdmi == count;
1269}
1270
5bfe2ac0 1271bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1272 struct intel_crtc_state *pipe_config)
7d57382e 1273{
5bfe2ac0
DV
1274 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1275 struct drm_device *dev = encoder->base.dev;
2d112de7 1276 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
e64e739e
VS
1277 int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
1278 int clock_12bpc = clock_8bpc * 3 / 2;
e29c22c0 1279 int desired_bpp;
3685a8f3 1280
6897b4b5
DV
1281 pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
1282
e43823ec
JB
1283 if (pipe_config->has_hdmi_sink)
1284 pipe_config->has_infoframe = true;
1285
55bc60db
VS
1286 if (intel_hdmi->color_range_auto) {
1287 /* See CEA-861-E - 5.1 Default Encoding Parameters */
0f2a2a75
VS
1288 pipe_config->limited_color_range =
1289 pipe_config->has_hdmi_sink &&
1290 drm_match_cea_mode(adjusted_mode) > 1;
1291 } else {
1292 pipe_config->limited_color_range =
1293 intel_hdmi->limited_color_range;
55bc60db
VS
1294 }
1295
697c4078
CT
1296 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
1297 pipe_config->pixel_multiplier = 2;
e64e739e 1298 clock_8bpc *= 2;
3320e37f 1299 clock_12bpc *= 2;
697c4078
CT
1300 }
1301
5bfe2ac0
DV
1302 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
1303 pipe_config->has_pch_encoder = true;
1304
9ed109a7
DV
1305 if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
1306 pipe_config->has_audio = true;
1307
4e53c2e0
DV
1308 /*
1309 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
1310 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
325b9d04
DV
1311 * outputs. We also need to check that the higher clock still fits
1312 * within limits.
4e53c2e0 1313 */
6897b4b5 1314 if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
e64e739e 1315 hdmi_port_clock_valid(intel_hdmi, clock_12bpc, false) == MODE_OK &&
7a0baa62 1316 hdmi_12bpc_possible(pipe_config)) {
e29c22c0
DV
1317 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
1318 desired_bpp = 12*3;
325b9d04
DV
1319
1320 /* Need to adjust the port link by 1.5x for 12bpc. */
ff9a6750 1321 pipe_config->port_clock = clock_12bpc;
4e53c2e0 1322 } else {
e29c22c0
DV
1323 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
1324 desired_bpp = 8*3;
e64e739e
VS
1325
1326 pipe_config->port_clock = clock_8bpc;
e29c22c0
DV
1327 }
1328
1329 if (!pipe_config->bw_constrained) {
1330 DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
1331 pipe_config->pipe_bpp = desired_bpp;
4e53c2e0
DV
1332 }
1333
e64e739e
VS
1334 if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
1335 false) != MODE_OK) {
1336 DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
325b9d04
DV
1337 return false;
1338 }
1339
28b468a0
VS
1340 /* Set user selected PAR to incoming mode's member */
1341 adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
1342
7d57382e
EA
1343 return true;
1344}
1345
953ece69
CW
1346static void
1347intel_hdmi_unset_edid(struct drm_connector *connector)
9dff6af8 1348{
df0e9248 1349 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
9dff6af8 1350
953ece69
CW
1351 intel_hdmi->has_hdmi_sink = false;
1352 intel_hdmi->has_audio = false;
1353 intel_hdmi->rgb_quant_range_selectable = false;
1354
1355 kfree(to_intel_connector(connector)->detect_edid);
1356 to_intel_connector(connector)->detect_edid = NULL;
1357}
1358
1359static bool
237ed86c 1360intel_hdmi_set_edid(struct drm_connector *connector, bool force)
953ece69
CW
1361{
1362 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1363 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
237ed86c 1364 struct edid *edid = NULL;
953ece69 1365 bool connected = false;
164c8598 1366
69172f21
ID
1367 if (force) {
1368 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
671dedd2 1369
237ed86c
SJ
1370 edid = drm_get_edid(connector,
1371 intel_gmbus_get_adapter(dev_priv,
1372 intel_hdmi->ddc_bus));
2ded9e27 1373
69172f21
ID
1374 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
1375 }
30ad48b7 1376
953ece69
CW
1377 to_intel_connector(connector)->detect_edid = edid;
1378 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
1379 intel_hdmi->rgb_quant_range_selectable =
1380 drm_rgb_quant_range_selectable(edid);
1381
1382 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
b1d7e4b4
WF
1383 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
1384 intel_hdmi->has_audio =
953ece69
CW
1385 intel_hdmi->force_audio == HDMI_AUDIO_ON;
1386
1387 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
1388 intel_hdmi->has_hdmi_sink =
1389 drm_detect_hdmi_monitor(edid);
1390
1391 connected = true;
55b7d6e8
CW
1392 }
1393
953ece69
CW
1394 return connected;
1395}
1396
8166fcea
DV
1397static enum drm_connector_status
1398intel_hdmi_detect(struct drm_connector *connector, bool force)
953ece69 1399{
8166fcea
DV
1400 enum drm_connector_status status;
1401 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1402 struct drm_i915_private *dev_priv = to_i915(connector->dev);
237ed86c 1403 bool live_status = false;
61fb3980 1404 unsigned int try;
953ece69 1405
8166fcea
DV
1406 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1407 connector->base.id, connector->name);
1408
29bb94bb
ID
1409 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
1410
f8d03ea0 1411 for (try = 0; !live_status && try < 9; try++) {
61fb3980
GW
1412 if (try)
1413 msleep(10);
237ed86c
SJ
1414 live_status = intel_digital_port_connected(dev_priv,
1415 hdmi_to_dig_port(intel_hdmi));
237ed86c
SJ
1416 }
1417
60b3143c
SS
1418 if (!live_status) {
1419 DRM_DEBUG_KMS("HDMI live status down\n");
1420 /*
1421 * Live status register is not reliable on all intel platforms.
1422 * So consider live_status only for certain platforms, for
1423 * others, read EDID to determine presence of sink.
1424 */
1425 if (INTEL_INFO(dev_priv)->gen < 7 || IS_IVYBRIDGE(dev_priv))
1426 live_status = true;
1427 }
237ed86c 1428
8166fcea 1429 intel_hdmi_unset_edid(connector);
0b5e88dc 1430
8166fcea 1431 if (intel_hdmi_set_edid(connector, live_status)) {
953ece69
CW
1432 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1433
1434 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1435 status = connector_status_connected;
8166fcea 1436 } else
953ece69 1437 status = connector_status_disconnected;
671dedd2 1438
29bb94bb
ID
1439 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
1440
2ded9e27 1441 return status;
7d57382e
EA
1442}
1443
953ece69
CW
1444static void
1445intel_hdmi_force(struct drm_connector *connector)
7d57382e 1446{
953ece69 1447 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
7d57382e 1448
953ece69
CW
1449 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1450 connector->base.id, connector->name);
7d57382e 1451
953ece69 1452 intel_hdmi_unset_edid(connector);
671dedd2 1453
953ece69
CW
1454 if (connector->status != connector_status_connected)
1455 return;
671dedd2 1456
237ed86c 1457 intel_hdmi_set_edid(connector, true);
953ece69
CW
1458 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1459}
671dedd2 1460
953ece69
CW
1461static int intel_hdmi_get_modes(struct drm_connector *connector)
1462{
1463 struct edid *edid;
1464
1465 edid = to_intel_connector(connector)->detect_edid;
1466 if (edid == NULL)
1467 return 0;
671dedd2 1468
953ece69 1469 return intel_connector_update_modes(connector, edid);
7d57382e
EA
1470}
1471
1aad7ac0
CW
1472static bool
1473intel_hdmi_detect_audio(struct drm_connector *connector)
1474{
1aad7ac0 1475 bool has_audio = false;
953ece69 1476 struct edid *edid;
1aad7ac0 1477
953ece69
CW
1478 edid = to_intel_connector(connector)->detect_edid;
1479 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
1480 has_audio = drm_detect_monitor_audio(edid);
671dedd2 1481
1aad7ac0
CW
1482 return has_audio;
1483}
1484
55b7d6e8
CW
1485static int
1486intel_hdmi_set_property(struct drm_connector *connector,
ed517fbb
PZ
1487 struct drm_property *property,
1488 uint64_t val)
55b7d6e8
CW
1489{
1490 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
da63a9f2
PZ
1491 struct intel_digital_port *intel_dig_port =
1492 hdmi_to_dig_port(intel_hdmi);
e953fd7b 1493 struct drm_i915_private *dev_priv = connector->dev->dev_private;
55b7d6e8
CW
1494 int ret;
1495
662595df 1496 ret = drm_object_property_set_value(&connector->base, property, val);
55b7d6e8
CW
1497 if (ret)
1498 return ret;
1499
3f43c48d 1500 if (property == dev_priv->force_audio_property) {
b1d7e4b4 1501 enum hdmi_force_audio i = val;
1aad7ac0
CW
1502 bool has_audio;
1503
1504 if (i == intel_hdmi->force_audio)
55b7d6e8
CW
1505 return 0;
1506
1aad7ac0 1507 intel_hdmi->force_audio = i;
55b7d6e8 1508
b1d7e4b4 1509 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
1510 has_audio = intel_hdmi_detect_audio(connector);
1511 else
b1d7e4b4 1512 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0 1513
b1d7e4b4
WF
1514 if (i == HDMI_AUDIO_OFF_DVI)
1515 intel_hdmi->has_hdmi_sink = 0;
55b7d6e8 1516
1aad7ac0 1517 intel_hdmi->has_audio = has_audio;
55b7d6e8
CW
1518 goto done;
1519 }
1520
e953fd7b 1521 if (property == dev_priv->broadcast_rgb_property) {
ae4edb80 1522 bool old_auto = intel_hdmi->color_range_auto;
0f2a2a75 1523 bool old_range = intel_hdmi->limited_color_range;
ae4edb80 1524
55bc60db
VS
1525 switch (val) {
1526 case INTEL_BROADCAST_RGB_AUTO:
1527 intel_hdmi->color_range_auto = true;
1528 break;
1529 case INTEL_BROADCAST_RGB_FULL:
1530 intel_hdmi->color_range_auto = false;
0f2a2a75 1531 intel_hdmi->limited_color_range = false;
55bc60db
VS
1532 break;
1533 case INTEL_BROADCAST_RGB_LIMITED:
1534 intel_hdmi->color_range_auto = false;
0f2a2a75 1535 intel_hdmi->limited_color_range = true;
55bc60db
VS
1536 break;
1537 default:
1538 return -EINVAL;
1539 }
ae4edb80
DV
1540
1541 if (old_auto == intel_hdmi->color_range_auto &&
0f2a2a75 1542 old_range == intel_hdmi->limited_color_range)
ae4edb80
DV
1543 return 0;
1544
e953fd7b
CW
1545 goto done;
1546 }
1547
94a11ddc
VK
1548 if (property == connector->dev->mode_config.aspect_ratio_property) {
1549 switch (val) {
1550 case DRM_MODE_PICTURE_ASPECT_NONE:
1551 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
1552 break;
1553 case DRM_MODE_PICTURE_ASPECT_4_3:
1554 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
1555 break;
1556 case DRM_MODE_PICTURE_ASPECT_16_9:
1557 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
1558 break;
1559 default:
1560 return -EINVAL;
1561 }
1562 goto done;
1563 }
1564
55b7d6e8
CW
1565 return -EINVAL;
1566
1567done:
c0c36b94
CW
1568 if (intel_dig_port->base.base.crtc)
1569 intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
55b7d6e8
CW
1570
1571 return 0;
1572}
1573
13732ba7
JB
1574static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
1575{
1576 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1577 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
7c5f93b0 1578 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
13732ba7 1579
4cde8a21
DV
1580 intel_hdmi_prepare(encoder);
1581
6897b4b5 1582 intel_hdmi->set_infoframes(&encoder->base,
6e3c9717 1583 intel_crtc->config->has_hdmi_sink,
6897b4b5 1584 adjusted_mode);
13732ba7
JB
1585}
1586
9514ac6e 1587static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
89b667f8
JB
1588{
1589 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
13732ba7 1590 struct intel_hdmi *intel_hdmi = &dport->hdmi;
89b667f8
JB
1591 struct drm_device *dev = encoder->base.dev;
1592 struct drm_i915_private *dev_priv = dev->dev_private;
1593 struct intel_crtc *intel_crtc =
1594 to_intel_crtc(encoder->base.crtc);
7c5f93b0 1595 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
e4607fcf 1596 enum dpio_channel port = vlv_dport_to_channel(dport);
89b667f8
JB
1597 int pipe = intel_crtc->pipe;
1598 u32 val;
1599
89b667f8 1600 /* Enable clock channels for this port */
a580516d 1601 mutex_lock(&dev_priv->sb_lock);
ab3c759a 1602 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
89b667f8
JB
1603 val = 0;
1604 if (pipe)
1605 val |= (1<<21);
1606 else
1607 val &= ~(1<<21);
1608 val |= 0x001000c4;
ab3c759a 1609 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
89b667f8
JB
1610
1611 /* HDMI 1.0V-2dB */
ab3c759a
CML
1612 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
1613 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
1614 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
1615 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
1616 vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
1617 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
1618 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1619 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
89b667f8
JB
1620
1621 /* Program lane clock */
ab3c759a
CML
1622 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1623 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
a580516d 1624 mutex_unlock(&dev_priv->sb_lock);
b76cf76b 1625
6897b4b5 1626 intel_hdmi->set_infoframes(&encoder->base,
6e3c9717 1627 intel_crtc->config->has_hdmi_sink,
6897b4b5 1628 adjusted_mode);
13732ba7 1629
bf868c7d 1630 g4x_enable_hdmi(encoder);
b76cf76b 1631
9b6de0a1 1632 vlv_wait_port_ready(dev_priv, dport, 0x0);
89b667f8
JB
1633}
1634
9514ac6e 1635static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
89b667f8
JB
1636{
1637 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1638 struct drm_device *dev = encoder->base.dev;
1639 struct drm_i915_private *dev_priv = dev->dev_private;
5e69f97f
CML
1640 struct intel_crtc *intel_crtc =
1641 to_intel_crtc(encoder->base.crtc);
e4607fcf 1642 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 1643 int pipe = intel_crtc->pipe;
89b667f8 1644
4cde8a21
DV
1645 intel_hdmi_prepare(encoder);
1646
89b667f8 1647 /* Program Tx lane resets to default */
a580516d 1648 mutex_lock(&dev_priv->sb_lock);
ab3c759a 1649 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
89b667f8
JB
1650 DPIO_PCS_TX_LANE2_RESET |
1651 DPIO_PCS_TX_LANE1_RESET);
ab3c759a 1652 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
89b667f8
JB
1653 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1654 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1655 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1656 DPIO_PCS_CLK_SOFT_RESET);
1657
1658 /* Fix up inter-pair skew failure */
ab3c759a
CML
1659 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1660 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1661 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
1662
1663 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1664 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
a580516d 1665 mutex_unlock(&dev_priv->sb_lock);
89b667f8
JB
1666}
1667
a8f327fb
VS
1668static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
1669 bool reset)
1670{
1671 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1672 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
1673 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1674 enum pipe pipe = crtc->pipe;
1675 uint32_t val;
1676
1677 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
1678 if (reset)
1679 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1680 else
1681 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
1682 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
1683
1684 if (crtc->config->lane_count > 2) {
1685 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1686 if (reset)
1687 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1688 else
1689 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
1690 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
1691 }
1692
1693 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
1694 val |= CHV_PCS_REQ_SOFTRESET_EN;
1695 if (reset)
1696 val &= ~DPIO_PCS_CLK_SOFT_RESET;
1697 else
1698 val |= DPIO_PCS_CLK_SOFT_RESET;
1699 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
1700
1701 if (crtc->config->lane_count > 2) {
1702 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1703 val |= CHV_PCS_REQ_SOFTRESET_EN;
1704 if (reset)
1705 val &= ~DPIO_PCS_CLK_SOFT_RESET;
1706 else
1707 val |= DPIO_PCS_CLK_SOFT_RESET;
1708 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1709 }
1710}
1711
9197c88b
VS
1712static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1713{
1714 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1715 struct drm_device *dev = encoder->base.dev;
1716 struct drm_i915_private *dev_priv = dev->dev_private;
1717 struct intel_crtc *intel_crtc =
1718 to_intel_crtc(encoder->base.crtc);
1719 enum dpio_channel ch = vlv_dport_to_channel(dport);
1720 enum pipe pipe = intel_crtc->pipe;
1721 u32 val;
1722
625695f8
VS
1723 intel_hdmi_prepare(encoder);
1724
b0b33846
VS
1725 /*
1726 * Must trick the second common lane into life.
1727 * Otherwise we can't even access the PLL.
1728 */
1729 if (ch == DPIO_CH0 && pipe == PIPE_B)
1730 dport->release_cl2_override =
1731 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
1732
e0fce78f
VS
1733 chv_phy_powergate_lanes(encoder, true, 0x0);
1734
a580516d 1735 mutex_lock(&dev_priv->sb_lock);
9197c88b 1736
a8f327fb
VS
1737 /* Assert data lane reset */
1738 chv_data_lane_soft_reset(encoder, true);
1739
b9e5ac3c
VS
1740 /* program left/right clock distribution */
1741 if (pipe != PIPE_B) {
1742 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1743 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1744 if (ch == DPIO_CH0)
1745 val |= CHV_BUFLEFTENA1_FORCE;
1746 if (ch == DPIO_CH1)
1747 val |= CHV_BUFRIGHTENA1_FORCE;
1748 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1749 } else {
1750 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1751 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1752 if (ch == DPIO_CH0)
1753 val |= CHV_BUFLEFTENA2_FORCE;
1754 if (ch == DPIO_CH1)
1755 val |= CHV_BUFRIGHTENA2_FORCE;
1756 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1757 }
1758
9197c88b
VS
1759 /* program clock channel usage */
1760 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
1761 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1762 if (pipe != PIPE_B)
1763 val &= ~CHV_PCS_USEDCLKCHANNEL;
1764 else
1765 val |= CHV_PCS_USEDCLKCHANNEL;
1766 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
1767
1768 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
1769 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1770 if (pipe != PIPE_B)
1771 val &= ~CHV_PCS_USEDCLKCHANNEL;
1772 else
1773 val |= CHV_PCS_USEDCLKCHANNEL;
1774 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
1775
1776 /*
1777 * This a a bit weird since generally CL
1778 * matches the pipe, but here we need to
1779 * pick the CL based on the port.
1780 */
1781 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
1782 if (pipe != PIPE_B)
1783 val &= ~CHV_CMN_USEDCLKCHANNEL;
1784 else
1785 val |= CHV_CMN_USEDCLKCHANNEL;
1786 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
1787
a580516d 1788 mutex_unlock(&dev_priv->sb_lock);
9197c88b
VS
1789}
1790
d6db995f
VS
1791static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder)
1792{
1793 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1794 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
1795 u32 val;
1796
1797 mutex_lock(&dev_priv->sb_lock);
1798
1799 /* disable left/right clock distribution */
1800 if (pipe != PIPE_B) {
1801 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1802 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1803 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1804 } else {
1805 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1806 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1807 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1808 }
1809
1810 mutex_unlock(&dev_priv->sb_lock);
e0fce78f 1811
b0b33846
VS
1812 /*
1813 * Leave the power down bit cleared for at least one
1814 * lane so that chv_powergate_phy_ch() will power
1815 * on something when the channel is otherwise unused.
1816 * When the port is off and the override is removed
1817 * the lanes power down anyway, so otherwise it doesn't
1818 * really matter what the state of power down bits is
1819 * after this.
1820 */
e0fce78f 1821 chv_phy_powergate_lanes(encoder, false, 0x0);
d6db995f
VS
1822}
1823
9514ac6e 1824static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
89b667f8
JB
1825{
1826 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1827 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
5e69f97f
CML
1828 struct intel_crtc *intel_crtc =
1829 to_intel_crtc(encoder->base.crtc);
e4607fcf 1830 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 1831 int pipe = intel_crtc->pipe;
89b667f8
JB
1832
1833 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
a580516d 1834 mutex_lock(&dev_priv->sb_lock);
ab3c759a
CML
1835 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
1836 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
a580516d 1837 mutex_unlock(&dev_priv->sb_lock);
89b667f8
JB
1838}
1839
580d3811
VS
1840static void chv_hdmi_post_disable(struct intel_encoder *encoder)
1841{
580d3811
VS
1842 struct drm_device *dev = encoder->base.dev;
1843 struct drm_i915_private *dev_priv = dev->dev_private;
580d3811 1844
a580516d 1845 mutex_lock(&dev_priv->sb_lock);
580d3811 1846
a8f327fb
VS
1847 /* Assert data lane reset */
1848 chv_data_lane_soft_reset(encoder, true);
580d3811 1849
a580516d 1850 mutex_unlock(&dev_priv->sb_lock);
580d3811
VS
1851}
1852
e4a1d846
CML
1853static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
1854{
1855 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
b4eb1564 1856 struct intel_hdmi *intel_hdmi = &dport->hdmi;
e4a1d846
CML
1857 struct drm_device *dev = encoder->base.dev;
1858 struct drm_i915_private *dev_priv = dev->dev_private;
1859 struct intel_crtc *intel_crtc =
1860 to_intel_crtc(encoder->base.crtc);
7c5f93b0 1861 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
e4a1d846
CML
1862 enum dpio_channel ch = vlv_dport_to_channel(dport);
1863 int pipe = intel_crtc->pipe;
2e523e98 1864 int data, i, stagger;
e4a1d846
CML
1865 u32 val;
1866
a580516d 1867 mutex_lock(&dev_priv->sb_lock);
949c1d43 1868
570e2a74
VS
1869 /* allow hardware to manage TX FIFO reset source */
1870 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
1871 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
1872 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
1873
1874 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
1875 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
1876 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
1877
949c1d43 1878 /* Program Tx latency optimal setting */
e4a1d846 1879 for (i = 0; i < 4; i++) {
e4a1d846
CML
1880 /* Set the upar bit */
1881 data = (i == 1) ? 0x0 : 0x1;
1882 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
1883 data << DPIO_UPAR_SHIFT);
1884 }
1885
1886 /* Data lane stagger programming */
2e523e98
VS
1887 if (intel_crtc->config->port_clock > 270000)
1888 stagger = 0x18;
1889 else if (intel_crtc->config->port_clock > 135000)
1890 stagger = 0xd;
1891 else if (intel_crtc->config->port_clock > 67500)
1892 stagger = 0x7;
1893 else if (intel_crtc->config->port_clock > 33750)
1894 stagger = 0x4;
1895 else
1896 stagger = 0x2;
1897
1898 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
1899 val |= DPIO_TX2_STAGGER_MASK(0x1f);
1900 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
1901
1902 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
1903 val |= DPIO_TX2_STAGGER_MASK(0x1f);
1904 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
1905
1906 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
1907 DPIO_LANESTAGGER_STRAP(stagger) |
1908 DPIO_LANESTAGGER_STRAP_OVRD |
1909 DPIO_TX1_STAGGER_MASK(0x1f) |
1910 DPIO_TX1_STAGGER_MULT(6) |
1911 DPIO_TX2_STAGGER_MULT(0));
1912
1913 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
1914 DPIO_LANESTAGGER_STRAP(stagger) |
1915 DPIO_LANESTAGGER_STRAP_OVRD |
1916 DPIO_TX1_STAGGER_MASK(0x1f) |
1917 DPIO_TX1_STAGGER_MULT(7) |
1918 DPIO_TX2_STAGGER_MULT(5));
e4a1d846 1919
a8f327fb
VS
1920 /* Deassert data lane reset */
1921 chv_data_lane_soft_reset(encoder, false);
1922
e4a1d846 1923 /* Clear calc init */
1966e59e
VS
1924 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1925 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
a02ef3c7
VS
1926 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
1927 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1966e59e
VS
1928 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1929
1930 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1931 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
a02ef3c7
VS
1932 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
1933 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1966e59e 1934 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
e4a1d846 1935
a02ef3c7
VS
1936 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
1937 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
1938 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
1939 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
1940
1941 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
1942 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
1943 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
1944 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
1945
e4a1d846
CML
1946 /* FIXME: Program the support xxx V-dB */
1947 /* Use 800mV-0dB */
f72df8db
VS
1948 for (i = 0; i < 4; i++) {
1949 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
1950 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
1951 val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
1952 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
1953 }
e4a1d846 1954
f72df8db
VS
1955 for (i = 0; i < 4; i++) {
1956 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
67fa24b4 1957
1fb44505
VS
1958 val &= ~DPIO_SWING_MARGIN000_MASK;
1959 val |= 102 << DPIO_SWING_MARGIN000_SHIFT;
67fa24b4
VS
1960
1961 /*
1962 * Supposedly this value shouldn't matter when unique transition
1963 * scale is disabled, but in fact it does matter. Let's just
1964 * always program the same value and hope it's OK.
1965 */
1966 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
1967 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
1968
f72df8db
VS
1969 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
1970 }
e4a1d846 1971
67fa24b4
VS
1972 /*
1973 * The document said it needs to set bit 27 for ch0 and bit 26
1974 * for ch1. Might be a typo in the doc.
1975 * For now, for this unique transition scale selection, set bit
1976 * 27 for ch0 and ch1.
1977 */
f72df8db
VS
1978 for (i = 0; i < 4; i++) {
1979 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
1980 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
1981 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
1982 }
e4a1d846 1983
e4a1d846 1984 /* Start swing calculation */
1966e59e
VS
1985 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1986 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1987 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1988
1989 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1990 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1991 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
e4a1d846 1992
a580516d 1993 mutex_unlock(&dev_priv->sb_lock);
e4a1d846 1994
b4eb1564 1995 intel_hdmi->set_infoframes(&encoder->base,
6e3c9717 1996 intel_crtc->config->has_hdmi_sink,
b4eb1564
CT
1997 adjusted_mode);
1998
bf868c7d 1999 g4x_enable_hdmi(encoder);
e4a1d846 2000
9b6de0a1 2001 vlv_wait_port_ready(dev_priv, dport, 0x0);
b0b33846
VS
2002
2003 /* Second common lane will stay alive on its own now */
2004 if (dport->release_cl2_override) {
2005 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
2006 dport->release_cl2_override = false;
2007 }
e4a1d846
CML
2008}
2009
7d57382e
EA
2010static void intel_hdmi_destroy(struct drm_connector *connector)
2011{
10e972d3 2012 kfree(to_intel_connector(connector)->detect_edid);
7d57382e 2013 drm_connector_cleanup(connector);
674e2d08 2014 kfree(connector);
7d57382e
EA
2015}
2016
7d57382e 2017static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
4d688a2a 2018 .dpms = drm_atomic_helper_connector_dpms,
7d57382e 2019 .detect = intel_hdmi_detect,
953ece69 2020 .force = intel_hdmi_force,
7d57382e 2021 .fill_modes = drm_helper_probe_single_connector_modes,
55b7d6e8 2022 .set_property = intel_hdmi_set_property,
2545e4a6 2023 .atomic_get_property = intel_connector_atomic_get_property,
7d57382e 2024 .destroy = intel_hdmi_destroy,
c6f95f27 2025 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 2026 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
7d57382e
EA
2027};
2028
2029static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
2030 .get_modes = intel_hdmi_get_modes,
2031 .mode_valid = intel_hdmi_mode_valid,
df0e9248 2032 .best_encoder = intel_best_encoder,
7d57382e
EA
2033};
2034
7d57382e 2035static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
ea5b213a 2036 .destroy = intel_encoder_destroy,
7d57382e
EA
2037};
2038
55b7d6e8
CW
2039static void
2040intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
2041{
3f43c48d 2042 intel_attach_force_audio_property(connector);
e953fd7b 2043 intel_attach_broadcast_rgb_property(connector);
55bc60db 2044 intel_hdmi->color_range_auto = true;
94a11ddc
VK
2045 intel_attach_aspect_ratio_property(connector);
2046 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
55b7d6e8
CW
2047}
2048
00c09d70
PZ
2049void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
2050 struct intel_connector *intel_connector)
7d57382e 2051{
b9cb234c
PZ
2052 struct drm_connector *connector = &intel_connector->base;
2053 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
2054 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2055 struct drm_device *dev = intel_encoder->base.dev;
7d57382e 2056 struct drm_i915_private *dev_priv = dev->dev_private;
174edf1f 2057 enum port port = intel_dig_port->port;
11c1b657 2058 uint8_t alternate_ddc_pin;
373a3cf7 2059
ccb1a831
VS
2060 if (WARN(intel_dig_port->max_lanes < 4,
2061 "Not enough lanes (%d) for HDMI on port %c\n",
2062 intel_dig_port->max_lanes, port_name(port)))
2063 return;
2064
7d57382e 2065 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
8d91104a 2066 DRM_MODE_CONNECTOR_HDMIA);
7d57382e
EA
2067 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
2068
c3febcc4 2069 connector->interlace_allowed = 1;
7d57382e 2070 connector->doublescan_allowed = 0;
573e74ad 2071 connector->stereo_allowed = 1;
66a9278e 2072
08d644ad
DV
2073 switch (port) {
2074 case PORT_B:
4c272834
JN
2075 if (IS_BROXTON(dev_priv))
2076 intel_hdmi->ddc_bus = GMBUS_PIN_1_BXT;
2077 else
2078 intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
cf1d5883
SJ
2079 /*
2080 * On BXT A0/A1, sw needs to activate DDIA HPD logic and
2081 * interrupts to check the external panel connection.
2082 */
e87a005d 2083 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
cf1d5883
SJ
2084 intel_encoder->hpd_pin = HPD_PORT_A;
2085 else
2086 intel_encoder->hpd_pin = HPD_PORT_B;
08d644ad
DV
2087 break;
2088 case PORT_C:
4c272834
JN
2089 if (IS_BROXTON(dev_priv))
2090 intel_hdmi->ddc_bus = GMBUS_PIN_2_BXT;
2091 else
2092 intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
1d843f9d 2093 intel_encoder->hpd_pin = HPD_PORT_C;
08d644ad
DV
2094 break;
2095 case PORT_D:
4c272834
JN
2096 if (WARN_ON(IS_BROXTON(dev_priv)))
2097 intel_hdmi->ddc_bus = GMBUS_PIN_DISABLED;
2098 else if (IS_CHERRYVIEW(dev_priv))
988c7015 2099 intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV;
c0c35329 2100 else
988c7015 2101 intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
1d843f9d 2102 intel_encoder->hpd_pin = HPD_PORT_D;
08d644ad 2103 break;
11c1b657
XZ
2104 case PORT_E:
2105 /* On SKL PORT E doesn't have seperate GMBUS pin
2106 * We rely on VBT to set a proper alternate GMBUS pin. */
2107 alternate_ddc_pin =
2108 dev_priv->vbt.ddi_port_info[PORT_E].alternate_ddc_pin;
2109 switch (alternate_ddc_pin) {
2110 case DDC_PIN_B:
2111 intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
2112 break;
2113 case DDC_PIN_C:
2114 intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
2115 break;
2116 case DDC_PIN_D:
2117 intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
2118 break;
2119 default:
2120 MISSING_CASE(alternate_ddc_pin);
2121 }
2122 intel_encoder->hpd_pin = HPD_PORT_E;
2123 break;
08d644ad 2124 case PORT_A:
1d843f9d 2125 intel_encoder->hpd_pin = HPD_PORT_A;
08d644ad
DV
2126 /* Internal port only for eDP. */
2127 default:
6e4c1677 2128 BUG();
f8aed700 2129 }
7d57382e 2130
666a4537 2131 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
90b107c8 2132 intel_hdmi->write_infoframe = vlv_write_infoframe;
687f4d06 2133 intel_hdmi->set_infoframes = vlv_set_infoframes;
e43823ec 2134 intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
b98856a8 2135 } else if (IS_G4X(dev)) {
7637bfdb
JB
2136 intel_hdmi->write_infoframe = g4x_write_infoframe;
2137 intel_hdmi->set_infoframes = g4x_set_infoframes;
e43823ec 2138 intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
22b8bf17 2139 } else if (HAS_DDI(dev)) {
8c5f5f7c 2140 intel_hdmi->write_infoframe = hsw_write_infoframe;
687f4d06 2141 intel_hdmi->set_infoframes = hsw_set_infoframes;
e43823ec 2142 intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
fdf1250a
PZ
2143 } else if (HAS_PCH_IBX(dev)) {
2144 intel_hdmi->write_infoframe = ibx_write_infoframe;
687f4d06 2145 intel_hdmi->set_infoframes = ibx_set_infoframes;
e43823ec 2146 intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
fdf1250a
PZ
2147 } else {
2148 intel_hdmi->write_infoframe = cpt_write_infoframe;
687f4d06 2149 intel_hdmi->set_infoframes = cpt_set_infoframes;
e43823ec 2150 intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
64a8fc01 2151 }
45187ace 2152
affa9354 2153 if (HAS_DDI(dev))
bcbc889b
PZ
2154 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2155 else
2156 intel_connector->get_hw_state = intel_connector_get_hw_state;
4932e2c3 2157 intel_connector->unregister = intel_connector_unregister;
b9cb234c
PZ
2158
2159 intel_hdmi_add_properties(intel_hdmi, connector);
2160
2161 intel_connector_attach_encoder(intel_connector, intel_encoder);
34ea3d38 2162 drm_connector_register(connector);
d8b4c43a 2163 intel_hdmi->attached_connector = intel_connector;
b9cb234c
PZ
2164
2165 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2166 * 0xd. Failure to do so will result in spurious interrupts being
2167 * generated on the port when a cable is not attached.
2168 */
2169 if (IS_G4X(dev) && !IS_GM45(dev)) {
2170 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2171 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2172 }
2173}
2174
f0f59a00
VS
2175void intel_hdmi_init(struct drm_device *dev,
2176 i915_reg_t hdmi_reg, enum port port)
b9cb234c
PZ
2177{
2178 struct intel_digital_port *intel_dig_port;
2179 struct intel_encoder *intel_encoder;
b9cb234c
PZ
2180 struct intel_connector *intel_connector;
2181
b14c5679 2182 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
b9cb234c
PZ
2183 if (!intel_dig_port)
2184 return;
2185
08d9bc92 2186 intel_connector = intel_connector_alloc();
b9cb234c
PZ
2187 if (!intel_connector) {
2188 kfree(intel_dig_port);
2189 return;
2190 }
2191
2192 intel_encoder = &intel_dig_port->base;
b9cb234c
PZ
2193
2194 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
13a3d91f 2195 DRM_MODE_ENCODER_TMDS, NULL);
00c09d70 2196
5bfe2ac0 2197 intel_encoder->compute_config = intel_hdmi_compute_config;
a4790cec
VS
2198 if (HAS_PCH_SPLIT(dev)) {
2199 intel_encoder->disable = pch_disable_hdmi;
2200 intel_encoder->post_disable = pch_post_disable_hdmi;
2201 } else {
2202 intel_encoder->disable = g4x_disable_hdmi;
2203 }
00c09d70 2204 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
045ac3b5 2205 intel_encoder->get_config = intel_hdmi_get_config;
e4a1d846 2206 if (IS_CHERRYVIEW(dev)) {
9197c88b 2207 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
e4a1d846
CML
2208 intel_encoder->pre_enable = chv_hdmi_pre_enable;
2209 intel_encoder->enable = vlv_enable_hdmi;
580d3811 2210 intel_encoder->post_disable = chv_hdmi_post_disable;
d6db995f 2211 intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
e4a1d846 2212 } else if (IS_VALLEYVIEW(dev)) {
9514ac6e
CML
2213 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
2214 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
b76cf76b 2215 intel_encoder->enable = vlv_enable_hdmi;
9514ac6e 2216 intel_encoder->post_disable = vlv_hdmi_post_disable;
b76cf76b 2217 } else {
13732ba7 2218 intel_encoder->pre_enable = intel_hdmi_pre_enable;
d1b1589c
VS
2219 if (HAS_PCH_CPT(dev))
2220 intel_encoder->enable = cpt_enable_hdmi;
bf868c7d
VS
2221 else if (HAS_PCH_IBX(dev))
2222 intel_encoder->enable = ibx_enable_hdmi;
d1b1589c 2223 else
bf868c7d 2224 intel_encoder->enable = g4x_enable_hdmi;
89b667f8 2225 }
5ab432ef 2226
b9cb234c 2227 intel_encoder->type = INTEL_OUTPUT_HDMI;
882ec384
VS
2228 if (IS_CHERRYVIEW(dev)) {
2229 if (port == PORT_D)
2230 intel_encoder->crtc_mask = 1 << 2;
2231 else
2232 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
2233 } else {
2234 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2235 }
301ea74a 2236 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
c6f1495d
VS
2237 /*
2238 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
2239 * to work on real hardware. And since g4x can send infoframes to
2240 * only one port anyway, nothing is lost by allowing it.
2241 */
2242 if (IS_G4X(dev))
2243 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
7d57382e 2244
174edf1f 2245 intel_dig_port->port = port;
b242b7f7 2246 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
f0f59a00 2247 intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
ccb1a831 2248 intel_dig_port->max_lanes = 4;
55b7d6e8 2249
b9cb234c 2250 intel_hdmi_init_connector(intel_dig_port, intel_connector);
7d57382e 2251}
This page took 0.584834 seconds and 5 git commands to generate.