Blackfin: gptimers: add enable/disable by timer id
[deliverable/linux.git] / arch / blackfin / Kconfig
CommitLineData
9e1b9b80
AJ
1config SYMBOL_PREFIX
2 string
3 default "_"
4
1394f032 5config MMU
bac7d89e 6 def_bool n
1394f032
BW
7
8config FPU
bac7d89e 9 def_bool n
1394f032
BW
10
11config RWSEM_GENERIC_SPINLOCK
bac7d89e 12 def_bool y
1394f032
BW
13
14config RWSEM_XCHGADD_ALGORITHM
bac7d89e 15 def_bool n
1394f032
BW
16
17config BLACKFIN
bac7d89e 18 def_bool y
652afdc3 19 select HAVE_ARCH_KGDB
e8f263df 20 select HAVE_ARCH_TRACEHOOK
f5074429
MF
21 select HAVE_DYNAMIC_FTRACE
22 select HAVE_FTRACE_MCOUNT_RECORD
1ee76d7e 23 select HAVE_FUNCTION_GRAPH_TRACER
1c873be7 24 select HAVE_FUNCTION_TRACER
aebfef03 25 select HAVE_FUNCTION_TRACE_MCOUNT_TEST
ec7748b5 26 select HAVE_IDE
7db79172 27 select HAVE_IRQ_WORK
d86bfb16
BS
28 select HAVE_KERNEL_GZIP if RAMKERNEL
29 select HAVE_KERNEL_BZIP2 if RAMKERNEL
30 select HAVE_KERNEL_LZMA if RAMKERNEL
67df6cc6 31 select HAVE_KERNEL_LZO if RAMKERNEL
42d4b839 32 select HAVE_OPROFILE
7db79172 33 select HAVE_PERF_EVENTS
a4f0b32c 34 select ARCH_WANT_OPTIONAL_GPIOLIB
7b028863 35 select HAVE_GENERIC_HARDIRQS
bee18beb 36 select GENERIC_ATOMIC64
7b028863
TG
37 select GENERIC_IRQ_PROBE
38 select IRQ_PER_CPU if SMP
1394f032 39
ddf9ddac
MF
40config GENERIC_CSUM
41 def_bool y
42
70f12567
MF
43config GENERIC_BUG
44 def_bool y
45 depends on BUG
46
e3defffe 47config ZONE_DMA
bac7d89e 48 def_bool y
e3defffe 49
b2d1583f 50config GENERIC_GPIO
bac7d89e 51 def_bool y
1394f032
BW
52
53config FORCE_MAX_ZONEORDER
54 int
55 default "14"
56
57config GENERIC_CALIBRATE_DELAY
bac7d89e 58 def_bool y
1394f032 59
6fa68e7a
MF
60config LOCKDEP_SUPPORT
61 def_bool y
62
c7b412f4
MF
63config STACKTRACE_SUPPORT
64 def_bool y
65
8f86001f
MF
66config TRACE_IRQFLAGS_SUPPORT
67 def_bool y
1394f032 68
1394f032 69source "init/Kconfig"
dc52ddc0 70
1394f032
BW
71source "kernel/Kconfig.preempt"
72
dc52ddc0
MH
73source "kernel/Kconfig.freezer"
74
1394f032
BW
75menu "Blackfin Processor Options"
76
77comment "Processor and Board Settings"
78
79choice
80 prompt "CPU"
81 default BF533
82
2f6f4bcd
BW
83config BF512
84 bool "BF512"
85 help
86 BF512 Processor Support.
87
88config BF514
89 bool "BF514"
90 help
91 BF514 Processor Support.
92
93config BF516
94 bool "BF516"
95 help
96 BF516 Processor Support.
97
98config BF518
99 bool "BF518"
100 help
101 BF518 Processor Support.
102
59003145
MH
103config BF522
104 bool "BF522"
105 help
106 BF522 Processor Support.
107
1545a111
MF
108config BF523
109 bool "BF523"
110 help
111 BF523 Processor Support.
112
113config BF524
114 bool "BF524"
115 help
116 BF524 Processor Support.
117
59003145
MH
118config BF525
119 bool "BF525"
120 help
121 BF525 Processor Support.
122
1545a111
MF
123config BF526
124 bool "BF526"
125 help
126 BF526 Processor Support.
127
59003145
MH
128config BF527
129 bool "BF527"
130 help
131 BF527 Processor Support.
132
1394f032
BW
133config BF531
134 bool "BF531"
135 help
136 BF531 Processor Support.
137
138config BF532
139 bool "BF532"
140 help
141 BF532 Processor Support.
142
143config BF533
144 bool "BF533"
145 help
146 BF533 Processor Support.
147
148config BF534
149 bool "BF534"
150 help
151 BF534 Processor Support.
152
153config BF536
154 bool "BF536"
155 help
156 BF536 Processor Support.
157
158config BF537
159 bool "BF537"
160 help
161 BF537 Processor Support.
162
dc26aec2
MH
163config BF538
164 bool "BF538"
165 help
166 BF538 Processor Support.
167
168config BF539
169 bool "BF539"
170 help
171 BF539 Processor Support.
172
5df326ac 173config BF542_std
24a07a12
RH
174 bool "BF542"
175 help
176 BF542 Processor Support.
177
2f89c063
MF
178config BF542M
179 bool "BF542m"
180 help
181 BF542 Processor Support.
182
5df326ac 183config BF544_std
24a07a12
RH
184 bool "BF544"
185 help
186 BF544 Processor Support.
187
2f89c063
MF
188config BF544M
189 bool "BF544m"
190 help
191 BF544 Processor Support.
192
5df326ac 193config BF547_std
7c7fd170
MF
194 bool "BF547"
195 help
196 BF547 Processor Support.
197
2f89c063
MF
198config BF547M
199 bool "BF547m"
200 help
201 BF547 Processor Support.
202
5df326ac 203config BF548_std
24a07a12
RH
204 bool "BF548"
205 help
206 BF548 Processor Support.
207
2f89c063
MF
208config BF548M
209 bool "BF548m"
210 help
211 BF548 Processor Support.
212
5df326ac 213config BF549_std
24a07a12
RH
214 bool "BF549"
215 help
216 BF549 Processor Support.
217
2f89c063
MF
218config BF549M
219 bool "BF549m"
220 help
221 BF549 Processor Support.
222
1394f032
BW
223config BF561
224 bool "BF561"
225 help
cd88b4dc 226 BF561 Processor Support.
1394f032
BW
227
228endchoice
229
46fa5eec
GY
230config SMP
231 depends on BF561
0d152c27 232 select TICKSOURCE_CORETMR
46fa5eec
GY
233 bool "Symmetric multi-processing support"
234 ---help---
235 This enables support for systems with more than one CPU,
236 like the dual core BF561. If you have a system with only one
237 CPU, say N. If you have a system with more than one CPU, say Y.
238
239 If you don't know what to do here, say N.
240
241config NR_CPUS
242 int
243 depends on SMP
244 default 2 if BF561
245
0b39db28
GY
246config HOTPLUG_CPU
247 bool "Support for hot-pluggable CPUs"
248 depends on SMP && HOTPLUG
249 default y
250
ead9b115
GY
251config HAVE_LEGACY_PER_CPU_AREA
252 def_bool y
253 depends on SMP
254
0c0497c2
MF
255config BF_REV_MIN
256 int
2f89c063 257 default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
0c0497c2 258 default 2 if (BF537 || BF536 || BF534)
2f89c063 259 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
2f6f4bcd 260 default 4 if (BF538 || BF539)
0c0497c2
MF
261
262config BF_REV_MAX
263 int
2f89c063
MF
264 default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
265 default 3 if (BF537 || BF536 || BF534 || BF54xM)
2f6f4bcd 266 default 5 if (BF561 || BF538 || BF539)
0c0497c2
MF
267 default 6 if (BF533 || BF532 || BF531)
268
1394f032
BW
269choice
270 prompt "Silicon Rev"
f8b55651
MF
271 default BF_REV_0_0 if (BF51x || BF52x)
272 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
2f89c063 273 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
24a07a12
RH
274
275config BF_REV_0_0
276 bool "0.0"
2f89c063 277 depends on (BF51x || BF52x || (BF54x && !BF54xM))
59003145
MH
278
279config BF_REV_0_1
d07f4380 280 bool "0.1"
3d15f302 281 depends on (BF51x || BF52x || (BF54x && !BF54xM))
1394f032
BW
282
283config BF_REV_0_2
284 bool "0.2"
8060bb6f 285 depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
1394f032
BW
286
287config BF_REV_0_3
288 bool "0.3"
2f89c063 289 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
1394f032
BW
290
291config BF_REV_0_4
292 bool "0.4"
dc26aec2 293 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
1394f032
BW
294
295config BF_REV_0_5
296 bool "0.5"
dc26aec2 297 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
1394f032 298
49f7253c
MF
299config BF_REV_0_6
300 bool "0.6"
301 depends on (BF533 || BF532 || BF531)
302
de3025f4
JZ
303config BF_REV_ANY
304 bool "any"
305
306config BF_REV_NONE
307 bool "none"
308
1394f032
BW
309endchoice
310
24a07a12
RH
311config BF53x
312 bool
313 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
314 default y
315
1394f032
BW
316config MEM_MT48LC64M4A2FB_7E
317 bool
318 depends on (BFIN533_STAMP)
319 default y
320
321config MEM_MT48LC16M16A2TG_75
322 bool
323 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
60584344
HK
324 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
325 || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
326 || BFIN527_BLUETECHNIX_CM)
1394f032
BW
327 default y
328
329config MEM_MT48LC32M8A2_75
330 bool
084f9ebf 331 depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
1394f032
BW
332 default y
333
334config MEM_MT48LC8M32B2B5_7
335 bool
336 depends on (BFIN561_BLUETECHNIX_CM)
337 default y
338
59003145
MH
339config MEM_MT48LC32M16A2TG_75
340 bool
8effc4a6 341 depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
59003145
MH
342 default y
343
ee48efb5
GY
344config MEM_MT48H32M16LFCJ_75
345 bool
346 depends on (BFIN526_EZBRD)
347 default y
348
2f6f4bcd 349source "arch/blackfin/mach-bf518/Kconfig"
59003145 350source "arch/blackfin/mach-bf527/Kconfig"
1394f032
BW
351source "arch/blackfin/mach-bf533/Kconfig"
352source "arch/blackfin/mach-bf561/Kconfig"
353source "arch/blackfin/mach-bf537/Kconfig"
dc26aec2 354source "arch/blackfin/mach-bf538/Kconfig"
24a07a12 355source "arch/blackfin/mach-bf548/Kconfig"
1394f032
BW
356
357menu "Board customizations"
358
359config CMDLINE_BOOL
360 bool "Default bootloader kernel arguments"
361
362config CMDLINE
363 string "Initial kernel command string"
364 depends on CMDLINE_BOOL
365 default "console=ttyBF0,57600"
366 help
367 If you don't have a boot loader capable of passing a command line string
368 to the kernel, you may specify one here. As a minimum, you should specify
369 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
370
5f004c20
MF
371config BOOT_LOAD
372 hex "Kernel load address for booting"
373 default "0x1000"
374 range 0x1000 0x20000000
375 help
376 This option allows you to set the load address of the kernel.
377 This can be useful if you are on a board which has a small amount
378 of memory or you wish to reserve some memory at the beginning of
379 the address space.
380
381 Note that you need to keep this value above 4k (0x1000) as this
382 memory region is used to capture NULL pointer references as well
383 as some core kernel functions.
384
8cc7117e
MH
385config ROM_BASE
386 hex "Kernel ROM Base"
86249911 387 depends on ROMKERNEL
d86bfb16 388 default "0x20040040"
8cc7117e
MH
389 range 0x20000000 0x20400000 if !(BF54x || BF561)
390 range 0x20000000 0x30000000 if (BF54x || BF561)
391 help
d86bfb16
BS
392 Make sure your ROM base does not include any file-header
393 information that is prepended to the kernel.
394
395 For example, the bootable U-Boot format (created with
396 mkimage) has a 64 byte header (0x40). So while the image
397 you write to flash might start at say 0x20080000, you have
398 to add 0x40 to get the kernel's ROM base as it will come
399 after the header.
8cc7117e 400
f16295e7 401comment "Clock/PLL Setup"
1394f032
BW
402
403config CLKIN_HZ
2fb6cb41 404 int "Frequency of the crystal on the board in Hz"
d0cb9b4e 405 default "10000000" if BFIN532_IP0X
1394f032 406 default "11059200" if BFIN533_STAMP
d0cb9b4e
MF
407 default "24576000" if PNAV10
408 default "25000000" # most people use this
1394f032 409 default "27000000" if BFIN533_EZKIT
1394f032 410 default "30000000" if BFIN561_EZKIT
8effc4a6 411 default "24000000" if BFIN527_AD7160EVAL
1394f032
BW
412 help
413 The frequency of CLKIN crystal oscillator on the board in Hz.
2fb6cb41
SZ
414 Warning: This value should match the crystal on the board. Otherwise,
415 peripherals won't work properly.
1394f032 416
f16295e7
RG
417config BFIN_KERNEL_CLOCK
418 bool "Re-program Clocks while Kernel boots?"
419 default n
420 help
421 This option decides if kernel clocks are re-programed from the
422 bootloader settings. If the clocks are not set, the SDRAM settings
423 are also not changed, and the Bootloader does 100% of the hardware
424 configuration.
425
426config PLL_BYPASS
e4e9a7ad
MF
427 bool "Bypass PLL"
428 depends on BFIN_KERNEL_CLOCK
429 default n
f16295e7
RG
430
431config CLKIN_HALF
432 bool "Half Clock In"
433 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
434 default n
435 help
436 If this is set the clock will be divided by 2, before it goes to the PLL.
437
438config VCO_MULT
439 int "VCO Multiplier"
440 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
441 range 1 64
442 default "22" if BFIN533_EZKIT
443 default "45" if BFIN533_STAMP
6924dfb0 444 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
f16295e7 445 default "22" if BFIN533_BLUETECHNIX_CM
60584344 446 default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
f16295e7 447 default "20" if BFIN561_EZKIT
2f6f4bcd 448 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
8effc4a6 449 default "25" if BFIN527_AD7160EVAL
f16295e7
RG
450 help
451 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
452 PLL Frequency = (Crystal Frequency) * (this setting)
453
454choice
455 prompt "Core Clock Divider"
456 depends on BFIN_KERNEL_CLOCK
457 default CCLK_DIV_1
458 help
459 This sets the frequency of the core. It can be 1, 2, 4 or 8
460 Core Frequency = (PLL frequency) / (this setting)
461
462config CCLK_DIV_1
463 bool "1"
464
465config CCLK_DIV_2
466 bool "2"
467
468config CCLK_DIV_4
469 bool "4"
470
471config CCLK_DIV_8
472 bool "8"
473endchoice
474
475config SCLK_DIV
476 int "System Clock Divider"
477 depends on BFIN_KERNEL_CLOCK
478 range 1 15
5f004c20 479 default 5
f16295e7
RG
480 help
481 This sets the frequency of the system clock (including SDRAM or DDR).
482 This can be between 1 and 15
483 System Clock = (PLL frequency) / (this setting)
484
5f004c20
MF
485choice
486 prompt "DDR SDRAM Chip Type"
487 depends on BFIN_KERNEL_CLOCK
488 depends on BF54x
489 default MEM_MT46V32M16_5B
490
491config MEM_MT46V32M16_6T
492 bool "MT46V32M16_6T"
493
494config MEM_MT46V32M16_5B
495 bool "MT46V32M16_5B"
496endchoice
497
73feb5c0
MH
498choice
499 prompt "DDR/SDRAM Timing"
500 depends on BFIN_KERNEL_CLOCK
501 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
502 help
503 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
504 The calculated SDRAM timing parameters may not be 100%
505 accurate - This option is therefore marked experimental.
506
507config BFIN_KERNEL_CLOCK_MEMINIT_CALC
508 bool "Calculate Timings (EXPERIMENTAL)"
509 depends on EXPERIMENTAL
510
511config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
512 bool "Provide accurate Timings based on target SCLK"
513 help
514 Please consult the Blackfin Hardware Reference Manuals as well
515 as the memory device datasheet.
516 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
517endchoice
518
519menu "Memory Init Control"
520 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
521
522config MEM_DDRCTL0
523 depends on BF54x
524 hex "DDRCTL0"
525 default 0x0
526
527config MEM_DDRCTL1
528 depends on BF54x
529 hex "DDRCTL1"
530 default 0x0
531
532config MEM_DDRCTL2
533 depends on BF54x
534 hex "DDRCTL2"
535 default 0x0
536
537config MEM_EBIU_DDRQUE
538 depends on BF54x
539 hex "DDRQUE"
540 default 0x0
541
542config MEM_SDRRC
543 depends on !BF54x
544 hex "SDRRC"
545 default 0x0
546
547config MEM_SDGCTL
548 depends on !BF54x
549 hex "SDGCTL"
550 default 0x0
551endmenu
552
f16295e7
RG
553#
554# Max & Min Speeds for various Chips
555#
556config MAX_VCO_HZ
557 int
2f6f4bcd
BW
558 default 400000000 if BF512
559 default 400000000 if BF514
560 default 400000000 if BF516
561 default 400000000 if BF518
7b06263b
MF
562 default 400000000 if BF522
563 default 600000000 if BF523
1545a111 564 default 400000000 if BF524
f16295e7 565 default 600000000 if BF525
1545a111 566 default 400000000 if BF526
f16295e7
RG
567 default 600000000 if BF527
568 default 400000000 if BF531
569 default 400000000 if BF532
570 default 750000000 if BF533
571 default 500000000 if BF534
572 default 400000000 if BF536
573 default 600000000 if BF537
f72eecb9
RG
574 default 533333333 if BF538
575 default 533333333 if BF539
f16295e7 576 default 600000000 if BF542
f72eecb9 577 default 533333333 if BF544
1545a111
MF
578 default 600000000 if BF547
579 default 600000000 if BF548
f72eecb9 580 default 533333333 if BF549
f16295e7
RG
581 default 600000000 if BF561
582
583config MIN_VCO_HZ
584 int
585 default 50000000
586
587config MAX_SCLK_HZ
588 int
f72eecb9 589 default 133333333
f16295e7
RG
590
591config MIN_SCLK_HZ
592 int
593 default 27000000
594
595comment "Kernel Timer/Scheduler"
596
597source kernel/Kconfig.hz
598
8b5f79f9
VM
599config GENERIC_CLOCKEVENTS
600 bool "Generic clock events"
8b5f79f9
VM
601 default y
602
0d152c27 603menu "Clock event device"
1fa9be72 604 depends on GENERIC_CLOCKEVENTS
1fa9be72 605config TICKSOURCE_GPTMR0
0d152c27
YL
606 bool "GPTimer0"
607 depends on !SMP
1fa9be72 608 select BFIN_GPTIMERS
1fa9be72
GY
609
610config TICKSOURCE_CORETMR
0d152c27
YL
611 bool "Core timer"
612 default y
613endmenu
1fa9be72 614
0d152c27 615menu "Clock souce"
8b5f79f9 616 depends on GENERIC_CLOCKEVENTS
0d152c27
YL
617config CYCLES_CLOCKSOURCE
618 bool "CYCLES"
619 default y
8b5f79f9 620 depends on !BFIN_SCRATCH_REG_CYCLES
1fa9be72 621 depends on !SMP
8b5f79f9
VM
622 help
623 If you say Y here, you will enable support for using the 'cycles'
624 registers as a clock source. Doing so means you will be unable to
625 safely write to the 'cycles' register during runtime. You will
626 still be able to read it (such as for performance monitoring), but
627 writing the registers will most likely crash the kernel.
628
1fa9be72 629config GPTMR0_CLOCKSOURCE
0d152c27 630 bool "GPTimer0"
3aca47c0 631 select BFIN_GPTIMERS
1fa9be72 632 depends on !TICKSOURCE_GPTMR0
0d152c27 633endmenu
1fa9be72 634
10f03f1a 635config ARCH_USES_GETTIMEOFFSET
636 depends on !GENERIC_CLOCKEVENTS
637 def_bool y
638
8b5f79f9
VM
639source kernel/time/Kconfig
640
5f004c20 641comment "Misc"
971d5bc4 642
f0b5d12f
MF
643choice
644 prompt "Blackfin Exception Scratch Register"
645 default BFIN_SCRATCH_REG_RETN
646 help
647 Select the resource to reserve for the Exception handler:
648 - RETN: Non-Maskable Interrupt (NMI)
649 - RETE: Exception Return (JTAG/ICE)
650 - CYCLES: Performance counter
651
652 If you are unsure, please select "RETN".
653
654config BFIN_SCRATCH_REG_RETN
655 bool "RETN"
656 help
657 Use the RETN register in the Blackfin exception handler
658 as a stack scratch register. This means you cannot
659 safely use NMI on the Blackfin while running Linux, but
660 you can debug the system with a JTAG ICE and use the
661 CYCLES performance registers.
662
663 If you are unsure, please select "RETN".
664
665config BFIN_SCRATCH_REG_RETE
666 bool "RETE"
667 help
668 Use the RETE register in the Blackfin exception handler
669 as a stack scratch register. This means you cannot
670 safely use a JTAG ICE while debugging a Blackfin board,
671 but you can safely use the CYCLES performance registers
672 and the NMI.
673
674 If you are unsure, please select "RETN".
675
676config BFIN_SCRATCH_REG_CYCLES
677 bool "CYCLES"
678 help
679 Use the CYCLES register in the Blackfin exception handler
680 as a stack scratch register. This means you cannot
681 safely use the CYCLES performance registers on a Blackfin
682 board at anytime, but you can debug the system with a JTAG
683 ICE and use the NMI.
684
685 If you are unsure, please select "RETN".
686
687endchoice
688
1394f032
BW
689endmenu
690
691
692menu "Blackfin Kernel Optimizations"
693
1394f032
BW
694comment "Memory Optimizations"
695
696config I_ENTRY_L1
697 bool "Locate interrupt entry code in L1 Memory"
698 default y
820b127d 699 depends on !SMP
1394f032 700 help
01dd2fbf
ML
701 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
702 into L1 instruction memory. (less latency)
1394f032
BW
703
704config EXCPT_IRQ_SYSC_L1
01dd2fbf 705 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
1394f032 706 default y
820b127d 707 depends on !SMP
1394f032 708 help
01dd2fbf 709 If enabled, the entire ASM lowlevel exception and interrupt entry code
cfefe3c6 710 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
01dd2fbf 711 (less latency)
1394f032
BW
712
713config DO_IRQ_L1
714 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
715 default y
820b127d 716 depends on !SMP
1394f032 717 help
01dd2fbf
ML
718 If enabled, the frequently called do_irq dispatcher function is linked
719 into L1 instruction memory. (less latency)
1394f032
BW
720
721config CORE_TIMER_IRQ_L1
722 bool "Locate frequently called timer_interrupt() function in L1 Memory"
723 default y
820b127d 724 depends on !SMP
1394f032 725 help
01dd2fbf
ML
726 If enabled, the frequently called timer_interrupt() function is linked
727 into L1 instruction memory. (less latency)
1394f032
BW
728
729config IDLE_L1
730 bool "Locate frequently idle function in L1 Memory"
731 default y
820b127d 732 depends on !SMP
1394f032 733 help
01dd2fbf
ML
734 If enabled, the frequently called idle function is linked
735 into L1 instruction memory. (less latency)
1394f032
BW
736
737config SCHEDULE_L1
738 bool "Locate kernel schedule function in L1 Memory"
739 default y
820b127d 740 depends on !SMP
1394f032 741 help
01dd2fbf
ML
742 If enabled, the frequently called kernel schedule is linked
743 into L1 instruction memory. (less latency)
1394f032
BW
744
745config ARITHMETIC_OPS_L1
746 bool "Locate kernel owned arithmetic functions in L1 Memory"
747 default y
820b127d 748 depends on !SMP
1394f032 749 help
01dd2fbf
ML
750 If enabled, arithmetic functions are linked
751 into L1 instruction memory. (less latency)
1394f032
BW
752
753config ACCESS_OK_L1
754 bool "Locate access_ok function in L1 Memory"
755 default y
820b127d 756 depends on !SMP
1394f032 757 help
01dd2fbf
ML
758 If enabled, the access_ok function is linked
759 into L1 instruction memory. (less latency)
1394f032
BW
760
761config MEMSET_L1
762 bool "Locate memset function in L1 Memory"
763 default y
820b127d 764 depends on !SMP
1394f032 765 help
01dd2fbf
ML
766 If enabled, the memset function is linked
767 into L1 instruction memory. (less latency)
1394f032
BW
768
769config MEMCPY_L1
770 bool "Locate memcpy function in L1 Memory"
771 default y
820b127d 772 depends on !SMP
1394f032 773 help
01dd2fbf
ML
774 If enabled, the memcpy function is linked
775 into L1 instruction memory. (less latency)
1394f032 776
479ba603
RG
777config STRCMP_L1
778 bool "locate strcmp function in L1 Memory"
779 default y
820b127d 780 depends on !SMP
479ba603
RG
781 help
782 If enabled, the strcmp function is linked
783 into L1 instruction memory (less latency).
784
785config STRNCMP_L1
786 bool "locate strncmp function in L1 Memory"
787 default y
820b127d 788 depends on !SMP
479ba603
RG
789 help
790 If enabled, the strncmp function is linked
791 into L1 instruction memory (less latency).
792
793config STRCPY_L1
794 bool "locate strcpy function in L1 Memory"
795 default y
820b127d 796 depends on !SMP
479ba603
RG
797 help
798 If enabled, the strcpy function is linked
799 into L1 instruction memory (less latency).
800
801config STRNCPY_L1
802 bool "locate strncpy function in L1 Memory"
803 default y
820b127d 804 depends on !SMP
479ba603
RG
805 help
806 If enabled, the strncpy function is linked
807 into L1 instruction memory (less latency).
808
1394f032
BW
809config SYS_BFIN_SPINLOCK_L1
810 bool "Locate sys_bfin_spinlock function in L1 Memory"
811 default y
820b127d 812 depends on !SMP
1394f032 813 help
01dd2fbf
ML
814 If enabled, sys_bfin_spinlock function is linked
815 into L1 instruction memory. (less latency)
1394f032
BW
816
817config IP_CHECKSUM_L1
818 bool "Locate IP Checksum function in L1 Memory"
819 default n
820b127d 820 depends on !SMP
1394f032 821 help
01dd2fbf
ML
822 If enabled, the IP Checksum function is linked
823 into L1 instruction memory. (less latency)
1394f032
BW
824
825config CACHELINE_ALIGNED_L1
826 bool "Locate cacheline_aligned data to L1 Data Memory"
157cc5aa
MH
827 default y if !BF54x
828 default n if BF54x
820b127d 829 depends on !SMP && !BF531
1394f032 830 help
692105b8 831 If enabled, cacheline_aligned data is linked
01dd2fbf 832 into L1 data memory. (less latency)
1394f032
BW
833
834config SYSCALL_TAB_L1
835 bool "Locate Syscall Table L1 Data Memory"
836 default n
820b127d 837 depends on !SMP && !BF531
1394f032 838 help
01dd2fbf
ML
839 If enabled, the Syscall LUT is linked
840 into L1 data memory. (less latency)
1394f032
BW
841
842config CPLB_SWITCH_TAB_L1
843 bool "Locate CPLB Switch Tables L1 Data Memory"
844 default n
820b127d 845 depends on !SMP && !BF531
1394f032 846 help
01dd2fbf
ML
847 If enabled, the CPLB Switch Tables are linked
848 into L1 data memory. (less latency)
1394f032 849
820b127d
MF
850config ICACHE_FLUSH_L1
851 bool "Locate icache flush funcs in L1 Inst Memory"
74181295
MF
852 default y
853 help
820b127d 854 If enabled, the Blackfin icache flushing functions are linked
74181295
MF
855 into L1 instruction memory.
856
857 Note that this might be required to address anomalies, but
858 these functions are pretty small, so it shouldn't be too bad.
859 If you are using a processor affected by an anomaly, the build
860 system will double check for you and prevent it.
861
820b127d
MF
862config DCACHE_FLUSH_L1
863 bool "Locate dcache flush funcs in L1 Inst Memory"
864 default y
865 depends on !SMP
866 help
867 If enabled, the Blackfin dcache flushing functions are linked
868 into L1 instruction memory.
869
ca87b7ad
GY
870config APP_STACK_L1
871 bool "Support locating application stack in L1 Scratch Memory"
872 default y
820b127d 873 depends on !SMP
ca87b7ad
GY
874 help
875 If enabled the application stack can be located in L1
876 scratch memory (less latency).
877
878 Currently only works with FLAT binaries.
879
6ad2b84c
MF
880config EXCEPTION_L1_SCRATCH
881 bool "Locate exception stack in L1 Scratch Memory"
882 default n
820b127d 883 depends on !SMP && !APP_STACK_L1
6ad2b84c
MF
884 help
885 Whenever an exception occurs, use the L1 Scratch memory for
886 stack storage. You cannot place the stacks of FLAT binaries
887 in L1 when using this option.
888
889 If you don't use L1 Scratch, then you should say Y here.
890
251383c7
RG
891comment "Speed Optimizations"
892config BFIN_INS_LOWOVERHEAD
893 bool "ins[bwl] low overhead, higher interrupt latency"
894 default y
820b127d 895 depends on !SMP
251383c7
RG
896 help
897 Reads on the Blackfin are speculative. In Blackfin terms, this means
898 they can be interrupted at any time (even after they have been issued
899 on to the external bus), and re-issued after the interrupt occurs.
900 For memory - this is not a big deal, since memory does not change if
901 it sees a read.
902
903 If a FIFO is sitting on the end of the read, it will see two reads,
904 when the core only sees one since the FIFO receives both the read
905 which is cancelled (and not delivered to the core) and the one which
906 is re-issued (which is delivered to the core).
907
908 To solve this, interrupts are turned off before reads occur to
909 I/O space. This option controls which the overhead/latency of
910 controlling interrupts during this time
911 "n" turns interrupts off every read
912 (higher overhead, but lower interrupt latency)
913 "y" turns interrupts off every loop
914 (low overhead, but longer interrupt latency)
915
916 default behavior is to leave this set to on (type "Y"). If you are experiencing
917 interrupt latency issues, it is safe and OK to turn this off.
918
1394f032
BW
919endmenu
920
1394f032
BW
921choice
922 prompt "Kernel executes from"
923 help
924 Choose the memory type that the kernel will be running in.
925
926config RAMKERNEL
927 bool "RAM"
928 help
929 The kernel will be resident in RAM when running.
930
931config ROMKERNEL
932 bool "ROM"
933 help
934 The kernel will be resident in FLASH/ROM when running.
935
936endchoice
937
56b4f07a
MF
938# Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
939config XIP_KERNEL
940 bool
941 default y
942 depends on ROMKERNEL
943
1394f032
BW
944source "mm/Kconfig"
945
780431e3
MF
946config BFIN_GPTIMERS
947 tristate "Enable Blackfin General Purpose Timers API"
948 default n
949 help
950 Enable support for the General Purpose Timers API. If you
951 are unsure, say N.
952
953 To compile this driver as a module, choose M here: the module
4737f097 954 will be called gptimers.
780431e3 955
1394f032 956choice
d292b000 957 prompt "Uncached DMA region"
1394f032 958 default DMA_UNCACHED_1M
86ad7932
CC
959config DMA_UNCACHED_4M
960 bool "Enable 4M DMA region"
1394f032
BW
961config DMA_UNCACHED_2M
962 bool "Enable 2M DMA region"
963config DMA_UNCACHED_1M
964 bool "Enable 1M DMA region"
c45c0659
BS
965config DMA_UNCACHED_512K
966 bool "Enable 512K DMA region"
967config DMA_UNCACHED_256K
968 bool "Enable 256K DMA region"
969config DMA_UNCACHED_128K
970 bool "Enable 128K DMA region"
1394f032
BW
971config DMA_UNCACHED_NONE
972 bool "Disable DMA region"
973endchoice
974
975
976comment "Cache Support"
41ba653f 977
3bebca2d 978config BFIN_ICACHE
1394f032 979 bool "Enable ICACHE"
41ba653f 980 default y
41ba653f
JZ
981config BFIN_EXTMEM_ICACHEABLE
982 bool "Enable ICACHE for external memory"
983 depends on BFIN_ICACHE
984 default y
985config BFIN_L2_ICACHEABLE
986 bool "Enable ICACHE for L2 SRAM"
987 depends on BFIN_ICACHE
988 depends on BF54x || BF561
989 default n
990
3bebca2d 991config BFIN_DCACHE
1394f032 992 bool "Enable DCACHE"
41ba653f 993 default y
3bebca2d 994config BFIN_DCACHE_BANKA
1394f032 995 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
3bebca2d 996 depends on BFIN_DCACHE && !BF531
1394f032 997 default n
41ba653f
JZ
998config BFIN_EXTMEM_DCACHEABLE
999 bool "Enable DCACHE for external memory"
3bebca2d 1000 depends on BFIN_DCACHE
41ba653f
JZ
1001 default y
1002choice
1003 prompt "External memory DCACHE policy"
1004 depends on BFIN_EXTMEM_DCACHEABLE
1005 default BFIN_EXTMEM_WRITEBACK if !SMP
1006 default BFIN_EXTMEM_WRITETHROUGH if SMP
1007config BFIN_EXTMEM_WRITEBACK
1394f032 1008 bool "Write back"
46fa5eec 1009 depends on !SMP
1394f032
BW
1010 help
1011 Write Back Policy:
1012 Cached data will be written back to SDRAM only when needed.
1013 This can give a nice increase in performance, but beware of
1014 broken drivers that do not properly invalidate/flush their
1015 cache.
1016
1017 Write Through Policy:
1018 Cached data will always be written back to SDRAM when the
1019 cache is updated. This is a completely safe setting, but
1020 performance is worse than Write Back.
1021
1022 If you are unsure of the options and you want to be safe,
1023 then go with Write Through.
1024
41ba653f 1025config BFIN_EXTMEM_WRITETHROUGH
1394f032
BW
1026 bool "Write through"
1027 help
1028 Write Back Policy:
1029 Cached data will be written back to SDRAM only when needed.
1030 This can give a nice increase in performance, but beware of
1031 broken drivers that do not properly invalidate/flush their
1032 cache.
1033
1034 Write Through Policy:
1035 Cached data will always be written back to SDRAM when the
1036 cache is updated. This is a completely safe setting, but
1037 performance is worse than Write Back.
1038
1039 If you are unsure of the options and you want to be safe,
1040 then go with Write Through.
1041
1042endchoice
1043
41ba653f
JZ
1044config BFIN_L2_DCACHEABLE
1045 bool "Enable DCACHE for L2 SRAM"
1046 depends on BFIN_DCACHE
9c954f89 1047 depends on (BF54x || BF561) && !SMP
41ba653f 1048 default n
5ba76675 1049choice
41ba653f
JZ
1050 prompt "L2 SRAM DCACHE policy"
1051 depends on BFIN_L2_DCACHEABLE
1052 default BFIN_L2_WRITEBACK
1053config BFIN_L2_WRITEBACK
5ba76675 1054 bool "Write back"
5ba76675 1055
41ba653f 1056config BFIN_L2_WRITETHROUGH
5ba76675 1057 bool "Write through"
5ba76675 1058endchoice
f099f39a 1059
41ba653f
JZ
1060
1061comment "Memory Protection Unit"
b97b8a99
BS
1062config MPU
1063 bool "Enable the memory protection unit (EXPERIMENTAL)"
1064 default n
1065 help
1066 Use the processor's MPU to protect applications from accessing
1067 memory they do not own. This comes at a performance penalty
1068 and is recommended only for debugging.
1069
692105b8 1070comment "Asynchronous Memory Configuration"
1394f032 1071
ddf416b2 1072menu "EBIU_AMGCTL Global Control"
1394f032
BW
1073config C_AMCKEN
1074 bool "Enable CLKOUT"
1075 default y
1076
1077config C_CDPRIO
1078 bool "DMA has priority over core for ext. accesses"
1079 default n
1080
1081config C_B0PEN
1082 depends on BF561
1083 bool "Bank 0 16 bit packing enable"
1084 default y
1085
1086config C_B1PEN
1087 depends on BF561
1088 bool "Bank 1 16 bit packing enable"
1089 default y
1090
1091config C_B2PEN
1092 depends on BF561
1093 bool "Bank 2 16 bit packing enable"
1094 default y
1095
1096config C_B3PEN
1097 depends on BF561
1098 bool "Bank 3 16 bit packing enable"
1099 default n
1100
1101choice
692105b8 1102 prompt "Enable Asynchronous Memory Banks"
1394f032
BW
1103 default C_AMBEN_ALL
1104
1105config C_AMBEN
1106 bool "Disable All Banks"
1107
1108config C_AMBEN_B0
1109 bool "Enable Bank 0"
1110
1111config C_AMBEN_B0_B1
1112 bool "Enable Bank 0 & 1"
1113
1114config C_AMBEN_B0_B1_B2
1115 bool "Enable Bank 0 & 1 & 2"
1116
1117config C_AMBEN_ALL
1118 bool "Enable All Banks"
1119endchoice
1120endmenu
1121
1122menu "EBIU_AMBCTL Control"
1123config BANK_0
c8342f87 1124 hex "Bank 0 (AMBCTL0.L)"
1394f032 1125 default 0x7BB0
c8342f87
MF
1126 help
1127 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1128 used to control the Asynchronous Memory Bank 0 settings.
1394f032
BW
1129
1130config BANK_1
c8342f87 1131 hex "Bank 1 (AMBCTL0.H)"
1394f032 1132 default 0x7BB0
197fba56 1133 default 0x5558 if BF54x
c8342f87
MF
1134 help
1135 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1136 used to control the Asynchronous Memory Bank 1 settings.
1394f032
BW
1137
1138config BANK_2
c8342f87 1139 hex "Bank 2 (AMBCTL1.L)"
1394f032 1140 default 0x7BB0
c8342f87
MF
1141 help
1142 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1143 used to control the Asynchronous Memory Bank 2 settings.
1394f032
BW
1144
1145config BANK_3
c8342f87 1146 hex "Bank 3 (AMBCTL1.H)"
1394f032 1147 default 0x99B3
c8342f87
MF
1148 help
1149 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1150 used to control the Asynchronous Memory Bank 3 settings.
1151
1394f032
BW
1152endmenu
1153
e40540b3
SZ
1154config EBIU_MBSCTLVAL
1155 hex "EBIU Bank Select Control Register"
1156 depends on BF54x
1157 default 0
1158
1159config EBIU_MODEVAL
1160 hex "Flash Memory Mode Control Register"
1161 depends on BF54x
1162 default 1
1163
1164config EBIU_FCTLVAL
1165 hex "Flash Memory Bank Control Register"
1166 depends on BF54x
1167 default 6
1394f032
BW
1168endmenu
1169
1170#############################################################################
1171menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1172
1173config PCI
1174 bool "PCI support"
a95ca3b2 1175 depends on BROKEN
1394f032
BW
1176 help
1177 Support for PCI bus.
1178
1179source "drivers/pci/Kconfig"
1180
1394f032
BW
1181source "drivers/pcmcia/Kconfig"
1182
1183source "drivers/pci/hotplug/Kconfig"
1184
1185endmenu
1186
1187menu "Executable file formats"
1188
1189source "fs/Kconfig.binfmt"
1190
1191endmenu
1192
1193menu "Power management options"
ad46163a 1194
1394f032
BW
1195source "kernel/power/Kconfig"
1196
f4cb5700
JB
1197config ARCH_SUSPEND_POSSIBLE
1198 def_bool y
f4cb5700 1199
1394f032 1200choice
1efc80b5 1201 prompt "Standby Power Saving Mode"
1394f032 1202 depends on PM
cfefe3c6
MH
1203 default PM_BFIN_SLEEP_DEEPER
1204config PM_BFIN_SLEEP_DEEPER
1205 bool "Sleep Deeper"
1206 help
1207 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1208 power dissipation by disabling the clock to the processor core (CCLK).
1209 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1210 to 0.85 V to provide the greatest power savings, while preserving the
1211 processor state.
1212 The PLL and system clock (SCLK) continue to operate at a very low
1213 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1214 the SDRAM is put into Self Refresh Mode. Typically an external event
1215 such as GPIO interrupt or RTC activity wakes up the processor.
1216 Various Peripherals such as UART, SPORT, PPI may not function as
1217 normal during Sleep Deeper, due to the reduced SCLK frequency.
1218 When in the sleep mode, system DMA access to L1 memory is not supported.
1219
1efc80b5
MH
1220 If unsure, select "Sleep Deeper".
1221
cfefe3c6
MH
1222config PM_BFIN_SLEEP
1223 bool "Sleep"
1224 help
1225 Sleep Mode (High Power Savings) - The sleep mode reduces power
1226 dissipation by disabling the clock to the processor core (CCLK).
1227 The PLL and system clock (SCLK), however, continue to operate in
1228 this mode. Typically an external event or RTC activity will wake
1efc80b5
MH
1229 up the processor. When in the sleep mode, system DMA access to L1
1230 memory is not supported.
1231
1232 If unsure, select "Sleep Deeper".
cfefe3c6 1233endchoice
1394f032 1234
1efc80b5
MH
1235comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1236 depends on PM
1237
1efc80b5
MH
1238config PM_BFIN_WAKE_PH6
1239 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
2f6f4bcd 1240 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
1efc80b5
MH
1241 default n
1242 help
1243 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1244
1efc80b5
MH
1245config PM_BFIN_WAKE_GP
1246 bool "Allow Wake-Up from GPIOs"
1247 depends on PM && BF54x
1248 default n
1249 help
1250 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
19986289
MH
1251 (all processors, except ADSP-BF549). This option sets
1252 the general-purpose wake-up enable (GPWE) control bit to enable
1253 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
1254 On ADSP-BF549 this option enables the the same functionality on the
1255 /MRXON pin also PH7.
1256
1394f032
BW
1257endmenu
1258
1394f032
BW
1259menu "CPU Frequency scaling"
1260
1261source "drivers/cpufreq/Kconfig"
1262
5ad2ca5f
MH
1263config BFIN_CPU_FREQ
1264 bool
1265 depends on CPU_FREQ
1266 select CPU_FREQ_TABLE
1267 default y
1268
14b03204
MH
1269config CPU_VOLTAGE
1270 bool "CPU Voltage scaling"
73feb5c0 1271 depends on EXPERIMENTAL
14b03204
MH
1272 depends on CPU_FREQ
1273 default n
1274 help
1275 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1276 This option violates the PLL BYPASS recommendation in the Blackfin Processor
73feb5c0 1277 manuals. There is a theoretical risk that during VDDINT transitions
14b03204
MH
1278 the PLL may unlock.
1279
1394f032
BW
1280endmenu
1281
1394f032
BW
1282source "net/Kconfig"
1283
1284source "drivers/Kconfig"
1285
872d024b
MF
1286source "drivers/firmware/Kconfig"
1287
1394f032
BW
1288source "fs/Kconfig"
1289
74ce8322 1290source "arch/blackfin/Kconfig.debug"
1394f032
BW
1291
1292source "security/Kconfig"
1293
1294source "crypto/Kconfig"
1295
1296source "lib/Kconfig"
This page took 0.394105 seconds and 5 git commands to generate.