edac: move dimm properties to struct dimm_info
[deliverable/linux.git] / drivers / edac / i5100_edac.c
CommitLineData
8f421c59
AJ
1/*
2 * Intel 5100 Memory Controllers kernel module
3 *
4 * This file may be distributed under the terms of the
5 * GNU General Public License.
6 *
7 * This module is based on the following document:
8 *
9 * Intel 5100X Chipset Memory Controller Hub (MCH) - Datasheet
10 * http://download.intel.com/design/chipsets/datashts/318378.pdf
11 *
bbead210
NC
12 * The intel 5100 has two independent channels. EDAC core currently
13 * can not reflect this configuration so instead the chip-select
25985edc 14 * rows for each respective channel are laid out one after another,
bbead210
NC
15 * the first half belonging to channel 0, the second half belonging
16 * to channel 1.
8f421c59
AJ
17 */
18#include <linux/module.h>
19#include <linux/init.h>
20#include <linux/pci.h>
21#include <linux/pci_ids.h>
8f421c59
AJ
22#include <linux/edac.h>
23#include <linux/delay.h>
24#include <linux/mmzone.h>
25
26#include "edac_core.h"
27
b238e577 28/* register addresses */
8f421c59
AJ
29
30/* device 16, func 1 */
43920a59 31#define I5100_MC 0x40 /* Memory Control Register */
295439f2
NC
32#define I5100_MC_SCRBEN_MASK (1 << 7)
33#define I5100_MC_SCRBDONE_MASK (1 << 4)
8f421c59
AJ
34#define I5100_MS 0x44 /* Memory Status Register */
35#define I5100_SPDDATA 0x48 /* Serial Presence Detect Status Reg */
8f421c59 36#define I5100_SPDCMD 0x4c /* Serial Presence Detect Command Reg */
8f421c59 37#define I5100_TOLM 0x6c /* Top of Low Memory */
8f421c59
AJ
38#define I5100_MIR0 0x80 /* Memory Interleave Range 0 */
39#define I5100_MIR1 0x84 /* Memory Interleave Range 1 */
40#define I5100_AMIR_0 0x8c /* Adjusted Memory Interleave Range 0 */
41#define I5100_AMIR_1 0x90 /* Adjusted Memory Interleave Range 1 */
8f421c59 42#define I5100_FERR_NF_MEM 0xa0 /* MC First Non Fatal Errors */
8f421c59
AJ
43#define I5100_FERR_NF_MEM_M16ERR_MASK (1 << 16)
44#define I5100_FERR_NF_MEM_M15ERR_MASK (1 << 15)
45#define I5100_FERR_NF_MEM_M14ERR_MASK (1 << 14)
f7952ffc
AJ
46#define I5100_FERR_NF_MEM_M12ERR_MASK (1 << 12)
47#define I5100_FERR_NF_MEM_M11ERR_MASK (1 << 11)
48#define I5100_FERR_NF_MEM_M10ERR_MASK (1 << 10)
49#define I5100_FERR_NF_MEM_M6ERR_MASK (1 << 6)
50#define I5100_FERR_NF_MEM_M5ERR_MASK (1 << 5)
51#define I5100_FERR_NF_MEM_M4ERR_MASK (1 << 4)
b6378cb3 52#define I5100_FERR_NF_MEM_M1ERR_MASK (1 << 1)
8f421c59
AJ
53#define I5100_FERR_NF_MEM_ANY_MASK \
54 (I5100_FERR_NF_MEM_M16ERR_MASK | \
55 I5100_FERR_NF_MEM_M15ERR_MASK | \
f7952ffc
AJ
56 I5100_FERR_NF_MEM_M14ERR_MASK | \
57 I5100_FERR_NF_MEM_M12ERR_MASK | \
58 I5100_FERR_NF_MEM_M11ERR_MASK | \
59 I5100_FERR_NF_MEM_M10ERR_MASK | \
60 I5100_FERR_NF_MEM_M6ERR_MASK | \
61 I5100_FERR_NF_MEM_M5ERR_MASK | \
62 I5100_FERR_NF_MEM_M4ERR_MASK | \
63 I5100_FERR_NF_MEM_M1ERR_MASK)
8f421c59 64#define I5100_NERR_NF_MEM 0xa4 /* MC Next Non-Fatal Errors */
178d5a74 65#define I5100_EMASK_MEM 0xa8 /* MC Error Mask Register */
8f421c59
AJ
66
67/* device 21 and 22, func 0 */
68#define I5100_MTR_0 0x154 /* Memory Technology Registers 0-3 */
69#define I5100_DMIR 0x15c /* DIMM Interleave Range */
8f421c59 70#define I5100_VALIDLOG 0x18c /* Valid Log Markers */
8f421c59 71#define I5100_NRECMEMA 0x190 /* Non-Recoverable Memory Error Log Reg A */
8f421c59 72#define I5100_NRECMEMB 0x194 /* Non-Recoverable Memory Error Log Reg B */
8f421c59 73#define I5100_REDMEMA 0x198 /* Recoverable Memory Data Error Log Reg A */
8f421c59 74#define I5100_REDMEMB 0x19c /* Recoverable Memory Data Error Log Reg B */
8f421c59 75#define I5100_RECMEMA 0x1a0 /* Recoverable Memory Error Log Reg A */
8f421c59 76#define I5100_RECMEMB 0x1a4 /* Recoverable Memory Error Log Reg B */
b238e577
AJ
77#define I5100_MTR_4 0x1b0 /* Memory Technology Registers 4,5 */
78
79/* bit field accessors */
80
295439f2
NC
81static inline u32 i5100_mc_scrben(u32 mc)
82{
83 return mc >> 7 & 1;
84}
85
b238e577
AJ
86static inline u32 i5100_mc_errdeten(u32 mc)
87{
88 return mc >> 5 & 1;
89}
90
295439f2
NC
91static inline u32 i5100_mc_scrbdone(u32 mc)
92{
93 return mc >> 4 & 1;
94}
95
b238e577
AJ
96static inline u16 i5100_spddata_rdo(u16 a)
97{
98 return a >> 15 & 1;
99}
100
101static inline u16 i5100_spddata_sbe(u16 a)
102{
103 return a >> 13 & 1;
104}
105
106static inline u16 i5100_spddata_busy(u16 a)
107{
108 return a >> 12 & 1;
109}
110
111static inline u16 i5100_spddata_data(u16 a)
112{
113 return a & ((1 << 8) - 1);
114}
115
116static inline u32 i5100_spdcmd_create(u32 dti, u32 ckovrd, u32 sa, u32 ba,
117 u32 data, u32 cmd)
118{
119 return ((dti & ((1 << 4) - 1)) << 28) |
120 ((ckovrd & 1) << 27) |
121 ((sa & ((1 << 3) - 1)) << 24) |
122 ((ba & ((1 << 8) - 1)) << 16) |
123 ((data & ((1 << 8) - 1)) << 8) |
124 (cmd & 1);
125}
126
127static inline u16 i5100_tolm_tolm(u16 a)
128{
129 return a >> 12 & ((1 << 4) - 1);
130}
131
132static inline u16 i5100_mir_limit(u16 a)
133{
134 return a >> 4 & ((1 << 12) - 1);
135}
136
137static inline u16 i5100_mir_way1(u16 a)
138{
139 return a >> 1 & 1;
140}
141
142static inline u16 i5100_mir_way0(u16 a)
143{
144 return a & 1;
145}
146
147static inline u32 i5100_ferr_nf_mem_chan_indx(u32 a)
148{
149 return a >> 28 & 1;
150}
151
152static inline u32 i5100_ferr_nf_mem_any(u32 a)
153{
154 return a & I5100_FERR_NF_MEM_ANY_MASK;
155}
156
157static inline u32 i5100_nerr_nf_mem_any(u32 a)
158{
159 return i5100_ferr_nf_mem_any(a);
160}
161
162static inline u32 i5100_dmir_limit(u32 a)
163{
164 return a >> 16 & ((1 << 11) - 1);
165}
166
167static inline u32 i5100_dmir_rank(u32 a, u32 i)
168{
169 return a >> (4 * i) & ((1 << 2) - 1);
170}
171
172static inline u16 i5100_mtr_present(u16 a)
173{
174 return a >> 10 & 1;
175}
176
177static inline u16 i5100_mtr_ethrottle(u16 a)
178{
179 return a >> 9 & 1;
180}
181
182static inline u16 i5100_mtr_width(u16 a)
183{
184 return a >> 8 & 1;
185}
186
187static inline u16 i5100_mtr_numbank(u16 a)
188{
189 return a >> 6 & 1;
190}
191
192static inline u16 i5100_mtr_numrow(u16 a)
193{
194 return a >> 2 & ((1 << 2) - 1);
195}
196
197static inline u16 i5100_mtr_numcol(u16 a)
198{
199 return a & ((1 << 2) - 1);
200}
201
202
203static inline u32 i5100_validlog_redmemvalid(u32 a)
204{
205 return a >> 2 & 1;
206}
207
208static inline u32 i5100_validlog_recmemvalid(u32 a)
209{
210 return a >> 1 & 1;
211}
212
213static inline u32 i5100_validlog_nrecmemvalid(u32 a)
214{
215 return a & 1;
216}
217
218static inline u32 i5100_nrecmema_merr(u32 a)
219{
220 return a >> 15 & ((1 << 5) - 1);
221}
222
223static inline u32 i5100_nrecmema_bank(u32 a)
224{
225 return a >> 12 & ((1 << 3) - 1);
226}
227
228static inline u32 i5100_nrecmema_rank(u32 a)
229{
230 return a >> 8 & ((1 << 3) - 1);
231}
232
233static inline u32 i5100_nrecmema_dm_buf_id(u32 a)
234{
235 return a & ((1 << 8) - 1);
236}
237
238static inline u32 i5100_nrecmemb_cas(u32 a)
239{
240 return a >> 16 & ((1 << 13) - 1);
241}
242
243static inline u32 i5100_nrecmemb_ras(u32 a)
244{
245 return a & ((1 << 16) - 1);
246}
247
248static inline u32 i5100_redmemb_ecc_locator(u32 a)
249{
250 return a & ((1 << 18) - 1);
251}
252
253static inline u32 i5100_recmema_merr(u32 a)
254{
255 return i5100_nrecmema_merr(a);
256}
257
258static inline u32 i5100_recmema_bank(u32 a)
259{
260 return i5100_nrecmema_bank(a);
261}
262
263static inline u32 i5100_recmema_rank(u32 a)
264{
265 return i5100_nrecmema_rank(a);
266}
267
268static inline u32 i5100_recmema_dm_buf_id(u32 a)
269{
270 return i5100_nrecmema_dm_buf_id(a);
271}
272
273static inline u32 i5100_recmemb_cas(u32 a)
274{
275 return i5100_nrecmemb_cas(a);
276}
277
278static inline u32 i5100_recmemb_ras(u32 a)
279{
280 return i5100_nrecmemb_ras(a);
281}
8f421c59
AJ
282
283/* some generic limits */
b18dfd05
NC
284#define I5100_MAX_RANKS_PER_CHAN 6
285#define I5100_CHANNELS 2
8f421c59
AJ
286#define I5100_MAX_RANKS_PER_DIMM 4
287#define I5100_DIMM_ADDR_LINES (6 - 3) /* 64 bits / 8 bits per byte */
b18dfd05 288#define I5100_MAX_DIMM_SLOTS_PER_CHAN 4
8f421c59
AJ
289#define I5100_MAX_RANK_INTERLEAVE 4
290#define I5100_MAX_DMIRS 5
295439f2 291#define I5100_SCRUB_REFRESH_RATE (5 * 60 * HZ)
8f421c59
AJ
292
293struct i5100_priv {
294 /* ranks on each dimm -- 0 maps to not present -- obtained via SPD */
b18dfd05 295 int dimm_numrank[I5100_CHANNELS][I5100_MAX_DIMM_SLOTS_PER_CHAN];
8f421c59
AJ
296
297 /*
298 * mainboard chip select map -- maps i5100 chip selects to
299 * DIMM slot chip selects. In the case of only 4 ranks per
b18dfd05
NC
300 * channel, the mapping is fairly obvious but not unique.
301 * we map -1 -> NC and assume both channels use the same
8f421c59
AJ
302 * map...
303 *
304 */
b18dfd05 305 int dimm_csmap[I5100_MAX_DIMM_SLOTS_PER_CHAN][I5100_MAX_RANKS_PER_DIMM];
8f421c59
AJ
306
307 /* memory interleave range */
308 struct {
309 u64 limit;
310 unsigned way[2];
b18dfd05 311 } mir[I5100_CHANNELS];
8f421c59
AJ
312
313 /* adjusted memory interleave range register */
b18dfd05 314 unsigned amir[I5100_CHANNELS];
8f421c59
AJ
315
316 /* dimm interleave range */
317 struct {
318 unsigned rank[I5100_MAX_RANK_INTERLEAVE];
319 u64 limit;
b18dfd05 320 } dmir[I5100_CHANNELS][I5100_MAX_DMIRS];
8f421c59
AJ
321
322 /* memory technology registers... */
323 struct {
324 unsigned present; /* 0 or 1 */
325 unsigned ethrottle; /* 0 or 1 */
326 unsigned width; /* 4 or 8 bits */
327 unsigned numbank; /* 2 or 3 lines */
328 unsigned numrow; /* 13 .. 16 lines */
329 unsigned numcol; /* 11 .. 12 lines */
b18dfd05 330 } mtr[I5100_CHANNELS][I5100_MAX_RANKS_PER_CHAN];
8f421c59
AJ
331
332 u64 tolm; /* top of low memory in bytes */
b18dfd05 333 unsigned ranksperchan; /* number of ranks per channel */
8f421c59
AJ
334
335 struct pci_dev *mc; /* device 16 func 1 */
336 struct pci_dev *ch0mm; /* device 21 func 0 */
337 struct pci_dev *ch1mm; /* device 22 func 0 */
295439f2
NC
338
339 struct delayed_work i5100_scrubbing;
340 int scrub_enable;
8f421c59
AJ
341};
342
b18dfd05 343/* map a rank/chan to a slot number on the mainboard */
8f421c59 344static int i5100_rank_to_slot(const struct mem_ctl_info *mci,
b18dfd05 345 int chan, int rank)
8f421c59
AJ
346{
347 const struct i5100_priv *priv = mci->pvt_info;
348 int i;
349
b18dfd05 350 for (i = 0; i < I5100_MAX_DIMM_SLOTS_PER_CHAN; i++) {
8f421c59 351 int j;
b18dfd05 352 const int numrank = priv->dimm_numrank[chan][i];
8f421c59
AJ
353
354 for (j = 0; j < numrank; j++)
355 if (priv->dimm_csmap[i][j] == rank)
b18dfd05 356 return i * 2 + chan;
8f421c59
AJ
357 }
358
359 return -1;
360}
361
8f421c59
AJ
362static const char *i5100_err_msg(unsigned err)
363{
b238e577 364 static const char *merrs[] = {
8f421c59
AJ
365 "unknown", /* 0 */
366 "uncorrectable data ECC on replay", /* 1 */
367 "unknown", /* 2 */
368 "unknown", /* 3 */
369 "aliased uncorrectable demand data ECC", /* 4 */
370 "aliased uncorrectable spare-copy data ECC", /* 5 */
371 "aliased uncorrectable patrol data ECC", /* 6 */
372 "unknown", /* 7 */
373 "unknown", /* 8 */
374 "unknown", /* 9 */
375 "non-aliased uncorrectable demand data ECC", /* 10 */
376 "non-aliased uncorrectable spare-copy data ECC", /* 11 */
377 "non-aliased uncorrectable patrol data ECC", /* 12 */
378 "unknown", /* 13 */
379 "correctable demand data ECC", /* 14 */
380 "correctable spare-copy data ECC", /* 15 */
381 "correctable patrol data ECC", /* 16 */
382 "unknown", /* 17 */
383 "SPD protocol error", /* 18 */
384 "unknown", /* 19 */
385 "spare copy initiated", /* 20 */
386 "spare copy completed", /* 21 */
387 };
388 unsigned i;
389
390 for (i = 0; i < ARRAY_SIZE(merrs); i++)
391 if (1 << i & err)
392 return merrs[i];
393
394 return "none";
395}
396
b18dfd05 397/* convert csrow index into a rank (per channel -- 0..5) */
8f421c59
AJ
398static int i5100_csrow_to_rank(const struct mem_ctl_info *mci, int csrow)
399{
400 const struct i5100_priv *priv = mci->pvt_info;
401
b18dfd05 402 return csrow % priv->ranksperchan;
8f421c59
AJ
403}
404
b18dfd05
NC
405/* convert csrow index into a channel (0..1) */
406static int i5100_csrow_to_chan(const struct mem_ctl_info *mci, int csrow)
8f421c59
AJ
407{
408 const struct i5100_priv *priv = mci->pvt_info;
409
b18dfd05 410 return csrow / priv->ranksperchan;
8f421c59
AJ
411}
412
413static unsigned i5100_rank_to_csrow(const struct mem_ctl_info *mci,
b18dfd05 414 int chan, int rank)
8f421c59
AJ
415{
416 const struct i5100_priv *priv = mci->pvt_info;
417
b18dfd05 418 return chan * priv->ranksperchan + rank;
8f421c59
AJ
419}
420
421static void i5100_handle_ce(struct mem_ctl_info *mci,
b18dfd05 422 int chan,
8f421c59
AJ
423 unsigned bank,
424 unsigned rank,
425 unsigned long syndrome,
426 unsigned cas,
427 unsigned ras,
428 const char *msg)
429{
b18dfd05 430 const int csrow = i5100_rank_to_csrow(mci, chan, rank);
084a4fcc
MCC
431 char *label = NULL;
432
433 if (mci->csrows[csrow].channels[0].dimm)
434 label = mci->csrows[csrow].channels[0].dimm->label;
8f421c59
AJ
435
436 printk(KERN_ERR
b18dfd05 437 "CE chan %d, bank %u, rank %u, syndrome 0x%lx, "
8f421c59 438 "cas %u, ras %u, csrow %u, label \"%s\": %s\n",
b18dfd05 439 chan, bank, rank, syndrome, cas, ras,
084a4fcc 440 csrow, label, msg);
8f421c59
AJ
441
442 mci->ce_count++;
443 mci->csrows[csrow].ce_count++;
444 mci->csrows[csrow].channels[0].ce_count++;
445}
446
447static void i5100_handle_ue(struct mem_ctl_info *mci,
b18dfd05 448 int chan,
8f421c59
AJ
449 unsigned bank,
450 unsigned rank,
451 unsigned long syndrome,
452 unsigned cas,
453 unsigned ras,
454 const char *msg)
455{
b18dfd05 456 const int csrow = i5100_rank_to_csrow(mci, chan, rank);
084a4fcc
MCC
457 char *label = NULL;
458
459 if (mci->csrows[csrow].channels[0].dimm)
460 label = mci->csrows[csrow].channels[0].dimm->label;
8f421c59
AJ
461
462 printk(KERN_ERR
b18dfd05 463 "UE chan %d, bank %u, rank %u, syndrome 0x%lx, "
8f421c59 464 "cas %u, ras %u, csrow %u, label \"%s\": %s\n",
b18dfd05 465 chan, bank, rank, syndrome, cas, ras,
084a4fcc 466 csrow, label, msg);
8f421c59
AJ
467
468 mci->ue_count++;
469 mci->csrows[csrow].ue_count++;
470}
471
b18dfd05 472static void i5100_read_log(struct mem_ctl_info *mci, int chan,
8f421c59
AJ
473 u32 ferr, u32 nerr)
474{
475 struct i5100_priv *priv = mci->pvt_info;
b18dfd05 476 struct pci_dev *pdev = (chan) ? priv->ch1mm : priv->ch0mm;
8f421c59
AJ
477 u32 dw;
478 u32 dw2;
479 unsigned syndrome = 0;
480 unsigned ecc_loc = 0;
481 unsigned merr;
482 unsigned bank;
483 unsigned rank;
484 unsigned cas;
485 unsigned ras;
486
487 pci_read_config_dword(pdev, I5100_VALIDLOG, &dw);
488
b238e577 489 if (i5100_validlog_redmemvalid(dw)) {
8f421c59 490 pci_read_config_dword(pdev, I5100_REDMEMA, &dw2);
b238e577 491 syndrome = dw2;
8f421c59 492 pci_read_config_dword(pdev, I5100_REDMEMB, &dw2);
b238e577 493 ecc_loc = i5100_redmemb_ecc_locator(dw2);
8f421c59
AJ
494 }
495
b238e577 496 if (i5100_validlog_recmemvalid(dw)) {
8f421c59
AJ
497 const char *msg;
498
499 pci_read_config_dword(pdev, I5100_RECMEMA, &dw2);
b238e577
AJ
500 merr = i5100_recmema_merr(dw2);
501 bank = i5100_recmema_bank(dw2);
502 rank = i5100_recmema_rank(dw2);
8f421c59
AJ
503
504 pci_read_config_dword(pdev, I5100_RECMEMB, &dw2);
b238e577
AJ
505 cas = i5100_recmemb_cas(dw2);
506 ras = i5100_recmemb_ras(dw2);
8f421c59
AJ
507
508 /* FIXME: not really sure if this is what merr is...
509 */
510 if (!merr)
511 msg = i5100_err_msg(ferr);
512 else
513 msg = i5100_err_msg(nerr);
514
b18dfd05 515 i5100_handle_ce(mci, chan, bank, rank, syndrome, cas, ras, msg);
8f421c59
AJ
516 }
517
b238e577 518 if (i5100_validlog_nrecmemvalid(dw)) {
8f421c59
AJ
519 const char *msg;
520
521 pci_read_config_dword(pdev, I5100_NRECMEMA, &dw2);
b238e577
AJ
522 merr = i5100_nrecmema_merr(dw2);
523 bank = i5100_nrecmema_bank(dw2);
524 rank = i5100_nrecmema_rank(dw2);
8f421c59
AJ
525
526 pci_read_config_dword(pdev, I5100_NRECMEMB, &dw2);
b238e577
AJ
527 cas = i5100_nrecmemb_cas(dw2);
528 ras = i5100_nrecmemb_ras(dw2);
8f421c59
AJ
529
530 /* FIXME: not really sure if this is what merr is...
531 */
532 if (!merr)
533 msg = i5100_err_msg(ferr);
534 else
535 msg = i5100_err_msg(nerr);
536
b18dfd05 537 i5100_handle_ue(mci, chan, bank, rank, syndrome, cas, ras, msg);
8f421c59
AJ
538 }
539
540 pci_write_config_dword(pdev, I5100_VALIDLOG, dw);
541}
542
543static void i5100_check_error(struct mem_ctl_info *mci)
544{
545 struct i5100_priv *priv = mci->pvt_info;
df95e42e 546 u32 dw, dw2;
8f421c59
AJ
547
548 pci_read_config_dword(priv->mc, I5100_FERR_NF_MEM, &dw);
b238e577 549 if (i5100_ferr_nf_mem_any(dw)) {
8f421c59
AJ
550
551 pci_read_config_dword(priv->mc, I5100_NERR_NF_MEM, &dw2);
8f421c59 552
b238e577
AJ
553 i5100_read_log(mci, i5100_ferr_nf_mem_chan_indx(dw),
554 i5100_ferr_nf_mem_any(dw),
555 i5100_nerr_nf_mem_any(dw2));
df95e42e
NS
556
557 pci_write_config_dword(priv->mc, I5100_NERR_NF_MEM, dw2);
8f421c59 558 }
df95e42e 559 pci_write_config_dword(priv->mc, I5100_FERR_NF_MEM, dw);
8f421c59
AJ
560}
561
295439f2
NC
562/* The i5100 chipset will scrub the entire memory once, then
563 * set a done bit. Continuous scrubbing is achieved by enqueing
564 * delayed work to a workqueue, checking every few minutes if
565 * the scrubbing has completed and if so reinitiating it.
566 */
567
568static void i5100_refresh_scrubbing(struct work_struct *work)
569{
570 struct delayed_work *i5100_scrubbing = container_of(work,
571 struct delayed_work,
572 work);
573 struct i5100_priv *priv = container_of(i5100_scrubbing,
574 struct i5100_priv,
575 i5100_scrubbing);
576 u32 dw;
577
578 pci_read_config_dword(priv->mc, I5100_MC, &dw);
579
580 if (priv->scrub_enable) {
581
582 pci_read_config_dword(priv->mc, I5100_MC, &dw);
583
584 if (i5100_mc_scrbdone(dw)) {
585 dw |= I5100_MC_SCRBEN_MASK;
586 pci_write_config_dword(priv->mc, I5100_MC, dw);
587 pci_read_config_dword(priv->mc, I5100_MC, &dw);
588 }
589
590 schedule_delayed_work(&(priv->i5100_scrubbing),
591 I5100_SCRUB_REFRESH_RATE);
592 }
593}
594/*
595 * The bandwidth is based on experimentation, feel free to refine it.
596 */
eba042a8 597static int i5100_set_scrub_rate(struct mem_ctl_info *mci, u32 bandwidth)
295439f2
NC
598{
599 struct i5100_priv *priv = mci->pvt_info;
600 u32 dw;
601
602 pci_read_config_dword(priv->mc, I5100_MC, &dw);
eba042a8 603 if (bandwidth) {
295439f2
NC
604 priv->scrub_enable = 1;
605 dw |= I5100_MC_SCRBEN_MASK;
606 schedule_delayed_work(&(priv->i5100_scrubbing),
607 I5100_SCRUB_REFRESH_RATE);
608 } else {
609 priv->scrub_enable = 0;
610 dw &= ~I5100_MC_SCRBEN_MASK;
611 cancel_delayed_work(&(priv->i5100_scrubbing));
612 }
613 pci_write_config_dword(priv->mc, I5100_MC, dw);
614
615 pci_read_config_dword(priv->mc, I5100_MC, &dw);
616
eba042a8 617 bandwidth = 5900000 * i5100_mc_scrben(dw);
295439f2 618
39094443 619 return bandwidth;
295439f2
NC
620}
621
39094443 622static int i5100_get_scrub_rate(struct mem_ctl_info *mci)
295439f2
NC
623{
624 struct i5100_priv *priv = mci->pvt_info;
625 u32 dw;
626
627 pci_read_config_dword(priv->mc, I5100_MC, &dw);
628
39094443 629 return 5900000 * i5100_mc_scrben(dw);
295439f2
NC
630}
631
8f421c59
AJ
632static struct pci_dev *pci_get_device_func(unsigned vendor,
633 unsigned device,
634 unsigned func)
635{
636 struct pci_dev *ret = NULL;
637
638 while (1) {
639 ret = pci_get_device(vendor, device, ret);
640
641 if (!ret)
642 break;
643
644 if (PCI_FUNC(ret->devfn) == func)
645 break;
646 }
647
648 return ret;
649}
650
651static unsigned long __devinit i5100_npages(struct mem_ctl_info *mci,
652 int csrow)
653{
654 struct i5100_priv *priv = mci->pvt_info;
b18dfd05
NC
655 const unsigned chan_rank = i5100_csrow_to_rank(mci, csrow);
656 const unsigned chan = i5100_csrow_to_chan(mci, csrow);
8f421c59
AJ
657 unsigned addr_lines;
658
659 /* dimm present? */
b18dfd05 660 if (!priv->mtr[chan][chan_rank].present)
8f421c59
AJ
661 return 0ULL;
662
663 addr_lines =
664 I5100_DIMM_ADDR_LINES +
b18dfd05
NC
665 priv->mtr[chan][chan_rank].numcol +
666 priv->mtr[chan][chan_rank].numrow +
667 priv->mtr[chan][chan_rank].numbank;
8f421c59
AJ
668
669 return (unsigned long)
670 ((unsigned long long) (1ULL << addr_lines) / PAGE_SIZE);
671}
672
673static void __devinit i5100_init_mtr(struct mem_ctl_info *mci)
674{
675 struct i5100_priv *priv = mci->pvt_info;
676 struct pci_dev *mms[2] = { priv->ch0mm, priv->ch1mm };
677 int i;
678
b18dfd05 679 for (i = 0; i < I5100_CHANNELS; i++) {
8f421c59
AJ
680 int j;
681 struct pci_dev *pdev = mms[i];
682
b18dfd05 683 for (j = 0; j < I5100_MAX_RANKS_PER_CHAN; j++) {
8f421c59
AJ
684 const unsigned addr =
685 (j < 4) ? I5100_MTR_0 + j * 2 :
686 I5100_MTR_4 + (j - 4) * 2;
687 u16 w;
688
689 pci_read_config_word(pdev, addr, &w);
690
b238e577
AJ
691 priv->mtr[i][j].present = i5100_mtr_present(w);
692 priv->mtr[i][j].ethrottle = i5100_mtr_ethrottle(w);
693 priv->mtr[i][j].width = 4 + 4 * i5100_mtr_width(w);
694 priv->mtr[i][j].numbank = 2 + i5100_mtr_numbank(w);
695 priv->mtr[i][j].numrow = 13 + i5100_mtr_numrow(w);
696 priv->mtr[i][j].numcol = 10 + i5100_mtr_numcol(w);
8f421c59
AJ
697 }
698 }
699}
700
701/*
702 * FIXME: make this into a real i2c adapter (so that dimm-decode
703 * will work)?
704 */
705static int i5100_read_spd_byte(const struct mem_ctl_info *mci,
706 u8 ch, u8 slot, u8 addr, u8 *byte)
707{
708 struct i5100_priv *priv = mci->pvt_info;
709 u16 w;
8f421c59
AJ
710 unsigned long et;
711
712 pci_read_config_word(priv->mc, I5100_SPDDATA, &w);
b238e577 713 if (i5100_spddata_busy(w))
8f421c59
AJ
714 return -1;
715
b238e577
AJ
716 pci_write_config_dword(priv->mc, I5100_SPDCMD,
717 i5100_spdcmd_create(0xa, 1, ch * 4 + slot, addr,
718 0, 0));
8f421c59
AJ
719
720 /* wait up to 100ms */
721 et = jiffies + HZ / 10;
722 udelay(100);
723 while (1) {
724 pci_read_config_word(priv->mc, I5100_SPDDATA, &w);
b238e577 725 if (!i5100_spddata_busy(w))
8f421c59
AJ
726 break;
727 udelay(100);
728 }
729
b238e577 730 if (!i5100_spddata_rdo(w) || i5100_spddata_sbe(w))
8f421c59
AJ
731 return -1;
732
b238e577 733 *byte = i5100_spddata_data(w);
8f421c59
AJ
734
735 return 0;
736}
737
738/*
739 * fill dimm chip select map
740 *
741 * FIXME:
8f421c59
AJ
742 * o not the only way to may chip selects to dimm slots
743 * o investigate if there is some way to obtain this map from the bios
744 */
745static void __devinit i5100_init_dimm_csmap(struct mem_ctl_info *mci)
746{
747 struct i5100_priv *priv = mci->pvt_info;
748 int i;
749
b18dfd05 750 for (i = 0; i < I5100_MAX_DIMM_SLOTS_PER_CHAN; i++) {
8f421c59
AJ
751 int j;
752
753 for (j = 0; j < I5100_MAX_RANKS_PER_DIMM; j++)
754 priv->dimm_csmap[i][j] = -1; /* default NC */
755 }
756
757 /* only 2 chip selects per slot... */
bbead210
NC
758 if (priv->ranksperchan == 4) {
759 priv->dimm_csmap[0][0] = 0;
760 priv->dimm_csmap[0][1] = 3;
761 priv->dimm_csmap[1][0] = 1;
762 priv->dimm_csmap[1][1] = 2;
763 priv->dimm_csmap[2][0] = 2;
764 priv->dimm_csmap[3][0] = 3;
765 } else {
766 priv->dimm_csmap[0][0] = 0;
767 priv->dimm_csmap[0][1] = 1;
768 priv->dimm_csmap[1][0] = 2;
769 priv->dimm_csmap[1][1] = 3;
770 priv->dimm_csmap[2][0] = 4;
771 priv->dimm_csmap[2][1] = 5;
772 }
8f421c59
AJ
773}
774
775static void __devinit i5100_init_dimm_layout(struct pci_dev *pdev,
776 struct mem_ctl_info *mci)
777{
778 struct i5100_priv *priv = mci->pvt_info;
779 int i;
780
b18dfd05 781 for (i = 0; i < I5100_CHANNELS; i++) {
8f421c59
AJ
782 int j;
783
b18dfd05 784 for (j = 0; j < I5100_MAX_DIMM_SLOTS_PER_CHAN; j++) {
8f421c59
AJ
785 u8 rank;
786
787 if (i5100_read_spd_byte(mci, i, j, 5, &rank) < 0)
788 priv->dimm_numrank[i][j] = 0;
789 else
790 priv->dimm_numrank[i][j] = (rank & 3) + 1;
791 }
792 }
793
794 i5100_init_dimm_csmap(mci);
795}
796
797static void __devinit i5100_init_interleaving(struct pci_dev *pdev,
798 struct mem_ctl_info *mci)
799{
800 u16 w;
801 u32 dw;
802 struct i5100_priv *priv = mci->pvt_info;
803 struct pci_dev *mms[2] = { priv->ch0mm, priv->ch1mm };
804 int i;
805
806 pci_read_config_word(pdev, I5100_TOLM, &w);
b238e577 807 priv->tolm = (u64) i5100_tolm_tolm(w) * 256 * 1024 * 1024;
8f421c59
AJ
808
809 pci_read_config_word(pdev, I5100_MIR0, &w);
b238e577
AJ
810 priv->mir[0].limit = (u64) i5100_mir_limit(w) << 28;
811 priv->mir[0].way[1] = i5100_mir_way1(w);
812 priv->mir[0].way[0] = i5100_mir_way0(w);
8f421c59
AJ
813
814 pci_read_config_word(pdev, I5100_MIR1, &w);
b238e577
AJ
815 priv->mir[1].limit = (u64) i5100_mir_limit(w) << 28;
816 priv->mir[1].way[1] = i5100_mir_way1(w);
817 priv->mir[1].way[0] = i5100_mir_way0(w);
8f421c59
AJ
818
819 pci_read_config_word(pdev, I5100_AMIR_0, &w);
820 priv->amir[0] = w;
821 pci_read_config_word(pdev, I5100_AMIR_1, &w);
822 priv->amir[1] = w;
823
b18dfd05 824 for (i = 0; i < I5100_CHANNELS; i++) {
8f421c59
AJ
825 int j;
826
827 for (j = 0; j < 5; j++) {
828 int k;
829
830 pci_read_config_dword(mms[i], I5100_DMIR + j * 4, &dw);
831
832 priv->dmir[i][j].limit =
b238e577 833 (u64) i5100_dmir_limit(dw) << 28;
8f421c59
AJ
834 for (k = 0; k < I5100_MAX_RANKS_PER_DIMM; k++)
835 priv->dmir[i][j].rank[k] =
b238e577 836 i5100_dmir_rank(dw, k);
8f421c59
AJ
837 }
838 }
839
840 i5100_init_mtr(mci);
841}
842
843static void __devinit i5100_init_csrows(struct mem_ctl_info *mci)
844{
845 int i;
846 unsigned long total_pages = 0UL;
847 struct i5100_priv *priv = mci->pvt_info;
084a4fcc 848 struct dimm_info *dimm;
8f421c59
AJ
849
850 for (i = 0; i < mci->nr_csrows; i++) {
851 const unsigned long npages = i5100_npages(mci, i);
b18dfd05 852 const unsigned chan = i5100_csrow_to_chan(mci, i);
8f421c59
AJ
853 const unsigned rank = i5100_csrow_to_rank(mci, i);
854
855 if (!npages)
856 continue;
857
858 /*
859 * FIXME: these two are totally bogus -- I don't see how to
860 * map them correctly to this structure...
861 */
862 mci->csrows[i].first_page = total_pages;
863 mci->csrows[i].last_page = total_pages + npages - 1;
8f421c59 864 mci->csrows[i].nr_pages = npages;
8f421c59 865 mci->csrows[i].csrow_idx = i;
8f421c59
AJ
866 mci->csrows[i].mci = mci;
867 mci->csrows[i].nr_channels = 1;
8f421c59 868 mci->csrows[i].channels[0].csrow = mci->csrows + i;
8f421c59 869 total_pages += npages;
084a4fcc
MCC
870
871 dimm = mci->csrows[i].channels[0].dimm;
872 dimm->grain = 32;
873 dimm->dtype = (priv->mtr[chan][rank].width == 4) ?
874 DEV_X4 : DEV_X8;
875 dimm->mtype = MEM_RDDR2;
876 dimm->edac_mode = EDAC_SECDED;
877 snprintf(dimm->label, sizeof(dimm->label),
878 "DIMM%u",
879 i5100_rank_to_slot(mci, chan, rank));
8f421c59
AJ
880 }
881}
882
883static int __devinit i5100_init_one(struct pci_dev *pdev,
884 const struct pci_device_id *id)
885{
886 int rc;
887 struct mem_ctl_info *mci;
888 struct i5100_priv *priv;
889 struct pci_dev *ch0mm, *ch1mm;
890 int ret = 0;
891 u32 dw;
892 int ranksperch;
893
894 if (PCI_FUNC(pdev->devfn) != 1)
895 return -ENODEV;
896
897 rc = pci_enable_device(pdev);
898 if (rc < 0) {
899 ret = rc;
900 goto bail;
901 }
902
43920a59
AJ
903 /* ECC enabled? */
904 pci_read_config_dword(pdev, I5100_MC, &dw);
b238e577 905 if (!i5100_mc_errdeten(dw)) {
43920a59
AJ
906 printk(KERN_INFO "i5100_edac: ECC not enabled.\n");
907 ret = -ENODEV;
b238e577 908 goto bail_pdev;
43920a59
AJ
909 }
910
8f421c59
AJ
911 /* figure out how many ranks, from strapped state of 48GB_Mode input */
912 pci_read_config_dword(pdev, I5100_MS, &dw);
913 ranksperch = !!(dw & (1 << 8)) * 2 + 4;
914
178d5a74
AJ
915 /* enable error reporting... */
916 pci_read_config_dword(pdev, I5100_EMASK_MEM, &dw);
917 dw &= ~I5100_FERR_NF_MEM_ANY_MASK;
918 pci_write_config_dword(pdev, I5100_EMASK_MEM, dw);
919
8f421c59
AJ
920 /* device 21, func 0, Channel 0 Memory Map, Error Flag/Mask, etc... */
921 ch0mm = pci_get_device_func(PCI_VENDOR_ID_INTEL,
922 PCI_DEVICE_ID_INTEL_5100_21, 0);
b238e577
AJ
923 if (!ch0mm) {
924 ret = -ENODEV;
925 goto bail_pdev;
926 }
8f421c59
AJ
927
928 rc = pci_enable_device(ch0mm);
929 if (rc < 0) {
930 ret = rc;
931 goto bail_ch0;
932 }
933
934 /* device 22, func 0, Channel 1 Memory Map, Error Flag/Mask, etc... */
935 ch1mm = pci_get_device_func(PCI_VENDOR_ID_INTEL,
936 PCI_DEVICE_ID_INTEL_5100_22, 0);
937 if (!ch1mm) {
938 ret = -ENODEV;
b238e577 939 goto bail_disable_ch0;
8f421c59
AJ
940 }
941
942 rc = pci_enable_device(ch1mm);
943 if (rc < 0) {
944 ret = rc;
945 goto bail_ch1;
946 }
947
948 mci = edac_mc_alloc(sizeof(*priv), ranksperch * 2, 1, 0);
949 if (!mci) {
950 ret = -ENOMEM;
b238e577 951 goto bail_disable_ch1;
8f421c59
AJ
952 }
953
954 mci->dev = &pdev->dev;
955
956 priv = mci->pvt_info;
b18dfd05 957 priv->ranksperchan = ranksperch;
8f421c59
AJ
958 priv->mc = pdev;
959 priv->ch0mm = ch0mm;
960 priv->ch1mm = ch1mm;
961
295439f2
NC
962 INIT_DELAYED_WORK(&(priv->i5100_scrubbing), i5100_refresh_scrubbing);
963
964 /* If scrubbing was already enabled by the bios, start maintaining it */
965 pci_read_config_dword(pdev, I5100_MC, &dw);
966 if (i5100_mc_scrben(dw)) {
967 priv->scrub_enable = 1;
968 schedule_delayed_work(&(priv->i5100_scrubbing),
969 I5100_SCRUB_REFRESH_RATE);
970 }
971
8f421c59
AJ
972 i5100_init_dimm_layout(pdev, mci);
973 i5100_init_interleaving(pdev, mci);
974
975 mci->mtype_cap = MEM_FLAG_FB_DDR2;
976 mci->edac_ctl_cap = EDAC_FLAG_SECDED;
977 mci->edac_cap = EDAC_FLAG_SECDED;
978 mci->mod_name = "i5100_edac.c";
979 mci->mod_ver = "not versioned";
980 mci->ctl_name = "i5100";
981 mci->dev_name = pci_name(pdev);
b238e577 982 mci->ctl_page_to_phys = NULL;
8f421c59
AJ
983
984 mci->edac_check = i5100_check_error;
295439f2
NC
985 mci->set_sdram_scrub_rate = i5100_set_scrub_rate;
986 mci->get_sdram_scrub_rate = i5100_get_scrub_rate;
8f421c59
AJ
987
988 i5100_init_csrows(mci);
989
990 /* this strange construction seems to be in every driver, dunno why */
991 switch (edac_op_state) {
992 case EDAC_OPSTATE_POLL:
993 case EDAC_OPSTATE_NMI:
994 break;
995 default:
996 edac_op_state = EDAC_OPSTATE_POLL;
997 break;
998 }
999
1000 if (edac_mc_add_mc(mci)) {
1001 ret = -ENODEV;
295439f2 1002 goto bail_scrub;
8f421c59
AJ
1003 }
1004
b238e577 1005 return ret;
8f421c59 1006
295439f2
NC
1007bail_scrub:
1008 priv->scrub_enable = 0;
1009 cancel_delayed_work_sync(&(priv->i5100_scrubbing));
8f421c59
AJ
1010 edac_mc_free(mci);
1011
b238e577
AJ
1012bail_disable_ch1:
1013 pci_disable_device(ch1mm);
1014
8f421c59
AJ
1015bail_ch1:
1016 pci_dev_put(ch1mm);
1017
b238e577
AJ
1018bail_disable_ch0:
1019 pci_disable_device(ch0mm);
1020
8f421c59
AJ
1021bail_ch0:
1022 pci_dev_put(ch0mm);
1023
b238e577
AJ
1024bail_pdev:
1025 pci_disable_device(pdev);
1026
8f421c59
AJ
1027bail:
1028 return ret;
1029}
1030
1031static void __devexit i5100_remove_one(struct pci_dev *pdev)
1032{
1033 struct mem_ctl_info *mci;
1034 struct i5100_priv *priv;
1035
1036 mci = edac_mc_del_mc(&pdev->dev);
1037
1038 if (!mci)
1039 return;
1040
1041 priv = mci->pvt_info;
295439f2
NC
1042
1043 priv->scrub_enable = 0;
1044 cancel_delayed_work_sync(&(priv->i5100_scrubbing));
1045
b238e577
AJ
1046 pci_disable_device(pdev);
1047 pci_disable_device(priv->ch0mm);
1048 pci_disable_device(priv->ch1mm);
8f421c59
AJ
1049 pci_dev_put(priv->ch0mm);
1050 pci_dev_put(priv->ch1mm);
1051
1052 edac_mc_free(mci);
1053}
1054
36c46f31 1055static DEFINE_PCI_DEVICE_TABLE(i5100_pci_tbl) = {
8f421c59
AJ
1056 /* Device 16, Function 0, Channel 0 Memory Map, Error Flag/Mask, ... */
1057 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_5100_16) },
1058 { 0, }
1059};
1060MODULE_DEVICE_TABLE(pci, i5100_pci_tbl);
1061
1062static struct pci_driver i5100_driver = {
1063 .name = KBUILD_BASENAME,
1064 .probe = i5100_init_one,
1065 .remove = __devexit_p(i5100_remove_one),
1066 .id_table = i5100_pci_tbl,
1067};
1068
1069static int __init i5100_init(void)
1070{
1071 int pci_rc;
1072
1073 pci_rc = pci_register_driver(&i5100_driver);
1074
1075 return (pci_rc < 0) ? pci_rc : 0;
1076}
1077
1078static void __exit i5100_exit(void)
1079{
1080 pci_unregister_driver(&i5100_driver);
1081}
1082
1083module_init(i5100_init);
1084module_exit(i5100_exit);
1085
1086MODULE_LICENSE("GPL");
1087MODULE_AUTHOR
1088 ("Arthur Jones <ajones@riverbed.com>");
1089MODULE_DESCRIPTION("MC Driver for Intel I5100 memory controllers");
This page took 0.325817 seconds and 5 git commands to generate.