drm/i915/BXT: Get pipe conf from the port registers
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
e23ceb83 36#include <drm/drmP.h>
c838d719 37#include "i915_params.h"
585fb111 38#include "i915_reg.h"
79e53945 39#include "intel_bios.h"
8187a2b7 40#include "intel_ringbuffer.h"
b20385f1 41#include "intel_lrc.h"
0260c420 42#include "i915_gem_gtt.h"
564ddb2f 43#include "i915_gem_render_state.h"
0839ccb8 44#include <linux/io-mapping.h>
f899fc64 45#include <linux/i2c.h>
c167a6fc 46#include <linux/i2c-algo-bit.h>
0ade6386 47#include <drm/intel-gtt.h>
ba8286fa 48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 49#include <drm/drm_gem.h>
aaa6fd2a 50#include <linux/backlight.h>
5cc9ed4b 51#include <linux/hashtable.h>
2911a35b 52#include <linux/intel-iommu.h>
742cbee8 53#include <linux/kref.h>
9ee32fea 54#include <linux/pm_qos.h>
33a732f4 55#include "intel_guc.h"
ac7f11c6 56#include "intel_dpll_mgr.h"
585fb111 57
1da177e4
LT
58/* General customization:
59 */
60
1da177e4
LT
61#define DRIVER_NAME "i915"
62#define DRIVER_DESC "Intel Graphics"
68d4aee9 63#define DRIVER_DATE "20160330"
1da177e4 64
c883ef1b 65#undef WARN_ON
5f77eeb0
DV
66/* Many gcc seem to no see through this and fall over :( */
67#if 0
68#define WARN_ON(x) ({ \
69 bool __i915_warn_cond = (x); \
70 if (__builtin_constant_p(__i915_warn_cond)) \
71 BUILD_BUG_ON(__i915_warn_cond); \
72 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
73#else
152b2262 74#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
75#endif
76
cd9bfacb 77#undef WARN_ON_ONCE
152b2262 78#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 79
5f77eeb0
DV
80#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
81 (long) (x), __func__);
c883ef1b 82
e2c719b7
RC
83/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
84 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
85 * which may not necessarily be a user visible problem. This will either
86 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
87 * enable distros and users to tailor their preferred amount of i915 abrt
88 * spam.
89 */
90#define I915_STATE_WARN(condition, format...) ({ \
91 int __ret_warn_on = !!(condition); \
32753cb8
JL
92 if (unlikely(__ret_warn_on)) \
93 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 94 DRM_ERROR(format); \
e2c719b7
RC
95 unlikely(__ret_warn_on); \
96})
97
152b2262
JL
98#define I915_STATE_WARN_ON(x) \
99 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 100
4fec15d1
ID
101bool __i915_inject_load_failure(const char *func, int line);
102#define i915_inject_load_failure() \
103 __i915_inject_load_failure(__func__, __LINE__)
104
42a8ca4c
JN
105static inline const char *yesno(bool v)
106{
107 return v ? "yes" : "no";
108}
109
87ad3212
JN
110static inline const char *onoff(bool v)
111{
112 return v ? "on" : "off";
113}
114
317c35d1 115enum pipe {
752aa88a 116 INVALID_PIPE = -1,
317c35d1
JB
117 PIPE_A = 0,
118 PIPE_B,
9db4a9c7 119 PIPE_C,
a57c774a
AK
120 _PIPE_EDP,
121 I915_MAX_PIPES = _PIPE_EDP
317c35d1 122};
9db4a9c7 123#define pipe_name(p) ((p) + 'A')
317c35d1 124
a5c961d1
PZ
125enum transcoder {
126 TRANSCODER_A = 0,
127 TRANSCODER_B,
128 TRANSCODER_C,
a57c774a 129 TRANSCODER_EDP,
4d1de975
JN
130 TRANSCODER_DSI_A,
131 TRANSCODER_DSI_C,
a57c774a 132 I915_MAX_TRANSCODERS
a5c961d1 133};
da205630
JN
134
135static inline const char *transcoder_name(enum transcoder transcoder)
136{
137 switch (transcoder) {
138 case TRANSCODER_A:
139 return "A";
140 case TRANSCODER_B:
141 return "B";
142 case TRANSCODER_C:
143 return "C";
144 case TRANSCODER_EDP:
145 return "EDP";
4d1de975
JN
146 case TRANSCODER_DSI_A:
147 return "DSI A";
148 case TRANSCODER_DSI_C:
149 return "DSI C";
da205630
JN
150 default:
151 return "<invalid>";
152 }
153}
a5c961d1 154
4d1de975
JN
155static inline bool transcoder_is_dsi(enum transcoder transcoder)
156{
157 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
158}
159
84139d1e 160/*
31409e97
MR
161 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
162 * number of planes per CRTC. Not all platforms really have this many planes,
163 * which means some arrays of size I915_MAX_PLANES may have unused entries
164 * between the topmost sprite plane and the cursor plane.
84139d1e 165 */
80824003
JB
166enum plane {
167 PLANE_A = 0,
168 PLANE_B,
9db4a9c7 169 PLANE_C,
31409e97
MR
170 PLANE_CURSOR,
171 I915_MAX_PLANES,
80824003 172};
9db4a9c7 173#define plane_name(p) ((p) + 'A')
52440211 174
d615a166 175#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 176
2b139522
ED
177enum port {
178 PORT_A = 0,
179 PORT_B,
180 PORT_C,
181 PORT_D,
182 PORT_E,
183 I915_MAX_PORTS
184};
185#define port_name(p) ((p) + 'A')
186
a09caddd 187#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
188
189enum dpio_channel {
190 DPIO_CH0,
191 DPIO_CH1
192};
193
194enum dpio_phy {
195 DPIO_PHY0,
196 DPIO_PHY1
197};
198
b97186f0
PZ
199enum intel_display_power_domain {
200 POWER_DOMAIN_PIPE_A,
201 POWER_DOMAIN_PIPE_B,
202 POWER_DOMAIN_PIPE_C,
203 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
204 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
205 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
206 POWER_DOMAIN_TRANSCODER_A,
207 POWER_DOMAIN_TRANSCODER_B,
208 POWER_DOMAIN_TRANSCODER_C,
f52e353e 209 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
210 POWER_DOMAIN_TRANSCODER_DSI_A,
211 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
212 POWER_DOMAIN_PORT_DDI_A_LANES,
213 POWER_DOMAIN_PORT_DDI_B_LANES,
214 POWER_DOMAIN_PORT_DDI_C_LANES,
215 POWER_DOMAIN_PORT_DDI_D_LANES,
216 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
217 POWER_DOMAIN_PORT_DSI,
218 POWER_DOMAIN_PORT_CRT,
219 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 220 POWER_DOMAIN_VGA,
fbeeaa23 221 POWER_DOMAIN_AUDIO,
bd2bb1b9 222 POWER_DOMAIN_PLLS,
1407121a
S
223 POWER_DOMAIN_AUX_A,
224 POWER_DOMAIN_AUX_B,
225 POWER_DOMAIN_AUX_C,
226 POWER_DOMAIN_AUX_D,
f0ab43e6 227 POWER_DOMAIN_GMBUS,
dfa57627 228 POWER_DOMAIN_MODESET,
baa70707 229 POWER_DOMAIN_INIT,
bddc7645
ID
230
231 POWER_DOMAIN_NUM,
b97186f0
PZ
232};
233
234#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
235#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
236 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
237#define POWER_DOMAIN_TRANSCODER(tran) \
238 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
239 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 240
1d843f9d
EE
241enum hpd_pin {
242 HPD_NONE = 0,
1d843f9d
EE
243 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
244 HPD_CRT,
245 HPD_SDVO_B,
246 HPD_SDVO_C,
cc24fcdc 247 HPD_PORT_A,
1d843f9d
EE
248 HPD_PORT_B,
249 HPD_PORT_C,
250 HPD_PORT_D,
26951caf 251 HPD_PORT_E,
1d843f9d
EE
252 HPD_NUM_PINS
253};
254
c91711f9
JN
255#define for_each_hpd_pin(__pin) \
256 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
257
5fcece80
JN
258struct i915_hotplug {
259 struct work_struct hotplug_work;
260
261 struct {
262 unsigned long last_jiffies;
263 int count;
264 enum {
265 HPD_ENABLED = 0,
266 HPD_DISABLED = 1,
267 HPD_MARK_DISABLED = 2
268 } state;
269 } stats[HPD_NUM_PINS];
270 u32 event_bits;
271 struct delayed_work reenable_work;
272
273 struct intel_digital_port *irq_port[I915_MAX_PORTS];
274 u32 long_port_mask;
275 u32 short_port_mask;
276 struct work_struct dig_port_work;
277
278 /*
279 * if we get a HPD irq from DP and a HPD irq from non-DP
280 * the non-DP HPD could block the workqueue on a mode config
281 * mutex getting, that userspace may have taken. However
282 * userspace is waiting on the DP workqueue to run which is
283 * blocked behind the non-DP one.
284 */
285 struct workqueue_struct *dp_wq;
286};
287
2a2d5482
CW
288#define I915_GEM_GPU_DOMAINS \
289 (I915_GEM_DOMAIN_RENDER | \
290 I915_GEM_DOMAIN_SAMPLER | \
291 I915_GEM_DOMAIN_COMMAND | \
292 I915_GEM_DOMAIN_INSTRUCTION | \
293 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 294
055e393f
DL
295#define for_each_pipe(__dev_priv, __p) \
296 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
297#define for_each_pipe_masked(__dev_priv, __p, __mask) \
298 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
299 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
300#define for_each_plane(__dev_priv, __pipe, __p) \
301 for ((__p) = 0; \
302 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
303 (__p)++)
3bdcfc0c
DL
304#define for_each_sprite(__dev_priv, __p, __s) \
305 for ((__s) = 0; \
306 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
307 (__s)++)
9db4a9c7 308
c3aeadc8
JN
309#define for_each_port_masked(__port, __ports_mask) \
310 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
311 for_each_if ((__ports_mask) & (1 << (__port)))
312
d79b814d
DL
313#define for_each_crtc(dev, crtc) \
314 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
315
27321ae8
ML
316#define for_each_intel_plane(dev, intel_plane) \
317 list_for_each_entry(intel_plane, \
318 &dev->mode_config.plane_list, \
319 base.head)
320
262cd2e1
VS
321#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
322 list_for_each_entry(intel_plane, \
323 &(dev)->mode_config.plane_list, \
324 base.head) \
95150bdf 325 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 326
d063ae48
DL
327#define for_each_intel_crtc(dev, intel_crtc) \
328 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
329
b2784e15
DL
330#define for_each_intel_encoder(dev, intel_encoder) \
331 list_for_each_entry(intel_encoder, \
332 &(dev)->mode_config.encoder_list, \
333 base.head)
334
3a3371ff
ACO
335#define for_each_intel_connector(dev, intel_connector) \
336 list_for_each_entry(intel_connector, \
337 &dev->mode_config.connector_list, \
338 base.head)
339
6c2b7c12
DV
340#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
341 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 342 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 343
53f5e3ca
JB
344#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
345 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 346 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 347
b04c5bd6
BF
348#define for_each_power_domain(domain, mask) \
349 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 350 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 351
e7b903d2 352struct drm_i915_private;
ad46cb53 353struct i915_mm_struct;
5cc9ed4b 354struct i915_mmu_object;
e7b903d2 355
a6f766f3
CW
356struct drm_i915_file_private {
357 struct drm_i915_private *dev_priv;
358 struct drm_file *file;
359
360 struct {
361 spinlock_t lock;
362 struct list_head request_list;
d0bc54f2
CW
363/* 20ms is a fairly arbitrary limit (greater than the average frame time)
364 * chosen to prevent the CPU getting more than a frame ahead of the GPU
365 * (when using lax throttling for the frontbuffer). We also use it to
366 * offer free GPU waitboosts for severely congested workloads.
367 */
368#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
369 } mm;
370 struct idr context_idr;
371
2e1b8730
CW
372 struct intel_rps_client {
373 struct list_head link;
374 unsigned boosts;
375 } rps;
a6f766f3 376
de1add36 377 unsigned int bsd_ring;
a6f766f3
CW
378};
379
e69d0bc1
DV
380/* Used by dp and fdi links */
381struct intel_link_m_n {
382 uint32_t tu;
383 uint32_t gmch_m;
384 uint32_t gmch_n;
385 uint32_t link_m;
386 uint32_t link_n;
387};
388
389void intel_link_compute_m_n(int bpp, int nlanes,
390 int pixel_clock, int link_clock,
391 struct intel_link_m_n *m_n);
392
1da177e4
LT
393/* Interface history:
394 *
395 * 1.1: Original.
0d6aa60b
DA
396 * 1.2: Add Power Management
397 * 1.3: Add vblank support
de227f5f 398 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 399 * 1.5: Add vblank pipe configuration
2228ed67
MCA
400 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
401 * - Support vertical blank on secondary display pipe
1da177e4
LT
402 */
403#define DRIVER_MAJOR 1
2228ed67 404#define DRIVER_MINOR 6
1da177e4
LT
405#define DRIVER_PATCHLEVEL 0
406
23bc5982 407#define WATCH_LISTS 0
673a394b 408
0a3e67a4
JB
409struct opregion_header;
410struct opregion_acpi;
411struct opregion_swsci;
412struct opregion_asle;
413
8ee1c3db 414struct intel_opregion {
115719fc
WD
415 struct opregion_header *header;
416 struct opregion_acpi *acpi;
417 struct opregion_swsci *swsci;
ebde53c7
JN
418 u32 swsci_gbda_sub_functions;
419 u32 swsci_sbcb_sub_functions;
115719fc 420 struct opregion_asle *asle;
04ebaadb 421 void *rvda;
82730385 422 const void *vbt;
ada8f955 423 u32 vbt_size;
115719fc 424 u32 *lid_state;
91a60f20 425 struct work_struct asle_work;
8ee1c3db 426};
44834a67 427#define OPREGION_SIZE (8*1024)
8ee1c3db 428
6ef3d427
CW
429struct intel_overlay;
430struct intel_overlay_error_state;
431
de151cf6 432#define I915_FENCE_REG_NONE -1
42b5aeab
VS
433#define I915_MAX_NUM_FENCES 32
434/* 32 fences + sign bit for FENCE_REG_NONE */
435#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
436
437struct drm_i915_fence_reg {
007cc8ac 438 struct list_head lru_list;
caea7476 439 struct drm_i915_gem_object *obj;
1690e1eb 440 int pin_count;
de151cf6 441};
7c1c2871 442
9b9d172d 443struct sdvo_device_mapping {
e957d772 444 u8 initialized;
9b9d172d 445 u8 dvo_port;
446 u8 slave_addr;
447 u8 dvo_wiring;
e957d772 448 u8 i2c_pin;
b1083333 449 u8 ddc_pin;
9b9d172d 450};
451
c4a1d9e4
CW
452struct intel_display_error_state;
453
63eeaf38 454struct drm_i915_error_state {
742cbee8 455 struct kref ref;
585b0288
BW
456 struct timeval time;
457
cb383002 458 char error_msg[128];
eb5be9d0 459 int iommu;
48b031e3 460 u32 reset_count;
62d5d69b 461 u32 suspend_count;
cb383002 462
585b0288 463 /* Generic register state */
63eeaf38
JB
464 u32 eir;
465 u32 pgtbl_er;
be998e2e 466 u32 ier;
885ea5a8 467 u32 gtier[4];
b9a3906b 468 u32 ccid;
0f3b6849
CW
469 u32 derrmr;
470 u32 forcewake;
585b0288
BW
471 u32 error; /* gen6+ */
472 u32 err_int; /* gen7 */
6c826f34
MK
473 u32 fault_data0; /* gen8, gen9 */
474 u32 fault_data1; /* gen8, gen9 */
585b0288 475 u32 done_reg;
91ec5d11
BW
476 u32 gac_eco;
477 u32 gam_ecochk;
478 u32 gab_ctl;
479 u32 gfx_mode;
585b0288 480 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
481 u64 fence[I915_MAX_NUM_FENCES];
482 struct intel_overlay_error_state *overlay;
483 struct intel_display_error_state *display;
0ca36d78 484 struct drm_i915_error_object *semaphore_obj;
585b0288 485
52d39a21 486 struct drm_i915_error_ring {
372fbb8e 487 bool valid;
362b8af7
BW
488 /* Software tracked state */
489 bool waiting;
490 int hangcheck_score;
491 enum intel_ring_hangcheck_action hangcheck_action;
492 int num_requests;
493
494 /* our own tracking of ring head and tail */
495 u32 cpu_ring_head;
496 u32 cpu_ring_tail;
497
666796da 498 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
362b8af7
BW
499
500 /* Register state */
94f8cf10 501 u32 start;
362b8af7
BW
502 u32 tail;
503 u32 head;
504 u32 ctl;
505 u32 hws;
506 u32 ipeir;
507 u32 ipehr;
508 u32 instdone;
362b8af7
BW
509 u32 bbstate;
510 u32 instpm;
511 u32 instps;
512 u32 seqno;
513 u64 bbaddr;
50877445 514 u64 acthd;
362b8af7 515 u32 fault_reg;
13ffadd1 516 u64 faddr;
362b8af7 517 u32 rc_psmi; /* sleep state */
666796da 518 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
362b8af7 519
52d39a21
CW
520 struct drm_i915_error_object {
521 int page_count;
e1f12325 522 u64 gtt_offset;
52d39a21 523 u32 *pages[0];
ab0e7ff9 524 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 525
f85db059 526 struct drm_i915_error_object *wa_ctx;
527
52d39a21
CW
528 struct drm_i915_error_request {
529 long jiffies;
530 u32 seqno;
ee4f42b1 531 u32 tail;
52d39a21 532 } *requests;
6c7a01ec
BW
533
534 struct {
535 u32 gfx_mode;
536 union {
537 u64 pdp[4];
538 u32 pp_dir_base;
539 };
540 } vm_info;
ab0e7ff9
CW
541
542 pid_t pid;
543 char comm[TASK_COMM_LEN];
666796da 544 } ring[I915_NUM_ENGINES];
3a448734 545
9df30794 546 struct drm_i915_error_buffer {
a779e5ab 547 u32 size;
9df30794 548 u32 name;
666796da 549 u32 rseqno[I915_NUM_ENGINES], wseqno;
e1f12325 550 u64 gtt_offset;
9df30794
CW
551 u32 read_domains;
552 u32 write_domain;
4b9de737 553 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
554 s32 pinned:2;
555 u32 tiling:2;
556 u32 dirty:1;
557 u32 purgeable:1;
5cc9ed4b 558 u32 userptr:1;
5d1333fc 559 s32 ring:4;
f56383cb 560 u32 cache_level:3;
95f5301d 561 } **active_bo, **pinned_bo;
6c7a01ec 562
95f5301d 563 u32 *active_bo_count, *pinned_bo_count;
3a448734 564 u32 vm_count;
63eeaf38
JB
565};
566
7bd688cd 567struct intel_connector;
820d2d77 568struct intel_encoder;
5cec258b 569struct intel_crtc_state;
5724dbd1 570struct intel_initial_plane_config;
0e8ffe1b 571struct intel_crtc;
ee9300bb
DV
572struct intel_limit;
573struct dpll;
b8cecdf5 574
e70236a8 575struct drm_i915_display_funcs {
e70236a8
JB
576 int (*get_display_clock_speed)(struct drm_device *dev);
577 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 578 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
579 int (*compute_intermediate_wm)(struct drm_device *dev,
580 struct intel_crtc *intel_crtc,
581 struct intel_crtc_state *newstate);
582 void (*initial_watermarks)(struct intel_crtc_state *cstate);
583 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
46ba614c 584 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
585 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
586 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
587 /* Returns the active state of the crtc, and if the crtc is active,
588 * fills out the pipe-config with the hw state. */
589 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 590 struct intel_crtc_state *);
5724dbd1
DL
591 void (*get_initial_plane_config)(struct intel_crtc *,
592 struct intel_initial_plane_config *);
190f68c5
ACO
593 int (*crtc_compute_clock)(struct intel_crtc *crtc,
594 struct intel_crtc_state *crtc_state);
76e5a89c
DV
595 void (*crtc_enable)(struct drm_crtc *crtc);
596 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
597 void (*audio_codec_enable)(struct drm_connector *connector,
598 struct intel_encoder *encoder,
5e7234c9 599 const struct drm_display_mode *adjusted_mode);
69bfe1a9 600 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 601 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 602 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
603 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
604 struct drm_framebuffer *fb,
ed8d1975 605 struct drm_i915_gem_object *obj,
6258fbe2 606 struct drm_i915_gem_request *req,
ed8d1975 607 uint32_t flags);
20afbda2 608 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
609 /* clock updates for mode set */
610 /* cursor updates */
611 /* render clock increase/decrease */
612 /* display clock increase/decrease */
613 /* pll clock increase/decrease */
8563b1e8 614
b95c5321
ML
615 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
616 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
617};
618
48c1026a
MK
619enum forcewake_domain_id {
620 FW_DOMAIN_ID_RENDER = 0,
621 FW_DOMAIN_ID_BLITTER,
622 FW_DOMAIN_ID_MEDIA,
623
624 FW_DOMAIN_ID_COUNT
625};
626
627enum forcewake_domains {
628 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
629 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
630 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
631 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
632 FORCEWAKE_BLITTER |
633 FORCEWAKE_MEDIA)
634};
635
907b28c5 636struct intel_uncore_funcs {
c8d9a590 637 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 638 enum forcewake_domains domains);
c8d9a590 639 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 640 enum forcewake_domains domains);
0b274481 641
f0f59a00
VS
642 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
643 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
644 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
645 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 646
f0f59a00 647 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 648 uint8_t val, bool trace);
f0f59a00 649 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 650 uint16_t val, bool trace);
f0f59a00 651 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 652 uint32_t val, bool trace);
f0f59a00 653 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 654 uint64_t val, bool trace);
990bbdad
CW
655};
656
907b28c5
CW
657struct intel_uncore {
658 spinlock_t lock; /** lock is also taken in irq contexts. */
659
660 struct intel_uncore_funcs funcs;
661
662 unsigned fifo_count;
48c1026a 663 enum forcewake_domains fw_domains;
b2cff0db
CW
664
665 struct intel_uncore_forcewake_domain {
666 struct drm_i915_private *i915;
48c1026a 667 enum forcewake_domain_id id;
b2cff0db
CW
668 unsigned wake_count;
669 struct timer_list timer;
f0f59a00 670 i915_reg_t reg_set;
05a2fb15
MK
671 u32 val_set;
672 u32 val_clear;
f0f59a00
VS
673 i915_reg_t reg_ack;
674 i915_reg_t reg_post;
05a2fb15 675 u32 val_reset;
b2cff0db 676 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
677
678 int unclaimed_mmio_check;
b2cff0db
CW
679};
680
681/* Iterate over initialised fw domains */
682#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
683 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
684 (i__) < FW_DOMAIN_ID_COUNT; \
685 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
95150bdf 686 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
b2cff0db
CW
687
688#define for_each_fw_domain(domain__, dev_priv__, i__) \
689 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 690
b6e7d894
DL
691#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
692#define CSR_VERSION_MAJOR(version) ((version) >> 16)
693#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
694
eb805623 695struct intel_csr {
8144ac59 696 struct work_struct work;
eb805623 697 const char *fw_path;
a7f749f9 698 uint32_t *dmc_payload;
eb805623 699 uint32_t dmc_fw_size;
b6e7d894 700 uint32_t version;
eb805623 701 uint32_t mmio_count;
f0f59a00 702 i915_reg_t mmioaddr[8];
eb805623 703 uint32_t mmiodata[8];
832dba88 704 uint32_t dc_state;
a37baf3b 705 uint32_t allowed_dc_mask;
eb805623
DV
706};
707
79fc46df
DL
708#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
709 func(is_mobile) sep \
710 func(is_i85x) sep \
711 func(is_i915g) sep \
712 func(is_i945gm) sep \
713 func(is_g33) sep \
714 func(need_gfx_hws) sep \
715 func(is_g4x) sep \
716 func(is_pineview) sep \
717 func(is_broadwater) sep \
718 func(is_crestline) sep \
719 func(is_ivybridge) sep \
720 func(is_valleyview) sep \
666a4537 721 func(is_cherryview) sep \
79fc46df 722 func(is_haswell) sep \
7201c0b3 723 func(is_skylake) sep \
7526ac19 724 func(is_broxton) sep \
ef11bdb3 725 func(is_kabylake) sep \
b833d685 726 func(is_preliminary) sep \
79fc46df
DL
727 func(has_fbc) sep \
728 func(has_pipe_cxsr) sep \
729 func(has_hotplug) sep \
730 func(cursor_needs_physical) sep \
731 func(has_overlay) sep \
732 func(overlay_needs_physical) sep \
733 func(supports_tv) sep \
dd93be58 734 func(has_llc) sep \
ca377809 735 func(has_snoop) sep \
30568c45
DL
736 func(has_ddi) sep \
737 func(has_fpga_dbg)
c96ea64e 738
a587f779
DL
739#define DEFINE_FLAG(name) u8 name:1
740#define SEP_SEMICOLON ;
c96ea64e 741
cfdf1fa2 742struct intel_device_info {
10fce67a 743 u32 display_mmio_offset;
87f1f465 744 u16 device_id;
7eb552ae 745 u8 num_pipes:3;
d615a166 746 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 747 u8 gen;
73ae478c 748 u8 ring_mask; /* Rings supported by the HW */
a587f779 749 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
750 /* Register offsets for the various display pipes and transcoders */
751 int pipe_offsets[I915_MAX_TRANSCODERS];
752 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 753 int palette_offsets[I915_MAX_PIPES];
5efb3e28 754 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
755
756 /* Slice/subslice/EU info */
757 u8 slice_total;
758 u8 subslice_total;
759 u8 subslice_per_slice;
760 u8 eu_total;
761 u8 eu_per_subslice;
b7668791
DL
762 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
763 u8 subslice_7eu[3];
3873218f
JM
764 u8 has_slice_pg:1;
765 u8 has_subslice_pg:1;
766 u8 has_eu_pg:1;
82cf435b
LL
767
768 struct color_luts {
769 u16 degamma_lut_size;
770 u16 gamma_lut_size;
771 } color;
cfdf1fa2
KH
772};
773
a587f779
DL
774#undef DEFINE_FLAG
775#undef SEP_SEMICOLON
776
7faf1ab2
DV
777enum i915_cache_level {
778 I915_CACHE_NONE = 0,
350ec881
CW
779 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
780 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
781 caches, eg sampler/render caches, and the
782 large Last-Level-Cache. LLC is coherent with
783 the CPU, but L3 is only visible to the GPU. */
651d794f 784 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
785};
786
e59ec13d
MK
787struct i915_ctx_hang_stats {
788 /* This context had batch pending when hang was declared */
789 unsigned batch_pending;
790
791 /* This context had batch active when hang was declared */
792 unsigned batch_active;
be62acb4
MK
793
794 /* Time when this context was last blamed for a GPU reset */
795 unsigned long guilty_ts;
796
676fa572
CW
797 /* If the contexts causes a second GPU hang within this time,
798 * it is permanently banned from submitting any more work.
799 */
800 unsigned long ban_period_seconds;
801
be62acb4
MK
802 /* This context is banned to submit more work */
803 bool banned;
e59ec13d 804};
40521054
BW
805
806/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 807#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
808
809#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
810/**
811 * struct intel_context - as the name implies, represents a context.
812 * @ref: reference count.
813 * @user_handle: userspace tracking identity for this context.
814 * @remap_slice: l3 row remapping information.
b1b38278
DW
815 * @flags: context specific flags:
816 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
817 * @file_priv: filp associated with this context (NULL for global default
818 * context).
819 * @hang_stats: information about the role of this context in possible GPU
820 * hangs.
7df113e4 821 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
822 * @legacy_hw_ctx: render context backing object and whether it is correctly
823 * initialized (legacy ring submission mechanism only).
824 * @link: link in the global list of contexts.
825 *
826 * Contexts are memory images used by the hardware to store copies of their
827 * internal state.
828 */
273497e5 829struct intel_context {
dce3271b 830 struct kref ref;
821d66dd 831 int user_handle;
3ccfd19d 832 uint8_t remap_slice;
9ea4feec 833 struct drm_i915_private *i915;
b1b38278 834 int flags;
40521054 835 struct drm_i915_file_private *file_priv;
e59ec13d 836 struct i915_ctx_hang_stats hang_stats;
ae6c4806 837 struct i915_hw_ppgtt *ppgtt;
a33afea5 838
c9e003af 839 /* Legacy ring buffer submission */
ea0c76f8
OM
840 struct {
841 struct drm_i915_gem_object *rcs_state;
842 bool initialized;
843 } legacy_hw_ctx;
844
c9e003af
OM
845 /* Execlists */
846 struct {
847 struct drm_i915_gem_object *state;
84c2377f 848 struct intel_ringbuffer *ringbuf;
a7cbedec 849 int pin_count;
ca82580c
TU
850 struct i915_vma *lrc_vma;
851 u64 lrc_desc;
82352e90 852 uint32_t *lrc_reg_state;
666796da 853 } engine[I915_NUM_ENGINES];
c9e003af 854
a33afea5 855 struct list_head link;
40521054
BW
856};
857
a4001f1b
PZ
858enum fb_op_origin {
859 ORIGIN_GTT,
860 ORIGIN_CPU,
861 ORIGIN_CS,
862 ORIGIN_FLIP,
74b4ea1e 863 ORIGIN_DIRTYFB,
a4001f1b
PZ
864};
865
ab34a7e8 866struct intel_fbc {
25ad93fd
PZ
867 /* This is always the inner lock when overlapping with struct_mutex and
868 * it's the outer lock when overlapping with stolen_lock. */
869 struct mutex lock;
5e59f717 870 unsigned threshold;
dbef0f15
PZ
871 unsigned int possible_framebuffer_bits;
872 unsigned int busy_bits;
010cf73d 873 unsigned int visible_pipes_mask;
e35fef21 874 struct intel_crtc *crtc;
5c3fe8b0 875
c4213885 876 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
877 struct drm_mm_node *compressed_llb;
878
da46f936
RV
879 bool false_color;
880
d029bcad 881 bool enabled;
0e631adc 882 bool active;
9adccc60 883
aaf78d27
PZ
884 struct intel_fbc_state_cache {
885 struct {
886 unsigned int mode_flags;
887 uint32_t hsw_bdw_pixel_rate;
888 } crtc;
889
890 struct {
891 unsigned int rotation;
892 int src_w;
893 int src_h;
894 bool visible;
895 } plane;
896
897 struct {
898 u64 ilk_ggtt_offset;
aaf78d27
PZ
899 uint32_t pixel_format;
900 unsigned int stride;
901 int fence_reg;
902 unsigned int tiling_mode;
903 } fb;
904 } state_cache;
905
b183b3f1
PZ
906 struct intel_fbc_reg_params {
907 struct {
908 enum pipe pipe;
909 enum plane plane;
910 unsigned int fence_y_offset;
911 } crtc;
912
913 struct {
914 u64 ggtt_offset;
b183b3f1
PZ
915 uint32_t pixel_format;
916 unsigned int stride;
917 int fence_reg;
918 } fb;
919
920 int cfb_size;
921 } params;
922
5c3fe8b0 923 struct intel_fbc_work {
128d7356 924 bool scheduled;
ca18d51d 925 u32 scheduled_vblank;
128d7356 926 struct work_struct work;
128d7356 927 } work;
5c3fe8b0 928
bf6189c6 929 const char *no_fbc_reason;
b5e50c3f
JB
930};
931
96178eeb
VK
932/**
933 * HIGH_RR is the highest eDP panel refresh rate read from EDID
934 * LOW_RR is the lowest eDP panel refresh rate found from EDID
935 * parsing for same resolution.
936 */
937enum drrs_refresh_rate_type {
938 DRRS_HIGH_RR,
939 DRRS_LOW_RR,
940 DRRS_MAX_RR, /* RR count */
941};
942
943enum drrs_support_type {
944 DRRS_NOT_SUPPORTED = 0,
945 STATIC_DRRS_SUPPORT = 1,
946 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
947};
948
2807cf69 949struct intel_dp;
96178eeb
VK
950struct i915_drrs {
951 struct mutex mutex;
952 struct delayed_work work;
953 struct intel_dp *dp;
954 unsigned busy_frontbuffer_bits;
955 enum drrs_refresh_rate_type refresh_rate_type;
956 enum drrs_support_type type;
957};
958
a031d709 959struct i915_psr {
f0355c4a 960 struct mutex lock;
a031d709
RV
961 bool sink_support;
962 bool source_ok;
2807cf69 963 struct intel_dp *enabled;
7c8f8a70
RV
964 bool active;
965 struct delayed_work work;
9ca15301 966 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
967 bool psr2_support;
968 bool aux_frame_sync;
60e5ffe3 969 bool link_standby;
3f51e471 970};
5c3fe8b0 971
3bad0781 972enum intel_pch {
f0350830 973 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
974 PCH_IBX, /* Ibexpeak PCH */
975 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 976 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 977 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 978 PCH_NOP,
3bad0781
ZW
979};
980
988d6ee8
PZ
981enum intel_sbi_destination {
982 SBI_ICLK,
983 SBI_MPHY,
984};
985
b690e96c 986#define QUIRK_PIPEA_FORCE (1<<0)
435793df 987#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 988#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 989#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 990#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 991#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 992
8be48d92 993struct intel_fbdev;
1630fe75 994struct intel_fbc_work;
38651674 995
c2b9152f
DV
996struct intel_gmbus {
997 struct i2c_adapter adapter;
f2ce9faf 998 u32 force_bit;
c2b9152f 999 u32 reg0;
f0f59a00 1000 i915_reg_t gpio_reg;
c167a6fc 1001 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1002 struct drm_i915_private *dev_priv;
1003};
1004
f4c956ad 1005struct i915_suspend_saved_registers {
e948e994 1006 u32 saveDSPARB;
ba8bbcf6 1007 u32 saveLVDS;
585fb111
JB
1008 u32 savePP_ON_DELAYS;
1009 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1010 u32 savePP_ON;
1011 u32 savePP_OFF;
1012 u32 savePP_CONTROL;
585fb111 1013 u32 savePP_DIVISOR;
ba8bbcf6 1014 u32 saveFBC_CONTROL;
1f84e550 1015 u32 saveCACHE_MODE_0;
1f84e550 1016 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1017 u32 saveSWF0[16];
1018 u32 saveSWF1[16];
85fa792b 1019 u32 saveSWF3[3];
4b9de737 1020 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1021 u32 savePCH_PORT_HOTPLUG;
9f49c376 1022 u16 saveGCDGMBUS;
f4c956ad 1023};
c85aa885 1024
ddeea5b0
ID
1025struct vlv_s0ix_state {
1026 /* GAM */
1027 u32 wr_watermark;
1028 u32 gfx_prio_ctrl;
1029 u32 arb_mode;
1030 u32 gfx_pend_tlb0;
1031 u32 gfx_pend_tlb1;
1032 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1033 u32 media_max_req_count;
1034 u32 gfx_max_req_count;
1035 u32 render_hwsp;
1036 u32 ecochk;
1037 u32 bsd_hwsp;
1038 u32 blt_hwsp;
1039 u32 tlb_rd_addr;
1040
1041 /* MBC */
1042 u32 g3dctl;
1043 u32 gsckgctl;
1044 u32 mbctl;
1045
1046 /* GCP */
1047 u32 ucgctl1;
1048 u32 ucgctl3;
1049 u32 rcgctl1;
1050 u32 rcgctl2;
1051 u32 rstctl;
1052 u32 misccpctl;
1053
1054 /* GPM */
1055 u32 gfxpause;
1056 u32 rpdeuhwtc;
1057 u32 rpdeuc;
1058 u32 ecobus;
1059 u32 pwrdwnupctl;
1060 u32 rp_down_timeout;
1061 u32 rp_deucsw;
1062 u32 rcubmabdtmr;
1063 u32 rcedata;
1064 u32 spare2gh;
1065
1066 /* Display 1 CZ domain */
1067 u32 gt_imr;
1068 u32 gt_ier;
1069 u32 pm_imr;
1070 u32 pm_ier;
1071 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1072
1073 /* GT SA CZ domain */
1074 u32 tilectl;
1075 u32 gt_fifoctl;
1076 u32 gtlc_wake_ctrl;
1077 u32 gtlc_survive;
1078 u32 pmwgicz;
1079
1080 /* Display 2 CZ domain */
1081 u32 gu_ctl0;
1082 u32 gu_ctl1;
9c25210f 1083 u32 pcbr;
ddeea5b0
ID
1084 u32 clock_gate_dis2;
1085};
1086
bf225f20
CW
1087struct intel_rps_ei {
1088 u32 cz_clock;
1089 u32 render_c0;
1090 u32 media_c0;
31685c25
D
1091};
1092
c85aa885 1093struct intel_gen6_power_mgmt {
d4d70aa5
ID
1094 /*
1095 * work, interrupts_enabled and pm_iir are protected by
1096 * dev_priv->irq_lock
1097 */
c85aa885 1098 struct work_struct work;
d4d70aa5 1099 bool interrupts_enabled;
c85aa885 1100 u32 pm_iir;
59cdb63d 1101
b39fb297
BW
1102 /* Frequencies are stored in potentially platform dependent multiples.
1103 * In other words, *_freq needs to be multiplied by X to be interesting.
1104 * Soft limits are those which are used for the dynamic reclocking done
1105 * by the driver (raise frequencies under heavy loads, and lower for
1106 * lighter loads). Hard limits are those imposed by the hardware.
1107 *
1108 * A distinction is made for overclocking, which is never enabled by
1109 * default, and is considered to be above the hard limit if it's
1110 * possible at all.
1111 */
1112 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1113 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1114 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1115 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1116 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1117 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1118 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1119 u8 rp1_freq; /* "less than" RP0 power/freqency */
1120 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1121 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1122
8fb55197
CW
1123 u8 up_threshold; /* Current %busy required to uplock */
1124 u8 down_threshold; /* Current %busy required to downclock */
1125
dd75fdc8
CW
1126 int last_adj;
1127 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1128
8d3afd7d
CW
1129 spinlock_t client_lock;
1130 struct list_head clients;
1131 bool client_boost;
1132
c0951f0c 1133 bool enabled;
1a01ab3b 1134 struct delayed_work delayed_resume_work;
1854d5ca 1135 unsigned boosts;
4fc688ce 1136
2e1b8730 1137 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1138
bf225f20
CW
1139 /* manual wa residency calculations */
1140 struct intel_rps_ei up_ei, down_ei;
1141
4fc688ce
JB
1142 /*
1143 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1144 * Must be taken after struct_mutex if nested. Note that
1145 * this lock may be held for long periods of time when
1146 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1147 */
1148 struct mutex hw_lock;
c85aa885
DV
1149};
1150
1a240d4d
DV
1151/* defined intel_pm.c */
1152extern spinlock_t mchdev_lock;
1153
c85aa885
DV
1154struct intel_ilk_power_mgmt {
1155 u8 cur_delay;
1156 u8 min_delay;
1157 u8 max_delay;
1158 u8 fmax;
1159 u8 fstart;
1160
1161 u64 last_count1;
1162 unsigned long last_time1;
1163 unsigned long chipset_power;
1164 u64 last_count2;
5ed0bdf2 1165 u64 last_time2;
c85aa885
DV
1166 unsigned long gfx_power;
1167 u8 corr;
1168
1169 int c_m;
1170 int r_t;
1171};
1172
c6cb582e
ID
1173struct drm_i915_private;
1174struct i915_power_well;
1175
1176struct i915_power_well_ops {
1177 /*
1178 * Synchronize the well's hw state to match the current sw state, for
1179 * example enable/disable it based on the current refcount. Called
1180 * during driver init and resume time, possibly after first calling
1181 * the enable/disable handlers.
1182 */
1183 void (*sync_hw)(struct drm_i915_private *dev_priv,
1184 struct i915_power_well *power_well);
1185 /*
1186 * Enable the well and resources that depend on it (for example
1187 * interrupts located on the well). Called after the 0->1 refcount
1188 * transition.
1189 */
1190 void (*enable)(struct drm_i915_private *dev_priv,
1191 struct i915_power_well *power_well);
1192 /*
1193 * Disable the well and resources that depend on it. Called after
1194 * the 1->0 refcount transition.
1195 */
1196 void (*disable)(struct drm_i915_private *dev_priv,
1197 struct i915_power_well *power_well);
1198 /* Returns the hw enabled state. */
1199 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1200 struct i915_power_well *power_well);
1201};
1202
a38911a3
WX
1203/* Power well structure for haswell */
1204struct i915_power_well {
c1ca727f 1205 const char *name;
6f3ef5dd 1206 bool always_on;
a38911a3
WX
1207 /* power well enable/disable usage count */
1208 int count;
bfafe93a
ID
1209 /* cached hw enabled state */
1210 bool hw_enabled;
c1ca727f 1211 unsigned long domains;
77961eb9 1212 unsigned long data;
c6cb582e 1213 const struct i915_power_well_ops *ops;
a38911a3
WX
1214};
1215
83c00f55 1216struct i915_power_domains {
baa70707
ID
1217 /*
1218 * Power wells needed for initialization at driver init and suspend
1219 * time are on. They are kept on until after the first modeset.
1220 */
1221 bool init_power_on;
0d116a29 1222 bool initializing;
c1ca727f 1223 int power_well_count;
baa70707 1224
83c00f55 1225 struct mutex lock;
1da51581 1226 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1227 struct i915_power_well *power_wells;
83c00f55
ID
1228};
1229
35a85ac6 1230#define MAX_L3_SLICES 2
a4da4fa4 1231struct intel_l3_parity {
35a85ac6 1232 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1233 struct work_struct error_work;
35a85ac6 1234 int which_slice;
a4da4fa4
DV
1235};
1236
4b5aed62 1237struct i915_gem_mm {
4b5aed62
DV
1238 /** Memory allocator for GTT stolen memory */
1239 struct drm_mm stolen;
92e97d2f
PZ
1240 /** Protects the usage of the GTT stolen memory allocator. This is
1241 * always the inner lock when overlapping with struct_mutex. */
1242 struct mutex stolen_lock;
1243
4b5aed62
DV
1244 /** List of all objects in gtt_space. Used to restore gtt
1245 * mappings on resume */
1246 struct list_head bound_list;
1247 /**
1248 * List of objects which are not bound to the GTT (thus
1249 * are idle and not used by the GPU) but still have
1250 * (presumably uncached) pages still attached.
1251 */
1252 struct list_head unbound_list;
1253
1254 /** Usable portion of the GTT for GEM */
1255 unsigned long stolen_base; /* limited to low memory (32-bit) */
1256
4b5aed62
DV
1257 /** PPGTT used for aliasing the PPGTT with the GTT */
1258 struct i915_hw_ppgtt *aliasing_ppgtt;
1259
2cfcd32a 1260 struct notifier_block oom_notifier;
e87666b5 1261 struct notifier_block vmap_notifier;
ceabbba5 1262 struct shrinker shrinker;
4b5aed62
DV
1263 bool shrinker_no_lock_stealing;
1264
4b5aed62
DV
1265 /** LRU list of objects with fence regs on them. */
1266 struct list_head fence_list;
1267
1268 /**
1269 * We leave the user IRQ off as much as possible,
1270 * but this means that requests will finish and never
1271 * be retired once the system goes idle. Set a timer to
1272 * fire periodically while the ring is running. When it
1273 * fires, go retire requests.
1274 */
1275 struct delayed_work retire_work;
1276
b29c19b6
CW
1277 /**
1278 * When we detect an idle GPU, we want to turn on
1279 * powersaving features. So once we see that there
1280 * are no more requests outstanding and no more
1281 * arrive within a small period of time, we fire
1282 * off the idle_work.
1283 */
1284 struct delayed_work idle_work;
1285
4b5aed62
DV
1286 /**
1287 * Are we in a non-interruptible section of code like
1288 * modesetting?
1289 */
1290 bool interruptible;
1291
f62a0076
CW
1292 /**
1293 * Is the GPU currently considered idle, or busy executing userspace
1294 * requests? Whilst idle, we attempt to power down the hardware and
1295 * display clocks. In order to reduce the effect on performance, there
1296 * is a slight delay before we do so.
1297 */
1298 bool busy;
1299
bdf1e7e3 1300 /* the indicator for dispatch video commands on two BSD rings */
de1add36 1301 unsigned int bsd_ring_dispatch_index;
bdf1e7e3 1302
4b5aed62
DV
1303 /** Bit 6 swizzling required for X tiling */
1304 uint32_t bit_6_swizzle_x;
1305 /** Bit 6 swizzling required for Y tiling */
1306 uint32_t bit_6_swizzle_y;
1307
4b5aed62 1308 /* accounting, useful for userland debugging */
c20e8355 1309 spinlock_t object_stat_lock;
4b5aed62
DV
1310 size_t object_memory;
1311 u32 object_count;
1312};
1313
edc3d884 1314struct drm_i915_error_state_buf {
0a4cd7c8 1315 struct drm_i915_private *i915;
edc3d884
MK
1316 unsigned bytes;
1317 unsigned size;
1318 int err;
1319 u8 *buf;
1320 loff_t start;
1321 loff_t pos;
1322};
1323
fc16b48b
MK
1324struct i915_error_state_file_priv {
1325 struct drm_device *dev;
1326 struct drm_i915_error_state *error;
1327};
1328
99584db3
DV
1329struct i915_gpu_error {
1330 /* For hangcheck timer */
1331#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1332#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1333 /* Hang gpu twice in this window and your context gets banned */
1334#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1335
737b1506
CW
1336 struct workqueue_struct *hangcheck_wq;
1337 struct delayed_work hangcheck_work;
99584db3
DV
1338
1339 /* For reset and error_state handling. */
1340 spinlock_t lock;
1341 /* Protected by the above dev->gpu_error.lock. */
1342 struct drm_i915_error_state *first_error;
094f9a54
CW
1343
1344 unsigned long missed_irq_rings;
1345
1f83fee0 1346 /**
2ac0f450 1347 * State variable controlling the reset flow and count
1f83fee0 1348 *
2ac0f450
MK
1349 * This is a counter which gets incremented when reset is triggered,
1350 * and again when reset has been handled. So odd values (lowest bit set)
1351 * means that reset is in progress and even values that
1352 * (reset_counter >> 1):th reset was successfully completed.
1353 *
1354 * If reset is not completed succesfully, the I915_WEDGE bit is
1355 * set meaning that hardware is terminally sour and there is no
1356 * recovery. All waiters on the reset_queue will be woken when
1357 * that happens.
1358 *
1359 * This counter is used by the wait_seqno code to notice that reset
1360 * event happened and it needs to restart the entire ioctl (since most
1361 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1362 *
1363 * This is important for lock-free wait paths, where no contended lock
1364 * naturally enforces the correct ordering between the bail-out of the
1365 * waiter and the gpu reset work code.
1f83fee0
DV
1366 */
1367 atomic_t reset_counter;
1368
1f83fee0 1369#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1370#define I915_WEDGED (1 << 31)
1f83fee0
DV
1371
1372 /**
1373 * Waitqueue to signal when the reset has completed. Used by clients
1374 * that wait for dev_priv->mm.wedged to settle.
1375 */
1376 wait_queue_head_t reset_queue;
33196ded 1377
88b4aa87
MK
1378 /* Userspace knobs for gpu hang simulation;
1379 * combines both a ring mask, and extra flags
1380 */
1381 u32 stop_rings;
1382#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1383#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1384
1385 /* For missed irq/seqno simulation. */
1386 unsigned int test_irq_rings;
6689c167
MA
1387
1388 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1389 bool reload_in_reset;
99584db3
DV
1390};
1391
b8efb17b
ZR
1392enum modeset_restore {
1393 MODESET_ON_LID_OPEN,
1394 MODESET_DONE,
1395 MODESET_SUSPENDED,
1396};
1397
500ea70d
RV
1398#define DP_AUX_A 0x40
1399#define DP_AUX_B 0x10
1400#define DP_AUX_C 0x20
1401#define DP_AUX_D 0x30
1402
11c1b657
XZ
1403#define DDC_PIN_B 0x05
1404#define DDC_PIN_C 0x04
1405#define DDC_PIN_D 0x06
1406
6acab15a 1407struct ddi_vbt_port_info {
ce4dd49e
DL
1408 /*
1409 * This is an index in the HDMI/DVI DDI buffer translation table.
1410 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1411 * populate this field.
1412 */
1413#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1414 uint8_t hdmi_level_shift;
311a2094
PZ
1415
1416 uint8_t supports_dvi:1;
1417 uint8_t supports_hdmi:1;
1418 uint8_t supports_dp:1;
500ea70d
RV
1419
1420 uint8_t alternate_aux_channel;
11c1b657 1421 uint8_t alternate_ddc_pin;
75067dde
AK
1422
1423 uint8_t dp_boost_level;
1424 uint8_t hdmi_boost_level;
6acab15a
PZ
1425};
1426
bfd7ebda
RV
1427enum psr_lines_to_wait {
1428 PSR_0_LINES_TO_WAIT = 0,
1429 PSR_1_LINE_TO_WAIT,
1430 PSR_4_LINES_TO_WAIT,
1431 PSR_8_LINES_TO_WAIT
83a7280e
PB
1432};
1433
41aa3448
RV
1434struct intel_vbt_data {
1435 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1436 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1437
1438 /* Feature bits */
1439 unsigned int int_tv_support:1;
1440 unsigned int lvds_dither:1;
1441 unsigned int lvds_vbt:1;
1442 unsigned int int_crt_support:1;
1443 unsigned int lvds_use_ssc:1;
1444 unsigned int display_clock_mode:1;
1445 unsigned int fdi_rx_polarity_inverted:1;
1446 int lvds_ssc_freq;
1447 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1448
83a7280e
PB
1449 enum drrs_support_type drrs_type;
1450
6aa23e65
JN
1451 struct {
1452 int rate;
1453 int lanes;
1454 int preemphasis;
1455 int vswing;
06411f08 1456 bool low_vswing;
6aa23e65
JN
1457 bool initialized;
1458 bool support;
1459 int bpp;
1460 struct edp_power_seq pps;
1461 } edp;
41aa3448 1462
bfd7ebda
RV
1463 struct {
1464 bool full_link;
1465 bool require_aux_wakeup;
1466 int idle_frames;
1467 enum psr_lines_to_wait lines_to_wait;
1468 int tp1_wakeup_time;
1469 int tp2_tp3_wakeup_time;
1470 } psr;
1471
f00076d2
JN
1472 struct {
1473 u16 pwm_freq_hz;
39fbc9c8 1474 bool present;
f00076d2 1475 bool active_low_pwm;
1de6068e 1476 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1477 } backlight;
1478
d17c5443
SK
1479 /* MIPI DSI */
1480 struct {
1481 u16 panel_id;
d3b542fc
SK
1482 struct mipi_config *config;
1483 struct mipi_pps_data *pps;
1484 u8 seq_version;
1485 u32 size;
1486 u8 *data;
8d3ed2f3 1487 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1488 } dsi;
1489
41aa3448
RV
1490 int crt_ddc_pin;
1491
1492 int child_dev_num;
768f69c9 1493 union child_device_config *child_dev;
6acab15a
PZ
1494
1495 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1496 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1497};
1498
77c122bc
VS
1499enum intel_ddb_partitioning {
1500 INTEL_DDB_PART_1_2,
1501 INTEL_DDB_PART_5_6, /* IVB+ */
1502};
1503
1fd527cc
VS
1504struct intel_wm_level {
1505 bool enable;
1506 uint32_t pri_val;
1507 uint32_t spr_val;
1508 uint32_t cur_val;
1509 uint32_t fbc_val;
1510};
1511
820c1980 1512struct ilk_wm_values {
609cedef
VS
1513 uint32_t wm_pipe[3];
1514 uint32_t wm_lp[3];
1515 uint32_t wm_lp_spr[3];
1516 uint32_t wm_linetime[3];
1517 bool enable_fbc_wm;
1518 enum intel_ddb_partitioning partitioning;
1519};
1520
262cd2e1
VS
1521struct vlv_pipe_wm {
1522 uint16_t primary;
1523 uint16_t sprite[2];
1524 uint8_t cursor;
1525};
ae80152d 1526
262cd2e1
VS
1527struct vlv_sr_wm {
1528 uint16_t plane;
1529 uint8_t cursor;
1530};
ae80152d 1531
262cd2e1
VS
1532struct vlv_wm_values {
1533 struct vlv_pipe_wm pipe[3];
1534 struct vlv_sr_wm sr;
0018fda1
VS
1535 struct {
1536 uint8_t cursor;
1537 uint8_t sprite[2];
1538 uint8_t primary;
1539 } ddl[3];
6eb1a681
VS
1540 uint8_t level;
1541 bool cxsr;
0018fda1
VS
1542};
1543
c193924e 1544struct skl_ddb_entry {
16160e3d 1545 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1546};
1547
1548static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1549{
16160e3d 1550 return entry->end - entry->start;
c193924e
DL
1551}
1552
08db6652
DL
1553static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1554 const struct skl_ddb_entry *e2)
1555{
1556 if (e1->start == e2->start && e1->end == e2->end)
1557 return true;
1558
1559 return false;
1560}
1561
c193924e 1562struct skl_ddb_allocation {
34bb56af 1563 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1564 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1565 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1566};
1567
2ac96d2a
PB
1568struct skl_wm_values {
1569 bool dirty[I915_MAX_PIPES];
c193924e 1570 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1571 uint32_t wm_linetime[I915_MAX_PIPES];
1572 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1573 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1574};
1575
1576struct skl_wm_level {
1577 bool plane_en[I915_MAX_PLANES];
1578 uint16_t plane_res_b[I915_MAX_PLANES];
1579 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1580};
1581
c67a470b 1582/*
765dab67
PZ
1583 * This struct helps tracking the state needed for runtime PM, which puts the
1584 * device in PCI D3 state. Notice that when this happens, nothing on the
1585 * graphics device works, even register access, so we don't get interrupts nor
1586 * anything else.
c67a470b 1587 *
765dab67
PZ
1588 * Every piece of our code that needs to actually touch the hardware needs to
1589 * either call intel_runtime_pm_get or call intel_display_power_get with the
1590 * appropriate power domain.
a8a8bd54 1591 *
765dab67
PZ
1592 * Our driver uses the autosuspend delay feature, which means we'll only really
1593 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1594 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1595 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1596 *
1597 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1598 * goes back to false exactly before we reenable the IRQs. We use this variable
1599 * to check if someone is trying to enable/disable IRQs while they're supposed
1600 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1601 * case it happens.
c67a470b 1602 *
765dab67 1603 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1604 */
5d584b2e 1605struct i915_runtime_pm {
1f814dac 1606 atomic_t wakeref_count;
2b19efeb 1607 atomic_t atomic_seq;
5d584b2e 1608 bool suspended;
2aeb7d3a 1609 bool irqs_enabled;
c67a470b
PZ
1610};
1611
926321d5
DV
1612enum intel_pipe_crc_source {
1613 INTEL_PIPE_CRC_SOURCE_NONE,
1614 INTEL_PIPE_CRC_SOURCE_PLANE1,
1615 INTEL_PIPE_CRC_SOURCE_PLANE2,
1616 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1617 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1618 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1619 INTEL_PIPE_CRC_SOURCE_TV,
1620 INTEL_PIPE_CRC_SOURCE_DP_B,
1621 INTEL_PIPE_CRC_SOURCE_DP_C,
1622 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1623 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1624 INTEL_PIPE_CRC_SOURCE_MAX,
1625};
1626
8bf1e9f1 1627struct intel_pipe_crc_entry {
ac2300d4 1628 uint32_t frame;
8bf1e9f1
SH
1629 uint32_t crc[5];
1630};
1631
b2c88f5b 1632#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1633struct intel_pipe_crc {
d538bbdf
DL
1634 spinlock_t lock;
1635 bool opened; /* exclusive access to the result file */
e5f75aca 1636 struct intel_pipe_crc_entry *entries;
926321d5 1637 enum intel_pipe_crc_source source;
d538bbdf 1638 int head, tail;
07144428 1639 wait_queue_head_t wq;
8bf1e9f1
SH
1640};
1641
f99d7069
DV
1642struct i915_frontbuffer_tracking {
1643 struct mutex lock;
1644
1645 /*
1646 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1647 * scheduled flips.
1648 */
1649 unsigned busy_bits;
1650 unsigned flip_bits;
1651};
1652
7225342a 1653struct i915_wa_reg {
f0f59a00 1654 i915_reg_t addr;
7225342a
MK
1655 u32 value;
1656 /* bitmask representing WA bits */
1657 u32 mask;
1658};
1659
33136b06
AS
1660/*
1661 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1662 * allowing it for RCS as we don't foresee any requirement of having
1663 * a whitelist for other engines. When it is really required for
1664 * other engines then the limit need to be increased.
1665 */
1666#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1667
1668struct i915_workarounds {
1669 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1670 u32 count;
666796da 1671 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1672};
1673
cf9d2890
YZ
1674struct i915_virtual_gpu {
1675 bool active;
1676};
1677
5f19e2bf
JH
1678struct i915_execbuffer_params {
1679 struct drm_device *dev;
1680 struct drm_file *file;
1681 uint32_t dispatch_flags;
1682 uint32_t args_batch_start_offset;
af98714e 1683 uint64_t batch_obj_vm_offset;
4a570db5 1684 struct intel_engine_cs *engine;
5f19e2bf
JH
1685 struct drm_i915_gem_object *batch_obj;
1686 struct intel_context *ctx;
6a6ae79a 1687 struct drm_i915_gem_request *request;
5f19e2bf
JH
1688};
1689
aa363136
MR
1690/* used in computing the new watermarks state */
1691struct intel_wm_config {
1692 unsigned int num_pipes_active;
1693 bool sprites_enabled;
1694 bool sprites_scaled;
1695};
1696
77fec556 1697struct drm_i915_private {
f4c956ad 1698 struct drm_device *dev;
efab6d8d 1699 struct kmem_cache *objects;
e20d2ab7 1700 struct kmem_cache *vmas;
efab6d8d 1701 struct kmem_cache *requests;
f4c956ad 1702
5c969aa7 1703 const struct intel_device_info info;
f4c956ad
DV
1704
1705 int relative_constants_mode;
1706
1707 void __iomem *regs;
1708
907b28c5 1709 struct intel_uncore uncore;
f4c956ad 1710
cf9d2890
YZ
1711 struct i915_virtual_gpu vgpu;
1712
33a732f4
AD
1713 struct intel_guc guc;
1714
eb805623
DV
1715 struct intel_csr csr;
1716
5ea6e5e3 1717 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1718
f4c956ad
DV
1719 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1720 * controller on different i2c buses. */
1721 struct mutex gmbus_mutex;
1722
1723 /**
1724 * Base address of the gmbus and gpio block.
1725 */
1726 uint32_t gpio_mmio_base;
1727
b6fdd0f2
SS
1728 /* MMIO base address for MIPI regs */
1729 uint32_t mipi_mmio_base;
1730
443a389f
VS
1731 uint32_t psr_mmio_base;
1732
28c70f16
DV
1733 wait_queue_head_t gmbus_wait_queue;
1734
f4c956ad 1735 struct pci_dev *bridge_dev;
666796da 1736 struct intel_engine_cs engine[I915_NUM_ENGINES];
3e78998a 1737 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1738 uint32_t last_seqno, next_seqno;
f4c956ad 1739
ba8286fa 1740 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1741 struct resource mch_res;
1742
f4c956ad
DV
1743 /* protects the irq masks */
1744 spinlock_t irq_lock;
1745
84c33a64
SG
1746 /* protects the mmio flip data */
1747 spinlock_t mmio_flip_lock;
1748
f8b79e58
ID
1749 bool display_irqs_enabled;
1750
9ee32fea
DV
1751 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1752 struct pm_qos_request pm_qos;
1753
a580516d
VS
1754 /* Sideband mailbox protection */
1755 struct mutex sb_lock;
f4c956ad
DV
1756
1757 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1758 union {
1759 u32 irq_mask;
1760 u32 de_irq_mask[I915_MAX_PIPES];
1761 };
f4c956ad 1762 u32 gt_irq_mask;
605cd25b 1763 u32 pm_irq_mask;
a6706b45 1764 u32 pm_rps_events;
91d181dd 1765 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1766
5fcece80 1767 struct i915_hotplug hotplug;
ab34a7e8 1768 struct intel_fbc fbc;
439d7ac0 1769 struct i915_drrs drrs;
f4c956ad 1770 struct intel_opregion opregion;
41aa3448 1771 struct intel_vbt_data vbt;
f4c956ad 1772
d9ceb816
JB
1773 bool preserve_bios_swizzle;
1774
f4c956ad
DV
1775 /* overlay */
1776 struct intel_overlay *overlay;
f4c956ad 1777
58c68779 1778 /* backlight registers and fields in struct intel_panel */
07f11d49 1779 struct mutex backlight_lock;
31ad8ec6 1780
f4c956ad 1781 /* LVDS info */
f4c956ad
DV
1782 bool no_aux_handshake;
1783
e39b999a
VS
1784 /* protects panel power sequencer state */
1785 struct mutex pps_mutex;
1786
f4c956ad 1787 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1788 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1789
1790 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1791 unsigned int skl_boot_cdclk;
1a617b77 1792 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1793 unsigned int max_dotclk_freq;
e7dc33f3 1794 unsigned int rawclk_freq;
6bcda4f0 1795 unsigned int hpll_freq;
bfa7df01 1796 unsigned int czclk_freq;
f4c956ad 1797
645416f5
DV
1798 /**
1799 * wq - Driver workqueue for GEM.
1800 *
1801 * NOTE: Work items scheduled here are not allowed to grab any modeset
1802 * locks, for otherwise the flushing done in the pageflip code will
1803 * result in deadlocks.
1804 */
f4c956ad
DV
1805 struct workqueue_struct *wq;
1806
1807 /* Display functions */
1808 struct drm_i915_display_funcs display;
1809
1810 /* PCH chipset type */
1811 enum intel_pch pch_type;
17a303ec 1812 unsigned short pch_id;
f4c956ad
DV
1813
1814 unsigned long quirks;
1815
b8efb17b
ZR
1816 enum modeset_restore modeset_restore;
1817 struct mutex modeset_restore_lock;
e2c8b870 1818 struct drm_atomic_state *modeset_restore_state;
673a394b 1819
a7bbbd63 1820 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1821 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1822
4b5aed62 1823 struct i915_gem_mm mm;
ad46cb53
CW
1824 DECLARE_HASHTABLE(mm_structs, 7);
1825 struct mutex mm_lock;
8781342d 1826
8781342d
DV
1827 /* Kernel Modesetting */
1828
76c4ac04
DL
1829 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1830 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1831 wait_queue_head_t pending_flip_queue;
1832
c4597872
DV
1833#ifdef CONFIG_DEBUG_FS
1834 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1835#endif
1836
565602d7 1837 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1838 int num_shared_dpll;
1839 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1840 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1841
fbf6d879
ML
1842 /*
1843 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1844 * Must be global rather than per dpll, because on some platforms
1845 * plls share registers.
1846 */
1847 struct mutex dpll_lock;
1848
565602d7
ML
1849 unsigned int active_crtcs;
1850 unsigned int min_pixclk[I915_MAX_PIPES];
1851
e4607fcf 1852 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1853
7225342a 1854 struct i915_workarounds workarounds;
888b5995 1855
f99d7069
DV
1856 struct i915_frontbuffer_tracking fb_tracking;
1857
652c393a 1858 u16 orig_clock;
f97108d1 1859
c4804411 1860 bool mchbar_need_disable;
f97108d1 1861
a4da4fa4
DV
1862 struct intel_l3_parity l3_parity;
1863
59124506
BW
1864 /* Cannot be determined by PCIID. You must always read a register. */
1865 size_t ellc_size;
1866
c6a828d3 1867 /* gen6+ rps state */
c85aa885 1868 struct intel_gen6_power_mgmt rps;
c6a828d3 1869
20e4d407
DV
1870 /* ilk-only ips/rps state. Everything in here is protected by the global
1871 * mchdev_lock in intel_pm.c */
c85aa885 1872 struct intel_ilk_power_mgmt ips;
b5e50c3f 1873
83c00f55 1874 struct i915_power_domains power_domains;
a38911a3 1875
a031d709 1876 struct i915_psr psr;
3f51e471 1877
99584db3 1878 struct i915_gpu_error gpu_error;
ae681d96 1879
c9cddffc
JB
1880 struct drm_i915_gem_object *vlv_pctx;
1881
0695726e 1882#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1883 /* list of fbdev register on this device */
1884 struct intel_fbdev *fbdev;
82e3b8c1 1885 struct work_struct fbdev_suspend_work;
4520f53a 1886#endif
e953fd7b
CW
1887
1888 struct drm_property *broadcast_rgb_property;
3f43c48d 1889 struct drm_property *force_audio_property;
e3689190 1890
58fddc28 1891 /* hda/i915 audio component */
51e1d83c 1892 struct i915_audio_component *audio_component;
58fddc28 1893 bool audio_component_registered;
4a21ef7d
LY
1894 /**
1895 * av_mutex - mutex for audio/video sync
1896 *
1897 */
1898 struct mutex av_mutex;
58fddc28 1899
254f965c 1900 uint32_t hw_context_size;
a33afea5 1901 struct list_head context_list;
f4c956ad 1902
3e68320e 1903 u32 fdi_rx_config;
68d18ad7 1904
c231775c 1905 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1906 u32 chv_phy_control;
c231775c
VS
1907 /*
1908 * Shadows for CHV DPLL_MD regs to keep the state
1909 * checker somewhat working in the presence hardware
1910 * crappiness (can't read out DPLL_MD for pipes B & C).
1911 */
1912 u32 chv_dpll_md[I915_MAX_PIPES];
70722468 1913
842f1c8b 1914 u32 suspend_count;
bc87229f 1915 bool suspended_to_idle;
f4c956ad 1916 struct i915_suspend_saved_registers regfile;
ddeea5b0 1917 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1918
53615a5e
VS
1919 struct {
1920 /*
1921 * Raw watermark latency values:
1922 * in 0.1us units for WM0,
1923 * in 0.5us units for WM1+.
1924 */
1925 /* primary */
1926 uint16_t pri_latency[5];
1927 /* sprite */
1928 uint16_t spr_latency[5];
1929 /* cursor */
1930 uint16_t cur_latency[5];
2af30a5c
PB
1931 /*
1932 * Raw watermark memory latency values
1933 * for SKL for all 8 levels
1934 * in 1us units.
1935 */
1936 uint16_t skl_latency[8];
609cedef 1937
aa363136
MR
1938 /* Committed wm config */
1939 struct intel_wm_config config;
1940
2d41c0b5
PB
1941 /*
1942 * The skl_wm_values structure is a bit too big for stack
1943 * allocation, so we keep the staging struct where we store
1944 * intermediate results here instead.
1945 */
1946 struct skl_wm_values skl_results;
1947
609cedef 1948 /* current hardware state */
2d41c0b5
PB
1949 union {
1950 struct ilk_wm_values hw;
1951 struct skl_wm_values skl_hw;
0018fda1 1952 struct vlv_wm_values vlv;
2d41c0b5 1953 };
58590c14
VS
1954
1955 uint8_t max_level;
ed4a6a7c
MR
1956
1957 /*
1958 * Should be held around atomic WM register writing; also
1959 * protects * intel_crtc->wm.active and
1960 * cstate->wm.need_postvbl_update.
1961 */
1962 struct mutex wm_mutex;
53615a5e
VS
1963 } wm;
1964
8a187455
PZ
1965 struct i915_runtime_pm pm;
1966
a83014d3
OM
1967 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1968 struct {
5f19e2bf 1969 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1970 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1971 struct list_head *vmas);
117897f4
TU
1972 int (*init_engines)(struct drm_device *dev);
1973 void (*cleanup_engine)(struct intel_engine_cs *engine);
1974 void (*stop_engine)(struct intel_engine_cs *engine);
a83014d3
OM
1975 } gt;
1976
ed54c1a1
DG
1977 struct intel_context *kernel_context;
1978
3be60de9
VS
1979 /* perform PHY state sanity checks? */
1980 bool chv_phy_assert[2];
1981
0bdf5a05
TI
1982 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1983
bdf1e7e3
DV
1984 /*
1985 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1986 * will be rejected. Instead look for a better place.
1987 */
77fec556 1988};
1da177e4 1989
2c1792a1
CW
1990static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1991{
1992 return dev->dev_private;
1993}
1994
888d0d42
ID
1995static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1996{
1997 return to_i915(dev_get_drvdata(dev));
1998}
1999
33a732f4
AD
2000static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2001{
2002 return container_of(guc, struct drm_i915_private, guc);
2003}
2004
b4ac5afc
DG
2005/* Simple iterator over all initialised engines */
2006#define for_each_engine(engine__, dev_priv__) \
2007 for ((engine__) = &(dev_priv__)->engine[0]; \
2008 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2009 (engine__)++) \
2010 for_each_if (intel_engine_initialized(engine__))
b4519513 2011
c3232b18
DG
2012/* Iterator with engine_id */
2013#define for_each_engine_id(engine__, dev_priv__, id__) \
2014 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2015 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2016 (engine__)++) \
2017 for_each_if (((id__) = (engine__)->id, \
2018 intel_engine_initialized(engine__)))
2019
2020/* Iterator over subset of engines selected by mask */
ee4b6faf 2021#define for_each_engine_masked(engine__, dev_priv__, mask__) \
b4ac5afc
DG
2022 for ((engine__) = &(dev_priv__)->engine[0]; \
2023 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2024 (engine__)++) \
2025 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2026 intel_engine_initialized(engine__))
ee4b6faf 2027
b1d7e4b4
WF
2028enum hdmi_force_audio {
2029 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2030 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2031 HDMI_AUDIO_AUTO, /* trust EDID */
2032 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2033};
2034
190d6cd5 2035#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2036
37e680a1 2037struct drm_i915_gem_object_ops {
de472664
CW
2038 unsigned int flags;
2039#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2040
37e680a1
CW
2041 /* Interface between the GEM object and its backing storage.
2042 * get_pages() is called once prior to the use of the associated set
2043 * of pages before to binding them into the GTT, and put_pages() is
2044 * called after we no longer need them. As we expect there to be
2045 * associated cost with migrating pages between the backing storage
2046 * and making them available for the GPU (e.g. clflush), we may hold
2047 * onto the pages after they are no longer referenced by the GPU
2048 * in case they may be used again shortly (for example migrating the
2049 * pages to a different memory domain within the GTT). put_pages()
2050 * will therefore most likely be called when the object itself is
2051 * being released or under memory pressure (where we attempt to
2052 * reap pages for the shrinker).
2053 */
2054 int (*get_pages)(struct drm_i915_gem_object *);
2055 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2056
5cc9ed4b
CW
2057 int (*dmabuf_export)(struct drm_i915_gem_object *);
2058 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2059};
2060
a071fa00
DV
2061/*
2062 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2063 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2064 * doesn't mean that the hw necessarily already scans it out, but that any
2065 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2066 *
2067 * We have one bit per pipe and per scanout plane type.
2068 */
d1b9d039
SAK
2069#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2070#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2071#define INTEL_FRONTBUFFER_BITS \
2072 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2073#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2074 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2075#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2076 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2077#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2078 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2079#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2080 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2081#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2082 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2083
673a394b 2084struct drm_i915_gem_object {
c397b908 2085 struct drm_gem_object base;
673a394b 2086
37e680a1
CW
2087 const struct drm_i915_gem_object_ops *ops;
2088
2f633156
BW
2089 /** List of VMAs backed by this object */
2090 struct list_head vma_list;
2091
c1ad11fc
CW
2092 /** Stolen memory for this object, instead of being backed by shmem. */
2093 struct drm_mm_node *stolen;
35c20a60 2094 struct list_head global_list;
673a394b 2095
117897f4 2096 struct list_head engine_list[I915_NUM_ENGINES];
b25cb2f8
BW
2097 /** Used in execbuf to temporarily hold a ref */
2098 struct list_head obj_exec_link;
673a394b 2099
8d9d5744 2100 struct list_head batch_pool_link;
493018dc 2101
673a394b 2102 /**
65ce3027
CW
2103 * This is set if the object is on the active lists (has pending
2104 * rendering and so a non-zero seqno), and is not set if it i s on
2105 * inactive (ready to be unbound) list.
673a394b 2106 */
666796da 2107 unsigned int active:I915_NUM_ENGINES;
673a394b
EA
2108
2109 /**
2110 * This is set if the object has been written to since last bound
2111 * to the GTT
2112 */
0206e353 2113 unsigned int dirty:1;
778c3544
DV
2114
2115 /**
2116 * Fence register bits (if any) for this object. Will be set
2117 * as needed when mapped into the GTT.
2118 * Protected by dev->struct_mutex.
778c3544 2119 */
4b9de737 2120 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2121
778c3544
DV
2122 /**
2123 * Advice: are the backing pages purgeable?
2124 */
0206e353 2125 unsigned int madv:2;
778c3544 2126
778c3544
DV
2127 /**
2128 * Current tiling mode for the object.
2129 */
0206e353 2130 unsigned int tiling_mode:2;
5d82e3e6
CW
2131 /**
2132 * Whether the tiling parameters for the currently associated fence
2133 * register have changed. Note that for the purposes of tracking
2134 * tiling changes we also treat the unfenced register, the register
2135 * slot that the object occupies whilst it executes a fenced
2136 * command (such as BLT on gen2/3), as a "fence".
2137 */
2138 unsigned int fence_dirty:1;
778c3544 2139
75e9e915
DV
2140 /**
2141 * Is the object at the current location in the gtt mappable and
2142 * fenceable? Used to avoid costly recalculations.
2143 */
0206e353 2144 unsigned int map_and_fenceable:1;
75e9e915 2145
fb7d516a
DV
2146 /**
2147 * Whether the current gtt mapping needs to be mappable (and isn't just
2148 * mappable by accident). Track pin and fault separate for a more
2149 * accurate mappable working set.
2150 */
0206e353 2151 unsigned int fault_mappable:1;
fb7d516a 2152
24f3a8cf
AG
2153 /*
2154 * Is the object to be mapped as read-only to the GPU
2155 * Only honoured if hardware has relevant pte bit
2156 */
2157 unsigned long gt_ro:1;
651d794f 2158 unsigned int cache_level:3;
0f71979a 2159 unsigned int cache_dirty:1;
93dfb40c 2160
a071fa00
DV
2161 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2162
8a0c39b1
TU
2163 unsigned int pin_display;
2164
9da3da66 2165 struct sg_table *pages;
a5570178 2166 int pages_pin_count;
ee286370
CW
2167 struct get_page {
2168 struct scatterlist *sg;
2169 int last;
2170 } get_page;
673a394b 2171
1286ff73 2172 /* prime dma-buf support */
9a70cc2a
DA
2173 void *dma_buf_vmapping;
2174 int vmapping_count;
2175
b4716185
CW
2176 /** Breadcrumb of last rendering to the buffer.
2177 * There can only be one writer, but we allow for multiple readers.
2178 * If there is a writer that necessarily implies that all other
2179 * read requests are complete - but we may only be lazily clearing
2180 * the read requests. A read request is naturally the most recent
2181 * request on a ring, so we may have two different write and read
2182 * requests on one ring where the write request is older than the
2183 * read request. This allows for the CPU to read from an active
2184 * buffer by only waiting for the write to complete.
2185 * */
666796da 2186 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
97b2a6a1 2187 struct drm_i915_gem_request *last_write_req;
caea7476 2188 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2189 struct drm_i915_gem_request *last_fenced_req;
673a394b 2190
778c3544 2191 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2192 uint32_t stride;
673a394b 2193
80075d49
DV
2194 /** References from framebuffers, locks out tiling changes. */
2195 unsigned long framebuffer_references;
2196
280b713b 2197 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2198 unsigned long *bit_17;
280b713b 2199
5cc9ed4b 2200 union {
6a2c4232
CW
2201 /** for phy allocated objects */
2202 struct drm_dma_handle *phys_handle;
2203
5cc9ed4b
CW
2204 struct i915_gem_userptr {
2205 uintptr_t ptr;
2206 unsigned read_only :1;
2207 unsigned workers :4;
2208#define I915_GEM_USERPTR_MAX_WORKERS 15
2209
ad46cb53
CW
2210 struct i915_mm_struct *mm;
2211 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2212 struct work_struct *work;
2213 } userptr;
2214 };
2215};
62b8b215 2216#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2217
a071fa00
DV
2218void i915_gem_track_fb(struct drm_i915_gem_object *old,
2219 struct drm_i915_gem_object *new,
2220 unsigned frontbuffer_bits);
2221
673a394b
EA
2222/**
2223 * Request queue structure.
2224 *
2225 * The request queue allows us to note sequence numbers that have been emitted
2226 * and may be associated with active buffers to be retired.
2227 *
97b2a6a1
JH
2228 * By keeping this list, we can avoid having to do questionable sequence
2229 * number comparisons on buffer last_read|write_seqno. It also allows an
2230 * emission time to be associated with the request for tracking how far ahead
2231 * of the GPU the submission is.
b3a38998
NH
2232 *
2233 * The requests are reference counted, so upon creation they should have an
2234 * initial reference taken using kref_init
673a394b
EA
2235 */
2236struct drm_i915_gem_request {
abfe262a
JH
2237 struct kref ref;
2238
852835f3 2239 /** On Which ring this request was generated */
efab6d8d 2240 struct drm_i915_private *i915;
4a570db5 2241 struct intel_engine_cs *engine;
852835f3 2242
821485dc
CW
2243 /** GEM sequence number associated with the previous request,
2244 * when the HWS breadcrumb is equal to this the GPU is processing
2245 * this request.
2246 */
2247 u32 previous_seqno;
2248
2249 /** GEM sequence number associated with this request,
2250 * when the HWS breadcrumb is equal or greater than this the GPU
2251 * has finished processing this request.
2252 */
2253 u32 seqno;
673a394b 2254
7d736f4f
MK
2255 /** Position in the ringbuffer of the start of the request */
2256 u32 head;
2257
72f95afa
NH
2258 /**
2259 * Position in the ringbuffer of the start of the postfix.
2260 * This is required to calculate the maximum available ringbuffer
2261 * space without overwriting the postfix.
2262 */
2263 u32 postfix;
2264
2265 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2266 u32 tail;
2267
b3a38998 2268 /**
a8c6ecb3 2269 * Context and ring buffer related to this request
b3a38998
NH
2270 * Contexts are refcounted, so when this request is associated with a
2271 * context, we must increment the context's refcount, to guarantee that
2272 * it persists while any request is linked to it. Requests themselves
2273 * are also refcounted, so the request will only be freed when the last
2274 * reference to it is dismissed, and the code in
2275 * i915_gem_request_free() will then decrement the refcount on the
2276 * context.
2277 */
273497e5 2278 struct intel_context *ctx;
98e1bd4a 2279 struct intel_ringbuffer *ringbuf;
0e50e96b 2280
dc4be607
JH
2281 /** Batch buffer related to this request if any (used for
2282 error state dump only) */
7d736f4f
MK
2283 struct drm_i915_gem_object *batch_obj;
2284
673a394b
EA
2285 /** Time at which this request was emitted, in jiffies. */
2286 unsigned long emitted_jiffies;
2287
b962442e 2288 /** global list entry for this request */
673a394b 2289 struct list_head list;
b962442e 2290
f787a5f5 2291 struct drm_i915_file_private *file_priv;
b962442e
EA
2292 /** file_priv list entry for this request */
2293 struct list_head client_list;
67e2937b 2294
071c92de
MK
2295 /** process identifier submitting this request */
2296 struct pid *pid;
2297
6d3d8274
NH
2298 /**
2299 * The ELSP only accepts two elements at a time, so we queue
2300 * context/tail pairs on a given queue (ring->execlist_queue) until the
2301 * hardware is available. The queue serves a double purpose: we also use
2302 * it to keep track of the up to 2 contexts currently in the hardware
2303 * (usually one in execution and the other queued up by the GPU): We
2304 * only remove elements from the head of the queue when the hardware
2305 * informs us that an element has been completed.
2306 *
2307 * All accesses to the queue are mediated by a spinlock
2308 * (ring->execlist_lock).
2309 */
2310
2311 /** Execlist link in the submission queue.*/
2312 struct list_head execlist_link;
2313
2314 /** Execlists no. of times this request has been sent to the ELSP */
2315 int elsp_submitted;
2316
673a394b
EA
2317};
2318
26827088
DG
2319struct drm_i915_gem_request * __must_check
2320i915_gem_request_alloc(struct intel_engine_cs *engine,
2321 struct intel_context *ctx);
29b1b415 2322void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2323void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2324int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2325 struct drm_file *file);
abfe262a 2326
b793a00a
JH
2327static inline uint32_t
2328i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2329{
2330 return req ? req->seqno : 0;
2331}
2332
2333static inline struct intel_engine_cs *
666796da 2334i915_gem_request_get_engine(struct drm_i915_gem_request *req)
b793a00a 2335{
4a570db5 2336 return req ? req->engine : NULL;
b793a00a
JH
2337}
2338
b2cfe0ab 2339static inline struct drm_i915_gem_request *
abfe262a
JH
2340i915_gem_request_reference(struct drm_i915_gem_request *req)
2341{
b2cfe0ab
CW
2342 if (req)
2343 kref_get(&req->ref);
2344 return req;
abfe262a
JH
2345}
2346
2347static inline void
2348i915_gem_request_unreference(struct drm_i915_gem_request *req)
2349{
4a570db5 2350 WARN_ON(!mutex_is_locked(&req->engine->dev->struct_mutex));
abfe262a
JH
2351 kref_put(&req->ref, i915_gem_request_free);
2352}
2353
41037f9f
CW
2354static inline void
2355i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2356{
b833bb61
ML
2357 struct drm_device *dev;
2358
2359 if (!req)
2360 return;
41037f9f 2361
4a570db5 2362 dev = req->engine->dev;
b833bb61 2363 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2364 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2365}
2366
abfe262a
JH
2367static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2368 struct drm_i915_gem_request *src)
2369{
2370 if (src)
2371 i915_gem_request_reference(src);
2372
2373 if (*pdst)
2374 i915_gem_request_unreference(*pdst);
2375
2376 *pdst = src;
2377}
2378
1b5a433a
JH
2379/*
2380 * XXX: i915_gem_request_completed should be here but currently needs the
2381 * definition of i915_seqno_passed() which is below. It will be moved in
2382 * a later patch when the call to i915_seqno_passed() is obsoleted...
2383 */
2384
351e3db2
BV
2385/*
2386 * A command that requires special handling by the command parser.
2387 */
2388struct drm_i915_cmd_descriptor {
2389 /*
2390 * Flags describing how the command parser processes the command.
2391 *
2392 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2393 * a length mask if not set
2394 * CMD_DESC_SKIP: The command is allowed but does not follow the
2395 * standard length encoding for the opcode range in
2396 * which it falls
2397 * CMD_DESC_REJECT: The command is never allowed
2398 * CMD_DESC_REGISTER: The command should be checked against the
2399 * register whitelist for the appropriate ring
2400 * CMD_DESC_MASTER: The command is allowed if the submitting process
2401 * is the DRM master
2402 */
2403 u32 flags;
2404#define CMD_DESC_FIXED (1<<0)
2405#define CMD_DESC_SKIP (1<<1)
2406#define CMD_DESC_REJECT (1<<2)
2407#define CMD_DESC_REGISTER (1<<3)
2408#define CMD_DESC_BITMASK (1<<4)
2409#define CMD_DESC_MASTER (1<<5)
2410
2411 /*
2412 * The command's unique identification bits and the bitmask to get them.
2413 * This isn't strictly the opcode field as defined in the spec and may
2414 * also include type, subtype, and/or subop fields.
2415 */
2416 struct {
2417 u32 value;
2418 u32 mask;
2419 } cmd;
2420
2421 /*
2422 * The command's length. The command is either fixed length (i.e. does
2423 * not include a length field) or has a length field mask. The flag
2424 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2425 * a length mask. All command entries in a command table must include
2426 * length information.
2427 */
2428 union {
2429 u32 fixed;
2430 u32 mask;
2431 } length;
2432
2433 /*
2434 * Describes where to find a register address in the command to check
2435 * against the ring's register whitelist. Only valid if flags has the
2436 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2437 *
2438 * A non-zero step value implies that the command may access multiple
2439 * registers in sequence (e.g. LRI), in that case step gives the
2440 * distance in dwords between individual offset fields.
351e3db2
BV
2441 */
2442 struct {
2443 u32 offset;
2444 u32 mask;
6a65c5b9 2445 u32 step;
351e3db2
BV
2446 } reg;
2447
2448#define MAX_CMD_DESC_BITMASKS 3
2449 /*
2450 * Describes command checks where a particular dword is masked and
2451 * compared against an expected value. If the command does not match
2452 * the expected value, the parser rejects it. Only valid if flags has
2453 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2454 * are valid.
d4d48035
BV
2455 *
2456 * If the check specifies a non-zero condition_mask then the parser
2457 * only performs the check when the bits specified by condition_mask
2458 * are non-zero.
351e3db2
BV
2459 */
2460 struct {
2461 u32 offset;
2462 u32 mask;
2463 u32 expected;
d4d48035
BV
2464 u32 condition_offset;
2465 u32 condition_mask;
351e3db2
BV
2466 } bits[MAX_CMD_DESC_BITMASKS];
2467};
2468
2469/*
2470 * A table of commands requiring special handling by the command parser.
2471 *
2472 * Each ring has an array of tables. Each table consists of an array of command
2473 * descriptors, which must be sorted with command opcodes in ascending order.
2474 */
2475struct drm_i915_cmd_table {
2476 const struct drm_i915_cmd_descriptor *table;
2477 int count;
2478};
2479
dbbe9127 2480/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2481#define __I915__(p) ({ \
2482 struct drm_i915_private *__p; \
2483 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2484 __p = (struct drm_i915_private *)p; \
2485 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2486 __p = to_i915((struct drm_device *)p); \
2487 else \
2488 BUILD_BUG(); \
2489 __p; \
2490})
dbbe9127 2491#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2492#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2493#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2494
e87a005d
JN
2495#define REVID_FOREVER 0xff
2496/*
2497 * Return true if revision is in range [since,until] inclusive.
2498 *
2499 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2500 */
2501#define IS_REVID(p, since, until) \
2502 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2503
87f1f465
CW
2504#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2505#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2506#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2507#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2508#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2509#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2510#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2511#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2512#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2513#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2514#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2515#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2516#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2517#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2518#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2519#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2520#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2521#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2522#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2523 INTEL_DEVID(dev) == 0x0152 || \
2524 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2525#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2526#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2527#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
666a4537 2528#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
7201c0b3 2529#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2530#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2531#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2532#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2533#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2534 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2535#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2536 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2537 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2538 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2539/* ULX machines are also considered ULT. */
2540#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2541 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2542#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2543 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2544#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2545 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2546#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2547 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2548/* ULX machines are also considered ULT. */
87f1f465
CW
2549#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2550 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2551#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2552 INTEL_DEVID(dev) == 0x1913 || \
2553 INTEL_DEVID(dev) == 0x1916 || \
2554 INTEL_DEVID(dev) == 0x1921 || \
2555 INTEL_DEVID(dev) == 0x1926)
2556#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2557 INTEL_DEVID(dev) == 0x1915 || \
2558 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2559#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2560 INTEL_DEVID(dev) == 0x5913 || \
2561 INTEL_DEVID(dev) == 0x5916 || \
2562 INTEL_DEVID(dev) == 0x5921 || \
2563 INTEL_DEVID(dev) == 0x5926)
2564#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2565 INTEL_DEVID(dev) == 0x5915 || \
2566 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2567#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2568 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2569#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2570 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2571
b833d685 2572#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2573
ef712bb4
JN
2574#define SKL_REVID_A0 0x0
2575#define SKL_REVID_B0 0x1
2576#define SKL_REVID_C0 0x2
2577#define SKL_REVID_D0 0x3
2578#define SKL_REVID_E0 0x4
2579#define SKL_REVID_F0 0x5
2580
e87a005d
JN
2581#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2582
ef712bb4 2583#define BXT_REVID_A0 0x0
fffda3f4 2584#define BXT_REVID_A1 0x1
ef712bb4
JN
2585#define BXT_REVID_B0 0x3
2586#define BXT_REVID_C0 0x9
6c74c87f 2587
e87a005d
JN
2588#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2589
85436696
JB
2590/*
2591 * The genX designation typically refers to the render engine, so render
2592 * capability related checks should use IS_GEN, while display and other checks
2593 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2594 * chips, etc.).
2595 */
cae5852d
ZN
2596#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2597#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2598#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2599#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2600#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2601#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2602#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2603#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2604
73ae478c
BW
2605#define RENDER_RING (1<<RCS)
2606#define BSD_RING (1<<VCS)
2607#define BLT_RING (1<<BCS)
2608#define VEBOX_RING (1<<VECS)
845f74a7 2609#define BSD2_RING (1<<VCS2)
ee4b6faf
MK
2610#define ALL_ENGINES (~0)
2611
63c42e56 2612#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2613#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2614#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2615#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2616#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2617#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
63c42e56 2618#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2619 __I915__(dev)->ellc_size)
cae5852d
ZN
2620#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2621
254f965c 2622#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2623#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2624#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2625#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2626#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2627
05394f39 2628#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2629#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2630
b45305fc
DV
2631/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2632#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2633
2634/* WaRsDisableCoarsePowerGating:skl,bxt */
2635#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2636 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2637 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
4e6b788c
DV
2638/*
2639 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2640 * even when in MSI mode. This results in spurious interrupt warnings if the
2641 * legacy irq no. is shared with another device. The kernel then disables that
2642 * interrupt source and so prevents the other device from working properly.
2643 */
2644#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2645#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2646
cae5852d
ZN
2647/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2648 * rows, which changed the alignment requirements and fence programming.
2649 */
2650#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2651 IS_I915GM(dev)))
cae5852d
ZN
2652#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2653#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2654
2655#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2656#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2657#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2658
dbf7786e 2659#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2660
0c9b3715
JN
2661#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2662 INTEL_INFO(dev)->gen >= 9)
2663
dd93be58 2664#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2665#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2666#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2667 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2668 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2669#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2670 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537
WB
2671 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2672 IS_KABYLAKE(dev))
58abf1da
RV
2673#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2674#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2675
7b403ffb 2676#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2677
2b81b844
RV
2678#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2679#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
33a732f4 2680
a9ed33ca
AJ
2681#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2682 INTEL_INFO(dev)->gen >= 8)
2683
97d3308a 2684#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2685 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2686 !IS_BROXTON(dev))
97d3308a 2687
17a303ec
PZ
2688#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2689#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2690#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2691#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2692#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2693#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2694#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2695#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2696#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2697#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2698#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2699
f2fbc690 2700#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2701#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2702#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2703#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2704#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2705#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2706#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2707#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2708#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2709
666a4537
WB
2710#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2711 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2712
040d2baa
BW
2713/* DPF == dynamic parity feature */
2714#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2715#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2716
c8735b0c 2717#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2718#define GEN9_FREQ_SCALER 3
c8735b0c 2719
05394f39
CW
2720#include "i915_trace.h"
2721
baa70943 2722extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2723extern int i915_max_ioctl;
2724
1751fcf9
ML
2725extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2726extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2727
c838d719 2728/* i915_dma.c */
d15d7538
ID
2729void __printf(3, 4)
2730__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2731 const char *fmt, ...);
2732
2733#define i915_report_error(dev_priv, fmt, ...) \
2734 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2735
22eae947 2736extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2737extern int i915_driver_unload(struct drm_device *);
2885f6ac 2738extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2739extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2740extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2741 struct drm_file *file);
673a394b 2742extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2743 struct drm_file *file);
c43b5634 2744#ifdef CONFIG_COMPAT
0d6aa60b
DA
2745extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2746 unsigned long arg);
c43b5634 2747#endif
ee4b6faf 2748extern int intel_gpu_reset(struct drm_device *dev, u32 engine_mask);
49e4d842 2749extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2750extern int i915_reset(struct drm_device *dev);
6b332fa2 2751extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2752extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2753extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2754extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2755extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2756extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2757int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2758
77913b39
JN
2759/* intel_hotplug.c */
2760void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2761void intel_hpd_init(struct drm_i915_private *dev_priv);
2762void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2763void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2764bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2765
1da177e4 2766/* i915_irq.c */
10cd45b6 2767void i915_queue_hangcheck(struct drm_device *dev);
58174462 2768__printf(3, 4)
14b730fc 2769void i915_handle_error(struct drm_device *dev, u32 engine_mask,
58174462 2770 const char *fmt, ...);
1da177e4 2771
b963291c 2772extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2773int intel_irq_install(struct drm_i915_private *dev_priv);
2774void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2775
2776extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2777extern void intel_uncore_early_sanitize(struct drm_device *dev,
2778 bool restore_forcewake);
907b28c5 2779extern void intel_uncore_init(struct drm_device *dev);
fc97618b 2780extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2781extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
aec347ab 2782extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2783extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2784const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2785void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2786 enum forcewake_domains domains);
59bad947 2787void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2788 enum forcewake_domains domains);
a6111f7b
CW
2789/* Like above but the caller must manage the uncore.lock itself.
2790 * Must be used with I915_READ_FW and friends.
2791 */
2792void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2793 enum forcewake_domains domains);
2794void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2795 enum forcewake_domains domains);
59bad947 2796void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2797static inline bool intel_vgpu_active(struct drm_device *dev)
2798{
2799 return to_i915(dev)->vgpu.active;
2800}
b1f14ad0 2801
7c463586 2802void
50227e1c 2803i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2804 u32 status_mask);
7c463586
KP
2805
2806void
50227e1c 2807i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2808 u32 status_mask);
7c463586 2809
f8b79e58
ID
2810void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2811void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2812void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2813 uint32_t mask,
2814 uint32_t bits);
fbdedaea
VS
2815void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2816 uint32_t interrupt_mask,
2817 uint32_t enabled_irq_mask);
2818static inline void
2819ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2820{
2821 ilk_update_display_irq(dev_priv, bits, bits);
2822}
2823static inline void
2824ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2825{
2826 ilk_update_display_irq(dev_priv, bits, 0);
2827}
013d3752
VS
2828void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2829 enum pipe pipe,
2830 uint32_t interrupt_mask,
2831 uint32_t enabled_irq_mask);
2832static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2833 enum pipe pipe, uint32_t bits)
2834{
2835 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2836}
2837static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2838 enum pipe pipe, uint32_t bits)
2839{
2840 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2841}
47339cd9
DV
2842void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2843 uint32_t interrupt_mask,
2844 uint32_t enabled_irq_mask);
14443261
VS
2845static inline void
2846ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2847{
2848 ibx_display_interrupt_update(dev_priv, bits, bits);
2849}
2850static inline void
2851ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2852{
2853 ibx_display_interrupt_update(dev_priv, bits, 0);
2854}
2855
f8b79e58 2856
673a394b 2857/* i915_gem.c */
673a394b
EA
2858int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2859 struct drm_file *file_priv);
2860int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2861 struct drm_file *file_priv);
2862int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2863 struct drm_file *file_priv);
2864int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2865 struct drm_file *file_priv);
de151cf6
JB
2866int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2867 struct drm_file *file_priv);
673a394b
EA
2868int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2869 struct drm_file *file_priv);
2870int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2871 struct drm_file *file_priv);
ba8b7ccb 2872void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2873 struct drm_i915_gem_request *req);
adeca76d 2874void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2875int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2876 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2877 struct list_head *vmas);
673a394b
EA
2878int i915_gem_execbuffer(struct drm_device *dev, void *data,
2879 struct drm_file *file_priv);
76446cac
JB
2880int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2881 struct drm_file *file_priv);
673a394b
EA
2882int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2883 struct drm_file *file_priv);
199adf40
BW
2884int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2885 struct drm_file *file);
2886int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2887 struct drm_file *file);
673a394b
EA
2888int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2889 struct drm_file *file_priv);
3ef94daa
CW
2890int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2891 struct drm_file *file_priv);
673a394b
EA
2892int i915_gem_set_tiling(struct drm_device *dev, void *data,
2893 struct drm_file *file_priv);
2894int i915_gem_get_tiling(struct drm_device *dev, void *data,
2895 struct drm_file *file_priv);
5cc9ed4b
CW
2896int i915_gem_init_userptr(struct drm_device *dev);
2897int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2898 struct drm_file *file);
5a125c3c
EA
2899int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2900 struct drm_file *file_priv);
23ba4fd0
BW
2901int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2902 struct drm_file *file_priv);
d64aa096
ID
2903void i915_gem_load_init(struct drm_device *dev);
2904void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 2905void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
42dcedd4
CW
2906void *i915_gem_object_alloc(struct drm_device *dev);
2907void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2908void i915_gem_object_init(struct drm_i915_gem_object *obj,
2909 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2910struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2911 size_t size);
ea70299d
DG
2912struct drm_i915_gem_object *i915_gem_object_create_from_data(
2913 struct drm_device *dev, const void *data, size_t size);
673a394b 2914void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2915void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2916
0875546c
DV
2917/* Flags used by pin/bind&friends. */
2918#define PIN_MAPPABLE (1<<0)
2919#define PIN_NONBLOCK (1<<1)
2920#define PIN_GLOBAL (1<<2)
2921#define PIN_OFFSET_BIAS (1<<3)
2922#define PIN_USER (1<<4)
2923#define PIN_UPDATE (1<<5)
101b506a
MT
2924#define PIN_ZONE_4G (1<<6)
2925#define PIN_HIGH (1<<7)
506a8e87 2926#define PIN_OFFSET_FIXED (1<<8)
d23db88c 2927#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2928int __must_check
2929i915_gem_object_pin(struct drm_i915_gem_object *obj,
2930 struct i915_address_space *vm,
2931 uint32_t alignment,
2932 uint64_t flags);
2933int __must_check
2934i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2935 const struct i915_ggtt_view *view,
2936 uint32_t alignment,
2937 uint64_t flags);
fe14d5f4
TU
2938
2939int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2940 u32 flags);
d0710abb 2941void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 2942int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
2943/*
2944 * BEWARE: Do not use the function below unless you can _absolutely_
2945 * _guarantee_ VMA in question is _not in use_ anywhere.
2946 */
2947int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 2948int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2949void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2950void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2951
4c914c0c
BV
2952int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2953 int *needs_clflush);
2954
37e680a1 2955int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2956
2957static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2958{
ee286370
CW
2959 return sg->length >> PAGE_SHIFT;
2960}
67d5a50c 2961
033908ae
DG
2962struct page *
2963i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2964
ee286370
CW
2965static inline struct page *
2966i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2967{
ee286370
CW
2968 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2969 return NULL;
67d5a50c 2970
ee286370
CW
2971 if (n < obj->get_page.last) {
2972 obj->get_page.sg = obj->pages->sgl;
2973 obj->get_page.last = 0;
2974 }
67d5a50c 2975
ee286370
CW
2976 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2977 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2978 if (unlikely(sg_is_chain(obj->get_page.sg)))
2979 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2980 }
67d5a50c 2981
ee286370 2982 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2983}
ee286370 2984
a5570178
CW
2985static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2986{
2987 BUG_ON(obj->pages == NULL);
2988 obj->pages_pin_count++;
2989}
2990static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2991{
2992 BUG_ON(obj->pages_pin_count == 0);
2993 obj->pages_pin_count--;
2994}
2995
54cf91dc 2996int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2997int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2998 struct intel_engine_cs *to,
2999 struct drm_i915_gem_request **to_req);
e2d05a8b 3000void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 3001 struct drm_i915_gem_request *req);
ff72145b
DA
3002int i915_gem_dumb_create(struct drm_file *file_priv,
3003 struct drm_device *dev,
3004 struct drm_mode_create_dumb *args);
da6b51d0
DA
3005int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3006 uint32_t handle, uint64_t *offset);
f787a5f5
CW
3007/**
3008 * Returns true if seq1 is later than seq2.
3009 */
3010static inline bool
3011i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3012{
3013 return (int32_t)(seq1 - seq2) >= 0;
3014}
3015
821485dc
CW
3016static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3017 bool lazy_coherency)
3018{
4a570db5 3019 u32 seqno = req->engine->get_seqno(req->engine, lazy_coherency);
821485dc
CW
3020 return i915_seqno_passed(seqno, req->previous_seqno);
3021}
3022
1b5a433a
JH
3023static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3024 bool lazy_coherency)
3025{
4a570db5 3026 u32 seqno = req->engine->get_seqno(req->engine, lazy_coherency);
1b5a433a
JH
3027 return i915_seqno_passed(seqno, req->seqno);
3028}
3029
fca26bb4
MK
3030int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
3031int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3032
8d9fc7fd 3033struct drm_i915_gem_request *
0bc40be8 3034i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3035
b29c19b6 3036bool i915_gem_retire_requests(struct drm_device *dev);
0bc40be8 3037void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
33196ded 3038int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 3039 bool interruptible);
84c33a64 3040
1f83fee0
DV
3041static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3042{
3043 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 3044 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
3045}
3046
3047static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3048{
2ac0f450
MK
3049 return atomic_read(&error->reset_counter) & I915_WEDGED;
3050}
3051
3052static inline u32 i915_reset_count(struct i915_gpu_error *error)
3053{
3054 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3055}
a71d8d94 3056
88b4aa87
MK
3057static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3058{
3059 return dev_priv->gpu_error.stop_rings == 0 ||
3060 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3061}
3062
3063static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3064{
3065 return dev_priv->gpu_error.stop_rings == 0 ||
3066 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3067}
3068
069efc1d 3069void i915_gem_reset(struct drm_device *dev);
000433b6 3070bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3071int __must_check i915_gem_init(struct drm_device *dev);
117897f4 3072int i915_gem_init_engines(struct drm_device *dev);
f691e2f4 3073int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 3074int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 3075void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3076void i915_gem_cleanup_engines(struct drm_device *dev);
b2da9fe5 3077int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 3078int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3079void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3080 struct drm_i915_gem_object *batch_obj,
3081 bool flush_caches);
75289874 3082#define i915_add_request(req) \
fcfa423c 3083 __i915_add_request(req, NULL, true)
75289874 3084#define i915_add_request_no_flush(req) \
fcfa423c 3085 __i915_add_request(req, NULL, false)
9c654818 3086int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3087 unsigned reset_counter,
3088 bool interruptible,
3089 s64 *timeout,
2e1b8730 3090 struct intel_rps_client *rps);
a4b3a571 3091int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3092int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3093int __must_check
2e2f351d
CW
3094i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3095 bool readonly);
3096int __must_check
2021746e
CW
3097i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3098 bool write);
3099int __must_check
dabdfe02
CW
3100i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3101int __must_check
2da3b9b9
CW
3102i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3103 u32 alignment,
e6617330
TU
3104 const struct i915_ggtt_view *view);
3105void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3106 const struct i915_ggtt_view *view);
00731155 3107int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3108 int align);
b29c19b6 3109int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3110void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3111
0fa87796
ID
3112uint32_t
3113i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3114uint32_t
d865110c
ID
3115i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3116 int tiling_mode, bool fenced);
467cffba 3117
e4ffd173
CW
3118int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3119 enum i915_cache_level cache_level);
3120
1286ff73
DV
3121struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3122 struct dma_buf *dma_buf);
3123
3124struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3125 struct drm_gem_object *gem_obj, int flags);
3126
088e0df4
MT
3127u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3128 const struct i915_ggtt_view *view);
3129u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3130 struct i915_address_space *vm);
3131static inline u64
ec7adb6e 3132i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3133{
9abc4648 3134 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3135}
ec7adb6e 3136
a70a3148 3137bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3138bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3139 const struct i915_ggtt_view *view);
a70a3148 3140bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3141 struct i915_address_space *vm);
fe14d5f4 3142
a70a3148
BW
3143unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3144 struct i915_address_space *vm);
fe14d5f4 3145struct i915_vma *
ec7adb6e
JL
3146i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3147 struct i915_address_space *vm);
3148struct i915_vma *
3149i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3150 const struct i915_ggtt_view *view);
fe14d5f4 3151
accfef2e
BW
3152struct i915_vma *
3153i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3154 struct i915_address_space *vm);
3155struct i915_vma *
3156i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3157 const struct i915_ggtt_view *view);
5c2abbea 3158
ec7adb6e
JL
3159static inline struct i915_vma *
3160i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3161{
3162 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3163}
ec7adb6e 3164bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3165
a70a3148 3166/* Some GGTT VM helpers */
841cd773
DV
3167static inline struct i915_hw_ppgtt *
3168i915_vm_to_ppgtt(struct i915_address_space *vm)
3169{
841cd773
DV
3170 return container_of(vm, struct i915_hw_ppgtt, base);
3171}
3172
3173
a70a3148
BW
3174static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3175{
9abc4648 3176 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3177}
3178
3179static inline unsigned long
3180i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3181{
72e96d64
JL
3182 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3183 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3184
3185 return i915_gem_obj_size(obj, &ggtt->base);
a70a3148 3186}
c37e2204
BW
3187
3188static inline int __must_check
3189i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3190 uint32_t alignment,
1ec9e26d 3191 unsigned flags)
c37e2204 3192{
72e96d64
JL
3193 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3194 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3195
3196 return i915_gem_object_pin(obj, &ggtt->base,
5dc383b0 3197 alignment, flags | PIN_GLOBAL);
c37e2204 3198}
a70a3148 3199
b287110e
DV
3200static inline int
3201i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3202{
3203 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3204}
3205
e6617330
TU
3206void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3207 const struct i915_ggtt_view *view);
3208static inline void
3209i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3210{
3211 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3212}
b287110e 3213
41a36b73
DV
3214/* i915_gem_fence.c */
3215int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3216int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3217
3218bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3219void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3220
3221void i915_gem_restore_fences(struct drm_device *dev);
3222
7f96ecaf
DV
3223void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3224void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3225void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3226
254f965c 3227/* i915_gem_context.c */
8245be31 3228int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3229void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3230void i915_gem_context_reset(struct drm_device *dev);
e422b888 3231int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3232int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3233void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3234int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3235struct intel_context *
41bde553 3236i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3237void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3238struct drm_i915_gem_object *
3239i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3240static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3241{
691e6415 3242 kref_get(&ctx->ref);
dce3271b
MK
3243}
3244
273497e5 3245static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3246{
691e6415 3247 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3248}
3249
273497e5 3250static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3251{
821d66dd 3252 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3253}
3254
84624813
BW
3255int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3256 struct drm_file *file);
3257int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3258 struct drm_file *file);
c9dc0f35
CW
3259int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3260 struct drm_file *file_priv);
3261int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3262 struct drm_file *file_priv);
1286ff73 3263
679845ed
BW
3264/* i915_gem_evict.c */
3265int __must_check i915_gem_evict_something(struct drm_device *dev,
3266 struct i915_address_space *vm,
3267 int min_size,
3268 unsigned alignment,
3269 unsigned cache_level,
d23db88c
CW
3270 unsigned long start,
3271 unsigned long end,
1ec9e26d 3272 unsigned flags);
506a8e87 3273int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3274int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3275
0260c420 3276/* belongs in i915_gem_gtt.h */
d09105c6 3277static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3278{
3279 if (INTEL_INFO(dev)->gen < 6)
3280 intel_gtt_chipset_flush();
3281}
246cbfb5 3282
9797fbfb 3283/* i915_gem_stolen.c */
d713fd49
PZ
3284int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3285 struct drm_mm_node *node, u64 size,
3286 unsigned alignment);
a9da512b
PZ
3287int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3288 struct drm_mm_node *node, u64 size,
3289 unsigned alignment, u64 start,
3290 u64 end);
d713fd49
PZ
3291void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3292 struct drm_mm_node *node);
9797fbfb
CW
3293int i915_gem_init_stolen(struct drm_device *dev);
3294void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3295struct drm_i915_gem_object *
3296i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3297struct drm_i915_gem_object *
3298i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3299 u32 stolen_offset,
3300 u32 gtt_offset,
3301 u32 size);
9797fbfb 3302
be6a0376
DV
3303/* i915_gem_shrinker.c */
3304unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3305 unsigned long target,
be6a0376
DV
3306 unsigned flags);
3307#define I915_SHRINK_PURGEABLE 0x1
3308#define I915_SHRINK_UNBOUND 0x2
3309#define I915_SHRINK_BOUND 0x4
5763ff04 3310#define I915_SHRINK_ACTIVE 0x8
be6a0376
DV
3311unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3312void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3313void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3314
3315
673a394b 3316/* i915_gem_tiling.c */
2c1792a1 3317static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3318{
50227e1c 3319 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3320
3321 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3322 obj->tiling_mode != I915_TILING_NONE;
3323}
3324
673a394b 3325/* i915_gem_debug.c */
23bc5982
CW
3326#if WATCH_LISTS
3327int i915_verify_lists(struct drm_device *dev);
673a394b 3328#else
23bc5982 3329#define i915_verify_lists(dev) 0
673a394b 3330#endif
1da177e4 3331
2017263e 3332/* i915_debugfs.c */
27c202ad
BG
3333int i915_debugfs_init(struct drm_minor *minor);
3334void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3335#ifdef CONFIG_DEBUG_FS
249e87de 3336int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3337void intel_display_crc_init(struct drm_device *dev);
3338#else
101057fa
DV
3339static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3340{ return 0; }
f8c168fa 3341static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3342#endif
84734a04
MK
3343
3344/* i915_gpu_error.c */
edc3d884
MK
3345__printf(2, 3)
3346void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3347int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3348 const struct i915_error_state_file_priv *error);
4dc955f7 3349int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3350 struct drm_i915_private *i915,
4dc955f7
MK
3351 size_t count, loff_t pos);
3352static inline void i915_error_state_buf_release(
3353 struct drm_i915_error_state_buf *eb)
3354{
3355 kfree(eb->buf);
3356}
14b730fc 3357void i915_capture_error_state(struct drm_device *dev, u32 engine_mask,
58174462 3358 const char *error_msg);
84734a04
MK
3359void i915_error_state_get(struct drm_device *dev,
3360 struct i915_error_state_file_priv *error_priv);
3361void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3362void i915_destroy_error_state(struct drm_device *dev);
3363
3364void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3365const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3366
351e3db2 3367/* i915_cmd_parser.c */
d728c8ef 3368int i915_cmd_parser_get_version(void);
0bc40be8
TU
3369int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3370void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3371bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3372int i915_parse_cmds(struct intel_engine_cs *engine,
351e3db2 3373 struct drm_i915_gem_object *batch_obj,
78a42377 3374 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3375 u32 batch_start_offset,
b9ffd80e 3376 u32 batch_len,
351e3db2
BV
3377 bool is_master);
3378
317c35d1
JB
3379/* i915_suspend.c */
3380extern int i915_save_state(struct drm_device *dev);
3381extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3382
0136db58
BW
3383/* i915_sysfs.c */
3384void i915_setup_sysfs(struct drm_device *dev_priv);
3385void i915_teardown_sysfs(struct drm_device *dev_priv);
3386
f899fc64
CW
3387/* intel_i2c.c */
3388extern int intel_setup_gmbus(struct drm_device *dev);
3389extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3390extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3391 unsigned int pin);
3bd7d909 3392
0184df46
JN
3393extern struct i2c_adapter *
3394intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3395extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3396extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3397static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3398{
3399 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3400}
f899fc64
CW
3401extern void intel_i2c_reset(struct drm_device *dev);
3402
8b8e1a89 3403/* intel_bios.c */
98f3a1dc 3404int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3405bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3406bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3407bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
951d9efe 3408bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3409bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3410bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3411 enum port port);
8b8e1a89 3412
3b617967 3413/* intel_opregion.c */
44834a67 3414#ifdef CONFIG_ACPI
27d50c82 3415extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3416extern void intel_opregion_init(struct drm_device *dev);
3417extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3418extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3419extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3420 bool enable);
ecbc5cf3
JN
3421extern int intel_opregion_notify_adapter(struct drm_device *dev,
3422 pci_power_t state);
65e082c9 3423#else
27d50c82 3424static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3425static inline void intel_opregion_init(struct drm_device *dev) { return; }
3426static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3427static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3428static inline int
3429intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3430{
3431 return 0;
3432}
ecbc5cf3
JN
3433static inline int
3434intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3435{
3436 return 0;
3437}
65e082c9 3438#endif
8ee1c3db 3439
723bfd70
JB
3440/* intel_acpi.c */
3441#ifdef CONFIG_ACPI
3442extern void intel_register_dsm_handler(void);
3443extern void intel_unregister_dsm_handler(void);
3444#else
3445static inline void intel_register_dsm_handler(void) { return; }
3446static inline void intel_unregister_dsm_handler(void) { return; }
3447#endif /* CONFIG_ACPI */
3448
79e53945 3449/* modesetting */
f817586c 3450extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3451extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3452extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3453extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3454extern void intel_connector_unregister(struct intel_connector *);
28d52043 3455extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3456extern void intel_display_resume(struct drm_device *dev);
44cec740 3457extern void i915_redisable_vga(struct drm_device *dev);
04098753 3458extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3459extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3460extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3461extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3462extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3463 bool enable);
0206e353 3464extern void intel_detect_pch(struct drm_device *dev);
0136db58 3465extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3466
2911a35b 3467extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3468int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3469 struct drm_file *file);
b6359918
MK
3470int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3471 struct drm_file *file);
575155a9 3472
6ef3d427
CW
3473/* overlay */
3474extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3475extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3476 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3477
3478extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3479extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3480 struct drm_device *dev,
3481 struct intel_display_error_state *error);
6ef3d427 3482
151a49d0
TR
3483int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3484int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3485
3486/* intel_sideband.c */
707b6e3d
D
3487u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3488void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3489u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3490u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3491void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3492u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3493void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3494u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3495void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3496u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3497void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3498u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3499void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3500u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3501 enum intel_sbi_destination destination);
3502void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3503 enum intel_sbi_destination destination);
e9fe51c6
SK
3504u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3505void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3506
616bc820
VS
3507int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3508int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3509
0b274481
BW
3510#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3511#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3512
3513#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3514#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3515#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3516#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3517
3518#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3519#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3520#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3521#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3522
698b3135
CW
3523/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3524 * will be implemented using 2 32-bit writes in an arbitrary order with
3525 * an arbitrary delay between them. This can cause the hardware to
3526 * act upon the intermediate value, possibly leading to corruption and
3527 * machine death. You have been warned.
3528 */
0b274481
BW
3529#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3530#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3531
50877445 3532#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3533 u32 upper, lower, old_upper, loop = 0; \
3534 upper = I915_READ(upper_reg); \
ee0a227b 3535 do { \
acd29f7b 3536 old_upper = upper; \
ee0a227b 3537 lower = I915_READ(lower_reg); \
acd29f7b
CW
3538 upper = I915_READ(upper_reg); \
3539 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3540 (u64)upper << 32 | lower; })
50877445 3541
cae5852d
ZN
3542#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3543#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3544
75aa3f63
VS
3545#define __raw_read(x, s) \
3546static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3547 i915_reg_t reg) \
75aa3f63 3548{ \
f0f59a00 3549 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3550}
3551
3552#define __raw_write(x, s) \
3553static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3554 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3555{ \
f0f59a00 3556 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3557}
3558__raw_read(8, b)
3559__raw_read(16, w)
3560__raw_read(32, l)
3561__raw_read(64, q)
3562
3563__raw_write(8, b)
3564__raw_write(16, w)
3565__raw_write(32, l)
3566__raw_write(64, q)
3567
3568#undef __raw_read
3569#undef __raw_write
3570
a6111f7b
CW
3571/* These are untraced mmio-accessors that are only valid to be used inside
3572 * criticial sections inside IRQ handlers where forcewake is explicitly
3573 * controlled.
3574 * Think twice, and think again, before using these.
3575 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3576 * intel_uncore_forcewake_irqunlock().
3577 */
75aa3f63
VS
3578#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3579#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3580#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3581
55bc60db
VS
3582/* "Broadcast RGB" property */
3583#define INTEL_BROADCAST_RGB_AUTO 0
3584#define INTEL_BROADCAST_RGB_FULL 1
3585#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3586
f0f59a00 3587static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3588{
666a4537 3589 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3590 return VLV_VGACNTRL;
92e23b99
SJ
3591 else if (INTEL_INFO(dev)->gen >= 5)
3592 return CPU_VGACNTRL;
766aa1c4
VS
3593 else
3594 return VGACNTRL;
3595}
3596
2bb4629a
VS
3597static inline void __user *to_user_ptr(u64 address)
3598{
3599 return (void __user *)(uintptr_t)address;
3600}
3601
df97729f
ID
3602static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3603{
3604 unsigned long j = msecs_to_jiffies(m);
3605
3606 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3607}
3608
7bd0e226
DV
3609static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3610{
3611 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3612}
3613
df97729f
ID
3614static inline unsigned long
3615timespec_to_jiffies_timeout(const struct timespec *value)
3616{
3617 unsigned long j = timespec_to_jiffies(value);
3618
3619 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3620}
3621
dce56b3c
PZ
3622/*
3623 * If you need to wait X milliseconds between events A and B, but event B
3624 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3625 * when event A happened, then just before event B you call this function and
3626 * pass the timestamp as the first argument, and X as the second argument.
3627 */
3628static inline void
3629wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3630{
ec5e0cfb 3631 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3632
3633 /*
3634 * Don't re-read the value of "jiffies" every time since it may change
3635 * behind our back and break the math.
3636 */
3637 tmp_jiffies = jiffies;
3638 target_jiffies = timestamp_jiffies +
3639 msecs_to_jiffies_timeout(to_wait_ms);
3640
3641 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3642 remaining_jiffies = target_jiffies - tmp_jiffies;
3643 while (remaining_jiffies)
3644 remaining_jiffies =
3645 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3646 }
3647}
3648
0bc40be8 3649static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
581c26e8
JH
3650 struct drm_i915_gem_request *req)
3651{
0bc40be8
TU
3652 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3653 i915_gem_request_assign(&engine->trace_irq_req, req);
581c26e8
JH
3654}
3655
1da177e4 3656#endif
This page took 1.440143 seconds and 5 git commands to generate.