drm/i915/chv: Preliminary interrupt support for Cherryview
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_irq.c
CommitLineData
0d6aa60b 1/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
1da177e4 2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
63eeaf38 31#include <linux/sysrq.h>
5a0e3ad6 32#include <linux/slab.h>
b2c88f5b 33#include <linux/circ_buf.h>
760285e7
DH
34#include <drm/drmP.h>
35#include <drm/i915_drm.h>
1da177e4 36#include "i915_drv.h"
1c5d22f7 37#include "i915_trace.h"
79e53945 38#include "intel_drv.h"
1da177e4 39
e5868a31
EE
40static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
73c352a2 50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
e5868a31
EE
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
704cfb87 65static const u32 hpd_status_g4x[] = {
e5868a31
EE
66 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
e5868a31
EE
74static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
5c502442 83/* IIR can theoretically queue up two events. Be paranoid. */
f86f3fb0 84#define GEN8_IRQ_RESET_NDX(type, which) do { \
5c502442
PZ
85 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
f86f3fb0 94#define GEN5_IRQ_RESET(type) do { \
a9d356a6 95 I915_WRITE(type##IMR, 0xffffffff); \
5c502442 96 POSTING_READ(type##IMR); \
a9d356a6 97 I915_WRITE(type##IER, 0); \
5c502442
PZ
98 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
a9d356a6
PZ
102} while (0)
103
337ba017
PZ
104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
35079899 119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
337ba017 120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
35079899
PZ
121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
337ba017 127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
35079899
PZ
128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
036a4a7d 133/* For display hotplug interrupt */
995b6762 134static void
2d1013dd 135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
036a4a7d 136{
4bc9d430
DV
137 assert_spin_locked(&dev_priv->irq_lock);
138
730488b2 139 if (WARN_ON(dev_priv->pm.irqs_disabled))
c67a470b 140 return;
c67a470b 141
1ec14ad3
CW
142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 145 POSTING_READ(DEIMR);
036a4a7d
ZW
146 }
147}
148
0ff9800a 149static void
2d1013dd 150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
036a4a7d 151{
4bc9d430
DV
152 assert_spin_locked(&dev_priv->irq_lock);
153
730488b2 154 if (WARN_ON(dev_priv->pm.irqs_disabled))
c67a470b 155 return;
c67a470b 156
1ec14ad3
CW
157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 160 POSTING_READ(DEIMR);
036a4a7d
ZW
161 }
162}
163
43eaea13
PZ
164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
730488b2 176 if (WARN_ON(dev_priv->pm.irqs_disabled))
c67a470b 177 return;
c67a470b 178
43eaea13
PZ
179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
185void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
190void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
edbfdb45
PZ
195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
605cd25b 205 uint32_t new_val;
edbfdb45
PZ
206
207 assert_spin_locked(&dev_priv->irq_lock);
208
730488b2 209 if (WARN_ON(dev_priv->pm.irqs_disabled))
c67a470b 210 return;
c67a470b 211
605cd25b 212 new_val = dev_priv->pm_irq_mask;
f52ecbcf
PZ
213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
605cd25b
PZ
216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
f52ecbcf
PZ
219 POSTING_READ(GEN6_PMIMR);
220 }
edbfdb45
PZ
221}
222
223void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
228void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
8664281b
PZ
233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
4bc9d430
DV
239 assert_spin_locked(&dev_priv->irq_lock);
240
8664281b
PZ
241 for_each_pipe(pipe) {
242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
251static bool cpt_can_enable_serr_int(struct drm_device *dev)
252{
253 struct drm_i915_private *dev_priv = dev->dev_private;
254 enum pipe pipe;
255 struct intel_crtc *crtc;
256
fee884ed
DV
257 assert_spin_locked(&dev_priv->irq_lock);
258
8664281b
PZ
259 for_each_pipe(pipe) {
260 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
261
262 if (crtc->pch_fifo_underrun_disabled)
263 return false;
264 }
265
266 return true;
267}
268
2d9d2b0b
VS
269static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
270{
271 struct drm_i915_private *dev_priv = dev->dev_private;
272 u32 reg = PIPESTAT(pipe);
273 u32 pipestat = I915_READ(reg) & 0x7fff0000;
274
275 assert_spin_locked(&dev_priv->irq_lock);
276
277 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
278 POSTING_READ(reg);
279}
280
8664281b
PZ
281static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
282 enum pipe pipe, bool enable)
283{
284 struct drm_i915_private *dev_priv = dev->dev_private;
285 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
286 DE_PIPEB_FIFO_UNDERRUN;
287
288 if (enable)
289 ironlake_enable_display_irq(dev_priv, bit);
290 else
291 ironlake_disable_display_irq(dev_priv, bit);
292}
293
294static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
7336df65 295 enum pipe pipe, bool enable)
8664281b
PZ
296{
297 struct drm_i915_private *dev_priv = dev->dev_private;
8664281b 298 if (enable) {
7336df65
DV
299 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
300
8664281b
PZ
301 if (!ivb_can_enable_err_int(dev))
302 return;
303
8664281b
PZ
304 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
305 } else {
7336df65
DV
306 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
307
308 /* Change the state _after_ we've read out the current one. */
8664281b 309 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
7336df65
DV
310
311 if (!was_enabled &&
312 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
313 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
314 pipe_name(pipe));
315 }
8664281b
PZ
316 }
317}
318
38d83c96
DV
319static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
320 enum pipe pipe, bool enable)
321{
322 struct drm_i915_private *dev_priv = dev->dev_private;
323
324 assert_spin_locked(&dev_priv->irq_lock);
325
326 if (enable)
327 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
328 else
329 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
330 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
331 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
332}
333
fee884ed
DV
334/**
335 * ibx_display_interrupt_update - update SDEIMR
336 * @dev_priv: driver private
337 * @interrupt_mask: mask of interrupt bits to update
338 * @enabled_irq_mask: mask of interrupt bits to enable
339 */
340static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
341 uint32_t interrupt_mask,
342 uint32_t enabled_irq_mask)
343{
344 uint32_t sdeimr = I915_READ(SDEIMR);
345 sdeimr &= ~interrupt_mask;
346 sdeimr |= (~enabled_irq_mask & interrupt_mask);
347
348 assert_spin_locked(&dev_priv->irq_lock);
349
730488b2 350 if (WARN_ON(dev_priv->pm.irqs_disabled))
c67a470b 351 return;
c67a470b 352
fee884ed
DV
353 I915_WRITE(SDEIMR, sdeimr);
354 POSTING_READ(SDEIMR);
355}
356#define ibx_enable_display_interrupt(dev_priv, bits) \
357 ibx_display_interrupt_update((dev_priv), (bits), (bits))
358#define ibx_disable_display_interrupt(dev_priv, bits) \
359 ibx_display_interrupt_update((dev_priv), (bits), 0)
360
de28075d
DV
361static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
362 enum transcoder pch_transcoder,
8664281b
PZ
363 bool enable)
364{
8664281b 365 struct drm_i915_private *dev_priv = dev->dev_private;
de28075d
DV
366 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
367 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
8664281b
PZ
368
369 if (enable)
fee884ed 370 ibx_enable_display_interrupt(dev_priv, bit);
8664281b 371 else
fee884ed 372 ibx_disable_display_interrupt(dev_priv, bit);
8664281b
PZ
373}
374
375static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
376 enum transcoder pch_transcoder,
377 bool enable)
378{
379 struct drm_i915_private *dev_priv = dev->dev_private;
380
381 if (enable) {
1dd246fb
DV
382 I915_WRITE(SERR_INT,
383 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
384
8664281b
PZ
385 if (!cpt_can_enable_serr_int(dev))
386 return;
387
fee884ed 388 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
8664281b 389 } else {
1dd246fb
DV
390 uint32_t tmp = I915_READ(SERR_INT);
391 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
392
393 /* Change the state _after_ we've read out the current one. */
fee884ed 394 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
1dd246fb
DV
395
396 if (!was_enabled &&
397 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
398 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
399 transcoder_name(pch_transcoder));
400 }
8664281b 401 }
8664281b
PZ
402}
403
404/**
405 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
406 * @dev: drm device
407 * @pipe: pipe
408 * @enable: true if we want to report FIFO underrun errors, false otherwise
409 *
410 * This function makes us disable or enable CPU fifo underruns for a specific
411 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
412 * reporting for one pipe may also disable all the other CPU error interruts for
413 * the other pipes, due to the fact that there's just one interrupt mask/enable
414 * bit for all the pipes.
415 *
416 * Returns the previous state of underrun reporting.
417 */
f88d42f1
ID
418bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
419 enum pipe pipe, bool enable)
8664281b
PZ
420{
421 struct drm_i915_private *dev_priv = dev->dev_private;
422 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8664281b
PZ
424 bool ret;
425
77961eb9
ID
426 assert_spin_locked(&dev_priv->irq_lock);
427
8664281b
PZ
428 ret = !intel_crtc->cpu_fifo_underrun_disabled;
429
430 if (enable == ret)
431 goto done;
432
433 intel_crtc->cpu_fifo_underrun_disabled = !enable;
434
2d9d2b0b
VS
435 if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
436 i9xx_clear_fifo_underrun(dev, pipe);
437 else if (IS_GEN5(dev) || IS_GEN6(dev))
8664281b
PZ
438 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
439 else if (IS_GEN7(dev))
7336df65 440 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
38d83c96
DV
441 else if (IS_GEN8(dev))
442 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
8664281b
PZ
443
444done:
f88d42f1
ID
445 return ret;
446}
447
448bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
449 enum pipe pipe, bool enable)
450{
451 struct drm_i915_private *dev_priv = dev->dev_private;
452 unsigned long flags;
453 bool ret;
454
455 spin_lock_irqsave(&dev_priv->irq_lock, flags);
456 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
8664281b 457 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
f88d42f1 458
8664281b
PZ
459 return ret;
460}
461
91d181dd
ID
462static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
463 enum pipe pipe)
464{
465 struct drm_i915_private *dev_priv = dev->dev_private;
466 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
467 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
468
469 return !intel_crtc->cpu_fifo_underrun_disabled;
470}
471
8664281b
PZ
472/**
473 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
474 * @dev: drm device
475 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
476 * @enable: true if we want to report FIFO underrun errors, false otherwise
477 *
478 * This function makes us disable or enable PCH fifo underruns for a specific
479 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
480 * underrun reporting for one transcoder may also disable all the other PCH
481 * error interruts for the other transcoders, due to the fact that there's just
482 * one interrupt mask/enable bit for all the transcoders.
483 *
484 * Returns the previous state of underrun reporting.
485 */
486bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
487 enum transcoder pch_transcoder,
488 bool enable)
489{
490 struct drm_i915_private *dev_priv = dev->dev_private;
de28075d
DV
491 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8664281b
PZ
493 unsigned long flags;
494 bool ret;
495
de28075d
DV
496 /*
497 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
498 * has only one pch transcoder A that all pipes can use. To avoid racy
499 * pch transcoder -> pipe lookups from interrupt code simply store the
500 * underrun statistics in crtc A. Since we never expose this anywhere
501 * nor use it outside of the fifo underrun code here using the "wrong"
502 * crtc on LPT won't cause issues.
503 */
8664281b
PZ
504
505 spin_lock_irqsave(&dev_priv->irq_lock, flags);
506
507 ret = !intel_crtc->pch_fifo_underrun_disabled;
508
509 if (enable == ret)
510 goto done;
511
512 intel_crtc->pch_fifo_underrun_disabled = !enable;
513
514 if (HAS_PCH_IBX(dev))
de28075d 515 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
8664281b
PZ
516 else
517 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
518
519done:
520 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
521 return ret;
522}
523
524
b5ea642a 525static void
755e9019
ID
526__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
527 u32 enable_mask, u32 status_mask)
7c463586 528{
46c06a30 529 u32 reg = PIPESTAT(pipe);
755e9019 530 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
7c463586 531
b79480ba
DV
532 assert_spin_locked(&dev_priv->irq_lock);
533
04feced9
VS
534 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
535 status_mask & ~PIPESTAT_INT_STATUS_MASK,
536 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
537 pipe_name(pipe), enable_mask, status_mask))
755e9019
ID
538 return;
539
540 if ((pipestat & enable_mask) == enable_mask)
46c06a30
VS
541 return;
542
91d181dd
ID
543 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
544
46c06a30 545 /* Enable the interrupt, clear any pending status */
755e9019 546 pipestat |= enable_mask | status_mask;
46c06a30
VS
547 I915_WRITE(reg, pipestat);
548 POSTING_READ(reg);
7c463586
KP
549}
550
b5ea642a 551static void
755e9019
ID
552__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
553 u32 enable_mask, u32 status_mask)
7c463586 554{
46c06a30 555 u32 reg = PIPESTAT(pipe);
755e9019 556 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
7c463586 557
b79480ba
DV
558 assert_spin_locked(&dev_priv->irq_lock);
559
04feced9
VS
560 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
561 status_mask & ~PIPESTAT_INT_STATUS_MASK,
562 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
563 pipe_name(pipe), enable_mask, status_mask))
46c06a30
VS
564 return;
565
755e9019
ID
566 if ((pipestat & enable_mask) == 0)
567 return;
568
91d181dd
ID
569 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
570
755e9019 571 pipestat &= ~enable_mask;
46c06a30
VS
572 I915_WRITE(reg, pipestat);
573 POSTING_READ(reg);
7c463586
KP
574}
575
10c59c51
ID
576static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
577{
578 u32 enable_mask = status_mask << 16;
579
580 /*
581 * On pipe A we don't support the PSR interrupt yet, on pipe B the
582 * same bit MBZ.
583 */
584 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
585 return 0;
586
587 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
588 SPRITE0_FLIP_DONE_INT_EN_VLV |
589 SPRITE1_FLIP_DONE_INT_EN_VLV);
590 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
591 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
592 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
593 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
594
595 return enable_mask;
596}
597
755e9019
ID
598void
599i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
600 u32 status_mask)
601{
602 u32 enable_mask;
603
10c59c51
ID
604 if (IS_VALLEYVIEW(dev_priv->dev))
605 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
606 status_mask);
607 else
608 enable_mask = status_mask << 16;
755e9019
ID
609 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
610}
611
612void
613i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
614 u32 status_mask)
615{
616 u32 enable_mask;
617
10c59c51
ID
618 if (IS_VALLEYVIEW(dev_priv->dev))
619 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
620 status_mask);
621 else
622 enable_mask = status_mask << 16;
755e9019
ID
623 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
624}
625
01c66889 626/**
f49e38dd 627 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
01c66889 628 */
f49e38dd 629static void i915_enable_asle_pipestat(struct drm_device *dev)
01c66889 630{
2d1013dd 631 struct drm_i915_private *dev_priv = dev->dev_private;
1ec14ad3
CW
632 unsigned long irqflags;
633
f49e38dd
JN
634 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
635 return;
636
1ec14ad3 637 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
01c66889 638
755e9019 639 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
f898780b 640 if (INTEL_INFO(dev)->gen >= 4)
3b6c42e8 641 i915_enable_pipestat(dev_priv, PIPE_A,
755e9019 642 PIPE_LEGACY_BLC_EVENT_STATUS);
1ec14ad3
CW
643
644 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
01c66889
ZY
645}
646
0a3e67a4
JB
647/**
648 * i915_pipe_enabled - check if a pipe is enabled
649 * @dev: DRM device
650 * @pipe: pipe to check
651 *
652 * Reading certain registers when the pipe is disabled can hang the chip.
653 * Use this routine to make sure the PLL is running and the pipe is active
654 * before reading such registers if unsure.
655 */
656static int
657i915_pipe_enabled(struct drm_device *dev, int pipe)
658{
2d1013dd 659 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56 660
a01025af
DV
661 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
662 /* Locking is horribly broken here, but whatever. */
663 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
71f8ba6b 665
a01025af
DV
666 return intel_crtc->active;
667 } else {
668 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
669 }
0a3e67a4
JB
670}
671
4cdb83ec
VS
672static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
673{
674 /* Gen2 doesn't have a hardware frame counter */
675 return 0;
676}
677
42f52ef8
KP
678/* Called from drm generic code, passed a 'crtc', which
679 * we use as a pipe index
680 */
f71d4af4 681static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
0a3e67a4 682{
2d1013dd 683 struct drm_i915_private *dev_priv = dev->dev_private;
0a3e67a4
JB
684 unsigned long high_frame;
685 unsigned long low_frame;
391f75e2 686 u32 high1, high2, low, pixel, vbl_start;
0a3e67a4
JB
687
688 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 689 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 690 "pipe %c\n", pipe_name(pipe));
0a3e67a4
JB
691 return 0;
692 }
693
391f75e2
VS
694 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
695 struct intel_crtc *intel_crtc =
696 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
697 const struct drm_display_mode *mode =
698 &intel_crtc->config.adjusted_mode;
699
700 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
701 } else {
a2d213dd 702 enum transcoder cpu_transcoder = (enum transcoder) pipe;
391f75e2
VS
703 u32 htotal;
704
705 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
706 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
707
708 vbl_start *= htotal;
709 }
710
9db4a9c7
JB
711 high_frame = PIPEFRAME(pipe);
712 low_frame = PIPEFRAMEPIXEL(pipe);
5eddb70b 713
0a3e67a4
JB
714 /*
715 * High & low register fields aren't synchronized, so make sure
716 * we get a low value that's stable across two reads of the high
717 * register.
718 */
719 do {
5eddb70b 720 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
391f75e2 721 low = I915_READ(low_frame);
5eddb70b 722 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
0a3e67a4
JB
723 } while (high1 != high2);
724
5eddb70b 725 high1 >>= PIPE_FRAME_HIGH_SHIFT;
391f75e2 726 pixel = low & PIPE_PIXEL_MASK;
5eddb70b 727 low >>= PIPE_FRAME_LOW_SHIFT;
391f75e2
VS
728
729 /*
730 * The frame counter increments at beginning of active.
731 * Cook up a vblank counter by also checking the pixel
732 * counter against vblank start.
733 */
edc08d0a 734 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
0a3e67a4
JB
735}
736
f71d4af4 737static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
9880b7a5 738{
2d1013dd 739 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 740 int reg = PIPE_FRMCOUNT_GM45(pipe);
9880b7a5
JB
741
742 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 743 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 744 "pipe %c\n", pipe_name(pipe));
9880b7a5
JB
745 return 0;
746 }
747
748 return I915_READ(reg);
749}
750
ad3543ed
MK
751/* raw reads, only for fast reads of display block, no need for forcewake etc. */
752#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
ad3543ed 753
a225f079
VS
754static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
755{
756 struct drm_device *dev = crtc->base.dev;
757 struct drm_i915_private *dev_priv = dev->dev_private;
758 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
759 enum pipe pipe = crtc->pipe;
760 int vtotal = mode->crtc_vtotal;
761 int position;
762
763 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
764 vtotal /= 2;
765
766 if (IS_GEN2(dev))
767 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
768 else
769 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
770
771 /*
772 * Scanline counter increments at leading edge of hsync, and
773 * it starts counting from vtotal-1 on the first active line.
774 * That means the scanline counter value is always one less
775 * than what we would expect. Ie. just after start of vblank,
776 * which also occurs at start of hsync (on the last active line),
777 * the scanline counter will read vblank_start-1.
778 */
779 return (position + 1) % vtotal;
780}
781
f71d4af4 782static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
abca9e45
VS
783 unsigned int flags, int *vpos, int *hpos,
784 ktime_t *stime, ktime_t *etime)
0af7e4df 785{
c2baf4b7
VS
786 struct drm_i915_private *dev_priv = dev->dev_private;
787 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
789 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
3aa18df8 790 int position;
78e8fc6b 791 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
0af7e4df
MK
792 bool in_vbl = true;
793 int ret = 0;
ad3543ed 794 unsigned long irqflags;
0af7e4df 795
c2baf4b7 796 if (!intel_crtc->active) {
0af7e4df 797 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
9db4a9c7 798 "pipe %c\n", pipe_name(pipe));
0af7e4df
MK
799 return 0;
800 }
801
c2baf4b7 802 htotal = mode->crtc_htotal;
78e8fc6b 803 hsync_start = mode->crtc_hsync_start;
c2baf4b7
VS
804 vtotal = mode->crtc_vtotal;
805 vbl_start = mode->crtc_vblank_start;
806 vbl_end = mode->crtc_vblank_end;
0af7e4df 807
d31faf65
VS
808 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
809 vbl_start = DIV_ROUND_UP(vbl_start, 2);
810 vbl_end /= 2;
811 vtotal /= 2;
812 }
813
c2baf4b7
VS
814 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
815
ad3543ed
MK
816 /*
817 * Lock uncore.lock, as we will do multiple timing critical raw
818 * register reads, potentially with preemption disabled, so the
819 * following code must not block on uncore.lock.
820 */
821 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
78e8fc6b 822
ad3543ed
MK
823 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
824
825 /* Get optional system timestamp before query. */
826 if (stime)
827 *stime = ktime_get();
828
7c06b08a 829 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
0af7e4df
MK
830 /* No obvious pixelcount register. Only query vertical
831 * scanout position from Display scan line register.
832 */
a225f079 833 position = __intel_get_crtc_scanline(intel_crtc);
0af7e4df
MK
834 } else {
835 /* Have access to pixelcount since start of frame.
836 * We can split this into vertical and horizontal
837 * scanout position.
838 */
ad3543ed 839 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
0af7e4df 840
3aa18df8
VS
841 /* convert to pixel counts */
842 vbl_start *= htotal;
843 vbl_end *= htotal;
844 vtotal *= htotal;
78e8fc6b
VS
845
846 /*
847 * Start of vblank interrupt is triggered at start of hsync,
848 * just prior to the first active line of vblank. However we
849 * consider lines to start at the leading edge of horizontal
850 * active. So, should we get here before we've crossed into
851 * the horizontal active of the first line in vblank, we would
852 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
853 * always add htotal-hsync_start to the current pixel position.
854 */
855 position = (position + htotal - hsync_start) % vtotal;
0af7e4df
MK
856 }
857
ad3543ed
MK
858 /* Get optional system timestamp after query. */
859 if (etime)
860 *etime = ktime_get();
861
862 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
863
864 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
865
3aa18df8
VS
866 in_vbl = position >= vbl_start && position < vbl_end;
867
868 /*
869 * While in vblank, position will be negative
870 * counting up towards 0 at vbl_end. And outside
871 * vblank, position will be positive counting
872 * up since vbl_end.
873 */
874 if (position >= vbl_start)
875 position -= vbl_end;
876 else
877 position += vtotal - vbl_end;
0af7e4df 878
7c06b08a 879 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3aa18df8
VS
880 *vpos = position;
881 *hpos = 0;
882 } else {
883 *vpos = position / htotal;
884 *hpos = position - (*vpos * htotal);
885 }
0af7e4df 886
0af7e4df
MK
887 /* In vblank? */
888 if (in_vbl)
889 ret |= DRM_SCANOUTPOS_INVBL;
890
891 return ret;
892}
893
a225f079
VS
894int intel_get_crtc_scanline(struct intel_crtc *crtc)
895{
896 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
897 unsigned long irqflags;
898 int position;
899
900 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
901 position = __intel_get_crtc_scanline(crtc);
902 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
903
904 return position;
905}
906
f71d4af4 907static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
0af7e4df
MK
908 int *max_error,
909 struct timeval *vblank_time,
910 unsigned flags)
911{
4041b853 912 struct drm_crtc *crtc;
0af7e4df 913
7eb552ae 914 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
4041b853 915 DRM_ERROR("Invalid crtc %d\n", pipe);
0af7e4df
MK
916 return -EINVAL;
917 }
918
919 /* Get drm_crtc to timestamp: */
4041b853
CW
920 crtc = intel_get_crtc_for_pipe(dev, pipe);
921 if (crtc == NULL) {
922 DRM_ERROR("Invalid crtc %d\n", pipe);
923 return -EINVAL;
924 }
925
926 if (!crtc->enabled) {
927 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
928 return -EBUSY;
929 }
0af7e4df
MK
930
931 /* Helper routine in DRM core does all the work: */
4041b853
CW
932 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
933 vblank_time, flags,
7da903ef
VS
934 crtc,
935 &to_intel_crtc(crtc)->config.adjusted_mode);
0af7e4df
MK
936}
937
67c347ff
JN
938static bool intel_hpd_irq_event(struct drm_device *dev,
939 struct drm_connector *connector)
321a1b30
EE
940{
941 enum drm_connector_status old_status;
942
943 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
944 old_status = connector->status;
945
946 connector->status = connector->funcs->detect(connector, false);
67c347ff
JN
947 if (old_status == connector->status)
948 return false;
949
950 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
321a1b30
EE
951 connector->base.id,
952 drm_get_connector_name(connector),
67c347ff
JN
953 drm_get_connector_status_name(old_status),
954 drm_get_connector_status_name(connector->status));
955
956 return true;
321a1b30
EE
957}
958
5ca58282
JB
959/*
960 * Handle hotplug events outside the interrupt handler proper.
961 */
ac4c16c5
EE
962#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
963
5ca58282
JB
964static void i915_hotplug_work_func(struct work_struct *work)
965{
2d1013dd
JN
966 struct drm_i915_private *dev_priv =
967 container_of(work, struct drm_i915_private, hotplug_work);
5ca58282 968 struct drm_device *dev = dev_priv->dev;
c31c4ba3 969 struct drm_mode_config *mode_config = &dev->mode_config;
cd569aed
EE
970 struct intel_connector *intel_connector;
971 struct intel_encoder *intel_encoder;
972 struct drm_connector *connector;
973 unsigned long irqflags;
974 bool hpd_disabled = false;
321a1b30 975 bool changed = false;
142e2398 976 u32 hpd_event_bits;
4ef69c7a 977
52d7eced
DV
978 /* HPD irq before everything is fully set up. */
979 if (!dev_priv->enable_hotplug_processing)
980 return;
981
a65e34c7 982 mutex_lock(&mode_config->mutex);
e67189ab
JB
983 DRM_DEBUG_KMS("running encoder hotplug functions\n");
984
cd569aed 985 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
142e2398
EE
986
987 hpd_event_bits = dev_priv->hpd_event_bits;
988 dev_priv->hpd_event_bits = 0;
cd569aed
EE
989 list_for_each_entry(connector, &mode_config->connector_list, head) {
990 intel_connector = to_intel_connector(connector);
991 intel_encoder = intel_connector->encoder;
992 if (intel_encoder->hpd_pin > HPD_NONE &&
993 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
994 connector->polled == DRM_CONNECTOR_POLL_HPD) {
995 DRM_INFO("HPD interrupt storm detected on connector %s: "
996 "switching from hotplug detection to polling\n",
997 drm_get_connector_name(connector));
998 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
999 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1000 | DRM_CONNECTOR_POLL_DISCONNECT;
1001 hpd_disabled = true;
1002 }
142e2398
EE
1003 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1004 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1005 drm_get_connector_name(connector), intel_encoder->hpd_pin);
1006 }
cd569aed
EE
1007 }
1008 /* if there were no outputs to poll, poll was disabled,
1009 * therefore make sure it's enabled when disabling HPD on
1010 * some connectors */
ac4c16c5 1011 if (hpd_disabled) {
cd569aed 1012 drm_kms_helper_poll_enable(dev);
ac4c16c5
EE
1013 mod_timer(&dev_priv->hotplug_reenable_timer,
1014 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1015 }
cd569aed
EE
1016
1017 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1018
321a1b30
EE
1019 list_for_each_entry(connector, &mode_config->connector_list, head) {
1020 intel_connector = to_intel_connector(connector);
1021 intel_encoder = intel_connector->encoder;
1022 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1023 if (intel_encoder->hot_plug)
1024 intel_encoder->hot_plug(intel_encoder);
1025 if (intel_hpd_irq_event(dev, connector))
1026 changed = true;
1027 }
1028 }
40ee3381
KP
1029 mutex_unlock(&mode_config->mutex);
1030
321a1b30
EE
1031 if (changed)
1032 drm_kms_helper_hotplug_event(dev);
5ca58282
JB
1033}
1034
3ca1cced
VS
1035static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1036{
1037 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1038}
1039
d0ecd7e2 1040static void ironlake_rps_change_irq_handler(struct drm_device *dev)
f97108d1 1041{
2d1013dd 1042 struct drm_i915_private *dev_priv = dev->dev_private;
b5b72e89 1043 u32 busy_up, busy_down, max_avg, min_avg;
9270388e 1044 u8 new_delay;
9270388e 1045
d0ecd7e2 1046 spin_lock(&mchdev_lock);
f97108d1 1047
73edd18f
DV
1048 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1049
20e4d407 1050 new_delay = dev_priv->ips.cur_delay;
9270388e 1051
7648fa99 1052 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
b5b72e89
MG
1053 busy_up = I915_READ(RCPREVBSYTUPAVG);
1054 busy_down = I915_READ(RCPREVBSYTDNAVG);
f97108d1
JB
1055 max_avg = I915_READ(RCBMAXAVG);
1056 min_avg = I915_READ(RCBMINAVG);
1057
1058 /* Handle RCS change request from hw */
b5b72e89 1059 if (busy_up > max_avg) {
20e4d407
DV
1060 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1061 new_delay = dev_priv->ips.cur_delay - 1;
1062 if (new_delay < dev_priv->ips.max_delay)
1063 new_delay = dev_priv->ips.max_delay;
b5b72e89 1064 } else if (busy_down < min_avg) {
20e4d407
DV
1065 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1066 new_delay = dev_priv->ips.cur_delay + 1;
1067 if (new_delay > dev_priv->ips.min_delay)
1068 new_delay = dev_priv->ips.min_delay;
f97108d1
JB
1069 }
1070
7648fa99 1071 if (ironlake_set_drps(dev, new_delay))
20e4d407 1072 dev_priv->ips.cur_delay = new_delay;
f97108d1 1073
d0ecd7e2 1074 spin_unlock(&mchdev_lock);
9270388e 1075
f97108d1
JB
1076 return;
1077}
1078
549f7365
CW
1079static void notify_ring(struct drm_device *dev,
1080 struct intel_ring_buffer *ring)
1081{
475553de
CW
1082 if (ring->obj == NULL)
1083 return;
1084
814e9b57 1085 trace_i915_gem_request_complete(ring);
9862e600 1086
549f7365 1087 wake_up_all(&ring->irq_queue);
10cd45b6 1088 i915_queue_hangcheck(dev);
549f7365
CW
1089}
1090
4912d041 1091static void gen6_pm_rps_work(struct work_struct *work)
3b8d8d91 1092{
2d1013dd
JN
1093 struct drm_i915_private *dev_priv =
1094 container_of(work, struct drm_i915_private, rps.work);
edbfdb45 1095 u32 pm_iir;
dd75fdc8 1096 int new_delay, adj;
4912d041 1097
59cdb63d 1098 spin_lock_irq(&dev_priv->irq_lock);
c6a828d3
DV
1099 pm_iir = dev_priv->rps.pm_iir;
1100 dev_priv->rps.pm_iir = 0;
4848405c 1101 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
a6706b45 1102 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
59cdb63d 1103 spin_unlock_irq(&dev_priv->irq_lock);
3b8d8d91 1104
60611c13 1105 /* Make sure we didn't queue anything we're not going to process. */
a6706b45 1106 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
60611c13 1107
a6706b45 1108 if ((pm_iir & dev_priv->pm_rps_events) == 0)
3b8d8d91
JB
1109 return;
1110
4fc688ce 1111 mutex_lock(&dev_priv->rps.hw_lock);
7b9e0ae6 1112
dd75fdc8 1113 adj = dev_priv->rps.last_adj;
7425034a 1114 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
dd75fdc8
CW
1115 if (adj > 0)
1116 adj *= 2;
1117 else
1118 adj = 1;
b39fb297 1119 new_delay = dev_priv->rps.cur_freq + adj;
7425034a
VS
1120
1121 /*
1122 * For better performance, jump directly
1123 * to RPe if we're below it.
1124 */
b39fb297
BW
1125 if (new_delay < dev_priv->rps.efficient_freq)
1126 new_delay = dev_priv->rps.efficient_freq;
dd75fdc8 1127 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
b39fb297
BW
1128 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1129 new_delay = dev_priv->rps.efficient_freq;
dd75fdc8 1130 else
b39fb297 1131 new_delay = dev_priv->rps.min_freq_softlimit;
dd75fdc8
CW
1132 adj = 0;
1133 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1134 if (adj < 0)
1135 adj *= 2;
1136 else
1137 adj = -1;
b39fb297 1138 new_delay = dev_priv->rps.cur_freq + adj;
dd75fdc8 1139 } else { /* unknown event */
b39fb297 1140 new_delay = dev_priv->rps.cur_freq;
dd75fdc8 1141 }
3b8d8d91 1142
79249636
BW
1143 /* sysfs frequency interfaces may have snuck in while servicing the
1144 * interrupt
1145 */
1272e7b8 1146 new_delay = clamp_t(int, new_delay,
b39fb297
BW
1147 dev_priv->rps.min_freq_softlimit,
1148 dev_priv->rps.max_freq_softlimit);
27544369 1149
b39fb297 1150 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
dd75fdc8
CW
1151
1152 if (IS_VALLEYVIEW(dev_priv->dev))
1153 valleyview_set_rps(dev_priv->dev, new_delay);
1154 else
1155 gen6_set_rps(dev_priv->dev, new_delay);
3b8d8d91 1156
4fc688ce 1157 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91
JB
1158}
1159
e3689190
BW
1160
1161/**
1162 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1163 * occurred.
1164 * @work: workqueue struct
1165 *
1166 * Doesn't actually do anything except notify userspace. As a consequence of
1167 * this event, userspace should try to remap the bad rows since statistically
1168 * it is likely the same row is more likely to go bad again.
1169 */
1170static void ivybridge_parity_work(struct work_struct *work)
1171{
2d1013dd
JN
1172 struct drm_i915_private *dev_priv =
1173 container_of(work, struct drm_i915_private, l3_parity.error_work);
e3689190 1174 u32 error_status, row, bank, subbank;
35a85ac6 1175 char *parity_event[6];
e3689190
BW
1176 uint32_t misccpctl;
1177 unsigned long flags;
35a85ac6 1178 uint8_t slice = 0;
e3689190
BW
1179
1180 /* We must turn off DOP level clock gating to access the L3 registers.
1181 * In order to prevent a get/put style interface, acquire struct mutex
1182 * any time we access those registers.
1183 */
1184 mutex_lock(&dev_priv->dev->struct_mutex);
1185
35a85ac6
BW
1186 /* If we've screwed up tracking, just let the interrupt fire again */
1187 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1188 goto out;
1189
e3689190
BW
1190 misccpctl = I915_READ(GEN7_MISCCPCTL);
1191 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1192 POSTING_READ(GEN7_MISCCPCTL);
1193
35a85ac6
BW
1194 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1195 u32 reg;
e3689190 1196
35a85ac6
BW
1197 slice--;
1198 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1199 break;
e3689190 1200
35a85ac6 1201 dev_priv->l3_parity.which_slice &= ~(1<<slice);
e3689190 1202
35a85ac6 1203 reg = GEN7_L3CDERRST1 + (slice * 0x200);
e3689190 1204
35a85ac6
BW
1205 error_status = I915_READ(reg);
1206 row = GEN7_PARITY_ERROR_ROW(error_status);
1207 bank = GEN7_PARITY_ERROR_BANK(error_status);
1208 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1209
1210 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1211 POSTING_READ(reg);
1212
1213 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1214 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1215 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1216 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1217 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1218 parity_event[5] = NULL;
1219
5bdebb18 1220 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
35a85ac6 1221 KOBJ_CHANGE, parity_event);
e3689190 1222
35a85ac6
BW
1223 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1224 slice, row, bank, subbank);
e3689190 1225
35a85ac6
BW
1226 kfree(parity_event[4]);
1227 kfree(parity_event[3]);
1228 kfree(parity_event[2]);
1229 kfree(parity_event[1]);
1230 }
e3689190 1231
35a85ac6 1232 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
e3689190 1233
35a85ac6
BW
1234out:
1235 WARN_ON(dev_priv->l3_parity.which_slice);
1236 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1237 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1238 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1239
1240 mutex_unlock(&dev_priv->dev->struct_mutex);
e3689190
BW
1241}
1242
35a85ac6 1243static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
e3689190 1244{
2d1013dd 1245 struct drm_i915_private *dev_priv = dev->dev_private;
e3689190 1246
040d2baa 1247 if (!HAS_L3_DPF(dev))
e3689190
BW
1248 return;
1249
d0ecd7e2 1250 spin_lock(&dev_priv->irq_lock);
35a85ac6 1251 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
d0ecd7e2 1252 spin_unlock(&dev_priv->irq_lock);
e3689190 1253
35a85ac6
BW
1254 iir &= GT_PARITY_ERROR(dev);
1255 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1256 dev_priv->l3_parity.which_slice |= 1 << 1;
1257
1258 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1259 dev_priv->l3_parity.which_slice |= 1 << 0;
1260
a4da4fa4 1261 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
e3689190
BW
1262}
1263
f1af8fc1
PZ
1264static void ilk_gt_irq_handler(struct drm_device *dev,
1265 struct drm_i915_private *dev_priv,
1266 u32 gt_iir)
1267{
1268 if (gt_iir &
1269 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1270 notify_ring(dev, &dev_priv->ring[RCS]);
1271 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1272 notify_ring(dev, &dev_priv->ring[VCS]);
1273}
1274
e7b4c6b1
DV
1275static void snb_gt_irq_handler(struct drm_device *dev,
1276 struct drm_i915_private *dev_priv,
1277 u32 gt_iir)
1278{
1279
cc609d5d
BW
1280 if (gt_iir &
1281 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
e7b4c6b1 1282 notify_ring(dev, &dev_priv->ring[RCS]);
cc609d5d 1283 if (gt_iir & GT_BSD_USER_INTERRUPT)
e7b4c6b1 1284 notify_ring(dev, &dev_priv->ring[VCS]);
cc609d5d 1285 if (gt_iir & GT_BLT_USER_INTERRUPT)
e7b4c6b1
DV
1286 notify_ring(dev, &dev_priv->ring[BCS]);
1287
cc609d5d
BW
1288 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1289 GT_BSD_CS_ERROR_INTERRUPT |
1290 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
58174462
MK
1291 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1292 gt_iir);
e7b4c6b1 1293 }
e3689190 1294
35a85ac6
BW
1295 if (gt_iir & GT_PARITY_ERROR(dev))
1296 ivybridge_parity_error_irq_handler(dev, gt_iir);
e7b4c6b1
DV
1297}
1298
abd58f01
BW
1299static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1300 struct drm_i915_private *dev_priv,
1301 u32 master_ctl)
1302{
1303 u32 rcs, bcs, vcs;
1304 uint32_t tmp = 0;
1305 irqreturn_t ret = IRQ_NONE;
1306
1307 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1308 tmp = I915_READ(GEN8_GT_IIR(0));
1309 if (tmp) {
1310 ret = IRQ_HANDLED;
1311 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1312 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1313 if (rcs & GT_RENDER_USER_INTERRUPT)
1314 notify_ring(dev, &dev_priv->ring[RCS]);
1315 if (bcs & GT_RENDER_USER_INTERRUPT)
1316 notify_ring(dev, &dev_priv->ring[BCS]);
1317 I915_WRITE(GEN8_GT_IIR(0), tmp);
1318 } else
1319 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1320 }
1321
85f9b5f9 1322 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
abd58f01
BW
1323 tmp = I915_READ(GEN8_GT_IIR(1));
1324 if (tmp) {
1325 ret = IRQ_HANDLED;
1326 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1327 if (vcs & GT_RENDER_USER_INTERRUPT)
1328 notify_ring(dev, &dev_priv->ring[VCS]);
85f9b5f9
ZY
1329 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1330 if (vcs & GT_RENDER_USER_INTERRUPT)
1331 notify_ring(dev, &dev_priv->ring[VCS2]);
abd58f01
BW
1332 I915_WRITE(GEN8_GT_IIR(1), tmp);
1333 } else
1334 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1335 }
1336
1337 if (master_ctl & GEN8_GT_VECS_IRQ) {
1338 tmp = I915_READ(GEN8_GT_IIR(3));
1339 if (tmp) {
1340 ret = IRQ_HANDLED;
1341 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1342 if (vcs & GT_RENDER_USER_INTERRUPT)
1343 notify_ring(dev, &dev_priv->ring[VECS]);
1344 I915_WRITE(GEN8_GT_IIR(3), tmp);
1345 } else
1346 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1347 }
1348
1349 return ret;
1350}
1351
b543fb04
EE
1352#define HPD_STORM_DETECT_PERIOD 1000
1353#define HPD_STORM_THRESHOLD 5
1354
10a504de 1355static inline void intel_hpd_irq_handler(struct drm_device *dev,
22062dba
DV
1356 u32 hotplug_trigger,
1357 const u32 *hpd)
b543fb04 1358{
2d1013dd 1359 struct drm_i915_private *dev_priv = dev->dev_private;
b543fb04 1360 int i;
10a504de 1361 bool storm_detected = false;
b543fb04 1362
91d131d2
DV
1363 if (!hotplug_trigger)
1364 return;
1365
cc9bd499
ID
1366 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1367 hotplug_trigger);
1368
b5ea2d56 1369 spin_lock(&dev_priv->irq_lock);
b543fb04 1370 for (i = 1; i < HPD_NUM_PINS; i++) {
821450c6 1371
3ff04a16
DV
1372 if (hpd[i] & hotplug_trigger &&
1373 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1374 /*
1375 * On GMCH platforms the interrupt mask bits only
1376 * prevent irq generation, not the setting of the
1377 * hotplug bits itself. So only WARN about unexpected
1378 * interrupts on saner platforms.
1379 */
1380 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1381 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1382 hotplug_trigger, i, hpd[i]);
1383
1384 continue;
1385 }
b8f102e8 1386
b543fb04
EE
1387 if (!(hpd[i] & hotplug_trigger) ||
1388 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1389 continue;
1390
bc5ead8c 1391 dev_priv->hpd_event_bits |= (1 << i);
b543fb04
EE
1392 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1393 dev_priv->hpd_stats[i].hpd_last_jiffies
1394 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1395 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1396 dev_priv->hpd_stats[i].hpd_cnt = 0;
b8f102e8 1397 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
b543fb04
EE
1398 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1399 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
142e2398 1400 dev_priv->hpd_event_bits &= ~(1 << i);
b543fb04 1401 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
10a504de 1402 storm_detected = true;
b543fb04
EE
1403 } else {
1404 dev_priv->hpd_stats[i].hpd_cnt++;
b8f102e8
EE
1405 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1406 dev_priv->hpd_stats[i].hpd_cnt);
b543fb04
EE
1407 }
1408 }
1409
10a504de
DV
1410 if (storm_detected)
1411 dev_priv->display.hpd_irq_setup(dev);
b5ea2d56 1412 spin_unlock(&dev_priv->irq_lock);
5876fa0d 1413
645416f5
DV
1414 /*
1415 * Our hotplug handler can grab modeset locks (by calling down into the
1416 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1417 * queue for otherwise the flush_work in the pageflip code will
1418 * deadlock.
1419 */
1420 schedule_work(&dev_priv->hotplug_work);
b543fb04
EE
1421}
1422
515ac2bb
DV
1423static void gmbus_irq_handler(struct drm_device *dev)
1424{
2d1013dd 1425 struct drm_i915_private *dev_priv = dev->dev_private;
28c70f16 1426
28c70f16 1427 wake_up_all(&dev_priv->gmbus_wait_queue);
515ac2bb
DV
1428}
1429
ce99c256
DV
1430static void dp_aux_irq_handler(struct drm_device *dev)
1431{
2d1013dd 1432 struct drm_i915_private *dev_priv = dev->dev_private;
9ee32fea 1433
9ee32fea 1434 wake_up_all(&dev_priv->gmbus_wait_queue);
ce99c256
DV
1435}
1436
8bf1e9f1 1437#if defined(CONFIG_DEBUG_FS)
277de95e
DV
1438static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1439 uint32_t crc0, uint32_t crc1,
1440 uint32_t crc2, uint32_t crc3,
1441 uint32_t crc4)
8bf1e9f1
SH
1442{
1443 struct drm_i915_private *dev_priv = dev->dev_private;
1444 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1445 struct intel_pipe_crc_entry *entry;
ac2300d4 1446 int head, tail;
b2c88f5b 1447
d538bbdf
DL
1448 spin_lock(&pipe_crc->lock);
1449
0c912c79 1450 if (!pipe_crc->entries) {
d538bbdf 1451 spin_unlock(&pipe_crc->lock);
0c912c79
DL
1452 DRM_ERROR("spurious interrupt\n");
1453 return;
1454 }
1455
d538bbdf
DL
1456 head = pipe_crc->head;
1457 tail = pipe_crc->tail;
b2c88f5b
DL
1458
1459 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
d538bbdf 1460 spin_unlock(&pipe_crc->lock);
b2c88f5b
DL
1461 DRM_ERROR("CRC buffer overflowing\n");
1462 return;
1463 }
1464
1465 entry = &pipe_crc->entries[head];
8bf1e9f1 1466
8bc5e955 1467 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
eba94eb9
DV
1468 entry->crc[0] = crc0;
1469 entry->crc[1] = crc1;
1470 entry->crc[2] = crc2;
1471 entry->crc[3] = crc3;
1472 entry->crc[4] = crc4;
b2c88f5b
DL
1473
1474 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
d538bbdf
DL
1475 pipe_crc->head = head;
1476
1477 spin_unlock(&pipe_crc->lock);
07144428
DL
1478
1479 wake_up_interruptible(&pipe_crc->wq);
8bf1e9f1 1480}
277de95e
DV
1481#else
1482static inline void
1483display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1484 uint32_t crc0, uint32_t crc1,
1485 uint32_t crc2, uint32_t crc3,
1486 uint32_t crc4) {}
1487#endif
1488
eba94eb9 1489
277de95e 1490static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
5a69b89f
DV
1491{
1492 struct drm_i915_private *dev_priv = dev->dev_private;
1493
277de95e
DV
1494 display_pipe_crc_irq_handler(dev, pipe,
1495 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1496 0, 0, 0, 0);
5a69b89f
DV
1497}
1498
277de95e 1499static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
eba94eb9
DV
1500{
1501 struct drm_i915_private *dev_priv = dev->dev_private;
1502
277de95e
DV
1503 display_pipe_crc_irq_handler(dev, pipe,
1504 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1505 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1506 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1507 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1508 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
eba94eb9 1509}
5b3a856b 1510
277de95e 1511static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
5b3a856b
DV
1512{
1513 struct drm_i915_private *dev_priv = dev->dev_private;
0b5c5ed0
DV
1514 uint32_t res1, res2;
1515
1516 if (INTEL_INFO(dev)->gen >= 3)
1517 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1518 else
1519 res1 = 0;
1520
1521 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1522 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1523 else
1524 res2 = 0;
5b3a856b 1525
277de95e
DV
1526 display_pipe_crc_irq_handler(dev, pipe,
1527 I915_READ(PIPE_CRC_RES_RED(pipe)),
1528 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1529 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1530 res1, res2);
5b3a856b 1531}
8bf1e9f1 1532
1403c0d4
PZ
1533/* The RPS events need forcewake, so we add them to a work queue and mask their
1534 * IMR bits until the work is done. Other interrupts can be processed without
1535 * the work queue. */
1536static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
baf02a1f 1537{
a6706b45 1538 if (pm_iir & dev_priv->pm_rps_events) {
59cdb63d 1539 spin_lock(&dev_priv->irq_lock);
a6706b45
D
1540 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1541 snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
59cdb63d 1542 spin_unlock(&dev_priv->irq_lock);
2adbee62
DV
1543
1544 queue_work(dev_priv->wq, &dev_priv->rps.work);
baf02a1f 1545 }
baf02a1f 1546
1403c0d4
PZ
1547 if (HAS_VEBOX(dev_priv->dev)) {
1548 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1549 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
12638c57 1550
1403c0d4 1551 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
58174462
MK
1552 i915_handle_error(dev_priv->dev, false,
1553 "VEBOX CS error interrupt 0x%08x",
1554 pm_iir);
1403c0d4 1555 }
12638c57 1556 }
baf02a1f
BW
1557}
1558
8d7849db
VS
1559static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1560{
1561 struct intel_crtc *crtc;
1562
1563 if (!drm_handle_vblank(dev, pipe))
1564 return false;
1565
1566 crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1567 wake_up(&crtc->vbl_wait);
1568
1569 return true;
1570}
1571
c1874ed7
ID
1572static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1573{
1574 struct drm_i915_private *dev_priv = dev->dev_private;
91d181dd 1575 u32 pipe_stats[I915_MAX_PIPES] = { };
c1874ed7
ID
1576 int pipe;
1577
58ead0d7 1578 spin_lock(&dev_priv->irq_lock);
c1874ed7 1579 for_each_pipe(pipe) {
91d181dd 1580 int reg;
bbb5eebf 1581 u32 mask, iir_bit = 0;
91d181dd 1582
bbb5eebf
DV
1583 /*
1584 * PIPESTAT bits get signalled even when the interrupt is
1585 * disabled with the mask bits, and some of the status bits do
1586 * not generate interrupts at all (like the underrun bit). Hence
1587 * we need to be careful that we only handle what we want to
1588 * handle.
1589 */
1590 mask = 0;
1591 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1592 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1593
1594 switch (pipe) {
1595 case PIPE_A:
1596 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1597 break;
1598 case PIPE_B:
1599 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1600 break;
1601 }
1602 if (iir & iir_bit)
1603 mask |= dev_priv->pipestat_irq_mask[pipe];
1604
1605 if (!mask)
91d181dd
ID
1606 continue;
1607
1608 reg = PIPESTAT(pipe);
bbb5eebf
DV
1609 mask |= PIPESTAT_INT_ENABLE_MASK;
1610 pipe_stats[pipe] = I915_READ(reg) & mask;
c1874ed7
ID
1611
1612 /*
1613 * Clear the PIPE*STAT regs before the IIR
1614 */
91d181dd
ID
1615 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1616 PIPESTAT_INT_STATUS_MASK))
c1874ed7
ID
1617 I915_WRITE(reg, pipe_stats[pipe]);
1618 }
58ead0d7 1619 spin_unlock(&dev_priv->irq_lock);
c1874ed7
ID
1620
1621 for_each_pipe(pipe) {
1622 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
8d7849db 1623 intel_pipe_handle_vblank(dev, pipe);
c1874ed7 1624
579a9b0e 1625 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
c1874ed7
ID
1626 intel_prepare_page_flip(dev, pipe);
1627 intel_finish_page_flip(dev, pipe);
1628 }
1629
1630 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1631 i9xx_pipe_crc_irq_handler(dev, pipe);
1632
1633 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1634 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1635 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1636 }
1637
1638 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1639 gmbus_irq_handler(dev);
1640}
1641
16c6c56b
VS
1642static void i9xx_hpd_irq_handler(struct drm_device *dev)
1643{
1644 struct drm_i915_private *dev_priv = dev->dev_private;
1645 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1646
1647 if (IS_G4X(dev)) {
1648 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1649
1650 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
1651 } else {
1652 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1653
1654 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1655 }
1656
1657 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1658 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1659 dp_aux_irq_handler(dev);
1660
1661 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1662 /*
1663 * Make sure hotplug status is cleared before we clear IIR, or else we
1664 * may miss hotplug events.
1665 */
1666 POSTING_READ(PORT_HOTPLUG_STAT);
1667}
1668
ff1f525e 1669static irqreturn_t valleyview_irq_handler(int irq, void *arg)
7e231dbe
JB
1670{
1671 struct drm_device *dev = (struct drm_device *) arg;
2d1013dd 1672 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe
JB
1673 u32 iir, gt_iir, pm_iir;
1674 irqreturn_t ret = IRQ_NONE;
7e231dbe 1675
7e231dbe
JB
1676 while (true) {
1677 iir = I915_READ(VLV_IIR);
1678 gt_iir = I915_READ(GTIIR);
1679 pm_iir = I915_READ(GEN6_PMIIR);
1680
1681 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1682 goto out;
1683
1684 ret = IRQ_HANDLED;
1685
e7b4c6b1 1686 snb_gt_irq_handler(dev, dev_priv, gt_iir);
7e231dbe 1687
c1874ed7 1688 valleyview_pipestat_irq_handler(dev, iir);
31acc7f5 1689
7e231dbe 1690 /* Consume port. Then clear IIR or we'll miss events */
16c6c56b
VS
1691 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1692 i9xx_hpd_irq_handler(dev);
7e231dbe 1693
60611c13 1694 if (pm_iir)
d0ecd7e2 1695 gen6_rps_irq_handler(dev_priv, pm_iir);
7e231dbe
JB
1696
1697 I915_WRITE(GTIIR, gt_iir);
1698 I915_WRITE(GEN6_PMIIR, pm_iir);
1699 I915_WRITE(VLV_IIR, iir);
1700 }
1701
1702out:
1703 return ret;
1704}
1705
43f328d7
VS
1706static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1707{
1708 struct drm_device *dev = (struct drm_device *) arg;
1709 struct drm_i915_private *dev_priv = dev->dev_private;
1710 u32 master_ctl, iir;
1711 irqreturn_t ret = IRQ_NONE;
1712 unsigned int pipes = 0;
1713
1714 master_ctl = I915_READ(GEN8_MASTER_IRQ);
1715
1716 I915_WRITE(GEN8_MASTER_IRQ, 0);
1717
1718 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1719
1720 iir = I915_READ(VLV_IIR);
1721
1722 if (iir & (I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT))
1723 pipes |= 1 << 0;
1724 if (iir & (I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT))
1725 pipes |= 1 << 1;
1726 if (iir & (I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT | I915_DISPLAY_PIPE_C_EVENT_INTERRUPT))
1727 pipes |= 1 << 2;
1728
1729 if (pipes) {
1730 u32 pipe_stats[I915_MAX_PIPES] = {};
1731 unsigned long irqflags;
1732 int pipe;
1733
1734 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1735 for_each_pipe(pipe) {
1736 unsigned int reg;
1737
1738 if (!(pipes & (1 << pipe)))
1739 continue;
1740
1741 reg = PIPESTAT(pipe);
1742 pipe_stats[pipe] = I915_READ(reg);
1743
1744 /*
1745 * Clear the PIPE*STAT regs before the IIR
1746 */
1747 if (pipe_stats[pipe] & 0x8000ffff) {
1748 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1749 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1750 pipe_name(pipe));
1751 I915_WRITE(reg, pipe_stats[pipe]);
1752 }
1753 }
1754 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1755
1756 for_each_pipe(pipe) {
1757 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1758 drm_handle_vblank(dev, pipe);
1759
1760 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1761 intel_prepare_page_flip(dev, pipe);
1762 intel_finish_page_flip(dev, pipe);
1763 }
1764 }
1765
1766 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1767 gmbus_irq_handler(dev);
1768
1769 ret = IRQ_HANDLED;
1770 }
1771
1772 /* Consume port. Then clear IIR or we'll miss events */
1773 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1774 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1775
1776 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1777
1778 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1779 hotplug_status);
1780 if (hotplug_status & HOTPLUG_INT_STATUS_I915)
1781 queue_work(dev_priv->wq,
1782 &dev_priv->hotplug_work);
1783
1784 ret = IRQ_HANDLED;
1785 }
1786
1787 I915_WRITE(VLV_IIR, iir);
1788
1789 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1790 POSTING_READ(GEN8_MASTER_IRQ);
1791
1792 return ret;
1793}
1794
23e81d69 1795static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
776ad806 1796{
2d1013dd 1797 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 1798 int pipe;
b543fb04 1799 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
776ad806 1800
91d131d2
DV
1801 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1802
cfc33bf7
VS
1803 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1804 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1805 SDE_AUDIO_POWER_SHIFT);
776ad806 1806 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
cfc33bf7
VS
1807 port_name(port));
1808 }
776ad806 1809
ce99c256
DV
1810 if (pch_iir & SDE_AUX_MASK)
1811 dp_aux_irq_handler(dev);
1812
776ad806 1813 if (pch_iir & SDE_GMBUS)
515ac2bb 1814 gmbus_irq_handler(dev);
776ad806
JB
1815
1816 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1817 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1818
1819 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1820 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1821
1822 if (pch_iir & SDE_POISON)
1823 DRM_ERROR("PCH poison interrupt\n");
1824
9db4a9c7
JB
1825 if (pch_iir & SDE_FDI_MASK)
1826 for_each_pipe(pipe)
1827 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1828 pipe_name(pipe),
1829 I915_READ(FDI_RX_IIR(pipe)));
776ad806
JB
1830
1831 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1832 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1833
1834 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1835 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1836
776ad806 1837 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
8664281b
PZ
1838 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1839 false))
fc2c807b 1840 DRM_ERROR("PCH transcoder A FIFO underrun\n");
8664281b
PZ
1841
1842 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1843 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1844 false))
fc2c807b 1845 DRM_ERROR("PCH transcoder B FIFO underrun\n");
8664281b
PZ
1846}
1847
1848static void ivb_err_int_handler(struct drm_device *dev)
1849{
1850 struct drm_i915_private *dev_priv = dev->dev_private;
1851 u32 err_int = I915_READ(GEN7_ERR_INT);
5a69b89f 1852 enum pipe pipe;
8664281b 1853
de032bf4
PZ
1854 if (err_int & ERR_INT_POISON)
1855 DRM_ERROR("Poison interrupt\n");
1856
5a69b89f
DV
1857 for_each_pipe(pipe) {
1858 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1859 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1860 false))
fc2c807b
VS
1861 DRM_ERROR("Pipe %c FIFO underrun\n",
1862 pipe_name(pipe));
5a69b89f 1863 }
8bf1e9f1 1864
5a69b89f
DV
1865 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1866 if (IS_IVYBRIDGE(dev))
277de95e 1867 ivb_pipe_crc_irq_handler(dev, pipe);
5a69b89f 1868 else
277de95e 1869 hsw_pipe_crc_irq_handler(dev, pipe);
5a69b89f
DV
1870 }
1871 }
8bf1e9f1 1872
8664281b
PZ
1873 I915_WRITE(GEN7_ERR_INT, err_int);
1874}
1875
1876static void cpt_serr_int_handler(struct drm_device *dev)
1877{
1878 struct drm_i915_private *dev_priv = dev->dev_private;
1879 u32 serr_int = I915_READ(SERR_INT);
1880
de032bf4
PZ
1881 if (serr_int & SERR_INT_POISON)
1882 DRM_ERROR("PCH poison interrupt\n");
1883
8664281b
PZ
1884 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1885 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1886 false))
fc2c807b 1887 DRM_ERROR("PCH transcoder A FIFO underrun\n");
8664281b
PZ
1888
1889 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1890 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1891 false))
fc2c807b 1892 DRM_ERROR("PCH transcoder B FIFO underrun\n");
8664281b
PZ
1893
1894 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1895 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1896 false))
fc2c807b 1897 DRM_ERROR("PCH transcoder C FIFO underrun\n");
8664281b
PZ
1898
1899 I915_WRITE(SERR_INT, serr_int);
776ad806
JB
1900}
1901
23e81d69
AJ
1902static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1903{
2d1013dd 1904 struct drm_i915_private *dev_priv = dev->dev_private;
23e81d69 1905 int pipe;
b543fb04 1906 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
23e81d69 1907
91d131d2
DV
1908 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1909
cfc33bf7
VS
1910 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1911 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1912 SDE_AUDIO_POWER_SHIFT_CPT);
1913 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1914 port_name(port));
1915 }
23e81d69
AJ
1916
1917 if (pch_iir & SDE_AUX_MASK_CPT)
ce99c256 1918 dp_aux_irq_handler(dev);
23e81d69
AJ
1919
1920 if (pch_iir & SDE_GMBUS_CPT)
515ac2bb 1921 gmbus_irq_handler(dev);
23e81d69
AJ
1922
1923 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1924 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1925
1926 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1927 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1928
1929 if (pch_iir & SDE_FDI_MASK_CPT)
1930 for_each_pipe(pipe)
1931 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1932 pipe_name(pipe),
1933 I915_READ(FDI_RX_IIR(pipe)));
8664281b
PZ
1934
1935 if (pch_iir & SDE_ERROR_CPT)
1936 cpt_serr_int_handler(dev);
23e81d69
AJ
1937}
1938
c008bc6e
PZ
1939static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1940{
1941 struct drm_i915_private *dev_priv = dev->dev_private;
40da17c2 1942 enum pipe pipe;
c008bc6e
PZ
1943
1944 if (de_iir & DE_AUX_CHANNEL_A)
1945 dp_aux_irq_handler(dev);
1946
1947 if (de_iir & DE_GSE)
1948 intel_opregion_asle_intr(dev);
1949
c008bc6e
PZ
1950 if (de_iir & DE_POISON)
1951 DRM_ERROR("Poison interrupt\n");
1952
40da17c2
DV
1953 for_each_pipe(pipe) {
1954 if (de_iir & DE_PIPE_VBLANK(pipe))
8d7849db 1955 intel_pipe_handle_vblank(dev, pipe);
5b3a856b 1956
40da17c2
DV
1957 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1958 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b
VS
1959 DRM_ERROR("Pipe %c FIFO underrun\n",
1960 pipe_name(pipe));
5b3a856b 1961
40da17c2
DV
1962 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1963 i9xx_pipe_crc_irq_handler(dev, pipe);
c008bc6e 1964
40da17c2
DV
1965 /* plane/pipes map 1:1 on ilk+ */
1966 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1967 intel_prepare_page_flip(dev, pipe);
1968 intel_finish_page_flip_plane(dev, pipe);
1969 }
c008bc6e
PZ
1970 }
1971
1972 /* check event from PCH */
1973 if (de_iir & DE_PCH_EVENT) {
1974 u32 pch_iir = I915_READ(SDEIIR);
1975
1976 if (HAS_PCH_CPT(dev))
1977 cpt_irq_handler(dev, pch_iir);
1978 else
1979 ibx_irq_handler(dev, pch_iir);
1980
1981 /* should clear PCH hotplug event before clear CPU irq */
1982 I915_WRITE(SDEIIR, pch_iir);
1983 }
1984
1985 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1986 ironlake_rps_change_irq_handler(dev);
1987}
1988
9719fb98
PZ
1989static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1990{
1991 struct drm_i915_private *dev_priv = dev->dev_private;
07d27e20 1992 enum pipe pipe;
9719fb98
PZ
1993
1994 if (de_iir & DE_ERR_INT_IVB)
1995 ivb_err_int_handler(dev);
1996
1997 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1998 dp_aux_irq_handler(dev);
1999
2000 if (de_iir & DE_GSE_IVB)
2001 intel_opregion_asle_intr(dev);
2002
07d27e20
DL
2003 for_each_pipe(pipe) {
2004 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
8d7849db 2005 intel_pipe_handle_vblank(dev, pipe);
40da17c2
DV
2006
2007 /* plane/pipes map 1:1 on ilk+ */
07d27e20
DL
2008 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2009 intel_prepare_page_flip(dev, pipe);
2010 intel_finish_page_flip_plane(dev, pipe);
9719fb98
PZ
2011 }
2012 }
2013
2014 /* check event from PCH */
2015 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2016 u32 pch_iir = I915_READ(SDEIIR);
2017
2018 cpt_irq_handler(dev, pch_iir);
2019
2020 /* clear PCH hotplug event before clear CPU irq */
2021 I915_WRITE(SDEIIR, pch_iir);
2022 }
2023}
2024
f1af8fc1 2025static irqreturn_t ironlake_irq_handler(int irq, void *arg)
b1f14ad0
JB
2026{
2027 struct drm_device *dev = (struct drm_device *) arg;
2d1013dd 2028 struct drm_i915_private *dev_priv = dev->dev_private;
f1af8fc1 2029 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
0e43406b 2030 irqreturn_t ret = IRQ_NONE;
b1f14ad0 2031
8664281b
PZ
2032 /* We get interrupts on unclaimed registers, so check for this before we
2033 * do any I915_{READ,WRITE}. */
907b28c5 2034 intel_uncore_check_errors(dev);
8664281b 2035
b1f14ad0
JB
2036 /* disable master interrupt before clearing iir */
2037 de_ier = I915_READ(DEIER);
2038 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
23a78516 2039 POSTING_READ(DEIER);
b1f14ad0 2040
44498aea
PZ
2041 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2042 * interrupts will will be stored on its back queue, and then we'll be
2043 * able to process them after we restore SDEIER (as soon as we restore
2044 * it, we'll get an interrupt if SDEIIR still has something to process
2045 * due to its back queue). */
ab5c608b
BW
2046 if (!HAS_PCH_NOP(dev)) {
2047 sde_ier = I915_READ(SDEIER);
2048 I915_WRITE(SDEIER, 0);
2049 POSTING_READ(SDEIER);
2050 }
44498aea 2051
b1f14ad0 2052 gt_iir = I915_READ(GTIIR);
0e43406b 2053 if (gt_iir) {
d8fc8a47 2054 if (INTEL_INFO(dev)->gen >= 6)
f1af8fc1 2055 snb_gt_irq_handler(dev, dev_priv, gt_iir);
d8fc8a47
PZ
2056 else
2057 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
0e43406b
CW
2058 I915_WRITE(GTIIR, gt_iir);
2059 ret = IRQ_HANDLED;
b1f14ad0
JB
2060 }
2061
0e43406b
CW
2062 de_iir = I915_READ(DEIIR);
2063 if (de_iir) {
f1af8fc1
PZ
2064 if (INTEL_INFO(dev)->gen >= 7)
2065 ivb_display_irq_handler(dev, de_iir);
2066 else
2067 ilk_display_irq_handler(dev, de_iir);
0e43406b
CW
2068 I915_WRITE(DEIIR, de_iir);
2069 ret = IRQ_HANDLED;
b1f14ad0
JB
2070 }
2071
f1af8fc1
PZ
2072 if (INTEL_INFO(dev)->gen >= 6) {
2073 u32 pm_iir = I915_READ(GEN6_PMIIR);
2074 if (pm_iir) {
1403c0d4 2075 gen6_rps_irq_handler(dev_priv, pm_iir);
f1af8fc1
PZ
2076 I915_WRITE(GEN6_PMIIR, pm_iir);
2077 ret = IRQ_HANDLED;
2078 }
0e43406b 2079 }
b1f14ad0 2080
b1f14ad0
JB
2081 I915_WRITE(DEIER, de_ier);
2082 POSTING_READ(DEIER);
ab5c608b
BW
2083 if (!HAS_PCH_NOP(dev)) {
2084 I915_WRITE(SDEIER, sde_ier);
2085 POSTING_READ(SDEIER);
2086 }
b1f14ad0
JB
2087
2088 return ret;
2089}
2090
abd58f01
BW
2091static irqreturn_t gen8_irq_handler(int irq, void *arg)
2092{
2093 struct drm_device *dev = arg;
2094 struct drm_i915_private *dev_priv = dev->dev_private;
2095 u32 master_ctl;
2096 irqreturn_t ret = IRQ_NONE;
2097 uint32_t tmp = 0;
c42664cc 2098 enum pipe pipe;
abd58f01 2099
abd58f01
BW
2100 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2101 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2102 if (!master_ctl)
2103 return IRQ_NONE;
2104
2105 I915_WRITE(GEN8_MASTER_IRQ, 0);
2106 POSTING_READ(GEN8_MASTER_IRQ);
2107
2108 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2109
2110 if (master_ctl & GEN8_DE_MISC_IRQ) {
2111 tmp = I915_READ(GEN8_DE_MISC_IIR);
2112 if (tmp & GEN8_DE_MISC_GSE)
2113 intel_opregion_asle_intr(dev);
2114 else if (tmp)
2115 DRM_ERROR("Unexpected DE Misc interrupt\n");
2116 else
2117 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2118
2119 if (tmp) {
2120 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2121 ret = IRQ_HANDLED;
2122 }
2123 }
2124
6d766f02
DV
2125 if (master_ctl & GEN8_DE_PORT_IRQ) {
2126 tmp = I915_READ(GEN8_DE_PORT_IIR);
2127 if (tmp & GEN8_AUX_CHANNEL_A)
2128 dp_aux_irq_handler(dev);
2129 else if (tmp)
2130 DRM_ERROR("Unexpected DE Port interrupt\n");
2131 else
2132 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2133
2134 if (tmp) {
2135 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2136 ret = IRQ_HANDLED;
2137 }
2138 }
2139
c42664cc
DV
2140 for_each_pipe(pipe) {
2141 uint32_t pipe_iir;
abd58f01 2142
c42664cc
DV
2143 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2144 continue;
abd58f01 2145
c42664cc
DV
2146 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2147 if (pipe_iir & GEN8_PIPE_VBLANK)
8d7849db 2148 intel_pipe_handle_vblank(dev, pipe);
abd58f01 2149
d0e1f1cb 2150 if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
c42664cc
DV
2151 intel_prepare_page_flip(dev, pipe);
2152 intel_finish_page_flip_plane(dev, pipe);
abd58f01 2153 }
c42664cc 2154
0fbe7870
DV
2155 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2156 hsw_pipe_crc_irq_handler(dev, pipe);
2157
38d83c96
DV
2158 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2159 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2160 false))
fc2c807b
VS
2161 DRM_ERROR("Pipe %c FIFO underrun\n",
2162 pipe_name(pipe));
38d83c96
DV
2163 }
2164
30100f2b
DV
2165 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2166 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2167 pipe_name(pipe),
2168 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2169 }
c42664cc
DV
2170
2171 if (pipe_iir) {
2172 ret = IRQ_HANDLED;
2173 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2174 } else
abd58f01
BW
2175 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2176 }
2177
92d03a80
DV
2178 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2179 /*
2180 * FIXME(BDW): Assume for now that the new interrupt handling
2181 * scheme also closed the SDE interrupt handling race we've seen
2182 * on older pch-split platforms. But this needs testing.
2183 */
2184 u32 pch_iir = I915_READ(SDEIIR);
2185
2186 cpt_irq_handler(dev, pch_iir);
2187
2188 if (pch_iir) {
2189 I915_WRITE(SDEIIR, pch_iir);
2190 ret = IRQ_HANDLED;
2191 }
2192 }
2193
abd58f01
BW
2194 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2195 POSTING_READ(GEN8_MASTER_IRQ);
2196
2197 return ret;
2198}
2199
17e1df07
DV
2200static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2201 bool reset_completed)
2202{
2203 struct intel_ring_buffer *ring;
2204 int i;
2205
2206 /*
2207 * Notify all waiters for GPU completion events that reset state has
2208 * been changed, and that they need to restart their wait after
2209 * checking for potential errors (and bail out to drop locks if there is
2210 * a gpu reset pending so that i915_error_work_func can acquire them).
2211 */
2212
2213 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2214 for_each_ring(ring, dev_priv, i)
2215 wake_up_all(&ring->irq_queue);
2216
2217 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2218 wake_up_all(&dev_priv->pending_flip_queue);
2219
2220 /*
2221 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2222 * reset state is cleared.
2223 */
2224 if (reset_completed)
2225 wake_up_all(&dev_priv->gpu_error.reset_queue);
2226}
2227
8a905236
JB
2228/**
2229 * i915_error_work_func - do process context error handling work
2230 * @work: work struct
2231 *
2232 * Fire an error uevent so userspace can see that a hang or error
2233 * was detected.
2234 */
2235static void i915_error_work_func(struct work_struct *work)
2236{
1f83fee0
DV
2237 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2238 work);
2d1013dd
JN
2239 struct drm_i915_private *dev_priv =
2240 container_of(error, struct drm_i915_private, gpu_error);
8a905236 2241 struct drm_device *dev = dev_priv->dev;
cce723ed
BW
2242 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2243 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2244 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
17e1df07 2245 int ret;
8a905236 2246
5bdebb18 2247 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
f316a42c 2248
7db0ba24
DV
2249 /*
2250 * Note that there's only one work item which does gpu resets, so we
2251 * need not worry about concurrent gpu resets potentially incrementing
2252 * error->reset_counter twice. We only need to take care of another
2253 * racing irq/hangcheck declaring the gpu dead for a second time. A
2254 * quick check for that is good enough: schedule_work ensures the
2255 * correct ordering between hang detection and this work item, and since
2256 * the reset in-progress bit is only ever set by code outside of this
2257 * work we don't need to worry about any other races.
2258 */
2259 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
f803aa55 2260 DRM_DEBUG_DRIVER("resetting chip\n");
5bdebb18 2261 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
7db0ba24 2262 reset_event);
1f83fee0 2263
f454c694
ID
2264 /*
2265 * In most cases it's guaranteed that we get here with an RPM
2266 * reference held, for example because there is a pending GPU
2267 * request that won't finish until the reset is done. This
2268 * isn't the case at least when we get here by doing a
2269 * simulated reset via debugs, so get an RPM reference.
2270 */
2271 intel_runtime_pm_get(dev_priv);
17e1df07
DV
2272 /*
2273 * All state reset _must_ be completed before we update the
2274 * reset counter, for otherwise waiters might miss the reset
2275 * pending state and not properly drop locks, resulting in
2276 * deadlocks with the reset work.
2277 */
f69061be
DV
2278 ret = i915_reset(dev);
2279
17e1df07
DV
2280 intel_display_handle_reset(dev);
2281
f454c694
ID
2282 intel_runtime_pm_put(dev_priv);
2283
f69061be
DV
2284 if (ret == 0) {
2285 /*
2286 * After all the gem state is reset, increment the reset
2287 * counter and wake up everyone waiting for the reset to
2288 * complete.
2289 *
2290 * Since unlock operations are a one-sided barrier only,
2291 * we need to insert a barrier here to order any seqno
2292 * updates before
2293 * the counter increment.
2294 */
2295 smp_mb__before_atomic_inc();
2296 atomic_inc(&dev_priv->gpu_error.reset_counter);
2297
5bdebb18 2298 kobject_uevent_env(&dev->primary->kdev->kobj,
f69061be 2299 KOBJ_CHANGE, reset_done_event);
1f83fee0 2300 } else {
2ac0f450 2301 atomic_set_mask(I915_WEDGED, &error->reset_counter);
f316a42c 2302 }
1f83fee0 2303
17e1df07
DV
2304 /*
2305 * Note: The wake_up also serves as a memory barrier so that
2306 * waiters see the update value of the reset counter atomic_t.
2307 */
2308 i915_error_wake_up(dev_priv, true);
f316a42c 2309 }
8a905236
JB
2310}
2311
35aed2e6 2312static void i915_report_and_clear_eir(struct drm_device *dev)
8a905236
JB
2313{
2314 struct drm_i915_private *dev_priv = dev->dev_private;
bd9854f9 2315 uint32_t instdone[I915_NUM_INSTDONE_REG];
8a905236 2316 u32 eir = I915_READ(EIR);
050ee91f 2317 int pipe, i;
8a905236 2318
35aed2e6
CW
2319 if (!eir)
2320 return;
8a905236 2321
a70491cc 2322 pr_err("render error detected, EIR: 0x%08x\n", eir);
8a905236 2323
bd9854f9
BW
2324 i915_get_extra_instdone(dev, instdone);
2325
8a905236
JB
2326 if (IS_G4X(dev)) {
2327 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2328 u32 ipeir = I915_READ(IPEIR_I965);
2329
a70491cc
JP
2330 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2331 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
050ee91f
BW
2332 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2333 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a70491cc 2334 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 2335 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 2336 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 2337 POSTING_READ(IPEIR_I965);
8a905236
JB
2338 }
2339 if (eir & GM45_ERROR_PAGE_TABLE) {
2340 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
2341 pr_err("page table error\n");
2342 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 2343 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 2344 POSTING_READ(PGTBL_ER);
8a905236
JB
2345 }
2346 }
2347
a6c45cf0 2348 if (!IS_GEN2(dev)) {
8a905236
JB
2349 if (eir & I915_ERROR_PAGE_TABLE) {
2350 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
2351 pr_err("page table error\n");
2352 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 2353 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 2354 POSTING_READ(PGTBL_ER);
8a905236
JB
2355 }
2356 }
2357
2358 if (eir & I915_ERROR_MEMORY_REFRESH) {
a70491cc 2359 pr_err("memory refresh error:\n");
9db4a9c7 2360 for_each_pipe(pipe)
a70491cc 2361 pr_err("pipe %c stat: 0x%08x\n",
9db4a9c7 2362 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
8a905236
JB
2363 /* pipestat has already been acked */
2364 }
2365 if (eir & I915_ERROR_INSTRUCTION) {
a70491cc
JP
2366 pr_err("instruction error\n");
2367 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
050ee91f
BW
2368 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2369 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a6c45cf0 2370 if (INTEL_INFO(dev)->gen < 4) {
8a905236
JB
2371 u32 ipeir = I915_READ(IPEIR);
2372
a70491cc
JP
2373 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2374 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
a70491cc 2375 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
8a905236 2376 I915_WRITE(IPEIR, ipeir);
3143a2bf 2377 POSTING_READ(IPEIR);
8a905236
JB
2378 } else {
2379 u32 ipeir = I915_READ(IPEIR_I965);
2380
a70491cc
JP
2381 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2382 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
a70491cc 2383 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 2384 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 2385 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 2386 POSTING_READ(IPEIR_I965);
8a905236
JB
2387 }
2388 }
2389
2390 I915_WRITE(EIR, eir);
3143a2bf 2391 POSTING_READ(EIR);
8a905236
JB
2392 eir = I915_READ(EIR);
2393 if (eir) {
2394 /*
2395 * some errors might have become stuck,
2396 * mask them.
2397 */
2398 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2399 I915_WRITE(EMR, I915_READ(EMR) | eir);
2400 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2401 }
35aed2e6
CW
2402}
2403
2404/**
2405 * i915_handle_error - handle an error interrupt
2406 * @dev: drm device
2407 *
2408 * Do some basic checking of regsiter state at error interrupt time and
2409 * dump it to the syslog. Also call i915_capture_error_state() to make
2410 * sure we get a record and make it available in debugfs. Fire a uevent
2411 * so userspace knows something bad happened (should trigger collection
2412 * of a ring dump etc.).
2413 */
58174462
MK
2414void i915_handle_error(struct drm_device *dev, bool wedged,
2415 const char *fmt, ...)
35aed2e6
CW
2416{
2417 struct drm_i915_private *dev_priv = dev->dev_private;
58174462
MK
2418 va_list args;
2419 char error_msg[80];
35aed2e6 2420
58174462
MK
2421 va_start(args, fmt);
2422 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2423 va_end(args);
2424
2425 i915_capture_error_state(dev, wedged, error_msg);
35aed2e6 2426 i915_report_and_clear_eir(dev);
8a905236 2427
ba1234d1 2428 if (wedged) {
f69061be
DV
2429 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2430 &dev_priv->gpu_error.reset_counter);
ba1234d1 2431
11ed50ec 2432 /*
17e1df07
DV
2433 * Wakeup waiting processes so that the reset work function
2434 * i915_error_work_func doesn't deadlock trying to grab various
2435 * locks. By bumping the reset counter first, the woken
2436 * processes will see a reset in progress and back off,
2437 * releasing their locks and then wait for the reset completion.
2438 * We must do this for _all_ gpu waiters that might hold locks
2439 * that the reset work needs to acquire.
2440 *
2441 * Note: The wake_up serves as the required memory barrier to
2442 * ensure that the waiters see the updated value of the reset
2443 * counter atomic_t.
11ed50ec 2444 */
17e1df07 2445 i915_error_wake_up(dev_priv, false);
11ed50ec
BG
2446 }
2447
122f46ba
DV
2448 /*
2449 * Our reset work can grab modeset locks (since it needs to reset the
2450 * state of outstanding pagelips). Hence it must not be run on our own
2451 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2452 * code will deadlock.
2453 */
2454 schedule_work(&dev_priv->gpu_error.work);
8a905236
JB
2455}
2456
21ad8330 2457static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
4e5359cd 2458{
2d1013dd 2459 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd
SF
2460 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2461 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 2462 struct drm_i915_gem_object *obj;
4e5359cd
SF
2463 struct intel_unpin_work *work;
2464 unsigned long flags;
2465 bool stall_detected;
2466
2467 /* Ignore early vblank irqs */
2468 if (intel_crtc == NULL)
2469 return;
2470
2471 spin_lock_irqsave(&dev->event_lock, flags);
2472 work = intel_crtc->unpin_work;
2473
e7d841ca
CW
2474 if (work == NULL ||
2475 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2476 !work->enable_stall_check) {
4e5359cd
SF
2477 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2478 spin_unlock_irqrestore(&dev->event_lock, flags);
2479 return;
2480 }
2481
2482 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
05394f39 2483 obj = work->pending_flip_obj;
a6c45cf0 2484 if (INTEL_INFO(dev)->gen >= 4) {
9db4a9c7 2485 int dspsurf = DSPSURF(intel_crtc->plane);
446f2545 2486 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
f343c5f6 2487 i915_gem_obj_ggtt_offset(obj);
4e5359cd 2488 } else {
9db4a9c7 2489 int dspaddr = DSPADDR(intel_crtc->plane);
f343c5f6 2490 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
f4510a27
MR
2491 crtc->y * crtc->primary->fb->pitches[0] +
2492 crtc->x * crtc->primary->fb->bits_per_pixel/8);
4e5359cd
SF
2493 }
2494
2495 spin_unlock_irqrestore(&dev->event_lock, flags);
2496
2497 if (stall_detected) {
2498 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2499 intel_prepare_page_flip(dev, intel_crtc->plane);
2500 }
2501}
2502
42f52ef8
KP
2503/* Called from drm generic code, passed 'crtc' which
2504 * we use as a pipe index
2505 */
f71d4af4 2506static int i915_enable_vblank(struct drm_device *dev, int pipe)
0a3e67a4 2507{
2d1013dd 2508 struct drm_i915_private *dev_priv = dev->dev_private;
e9d21d7f 2509 unsigned long irqflags;
71e0ffa5 2510
5eddb70b 2511 if (!i915_pipe_enabled(dev, pipe))
71e0ffa5 2512 return -EINVAL;
0a3e67a4 2513
1ec14ad3 2514 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f796cf8f 2515 if (INTEL_INFO(dev)->gen >= 4)
7c463586 2516 i915_enable_pipestat(dev_priv, pipe,
755e9019 2517 PIPE_START_VBLANK_INTERRUPT_STATUS);
e9d21d7f 2518 else
7c463586 2519 i915_enable_pipestat(dev_priv, pipe,
755e9019 2520 PIPE_VBLANK_INTERRUPT_STATUS);
8692d00e
CW
2521
2522 /* maintain vblank delivery even in deep C-states */
3d13ef2e 2523 if (INTEL_INFO(dev)->gen == 3)
6b26c86d 2524 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
1ec14ad3 2525 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
8692d00e 2526
0a3e67a4
JB
2527 return 0;
2528}
2529
f71d4af4 2530static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
f796cf8f 2531{
2d1013dd 2532 struct drm_i915_private *dev_priv = dev->dev_private;
f796cf8f 2533 unsigned long irqflags;
b518421f 2534 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
40da17c2 2535 DE_PIPE_VBLANK(pipe);
f796cf8f
JB
2536
2537 if (!i915_pipe_enabled(dev, pipe))
2538 return -EINVAL;
2539
2540 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 2541 ironlake_enable_display_irq(dev_priv, bit);
b1f14ad0
JB
2542 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2543
2544 return 0;
2545}
2546
7e231dbe
JB
2547static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2548{
2d1013dd 2549 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe 2550 unsigned long irqflags;
7e231dbe
JB
2551
2552 if (!i915_pipe_enabled(dev, pipe))
2553 return -EINVAL;
2554
2555 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5 2556 i915_enable_pipestat(dev_priv, pipe,
755e9019 2557 PIPE_START_VBLANK_INTERRUPT_STATUS);
7e231dbe
JB
2558 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2559
2560 return 0;
2561}
2562
abd58f01
BW
2563static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2564{
2565 struct drm_i915_private *dev_priv = dev->dev_private;
2566 unsigned long irqflags;
abd58f01
BW
2567
2568 if (!i915_pipe_enabled(dev, pipe))
2569 return -EINVAL;
2570
2571 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7167d7c6
DV
2572 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2573 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2574 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
abd58f01
BW
2575 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2576 return 0;
2577}
2578
42f52ef8
KP
2579/* Called from drm generic code, passed 'crtc' which
2580 * we use as a pipe index
2581 */
f71d4af4 2582static void i915_disable_vblank(struct drm_device *dev, int pipe)
0a3e67a4 2583{
2d1013dd 2584 struct drm_i915_private *dev_priv = dev->dev_private;
e9d21d7f 2585 unsigned long irqflags;
0a3e67a4 2586
1ec14ad3 2587 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3d13ef2e 2588 if (INTEL_INFO(dev)->gen == 3)
6b26c86d 2589 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
8692d00e 2590
f796cf8f 2591 i915_disable_pipestat(dev_priv, pipe,
755e9019
ID
2592 PIPE_VBLANK_INTERRUPT_STATUS |
2593 PIPE_START_VBLANK_INTERRUPT_STATUS);
f796cf8f
JB
2594 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2595}
2596
f71d4af4 2597static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
f796cf8f 2598{
2d1013dd 2599 struct drm_i915_private *dev_priv = dev->dev_private;
f796cf8f 2600 unsigned long irqflags;
b518421f 2601 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
40da17c2 2602 DE_PIPE_VBLANK(pipe);
f796cf8f
JB
2603
2604 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 2605 ironlake_disable_display_irq(dev_priv, bit);
b1f14ad0
JB
2606 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2607}
2608
7e231dbe
JB
2609static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2610{
2d1013dd 2611 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe 2612 unsigned long irqflags;
7e231dbe
JB
2613
2614 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5 2615 i915_disable_pipestat(dev_priv, pipe,
755e9019 2616 PIPE_START_VBLANK_INTERRUPT_STATUS);
7e231dbe
JB
2617 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2618}
2619
abd58f01
BW
2620static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2621{
2622 struct drm_i915_private *dev_priv = dev->dev_private;
2623 unsigned long irqflags;
abd58f01
BW
2624
2625 if (!i915_pipe_enabled(dev, pipe))
2626 return;
2627
2628 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7167d7c6
DV
2629 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2630 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2631 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
abd58f01
BW
2632 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2633}
2634
893eead0
CW
2635static u32
2636ring_last_seqno(struct intel_ring_buffer *ring)
852835f3 2637{
893eead0
CW
2638 return list_entry(ring->request_list.prev,
2639 struct drm_i915_gem_request, list)->seqno;
2640}
2641
9107e9d2
CW
2642static bool
2643ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2644{
2645 return (list_empty(&ring->request_list) ||
2646 i915_seqno_passed(seqno, ring_last_seqno(ring)));
f65d9421
BG
2647}
2648
a028c4b0
DV
2649static bool
2650ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2651{
2652 if (INTEL_INFO(dev)->gen >= 8) {
2653 /*
2654 * FIXME: gen8 semaphore support - currently we don't emit
2655 * semaphores on bdw anyway, but this needs to be addressed when
2656 * we merge that code.
2657 */
2658 return false;
2659 } else {
2660 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2661 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2662 MI_SEMAPHORE_REGISTER);
2663 }
2664}
2665
921d42ea
DV
2666static struct intel_ring_buffer *
2667semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2668{
2669 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2670 struct intel_ring_buffer *signaller;
2671 int i;
2672
2673 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2674 /*
2675 * FIXME: gen8 semaphore support - currently we don't emit
2676 * semaphores on bdw anyway, but this needs to be addressed when
2677 * we merge that code.
2678 */
2679 return NULL;
2680 } else {
2681 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2682
2683 for_each_ring(signaller, dev_priv, i) {
2684 if(ring == signaller)
2685 continue;
2686
ebc348b2 2687 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
921d42ea
DV
2688 return signaller;
2689 }
2690 }
2691
2692 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2693 ring->id, ipehr);
2694
2695 return NULL;
2696}
2697
6274f212
CW
2698static struct intel_ring_buffer *
2699semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
a24a11e6
CW
2700{
2701 struct drm_i915_private *dev_priv = ring->dev->dev_private;
88fe429d
DV
2702 u32 cmd, ipehr, head;
2703 int i;
a24a11e6
CW
2704
2705 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
a028c4b0 2706 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
6274f212 2707 return NULL;
a24a11e6 2708
88fe429d
DV
2709 /*
2710 * HEAD is likely pointing to the dword after the actual command,
2711 * so scan backwards until we find the MBOX. But limit it to just 3
2712 * dwords. Note that we don't care about ACTHD here since that might
2713 * point at at batch, and semaphores are always emitted into the
2714 * ringbuffer itself.
a24a11e6 2715 */
88fe429d
DV
2716 head = I915_READ_HEAD(ring) & HEAD_ADDR;
2717
2718 for (i = 4; i; --i) {
2719 /*
2720 * Be paranoid and presume the hw has gone off into the wild -
2721 * our ring is smaller than what the hardware (and hence
2722 * HEAD_ADDR) allows. Also handles wrap-around.
2723 */
2724 head &= ring->size - 1;
2725
2726 /* This here seems to blow up */
2727 cmd = ioread32(ring->virtual_start + head);
a24a11e6
CW
2728 if (cmd == ipehr)
2729 break;
2730
88fe429d
DV
2731 head -= 4;
2732 }
a24a11e6 2733
88fe429d
DV
2734 if (!i)
2735 return NULL;
a24a11e6 2736
88fe429d 2737 *seqno = ioread32(ring->virtual_start + head + 4) + 1;
921d42ea 2738 return semaphore_wait_to_signaller_ring(ring, ipehr);
a24a11e6
CW
2739}
2740
6274f212
CW
2741static int semaphore_passed(struct intel_ring_buffer *ring)
2742{
2743 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2744 struct intel_ring_buffer *signaller;
2745 u32 seqno, ctl;
2746
2747 ring->hangcheck.deadlock = true;
2748
2749 signaller = semaphore_waits_for(ring, &seqno);
2750 if (signaller == NULL || signaller->hangcheck.deadlock)
2751 return -1;
2752
2753 /* cursory check for an unkickable deadlock */
2754 ctl = I915_READ_CTL(signaller);
2755 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2756 return -1;
2757
2758 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2759}
2760
2761static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2762{
2763 struct intel_ring_buffer *ring;
2764 int i;
2765
2766 for_each_ring(ring, dev_priv, i)
2767 ring->hangcheck.deadlock = false;
2768}
2769
ad8beaea 2770static enum intel_ring_hangcheck_action
50877445 2771ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
1ec14ad3
CW
2772{
2773 struct drm_device *dev = ring->dev;
2774 struct drm_i915_private *dev_priv = dev->dev_private;
9107e9d2
CW
2775 u32 tmp;
2776
6274f212 2777 if (ring->hangcheck.acthd != acthd)
f2f4d82f 2778 return HANGCHECK_ACTIVE;
6274f212 2779
9107e9d2 2780 if (IS_GEN2(dev))
f2f4d82f 2781 return HANGCHECK_HUNG;
9107e9d2
CW
2782
2783 /* Is the chip hanging on a WAIT_FOR_EVENT?
2784 * If so we can simply poke the RB_WAIT bit
2785 * and break the hang. This should work on
2786 * all but the second generation chipsets.
2787 */
2788 tmp = I915_READ_CTL(ring);
1ec14ad3 2789 if (tmp & RING_WAIT) {
58174462
MK
2790 i915_handle_error(dev, false,
2791 "Kicking stuck wait on %s",
2792 ring->name);
1ec14ad3 2793 I915_WRITE_CTL(ring, tmp);
f2f4d82f 2794 return HANGCHECK_KICK;
6274f212
CW
2795 }
2796
2797 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2798 switch (semaphore_passed(ring)) {
2799 default:
f2f4d82f 2800 return HANGCHECK_HUNG;
6274f212 2801 case 1:
58174462
MK
2802 i915_handle_error(dev, false,
2803 "Kicking stuck semaphore on %s",
2804 ring->name);
6274f212 2805 I915_WRITE_CTL(ring, tmp);
f2f4d82f 2806 return HANGCHECK_KICK;
6274f212 2807 case 0:
f2f4d82f 2808 return HANGCHECK_WAIT;
6274f212 2809 }
9107e9d2 2810 }
ed5cbb03 2811
f2f4d82f 2812 return HANGCHECK_HUNG;
ed5cbb03
MK
2813}
2814
f65d9421
BG
2815/**
2816 * This is called when the chip hasn't reported back with completed
05407ff8
MK
2817 * batchbuffers in a long time. We keep track per ring seqno progress and
2818 * if there are no progress, hangcheck score for that ring is increased.
2819 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2820 * we kick the ring. If we see no progress on three subsequent calls
2821 * we assume chip is wedged and try to fix it by resetting the chip.
f65d9421 2822 */
a658b5d2 2823static void i915_hangcheck_elapsed(unsigned long data)
f65d9421
BG
2824{
2825 struct drm_device *dev = (struct drm_device *)data;
2d1013dd 2826 struct drm_i915_private *dev_priv = dev->dev_private;
b4519513 2827 struct intel_ring_buffer *ring;
b4519513 2828 int i;
05407ff8 2829 int busy_count = 0, rings_hung = 0;
9107e9d2
CW
2830 bool stuck[I915_NUM_RINGS] = { 0 };
2831#define BUSY 1
2832#define KICK 5
2833#define HUNG 20
893eead0 2834
d330a953 2835 if (!i915.enable_hangcheck)
3e0dc6b0
BW
2836 return;
2837
b4519513 2838 for_each_ring(ring, dev_priv, i) {
50877445
CW
2839 u64 acthd;
2840 u32 seqno;
9107e9d2 2841 bool busy = true;
05407ff8 2842
6274f212
CW
2843 semaphore_clear_deadlocks(dev_priv);
2844
05407ff8
MK
2845 seqno = ring->get_seqno(ring, false);
2846 acthd = intel_ring_get_active_head(ring);
b4519513 2847
9107e9d2
CW
2848 if (ring->hangcheck.seqno == seqno) {
2849 if (ring_idle(ring, seqno)) {
da661464
MK
2850 ring->hangcheck.action = HANGCHECK_IDLE;
2851
9107e9d2
CW
2852 if (waitqueue_active(&ring->irq_queue)) {
2853 /* Issue a wake-up to catch stuck h/w. */
094f9a54 2854 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
f4adcd24
DV
2855 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2856 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2857 ring->name);
2858 else
2859 DRM_INFO("Fake missed irq on %s\n",
2860 ring->name);
094f9a54
CW
2861 wake_up_all(&ring->irq_queue);
2862 }
2863 /* Safeguard against driver failure */
2864 ring->hangcheck.score += BUSY;
9107e9d2
CW
2865 } else
2866 busy = false;
05407ff8 2867 } else {
6274f212
CW
2868 /* We always increment the hangcheck score
2869 * if the ring is busy and still processing
2870 * the same request, so that no single request
2871 * can run indefinitely (such as a chain of
2872 * batches). The only time we do not increment
2873 * the hangcheck score on this ring, if this
2874 * ring is in a legitimate wait for another
2875 * ring. In that case the waiting ring is a
2876 * victim and we want to be sure we catch the
2877 * right culprit. Then every time we do kick
2878 * the ring, add a small increment to the
2879 * score so that we can catch a batch that is
2880 * being repeatedly kicked and so responsible
2881 * for stalling the machine.
2882 */
ad8beaea
MK
2883 ring->hangcheck.action = ring_stuck(ring,
2884 acthd);
2885
2886 switch (ring->hangcheck.action) {
da661464 2887 case HANGCHECK_IDLE:
f2f4d82f 2888 case HANGCHECK_WAIT:
6274f212 2889 break;
f2f4d82f 2890 case HANGCHECK_ACTIVE:
ea04cb31 2891 ring->hangcheck.score += BUSY;
6274f212 2892 break;
f2f4d82f 2893 case HANGCHECK_KICK:
ea04cb31 2894 ring->hangcheck.score += KICK;
6274f212 2895 break;
f2f4d82f 2896 case HANGCHECK_HUNG:
ea04cb31 2897 ring->hangcheck.score += HUNG;
6274f212
CW
2898 stuck[i] = true;
2899 break;
2900 }
05407ff8 2901 }
9107e9d2 2902 } else {
da661464
MK
2903 ring->hangcheck.action = HANGCHECK_ACTIVE;
2904
9107e9d2
CW
2905 /* Gradually reduce the count so that we catch DoS
2906 * attempts across multiple batches.
2907 */
2908 if (ring->hangcheck.score > 0)
2909 ring->hangcheck.score--;
d1e61e7f
CW
2910 }
2911
05407ff8
MK
2912 ring->hangcheck.seqno = seqno;
2913 ring->hangcheck.acthd = acthd;
9107e9d2 2914 busy_count += busy;
893eead0 2915 }
b9201c14 2916
92cab734 2917 for_each_ring(ring, dev_priv, i) {
b6b0fac0 2918 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
b8d88d1d
DV
2919 DRM_INFO("%s on %s\n",
2920 stuck[i] ? "stuck" : "no progress",
2921 ring->name);
a43adf07 2922 rings_hung++;
92cab734
MK
2923 }
2924 }
2925
05407ff8 2926 if (rings_hung)
58174462 2927 return i915_handle_error(dev, true, "Ring hung");
f65d9421 2928
05407ff8
MK
2929 if (busy_count)
2930 /* Reset timer case chip hangs without another request
2931 * being added */
10cd45b6
MK
2932 i915_queue_hangcheck(dev);
2933}
2934
2935void i915_queue_hangcheck(struct drm_device *dev)
2936{
2937 struct drm_i915_private *dev_priv = dev->dev_private;
d330a953 2938 if (!i915.enable_hangcheck)
10cd45b6
MK
2939 return;
2940
2941 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2942 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
f65d9421
BG
2943}
2944
1c69eb42 2945static void ibx_irq_reset(struct drm_device *dev)
91738a95
PZ
2946{
2947 struct drm_i915_private *dev_priv = dev->dev_private;
2948
2949 if (HAS_PCH_NOP(dev))
2950 return;
2951
f86f3fb0 2952 GEN5_IRQ_RESET(SDE);
105b122e
PZ
2953
2954 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2955 I915_WRITE(SERR_INT, 0xffffffff);
622364b6 2956}
105b122e 2957
622364b6
PZ
2958/*
2959 * SDEIER is also touched by the interrupt handler to work around missed PCH
2960 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2961 * instead we unconditionally enable all PCH interrupt sources here, but then
2962 * only unmask them as needed with SDEIMR.
2963 *
2964 * This function needs to be called before interrupts are enabled.
2965 */
2966static void ibx_irq_pre_postinstall(struct drm_device *dev)
2967{
2968 struct drm_i915_private *dev_priv = dev->dev_private;
2969
2970 if (HAS_PCH_NOP(dev))
2971 return;
2972
2973 WARN_ON(I915_READ(SDEIER) != 0);
91738a95
PZ
2974 I915_WRITE(SDEIER, 0xffffffff);
2975 POSTING_READ(SDEIER);
2976}
2977
7c4d664e 2978static void gen5_gt_irq_reset(struct drm_device *dev)
d18ea1b5
DV
2979{
2980 struct drm_i915_private *dev_priv = dev->dev_private;
2981
f86f3fb0 2982 GEN5_IRQ_RESET(GT);
a9d356a6 2983 if (INTEL_INFO(dev)->gen >= 6)
f86f3fb0 2984 GEN5_IRQ_RESET(GEN6_PM);
d18ea1b5
DV
2985}
2986
1da177e4
LT
2987/* drm_dma.h hooks
2988*/
be30b29f 2989static void ironlake_irq_reset(struct drm_device *dev)
036a4a7d 2990{
2d1013dd 2991 struct drm_i915_private *dev_priv = dev->dev_private;
036a4a7d 2992
0c841212 2993 I915_WRITE(HWSTAM, 0xffffffff);
bdfcdb63 2994
f86f3fb0 2995 GEN5_IRQ_RESET(DE);
c6d954c1
PZ
2996 if (IS_GEN7(dev))
2997 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
036a4a7d 2998
7c4d664e 2999 gen5_gt_irq_reset(dev);
c650156a 3000
1c69eb42 3001 ibx_irq_reset(dev);
7d99163d 3002}
c650156a 3003
be30b29f
PZ
3004static void ironlake_irq_preinstall(struct drm_device *dev)
3005{
be30b29f 3006 ironlake_irq_reset(dev);
7d99163d
BW
3007}
3008
7e231dbe
JB
3009static void valleyview_irq_preinstall(struct drm_device *dev)
3010{
2d1013dd 3011 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe
JB
3012 int pipe;
3013
7e231dbe
JB
3014 /* VLV magic */
3015 I915_WRITE(VLV_IMR, 0);
3016 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3017 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3018 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3019
7e231dbe
JB
3020 /* and GT */
3021 I915_WRITE(GTIIR, I915_READ(GTIIR));
3022 I915_WRITE(GTIIR, I915_READ(GTIIR));
d18ea1b5 3023
7c4d664e 3024 gen5_gt_irq_reset(dev);
7e231dbe
JB
3025
3026 I915_WRITE(DPINVGTT, 0xff);
3027
3028 I915_WRITE(PORT_HOTPLUG_EN, 0);
3029 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3030 for_each_pipe(pipe)
3031 I915_WRITE(PIPESTAT(pipe), 0xffff);
3032 I915_WRITE(VLV_IIR, 0xffffffff);
3033 I915_WRITE(VLV_IMR, 0xffffffff);
3034 I915_WRITE(VLV_IER, 0x0);
3035 POSTING_READ(VLV_IER);
3036}
3037
823f6b38 3038static void gen8_irq_reset(struct drm_device *dev)
abd58f01
BW
3039{
3040 struct drm_i915_private *dev_priv = dev->dev_private;
3041 int pipe;
3042
abd58f01
BW
3043 I915_WRITE(GEN8_MASTER_IRQ, 0);
3044 POSTING_READ(GEN8_MASTER_IRQ);
3045
f86f3fb0
PZ
3046 GEN8_IRQ_RESET_NDX(GT, 0);
3047 GEN8_IRQ_RESET_NDX(GT, 1);
3048 GEN8_IRQ_RESET_NDX(GT, 2);
3049 GEN8_IRQ_RESET_NDX(GT, 3);
abd58f01 3050
823f6b38 3051 for_each_pipe(pipe)
f86f3fb0 3052 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
abd58f01 3053
f86f3fb0
PZ
3054 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3055 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3056 GEN5_IRQ_RESET(GEN8_PCU_);
abd58f01 3057
1c69eb42 3058 ibx_irq_reset(dev);
abd58f01 3059}
09f2344d 3060
823f6b38
PZ
3061static void gen8_irq_preinstall(struct drm_device *dev)
3062{
3063 gen8_irq_reset(dev);
abd58f01
BW
3064}
3065
43f328d7
VS
3066static void cherryview_irq_preinstall(struct drm_device *dev)
3067{
3068 struct drm_i915_private *dev_priv = dev->dev_private;
3069 int pipe;
3070
3071 I915_WRITE(GEN8_MASTER_IRQ, 0);
3072 POSTING_READ(GEN8_MASTER_IRQ);
3073
3074 GEN8_IRQ_RESET_NDX(GT, 0);
3075 GEN8_IRQ_RESET_NDX(GT, 1);
3076 GEN8_IRQ_RESET_NDX(GT, 2);
3077 GEN8_IRQ_RESET_NDX(GT, 3);
3078
3079 GEN5_IRQ_RESET(GEN8_PCU_);
3080
3081 POSTING_READ(GEN8_PCU_IIR);
3082
3083 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3084
3085 I915_WRITE(PORT_HOTPLUG_EN, 0);
3086 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3087
3088 for_each_pipe(pipe)
3089 I915_WRITE(PIPESTAT(pipe), 0xffff);
3090
3091 I915_WRITE(VLV_IMR, 0xffffffff);
3092 I915_WRITE(VLV_IER, 0x0);
3093 I915_WRITE(VLV_IIR, 0xffffffff);
3094 POSTING_READ(VLV_IIR);
3095}
3096
82a28bcf 3097static void ibx_hpd_irq_setup(struct drm_device *dev)
7fe0b973 3098{
2d1013dd 3099 struct drm_i915_private *dev_priv = dev->dev_private;
82a28bcf
DV
3100 struct drm_mode_config *mode_config = &dev->mode_config;
3101 struct intel_encoder *intel_encoder;
fee884ed 3102 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
82a28bcf
DV
3103
3104 if (HAS_PCH_IBX(dev)) {
fee884ed 3105 hotplug_irqs = SDE_HOTPLUG_MASK;
82a28bcf 3106 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
cd569aed 3107 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 3108 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
82a28bcf 3109 } else {
fee884ed 3110 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
82a28bcf 3111 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
cd569aed 3112 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 3113 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
82a28bcf 3114 }
7fe0b973 3115
fee884ed 3116 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
82a28bcf
DV
3117
3118 /*
3119 * Enable digital hotplug on the PCH, and configure the DP short pulse
3120 * duration to 2ms (which is the minimum in the Display Port spec)
3121 *
3122 * This register is the same on all known PCH chips.
3123 */
7fe0b973
KP
3124 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3125 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3126 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3127 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3128 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3129 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3130}
3131
d46da437
PZ
3132static void ibx_irq_postinstall(struct drm_device *dev)
3133{
2d1013dd 3134 struct drm_i915_private *dev_priv = dev->dev_private;
82a28bcf 3135 u32 mask;
e5868a31 3136
692a04cf
DV
3137 if (HAS_PCH_NOP(dev))
3138 return;
3139
105b122e 3140 if (HAS_PCH_IBX(dev))
5c673b60 3141 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
105b122e 3142 else
5c673b60 3143 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
8664281b 3144
337ba017 3145 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
d46da437 3146 I915_WRITE(SDEIMR, ~mask);
d46da437
PZ
3147}
3148
0a9a8c91
DV
3149static void gen5_gt_irq_postinstall(struct drm_device *dev)
3150{
3151 struct drm_i915_private *dev_priv = dev->dev_private;
3152 u32 pm_irqs, gt_irqs;
3153
3154 pm_irqs = gt_irqs = 0;
3155
3156 dev_priv->gt_irq_mask = ~0;
040d2baa 3157 if (HAS_L3_DPF(dev)) {
0a9a8c91 3158 /* L3 parity interrupt is always unmasked. */
35a85ac6
BW
3159 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3160 gt_irqs |= GT_PARITY_ERROR(dev);
0a9a8c91
DV
3161 }
3162
3163 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3164 if (IS_GEN5(dev)) {
3165 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3166 ILK_BSD_USER_INTERRUPT;
3167 } else {
3168 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3169 }
3170
35079899 3171 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
0a9a8c91
DV
3172
3173 if (INTEL_INFO(dev)->gen >= 6) {
a6706b45 3174 pm_irqs |= dev_priv->pm_rps_events;
0a9a8c91
DV
3175
3176 if (HAS_VEBOX(dev))
3177 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3178
605cd25b 3179 dev_priv->pm_irq_mask = 0xffffffff;
35079899 3180 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
0a9a8c91
DV
3181 }
3182}
3183
f71d4af4 3184static int ironlake_irq_postinstall(struct drm_device *dev)
036a4a7d 3185{
4bc9d430 3186 unsigned long irqflags;
2d1013dd 3187 struct drm_i915_private *dev_priv = dev->dev_private;
8e76f8dc
PZ
3188 u32 display_mask, extra_mask;
3189
3190 if (INTEL_INFO(dev)->gen >= 7) {
3191 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3192 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3193 DE_PLANEB_FLIP_DONE_IVB |
5c673b60 3194 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
8e76f8dc 3195 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
5c673b60 3196 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
8e76f8dc
PZ
3197 } else {
3198 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3199 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
5b3a856b 3200 DE_AUX_CHANNEL_A |
5b3a856b
DV
3201 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3202 DE_POISON);
5c673b60
DV
3203 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3204 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
8e76f8dc 3205 }
036a4a7d 3206
1ec14ad3 3207 dev_priv->irq_mask = ~display_mask;
036a4a7d 3208
0c841212
PZ
3209 I915_WRITE(HWSTAM, 0xeffe);
3210
622364b6
PZ
3211 ibx_irq_pre_postinstall(dev);
3212
35079899 3213 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
036a4a7d 3214
0a9a8c91 3215 gen5_gt_irq_postinstall(dev);
036a4a7d 3216
d46da437 3217 ibx_irq_postinstall(dev);
7fe0b973 3218
f97108d1 3219 if (IS_IRONLAKE_M(dev)) {
6005ce42
DV
3220 /* Enable PCU event interrupts
3221 *
3222 * spinlocking not required here for correctness since interrupt
4bc9d430
DV
3223 * setup is guaranteed to run in single-threaded context. But we
3224 * need it to make the assert_spin_locked happy. */
3225 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f97108d1 3226 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
4bc9d430 3227 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
f97108d1
JB
3228 }
3229
036a4a7d
ZW
3230 return 0;
3231}
3232
f8b79e58
ID
3233static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3234{
3235 u32 pipestat_mask;
3236 u32 iir_mask;
3237
3238 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3239 PIPE_FIFO_UNDERRUN_STATUS;
3240
3241 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3242 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3243 POSTING_READ(PIPESTAT(PIPE_A));
3244
3245 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3246 PIPE_CRC_DONE_INTERRUPT_STATUS;
3247
3248 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3249 PIPE_GMBUS_INTERRUPT_STATUS);
3250 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3251
3252 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3253 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3254 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3255 dev_priv->irq_mask &= ~iir_mask;
3256
3257 I915_WRITE(VLV_IIR, iir_mask);
3258 I915_WRITE(VLV_IIR, iir_mask);
3259 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3260 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3261 POSTING_READ(VLV_IER);
3262}
3263
3264static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3265{
3266 u32 pipestat_mask;
3267 u32 iir_mask;
3268
3269 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3270 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
6c7fba04 3271 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
f8b79e58
ID
3272
3273 dev_priv->irq_mask |= iir_mask;
3274 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3275 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3276 I915_WRITE(VLV_IIR, iir_mask);
3277 I915_WRITE(VLV_IIR, iir_mask);
3278 POSTING_READ(VLV_IIR);
3279
3280 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3281 PIPE_CRC_DONE_INTERRUPT_STATUS;
3282
3283 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3284 PIPE_GMBUS_INTERRUPT_STATUS);
3285 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3286
3287 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3288 PIPE_FIFO_UNDERRUN_STATUS;
3289 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3290 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3291 POSTING_READ(PIPESTAT(PIPE_A));
3292}
3293
3294void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3295{
3296 assert_spin_locked(&dev_priv->irq_lock);
3297
3298 if (dev_priv->display_irqs_enabled)
3299 return;
3300
3301 dev_priv->display_irqs_enabled = true;
3302
3303 if (dev_priv->dev->irq_enabled)
3304 valleyview_display_irqs_install(dev_priv);
3305}
3306
3307void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3308{
3309 assert_spin_locked(&dev_priv->irq_lock);
3310
3311 if (!dev_priv->display_irqs_enabled)
3312 return;
3313
3314 dev_priv->display_irqs_enabled = false;
3315
3316 if (dev_priv->dev->irq_enabled)
3317 valleyview_display_irqs_uninstall(dev_priv);
3318}
3319
7e231dbe
JB
3320static int valleyview_irq_postinstall(struct drm_device *dev)
3321{
2d1013dd 3322 struct drm_i915_private *dev_priv = dev->dev_private;
b79480ba 3323 unsigned long irqflags;
7e231dbe 3324
f8b79e58 3325 dev_priv->irq_mask = ~0;
7e231dbe 3326
20afbda2
DV
3327 I915_WRITE(PORT_HOTPLUG_EN, 0);
3328 POSTING_READ(PORT_HOTPLUG_EN);
3329
7e231dbe 3330 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
f8b79e58 3331 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
7e231dbe 3332 I915_WRITE(VLV_IIR, 0xffffffff);
7e231dbe
JB
3333 POSTING_READ(VLV_IER);
3334
b79480ba
DV
3335 /* Interrupt setup is already guaranteed to be single-threaded, this is
3336 * just to make the assert_spin_locked check happy. */
3337 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f8b79e58
ID
3338 if (dev_priv->display_irqs_enabled)
3339 valleyview_display_irqs_install(dev_priv);
b79480ba 3340 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
31acc7f5 3341
7e231dbe
JB
3342 I915_WRITE(VLV_IIR, 0xffffffff);
3343 I915_WRITE(VLV_IIR, 0xffffffff);
3344
0a9a8c91 3345 gen5_gt_irq_postinstall(dev);
7e231dbe
JB
3346
3347 /* ack & enable invalid PTE error interrupts */
3348#if 0 /* FIXME: add support to irq handler for checking these bits */
3349 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3350 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3351#endif
3352
3353 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
20afbda2
DV
3354
3355 return 0;
3356}
3357
abd58f01
BW
3358static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3359{
3360 int i;
3361
3362 /* These are interrupts we'll toggle with the ring mask register */
3363 uint32_t gt_interrupts[] = {
3364 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3365 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3366 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3367 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3368 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3369 0,
3370 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3371 };
3372
337ba017 3373 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
35079899 3374 GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
abd58f01
BW
3375}
3376
3377static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3378{
3379 struct drm_device *dev = dev_priv->dev;
d0e1f1cb 3380 uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
13b3a0a7 3381 GEN8_PIPE_CDCLK_CRC_DONE |
13b3a0a7 3382 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
5c673b60
DV
3383 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3384 GEN8_PIPE_FIFO_UNDERRUN;
abd58f01 3385 int pipe;
13b3a0a7
DV
3386 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3387 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3388 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
abd58f01 3389
337ba017 3390 for_each_pipe(pipe)
35079899
PZ
3391 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
3392 de_pipe_enables);
abd58f01 3393
35079899 3394 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
abd58f01
BW
3395}
3396
3397static int gen8_irq_postinstall(struct drm_device *dev)
3398{
3399 struct drm_i915_private *dev_priv = dev->dev_private;
3400
622364b6
PZ
3401 ibx_irq_pre_postinstall(dev);
3402
abd58f01
BW
3403 gen8_gt_irq_postinstall(dev_priv);
3404 gen8_de_irq_postinstall(dev_priv);
3405
3406 ibx_irq_postinstall(dev);
3407
3408 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3409 POSTING_READ(GEN8_MASTER_IRQ);
3410
3411 return 0;
3412}
3413
43f328d7
VS
3414static int cherryview_irq_postinstall(struct drm_device *dev)
3415{
3416 struct drm_i915_private *dev_priv = dev->dev_private;
3417 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3418 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3419 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
3420 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3421 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT |
3422 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3423 I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT;
3424 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
3425 unsigned long irqflags;
3426 int pipe;
3427
3428 /*
3429 * Leave vblank interrupts masked initially. enable/disable will
3430 * toggle them based on usage.
3431 */
3432 dev_priv->irq_mask = ~enable_mask |
3433 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
3434 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT |
3435 I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT;
3436
3437 for_each_pipe(pipe)
3438 I915_WRITE(PIPESTAT(pipe), 0xffff);
3439
3440 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3441 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
3442 for_each_pipe(pipe)
3443 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3444 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3445
3446 I915_WRITE(VLV_IIR, 0xffffffff);
3447 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3448 I915_WRITE(VLV_IER, enable_mask);
3449
3450 gen8_gt_irq_postinstall(dev_priv);
3451
3452 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3453 POSTING_READ(GEN8_MASTER_IRQ);
3454
3455 return 0;
3456}
3457
abd58f01
BW
3458static void gen8_irq_uninstall(struct drm_device *dev)
3459{
3460 struct drm_i915_private *dev_priv = dev->dev_private;
abd58f01
BW
3461
3462 if (!dev_priv)
3463 return;
3464
d4eb6b10 3465 intel_hpd_irq_uninstall(dev_priv);
abd58f01 3466
823f6b38 3467 gen8_irq_reset(dev);
abd58f01
BW
3468}
3469
7e231dbe
JB
3470static void valleyview_irq_uninstall(struct drm_device *dev)
3471{
2d1013dd 3472 struct drm_i915_private *dev_priv = dev->dev_private;
f8b79e58 3473 unsigned long irqflags;
7e231dbe
JB
3474 int pipe;
3475
3476 if (!dev_priv)
3477 return;
3478
843d0e7d
ID
3479 I915_WRITE(VLV_MASTER_IER, 0);
3480
3ca1cced 3481 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3482
7e231dbe
JB
3483 for_each_pipe(pipe)
3484 I915_WRITE(PIPESTAT(pipe), 0xffff);
3485
3486 I915_WRITE(HWSTAM, 0xffffffff);
3487 I915_WRITE(PORT_HOTPLUG_EN, 0);
3488 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
f8b79e58
ID
3489
3490 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3491 if (dev_priv->display_irqs_enabled)
3492 valleyview_display_irqs_uninstall(dev_priv);
3493 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3494
3495 dev_priv->irq_mask = 0;
3496
7e231dbe
JB
3497 I915_WRITE(VLV_IIR, 0xffffffff);
3498 I915_WRITE(VLV_IMR, 0xffffffff);
3499 I915_WRITE(VLV_IER, 0x0);
3500 POSTING_READ(VLV_IER);
3501}
3502
43f328d7
VS
3503static void cherryview_irq_uninstall(struct drm_device *dev)
3504{
3505 struct drm_i915_private *dev_priv = dev->dev_private;
3506 int pipe;
3507
3508 if (!dev_priv)
3509 return;
3510
3511 I915_WRITE(GEN8_MASTER_IRQ, 0);
3512 POSTING_READ(GEN8_MASTER_IRQ);
3513
3514#define GEN8_IRQ_FINI_NDX(type, which) \
3515do { \
3516 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3517 I915_WRITE(GEN8_##type##_IER(which), 0); \
3518 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3519 POSTING_READ(GEN8_##type##_IIR(which)); \
3520 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3521} while (0)
3522
3523#define GEN8_IRQ_FINI(type) \
3524do { \
3525 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3526 I915_WRITE(GEN8_##type##_IER, 0); \
3527 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3528 POSTING_READ(GEN8_##type##_IIR); \
3529 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3530} while (0)
3531
3532 GEN8_IRQ_FINI_NDX(GT, 0);
3533 GEN8_IRQ_FINI_NDX(GT, 1);
3534 GEN8_IRQ_FINI_NDX(GT, 2);
3535 GEN8_IRQ_FINI_NDX(GT, 3);
3536
3537 GEN8_IRQ_FINI(PCU);
3538
3539#undef GEN8_IRQ_FINI
3540#undef GEN8_IRQ_FINI_NDX
3541
3542 I915_WRITE(PORT_HOTPLUG_EN, 0);
3543 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3544
3545 for_each_pipe(pipe)
3546 I915_WRITE(PIPESTAT(pipe), 0xffff);
3547
3548 I915_WRITE(VLV_IMR, 0xffffffff);
3549 I915_WRITE(VLV_IER, 0x0);
3550 I915_WRITE(VLV_IIR, 0xffffffff);
3551 POSTING_READ(VLV_IIR);
3552}
3553
f71d4af4 3554static void ironlake_irq_uninstall(struct drm_device *dev)
036a4a7d 3555{
2d1013dd 3556 struct drm_i915_private *dev_priv = dev->dev_private;
4697995b
JB
3557
3558 if (!dev_priv)
3559 return;
3560
3ca1cced 3561 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3562
be30b29f 3563 ironlake_irq_reset(dev);
036a4a7d
ZW
3564}
3565
a266c7d5 3566static void i8xx_irq_preinstall(struct drm_device * dev)
1da177e4 3567{
2d1013dd 3568 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 3569 int pipe;
91e3738e 3570
9db4a9c7
JB
3571 for_each_pipe(pipe)
3572 I915_WRITE(PIPESTAT(pipe), 0);
a266c7d5
CW
3573 I915_WRITE16(IMR, 0xffff);
3574 I915_WRITE16(IER, 0x0);
3575 POSTING_READ16(IER);
c2798b19
CW
3576}
3577
3578static int i8xx_irq_postinstall(struct drm_device *dev)
3579{
2d1013dd 3580 struct drm_i915_private *dev_priv = dev->dev_private;
379ef82d 3581 unsigned long irqflags;
c2798b19 3582
c2798b19
CW
3583 I915_WRITE16(EMR,
3584 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3585
3586 /* Unmask the interrupts that we always want on. */
3587 dev_priv->irq_mask =
3588 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3589 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3590 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3591 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3592 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3593 I915_WRITE16(IMR, dev_priv->irq_mask);
3594
3595 I915_WRITE16(IER,
3596 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3597 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3598 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3599 I915_USER_INTERRUPT);
3600 POSTING_READ16(IER);
3601
379ef82d
DV
3602 /* Interrupt setup is already guaranteed to be single-threaded, this is
3603 * just to make the assert_spin_locked check happy. */
3604 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
755e9019
ID
3605 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3606 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
379ef82d
DV
3607 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3608
c2798b19
CW
3609 return 0;
3610}
3611
90a72f87
VS
3612/*
3613 * Returns true when a page flip has completed.
3614 */
3615static bool i8xx_handle_vblank(struct drm_device *dev,
1f1c2e24 3616 int plane, int pipe, u32 iir)
90a72f87 3617{
2d1013dd 3618 struct drm_i915_private *dev_priv = dev->dev_private;
1f1c2e24 3619 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
90a72f87 3620
8d7849db 3621 if (!intel_pipe_handle_vblank(dev, pipe))
90a72f87
VS
3622 return false;
3623
3624 if ((iir & flip_pending) == 0)
3625 return false;
3626
1f1c2e24 3627 intel_prepare_page_flip(dev, plane);
90a72f87
VS
3628
3629 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3630 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3631 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3632 * the flip is completed (no longer pending). Since this doesn't raise
3633 * an interrupt per se, we watch for the change at vblank.
3634 */
3635 if (I915_READ16(ISR) & flip_pending)
3636 return false;
3637
3638 intel_finish_page_flip(dev, pipe);
3639
3640 return true;
3641}
3642
ff1f525e 3643static irqreturn_t i8xx_irq_handler(int irq, void *arg)
c2798b19
CW
3644{
3645 struct drm_device *dev = (struct drm_device *) arg;
2d1013dd 3646 struct drm_i915_private *dev_priv = dev->dev_private;
c2798b19
CW
3647 u16 iir, new_iir;
3648 u32 pipe_stats[2];
3649 unsigned long irqflags;
c2798b19
CW
3650 int pipe;
3651 u16 flip_mask =
3652 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3653 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3654
c2798b19
CW
3655 iir = I915_READ16(IIR);
3656 if (iir == 0)
3657 return IRQ_NONE;
3658
3659 while (iir & ~flip_mask) {
3660 /* Can't rely on pipestat interrupt bit in iir as it might
3661 * have been cleared after the pipestat interrupt was received.
3662 * It doesn't set the bit in iir again, but it still produces
3663 * interrupts (for non-MSI).
3664 */
3665 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3666 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
58174462
MK
3667 i915_handle_error(dev, false,
3668 "Command parser error, iir 0x%08x",
3669 iir);
c2798b19
CW
3670
3671 for_each_pipe(pipe) {
3672 int reg = PIPESTAT(pipe);
3673 pipe_stats[pipe] = I915_READ(reg);
3674
3675 /*
3676 * Clear the PIPE*STAT regs before the IIR
3677 */
2d9d2b0b 3678 if (pipe_stats[pipe] & 0x8000ffff)
c2798b19 3679 I915_WRITE(reg, pipe_stats[pipe]);
c2798b19
CW
3680 }
3681 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3682
3683 I915_WRITE16(IIR, iir & ~flip_mask);
3684 new_iir = I915_READ16(IIR); /* Flush posted writes */
3685
d05c617e 3686 i915_update_dri1_breadcrumb(dev);
c2798b19
CW
3687
3688 if (iir & I915_USER_INTERRUPT)
3689 notify_ring(dev, &dev_priv->ring[RCS]);
3690
4356d586 3691 for_each_pipe(pipe) {
1f1c2e24 3692 int plane = pipe;
3a77c4c4 3693 if (HAS_FBC(dev))
1f1c2e24
VS
3694 plane = !plane;
3695
4356d586 3696 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
1f1c2e24
VS
3697 i8xx_handle_vblank(dev, plane, pipe, iir))
3698 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
c2798b19 3699
4356d586 3700 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 3701 i9xx_pipe_crc_irq_handler(dev, pipe);
2d9d2b0b
VS
3702
3703 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3704 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b 3705 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4356d586 3706 }
c2798b19
CW
3707
3708 iir = new_iir;
3709 }
3710
3711 return IRQ_HANDLED;
3712}
3713
3714static void i8xx_irq_uninstall(struct drm_device * dev)
3715{
2d1013dd 3716 struct drm_i915_private *dev_priv = dev->dev_private;
c2798b19
CW
3717 int pipe;
3718
c2798b19
CW
3719 for_each_pipe(pipe) {
3720 /* Clear enable bits; then clear status bits */
3721 I915_WRITE(PIPESTAT(pipe), 0);
3722 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3723 }
3724 I915_WRITE16(IMR, 0xffff);
3725 I915_WRITE16(IER, 0x0);
3726 I915_WRITE16(IIR, I915_READ16(IIR));
3727}
3728
a266c7d5
CW
3729static void i915_irq_preinstall(struct drm_device * dev)
3730{
2d1013dd 3731 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
3732 int pipe;
3733
a266c7d5
CW
3734 if (I915_HAS_HOTPLUG(dev)) {
3735 I915_WRITE(PORT_HOTPLUG_EN, 0);
3736 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3737 }
3738
00d98ebd 3739 I915_WRITE16(HWSTAM, 0xeffe);
a266c7d5
CW
3740 for_each_pipe(pipe)
3741 I915_WRITE(PIPESTAT(pipe), 0);
3742 I915_WRITE(IMR, 0xffffffff);
3743 I915_WRITE(IER, 0x0);
3744 POSTING_READ(IER);
3745}
3746
3747static int i915_irq_postinstall(struct drm_device *dev)
3748{
2d1013dd 3749 struct drm_i915_private *dev_priv = dev->dev_private;
38bde180 3750 u32 enable_mask;
379ef82d 3751 unsigned long irqflags;
a266c7d5 3752
38bde180
CW
3753 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3754
3755 /* Unmask the interrupts that we always want on. */
3756 dev_priv->irq_mask =
3757 ~(I915_ASLE_INTERRUPT |
3758 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3759 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3760 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3761 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3762 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3763
3764 enable_mask =
3765 I915_ASLE_INTERRUPT |
3766 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3767 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3768 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3769 I915_USER_INTERRUPT;
3770
a266c7d5 3771 if (I915_HAS_HOTPLUG(dev)) {
20afbda2
DV
3772 I915_WRITE(PORT_HOTPLUG_EN, 0);
3773 POSTING_READ(PORT_HOTPLUG_EN);
3774
a266c7d5
CW
3775 /* Enable in IER... */
3776 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3777 /* and unmask in IMR */
3778 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3779 }
3780
a266c7d5
CW
3781 I915_WRITE(IMR, dev_priv->irq_mask);
3782 I915_WRITE(IER, enable_mask);
3783 POSTING_READ(IER);
3784
f49e38dd 3785 i915_enable_asle_pipestat(dev);
20afbda2 3786
379ef82d
DV
3787 /* Interrupt setup is already guaranteed to be single-threaded, this is
3788 * just to make the assert_spin_locked check happy. */
3789 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
755e9019
ID
3790 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3791 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
379ef82d
DV
3792 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3793
20afbda2
DV
3794 return 0;
3795}
3796
90a72f87
VS
3797/*
3798 * Returns true when a page flip has completed.
3799 */
3800static bool i915_handle_vblank(struct drm_device *dev,
3801 int plane, int pipe, u32 iir)
3802{
2d1013dd 3803 struct drm_i915_private *dev_priv = dev->dev_private;
90a72f87
VS
3804 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3805
8d7849db 3806 if (!intel_pipe_handle_vblank(dev, pipe))
90a72f87
VS
3807 return false;
3808
3809 if ((iir & flip_pending) == 0)
3810 return false;
3811
3812 intel_prepare_page_flip(dev, plane);
3813
3814 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3815 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3816 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3817 * the flip is completed (no longer pending). Since this doesn't raise
3818 * an interrupt per se, we watch for the change at vblank.
3819 */
3820 if (I915_READ(ISR) & flip_pending)
3821 return false;
3822
3823 intel_finish_page_flip(dev, pipe);
3824
3825 return true;
3826}
3827
ff1f525e 3828static irqreturn_t i915_irq_handler(int irq, void *arg)
a266c7d5
CW
3829{
3830 struct drm_device *dev = (struct drm_device *) arg;
2d1013dd 3831 struct drm_i915_private *dev_priv = dev->dev_private;
8291ee90 3832 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
a266c7d5 3833 unsigned long irqflags;
38bde180
CW
3834 u32 flip_mask =
3835 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3836 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
38bde180 3837 int pipe, ret = IRQ_NONE;
a266c7d5 3838
a266c7d5 3839 iir = I915_READ(IIR);
38bde180
CW
3840 do {
3841 bool irq_received = (iir & ~flip_mask) != 0;
8291ee90 3842 bool blc_event = false;
a266c7d5
CW
3843
3844 /* Can't rely on pipestat interrupt bit in iir as it might
3845 * have been cleared after the pipestat interrupt was received.
3846 * It doesn't set the bit in iir again, but it still produces
3847 * interrupts (for non-MSI).
3848 */
3849 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3850 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
58174462
MK
3851 i915_handle_error(dev, false,
3852 "Command parser error, iir 0x%08x",
3853 iir);
a266c7d5
CW
3854
3855 for_each_pipe(pipe) {
3856 int reg = PIPESTAT(pipe);
3857 pipe_stats[pipe] = I915_READ(reg);
3858
38bde180 3859 /* Clear the PIPE*STAT regs before the IIR */
a266c7d5 3860 if (pipe_stats[pipe] & 0x8000ffff) {
a266c7d5 3861 I915_WRITE(reg, pipe_stats[pipe]);
38bde180 3862 irq_received = true;
a266c7d5
CW
3863 }
3864 }
3865 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3866
3867 if (!irq_received)
3868 break;
3869
a266c7d5 3870 /* Consume port. Then clear IIR or we'll miss events */
16c6c56b
VS
3871 if (I915_HAS_HOTPLUG(dev) &&
3872 iir & I915_DISPLAY_PORT_INTERRUPT)
3873 i9xx_hpd_irq_handler(dev);
a266c7d5 3874
38bde180 3875 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
3876 new_iir = I915_READ(IIR); /* Flush posted writes */
3877
a266c7d5
CW
3878 if (iir & I915_USER_INTERRUPT)
3879 notify_ring(dev, &dev_priv->ring[RCS]);
a266c7d5 3880
a266c7d5 3881 for_each_pipe(pipe) {
38bde180 3882 int plane = pipe;
3a77c4c4 3883 if (HAS_FBC(dev))
38bde180 3884 plane = !plane;
90a72f87 3885
8291ee90 3886 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
3887 i915_handle_vblank(dev, plane, pipe, iir))
3888 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
a266c7d5
CW
3889
3890 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3891 blc_event = true;
4356d586
DV
3892
3893 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 3894 i9xx_pipe_crc_irq_handler(dev, pipe);
2d9d2b0b
VS
3895
3896 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3897 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b 3898 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
a266c7d5
CW
3899 }
3900
a266c7d5
CW
3901 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3902 intel_opregion_asle_intr(dev);
3903
3904 /* With MSI, interrupts are only generated when iir
3905 * transitions from zero to nonzero. If another bit got
3906 * set while we were handling the existing iir bits, then
3907 * we would never get another interrupt.
3908 *
3909 * This is fine on non-MSI as well, as if we hit this path
3910 * we avoid exiting the interrupt handler only to generate
3911 * another one.
3912 *
3913 * Note that for MSI this could cause a stray interrupt report
3914 * if an interrupt landed in the time between writing IIR and
3915 * the posting read. This should be rare enough to never
3916 * trigger the 99% of 100,000 interrupts test for disabling
3917 * stray interrupts.
3918 */
38bde180 3919 ret = IRQ_HANDLED;
a266c7d5 3920 iir = new_iir;
38bde180 3921 } while (iir & ~flip_mask);
a266c7d5 3922
d05c617e 3923 i915_update_dri1_breadcrumb(dev);
8291ee90 3924
a266c7d5
CW
3925 return ret;
3926}
3927
3928static void i915_irq_uninstall(struct drm_device * dev)
3929{
2d1013dd 3930 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
3931 int pipe;
3932
3ca1cced 3933 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3934
a266c7d5
CW
3935 if (I915_HAS_HOTPLUG(dev)) {
3936 I915_WRITE(PORT_HOTPLUG_EN, 0);
3937 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3938 }
3939
00d98ebd 3940 I915_WRITE16(HWSTAM, 0xffff);
55b39755
CW
3941 for_each_pipe(pipe) {
3942 /* Clear enable bits; then clear status bits */
a266c7d5 3943 I915_WRITE(PIPESTAT(pipe), 0);
55b39755
CW
3944 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3945 }
a266c7d5
CW
3946 I915_WRITE(IMR, 0xffffffff);
3947 I915_WRITE(IER, 0x0);
3948
a266c7d5
CW
3949 I915_WRITE(IIR, I915_READ(IIR));
3950}
3951
3952static void i965_irq_preinstall(struct drm_device * dev)
3953{
2d1013dd 3954 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
3955 int pipe;
3956
adca4730
CW
3957 I915_WRITE(PORT_HOTPLUG_EN, 0);
3958 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
3959
3960 I915_WRITE(HWSTAM, 0xeffe);
3961 for_each_pipe(pipe)
3962 I915_WRITE(PIPESTAT(pipe), 0);
3963 I915_WRITE(IMR, 0xffffffff);
3964 I915_WRITE(IER, 0x0);
3965 POSTING_READ(IER);
3966}
3967
3968static int i965_irq_postinstall(struct drm_device *dev)
3969{
2d1013dd 3970 struct drm_i915_private *dev_priv = dev->dev_private;
bbba0a97 3971 u32 enable_mask;
a266c7d5 3972 u32 error_mask;
b79480ba 3973 unsigned long irqflags;
a266c7d5 3974
a266c7d5 3975 /* Unmask the interrupts that we always want on. */
bbba0a97 3976 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
adca4730 3977 I915_DISPLAY_PORT_INTERRUPT |
bbba0a97
CW
3978 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3979 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3980 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3981 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3982 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3983
3984 enable_mask = ~dev_priv->irq_mask;
21ad8330
VS
3985 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3986 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
bbba0a97
CW
3987 enable_mask |= I915_USER_INTERRUPT;
3988
3989 if (IS_G4X(dev))
3990 enable_mask |= I915_BSD_USER_INTERRUPT;
a266c7d5 3991
b79480ba
DV
3992 /* Interrupt setup is already guaranteed to be single-threaded, this is
3993 * just to make the assert_spin_locked check happy. */
3994 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
755e9019
ID
3995 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3996 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3997 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
b79480ba 3998 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
a266c7d5 3999
a266c7d5
CW
4000 /*
4001 * Enable some error detection, note the instruction error mask
4002 * bit is reserved, so we leave it masked.
4003 */
4004 if (IS_G4X(dev)) {
4005 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4006 GM45_ERROR_MEM_PRIV |
4007 GM45_ERROR_CP_PRIV |
4008 I915_ERROR_MEMORY_REFRESH);
4009 } else {
4010 error_mask = ~(I915_ERROR_PAGE_TABLE |
4011 I915_ERROR_MEMORY_REFRESH);
4012 }
4013 I915_WRITE(EMR, error_mask);
4014
4015 I915_WRITE(IMR, dev_priv->irq_mask);
4016 I915_WRITE(IER, enable_mask);
4017 POSTING_READ(IER);
4018
20afbda2
DV
4019 I915_WRITE(PORT_HOTPLUG_EN, 0);
4020 POSTING_READ(PORT_HOTPLUG_EN);
4021
f49e38dd 4022 i915_enable_asle_pipestat(dev);
20afbda2
DV
4023
4024 return 0;
4025}
4026
bac56d5b 4027static void i915_hpd_irq_setup(struct drm_device *dev)
20afbda2 4028{
2d1013dd 4029 struct drm_i915_private *dev_priv = dev->dev_private;
e5868a31 4030 struct drm_mode_config *mode_config = &dev->mode_config;
cd569aed 4031 struct intel_encoder *intel_encoder;
20afbda2
DV
4032 u32 hotplug_en;
4033
b5ea2d56
DV
4034 assert_spin_locked(&dev_priv->irq_lock);
4035
bac56d5b
EE
4036 if (I915_HAS_HOTPLUG(dev)) {
4037 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4038 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4039 /* Note HDMI and DP share hotplug bits */
e5868a31 4040 /* enable bits are the same for all generations */
cd569aed
EE
4041 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
4042 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4043 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
bac56d5b
EE
4044 /* Programming the CRT detection parameters tends
4045 to generate a spurious hotplug event about three
4046 seconds later. So just do it once.
4047 */
4048 if (IS_G4X(dev))
4049 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
85fc95ba 4050 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
bac56d5b 4051 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
a266c7d5 4052
bac56d5b
EE
4053 /* Ignore TV since it's buggy */
4054 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4055 }
a266c7d5
CW
4056}
4057
ff1f525e 4058static irqreturn_t i965_irq_handler(int irq, void *arg)
a266c7d5
CW
4059{
4060 struct drm_device *dev = (struct drm_device *) arg;
2d1013dd 4061 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4062 u32 iir, new_iir;
4063 u32 pipe_stats[I915_MAX_PIPES];
a266c7d5 4064 unsigned long irqflags;
a266c7d5 4065 int ret = IRQ_NONE, pipe;
21ad8330
VS
4066 u32 flip_mask =
4067 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4068 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
a266c7d5 4069
a266c7d5
CW
4070 iir = I915_READ(IIR);
4071
a266c7d5 4072 for (;;) {
501e01d7 4073 bool irq_received = (iir & ~flip_mask) != 0;
2c8ba29f
CW
4074 bool blc_event = false;
4075
a266c7d5
CW
4076 /* Can't rely on pipestat interrupt bit in iir as it might
4077 * have been cleared after the pipestat interrupt was received.
4078 * It doesn't set the bit in iir again, but it still produces
4079 * interrupts (for non-MSI).
4080 */
4081 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4082 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
58174462
MK
4083 i915_handle_error(dev, false,
4084 "Command parser error, iir 0x%08x",
4085 iir);
a266c7d5
CW
4086
4087 for_each_pipe(pipe) {
4088 int reg = PIPESTAT(pipe);
4089 pipe_stats[pipe] = I915_READ(reg);
4090
4091 /*
4092 * Clear the PIPE*STAT regs before the IIR
4093 */
4094 if (pipe_stats[pipe] & 0x8000ffff) {
a266c7d5 4095 I915_WRITE(reg, pipe_stats[pipe]);
501e01d7 4096 irq_received = true;
a266c7d5
CW
4097 }
4098 }
4099 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4100
4101 if (!irq_received)
4102 break;
4103
4104 ret = IRQ_HANDLED;
4105
4106 /* Consume port. Then clear IIR or we'll miss events */
16c6c56b
VS
4107 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4108 i9xx_hpd_irq_handler(dev);
a266c7d5 4109
21ad8330 4110 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
4111 new_iir = I915_READ(IIR); /* Flush posted writes */
4112
a266c7d5
CW
4113 if (iir & I915_USER_INTERRUPT)
4114 notify_ring(dev, &dev_priv->ring[RCS]);
4115 if (iir & I915_BSD_USER_INTERRUPT)
4116 notify_ring(dev, &dev_priv->ring[VCS]);
4117
a266c7d5 4118 for_each_pipe(pipe) {
2c8ba29f 4119 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
4120 i915_handle_vblank(dev, pipe, pipe, iir))
4121 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
a266c7d5
CW
4122
4123 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4124 blc_event = true;
4356d586
DV
4125
4126 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 4127 i9xx_pipe_crc_irq_handler(dev, pipe);
a266c7d5 4128
2d9d2b0b
VS
4129 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4130 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b 4131 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
2d9d2b0b 4132 }
a266c7d5
CW
4133
4134 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4135 intel_opregion_asle_intr(dev);
4136
515ac2bb
DV
4137 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4138 gmbus_irq_handler(dev);
4139
a266c7d5
CW
4140 /* With MSI, interrupts are only generated when iir
4141 * transitions from zero to nonzero. If another bit got
4142 * set while we were handling the existing iir bits, then
4143 * we would never get another interrupt.
4144 *
4145 * This is fine on non-MSI as well, as if we hit this path
4146 * we avoid exiting the interrupt handler only to generate
4147 * another one.
4148 *
4149 * Note that for MSI this could cause a stray interrupt report
4150 * if an interrupt landed in the time between writing IIR and
4151 * the posting read. This should be rare enough to never
4152 * trigger the 99% of 100,000 interrupts test for disabling
4153 * stray interrupts.
4154 */
4155 iir = new_iir;
4156 }
4157
d05c617e 4158 i915_update_dri1_breadcrumb(dev);
2c8ba29f 4159
a266c7d5
CW
4160 return ret;
4161}
4162
4163static void i965_irq_uninstall(struct drm_device * dev)
4164{
2d1013dd 4165 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4166 int pipe;
4167
4168 if (!dev_priv)
4169 return;
4170
3ca1cced 4171 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 4172
adca4730
CW
4173 I915_WRITE(PORT_HOTPLUG_EN, 0);
4174 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
4175
4176 I915_WRITE(HWSTAM, 0xffffffff);
4177 for_each_pipe(pipe)
4178 I915_WRITE(PIPESTAT(pipe), 0);
4179 I915_WRITE(IMR, 0xffffffff);
4180 I915_WRITE(IER, 0x0);
4181
4182 for_each_pipe(pipe)
4183 I915_WRITE(PIPESTAT(pipe),
4184 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4185 I915_WRITE(IIR, I915_READ(IIR));
4186}
4187
3ca1cced 4188static void intel_hpd_irq_reenable(unsigned long data)
ac4c16c5 4189{
2d1013dd 4190 struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
ac4c16c5
EE
4191 struct drm_device *dev = dev_priv->dev;
4192 struct drm_mode_config *mode_config = &dev->mode_config;
4193 unsigned long irqflags;
4194 int i;
4195
4196 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4197 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4198 struct drm_connector *connector;
4199
4200 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4201 continue;
4202
4203 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4204
4205 list_for_each_entry(connector, &mode_config->connector_list, head) {
4206 struct intel_connector *intel_connector = to_intel_connector(connector);
4207
4208 if (intel_connector->encoder->hpd_pin == i) {
4209 if (connector->polled != intel_connector->polled)
4210 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4211 drm_get_connector_name(connector));
4212 connector->polled = intel_connector->polled;
4213 if (!connector->polled)
4214 connector->polled = DRM_CONNECTOR_POLL_HPD;
4215 }
4216 }
4217 }
4218 if (dev_priv->display.hpd_irq_setup)
4219 dev_priv->display.hpd_irq_setup(dev);
4220 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4221}
4222
f71d4af4
JB
4223void intel_irq_init(struct drm_device *dev)
4224{
8b2e326d
CW
4225 struct drm_i915_private *dev_priv = dev->dev_private;
4226
4227 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
99584db3 4228 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
c6a828d3 4229 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
a4da4fa4 4230 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
8b2e326d 4231
a6706b45
D
4232 /* Let's track the enabled rps events */
4233 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4234
99584db3
DV
4235 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4236 i915_hangcheck_elapsed,
61bac78e 4237 (unsigned long) dev);
3ca1cced 4238 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
ac4c16c5 4239 (unsigned long) dev_priv);
61bac78e 4240
97a19a24 4241 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
9ee32fea 4242
4cdb83ec
VS
4243 if (IS_GEN2(dev)) {
4244 dev->max_vblank_count = 0;
4245 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4246 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
f71d4af4
JB
4247 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4248 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
391f75e2
VS
4249 } else {
4250 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4251 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
f71d4af4
JB
4252 }
4253
c2baf4b7 4254 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
c3613de9 4255 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
c2baf4b7
VS
4256 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4257 }
f71d4af4 4258
43f328d7
VS
4259 if (IS_CHERRYVIEW(dev)) {
4260 dev->driver->irq_handler = cherryview_irq_handler;
4261 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4262 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4263 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4264 dev->driver->enable_vblank = valleyview_enable_vblank;
4265 dev->driver->disable_vblank = valleyview_disable_vblank;
4266 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4267 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
4268 dev->driver->irq_handler = valleyview_irq_handler;
4269 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4270 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4271 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4272 dev->driver->enable_vblank = valleyview_enable_vblank;
4273 dev->driver->disable_vblank = valleyview_disable_vblank;
fa00abe0 4274 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
abd58f01
BW
4275 } else if (IS_GEN8(dev)) {
4276 dev->driver->irq_handler = gen8_irq_handler;
4277 dev->driver->irq_preinstall = gen8_irq_preinstall;
4278 dev->driver->irq_postinstall = gen8_irq_postinstall;
4279 dev->driver->irq_uninstall = gen8_irq_uninstall;
4280 dev->driver->enable_vblank = gen8_enable_vblank;
4281 dev->driver->disable_vblank = gen8_disable_vblank;
4282 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
f71d4af4
JB
4283 } else if (HAS_PCH_SPLIT(dev)) {
4284 dev->driver->irq_handler = ironlake_irq_handler;
4285 dev->driver->irq_preinstall = ironlake_irq_preinstall;
4286 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4287 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4288 dev->driver->enable_vblank = ironlake_enable_vblank;
4289 dev->driver->disable_vblank = ironlake_disable_vblank;
82a28bcf 4290 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
f71d4af4 4291 } else {
c2798b19
CW
4292 if (INTEL_INFO(dev)->gen == 2) {
4293 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4294 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4295 dev->driver->irq_handler = i8xx_irq_handler;
4296 dev->driver->irq_uninstall = i8xx_irq_uninstall;
a266c7d5
CW
4297 } else if (INTEL_INFO(dev)->gen == 3) {
4298 dev->driver->irq_preinstall = i915_irq_preinstall;
4299 dev->driver->irq_postinstall = i915_irq_postinstall;
4300 dev->driver->irq_uninstall = i915_irq_uninstall;
4301 dev->driver->irq_handler = i915_irq_handler;
20afbda2 4302 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
c2798b19 4303 } else {
a266c7d5
CW
4304 dev->driver->irq_preinstall = i965_irq_preinstall;
4305 dev->driver->irq_postinstall = i965_irq_postinstall;
4306 dev->driver->irq_uninstall = i965_irq_uninstall;
4307 dev->driver->irq_handler = i965_irq_handler;
bac56d5b 4308 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
c2798b19 4309 }
f71d4af4
JB
4310 dev->driver->enable_vblank = i915_enable_vblank;
4311 dev->driver->disable_vblank = i915_disable_vblank;
4312 }
4313}
20afbda2
DV
4314
4315void intel_hpd_init(struct drm_device *dev)
4316{
4317 struct drm_i915_private *dev_priv = dev->dev_private;
821450c6
EE
4318 struct drm_mode_config *mode_config = &dev->mode_config;
4319 struct drm_connector *connector;
b5ea2d56 4320 unsigned long irqflags;
821450c6 4321 int i;
20afbda2 4322
821450c6
EE
4323 for (i = 1; i < HPD_NUM_PINS; i++) {
4324 dev_priv->hpd_stats[i].hpd_cnt = 0;
4325 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4326 }
4327 list_for_each_entry(connector, &mode_config->connector_list, head) {
4328 struct intel_connector *intel_connector = to_intel_connector(connector);
4329 connector->polled = intel_connector->polled;
4330 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4331 connector->polled = DRM_CONNECTOR_POLL_HPD;
4332 }
b5ea2d56
DV
4333
4334 /* Interrupt setup is already guaranteed to be single-threaded, this is
4335 * just to make the assert_spin_locked checks happy. */
4336 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
20afbda2
DV
4337 if (dev_priv->display.hpd_irq_setup)
4338 dev_priv->display.hpd_irq_setup(dev);
b5ea2d56 4339 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
20afbda2 4340}
c67a470b 4341
5d584b2e 4342/* Disable interrupts so we can allow runtime PM. */
730488b2 4343void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
c67a470b
PZ
4344{
4345 struct drm_i915_private *dev_priv = dev->dev_private;
c67a470b 4346
730488b2 4347 dev->driver->irq_uninstall(dev);
5d584b2e 4348 dev_priv->pm.irqs_disabled = true;
c67a470b
PZ
4349}
4350
5d584b2e 4351/* Restore interrupts so we can recover from runtime PM. */
730488b2 4352void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
c67a470b
PZ
4353{
4354 struct drm_i915_private *dev_priv = dev->dev_private;
c67a470b 4355
5d584b2e 4356 dev_priv->pm.irqs_disabled = false;
730488b2
PZ
4357 dev->driver->irq_preinstall(dev);
4358 dev->driver->irq_postinstall(dev);
c67a470b 4359}
This page took 1.564471 seconds and 5 git commands to generate.