drm/i915: Rename i915_pipe_crc_ctl to i915_display_crc_ctl
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_irq.c
CommitLineData
0d6aa60b 1/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
1da177e4 2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
63eeaf38 31#include <linux/sysrq.h>
5a0e3ad6 32#include <linux/slab.h>
b2c88f5b 33#include <linux/circ_buf.h>
760285e7
DH
34#include <drm/drmP.h>
35#include <drm/i915_drm.h>
1da177e4 36#include "i915_drv.h"
1c5d22f7 37#include "i915_trace.h"
79e53945 38#include "intel_drv.h"
1da177e4 39
e5868a31
EE
40static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
73c352a2 50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
e5868a31
EE
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
65static const u32 hpd_status_gen4[] = {
66 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
e5868a31
EE
74static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
036a4a7d 83/* For display hotplug interrupt */
995b6762 84static void
f2b115e6 85ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d 86{
4bc9d430
DV
87 assert_spin_locked(&dev_priv->irq_lock);
88
c67a470b
PZ
89 if (dev_priv->pc8.irqs_disabled) {
90 WARN(1, "IRQs disabled\n");
91 dev_priv->pc8.regsave.deimr &= ~mask;
92 return;
93 }
94
1ec14ad3
CW
95 if ((dev_priv->irq_mask & mask) != 0) {
96 dev_priv->irq_mask &= ~mask;
97 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 98 POSTING_READ(DEIMR);
036a4a7d
ZW
99 }
100}
101
0ff9800a 102static void
f2b115e6 103ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d 104{
4bc9d430
DV
105 assert_spin_locked(&dev_priv->irq_lock);
106
c67a470b
PZ
107 if (dev_priv->pc8.irqs_disabled) {
108 WARN(1, "IRQs disabled\n");
109 dev_priv->pc8.regsave.deimr |= mask;
110 return;
111 }
112
1ec14ad3
CW
113 if ((dev_priv->irq_mask & mask) != mask) {
114 dev_priv->irq_mask |= mask;
115 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 116 POSTING_READ(DEIMR);
036a4a7d
ZW
117 }
118}
119
43eaea13
PZ
120/**
121 * ilk_update_gt_irq - update GTIMR
122 * @dev_priv: driver private
123 * @interrupt_mask: mask of interrupt bits to update
124 * @enabled_irq_mask: mask of interrupt bits to enable
125 */
126static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
127 uint32_t interrupt_mask,
128 uint32_t enabled_irq_mask)
129{
130 assert_spin_locked(&dev_priv->irq_lock);
131
c67a470b
PZ
132 if (dev_priv->pc8.irqs_disabled) {
133 WARN(1, "IRQs disabled\n");
134 dev_priv->pc8.regsave.gtimr &= ~interrupt_mask;
135 dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask &
136 interrupt_mask);
137 return;
138 }
139
43eaea13
PZ
140 dev_priv->gt_irq_mask &= ~interrupt_mask;
141 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
142 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
143 POSTING_READ(GTIMR);
144}
145
146void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
147{
148 ilk_update_gt_irq(dev_priv, mask, mask);
149}
150
151void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
152{
153 ilk_update_gt_irq(dev_priv, mask, 0);
154}
155
edbfdb45
PZ
156/**
157 * snb_update_pm_irq - update GEN6_PMIMR
158 * @dev_priv: driver private
159 * @interrupt_mask: mask of interrupt bits to update
160 * @enabled_irq_mask: mask of interrupt bits to enable
161 */
162static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
163 uint32_t interrupt_mask,
164 uint32_t enabled_irq_mask)
165{
605cd25b 166 uint32_t new_val;
edbfdb45
PZ
167
168 assert_spin_locked(&dev_priv->irq_lock);
169
c67a470b
PZ
170 if (dev_priv->pc8.irqs_disabled) {
171 WARN(1, "IRQs disabled\n");
172 dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask;
173 dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask &
174 interrupt_mask);
175 return;
176 }
177
605cd25b 178 new_val = dev_priv->pm_irq_mask;
f52ecbcf
PZ
179 new_val &= ~interrupt_mask;
180 new_val |= (~enabled_irq_mask & interrupt_mask);
181
605cd25b
PZ
182 if (new_val != dev_priv->pm_irq_mask) {
183 dev_priv->pm_irq_mask = new_val;
184 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
f52ecbcf
PZ
185 POSTING_READ(GEN6_PMIMR);
186 }
edbfdb45
PZ
187}
188
189void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
190{
191 snb_update_pm_irq(dev_priv, mask, mask);
192}
193
194void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
195{
196 snb_update_pm_irq(dev_priv, mask, 0);
197}
198
8664281b
PZ
199static bool ivb_can_enable_err_int(struct drm_device *dev)
200{
201 struct drm_i915_private *dev_priv = dev->dev_private;
202 struct intel_crtc *crtc;
203 enum pipe pipe;
204
4bc9d430
DV
205 assert_spin_locked(&dev_priv->irq_lock);
206
8664281b
PZ
207 for_each_pipe(pipe) {
208 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
209
210 if (crtc->cpu_fifo_underrun_disabled)
211 return false;
212 }
213
214 return true;
215}
216
217static bool cpt_can_enable_serr_int(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
220 enum pipe pipe;
221 struct intel_crtc *crtc;
222
fee884ed
DV
223 assert_spin_locked(&dev_priv->irq_lock);
224
8664281b
PZ
225 for_each_pipe(pipe) {
226 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
227
228 if (crtc->pch_fifo_underrun_disabled)
229 return false;
230 }
231
232 return true;
233}
234
235static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
236 enum pipe pipe, bool enable)
237{
238 struct drm_i915_private *dev_priv = dev->dev_private;
239 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
240 DE_PIPEB_FIFO_UNDERRUN;
241
242 if (enable)
243 ironlake_enable_display_irq(dev_priv, bit);
244 else
245 ironlake_disable_display_irq(dev_priv, bit);
246}
247
248static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
7336df65 249 enum pipe pipe, bool enable)
8664281b
PZ
250{
251 struct drm_i915_private *dev_priv = dev->dev_private;
8664281b 252 if (enable) {
7336df65
DV
253 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
254
8664281b
PZ
255 if (!ivb_can_enable_err_int(dev))
256 return;
257
8664281b
PZ
258 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
259 } else {
7336df65
DV
260 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
261
262 /* Change the state _after_ we've read out the current one. */
8664281b 263 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
7336df65
DV
264
265 if (!was_enabled &&
266 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
267 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
268 pipe_name(pipe));
269 }
8664281b
PZ
270 }
271}
272
fee884ed
DV
273/**
274 * ibx_display_interrupt_update - update SDEIMR
275 * @dev_priv: driver private
276 * @interrupt_mask: mask of interrupt bits to update
277 * @enabled_irq_mask: mask of interrupt bits to enable
278 */
279static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
280 uint32_t interrupt_mask,
281 uint32_t enabled_irq_mask)
282{
283 uint32_t sdeimr = I915_READ(SDEIMR);
284 sdeimr &= ~interrupt_mask;
285 sdeimr |= (~enabled_irq_mask & interrupt_mask);
286
287 assert_spin_locked(&dev_priv->irq_lock);
288
c67a470b
PZ
289 if (dev_priv->pc8.irqs_disabled &&
290 (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
291 WARN(1, "IRQs disabled\n");
292 dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask;
293 dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask &
294 interrupt_mask);
295 return;
296 }
297
fee884ed
DV
298 I915_WRITE(SDEIMR, sdeimr);
299 POSTING_READ(SDEIMR);
300}
301#define ibx_enable_display_interrupt(dev_priv, bits) \
302 ibx_display_interrupt_update((dev_priv), (bits), (bits))
303#define ibx_disable_display_interrupt(dev_priv, bits) \
304 ibx_display_interrupt_update((dev_priv), (bits), 0)
305
de28075d
DV
306static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
307 enum transcoder pch_transcoder,
8664281b
PZ
308 bool enable)
309{
8664281b 310 struct drm_i915_private *dev_priv = dev->dev_private;
de28075d
DV
311 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
312 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
8664281b
PZ
313
314 if (enable)
fee884ed 315 ibx_enable_display_interrupt(dev_priv, bit);
8664281b 316 else
fee884ed 317 ibx_disable_display_interrupt(dev_priv, bit);
8664281b
PZ
318}
319
320static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
321 enum transcoder pch_transcoder,
322 bool enable)
323{
324 struct drm_i915_private *dev_priv = dev->dev_private;
325
326 if (enable) {
1dd246fb
DV
327 I915_WRITE(SERR_INT,
328 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
329
8664281b
PZ
330 if (!cpt_can_enable_serr_int(dev))
331 return;
332
fee884ed 333 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
8664281b 334 } else {
1dd246fb
DV
335 uint32_t tmp = I915_READ(SERR_INT);
336 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
337
338 /* Change the state _after_ we've read out the current one. */
fee884ed 339 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
1dd246fb
DV
340
341 if (!was_enabled &&
342 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
343 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
344 transcoder_name(pch_transcoder));
345 }
8664281b 346 }
8664281b
PZ
347}
348
349/**
350 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
351 * @dev: drm device
352 * @pipe: pipe
353 * @enable: true if we want to report FIFO underrun errors, false otherwise
354 *
355 * This function makes us disable or enable CPU fifo underruns for a specific
356 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
357 * reporting for one pipe may also disable all the other CPU error interruts for
358 * the other pipes, due to the fact that there's just one interrupt mask/enable
359 * bit for all the pipes.
360 *
361 * Returns the previous state of underrun reporting.
362 */
363bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
364 enum pipe pipe, bool enable)
365{
366 struct drm_i915_private *dev_priv = dev->dev_private;
367 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
369 unsigned long flags;
370 bool ret;
371
372 spin_lock_irqsave(&dev_priv->irq_lock, flags);
373
374 ret = !intel_crtc->cpu_fifo_underrun_disabled;
375
376 if (enable == ret)
377 goto done;
378
379 intel_crtc->cpu_fifo_underrun_disabled = !enable;
380
381 if (IS_GEN5(dev) || IS_GEN6(dev))
382 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
383 else if (IS_GEN7(dev))
7336df65 384 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
8664281b
PZ
385
386done:
387 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
388 return ret;
389}
390
391/**
392 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
393 * @dev: drm device
394 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
395 * @enable: true if we want to report FIFO underrun errors, false otherwise
396 *
397 * This function makes us disable or enable PCH fifo underruns for a specific
398 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
399 * underrun reporting for one transcoder may also disable all the other PCH
400 * error interruts for the other transcoders, due to the fact that there's just
401 * one interrupt mask/enable bit for all the transcoders.
402 *
403 * Returns the previous state of underrun reporting.
404 */
405bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
406 enum transcoder pch_transcoder,
407 bool enable)
408{
409 struct drm_i915_private *dev_priv = dev->dev_private;
de28075d
DV
410 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8664281b
PZ
412 unsigned long flags;
413 bool ret;
414
de28075d
DV
415 /*
416 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
417 * has only one pch transcoder A that all pipes can use. To avoid racy
418 * pch transcoder -> pipe lookups from interrupt code simply store the
419 * underrun statistics in crtc A. Since we never expose this anywhere
420 * nor use it outside of the fifo underrun code here using the "wrong"
421 * crtc on LPT won't cause issues.
422 */
8664281b
PZ
423
424 spin_lock_irqsave(&dev_priv->irq_lock, flags);
425
426 ret = !intel_crtc->pch_fifo_underrun_disabled;
427
428 if (enable == ret)
429 goto done;
430
431 intel_crtc->pch_fifo_underrun_disabled = !enable;
432
433 if (HAS_PCH_IBX(dev))
de28075d 434 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
8664281b
PZ
435 else
436 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
437
438done:
439 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
440 return ret;
441}
442
443
7c463586
KP
444void
445i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
446{
46c06a30
VS
447 u32 reg = PIPESTAT(pipe);
448 u32 pipestat = I915_READ(reg) & 0x7fff0000;
7c463586 449
b79480ba
DV
450 assert_spin_locked(&dev_priv->irq_lock);
451
46c06a30
VS
452 if ((pipestat & mask) == mask)
453 return;
454
455 /* Enable the interrupt, clear any pending status */
456 pipestat |= mask | (mask >> 16);
457 I915_WRITE(reg, pipestat);
458 POSTING_READ(reg);
7c463586
KP
459}
460
461void
462i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
463{
46c06a30
VS
464 u32 reg = PIPESTAT(pipe);
465 u32 pipestat = I915_READ(reg) & 0x7fff0000;
7c463586 466
b79480ba
DV
467 assert_spin_locked(&dev_priv->irq_lock);
468
46c06a30
VS
469 if ((pipestat & mask) == 0)
470 return;
471
472 pipestat &= ~mask;
473 I915_WRITE(reg, pipestat);
474 POSTING_READ(reg);
7c463586
KP
475}
476
01c66889 477/**
f49e38dd 478 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
01c66889 479 */
f49e38dd 480static void i915_enable_asle_pipestat(struct drm_device *dev)
01c66889 481{
1ec14ad3
CW
482 drm_i915_private_t *dev_priv = dev->dev_private;
483 unsigned long irqflags;
484
f49e38dd
JN
485 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
486 return;
487
1ec14ad3 488 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
01c66889 489
f898780b
JN
490 i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
491 if (INTEL_INFO(dev)->gen >= 4)
492 i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
1ec14ad3
CW
493
494 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
01c66889
ZY
495}
496
0a3e67a4
JB
497/**
498 * i915_pipe_enabled - check if a pipe is enabled
499 * @dev: DRM device
500 * @pipe: pipe to check
501 *
502 * Reading certain registers when the pipe is disabled can hang the chip.
503 * Use this routine to make sure the PLL is running and the pipe is active
504 * before reading such registers if unsure.
505 */
506static int
507i915_pipe_enabled(struct drm_device *dev, int pipe)
508{
509 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
702e7a56 510
a01025af
DV
511 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
512 /* Locking is horribly broken here, but whatever. */
513 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
71f8ba6b 515
a01025af
DV
516 return intel_crtc->active;
517 } else {
518 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
519 }
0a3e67a4
JB
520}
521
4cdb83ec
VS
522static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
523{
524 /* Gen2 doesn't have a hardware frame counter */
525 return 0;
526}
527
42f52ef8
KP
528/* Called from drm generic code, passed a 'crtc', which
529 * we use as a pipe index
530 */
f71d4af4 531static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
0a3e67a4
JB
532{
533 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
534 unsigned long high_frame;
535 unsigned long low_frame;
391f75e2 536 u32 high1, high2, low, pixel, vbl_start;
0a3e67a4
JB
537
538 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 539 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 540 "pipe %c\n", pipe_name(pipe));
0a3e67a4
JB
541 return 0;
542 }
543
391f75e2
VS
544 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
545 struct intel_crtc *intel_crtc =
546 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
547 const struct drm_display_mode *mode =
548 &intel_crtc->config.adjusted_mode;
549
550 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
551 } else {
552 enum transcoder cpu_transcoder =
553 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
554 u32 htotal;
555
556 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
557 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
558
559 vbl_start *= htotal;
560 }
561
9db4a9c7
JB
562 high_frame = PIPEFRAME(pipe);
563 low_frame = PIPEFRAMEPIXEL(pipe);
5eddb70b 564
0a3e67a4
JB
565 /*
566 * High & low register fields aren't synchronized, so make sure
567 * we get a low value that's stable across two reads of the high
568 * register.
569 */
570 do {
5eddb70b 571 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
391f75e2 572 low = I915_READ(low_frame);
5eddb70b 573 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
0a3e67a4
JB
574 } while (high1 != high2);
575
5eddb70b 576 high1 >>= PIPE_FRAME_HIGH_SHIFT;
391f75e2 577 pixel = low & PIPE_PIXEL_MASK;
5eddb70b 578 low >>= PIPE_FRAME_LOW_SHIFT;
391f75e2
VS
579
580 /*
581 * The frame counter increments at beginning of active.
582 * Cook up a vblank counter by also checking the pixel
583 * counter against vblank start.
584 */
585 return ((high1 << 8) | low) + (pixel >= vbl_start);
0a3e67a4
JB
586}
587
f71d4af4 588static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
9880b7a5
JB
589{
590 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9db4a9c7 591 int reg = PIPE_FRMCOUNT_GM45(pipe);
9880b7a5
JB
592
593 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 594 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 595 "pipe %c\n", pipe_name(pipe));
9880b7a5
JB
596 return 0;
597 }
598
599 return I915_READ(reg);
600}
601
7c06b08a 602static bool intel_pipe_in_vblank(struct drm_device *dev, enum pipe pipe)
54ddcbd2
VS
603{
604 struct drm_i915_private *dev_priv = dev->dev_private;
605 uint32_t status;
606
607 if (IS_VALLEYVIEW(dev)) {
608 status = pipe == PIPE_A ?
609 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT :
610 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
611
612 return I915_READ(VLV_ISR) & status;
7c06b08a
VS
613 } else if (IS_GEN2(dev)) {
614 status = pipe == PIPE_A ?
615 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT :
616 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
617
618 return I915_READ16(ISR) & status;
619 } else if (INTEL_INFO(dev)->gen < 5) {
54ddcbd2
VS
620 status = pipe == PIPE_A ?
621 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT :
622 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
623
624 return I915_READ(ISR) & status;
625 } else if (INTEL_INFO(dev)->gen < 7) {
626 status = pipe == PIPE_A ?
627 DE_PIPEA_VBLANK :
628 DE_PIPEB_VBLANK;
629
630 return I915_READ(DEISR) & status;
631 } else {
632 switch (pipe) {
633 default:
634 case PIPE_A:
635 status = DE_PIPEA_VBLANK_IVB;
636 break;
637 case PIPE_B:
638 status = DE_PIPEB_VBLANK_IVB;
639 break;
640 case PIPE_C:
641 status = DE_PIPEC_VBLANK_IVB;
642 break;
643 }
644
645 return I915_READ(DEISR) & status;
646 }
647}
648
f71d4af4 649static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
0af7e4df
MK
650 int *vpos, int *hpos)
651{
c2baf4b7
VS
652 struct drm_i915_private *dev_priv = dev->dev_private;
653 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
655 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
3aa18df8 656 int position;
0af7e4df
MK
657 int vbl_start, vbl_end, htotal, vtotal;
658 bool in_vbl = true;
659 int ret = 0;
660
c2baf4b7 661 if (!intel_crtc->active) {
0af7e4df 662 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
9db4a9c7 663 "pipe %c\n", pipe_name(pipe));
0af7e4df
MK
664 return 0;
665 }
666
c2baf4b7
VS
667 htotal = mode->crtc_htotal;
668 vtotal = mode->crtc_vtotal;
669 vbl_start = mode->crtc_vblank_start;
670 vbl_end = mode->crtc_vblank_end;
0af7e4df 671
c2baf4b7
VS
672 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
673
7c06b08a 674 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
0af7e4df
MK
675 /* No obvious pixelcount register. Only query vertical
676 * scanout position from Display scan line register.
677 */
7c06b08a
VS
678 if (IS_GEN2(dev))
679 position = I915_READ(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
680 else
681 position = I915_READ(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
54ddcbd2
VS
682
683 /*
684 * The scanline counter increments at the leading edge
685 * of hsync, ie. it completely misses the active portion
686 * of the line. Fix up the counter at both edges of vblank
687 * to get a more accurate picture whether we're in vblank
688 * or not.
689 */
7c06b08a 690 in_vbl = intel_pipe_in_vblank(dev, pipe);
54ddcbd2
VS
691 if ((in_vbl && position == vbl_start - 1) ||
692 (!in_vbl && position == vbl_end - 1))
693 position = (position + 1) % vtotal;
0af7e4df
MK
694 } else {
695 /* Have access to pixelcount since start of frame.
696 * We can split this into vertical and horizontal
697 * scanout position.
698 */
699 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
700
3aa18df8
VS
701 /* convert to pixel counts */
702 vbl_start *= htotal;
703 vbl_end *= htotal;
704 vtotal *= htotal;
0af7e4df
MK
705 }
706
3aa18df8
VS
707 in_vbl = position >= vbl_start && position < vbl_end;
708
709 /*
710 * While in vblank, position will be negative
711 * counting up towards 0 at vbl_end. And outside
712 * vblank, position will be positive counting
713 * up since vbl_end.
714 */
715 if (position >= vbl_start)
716 position -= vbl_end;
717 else
718 position += vtotal - vbl_end;
0af7e4df 719
7c06b08a 720 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3aa18df8
VS
721 *vpos = position;
722 *hpos = 0;
723 } else {
724 *vpos = position / htotal;
725 *hpos = position - (*vpos * htotal);
726 }
0af7e4df 727
0af7e4df
MK
728 /* In vblank? */
729 if (in_vbl)
730 ret |= DRM_SCANOUTPOS_INVBL;
731
732 return ret;
733}
734
f71d4af4 735static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
0af7e4df
MK
736 int *max_error,
737 struct timeval *vblank_time,
738 unsigned flags)
739{
4041b853 740 struct drm_crtc *crtc;
0af7e4df 741
7eb552ae 742 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
4041b853 743 DRM_ERROR("Invalid crtc %d\n", pipe);
0af7e4df
MK
744 return -EINVAL;
745 }
746
747 /* Get drm_crtc to timestamp: */
4041b853
CW
748 crtc = intel_get_crtc_for_pipe(dev, pipe);
749 if (crtc == NULL) {
750 DRM_ERROR("Invalid crtc %d\n", pipe);
751 return -EINVAL;
752 }
753
754 if (!crtc->enabled) {
755 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
756 return -EBUSY;
757 }
0af7e4df
MK
758
759 /* Helper routine in DRM core does all the work: */
4041b853
CW
760 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
761 vblank_time, flags,
762 crtc);
0af7e4df
MK
763}
764
67c347ff
JN
765static bool intel_hpd_irq_event(struct drm_device *dev,
766 struct drm_connector *connector)
321a1b30
EE
767{
768 enum drm_connector_status old_status;
769
770 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
771 old_status = connector->status;
772
773 connector->status = connector->funcs->detect(connector, false);
67c347ff
JN
774 if (old_status == connector->status)
775 return false;
776
777 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
321a1b30
EE
778 connector->base.id,
779 drm_get_connector_name(connector),
67c347ff
JN
780 drm_get_connector_status_name(old_status),
781 drm_get_connector_status_name(connector->status));
782
783 return true;
321a1b30
EE
784}
785
5ca58282
JB
786/*
787 * Handle hotplug events outside the interrupt handler proper.
788 */
ac4c16c5
EE
789#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
790
5ca58282
JB
791static void i915_hotplug_work_func(struct work_struct *work)
792{
793 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
794 hotplug_work);
795 struct drm_device *dev = dev_priv->dev;
c31c4ba3 796 struct drm_mode_config *mode_config = &dev->mode_config;
cd569aed
EE
797 struct intel_connector *intel_connector;
798 struct intel_encoder *intel_encoder;
799 struct drm_connector *connector;
800 unsigned long irqflags;
801 bool hpd_disabled = false;
321a1b30 802 bool changed = false;
142e2398 803 u32 hpd_event_bits;
4ef69c7a 804
52d7eced
DV
805 /* HPD irq before everything is fully set up. */
806 if (!dev_priv->enable_hotplug_processing)
807 return;
808
a65e34c7 809 mutex_lock(&mode_config->mutex);
e67189ab
JB
810 DRM_DEBUG_KMS("running encoder hotplug functions\n");
811
cd569aed 812 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
142e2398
EE
813
814 hpd_event_bits = dev_priv->hpd_event_bits;
815 dev_priv->hpd_event_bits = 0;
cd569aed
EE
816 list_for_each_entry(connector, &mode_config->connector_list, head) {
817 intel_connector = to_intel_connector(connector);
818 intel_encoder = intel_connector->encoder;
819 if (intel_encoder->hpd_pin > HPD_NONE &&
820 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
821 connector->polled == DRM_CONNECTOR_POLL_HPD) {
822 DRM_INFO("HPD interrupt storm detected on connector %s: "
823 "switching from hotplug detection to polling\n",
824 drm_get_connector_name(connector));
825 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
826 connector->polled = DRM_CONNECTOR_POLL_CONNECT
827 | DRM_CONNECTOR_POLL_DISCONNECT;
828 hpd_disabled = true;
829 }
142e2398
EE
830 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
831 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
832 drm_get_connector_name(connector), intel_encoder->hpd_pin);
833 }
cd569aed
EE
834 }
835 /* if there were no outputs to poll, poll was disabled,
836 * therefore make sure it's enabled when disabling HPD on
837 * some connectors */
ac4c16c5 838 if (hpd_disabled) {
cd569aed 839 drm_kms_helper_poll_enable(dev);
ac4c16c5
EE
840 mod_timer(&dev_priv->hotplug_reenable_timer,
841 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
842 }
cd569aed
EE
843
844 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
845
321a1b30
EE
846 list_for_each_entry(connector, &mode_config->connector_list, head) {
847 intel_connector = to_intel_connector(connector);
848 intel_encoder = intel_connector->encoder;
849 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
850 if (intel_encoder->hot_plug)
851 intel_encoder->hot_plug(intel_encoder);
852 if (intel_hpd_irq_event(dev, connector))
853 changed = true;
854 }
855 }
40ee3381
KP
856 mutex_unlock(&mode_config->mutex);
857
321a1b30
EE
858 if (changed)
859 drm_kms_helper_hotplug_event(dev);
5ca58282
JB
860}
861
d0ecd7e2 862static void ironlake_rps_change_irq_handler(struct drm_device *dev)
f97108d1
JB
863{
864 drm_i915_private_t *dev_priv = dev->dev_private;
b5b72e89 865 u32 busy_up, busy_down, max_avg, min_avg;
9270388e 866 u8 new_delay;
9270388e 867
d0ecd7e2 868 spin_lock(&mchdev_lock);
f97108d1 869
73edd18f
DV
870 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
871
20e4d407 872 new_delay = dev_priv->ips.cur_delay;
9270388e 873
7648fa99 874 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
b5b72e89
MG
875 busy_up = I915_READ(RCPREVBSYTUPAVG);
876 busy_down = I915_READ(RCPREVBSYTDNAVG);
f97108d1
JB
877 max_avg = I915_READ(RCBMAXAVG);
878 min_avg = I915_READ(RCBMINAVG);
879
880 /* Handle RCS change request from hw */
b5b72e89 881 if (busy_up > max_avg) {
20e4d407
DV
882 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
883 new_delay = dev_priv->ips.cur_delay - 1;
884 if (new_delay < dev_priv->ips.max_delay)
885 new_delay = dev_priv->ips.max_delay;
b5b72e89 886 } else if (busy_down < min_avg) {
20e4d407
DV
887 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
888 new_delay = dev_priv->ips.cur_delay + 1;
889 if (new_delay > dev_priv->ips.min_delay)
890 new_delay = dev_priv->ips.min_delay;
f97108d1
JB
891 }
892
7648fa99 893 if (ironlake_set_drps(dev, new_delay))
20e4d407 894 dev_priv->ips.cur_delay = new_delay;
f97108d1 895
d0ecd7e2 896 spin_unlock(&mchdev_lock);
9270388e 897
f97108d1
JB
898 return;
899}
900
549f7365
CW
901static void notify_ring(struct drm_device *dev,
902 struct intel_ring_buffer *ring)
903{
475553de
CW
904 if (ring->obj == NULL)
905 return;
906
814e9b57 907 trace_i915_gem_request_complete(ring);
9862e600 908
549f7365 909 wake_up_all(&ring->irq_queue);
10cd45b6 910 i915_queue_hangcheck(dev);
549f7365
CW
911}
912
4912d041 913static void gen6_pm_rps_work(struct work_struct *work)
3b8d8d91 914{
4912d041 915 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
c6a828d3 916 rps.work);
edbfdb45 917 u32 pm_iir;
dd75fdc8 918 int new_delay, adj;
4912d041 919
59cdb63d 920 spin_lock_irq(&dev_priv->irq_lock);
c6a828d3
DV
921 pm_iir = dev_priv->rps.pm_iir;
922 dev_priv->rps.pm_iir = 0;
4848405c 923 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
edbfdb45 924 snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
59cdb63d 925 spin_unlock_irq(&dev_priv->irq_lock);
3b8d8d91 926
60611c13
PZ
927 /* Make sure we didn't queue anything we're not going to process. */
928 WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS);
929
4848405c 930 if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
3b8d8d91
JB
931 return;
932
4fc688ce 933 mutex_lock(&dev_priv->rps.hw_lock);
7b9e0ae6 934
dd75fdc8 935 adj = dev_priv->rps.last_adj;
7425034a 936 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
dd75fdc8
CW
937 if (adj > 0)
938 adj *= 2;
939 else
940 adj = 1;
941 new_delay = dev_priv->rps.cur_delay + adj;
7425034a
VS
942
943 /*
944 * For better performance, jump directly
945 * to RPe if we're below it.
946 */
dd75fdc8
CW
947 if (new_delay < dev_priv->rps.rpe_delay)
948 new_delay = dev_priv->rps.rpe_delay;
949 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
950 if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
7425034a 951 new_delay = dev_priv->rps.rpe_delay;
dd75fdc8
CW
952 else
953 new_delay = dev_priv->rps.min_delay;
954 adj = 0;
955 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
956 if (adj < 0)
957 adj *= 2;
958 else
959 adj = -1;
960 new_delay = dev_priv->rps.cur_delay + adj;
961 } else { /* unknown event */
962 new_delay = dev_priv->rps.cur_delay;
963 }
3b8d8d91 964
79249636
BW
965 /* sysfs frequency interfaces may have snuck in while servicing the
966 * interrupt
967 */
dd75fdc8
CW
968 if (new_delay < (int)dev_priv->rps.min_delay)
969 new_delay = dev_priv->rps.min_delay;
970 if (new_delay > (int)dev_priv->rps.max_delay)
971 new_delay = dev_priv->rps.max_delay;
972 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay;
973
974 if (IS_VALLEYVIEW(dev_priv->dev))
975 valleyview_set_rps(dev_priv->dev, new_delay);
976 else
977 gen6_set_rps(dev_priv->dev, new_delay);
3b8d8d91 978
4fc688ce 979 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91
JB
980}
981
e3689190
BW
982
983/**
984 * ivybridge_parity_work - Workqueue called when a parity error interrupt
985 * occurred.
986 * @work: workqueue struct
987 *
988 * Doesn't actually do anything except notify userspace. As a consequence of
989 * this event, userspace should try to remap the bad rows since statistically
990 * it is likely the same row is more likely to go bad again.
991 */
992static void ivybridge_parity_work(struct work_struct *work)
993{
994 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
a4da4fa4 995 l3_parity.error_work);
e3689190 996 u32 error_status, row, bank, subbank;
35a85ac6 997 char *parity_event[6];
e3689190
BW
998 uint32_t misccpctl;
999 unsigned long flags;
35a85ac6 1000 uint8_t slice = 0;
e3689190
BW
1001
1002 /* We must turn off DOP level clock gating to access the L3 registers.
1003 * In order to prevent a get/put style interface, acquire struct mutex
1004 * any time we access those registers.
1005 */
1006 mutex_lock(&dev_priv->dev->struct_mutex);
1007
35a85ac6
BW
1008 /* If we've screwed up tracking, just let the interrupt fire again */
1009 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1010 goto out;
1011
e3689190
BW
1012 misccpctl = I915_READ(GEN7_MISCCPCTL);
1013 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1014 POSTING_READ(GEN7_MISCCPCTL);
1015
35a85ac6
BW
1016 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1017 u32 reg;
e3689190 1018
35a85ac6
BW
1019 slice--;
1020 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1021 break;
e3689190 1022
35a85ac6 1023 dev_priv->l3_parity.which_slice &= ~(1<<slice);
e3689190 1024
35a85ac6 1025 reg = GEN7_L3CDERRST1 + (slice * 0x200);
e3689190 1026
35a85ac6
BW
1027 error_status = I915_READ(reg);
1028 row = GEN7_PARITY_ERROR_ROW(error_status);
1029 bank = GEN7_PARITY_ERROR_BANK(error_status);
1030 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1031
1032 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1033 POSTING_READ(reg);
1034
1035 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1036 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1037 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1038 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1039 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1040 parity_event[5] = NULL;
1041
1042 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
1043 KOBJ_CHANGE, parity_event);
e3689190 1044
35a85ac6
BW
1045 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1046 slice, row, bank, subbank);
e3689190 1047
35a85ac6
BW
1048 kfree(parity_event[4]);
1049 kfree(parity_event[3]);
1050 kfree(parity_event[2]);
1051 kfree(parity_event[1]);
1052 }
e3689190 1053
35a85ac6 1054 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
e3689190 1055
35a85ac6
BW
1056out:
1057 WARN_ON(dev_priv->l3_parity.which_slice);
1058 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1059 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1060 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1061
1062 mutex_unlock(&dev_priv->dev->struct_mutex);
e3689190
BW
1063}
1064
35a85ac6 1065static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
e3689190
BW
1066{
1067 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e3689190 1068
040d2baa 1069 if (!HAS_L3_DPF(dev))
e3689190
BW
1070 return;
1071
d0ecd7e2 1072 spin_lock(&dev_priv->irq_lock);
35a85ac6 1073 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
d0ecd7e2 1074 spin_unlock(&dev_priv->irq_lock);
e3689190 1075
35a85ac6
BW
1076 iir &= GT_PARITY_ERROR(dev);
1077 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1078 dev_priv->l3_parity.which_slice |= 1 << 1;
1079
1080 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1081 dev_priv->l3_parity.which_slice |= 1 << 0;
1082
a4da4fa4 1083 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
e3689190
BW
1084}
1085
f1af8fc1
PZ
1086static void ilk_gt_irq_handler(struct drm_device *dev,
1087 struct drm_i915_private *dev_priv,
1088 u32 gt_iir)
1089{
1090 if (gt_iir &
1091 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1092 notify_ring(dev, &dev_priv->ring[RCS]);
1093 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1094 notify_ring(dev, &dev_priv->ring[VCS]);
1095}
1096
e7b4c6b1
DV
1097static void snb_gt_irq_handler(struct drm_device *dev,
1098 struct drm_i915_private *dev_priv,
1099 u32 gt_iir)
1100{
1101
cc609d5d
BW
1102 if (gt_iir &
1103 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
e7b4c6b1 1104 notify_ring(dev, &dev_priv->ring[RCS]);
cc609d5d 1105 if (gt_iir & GT_BSD_USER_INTERRUPT)
e7b4c6b1 1106 notify_ring(dev, &dev_priv->ring[VCS]);
cc609d5d 1107 if (gt_iir & GT_BLT_USER_INTERRUPT)
e7b4c6b1
DV
1108 notify_ring(dev, &dev_priv->ring[BCS]);
1109
cc609d5d
BW
1110 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1111 GT_BSD_CS_ERROR_INTERRUPT |
1112 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
e7b4c6b1
DV
1113 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
1114 i915_handle_error(dev, false);
1115 }
e3689190 1116
35a85ac6
BW
1117 if (gt_iir & GT_PARITY_ERROR(dev))
1118 ivybridge_parity_error_irq_handler(dev, gt_iir);
e7b4c6b1
DV
1119}
1120
b543fb04
EE
1121#define HPD_STORM_DETECT_PERIOD 1000
1122#define HPD_STORM_THRESHOLD 5
1123
10a504de 1124static inline void intel_hpd_irq_handler(struct drm_device *dev,
22062dba
DV
1125 u32 hotplug_trigger,
1126 const u32 *hpd)
b543fb04
EE
1127{
1128 drm_i915_private_t *dev_priv = dev->dev_private;
b543fb04 1129 int i;
10a504de 1130 bool storm_detected = false;
b543fb04 1131
91d131d2
DV
1132 if (!hotplug_trigger)
1133 return;
1134
b5ea2d56 1135 spin_lock(&dev_priv->irq_lock);
b543fb04 1136 for (i = 1; i < HPD_NUM_PINS; i++) {
821450c6 1137
b8f102e8
EE
1138 WARN(((hpd[i] & hotplug_trigger) &&
1139 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED),
1140 "Received HPD interrupt although disabled\n");
1141
b543fb04
EE
1142 if (!(hpd[i] & hotplug_trigger) ||
1143 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1144 continue;
1145
bc5ead8c 1146 dev_priv->hpd_event_bits |= (1 << i);
b543fb04
EE
1147 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1148 dev_priv->hpd_stats[i].hpd_last_jiffies
1149 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1150 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1151 dev_priv->hpd_stats[i].hpd_cnt = 0;
b8f102e8 1152 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
b543fb04
EE
1153 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1154 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
142e2398 1155 dev_priv->hpd_event_bits &= ~(1 << i);
b543fb04 1156 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
10a504de 1157 storm_detected = true;
b543fb04
EE
1158 } else {
1159 dev_priv->hpd_stats[i].hpd_cnt++;
b8f102e8
EE
1160 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1161 dev_priv->hpd_stats[i].hpd_cnt);
b543fb04
EE
1162 }
1163 }
1164
10a504de
DV
1165 if (storm_detected)
1166 dev_priv->display.hpd_irq_setup(dev);
b5ea2d56 1167 spin_unlock(&dev_priv->irq_lock);
5876fa0d 1168
645416f5
DV
1169 /*
1170 * Our hotplug handler can grab modeset locks (by calling down into the
1171 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1172 * queue for otherwise the flush_work in the pageflip code will
1173 * deadlock.
1174 */
1175 schedule_work(&dev_priv->hotplug_work);
b543fb04
EE
1176}
1177
515ac2bb
DV
1178static void gmbus_irq_handler(struct drm_device *dev)
1179{
28c70f16
DV
1180 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1181
28c70f16 1182 wake_up_all(&dev_priv->gmbus_wait_queue);
515ac2bb
DV
1183}
1184
ce99c256
DV
1185static void dp_aux_irq_handler(struct drm_device *dev)
1186{
9ee32fea
DV
1187 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1188
9ee32fea 1189 wake_up_all(&dev_priv->gmbus_wait_queue);
ce99c256
DV
1190}
1191
8bf1e9f1
SH
1192#if defined(CONFIG_DEBUG_FS)
1193static void ivb_pipe_crc_update(struct drm_device *dev, enum pipe pipe)
1194{
1195 struct drm_i915_private *dev_priv = dev->dev_private;
1196 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1197 struct intel_pipe_crc_entry *entry;
ac2300d4 1198 int head, tail;
b2c88f5b
DL
1199
1200 head = atomic_read(&pipe_crc->head);
1201 tail = atomic_read(&pipe_crc->tail);
1202
1203 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1204 DRM_ERROR("CRC buffer overflowing\n");
1205 return;
1206 }
1207
1208 entry = &pipe_crc->entries[head];
8bf1e9f1 1209
ac2300d4 1210 entry->frame = I915_READ(PIPEFRAME(pipe));
8bf1e9f1
SH
1211 entry->crc[0] = I915_READ(PIPE_CRC_RES_1_IVB(pipe));
1212 entry->crc[1] = I915_READ(PIPE_CRC_RES_2_IVB(pipe));
1213 entry->crc[2] = I915_READ(PIPE_CRC_RES_3_IVB(pipe));
1214 entry->crc[3] = I915_READ(PIPE_CRC_RES_4_IVB(pipe));
1215 entry->crc[4] = I915_READ(PIPE_CRC_RES_5_IVB(pipe));
b2c88f5b
DL
1216
1217 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1218 atomic_set(&pipe_crc->head, head);
8bf1e9f1
SH
1219}
1220#else
1221static void ivb_pipe_crc_update(struct drm_device *dev, int pipe) {}
1222#endif
1223
1403c0d4
PZ
1224/* The RPS events need forcewake, so we add them to a work queue and mask their
1225 * IMR bits until the work is done. Other interrupts can be processed without
1226 * the work queue. */
1227static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
baf02a1f 1228{
41a05a3a 1229 if (pm_iir & GEN6_PM_RPS_EVENTS) {
59cdb63d 1230 spin_lock(&dev_priv->irq_lock);
41a05a3a 1231 dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
4d3b3d5f 1232 snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS);
59cdb63d 1233 spin_unlock(&dev_priv->irq_lock);
2adbee62
DV
1234
1235 queue_work(dev_priv->wq, &dev_priv->rps.work);
baf02a1f 1236 }
baf02a1f 1237
1403c0d4
PZ
1238 if (HAS_VEBOX(dev_priv->dev)) {
1239 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1240 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
12638c57 1241
1403c0d4
PZ
1242 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1243 DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
1244 i915_handle_error(dev_priv->dev, false);
1245 }
12638c57 1246 }
baf02a1f
BW
1247}
1248
ff1f525e 1249static irqreturn_t valleyview_irq_handler(int irq, void *arg)
7e231dbe
JB
1250{
1251 struct drm_device *dev = (struct drm_device *) arg;
1252 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1253 u32 iir, gt_iir, pm_iir;
1254 irqreturn_t ret = IRQ_NONE;
1255 unsigned long irqflags;
1256 int pipe;
1257 u32 pipe_stats[I915_MAX_PIPES];
7e231dbe
JB
1258
1259 atomic_inc(&dev_priv->irq_received);
1260
7e231dbe
JB
1261 while (true) {
1262 iir = I915_READ(VLV_IIR);
1263 gt_iir = I915_READ(GTIIR);
1264 pm_iir = I915_READ(GEN6_PMIIR);
1265
1266 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1267 goto out;
1268
1269 ret = IRQ_HANDLED;
1270
e7b4c6b1 1271 snb_gt_irq_handler(dev, dev_priv, gt_iir);
7e231dbe
JB
1272
1273 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1274 for_each_pipe(pipe) {
1275 int reg = PIPESTAT(pipe);
1276 pipe_stats[pipe] = I915_READ(reg);
1277
1278 /*
1279 * Clear the PIPE*STAT regs before the IIR
1280 */
1281 if (pipe_stats[pipe] & 0x8000ffff) {
1282 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1283 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1284 pipe_name(pipe));
1285 I915_WRITE(reg, pipe_stats[pipe]);
1286 }
1287 }
1288 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1289
31acc7f5
JB
1290 for_each_pipe(pipe) {
1291 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1292 drm_handle_vblank(dev, pipe);
1293
1294 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
1295 intel_prepare_page_flip(dev, pipe);
1296 intel_finish_page_flip(dev, pipe);
1297 }
1298 }
1299
7e231dbe
JB
1300 /* Consume port. Then clear IIR or we'll miss events */
1301 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1302 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
b543fb04 1303 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
7e231dbe
JB
1304
1305 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1306 hotplug_status);
91d131d2
DV
1307
1308 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1309
7e231dbe
JB
1310 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1311 I915_READ(PORT_HOTPLUG_STAT);
1312 }
1313
515ac2bb
DV
1314 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1315 gmbus_irq_handler(dev);
7e231dbe 1316
60611c13 1317 if (pm_iir)
d0ecd7e2 1318 gen6_rps_irq_handler(dev_priv, pm_iir);
7e231dbe
JB
1319
1320 I915_WRITE(GTIIR, gt_iir);
1321 I915_WRITE(GEN6_PMIIR, pm_iir);
1322 I915_WRITE(VLV_IIR, iir);
1323 }
1324
1325out:
1326 return ret;
1327}
1328
23e81d69 1329static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
776ad806
JB
1330{
1331 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9db4a9c7 1332 int pipe;
b543fb04 1333 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
776ad806 1334
91d131d2
DV
1335 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1336
cfc33bf7
VS
1337 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1338 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1339 SDE_AUDIO_POWER_SHIFT);
776ad806 1340 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
cfc33bf7
VS
1341 port_name(port));
1342 }
776ad806 1343
ce99c256
DV
1344 if (pch_iir & SDE_AUX_MASK)
1345 dp_aux_irq_handler(dev);
1346
776ad806 1347 if (pch_iir & SDE_GMBUS)
515ac2bb 1348 gmbus_irq_handler(dev);
776ad806
JB
1349
1350 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1351 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1352
1353 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1354 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1355
1356 if (pch_iir & SDE_POISON)
1357 DRM_ERROR("PCH poison interrupt\n");
1358
9db4a9c7
JB
1359 if (pch_iir & SDE_FDI_MASK)
1360 for_each_pipe(pipe)
1361 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1362 pipe_name(pipe),
1363 I915_READ(FDI_RX_IIR(pipe)));
776ad806
JB
1364
1365 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1366 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1367
1368 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1369 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1370
776ad806 1371 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
8664281b
PZ
1372 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1373 false))
1374 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1375
1376 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1377 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1378 false))
1379 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1380}
1381
1382static void ivb_err_int_handler(struct drm_device *dev)
1383{
1384 struct drm_i915_private *dev_priv = dev->dev_private;
1385 u32 err_int = I915_READ(GEN7_ERR_INT);
1386
de032bf4
PZ
1387 if (err_int & ERR_INT_POISON)
1388 DRM_ERROR("Poison interrupt\n");
1389
8664281b
PZ
1390 if (err_int & ERR_INT_FIFO_UNDERRUN_A)
1391 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1392 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1393
1394 if (err_int & ERR_INT_FIFO_UNDERRUN_B)
1395 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1396 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1397
1398 if (err_int & ERR_INT_FIFO_UNDERRUN_C)
1399 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
1400 DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
1401
8bf1e9f1
SH
1402 if (err_int & ERR_INT_PIPE_CRC_DONE_A)
1403 ivb_pipe_crc_update(dev, PIPE_A);
1404
1405 if (err_int & ERR_INT_PIPE_CRC_DONE_B)
1406 ivb_pipe_crc_update(dev, PIPE_B);
1407
1408 if (err_int & ERR_INT_PIPE_CRC_DONE_C)
1409 ivb_pipe_crc_update(dev, PIPE_C);
1410
8664281b
PZ
1411 I915_WRITE(GEN7_ERR_INT, err_int);
1412}
1413
1414static void cpt_serr_int_handler(struct drm_device *dev)
1415{
1416 struct drm_i915_private *dev_priv = dev->dev_private;
1417 u32 serr_int = I915_READ(SERR_INT);
1418
de032bf4
PZ
1419 if (serr_int & SERR_INT_POISON)
1420 DRM_ERROR("PCH poison interrupt\n");
1421
8664281b
PZ
1422 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1423 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1424 false))
1425 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1426
1427 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1428 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1429 false))
1430 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1431
1432 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1433 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1434 false))
1435 DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
1436
1437 I915_WRITE(SERR_INT, serr_int);
776ad806
JB
1438}
1439
23e81d69
AJ
1440static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1441{
1442 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1443 int pipe;
b543fb04 1444 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
23e81d69 1445
91d131d2
DV
1446 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1447
cfc33bf7
VS
1448 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1449 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1450 SDE_AUDIO_POWER_SHIFT_CPT);
1451 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1452 port_name(port));
1453 }
23e81d69
AJ
1454
1455 if (pch_iir & SDE_AUX_MASK_CPT)
ce99c256 1456 dp_aux_irq_handler(dev);
23e81d69
AJ
1457
1458 if (pch_iir & SDE_GMBUS_CPT)
515ac2bb 1459 gmbus_irq_handler(dev);
23e81d69
AJ
1460
1461 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1462 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1463
1464 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1465 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1466
1467 if (pch_iir & SDE_FDI_MASK_CPT)
1468 for_each_pipe(pipe)
1469 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1470 pipe_name(pipe),
1471 I915_READ(FDI_RX_IIR(pipe)));
8664281b
PZ
1472
1473 if (pch_iir & SDE_ERROR_CPT)
1474 cpt_serr_int_handler(dev);
23e81d69
AJ
1475}
1476
c008bc6e
PZ
1477static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1478{
1479 struct drm_i915_private *dev_priv = dev->dev_private;
1480
1481 if (de_iir & DE_AUX_CHANNEL_A)
1482 dp_aux_irq_handler(dev);
1483
1484 if (de_iir & DE_GSE)
1485 intel_opregion_asle_intr(dev);
1486
1487 if (de_iir & DE_PIPEA_VBLANK)
1488 drm_handle_vblank(dev, 0);
1489
1490 if (de_iir & DE_PIPEB_VBLANK)
1491 drm_handle_vblank(dev, 1);
1492
1493 if (de_iir & DE_POISON)
1494 DRM_ERROR("Poison interrupt\n");
1495
1496 if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1497 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1498 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1499
1500 if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1501 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1502 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1503
1504 if (de_iir & DE_PLANEA_FLIP_DONE) {
1505 intel_prepare_page_flip(dev, 0);
1506 intel_finish_page_flip_plane(dev, 0);
1507 }
1508
1509 if (de_iir & DE_PLANEB_FLIP_DONE) {
1510 intel_prepare_page_flip(dev, 1);
1511 intel_finish_page_flip_plane(dev, 1);
1512 }
1513
1514 /* check event from PCH */
1515 if (de_iir & DE_PCH_EVENT) {
1516 u32 pch_iir = I915_READ(SDEIIR);
1517
1518 if (HAS_PCH_CPT(dev))
1519 cpt_irq_handler(dev, pch_iir);
1520 else
1521 ibx_irq_handler(dev, pch_iir);
1522
1523 /* should clear PCH hotplug event before clear CPU irq */
1524 I915_WRITE(SDEIIR, pch_iir);
1525 }
1526
1527 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1528 ironlake_rps_change_irq_handler(dev);
1529}
1530
9719fb98
PZ
1531static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1532{
1533 struct drm_i915_private *dev_priv = dev->dev_private;
1534 int i;
1535
1536 if (de_iir & DE_ERR_INT_IVB)
1537 ivb_err_int_handler(dev);
1538
1539 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1540 dp_aux_irq_handler(dev);
1541
1542 if (de_iir & DE_GSE_IVB)
1543 intel_opregion_asle_intr(dev);
1544
1545 for (i = 0; i < 3; i++) {
1546 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
1547 drm_handle_vblank(dev, i);
1548 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
1549 intel_prepare_page_flip(dev, i);
1550 intel_finish_page_flip_plane(dev, i);
1551 }
1552 }
1553
1554 /* check event from PCH */
1555 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1556 u32 pch_iir = I915_READ(SDEIIR);
1557
1558 cpt_irq_handler(dev, pch_iir);
1559
1560 /* clear PCH hotplug event before clear CPU irq */
1561 I915_WRITE(SDEIIR, pch_iir);
1562 }
1563}
1564
f1af8fc1 1565static irqreturn_t ironlake_irq_handler(int irq, void *arg)
b1f14ad0
JB
1566{
1567 struct drm_device *dev = (struct drm_device *) arg;
1568 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
f1af8fc1 1569 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
0e43406b 1570 irqreturn_t ret = IRQ_NONE;
b1f14ad0
JB
1571
1572 atomic_inc(&dev_priv->irq_received);
1573
8664281b
PZ
1574 /* We get interrupts on unclaimed registers, so check for this before we
1575 * do any I915_{READ,WRITE}. */
907b28c5 1576 intel_uncore_check_errors(dev);
8664281b 1577
b1f14ad0
JB
1578 /* disable master interrupt before clearing iir */
1579 de_ier = I915_READ(DEIER);
1580 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
23a78516 1581 POSTING_READ(DEIER);
b1f14ad0 1582
44498aea
PZ
1583 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1584 * interrupts will will be stored on its back queue, and then we'll be
1585 * able to process them after we restore SDEIER (as soon as we restore
1586 * it, we'll get an interrupt if SDEIIR still has something to process
1587 * due to its back queue). */
ab5c608b
BW
1588 if (!HAS_PCH_NOP(dev)) {
1589 sde_ier = I915_READ(SDEIER);
1590 I915_WRITE(SDEIER, 0);
1591 POSTING_READ(SDEIER);
1592 }
44498aea 1593
b1f14ad0 1594 gt_iir = I915_READ(GTIIR);
0e43406b 1595 if (gt_iir) {
d8fc8a47 1596 if (INTEL_INFO(dev)->gen >= 6)
f1af8fc1 1597 snb_gt_irq_handler(dev, dev_priv, gt_iir);
d8fc8a47
PZ
1598 else
1599 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
0e43406b
CW
1600 I915_WRITE(GTIIR, gt_iir);
1601 ret = IRQ_HANDLED;
b1f14ad0
JB
1602 }
1603
0e43406b
CW
1604 de_iir = I915_READ(DEIIR);
1605 if (de_iir) {
f1af8fc1
PZ
1606 if (INTEL_INFO(dev)->gen >= 7)
1607 ivb_display_irq_handler(dev, de_iir);
1608 else
1609 ilk_display_irq_handler(dev, de_iir);
0e43406b
CW
1610 I915_WRITE(DEIIR, de_iir);
1611 ret = IRQ_HANDLED;
b1f14ad0
JB
1612 }
1613
f1af8fc1
PZ
1614 if (INTEL_INFO(dev)->gen >= 6) {
1615 u32 pm_iir = I915_READ(GEN6_PMIIR);
1616 if (pm_iir) {
1403c0d4 1617 gen6_rps_irq_handler(dev_priv, pm_iir);
f1af8fc1
PZ
1618 I915_WRITE(GEN6_PMIIR, pm_iir);
1619 ret = IRQ_HANDLED;
1620 }
0e43406b 1621 }
b1f14ad0 1622
b1f14ad0
JB
1623 I915_WRITE(DEIER, de_ier);
1624 POSTING_READ(DEIER);
ab5c608b
BW
1625 if (!HAS_PCH_NOP(dev)) {
1626 I915_WRITE(SDEIER, sde_ier);
1627 POSTING_READ(SDEIER);
1628 }
b1f14ad0
JB
1629
1630 return ret;
1631}
1632
17e1df07
DV
1633static void i915_error_wake_up(struct drm_i915_private *dev_priv,
1634 bool reset_completed)
1635{
1636 struct intel_ring_buffer *ring;
1637 int i;
1638
1639 /*
1640 * Notify all waiters for GPU completion events that reset state has
1641 * been changed, and that they need to restart their wait after
1642 * checking for potential errors (and bail out to drop locks if there is
1643 * a gpu reset pending so that i915_error_work_func can acquire them).
1644 */
1645
1646 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
1647 for_each_ring(ring, dev_priv, i)
1648 wake_up_all(&ring->irq_queue);
1649
1650 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
1651 wake_up_all(&dev_priv->pending_flip_queue);
1652
1653 /*
1654 * Signal tasks blocked in i915_gem_wait_for_error that the pending
1655 * reset state is cleared.
1656 */
1657 if (reset_completed)
1658 wake_up_all(&dev_priv->gpu_error.reset_queue);
1659}
1660
8a905236
JB
1661/**
1662 * i915_error_work_func - do process context error handling work
1663 * @work: work struct
1664 *
1665 * Fire an error uevent so userspace can see that a hang or error
1666 * was detected.
1667 */
1668static void i915_error_work_func(struct work_struct *work)
1669{
1f83fee0
DV
1670 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1671 work);
1672 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1673 gpu_error);
8a905236 1674 struct drm_device *dev = dev_priv->dev;
cce723ed
BW
1675 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
1676 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
1677 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
17e1df07 1678 int ret;
8a905236 1679
f316a42c
BG
1680 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
1681
7db0ba24
DV
1682 /*
1683 * Note that there's only one work item which does gpu resets, so we
1684 * need not worry about concurrent gpu resets potentially incrementing
1685 * error->reset_counter twice. We only need to take care of another
1686 * racing irq/hangcheck declaring the gpu dead for a second time. A
1687 * quick check for that is good enough: schedule_work ensures the
1688 * correct ordering between hang detection and this work item, and since
1689 * the reset in-progress bit is only ever set by code outside of this
1690 * work we don't need to worry about any other races.
1691 */
1692 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
f803aa55 1693 DRM_DEBUG_DRIVER("resetting chip\n");
7db0ba24
DV
1694 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
1695 reset_event);
1f83fee0 1696
17e1df07
DV
1697 /*
1698 * All state reset _must_ be completed before we update the
1699 * reset counter, for otherwise waiters might miss the reset
1700 * pending state and not properly drop locks, resulting in
1701 * deadlocks with the reset work.
1702 */
f69061be
DV
1703 ret = i915_reset(dev);
1704
17e1df07
DV
1705 intel_display_handle_reset(dev);
1706
f69061be
DV
1707 if (ret == 0) {
1708 /*
1709 * After all the gem state is reset, increment the reset
1710 * counter and wake up everyone waiting for the reset to
1711 * complete.
1712 *
1713 * Since unlock operations are a one-sided barrier only,
1714 * we need to insert a barrier here to order any seqno
1715 * updates before
1716 * the counter increment.
1717 */
1718 smp_mb__before_atomic_inc();
1719 atomic_inc(&dev_priv->gpu_error.reset_counter);
1720
1721 kobject_uevent_env(&dev->primary->kdev.kobj,
1722 KOBJ_CHANGE, reset_done_event);
1f83fee0
DV
1723 } else {
1724 atomic_set(&error->reset_counter, I915_WEDGED);
f316a42c 1725 }
1f83fee0 1726
17e1df07
DV
1727 /*
1728 * Note: The wake_up also serves as a memory barrier so that
1729 * waiters see the update value of the reset counter atomic_t.
1730 */
1731 i915_error_wake_up(dev_priv, true);
f316a42c 1732 }
8a905236
JB
1733}
1734
35aed2e6 1735static void i915_report_and_clear_eir(struct drm_device *dev)
8a905236
JB
1736{
1737 struct drm_i915_private *dev_priv = dev->dev_private;
bd9854f9 1738 uint32_t instdone[I915_NUM_INSTDONE_REG];
8a905236 1739 u32 eir = I915_READ(EIR);
050ee91f 1740 int pipe, i;
8a905236 1741
35aed2e6
CW
1742 if (!eir)
1743 return;
8a905236 1744
a70491cc 1745 pr_err("render error detected, EIR: 0x%08x\n", eir);
8a905236 1746
bd9854f9
BW
1747 i915_get_extra_instdone(dev, instdone);
1748
8a905236
JB
1749 if (IS_G4X(dev)) {
1750 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1751 u32 ipeir = I915_READ(IPEIR_I965);
1752
a70491cc
JP
1753 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1754 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
050ee91f
BW
1755 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1756 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a70491cc 1757 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 1758 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 1759 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 1760 POSTING_READ(IPEIR_I965);
8a905236
JB
1761 }
1762 if (eir & GM45_ERROR_PAGE_TABLE) {
1763 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
1764 pr_err("page table error\n");
1765 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 1766 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 1767 POSTING_READ(PGTBL_ER);
8a905236
JB
1768 }
1769 }
1770
a6c45cf0 1771 if (!IS_GEN2(dev)) {
8a905236
JB
1772 if (eir & I915_ERROR_PAGE_TABLE) {
1773 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
1774 pr_err("page table error\n");
1775 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 1776 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 1777 POSTING_READ(PGTBL_ER);
8a905236
JB
1778 }
1779 }
1780
1781 if (eir & I915_ERROR_MEMORY_REFRESH) {
a70491cc 1782 pr_err("memory refresh error:\n");
9db4a9c7 1783 for_each_pipe(pipe)
a70491cc 1784 pr_err("pipe %c stat: 0x%08x\n",
9db4a9c7 1785 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
8a905236
JB
1786 /* pipestat has already been acked */
1787 }
1788 if (eir & I915_ERROR_INSTRUCTION) {
a70491cc
JP
1789 pr_err("instruction error\n");
1790 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
050ee91f
BW
1791 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1792 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a6c45cf0 1793 if (INTEL_INFO(dev)->gen < 4) {
8a905236
JB
1794 u32 ipeir = I915_READ(IPEIR);
1795
a70491cc
JP
1796 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1797 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
a70491cc 1798 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
8a905236 1799 I915_WRITE(IPEIR, ipeir);
3143a2bf 1800 POSTING_READ(IPEIR);
8a905236
JB
1801 } else {
1802 u32 ipeir = I915_READ(IPEIR_I965);
1803
a70491cc
JP
1804 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1805 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
a70491cc 1806 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 1807 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 1808 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 1809 POSTING_READ(IPEIR_I965);
8a905236
JB
1810 }
1811 }
1812
1813 I915_WRITE(EIR, eir);
3143a2bf 1814 POSTING_READ(EIR);
8a905236
JB
1815 eir = I915_READ(EIR);
1816 if (eir) {
1817 /*
1818 * some errors might have become stuck,
1819 * mask them.
1820 */
1821 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1822 I915_WRITE(EMR, I915_READ(EMR) | eir);
1823 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1824 }
35aed2e6
CW
1825}
1826
1827/**
1828 * i915_handle_error - handle an error interrupt
1829 * @dev: drm device
1830 *
1831 * Do some basic checking of regsiter state at error interrupt time and
1832 * dump it to the syslog. Also call i915_capture_error_state() to make
1833 * sure we get a record and make it available in debugfs. Fire a uevent
1834 * so userspace knows something bad happened (should trigger collection
1835 * of a ring dump etc.).
1836 */
527f9e90 1837void i915_handle_error(struct drm_device *dev, bool wedged)
35aed2e6
CW
1838{
1839 struct drm_i915_private *dev_priv = dev->dev_private;
1840
1841 i915_capture_error_state(dev);
1842 i915_report_and_clear_eir(dev);
8a905236 1843
ba1234d1 1844 if (wedged) {
f69061be
DV
1845 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1846 &dev_priv->gpu_error.reset_counter);
ba1234d1 1847
11ed50ec 1848 /*
17e1df07
DV
1849 * Wakeup waiting processes so that the reset work function
1850 * i915_error_work_func doesn't deadlock trying to grab various
1851 * locks. By bumping the reset counter first, the woken
1852 * processes will see a reset in progress and back off,
1853 * releasing their locks and then wait for the reset completion.
1854 * We must do this for _all_ gpu waiters that might hold locks
1855 * that the reset work needs to acquire.
1856 *
1857 * Note: The wake_up serves as the required memory barrier to
1858 * ensure that the waiters see the updated value of the reset
1859 * counter atomic_t.
11ed50ec 1860 */
17e1df07 1861 i915_error_wake_up(dev_priv, false);
11ed50ec
BG
1862 }
1863
122f46ba
DV
1864 /*
1865 * Our reset work can grab modeset locks (since it needs to reset the
1866 * state of outstanding pagelips). Hence it must not be run on our own
1867 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
1868 * code will deadlock.
1869 */
1870 schedule_work(&dev_priv->gpu_error.work);
8a905236
JB
1871}
1872
21ad8330 1873static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
4e5359cd
SF
1874{
1875 drm_i915_private_t *dev_priv = dev->dev_private;
1876 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 1878 struct drm_i915_gem_object *obj;
4e5359cd
SF
1879 struct intel_unpin_work *work;
1880 unsigned long flags;
1881 bool stall_detected;
1882
1883 /* Ignore early vblank irqs */
1884 if (intel_crtc == NULL)
1885 return;
1886
1887 spin_lock_irqsave(&dev->event_lock, flags);
1888 work = intel_crtc->unpin_work;
1889
e7d841ca
CW
1890 if (work == NULL ||
1891 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1892 !work->enable_stall_check) {
4e5359cd
SF
1893 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1894 spin_unlock_irqrestore(&dev->event_lock, flags);
1895 return;
1896 }
1897
1898 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
05394f39 1899 obj = work->pending_flip_obj;
a6c45cf0 1900 if (INTEL_INFO(dev)->gen >= 4) {
9db4a9c7 1901 int dspsurf = DSPSURF(intel_crtc->plane);
446f2545 1902 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
f343c5f6 1903 i915_gem_obj_ggtt_offset(obj);
4e5359cd 1904 } else {
9db4a9c7 1905 int dspaddr = DSPADDR(intel_crtc->plane);
f343c5f6 1906 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
01f2c773 1907 crtc->y * crtc->fb->pitches[0] +
4e5359cd
SF
1908 crtc->x * crtc->fb->bits_per_pixel/8);
1909 }
1910
1911 spin_unlock_irqrestore(&dev->event_lock, flags);
1912
1913 if (stall_detected) {
1914 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1915 intel_prepare_page_flip(dev, intel_crtc->plane);
1916 }
1917}
1918
42f52ef8
KP
1919/* Called from drm generic code, passed 'crtc' which
1920 * we use as a pipe index
1921 */
f71d4af4 1922static int i915_enable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
1923{
1924 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 1925 unsigned long irqflags;
71e0ffa5 1926
5eddb70b 1927 if (!i915_pipe_enabled(dev, pipe))
71e0ffa5 1928 return -EINVAL;
0a3e67a4 1929
1ec14ad3 1930 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f796cf8f 1931 if (INTEL_INFO(dev)->gen >= 4)
7c463586
KP
1932 i915_enable_pipestat(dev_priv, pipe,
1933 PIPE_START_VBLANK_INTERRUPT_ENABLE);
e9d21d7f 1934 else
7c463586
KP
1935 i915_enable_pipestat(dev_priv, pipe,
1936 PIPE_VBLANK_INTERRUPT_ENABLE);
8692d00e
CW
1937
1938 /* maintain vblank delivery even in deep C-states */
1939 if (dev_priv->info->gen == 3)
6b26c86d 1940 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
1ec14ad3 1941 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
8692d00e 1942
0a3e67a4
JB
1943 return 0;
1944}
1945
f71d4af4 1946static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
f796cf8f
JB
1947{
1948 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1949 unsigned long irqflags;
b518421f
PZ
1950 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
1951 DE_PIPE_VBLANK_ILK(pipe);
f796cf8f
JB
1952
1953 if (!i915_pipe_enabled(dev, pipe))
1954 return -EINVAL;
1955
1956 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 1957 ironlake_enable_display_irq(dev_priv, bit);
b1f14ad0
JB
1958 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1959
1960 return 0;
1961}
1962
7e231dbe
JB
1963static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1964{
1965 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1966 unsigned long irqflags;
31acc7f5 1967 u32 imr;
7e231dbe
JB
1968
1969 if (!i915_pipe_enabled(dev, pipe))
1970 return -EINVAL;
1971
1972 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7e231dbe 1973 imr = I915_READ(VLV_IMR);
31acc7f5 1974 if (pipe == 0)
7e231dbe 1975 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
31acc7f5 1976 else
7e231dbe 1977 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
7e231dbe 1978 I915_WRITE(VLV_IMR, imr);
31acc7f5
JB
1979 i915_enable_pipestat(dev_priv, pipe,
1980 PIPE_START_VBLANK_INTERRUPT_ENABLE);
7e231dbe
JB
1981 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1982
1983 return 0;
1984}
1985
42f52ef8
KP
1986/* Called from drm generic code, passed 'crtc' which
1987 * we use as a pipe index
1988 */
f71d4af4 1989static void i915_disable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
1990{
1991 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 1992 unsigned long irqflags;
0a3e67a4 1993
1ec14ad3 1994 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
8692d00e 1995 if (dev_priv->info->gen == 3)
6b26c86d 1996 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
8692d00e 1997
f796cf8f
JB
1998 i915_disable_pipestat(dev_priv, pipe,
1999 PIPE_VBLANK_INTERRUPT_ENABLE |
2000 PIPE_START_VBLANK_INTERRUPT_ENABLE);
2001 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2002}
2003
f71d4af4 2004static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
f796cf8f
JB
2005{
2006 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2007 unsigned long irqflags;
b518421f
PZ
2008 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2009 DE_PIPE_VBLANK_ILK(pipe);
f796cf8f
JB
2010
2011 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 2012 ironlake_disable_display_irq(dev_priv, bit);
b1f14ad0
JB
2013 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2014}
2015
7e231dbe
JB
2016static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2017{
2018 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2019 unsigned long irqflags;
31acc7f5 2020 u32 imr;
7e231dbe
JB
2021
2022 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5
JB
2023 i915_disable_pipestat(dev_priv, pipe,
2024 PIPE_START_VBLANK_INTERRUPT_ENABLE);
7e231dbe 2025 imr = I915_READ(VLV_IMR);
31acc7f5 2026 if (pipe == 0)
7e231dbe 2027 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
31acc7f5 2028 else
7e231dbe 2029 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
7e231dbe 2030 I915_WRITE(VLV_IMR, imr);
7e231dbe
JB
2031 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2032}
2033
893eead0
CW
2034static u32
2035ring_last_seqno(struct intel_ring_buffer *ring)
852835f3 2036{
893eead0
CW
2037 return list_entry(ring->request_list.prev,
2038 struct drm_i915_gem_request, list)->seqno;
2039}
2040
9107e9d2
CW
2041static bool
2042ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2043{
2044 return (list_empty(&ring->request_list) ||
2045 i915_seqno_passed(seqno, ring_last_seqno(ring)));
f65d9421
BG
2046}
2047
6274f212
CW
2048static struct intel_ring_buffer *
2049semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
a24a11e6
CW
2050{
2051 struct drm_i915_private *dev_priv = ring->dev->dev_private;
6274f212 2052 u32 cmd, ipehr, acthd, acthd_min;
a24a11e6
CW
2053
2054 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2055 if ((ipehr & ~(0x3 << 16)) !=
2056 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
6274f212 2057 return NULL;
a24a11e6
CW
2058
2059 /* ACTHD is likely pointing to the dword after the actual command,
2060 * so scan backwards until we find the MBOX.
2061 */
6274f212 2062 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
a24a11e6
CW
2063 acthd_min = max((int)acthd - 3 * 4, 0);
2064 do {
2065 cmd = ioread32(ring->virtual_start + acthd);
2066 if (cmd == ipehr)
2067 break;
2068
2069 acthd -= 4;
2070 if (acthd < acthd_min)
6274f212 2071 return NULL;
a24a11e6
CW
2072 } while (1);
2073
6274f212
CW
2074 *seqno = ioread32(ring->virtual_start+acthd+4)+1;
2075 return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
a24a11e6
CW
2076}
2077
6274f212
CW
2078static int semaphore_passed(struct intel_ring_buffer *ring)
2079{
2080 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2081 struct intel_ring_buffer *signaller;
2082 u32 seqno, ctl;
2083
2084 ring->hangcheck.deadlock = true;
2085
2086 signaller = semaphore_waits_for(ring, &seqno);
2087 if (signaller == NULL || signaller->hangcheck.deadlock)
2088 return -1;
2089
2090 /* cursory check for an unkickable deadlock */
2091 ctl = I915_READ_CTL(signaller);
2092 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2093 return -1;
2094
2095 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2096}
2097
2098static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2099{
2100 struct intel_ring_buffer *ring;
2101 int i;
2102
2103 for_each_ring(ring, dev_priv, i)
2104 ring->hangcheck.deadlock = false;
2105}
2106
ad8beaea
MK
2107static enum intel_ring_hangcheck_action
2108ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
1ec14ad3
CW
2109{
2110 struct drm_device *dev = ring->dev;
2111 struct drm_i915_private *dev_priv = dev->dev_private;
9107e9d2
CW
2112 u32 tmp;
2113
6274f212 2114 if (ring->hangcheck.acthd != acthd)
f2f4d82f 2115 return HANGCHECK_ACTIVE;
6274f212 2116
9107e9d2 2117 if (IS_GEN2(dev))
f2f4d82f 2118 return HANGCHECK_HUNG;
9107e9d2
CW
2119
2120 /* Is the chip hanging on a WAIT_FOR_EVENT?
2121 * If so we can simply poke the RB_WAIT bit
2122 * and break the hang. This should work on
2123 * all but the second generation chipsets.
2124 */
2125 tmp = I915_READ_CTL(ring);
1ec14ad3
CW
2126 if (tmp & RING_WAIT) {
2127 DRM_ERROR("Kicking stuck wait on %s\n",
2128 ring->name);
09e14bf3 2129 i915_handle_error(dev, false);
1ec14ad3 2130 I915_WRITE_CTL(ring, tmp);
f2f4d82f 2131 return HANGCHECK_KICK;
6274f212
CW
2132 }
2133
2134 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2135 switch (semaphore_passed(ring)) {
2136 default:
f2f4d82f 2137 return HANGCHECK_HUNG;
6274f212
CW
2138 case 1:
2139 DRM_ERROR("Kicking stuck semaphore on %s\n",
2140 ring->name);
09e14bf3 2141 i915_handle_error(dev, false);
6274f212 2142 I915_WRITE_CTL(ring, tmp);
f2f4d82f 2143 return HANGCHECK_KICK;
6274f212 2144 case 0:
f2f4d82f 2145 return HANGCHECK_WAIT;
6274f212 2146 }
9107e9d2 2147 }
ed5cbb03 2148
f2f4d82f 2149 return HANGCHECK_HUNG;
ed5cbb03
MK
2150}
2151
f65d9421
BG
2152/**
2153 * This is called when the chip hasn't reported back with completed
05407ff8
MK
2154 * batchbuffers in a long time. We keep track per ring seqno progress and
2155 * if there are no progress, hangcheck score for that ring is increased.
2156 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2157 * we kick the ring. If we see no progress on three subsequent calls
2158 * we assume chip is wedged and try to fix it by resetting the chip.
f65d9421 2159 */
a658b5d2 2160static void i915_hangcheck_elapsed(unsigned long data)
f65d9421
BG
2161{
2162 struct drm_device *dev = (struct drm_device *)data;
2163 drm_i915_private_t *dev_priv = dev->dev_private;
b4519513 2164 struct intel_ring_buffer *ring;
b4519513 2165 int i;
05407ff8 2166 int busy_count = 0, rings_hung = 0;
9107e9d2
CW
2167 bool stuck[I915_NUM_RINGS] = { 0 };
2168#define BUSY 1
2169#define KICK 5
2170#define HUNG 20
2171#define FIRE 30
893eead0 2172
3e0dc6b0
BW
2173 if (!i915_enable_hangcheck)
2174 return;
2175
b4519513 2176 for_each_ring(ring, dev_priv, i) {
05407ff8 2177 u32 seqno, acthd;
9107e9d2 2178 bool busy = true;
05407ff8 2179
6274f212
CW
2180 semaphore_clear_deadlocks(dev_priv);
2181
05407ff8
MK
2182 seqno = ring->get_seqno(ring, false);
2183 acthd = intel_ring_get_active_head(ring);
b4519513 2184
9107e9d2
CW
2185 if (ring->hangcheck.seqno == seqno) {
2186 if (ring_idle(ring, seqno)) {
da661464
MK
2187 ring->hangcheck.action = HANGCHECK_IDLE;
2188
9107e9d2
CW
2189 if (waitqueue_active(&ring->irq_queue)) {
2190 /* Issue a wake-up to catch stuck h/w. */
094f9a54
CW
2191 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2192 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2193 ring->name);
2194 wake_up_all(&ring->irq_queue);
2195 }
2196 /* Safeguard against driver failure */
2197 ring->hangcheck.score += BUSY;
9107e9d2
CW
2198 } else
2199 busy = false;
05407ff8 2200 } else {
6274f212
CW
2201 /* We always increment the hangcheck score
2202 * if the ring is busy and still processing
2203 * the same request, so that no single request
2204 * can run indefinitely (such as a chain of
2205 * batches). The only time we do not increment
2206 * the hangcheck score on this ring, if this
2207 * ring is in a legitimate wait for another
2208 * ring. In that case the waiting ring is a
2209 * victim and we want to be sure we catch the
2210 * right culprit. Then every time we do kick
2211 * the ring, add a small increment to the
2212 * score so that we can catch a batch that is
2213 * being repeatedly kicked and so responsible
2214 * for stalling the machine.
2215 */
ad8beaea
MK
2216 ring->hangcheck.action = ring_stuck(ring,
2217 acthd);
2218
2219 switch (ring->hangcheck.action) {
da661464 2220 case HANGCHECK_IDLE:
f2f4d82f 2221 case HANGCHECK_WAIT:
6274f212 2222 break;
f2f4d82f 2223 case HANGCHECK_ACTIVE:
ea04cb31 2224 ring->hangcheck.score += BUSY;
6274f212 2225 break;
f2f4d82f 2226 case HANGCHECK_KICK:
ea04cb31 2227 ring->hangcheck.score += KICK;
6274f212 2228 break;
f2f4d82f 2229 case HANGCHECK_HUNG:
ea04cb31 2230 ring->hangcheck.score += HUNG;
6274f212
CW
2231 stuck[i] = true;
2232 break;
2233 }
05407ff8 2234 }
9107e9d2 2235 } else {
da661464
MK
2236 ring->hangcheck.action = HANGCHECK_ACTIVE;
2237
9107e9d2
CW
2238 /* Gradually reduce the count so that we catch DoS
2239 * attempts across multiple batches.
2240 */
2241 if (ring->hangcheck.score > 0)
2242 ring->hangcheck.score--;
d1e61e7f
CW
2243 }
2244
05407ff8
MK
2245 ring->hangcheck.seqno = seqno;
2246 ring->hangcheck.acthd = acthd;
9107e9d2 2247 busy_count += busy;
893eead0 2248 }
b9201c14 2249
92cab734 2250 for_each_ring(ring, dev_priv, i) {
9107e9d2 2251 if (ring->hangcheck.score > FIRE) {
b8d88d1d
DV
2252 DRM_INFO("%s on %s\n",
2253 stuck[i] ? "stuck" : "no progress",
2254 ring->name);
a43adf07 2255 rings_hung++;
92cab734
MK
2256 }
2257 }
2258
05407ff8
MK
2259 if (rings_hung)
2260 return i915_handle_error(dev, true);
f65d9421 2261
05407ff8
MK
2262 if (busy_count)
2263 /* Reset timer case chip hangs without another request
2264 * being added */
10cd45b6
MK
2265 i915_queue_hangcheck(dev);
2266}
2267
2268void i915_queue_hangcheck(struct drm_device *dev)
2269{
2270 struct drm_i915_private *dev_priv = dev->dev_private;
2271 if (!i915_enable_hangcheck)
2272 return;
2273
2274 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2275 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
f65d9421
BG
2276}
2277
91738a95
PZ
2278static void ibx_irq_preinstall(struct drm_device *dev)
2279{
2280 struct drm_i915_private *dev_priv = dev->dev_private;
2281
2282 if (HAS_PCH_NOP(dev))
2283 return;
2284
2285 /* south display irq */
2286 I915_WRITE(SDEIMR, 0xffffffff);
2287 /*
2288 * SDEIER is also touched by the interrupt handler to work around missed
2289 * PCH interrupts. Hence we can't update it after the interrupt handler
2290 * is enabled - instead we unconditionally enable all PCH interrupt
2291 * sources here, but then only unmask them as needed with SDEIMR.
2292 */
2293 I915_WRITE(SDEIER, 0xffffffff);
2294 POSTING_READ(SDEIER);
2295}
2296
d18ea1b5
DV
2297static void gen5_gt_irq_preinstall(struct drm_device *dev)
2298{
2299 struct drm_i915_private *dev_priv = dev->dev_private;
2300
2301 /* and GT */
2302 I915_WRITE(GTIMR, 0xffffffff);
2303 I915_WRITE(GTIER, 0x0);
2304 POSTING_READ(GTIER);
2305
2306 if (INTEL_INFO(dev)->gen >= 6) {
2307 /* and PM */
2308 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2309 I915_WRITE(GEN6_PMIER, 0x0);
2310 POSTING_READ(GEN6_PMIER);
2311 }
2312}
2313
1da177e4
LT
2314/* drm_dma.h hooks
2315*/
f71d4af4 2316static void ironlake_irq_preinstall(struct drm_device *dev)
036a4a7d
ZW
2317{
2318 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2319
4697995b
JB
2320 atomic_set(&dev_priv->irq_received, 0);
2321
036a4a7d 2322 I915_WRITE(HWSTAM, 0xeffe);
bdfcdb63 2323
036a4a7d
ZW
2324 I915_WRITE(DEIMR, 0xffffffff);
2325 I915_WRITE(DEIER, 0x0);
3143a2bf 2326 POSTING_READ(DEIER);
036a4a7d 2327
d18ea1b5 2328 gen5_gt_irq_preinstall(dev);
c650156a 2329
91738a95 2330 ibx_irq_preinstall(dev);
7d99163d
BW
2331}
2332
7e231dbe
JB
2333static void valleyview_irq_preinstall(struct drm_device *dev)
2334{
2335 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2336 int pipe;
2337
2338 atomic_set(&dev_priv->irq_received, 0);
2339
7e231dbe
JB
2340 /* VLV magic */
2341 I915_WRITE(VLV_IMR, 0);
2342 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2343 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2344 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2345
7e231dbe
JB
2346 /* and GT */
2347 I915_WRITE(GTIIR, I915_READ(GTIIR));
2348 I915_WRITE(GTIIR, I915_READ(GTIIR));
d18ea1b5
DV
2349
2350 gen5_gt_irq_preinstall(dev);
7e231dbe
JB
2351
2352 I915_WRITE(DPINVGTT, 0xff);
2353
2354 I915_WRITE(PORT_HOTPLUG_EN, 0);
2355 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2356 for_each_pipe(pipe)
2357 I915_WRITE(PIPESTAT(pipe), 0xffff);
2358 I915_WRITE(VLV_IIR, 0xffffffff);
2359 I915_WRITE(VLV_IMR, 0xffffffff);
2360 I915_WRITE(VLV_IER, 0x0);
2361 POSTING_READ(VLV_IER);
2362}
2363
82a28bcf 2364static void ibx_hpd_irq_setup(struct drm_device *dev)
7fe0b973
KP
2365{
2366 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
82a28bcf
DV
2367 struct drm_mode_config *mode_config = &dev->mode_config;
2368 struct intel_encoder *intel_encoder;
fee884ed 2369 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
82a28bcf
DV
2370
2371 if (HAS_PCH_IBX(dev)) {
fee884ed 2372 hotplug_irqs = SDE_HOTPLUG_MASK;
82a28bcf 2373 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
cd569aed 2374 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 2375 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
82a28bcf 2376 } else {
fee884ed 2377 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
82a28bcf 2378 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
cd569aed 2379 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 2380 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
82a28bcf 2381 }
7fe0b973 2382
fee884ed 2383 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
82a28bcf
DV
2384
2385 /*
2386 * Enable digital hotplug on the PCH, and configure the DP short pulse
2387 * duration to 2ms (which is the minimum in the Display Port spec)
2388 *
2389 * This register is the same on all known PCH chips.
2390 */
7fe0b973
KP
2391 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2392 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2393 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2394 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2395 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2396 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2397}
2398
d46da437
PZ
2399static void ibx_irq_postinstall(struct drm_device *dev)
2400{
2401 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
82a28bcf 2402 u32 mask;
e5868a31 2403
692a04cf
DV
2404 if (HAS_PCH_NOP(dev))
2405 return;
2406
8664281b
PZ
2407 if (HAS_PCH_IBX(dev)) {
2408 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
de032bf4 2409 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
8664281b
PZ
2410 } else {
2411 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2412
2413 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2414 }
ab5c608b 2415
d46da437
PZ
2416 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2417 I915_WRITE(SDEIMR, ~mask);
d46da437
PZ
2418}
2419
0a9a8c91
DV
2420static void gen5_gt_irq_postinstall(struct drm_device *dev)
2421{
2422 struct drm_i915_private *dev_priv = dev->dev_private;
2423 u32 pm_irqs, gt_irqs;
2424
2425 pm_irqs = gt_irqs = 0;
2426
2427 dev_priv->gt_irq_mask = ~0;
040d2baa 2428 if (HAS_L3_DPF(dev)) {
0a9a8c91 2429 /* L3 parity interrupt is always unmasked. */
35a85ac6
BW
2430 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
2431 gt_irqs |= GT_PARITY_ERROR(dev);
0a9a8c91
DV
2432 }
2433
2434 gt_irqs |= GT_RENDER_USER_INTERRUPT;
2435 if (IS_GEN5(dev)) {
2436 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2437 ILK_BSD_USER_INTERRUPT;
2438 } else {
2439 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
2440 }
2441
2442 I915_WRITE(GTIIR, I915_READ(GTIIR));
2443 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2444 I915_WRITE(GTIER, gt_irqs);
2445 POSTING_READ(GTIER);
2446
2447 if (INTEL_INFO(dev)->gen >= 6) {
2448 pm_irqs |= GEN6_PM_RPS_EVENTS;
2449
2450 if (HAS_VEBOX(dev))
2451 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
2452
605cd25b 2453 dev_priv->pm_irq_mask = 0xffffffff;
0a9a8c91 2454 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
605cd25b 2455 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
0a9a8c91
DV
2456 I915_WRITE(GEN6_PMIER, pm_irqs);
2457 POSTING_READ(GEN6_PMIER);
2458 }
2459}
2460
f71d4af4 2461static int ironlake_irq_postinstall(struct drm_device *dev)
036a4a7d 2462{
4bc9d430 2463 unsigned long irqflags;
036a4a7d 2464 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
8e76f8dc
PZ
2465 u32 display_mask, extra_mask;
2466
2467 if (INTEL_INFO(dev)->gen >= 7) {
2468 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
2469 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
2470 DE_PLANEB_FLIP_DONE_IVB |
2471 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
2472 DE_ERR_INT_IVB);
2473 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
2474 DE_PIPEA_VBLANK_IVB);
2475
2476 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2477 } else {
2478 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2479 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
2480 DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
2481 DE_PIPEA_FIFO_UNDERRUN | DE_POISON);
2482 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
2483 }
036a4a7d 2484
1ec14ad3 2485 dev_priv->irq_mask = ~display_mask;
036a4a7d
ZW
2486
2487 /* should always can generate irq */
2488 I915_WRITE(DEIIR, I915_READ(DEIIR));
1ec14ad3 2489 I915_WRITE(DEIMR, dev_priv->irq_mask);
8e76f8dc 2490 I915_WRITE(DEIER, display_mask | extra_mask);
3143a2bf 2491 POSTING_READ(DEIER);
036a4a7d 2492
0a9a8c91 2493 gen5_gt_irq_postinstall(dev);
036a4a7d 2494
d46da437 2495 ibx_irq_postinstall(dev);
7fe0b973 2496
f97108d1 2497 if (IS_IRONLAKE_M(dev)) {
6005ce42
DV
2498 /* Enable PCU event interrupts
2499 *
2500 * spinlocking not required here for correctness since interrupt
4bc9d430
DV
2501 * setup is guaranteed to run in single-threaded context. But we
2502 * need it to make the assert_spin_locked happy. */
2503 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f97108d1 2504 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
4bc9d430 2505 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
f97108d1
JB
2506 }
2507
036a4a7d
ZW
2508 return 0;
2509}
2510
7e231dbe
JB
2511static int valleyview_irq_postinstall(struct drm_device *dev)
2512{
2513 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7e231dbe 2514 u32 enable_mask;
31acc7f5 2515 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
b79480ba 2516 unsigned long irqflags;
7e231dbe
JB
2517
2518 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
31acc7f5
JB
2519 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2520 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2521 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
7e231dbe
JB
2522 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2523
31acc7f5
JB
2524 /*
2525 *Leave vblank interrupts masked initially. enable/disable will
2526 * toggle them based on usage.
2527 */
2528 dev_priv->irq_mask = (~enable_mask) |
2529 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2530 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
7e231dbe 2531
20afbda2
DV
2532 I915_WRITE(PORT_HOTPLUG_EN, 0);
2533 POSTING_READ(PORT_HOTPLUG_EN);
2534
7e231dbe
JB
2535 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2536 I915_WRITE(VLV_IER, enable_mask);
2537 I915_WRITE(VLV_IIR, 0xffffffff);
2538 I915_WRITE(PIPESTAT(0), 0xffff);
2539 I915_WRITE(PIPESTAT(1), 0xffff);
2540 POSTING_READ(VLV_IER);
2541
b79480ba
DV
2542 /* Interrupt setup is already guaranteed to be single-threaded, this is
2543 * just to make the assert_spin_locked check happy. */
2544 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5 2545 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
515ac2bb 2546 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
31acc7f5 2547 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
b79480ba 2548 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
31acc7f5 2549
7e231dbe
JB
2550 I915_WRITE(VLV_IIR, 0xffffffff);
2551 I915_WRITE(VLV_IIR, 0xffffffff);
2552
0a9a8c91 2553 gen5_gt_irq_postinstall(dev);
7e231dbe
JB
2554
2555 /* ack & enable invalid PTE error interrupts */
2556#if 0 /* FIXME: add support to irq handler for checking these bits */
2557 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2558 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2559#endif
2560
2561 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
20afbda2
DV
2562
2563 return 0;
2564}
2565
7e231dbe
JB
2566static void valleyview_irq_uninstall(struct drm_device *dev)
2567{
2568 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2569 int pipe;
2570
2571 if (!dev_priv)
2572 return;
2573
ac4c16c5
EE
2574 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2575
7e231dbe
JB
2576 for_each_pipe(pipe)
2577 I915_WRITE(PIPESTAT(pipe), 0xffff);
2578
2579 I915_WRITE(HWSTAM, 0xffffffff);
2580 I915_WRITE(PORT_HOTPLUG_EN, 0);
2581 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2582 for_each_pipe(pipe)
2583 I915_WRITE(PIPESTAT(pipe), 0xffff);
2584 I915_WRITE(VLV_IIR, 0xffffffff);
2585 I915_WRITE(VLV_IMR, 0xffffffff);
2586 I915_WRITE(VLV_IER, 0x0);
2587 POSTING_READ(VLV_IER);
2588}
2589
f71d4af4 2590static void ironlake_irq_uninstall(struct drm_device *dev)
036a4a7d
ZW
2591{
2592 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4697995b
JB
2593
2594 if (!dev_priv)
2595 return;
2596
ac4c16c5
EE
2597 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2598
036a4a7d
ZW
2599 I915_WRITE(HWSTAM, 0xffffffff);
2600
2601 I915_WRITE(DEIMR, 0xffffffff);
2602 I915_WRITE(DEIER, 0x0);
2603 I915_WRITE(DEIIR, I915_READ(DEIIR));
8664281b
PZ
2604 if (IS_GEN7(dev))
2605 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
036a4a7d
ZW
2606
2607 I915_WRITE(GTIMR, 0xffffffff);
2608 I915_WRITE(GTIER, 0x0);
2609 I915_WRITE(GTIIR, I915_READ(GTIIR));
192aac1f 2610
ab5c608b
BW
2611 if (HAS_PCH_NOP(dev))
2612 return;
2613
192aac1f
KP
2614 I915_WRITE(SDEIMR, 0xffffffff);
2615 I915_WRITE(SDEIER, 0x0);
2616 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
8664281b
PZ
2617 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2618 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
036a4a7d
ZW
2619}
2620
a266c7d5 2621static void i8xx_irq_preinstall(struct drm_device * dev)
1da177e4
LT
2622{
2623 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9db4a9c7 2624 int pipe;
91e3738e 2625
a266c7d5 2626 atomic_set(&dev_priv->irq_received, 0);
5ca58282 2627
9db4a9c7
JB
2628 for_each_pipe(pipe)
2629 I915_WRITE(PIPESTAT(pipe), 0);
a266c7d5
CW
2630 I915_WRITE16(IMR, 0xffff);
2631 I915_WRITE16(IER, 0x0);
2632 POSTING_READ16(IER);
c2798b19
CW
2633}
2634
2635static int i8xx_irq_postinstall(struct drm_device *dev)
2636{
2637 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2638
c2798b19
CW
2639 I915_WRITE16(EMR,
2640 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2641
2642 /* Unmask the interrupts that we always want on. */
2643 dev_priv->irq_mask =
2644 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2645 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2646 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2647 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2648 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2649 I915_WRITE16(IMR, dev_priv->irq_mask);
2650
2651 I915_WRITE16(IER,
2652 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2653 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2654 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2655 I915_USER_INTERRUPT);
2656 POSTING_READ16(IER);
2657
2658 return 0;
2659}
2660
90a72f87
VS
2661/*
2662 * Returns true when a page flip has completed.
2663 */
2664static bool i8xx_handle_vblank(struct drm_device *dev,
2665 int pipe, u16 iir)
2666{
2667 drm_i915_private_t *dev_priv = dev->dev_private;
2668 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2669
2670 if (!drm_handle_vblank(dev, pipe))
2671 return false;
2672
2673 if ((iir & flip_pending) == 0)
2674 return false;
2675
2676 intel_prepare_page_flip(dev, pipe);
2677
2678 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2679 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2680 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2681 * the flip is completed (no longer pending). Since this doesn't raise
2682 * an interrupt per se, we watch for the change at vblank.
2683 */
2684 if (I915_READ16(ISR) & flip_pending)
2685 return false;
2686
2687 intel_finish_page_flip(dev, pipe);
2688
2689 return true;
2690}
2691
ff1f525e 2692static irqreturn_t i8xx_irq_handler(int irq, void *arg)
c2798b19
CW
2693{
2694 struct drm_device *dev = (struct drm_device *) arg;
2695 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
c2798b19
CW
2696 u16 iir, new_iir;
2697 u32 pipe_stats[2];
2698 unsigned long irqflags;
c2798b19
CW
2699 int pipe;
2700 u16 flip_mask =
2701 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2702 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2703
2704 atomic_inc(&dev_priv->irq_received);
2705
2706 iir = I915_READ16(IIR);
2707 if (iir == 0)
2708 return IRQ_NONE;
2709
2710 while (iir & ~flip_mask) {
2711 /* Can't rely on pipestat interrupt bit in iir as it might
2712 * have been cleared after the pipestat interrupt was received.
2713 * It doesn't set the bit in iir again, but it still produces
2714 * interrupts (for non-MSI).
2715 */
2716 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2717 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2718 i915_handle_error(dev, false);
2719
2720 for_each_pipe(pipe) {
2721 int reg = PIPESTAT(pipe);
2722 pipe_stats[pipe] = I915_READ(reg);
2723
2724 /*
2725 * Clear the PIPE*STAT regs before the IIR
2726 */
2727 if (pipe_stats[pipe] & 0x8000ffff) {
2728 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2729 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2730 pipe_name(pipe));
2731 I915_WRITE(reg, pipe_stats[pipe]);
c2798b19
CW
2732 }
2733 }
2734 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2735
2736 I915_WRITE16(IIR, iir & ~flip_mask);
2737 new_iir = I915_READ16(IIR); /* Flush posted writes */
2738
d05c617e 2739 i915_update_dri1_breadcrumb(dev);
c2798b19
CW
2740
2741 if (iir & I915_USER_INTERRUPT)
2742 notify_ring(dev, &dev_priv->ring[RCS]);
2743
2744 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
2745 i8xx_handle_vblank(dev, 0, iir))
2746 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
c2798b19
CW
2747
2748 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
2749 i8xx_handle_vblank(dev, 1, iir))
2750 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
c2798b19
CW
2751
2752 iir = new_iir;
2753 }
2754
2755 return IRQ_HANDLED;
2756}
2757
2758static void i8xx_irq_uninstall(struct drm_device * dev)
2759{
2760 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2761 int pipe;
2762
c2798b19
CW
2763 for_each_pipe(pipe) {
2764 /* Clear enable bits; then clear status bits */
2765 I915_WRITE(PIPESTAT(pipe), 0);
2766 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2767 }
2768 I915_WRITE16(IMR, 0xffff);
2769 I915_WRITE16(IER, 0x0);
2770 I915_WRITE16(IIR, I915_READ16(IIR));
2771}
2772
a266c7d5
CW
2773static void i915_irq_preinstall(struct drm_device * dev)
2774{
2775 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2776 int pipe;
2777
2778 atomic_set(&dev_priv->irq_received, 0);
2779
2780 if (I915_HAS_HOTPLUG(dev)) {
2781 I915_WRITE(PORT_HOTPLUG_EN, 0);
2782 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2783 }
2784
00d98ebd 2785 I915_WRITE16(HWSTAM, 0xeffe);
a266c7d5
CW
2786 for_each_pipe(pipe)
2787 I915_WRITE(PIPESTAT(pipe), 0);
2788 I915_WRITE(IMR, 0xffffffff);
2789 I915_WRITE(IER, 0x0);
2790 POSTING_READ(IER);
2791}
2792
2793static int i915_irq_postinstall(struct drm_device *dev)
2794{
2795 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
38bde180 2796 u32 enable_mask;
a266c7d5 2797
38bde180
CW
2798 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2799
2800 /* Unmask the interrupts that we always want on. */
2801 dev_priv->irq_mask =
2802 ~(I915_ASLE_INTERRUPT |
2803 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2804 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2805 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2806 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2807 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2808
2809 enable_mask =
2810 I915_ASLE_INTERRUPT |
2811 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2812 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2813 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2814 I915_USER_INTERRUPT;
2815
a266c7d5 2816 if (I915_HAS_HOTPLUG(dev)) {
20afbda2
DV
2817 I915_WRITE(PORT_HOTPLUG_EN, 0);
2818 POSTING_READ(PORT_HOTPLUG_EN);
2819
a266c7d5
CW
2820 /* Enable in IER... */
2821 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2822 /* and unmask in IMR */
2823 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2824 }
2825
a266c7d5
CW
2826 I915_WRITE(IMR, dev_priv->irq_mask);
2827 I915_WRITE(IER, enable_mask);
2828 POSTING_READ(IER);
2829
f49e38dd 2830 i915_enable_asle_pipestat(dev);
20afbda2
DV
2831
2832 return 0;
2833}
2834
90a72f87
VS
2835/*
2836 * Returns true when a page flip has completed.
2837 */
2838static bool i915_handle_vblank(struct drm_device *dev,
2839 int plane, int pipe, u32 iir)
2840{
2841 drm_i915_private_t *dev_priv = dev->dev_private;
2842 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
2843
2844 if (!drm_handle_vblank(dev, pipe))
2845 return false;
2846
2847 if ((iir & flip_pending) == 0)
2848 return false;
2849
2850 intel_prepare_page_flip(dev, plane);
2851
2852 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2853 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2854 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2855 * the flip is completed (no longer pending). Since this doesn't raise
2856 * an interrupt per se, we watch for the change at vblank.
2857 */
2858 if (I915_READ(ISR) & flip_pending)
2859 return false;
2860
2861 intel_finish_page_flip(dev, pipe);
2862
2863 return true;
2864}
2865
ff1f525e 2866static irqreturn_t i915_irq_handler(int irq, void *arg)
a266c7d5
CW
2867{
2868 struct drm_device *dev = (struct drm_device *) arg;
2869 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
8291ee90 2870 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
a266c7d5 2871 unsigned long irqflags;
38bde180
CW
2872 u32 flip_mask =
2873 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2874 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
38bde180 2875 int pipe, ret = IRQ_NONE;
a266c7d5
CW
2876
2877 atomic_inc(&dev_priv->irq_received);
2878
2879 iir = I915_READ(IIR);
38bde180
CW
2880 do {
2881 bool irq_received = (iir & ~flip_mask) != 0;
8291ee90 2882 bool blc_event = false;
a266c7d5
CW
2883
2884 /* Can't rely on pipestat interrupt bit in iir as it might
2885 * have been cleared after the pipestat interrupt was received.
2886 * It doesn't set the bit in iir again, but it still produces
2887 * interrupts (for non-MSI).
2888 */
2889 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2890 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2891 i915_handle_error(dev, false);
2892
2893 for_each_pipe(pipe) {
2894 int reg = PIPESTAT(pipe);
2895 pipe_stats[pipe] = I915_READ(reg);
2896
38bde180 2897 /* Clear the PIPE*STAT regs before the IIR */
a266c7d5
CW
2898 if (pipe_stats[pipe] & 0x8000ffff) {
2899 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2900 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2901 pipe_name(pipe));
2902 I915_WRITE(reg, pipe_stats[pipe]);
38bde180 2903 irq_received = true;
a266c7d5
CW
2904 }
2905 }
2906 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2907
2908 if (!irq_received)
2909 break;
2910
a266c7d5
CW
2911 /* Consume port. Then clear IIR or we'll miss events */
2912 if ((I915_HAS_HOTPLUG(dev)) &&
2913 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2914 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
b543fb04 2915 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
a266c7d5
CW
2916
2917 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2918 hotplug_status);
91d131d2
DV
2919
2920 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
2921
a266c7d5 2922 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
38bde180 2923 POSTING_READ(PORT_HOTPLUG_STAT);
a266c7d5
CW
2924 }
2925
38bde180 2926 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
2927 new_iir = I915_READ(IIR); /* Flush posted writes */
2928
a266c7d5
CW
2929 if (iir & I915_USER_INTERRUPT)
2930 notify_ring(dev, &dev_priv->ring[RCS]);
a266c7d5 2931
a266c7d5 2932 for_each_pipe(pipe) {
38bde180
CW
2933 int plane = pipe;
2934 if (IS_MOBILE(dev))
2935 plane = !plane;
90a72f87 2936
8291ee90 2937 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
2938 i915_handle_vblank(dev, plane, pipe, iir))
2939 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
a266c7d5
CW
2940
2941 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2942 blc_event = true;
2943 }
2944
a266c7d5
CW
2945 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2946 intel_opregion_asle_intr(dev);
2947
2948 /* With MSI, interrupts are only generated when iir
2949 * transitions from zero to nonzero. If another bit got
2950 * set while we were handling the existing iir bits, then
2951 * we would never get another interrupt.
2952 *
2953 * This is fine on non-MSI as well, as if we hit this path
2954 * we avoid exiting the interrupt handler only to generate
2955 * another one.
2956 *
2957 * Note that for MSI this could cause a stray interrupt report
2958 * if an interrupt landed in the time between writing IIR and
2959 * the posting read. This should be rare enough to never
2960 * trigger the 99% of 100,000 interrupts test for disabling
2961 * stray interrupts.
2962 */
38bde180 2963 ret = IRQ_HANDLED;
a266c7d5 2964 iir = new_iir;
38bde180 2965 } while (iir & ~flip_mask);
a266c7d5 2966
d05c617e 2967 i915_update_dri1_breadcrumb(dev);
8291ee90 2968
a266c7d5
CW
2969 return ret;
2970}
2971
2972static void i915_irq_uninstall(struct drm_device * dev)
2973{
2974 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2975 int pipe;
2976
ac4c16c5
EE
2977 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2978
a266c7d5
CW
2979 if (I915_HAS_HOTPLUG(dev)) {
2980 I915_WRITE(PORT_HOTPLUG_EN, 0);
2981 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2982 }
2983
00d98ebd 2984 I915_WRITE16(HWSTAM, 0xffff);
55b39755
CW
2985 for_each_pipe(pipe) {
2986 /* Clear enable bits; then clear status bits */
a266c7d5 2987 I915_WRITE(PIPESTAT(pipe), 0);
55b39755
CW
2988 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2989 }
a266c7d5
CW
2990 I915_WRITE(IMR, 0xffffffff);
2991 I915_WRITE(IER, 0x0);
2992
a266c7d5
CW
2993 I915_WRITE(IIR, I915_READ(IIR));
2994}
2995
2996static void i965_irq_preinstall(struct drm_device * dev)
2997{
2998 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2999 int pipe;
3000
3001 atomic_set(&dev_priv->irq_received, 0);
3002
adca4730
CW
3003 I915_WRITE(PORT_HOTPLUG_EN, 0);
3004 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
3005
3006 I915_WRITE(HWSTAM, 0xeffe);
3007 for_each_pipe(pipe)
3008 I915_WRITE(PIPESTAT(pipe), 0);
3009 I915_WRITE(IMR, 0xffffffff);
3010 I915_WRITE(IER, 0x0);
3011 POSTING_READ(IER);
3012}
3013
3014static int i965_irq_postinstall(struct drm_device *dev)
3015{
3016 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
bbba0a97 3017 u32 enable_mask;
a266c7d5 3018 u32 error_mask;
b79480ba 3019 unsigned long irqflags;
a266c7d5 3020
a266c7d5 3021 /* Unmask the interrupts that we always want on. */
bbba0a97 3022 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
adca4730 3023 I915_DISPLAY_PORT_INTERRUPT |
bbba0a97
CW
3024 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3025 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3026 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3027 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3028 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3029
3030 enable_mask = ~dev_priv->irq_mask;
21ad8330
VS
3031 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3032 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
bbba0a97
CW
3033 enable_mask |= I915_USER_INTERRUPT;
3034
3035 if (IS_G4X(dev))
3036 enable_mask |= I915_BSD_USER_INTERRUPT;
a266c7d5 3037
b79480ba
DV
3038 /* Interrupt setup is already guaranteed to be single-threaded, this is
3039 * just to make the assert_spin_locked check happy. */
3040 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
515ac2bb 3041 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
b79480ba 3042 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
a266c7d5 3043
a266c7d5
CW
3044 /*
3045 * Enable some error detection, note the instruction error mask
3046 * bit is reserved, so we leave it masked.
3047 */
3048 if (IS_G4X(dev)) {
3049 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3050 GM45_ERROR_MEM_PRIV |
3051 GM45_ERROR_CP_PRIV |
3052 I915_ERROR_MEMORY_REFRESH);
3053 } else {
3054 error_mask = ~(I915_ERROR_PAGE_TABLE |
3055 I915_ERROR_MEMORY_REFRESH);
3056 }
3057 I915_WRITE(EMR, error_mask);
3058
3059 I915_WRITE(IMR, dev_priv->irq_mask);
3060 I915_WRITE(IER, enable_mask);
3061 POSTING_READ(IER);
3062
20afbda2
DV
3063 I915_WRITE(PORT_HOTPLUG_EN, 0);
3064 POSTING_READ(PORT_HOTPLUG_EN);
3065
f49e38dd 3066 i915_enable_asle_pipestat(dev);
20afbda2
DV
3067
3068 return 0;
3069}
3070
bac56d5b 3071static void i915_hpd_irq_setup(struct drm_device *dev)
20afbda2
DV
3072{
3073 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e5868a31 3074 struct drm_mode_config *mode_config = &dev->mode_config;
cd569aed 3075 struct intel_encoder *intel_encoder;
20afbda2
DV
3076 u32 hotplug_en;
3077
b5ea2d56
DV
3078 assert_spin_locked(&dev_priv->irq_lock);
3079
bac56d5b
EE
3080 if (I915_HAS_HOTPLUG(dev)) {
3081 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3082 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3083 /* Note HDMI and DP share hotplug bits */
e5868a31 3084 /* enable bits are the same for all generations */
cd569aed
EE
3085 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3086 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3087 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
bac56d5b
EE
3088 /* Programming the CRT detection parameters tends
3089 to generate a spurious hotplug event about three
3090 seconds later. So just do it once.
3091 */
3092 if (IS_G4X(dev))
3093 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
85fc95ba 3094 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
bac56d5b 3095 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
a266c7d5 3096
bac56d5b
EE
3097 /* Ignore TV since it's buggy */
3098 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3099 }
a266c7d5
CW
3100}
3101
ff1f525e 3102static irqreturn_t i965_irq_handler(int irq, void *arg)
a266c7d5
CW
3103{
3104 struct drm_device *dev = (struct drm_device *) arg;
3105 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
a266c7d5
CW
3106 u32 iir, new_iir;
3107 u32 pipe_stats[I915_MAX_PIPES];
a266c7d5
CW
3108 unsigned long irqflags;
3109 int irq_received;
3110 int ret = IRQ_NONE, pipe;
21ad8330
VS
3111 u32 flip_mask =
3112 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3113 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
a266c7d5
CW
3114
3115 atomic_inc(&dev_priv->irq_received);
3116
3117 iir = I915_READ(IIR);
3118
a266c7d5 3119 for (;;) {
2c8ba29f
CW
3120 bool blc_event = false;
3121
21ad8330 3122 irq_received = (iir & ~flip_mask) != 0;
a266c7d5
CW
3123
3124 /* Can't rely on pipestat interrupt bit in iir as it might
3125 * have been cleared after the pipestat interrupt was received.
3126 * It doesn't set the bit in iir again, but it still produces
3127 * interrupts (for non-MSI).
3128 */
3129 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3130 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3131 i915_handle_error(dev, false);
3132
3133 for_each_pipe(pipe) {
3134 int reg = PIPESTAT(pipe);
3135 pipe_stats[pipe] = I915_READ(reg);
3136
3137 /*
3138 * Clear the PIPE*STAT regs before the IIR
3139 */
3140 if (pipe_stats[pipe] & 0x8000ffff) {
3141 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3142 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3143 pipe_name(pipe));
3144 I915_WRITE(reg, pipe_stats[pipe]);
3145 irq_received = 1;
3146 }
3147 }
3148 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3149
3150 if (!irq_received)
3151 break;
3152
3153 ret = IRQ_HANDLED;
3154
3155 /* Consume port. Then clear IIR or we'll miss events */
adca4730 3156 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
a266c7d5 3157 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
b543fb04
EE
3158 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3159 HOTPLUG_INT_STATUS_G4X :
4f7fd709 3160 HOTPLUG_INT_STATUS_I915);
a266c7d5
CW
3161
3162 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3163 hotplug_status);
91d131d2
DV
3164
3165 intel_hpd_irq_handler(dev, hotplug_trigger,
3166 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
3167
a266c7d5
CW
3168 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3169 I915_READ(PORT_HOTPLUG_STAT);
3170 }
3171
21ad8330 3172 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
3173 new_iir = I915_READ(IIR); /* Flush posted writes */
3174
a266c7d5
CW
3175 if (iir & I915_USER_INTERRUPT)
3176 notify_ring(dev, &dev_priv->ring[RCS]);
3177 if (iir & I915_BSD_USER_INTERRUPT)
3178 notify_ring(dev, &dev_priv->ring[VCS]);
3179
a266c7d5 3180 for_each_pipe(pipe) {
2c8ba29f 3181 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
3182 i915_handle_vblank(dev, pipe, pipe, iir))
3183 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
a266c7d5
CW
3184
3185 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3186 blc_event = true;
3187 }
3188
3189
3190 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3191 intel_opregion_asle_intr(dev);
3192
515ac2bb
DV
3193 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3194 gmbus_irq_handler(dev);
3195
a266c7d5
CW
3196 /* With MSI, interrupts are only generated when iir
3197 * transitions from zero to nonzero. If another bit got
3198 * set while we were handling the existing iir bits, then
3199 * we would never get another interrupt.
3200 *
3201 * This is fine on non-MSI as well, as if we hit this path
3202 * we avoid exiting the interrupt handler only to generate
3203 * another one.
3204 *
3205 * Note that for MSI this could cause a stray interrupt report
3206 * if an interrupt landed in the time between writing IIR and
3207 * the posting read. This should be rare enough to never
3208 * trigger the 99% of 100,000 interrupts test for disabling
3209 * stray interrupts.
3210 */
3211 iir = new_iir;
3212 }
3213
d05c617e 3214 i915_update_dri1_breadcrumb(dev);
2c8ba29f 3215
a266c7d5
CW
3216 return ret;
3217}
3218
3219static void i965_irq_uninstall(struct drm_device * dev)
3220{
3221 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3222 int pipe;
3223
3224 if (!dev_priv)
3225 return;
3226
ac4c16c5
EE
3227 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3228
adca4730
CW
3229 I915_WRITE(PORT_HOTPLUG_EN, 0);
3230 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
3231
3232 I915_WRITE(HWSTAM, 0xffffffff);
3233 for_each_pipe(pipe)
3234 I915_WRITE(PIPESTAT(pipe), 0);
3235 I915_WRITE(IMR, 0xffffffff);
3236 I915_WRITE(IER, 0x0);
3237
3238 for_each_pipe(pipe)
3239 I915_WRITE(PIPESTAT(pipe),
3240 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3241 I915_WRITE(IIR, I915_READ(IIR));
3242}
3243
ac4c16c5
EE
3244static void i915_reenable_hotplug_timer_func(unsigned long data)
3245{
3246 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3247 struct drm_device *dev = dev_priv->dev;
3248 struct drm_mode_config *mode_config = &dev->mode_config;
3249 unsigned long irqflags;
3250 int i;
3251
3252 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3253 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3254 struct drm_connector *connector;
3255
3256 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3257 continue;
3258
3259 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3260
3261 list_for_each_entry(connector, &mode_config->connector_list, head) {
3262 struct intel_connector *intel_connector = to_intel_connector(connector);
3263
3264 if (intel_connector->encoder->hpd_pin == i) {
3265 if (connector->polled != intel_connector->polled)
3266 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3267 drm_get_connector_name(connector));
3268 connector->polled = intel_connector->polled;
3269 if (!connector->polled)
3270 connector->polled = DRM_CONNECTOR_POLL_HPD;
3271 }
3272 }
3273 }
3274 if (dev_priv->display.hpd_irq_setup)
3275 dev_priv->display.hpd_irq_setup(dev);
3276 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3277}
3278
f71d4af4
JB
3279void intel_irq_init(struct drm_device *dev)
3280{
8b2e326d
CW
3281 struct drm_i915_private *dev_priv = dev->dev_private;
3282
3283 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
99584db3 3284 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
c6a828d3 3285 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
a4da4fa4 3286 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
8b2e326d 3287
99584db3
DV
3288 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3289 i915_hangcheck_elapsed,
61bac78e 3290 (unsigned long) dev);
ac4c16c5
EE
3291 setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3292 (unsigned long) dev_priv);
61bac78e 3293
97a19a24 3294 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
9ee32fea 3295
4cdb83ec
VS
3296 if (IS_GEN2(dev)) {
3297 dev->max_vblank_count = 0;
3298 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
3299 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
f71d4af4
JB
3300 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3301 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
391f75e2
VS
3302 } else {
3303 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3304 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
f71d4af4
JB
3305 }
3306
c2baf4b7 3307 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
c3613de9 3308 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
c2baf4b7
VS
3309 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3310 }
f71d4af4 3311
7e231dbe
JB
3312 if (IS_VALLEYVIEW(dev)) {
3313 dev->driver->irq_handler = valleyview_irq_handler;
3314 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3315 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3316 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3317 dev->driver->enable_vblank = valleyview_enable_vblank;
3318 dev->driver->disable_vblank = valleyview_disable_vblank;
fa00abe0 3319 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
f71d4af4
JB
3320 } else if (HAS_PCH_SPLIT(dev)) {
3321 dev->driver->irq_handler = ironlake_irq_handler;
3322 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3323 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3324 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3325 dev->driver->enable_vblank = ironlake_enable_vblank;
3326 dev->driver->disable_vblank = ironlake_disable_vblank;
82a28bcf 3327 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
f71d4af4 3328 } else {
c2798b19
CW
3329 if (INTEL_INFO(dev)->gen == 2) {
3330 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3331 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3332 dev->driver->irq_handler = i8xx_irq_handler;
3333 dev->driver->irq_uninstall = i8xx_irq_uninstall;
a266c7d5
CW
3334 } else if (INTEL_INFO(dev)->gen == 3) {
3335 dev->driver->irq_preinstall = i915_irq_preinstall;
3336 dev->driver->irq_postinstall = i915_irq_postinstall;
3337 dev->driver->irq_uninstall = i915_irq_uninstall;
3338 dev->driver->irq_handler = i915_irq_handler;
20afbda2 3339 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
c2798b19 3340 } else {
a266c7d5
CW
3341 dev->driver->irq_preinstall = i965_irq_preinstall;
3342 dev->driver->irq_postinstall = i965_irq_postinstall;
3343 dev->driver->irq_uninstall = i965_irq_uninstall;
3344 dev->driver->irq_handler = i965_irq_handler;
bac56d5b 3345 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
c2798b19 3346 }
f71d4af4
JB
3347 dev->driver->enable_vblank = i915_enable_vblank;
3348 dev->driver->disable_vblank = i915_disable_vblank;
3349 }
3350}
20afbda2
DV
3351
3352void intel_hpd_init(struct drm_device *dev)
3353{
3354 struct drm_i915_private *dev_priv = dev->dev_private;
821450c6
EE
3355 struct drm_mode_config *mode_config = &dev->mode_config;
3356 struct drm_connector *connector;
b5ea2d56 3357 unsigned long irqflags;
821450c6 3358 int i;
20afbda2 3359
821450c6
EE
3360 for (i = 1; i < HPD_NUM_PINS; i++) {
3361 dev_priv->hpd_stats[i].hpd_cnt = 0;
3362 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3363 }
3364 list_for_each_entry(connector, &mode_config->connector_list, head) {
3365 struct intel_connector *intel_connector = to_intel_connector(connector);
3366 connector->polled = intel_connector->polled;
3367 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3368 connector->polled = DRM_CONNECTOR_POLL_HPD;
3369 }
b5ea2d56
DV
3370
3371 /* Interrupt setup is already guaranteed to be single-threaded, this is
3372 * just to make the assert_spin_locked checks happy. */
3373 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
20afbda2
DV
3374 if (dev_priv->display.hpd_irq_setup)
3375 dev_priv->display.hpd_irq_setup(dev);
b5ea2d56 3376 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
20afbda2 3377}
c67a470b
PZ
3378
3379/* Disable interrupts so we can allow Package C8+. */
3380void hsw_pc8_disable_interrupts(struct drm_device *dev)
3381{
3382 struct drm_i915_private *dev_priv = dev->dev_private;
3383 unsigned long irqflags;
3384
3385 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3386
3387 dev_priv->pc8.regsave.deimr = I915_READ(DEIMR);
3388 dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR);
3389 dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR);
3390 dev_priv->pc8.regsave.gtier = I915_READ(GTIER);
3391 dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
3392
3393 ironlake_disable_display_irq(dev_priv, ~DE_PCH_EVENT_IVB);
3394 ibx_disable_display_interrupt(dev_priv, ~SDE_HOTPLUG_MASK_CPT);
3395 ilk_disable_gt_irq(dev_priv, 0xffffffff);
3396 snb_disable_pm_irq(dev_priv, 0xffffffff);
3397
3398 dev_priv->pc8.irqs_disabled = true;
3399
3400 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3401}
3402
3403/* Restore interrupts so we can recover from Package C8+. */
3404void hsw_pc8_restore_interrupts(struct drm_device *dev)
3405{
3406 struct drm_i915_private *dev_priv = dev->dev_private;
3407 unsigned long irqflags;
3408 uint32_t val, expected;
3409
3410 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3411
3412 val = I915_READ(DEIMR);
3413 expected = ~DE_PCH_EVENT_IVB;
3414 WARN(val != expected, "DEIMR is 0x%08x, not 0x%08x\n", val, expected);
3415
3416 val = I915_READ(SDEIMR) & ~SDE_HOTPLUG_MASK_CPT;
3417 expected = ~SDE_HOTPLUG_MASK_CPT;
3418 WARN(val != expected, "SDEIMR non-HPD bits are 0x%08x, not 0x%08x\n",
3419 val, expected);
3420
3421 val = I915_READ(GTIMR);
3422 expected = 0xffffffff;
3423 WARN(val != expected, "GTIMR is 0x%08x, not 0x%08x\n", val, expected);
3424
3425 val = I915_READ(GEN6_PMIMR);
3426 expected = 0xffffffff;
3427 WARN(val != expected, "GEN6_PMIMR is 0x%08x, not 0x%08x\n", val,
3428 expected);
3429
3430 dev_priv->pc8.irqs_disabled = false;
3431
3432 ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr);
3433 ibx_enable_display_interrupt(dev_priv,
3434 ~dev_priv->pc8.regsave.sdeimr &
3435 ~SDE_HOTPLUG_MASK_CPT);
3436 ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr);
3437 snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr);
3438 I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier);
3439
3440 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3441}
This page took 1.440162 seconds and 5 git commands to generate.