drm/i915: add LynxPoint-LP PCH ID
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_ringbuffer.c
CommitLineData
62fdfeaf
EA
1/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
760285e7 30#include <drm/drmP.h>
62fdfeaf 31#include "i915_drv.h"
760285e7 32#include <drm/i915_drm.h>
62fdfeaf 33#include "i915_trace.h"
881f47b6 34#include "intel_drv.h"
62fdfeaf 35
8d315287
JB
36/*
37 * 965+ support PIPE_CONTROL commands, which provide finer grained control
38 * over cache flushing.
39 */
40struct pipe_control {
41 struct drm_i915_gem_object *obj;
42 volatile u32 *cpu_page;
43 u32 gtt_offset;
44};
45
c7dca47b
CW
46static inline int ring_space(struct intel_ring_buffer *ring)
47{
48 int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
49 if (space < 0)
50 space += ring->size;
51 return space;
52}
53
b72f3acb 54static int
46f0f8d1
CW
55gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
31b14c9f 63 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
46f0f8d1
CW
64 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
62fdfeaf 84{
78501eac 85 struct drm_device *dev = ring->dev;
6f392d54 86 u32 cmd;
b72f3acb 87 int ret;
6f392d54 88
36d527de
CW
89 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
46f0f8d1 118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
36d527de 119 cmd &= ~MI_NO_WRITE_FLUSH;
36d527de
CW
120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
62fdfeaf 122
36d527de
CW
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
70eac33e 126
36d527de
CW
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
b72f3acb 130
36d527de
CW
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
b72f3acb
CW
134
135 return 0;
8187a2b7
ZN
136}
137
8d315287
JB
138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
178 struct pipe_control *pc = ring->private;
179 u32 scratch_addr = pc->gtt_offset + 128;
180 int ret;
181
182
183 ret = intel_ring_begin(ring, 6);
184 if (ret)
185 return ret;
186
187 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
188 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
189 PIPE_CONTROL_STALL_AT_SCOREBOARD);
190 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
191 intel_ring_emit(ring, 0); /* low dword */
192 intel_ring_emit(ring, 0); /* high dword */
193 intel_ring_emit(ring, MI_NOOP);
194 intel_ring_advance(ring);
195
196 ret = intel_ring_begin(ring, 6);
197 if (ret)
198 return ret;
199
200 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
201 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
202 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, 0);
205 intel_ring_emit(ring, MI_NOOP);
206 intel_ring_advance(ring);
207
208 return 0;
209}
210
211static int
212gen6_render_ring_flush(struct intel_ring_buffer *ring,
213 u32 invalidate_domains, u32 flush_domains)
214{
215 u32 flags = 0;
216 struct pipe_control *pc = ring->private;
217 u32 scratch_addr = pc->gtt_offset + 128;
218 int ret;
219
b3111509
PZ
220 /* Force SNB workarounds for PIPE_CONTROL flushes */
221 ret = intel_emit_post_sync_nonzero_flush(ring);
222 if (ret)
223 return ret;
224
8d315287
JB
225 /* Just flush everything. Experiments have shown that reducing the
226 * number of bits based on the write domains has little performance
227 * impact.
228 */
7d54a904
CW
229 if (flush_domains) {
230 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
231 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
232 /*
233 * Ensure that any following seqno writes only happen
234 * when the render cache is indeed flushed.
235 */
97f209bc 236 flags |= PIPE_CONTROL_CS_STALL;
7d54a904
CW
237 }
238 if (invalidate_domains) {
239 flags |= PIPE_CONTROL_TLB_INVALIDATE;
240 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
243 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
244 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
245 /*
246 * TLB invalidate requires a post-sync write.
247 */
3ac78313 248 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
7d54a904 249 }
8d315287 250
6c6cf5aa 251 ret = intel_ring_begin(ring, 4);
8d315287
JB
252 if (ret)
253 return ret;
254
6c6cf5aa 255 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
8d315287
JB
256 intel_ring_emit(ring, flags);
257 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
6c6cf5aa 258 intel_ring_emit(ring, 0);
8d315287
JB
259 intel_ring_advance(ring);
260
261 return 0;
262}
263
f3987631
PZ
264static int
265gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
266{
267 int ret;
268
269 ret = intel_ring_begin(ring, 4);
270 if (ret)
271 return ret;
272
273 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
275 PIPE_CONTROL_STALL_AT_SCOREBOARD);
276 intel_ring_emit(ring, 0);
277 intel_ring_emit(ring, 0);
278 intel_ring_advance(ring);
279
280 return 0;
281}
282
4772eaeb
PZ
283static int
284gen7_render_ring_flush(struct intel_ring_buffer *ring,
285 u32 invalidate_domains, u32 flush_domains)
286{
287 u32 flags = 0;
288 struct pipe_control *pc = ring->private;
289 u32 scratch_addr = pc->gtt_offset + 128;
290 int ret;
291
f3987631
PZ
292 /*
293 * Ensure that any following seqno writes only happen when the render
294 * cache is indeed flushed.
295 *
296 * Workaround: 4th PIPE_CONTROL command (except the ones with only
297 * read-cache invalidate bits set) must have the CS_STALL bit set. We
298 * don't try to be clever and just set it unconditionally.
299 */
300 flags |= PIPE_CONTROL_CS_STALL;
301
4772eaeb
PZ
302 /* Just flush everything. Experiments have shown that reducing the
303 * number of bits based on the write domains has little performance
304 * impact.
305 */
306 if (flush_domains) {
307 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
308 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
4772eaeb
PZ
309 }
310 if (invalidate_domains) {
311 flags |= PIPE_CONTROL_TLB_INVALIDATE;
312 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
313 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
314 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
315 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
316 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
317 /*
318 * TLB invalidate requires a post-sync write.
319 */
320 flags |= PIPE_CONTROL_QW_WRITE;
f3987631
PZ
321
322 /* Workaround: we must issue a pipe_control with CS-stall bit
323 * set before a pipe_control command that has the state cache
324 * invalidate bit set. */
325 gen7_render_ring_cs_stall_wa(ring);
4772eaeb
PZ
326 }
327
328 ret = intel_ring_begin(ring, 4);
329 if (ret)
330 return ret;
331
332 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
333 intel_ring_emit(ring, flags);
334 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
335 intel_ring_emit(ring, 0);
336 intel_ring_advance(ring);
337
338 return 0;
339}
340
78501eac 341static void ring_write_tail(struct intel_ring_buffer *ring,
297b0c5b 342 u32 value)
d46eefa2 343{
78501eac 344 drm_i915_private_t *dev_priv = ring->dev->dev_private;
297b0c5b 345 I915_WRITE_TAIL(ring, value);
d46eefa2
XH
346}
347
78501eac 348u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
8187a2b7 349{
78501eac
CW
350 drm_i915_private_t *dev_priv = ring->dev->dev_private;
351 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
3d281d8c 352 RING_ACTHD(ring->mmio_base) : ACTHD;
8187a2b7
ZN
353
354 return I915_READ(acthd_reg);
355}
356
78501eac 357static int init_ring_common(struct intel_ring_buffer *ring)
8187a2b7 358{
b7884eb4
DV
359 struct drm_device *dev = ring->dev;
360 drm_i915_private_t *dev_priv = dev->dev_private;
05394f39 361 struct drm_i915_gem_object *obj = ring->obj;
b7884eb4 362 int ret = 0;
8187a2b7 363 u32 head;
8187a2b7 364
b7884eb4
DV
365 if (HAS_FORCE_WAKE(dev))
366 gen6_gt_force_wake_get(dev_priv);
367
8187a2b7 368 /* Stop the ring if it's running. */
7f2ab699 369 I915_WRITE_CTL(ring, 0);
570ef608 370 I915_WRITE_HEAD(ring, 0);
78501eac 371 ring->write_tail(ring, 0);
8187a2b7 372
570ef608 373 head = I915_READ_HEAD(ring) & HEAD_ADDR;
8187a2b7
ZN
374
375 /* G45 ring initialization fails to reset head to zero */
376 if (head != 0) {
6fd0d56e
CW
377 DRM_DEBUG_KMS("%s head not reset to zero "
378 "ctl %08x head %08x tail %08x start %08x\n",
379 ring->name,
380 I915_READ_CTL(ring),
381 I915_READ_HEAD(ring),
382 I915_READ_TAIL(ring),
383 I915_READ_START(ring));
8187a2b7 384
570ef608 385 I915_WRITE_HEAD(ring, 0);
8187a2b7 386
6fd0d56e
CW
387 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
388 DRM_ERROR("failed to set %s head to zero "
389 "ctl %08x head %08x tail %08x start %08x\n",
390 ring->name,
391 I915_READ_CTL(ring),
392 I915_READ_HEAD(ring),
393 I915_READ_TAIL(ring),
394 I915_READ_START(ring));
395 }
8187a2b7
ZN
396 }
397
0d8957c8
DV
398 /* Initialize the ring. This must happen _after_ we've cleared the ring
399 * registers with the above sequence (the readback of the HEAD registers
400 * also enforces ordering), otherwise the hw might lose the new ring
401 * register values. */
402 I915_WRITE_START(ring, obj->gtt_offset);
7f2ab699 403 I915_WRITE_CTL(ring,
ae69b42a 404 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
5d031e5b 405 | RING_VALID);
8187a2b7 406
8187a2b7 407 /* If the head is still not zero, the ring is dead */
f01db988
SP
408 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
409 I915_READ_START(ring) == obj->gtt_offset &&
410 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
e74cfed5
CW
411 DRM_ERROR("%s initialization failed "
412 "ctl %08x head %08x tail %08x start %08x\n",
413 ring->name,
414 I915_READ_CTL(ring),
415 I915_READ_HEAD(ring),
416 I915_READ_TAIL(ring),
417 I915_READ_START(ring));
b7884eb4
DV
418 ret = -EIO;
419 goto out;
8187a2b7
ZN
420 }
421
78501eac
CW
422 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
423 i915_kernel_lost_context(ring->dev);
8187a2b7 424 else {
c7dca47b 425 ring->head = I915_READ_HEAD(ring);
870e86dd 426 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
c7dca47b 427 ring->space = ring_space(ring);
c3b20037 428 ring->last_retired_head = -1;
8187a2b7 429 }
1ec14ad3 430
b7884eb4
DV
431out:
432 if (HAS_FORCE_WAKE(dev))
433 gen6_gt_force_wake_put(dev_priv);
434
435 return ret;
8187a2b7
ZN
436}
437
c6df541c
CW
438static int
439init_pipe_control(struct intel_ring_buffer *ring)
440{
441 struct pipe_control *pc;
442 struct drm_i915_gem_object *obj;
443 int ret;
444
445 if (ring->private)
446 return 0;
447
448 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
449 if (!pc)
450 return -ENOMEM;
451
452 obj = i915_gem_alloc_object(ring->dev, 4096);
453 if (obj == NULL) {
454 DRM_ERROR("Failed to allocate seqno page\n");
455 ret = -ENOMEM;
456 goto err;
457 }
e4ffd173
CW
458
459 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
c6df541c 460
86a1ee26 461 ret = i915_gem_object_pin(obj, 4096, true, false);
c6df541c
CW
462 if (ret)
463 goto err_unref;
464
465 pc->gtt_offset = obj->gtt_offset;
9da3da66 466 pc->cpu_page = kmap(sg_page(obj->pages->sgl));
c6df541c
CW
467 if (pc->cpu_page == NULL)
468 goto err_unpin;
469
470 pc->obj = obj;
471 ring->private = pc;
472 return 0;
473
474err_unpin:
475 i915_gem_object_unpin(obj);
476err_unref:
477 drm_gem_object_unreference(&obj->base);
478err:
479 kfree(pc);
480 return ret;
481}
482
483static void
484cleanup_pipe_control(struct intel_ring_buffer *ring)
485{
486 struct pipe_control *pc = ring->private;
487 struct drm_i915_gem_object *obj;
488
489 if (!ring->private)
490 return;
491
492 obj = pc->obj;
9da3da66
CW
493
494 kunmap(sg_page(obj->pages->sgl));
c6df541c
CW
495 i915_gem_object_unpin(obj);
496 drm_gem_object_unreference(&obj->base);
497
498 kfree(pc);
499 ring->private = NULL;
500}
501
78501eac 502static int init_render_ring(struct intel_ring_buffer *ring)
8187a2b7 503{
78501eac 504 struct drm_device *dev = ring->dev;
1ec14ad3 505 struct drm_i915_private *dev_priv = dev->dev_private;
78501eac 506 int ret = init_ring_common(ring);
a69ffdbf 507
a6c45cf0 508 if (INTEL_INFO(dev)->gen > 3) {
6b26c86d 509 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
b095cd0a
JB
510 if (IS_GEN7(dev))
511 I915_WRITE(GFX_MODE_GEN7,
6b26c86d
DV
512 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
513 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
8187a2b7 514 }
78501eac 515
8d315287 516 if (INTEL_INFO(dev)->gen >= 5) {
c6df541c
CW
517 ret = init_pipe_control(ring);
518 if (ret)
519 return ret;
520 }
521
5e13a0c5 522 if (IS_GEN6(dev)) {
3a69ddd6
KG
523 /* From the Sandybridge PRM, volume 1 part 3, page 24:
524 * "If this bit is set, STCunit will have LRA as replacement
525 * policy. [...] This bit must be reset. LRA replacement
526 * policy is not supported."
527 */
528 I915_WRITE(CACHE_MODE_0,
5e13a0c5 529 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
12b0286f
BW
530
531 /* This is not explicitly set for GEN6, so read the register.
532 * see intel_ring_mi_set_context() for why we care.
533 * TODO: consider explicitly setting the bit for GEN5
534 */
535 ring->itlb_before_ctx_switch =
536 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
84f9f938
BW
537 }
538
6b26c86d
DV
539 if (INTEL_INFO(dev)->gen >= 6)
540 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
84f9f938 541
e1ef7cc2 542 if (HAS_L3_GPU_CACHE(dev))
15b9f80e
BW
543 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
544
8187a2b7
ZN
545 return ret;
546}
547
c6df541c
CW
548static void render_ring_cleanup(struct intel_ring_buffer *ring)
549{
550 if (!ring->private)
551 return;
552
553 cleanup_pipe_control(ring);
554}
555
1ec14ad3 556static void
c8c99b0f
BW
557update_mboxes(struct intel_ring_buffer *ring,
558 u32 seqno,
559 u32 mmio_offset)
1ec14ad3 560{
c8c99b0f
BW
561 intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
562 MI_SEMAPHORE_GLOBAL_GTT |
563 MI_SEMAPHORE_REGISTER |
564 MI_SEMAPHORE_UPDATE);
1ec14ad3 565 intel_ring_emit(ring, seqno);
c8c99b0f 566 intel_ring_emit(ring, mmio_offset);
1ec14ad3
CW
567}
568
c8c99b0f
BW
569/**
570 * gen6_add_request - Update the semaphore mailbox registers
571 *
572 * @ring - ring that is adding a request
573 * @seqno - return seqno stuck into the ring
574 *
575 * Update the mailbox registers in the *other* rings with the current seqno.
576 * This acts like a signal in the canonical semaphore.
577 */
1ec14ad3
CW
578static int
579gen6_add_request(struct intel_ring_buffer *ring,
c8c99b0f 580 u32 *seqno)
1ec14ad3 581{
c8c99b0f
BW
582 u32 mbox1_reg;
583 u32 mbox2_reg;
1ec14ad3
CW
584 int ret;
585
586 ret = intel_ring_begin(ring, 10);
587 if (ret)
588 return ret;
589
c8c99b0f
BW
590 mbox1_reg = ring->signal_mbox[0];
591 mbox2_reg = ring->signal_mbox[1];
1ec14ad3 592
53d227f2 593 *seqno = i915_gem_next_request_seqno(ring);
c8c99b0f
BW
594
595 update_mboxes(ring, *seqno, mbox1_reg);
596 update_mboxes(ring, *seqno, mbox2_reg);
1ec14ad3
CW
597 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
598 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
c8c99b0f 599 intel_ring_emit(ring, *seqno);
1ec14ad3
CW
600 intel_ring_emit(ring, MI_USER_INTERRUPT);
601 intel_ring_advance(ring);
602
1ec14ad3
CW
603 return 0;
604}
605
c8c99b0f
BW
606/**
607 * intel_ring_sync - sync the waiter to the signaller on seqno
608 *
609 * @waiter - ring that is waiting
610 * @signaller - ring which has, or will signal
611 * @seqno - seqno which the waiter will block on
612 */
613static int
686cb5f9
DV
614gen6_ring_sync(struct intel_ring_buffer *waiter,
615 struct intel_ring_buffer *signaller,
616 u32 seqno)
1ec14ad3
CW
617{
618 int ret;
c8c99b0f
BW
619 u32 dw1 = MI_SEMAPHORE_MBOX |
620 MI_SEMAPHORE_COMPARE |
621 MI_SEMAPHORE_REGISTER;
1ec14ad3 622
1500f7ea
BW
623 /* Throughout all of the GEM code, seqno passed implies our current
624 * seqno is >= the last seqno executed. However for hardware the
625 * comparison is strictly greater than.
626 */
627 seqno -= 1;
628
686cb5f9
DV
629 WARN_ON(signaller->semaphore_register[waiter->id] ==
630 MI_SEMAPHORE_SYNC_INVALID);
631
c8c99b0f 632 ret = intel_ring_begin(waiter, 4);
1ec14ad3
CW
633 if (ret)
634 return ret;
635
686cb5f9
DV
636 intel_ring_emit(waiter,
637 dw1 | signaller->semaphore_register[waiter->id]);
c8c99b0f
BW
638 intel_ring_emit(waiter, seqno);
639 intel_ring_emit(waiter, 0);
640 intel_ring_emit(waiter, MI_NOOP);
641 intel_ring_advance(waiter);
1ec14ad3
CW
642
643 return 0;
644}
645
c6df541c
CW
646#define PIPE_CONTROL_FLUSH(ring__, addr__) \
647do { \
fcbc34e4
KG
648 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
649 PIPE_CONTROL_DEPTH_STALL); \
c6df541c
CW
650 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
651 intel_ring_emit(ring__, 0); \
652 intel_ring_emit(ring__, 0); \
653} while (0)
654
655static int
656pc_render_add_request(struct intel_ring_buffer *ring,
657 u32 *result)
658{
53d227f2 659 u32 seqno = i915_gem_next_request_seqno(ring);
c6df541c
CW
660 struct pipe_control *pc = ring->private;
661 u32 scratch_addr = pc->gtt_offset + 128;
662 int ret;
663
664 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
665 * incoherent with writes to memory, i.e. completely fubar,
666 * so we need to use PIPE_NOTIFY instead.
667 *
668 * However, we also need to workaround the qword write
669 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
670 * memory before requesting an interrupt.
671 */
672 ret = intel_ring_begin(ring, 32);
673 if (ret)
674 return ret;
675
fcbc34e4 676 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
9d971b37
KG
677 PIPE_CONTROL_WRITE_FLUSH |
678 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
c6df541c
CW
679 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
680 intel_ring_emit(ring, seqno);
681 intel_ring_emit(ring, 0);
682 PIPE_CONTROL_FLUSH(ring, scratch_addr);
683 scratch_addr += 128; /* write to separate cachelines */
684 PIPE_CONTROL_FLUSH(ring, scratch_addr);
685 scratch_addr += 128;
686 PIPE_CONTROL_FLUSH(ring, scratch_addr);
687 scratch_addr += 128;
688 PIPE_CONTROL_FLUSH(ring, scratch_addr);
689 scratch_addr += 128;
690 PIPE_CONTROL_FLUSH(ring, scratch_addr);
691 scratch_addr += 128;
692 PIPE_CONTROL_FLUSH(ring, scratch_addr);
a71d8d94 693
fcbc34e4 694 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
9d971b37
KG
695 PIPE_CONTROL_WRITE_FLUSH |
696 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
c6df541c
CW
697 PIPE_CONTROL_NOTIFY);
698 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
699 intel_ring_emit(ring, seqno);
700 intel_ring_emit(ring, 0);
701 intel_ring_advance(ring);
702
703 *result = seqno;
704 return 0;
705}
706
4cd53c0c 707static u32
b2eadbc8 708gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
4cd53c0c 709{
4cd53c0c
DV
710 /* Workaround to force correct ordering between irq and seqno writes on
711 * ivb (and maybe also on snb) by reading from a CS register (like
712 * ACTHD) before reading the status page. */
b2eadbc8 713 if (!lazy_coherency)
4cd53c0c
DV
714 intel_ring_get_active_head(ring);
715 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
716}
717
8187a2b7 718static u32
b2eadbc8 719ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
8187a2b7 720{
1ec14ad3
CW
721 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
722}
723
c6df541c 724static u32
b2eadbc8 725pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
c6df541c
CW
726{
727 struct pipe_control *pc = ring->private;
728 return pc->cpu_page[0];
729}
730
e48d8634
DV
731static bool
732gen5_ring_get_irq(struct intel_ring_buffer *ring)
733{
734 struct drm_device *dev = ring->dev;
735 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 736 unsigned long flags;
e48d8634
DV
737
738 if (!dev->irq_enabled)
739 return false;
740
7338aefa 741 spin_lock_irqsave(&dev_priv->irq_lock, flags);
f637fde4
DV
742 if (ring->irq_refcount++ == 0) {
743 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
744 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
745 POSTING_READ(GTIMR);
746 }
7338aefa 747 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
e48d8634
DV
748
749 return true;
750}
751
752static void
753gen5_ring_put_irq(struct intel_ring_buffer *ring)
754{
755 struct drm_device *dev = ring->dev;
756 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 757 unsigned long flags;
e48d8634 758
7338aefa 759 spin_lock_irqsave(&dev_priv->irq_lock, flags);
f637fde4
DV
760 if (--ring->irq_refcount == 0) {
761 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
762 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
763 POSTING_READ(GTIMR);
764 }
7338aefa 765 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
e48d8634
DV
766}
767
b13c2b96 768static bool
e3670319 769i9xx_ring_get_irq(struct intel_ring_buffer *ring)
62fdfeaf 770{
78501eac 771 struct drm_device *dev = ring->dev;
01a03331 772 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 773 unsigned long flags;
62fdfeaf 774
b13c2b96
CW
775 if (!dev->irq_enabled)
776 return false;
777
7338aefa 778 spin_lock_irqsave(&dev_priv->irq_lock, flags);
f637fde4
DV
779 if (ring->irq_refcount++ == 0) {
780 dev_priv->irq_mask &= ~ring->irq_enable_mask;
781 I915_WRITE(IMR, dev_priv->irq_mask);
782 POSTING_READ(IMR);
783 }
7338aefa 784 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
b13c2b96
CW
785
786 return true;
62fdfeaf
EA
787}
788
8187a2b7 789static void
e3670319 790i9xx_ring_put_irq(struct intel_ring_buffer *ring)
62fdfeaf 791{
78501eac 792 struct drm_device *dev = ring->dev;
01a03331 793 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 794 unsigned long flags;
62fdfeaf 795
7338aefa 796 spin_lock_irqsave(&dev_priv->irq_lock, flags);
f637fde4
DV
797 if (--ring->irq_refcount == 0) {
798 dev_priv->irq_mask |= ring->irq_enable_mask;
799 I915_WRITE(IMR, dev_priv->irq_mask);
800 POSTING_READ(IMR);
801 }
7338aefa 802 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
62fdfeaf
EA
803}
804
c2798b19
CW
805static bool
806i8xx_ring_get_irq(struct intel_ring_buffer *ring)
807{
808 struct drm_device *dev = ring->dev;
809 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 810 unsigned long flags;
c2798b19
CW
811
812 if (!dev->irq_enabled)
813 return false;
814
7338aefa 815 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c2798b19
CW
816 if (ring->irq_refcount++ == 0) {
817 dev_priv->irq_mask &= ~ring->irq_enable_mask;
818 I915_WRITE16(IMR, dev_priv->irq_mask);
819 POSTING_READ16(IMR);
820 }
7338aefa 821 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
c2798b19
CW
822
823 return true;
824}
825
826static void
827i8xx_ring_put_irq(struct intel_ring_buffer *ring)
828{
829 struct drm_device *dev = ring->dev;
830 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 831 unsigned long flags;
c2798b19 832
7338aefa 833 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c2798b19
CW
834 if (--ring->irq_refcount == 0) {
835 dev_priv->irq_mask |= ring->irq_enable_mask;
836 I915_WRITE16(IMR, dev_priv->irq_mask);
837 POSTING_READ16(IMR);
838 }
7338aefa 839 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
c2798b19
CW
840}
841
78501eac 842void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
8187a2b7 843{
4593010b 844 struct drm_device *dev = ring->dev;
78501eac 845 drm_i915_private_t *dev_priv = ring->dev->dev_private;
4593010b
EA
846 u32 mmio = 0;
847
848 /* The ring status page addresses are no longer next to the rest of
849 * the ring registers as of gen7.
850 */
851 if (IS_GEN7(dev)) {
852 switch (ring->id) {
96154f2f 853 case RCS:
4593010b
EA
854 mmio = RENDER_HWS_PGA_GEN7;
855 break;
96154f2f 856 case BCS:
4593010b
EA
857 mmio = BLT_HWS_PGA_GEN7;
858 break;
96154f2f 859 case VCS:
4593010b
EA
860 mmio = BSD_HWS_PGA_GEN7;
861 break;
862 }
863 } else if (IS_GEN6(ring->dev)) {
864 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
865 } else {
866 mmio = RING_HWS_PGA(ring->mmio_base);
867 }
868
78501eac
CW
869 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
870 POSTING_READ(mmio);
8187a2b7
ZN
871}
872
b72f3acb 873static int
78501eac
CW
874bsd_ring_flush(struct intel_ring_buffer *ring,
875 u32 invalidate_domains,
876 u32 flush_domains)
d1b851fc 877{
b72f3acb
CW
878 int ret;
879
b72f3acb
CW
880 ret = intel_ring_begin(ring, 2);
881 if (ret)
882 return ret;
883
884 intel_ring_emit(ring, MI_FLUSH);
885 intel_ring_emit(ring, MI_NOOP);
886 intel_ring_advance(ring);
887 return 0;
d1b851fc
ZN
888}
889
3cce469c 890static int
8620a3a9 891i9xx_add_request(struct intel_ring_buffer *ring,
3cce469c 892 u32 *result)
d1b851fc
ZN
893{
894 u32 seqno;
3cce469c
CW
895 int ret;
896
897 ret = intel_ring_begin(ring, 4);
898 if (ret)
899 return ret;
6f392d54 900
53d227f2 901 seqno = i915_gem_next_request_seqno(ring);
6f392d54 902
3cce469c
CW
903 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
904 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
905 intel_ring_emit(ring, seqno);
906 intel_ring_emit(ring, MI_USER_INTERRUPT);
907 intel_ring_advance(ring);
d1b851fc 908
3cce469c
CW
909 *result = seqno;
910 return 0;
d1b851fc
ZN
911}
912
0f46832f 913static bool
25c06300 914gen6_ring_get_irq(struct intel_ring_buffer *ring)
0f46832f
CW
915{
916 struct drm_device *dev = ring->dev;
01a03331 917 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 918 unsigned long flags;
0f46832f
CW
919
920 if (!dev->irq_enabled)
921 return false;
922
4cd53c0c
DV
923 /* It looks like we need to prevent the gt from suspending while waiting
924 * for an notifiy irq, otherwise irqs seem to get lost on at least the
925 * blt/bsd rings on ivb. */
99ffa162 926 gen6_gt_force_wake_get(dev_priv);
4cd53c0c 927
7338aefa 928 spin_lock_irqsave(&dev_priv->irq_lock, flags);
01a03331 929 if (ring->irq_refcount++ == 0) {
e1ef7cc2 930 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
15b9f80e
BW
931 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
932 GEN6_RENDER_L3_PARITY_ERROR));
933 else
934 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
f637fde4
DV
935 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
936 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
937 POSTING_READ(GTIMR);
0f46832f 938 }
7338aefa 939 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
0f46832f
CW
940
941 return true;
942}
943
944static void
25c06300 945gen6_ring_put_irq(struct intel_ring_buffer *ring)
0f46832f
CW
946{
947 struct drm_device *dev = ring->dev;
01a03331 948 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 949 unsigned long flags;
0f46832f 950
7338aefa 951 spin_lock_irqsave(&dev_priv->irq_lock, flags);
01a03331 952 if (--ring->irq_refcount == 0) {
e1ef7cc2 953 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
15b9f80e
BW
954 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
955 else
956 I915_WRITE_IMR(ring, ~0);
f637fde4
DV
957 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
958 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
959 POSTING_READ(GTIMR);
1ec14ad3 960 }
7338aefa 961 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
4cd53c0c 962
99ffa162 963 gen6_gt_force_wake_put(dev_priv);
d1b851fc
ZN
964}
965
d1b851fc 966static int
d7d4eedd
CW
967i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
968 u32 offset, u32 length,
969 unsigned flags)
d1b851fc 970{
e1f99ce6 971 int ret;
78501eac 972
e1f99ce6
CW
973 ret = intel_ring_begin(ring, 2);
974 if (ret)
975 return ret;
976
78501eac 977 intel_ring_emit(ring,
65f56876
CW
978 MI_BATCH_BUFFER_START |
979 MI_BATCH_GTT |
d7d4eedd 980 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
c4e7a414 981 intel_ring_emit(ring, offset);
78501eac
CW
982 intel_ring_advance(ring);
983
d1b851fc
ZN
984 return 0;
985}
986
8187a2b7 987static int
fb3256da 988i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
d7d4eedd
CW
989 u32 offset, u32 len,
990 unsigned flags)
62fdfeaf 991{
c4e7a414 992 int ret;
62fdfeaf 993
fb3256da
DV
994 ret = intel_ring_begin(ring, 4);
995 if (ret)
996 return ret;
62fdfeaf 997
fb3256da 998 intel_ring_emit(ring, MI_BATCH_BUFFER);
d7d4eedd 999 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
fb3256da
DV
1000 intel_ring_emit(ring, offset + len - 8);
1001 intel_ring_emit(ring, 0);
1002 intel_ring_advance(ring);
e1f99ce6 1003
fb3256da
DV
1004 return 0;
1005}
1006
1007static int
1008i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
d7d4eedd
CW
1009 u32 offset, u32 len,
1010 unsigned flags)
fb3256da
DV
1011{
1012 int ret;
1013
1014 ret = intel_ring_begin(ring, 2);
1015 if (ret)
1016 return ret;
1017
65f56876 1018 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
d7d4eedd 1019 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
c4e7a414 1020 intel_ring_advance(ring);
62fdfeaf 1021
62fdfeaf
EA
1022 return 0;
1023}
1024
78501eac 1025static void cleanup_status_page(struct intel_ring_buffer *ring)
62fdfeaf 1026{
05394f39 1027 struct drm_i915_gem_object *obj;
62fdfeaf 1028
8187a2b7
ZN
1029 obj = ring->status_page.obj;
1030 if (obj == NULL)
62fdfeaf 1031 return;
62fdfeaf 1032
9da3da66 1033 kunmap(sg_page(obj->pages->sgl));
62fdfeaf 1034 i915_gem_object_unpin(obj);
05394f39 1035 drm_gem_object_unreference(&obj->base);
8187a2b7 1036 ring->status_page.obj = NULL;
62fdfeaf
EA
1037}
1038
78501eac 1039static int init_status_page(struct intel_ring_buffer *ring)
62fdfeaf 1040{
78501eac 1041 struct drm_device *dev = ring->dev;
05394f39 1042 struct drm_i915_gem_object *obj;
62fdfeaf
EA
1043 int ret;
1044
62fdfeaf
EA
1045 obj = i915_gem_alloc_object(dev, 4096);
1046 if (obj == NULL) {
1047 DRM_ERROR("Failed to allocate status page\n");
1048 ret = -ENOMEM;
1049 goto err;
1050 }
e4ffd173
CW
1051
1052 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
62fdfeaf 1053
86a1ee26 1054 ret = i915_gem_object_pin(obj, 4096, true, false);
62fdfeaf 1055 if (ret != 0) {
62fdfeaf
EA
1056 goto err_unref;
1057 }
1058
05394f39 1059 ring->status_page.gfx_addr = obj->gtt_offset;
9da3da66 1060 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
8187a2b7 1061 if (ring->status_page.page_addr == NULL) {
2e6c21ed 1062 ret = -ENOMEM;
62fdfeaf
EA
1063 goto err_unpin;
1064 }
8187a2b7
ZN
1065 ring->status_page.obj = obj;
1066 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
62fdfeaf 1067
78501eac 1068 intel_ring_setup_status_page(ring);
8187a2b7
ZN
1069 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1070 ring->name, ring->status_page.gfx_addr);
62fdfeaf
EA
1071
1072 return 0;
1073
1074err_unpin:
1075 i915_gem_object_unpin(obj);
1076err_unref:
05394f39 1077 drm_gem_object_unreference(&obj->base);
62fdfeaf 1078err:
8187a2b7 1079 return ret;
62fdfeaf
EA
1080}
1081
6b8294a4
CW
1082static int init_phys_hws_pga(struct intel_ring_buffer *ring)
1083{
1084 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1085 u32 addr;
1086
1087 if (!dev_priv->status_page_dmah) {
1088 dev_priv->status_page_dmah =
1089 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1090 if (!dev_priv->status_page_dmah)
1091 return -ENOMEM;
1092 }
1093
1094 addr = dev_priv->status_page_dmah->busaddr;
1095 if (INTEL_INFO(ring->dev)->gen >= 4)
1096 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
1097 I915_WRITE(HWS_PGA, addr);
1098
1099 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1100 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1101
1102 return 0;
1103}
1104
c43b5634
BW
1105static int intel_init_ring_buffer(struct drm_device *dev,
1106 struct intel_ring_buffer *ring)
62fdfeaf 1107{
05394f39 1108 struct drm_i915_gem_object *obj;
dd2757f8 1109 struct drm_i915_private *dev_priv = dev->dev_private;
dd785e35
CW
1110 int ret;
1111
8187a2b7 1112 ring->dev = dev;
23bc5982
CW
1113 INIT_LIST_HEAD(&ring->active_list);
1114 INIT_LIST_HEAD(&ring->request_list);
dfc9ef2f 1115 ring->size = 32 * PAGE_SIZE;
0dc79fb2 1116
b259f673 1117 init_waitqueue_head(&ring->irq_queue);
62fdfeaf 1118
8187a2b7 1119 if (I915_NEED_GFX_HWS(dev)) {
78501eac 1120 ret = init_status_page(ring);
8187a2b7
ZN
1121 if (ret)
1122 return ret;
6b8294a4
CW
1123 } else {
1124 BUG_ON(ring->id != RCS);
1125 ret = init_phys_hws_pga(ring);
1126 if (ret)
1127 return ret;
8187a2b7 1128 }
62fdfeaf 1129
8187a2b7 1130 obj = i915_gem_alloc_object(dev, ring->size);
62fdfeaf
EA
1131 if (obj == NULL) {
1132 DRM_ERROR("Failed to allocate ringbuffer\n");
8187a2b7 1133 ret = -ENOMEM;
dd785e35 1134 goto err_hws;
62fdfeaf 1135 }
62fdfeaf 1136
05394f39 1137 ring->obj = obj;
8187a2b7 1138
86a1ee26 1139 ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
dd785e35
CW
1140 if (ret)
1141 goto err_unref;
62fdfeaf 1142
3eef8918
CW
1143 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1144 if (ret)
1145 goto err_unpin;
1146
dd2757f8
DV
1147 ring->virtual_start =
1148 ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
1149 ring->size);
4225d0f2 1150 if (ring->virtual_start == NULL) {
62fdfeaf 1151 DRM_ERROR("Failed to map ringbuffer.\n");
8187a2b7 1152 ret = -EINVAL;
dd785e35 1153 goto err_unpin;
62fdfeaf
EA
1154 }
1155
78501eac 1156 ret = ring->init(ring);
dd785e35
CW
1157 if (ret)
1158 goto err_unmap;
62fdfeaf 1159
55249baa
CW
1160 /* Workaround an erratum on the i830 which causes a hang if
1161 * the TAIL pointer points to within the last 2 cachelines
1162 * of the buffer.
1163 */
1164 ring->effective_size = ring->size;
27c1cbd0 1165 if (IS_I830(ring->dev) || IS_845G(ring->dev))
55249baa
CW
1166 ring->effective_size -= 128;
1167
c584fe47 1168 return 0;
dd785e35
CW
1169
1170err_unmap:
4225d0f2 1171 iounmap(ring->virtual_start);
dd785e35
CW
1172err_unpin:
1173 i915_gem_object_unpin(obj);
1174err_unref:
05394f39
CW
1175 drm_gem_object_unreference(&obj->base);
1176 ring->obj = NULL;
dd785e35 1177err_hws:
78501eac 1178 cleanup_status_page(ring);
8187a2b7 1179 return ret;
62fdfeaf
EA
1180}
1181
78501eac 1182void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
62fdfeaf 1183{
33626e6a
CW
1184 struct drm_i915_private *dev_priv;
1185 int ret;
1186
05394f39 1187 if (ring->obj == NULL)
62fdfeaf
EA
1188 return;
1189
33626e6a
CW
1190 /* Disable the ring buffer. The ring must be idle at this point */
1191 dev_priv = ring->dev->dev_private;
96f298aa 1192 ret = intel_wait_ring_idle(ring);
29ee3991
CW
1193 if (ret)
1194 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1195 ring->name, ret);
1196
33626e6a
CW
1197 I915_WRITE_CTL(ring, 0);
1198
4225d0f2 1199 iounmap(ring->virtual_start);
62fdfeaf 1200
05394f39
CW
1201 i915_gem_object_unpin(ring->obj);
1202 drm_gem_object_unreference(&ring->obj->base);
1203 ring->obj = NULL;
78501eac 1204
8d19215b
ZN
1205 if (ring->cleanup)
1206 ring->cleanup(ring);
1207
78501eac 1208 cleanup_status_page(ring);
62fdfeaf
EA
1209}
1210
78501eac 1211static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
62fdfeaf 1212{
4225d0f2 1213 uint32_t __iomem *virt;
55249baa 1214 int rem = ring->size - ring->tail;
62fdfeaf 1215
8187a2b7 1216 if (ring->space < rem) {
78501eac 1217 int ret = intel_wait_ring_buffer(ring, rem);
62fdfeaf
EA
1218 if (ret)
1219 return ret;
1220 }
62fdfeaf 1221
4225d0f2
DV
1222 virt = ring->virtual_start + ring->tail;
1223 rem /= 4;
1224 while (rem--)
1225 iowrite32(MI_NOOP, virt++);
62fdfeaf 1226
8187a2b7 1227 ring->tail = 0;
c7dca47b 1228 ring->space = ring_space(ring);
62fdfeaf
EA
1229
1230 return 0;
1231}
1232
a71d8d94
CW
1233static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1234{
a71d8d94
CW
1235 int ret;
1236
199b2bc2 1237 ret = i915_wait_seqno(ring, seqno);
b2da9fe5
BW
1238 if (!ret)
1239 i915_gem_retire_requests_ring(ring);
a71d8d94
CW
1240
1241 return ret;
1242}
1243
1244static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1245{
1246 struct drm_i915_gem_request *request;
1247 u32 seqno = 0;
1248 int ret;
1249
1250 i915_gem_retire_requests_ring(ring);
1251
1252 if (ring->last_retired_head != -1) {
1253 ring->head = ring->last_retired_head;
1254 ring->last_retired_head = -1;
1255 ring->space = ring_space(ring);
1256 if (ring->space >= n)
1257 return 0;
1258 }
1259
1260 list_for_each_entry(request, &ring->request_list, list) {
1261 int space;
1262
1263 if (request->tail == -1)
1264 continue;
1265
1266 space = request->tail - (ring->tail + 8);
1267 if (space < 0)
1268 space += ring->size;
1269 if (space >= n) {
1270 seqno = request->seqno;
1271 break;
1272 }
1273
1274 /* Consume this request in case we need more space than
1275 * is available and so need to prevent a race between
1276 * updating last_retired_head and direct reads of
1277 * I915_RING_HEAD. It also provides a nice sanity check.
1278 */
1279 request->tail = -1;
1280 }
1281
1282 if (seqno == 0)
1283 return -ENOSPC;
1284
1285 ret = intel_ring_wait_seqno(ring, seqno);
1286 if (ret)
1287 return ret;
1288
1289 if (WARN_ON(ring->last_retired_head == -1))
1290 return -ENOSPC;
1291
1292 ring->head = ring->last_retired_head;
1293 ring->last_retired_head = -1;
1294 ring->space = ring_space(ring);
1295 if (WARN_ON(ring->space < n))
1296 return -ENOSPC;
1297
1298 return 0;
1299}
1300
78501eac 1301int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
62fdfeaf 1302{
78501eac 1303 struct drm_device *dev = ring->dev;
cae5852d 1304 struct drm_i915_private *dev_priv = dev->dev_private;
78501eac 1305 unsigned long end;
a71d8d94 1306 int ret;
c7dca47b 1307
a71d8d94
CW
1308 ret = intel_ring_wait_request(ring, n);
1309 if (ret != -ENOSPC)
1310 return ret;
1311
db53a302 1312 trace_i915_ring_wait_begin(ring);
63ed2cb2
DV
1313 /* With GEM the hangcheck timer should kick us out of the loop,
1314 * leaving it early runs the risk of corrupting GEM state (due
1315 * to running on almost untested codepaths). But on resume
1316 * timers don't work yet, so prevent a complete hang in that
1317 * case by choosing an insanely large timeout. */
1318 end = jiffies + 60 * HZ;
e6bfaf85 1319
8187a2b7 1320 do {
c7dca47b
CW
1321 ring->head = I915_READ_HEAD(ring);
1322 ring->space = ring_space(ring);
62fdfeaf 1323 if (ring->space >= n) {
db53a302 1324 trace_i915_ring_wait_end(ring);
62fdfeaf
EA
1325 return 0;
1326 }
1327
1328 if (dev->primary->master) {
1329 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1330 if (master_priv->sarea_priv)
1331 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1332 }
d1b851fc 1333
e60a0b10 1334 msleep(1);
d6b2c790
DV
1335
1336 ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
1337 if (ret)
1338 return ret;
8187a2b7 1339 } while (!time_after(jiffies, end));
db53a302 1340 trace_i915_ring_wait_end(ring);
8187a2b7
ZN
1341 return -EBUSY;
1342}
62fdfeaf 1343
e1f99ce6
CW
1344int intel_ring_begin(struct intel_ring_buffer *ring,
1345 int num_dwords)
8187a2b7 1346{
de2b9985 1347 drm_i915_private_t *dev_priv = ring->dev->dev_private;
be26a10b 1348 int n = 4*num_dwords;
e1f99ce6 1349 int ret;
78501eac 1350
de2b9985
DV
1351 ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
1352 if (ret)
1353 return ret;
21dd3734 1354
55249baa 1355 if (unlikely(ring->tail + n > ring->effective_size)) {
e1f99ce6
CW
1356 ret = intel_wrap_ring_buffer(ring);
1357 if (unlikely(ret))
1358 return ret;
1359 }
78501eac 1360
e1f99ce6
CW
1361 if (unlikely(ring->space < n)) {
1362 ret = intel_wait_ring_buffer(ring, n);
1363 if (unlikely(ret))
1364 return ret;
1365 }
d97ed339
CW
1366
1367 ring->space -= n;
e1f99ce6 1368 return 0;
8187a2b7 1369}
62fdfeaf 1370
78501eac 1371void intel_ring_advance(struct intel_ring_buffer *ring)
8187a2b7 1372{
e5eb3d63
DV
1373 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1374
d97ed339 1375 ring->tail &= ring->size - 1;
e5eb3d63
DV
1376 if (dev_priv->stop_rings & intel_ring_flag(ring))
1377 return;
78501eac 1378 ring->write_tail(ring, ring->tail);
8187a2b7 1379}
62fdfeaf 1380
881f47b6 1381
78501eac 1382static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
297b0c5b 1383 u32 value)
881f47b6 1384{
0206e353 1385 drm_i915_private_t *dev_priv = ring->dev->dev_private;
881f47b6
XH
1386
1387 /* Every tail move must follow the sequence below */
12f55818
CW
1388
1389 /* Disable notification that the ring is IDLE. The GT
1390 * will then assume that it is busy and bring it out of rc6.
1391 */
0206e353 1392 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
12f55818
CW
1393 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1394
1395 /* Clear the context id. Here be magic! */
1396 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
0206e353 1397
12f55818 1398 /* Wait for the ring not to be idle, i.e. for it to wake up. */
0206e353 1399 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
12f55818
CW
1400 GEN6_BSD_SLEEP_INDICATOR) == 0,
1401 50))
1402 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
0206e353 1403
12f55818 1404 /* Now that the ring is fully powered up, update the tail */
0206e353 1405 I915_WRITE_TAIL(ring, value);
12f55818
CW
1406 POSTING_READ(RING_TAIL(ring->mmio_base));
1407
1408 /* Let the ring send IDLE messages to the GT again,
1409 * and so let it sleep to conserve power when idle.
1410 */
0206e353 1411 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
12f55818 1412 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
881f47b6
XH
1413}
1414
b72f3acb 1415static int gen6_ring_flush(struct intel_ring_buffer *ring,
71a77e07 1416 u32 invalidate, u32 flush)
881f47b6 1417{
71a77e07 1418 uint32_t cmd;
b72f3acb
CW
1419 int ret;
1420
b72f3acb
CW
1421 ret = intel_ring_begin(ring, 4);
1422 if (ret)
1423 return ret;
1424
71a77e07 1425 cmd = MI_FLUSH_DW;
9a289771
JB
1426 /*
1427 * Bspec vol 1c.5 - video engine command streamer:
1428 * "If ENABLED, all TLBs will be invalidated once the flush
1429 * operation is complete. This bit is only valid when the
1430 * Post-Sync Operation field is a value of 1h or 3h."
1431 */
71a77e07 1432 if (invalidate & I915_GEM_GPU_DOMAINS)
9a289771
JB
1433 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1434 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
71a77e07 1435 intel_ring_emit(ring, cmd);
9a289771 1436 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
b72f3acb 1437 intel_ring_emit(ring, 0);
71a77e07 1438 intel_ring_emit(ring, MI_NOOP);
b72f3acb
CW
1439 intel_ring_advance(ring);
1440 return 0;
881f47b6
XH
1441}
1442
d7d4eedd
CW
1443static int
1444hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1445 u32 offset, u32 len,
1446 unsigned flags)
1447{
1448 int ret;
1449
1450 ret = intel_ring_begin(ring, 2);
1451 if (ret)
1452 return ret;
1453
1454 intel_ring_emit(ring,
1455 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1456 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1457 /* bit0-7 is the length on GEN6+ */
1458 intel_ring_emit(ring, offset);
1459 intel_ring_advance(ring);
1460
1461 return 0;
1462}
1463
881f47b6 1464static int
78501eac 1465gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
d7d4eedd
CW
1466 u32 offset, u32 len,
1467 unsigned flags)
881f47b6 1468{
0206e353 1469 int ret;
ab6f8e32 1470
0206e353
AJ
1471 ret = intel_ring_begin(ring, 2);
1472 if (ret)
1473 return ret;
e1f99ce6 1474
d7d4eedd
CW
1475 intel_ring_emit(ring,
1476 MI_BATCH_BUFFER_START |
1477 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
0206e353
AJ
1478 /* bit0-7 is the length on GEN6+ */
1479 intel_ring_emit(ring, offset);
1480 intel_ring_advance(ring);
ab6f8e32 1481
0206e353 1482 return 0;
881f47b6
XH
1483}
1484
549f7365
CW
1485/* Blitter support (SandyBridge+) */
1486
b72f3acb 1487static int blt_ring_flush(struct intel_ring_buffer *ring,
71a77e07 1488 u32 invalidate, u32 flush)
8d19215b 1489{
71a77e07 1490 uint32_t cmd;
b72f3acb
CW
1491 int ret;
1492
6a233c78 1493 ret = intel_ring_begin(ring, 4);
b72f3acb
CW
1494 if (ret)
1495 return ret;
1496
71a77e07 1497 cmd = MI_FLUSH_DW;
9a289771
JB
1498 /*
1499 * Bspec vol 1c.3 - blitter engine command streamer:
1500 * "If ENABLED, all TLBs will be invalidated once the flush
1501 * operation is complete. This bit is only valid when the
1502 * Post-Sync Operation field is a value of 1h or 3h."
1503 */
71a77e07 1504 if (invalidate & I915_GEM_DOMAIN_RENDER)
9a289771 1505 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
b3fcabb1 1506 MI_FLUSH_DW_OP_STOREDW;
71a77e07 1507 intel_ring_emit(ring, cmd);
9a289771 1508 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
b72f3acb 1509 intel_ring_emit(ring, 0);
71a77e07 1510 intel_ring_emit(ring, MI_NOOP);
b72f3acb
CW
1511 intel_ring_advance(ring);
1512 return 0;
8d19215b
ZN
1513}
1514
5c1143bb
XH
1515int intel_init_render_ring_buffer(struct drm_device *dev)
1516{
1517 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 1518 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
5c1143bb 1519
59465b5f
DV
1520 ring->name = "render ring";
1521 ring->id = RCS;
1522 ring->mmio_base = RENDER_RING_BASE;
1523
1ec14ad3
CW
1524 if (INTEL_INFO(dev)->gen >= 6) {
1525 ring->add_request = gen6_add_request;
4772eaeb 1526 ring->flush = gen7_render_ring_flush;
6c6cf5aa 1527 if (INTEL_INFO(dev)->gen == 6)
b3111509 1528 ring->flush = gen6_render_ring_flush;
25c06300
BW
1529 ring->irq_get = gen6_ring_get_irq;
1530 ring->irq_put = gen6_ring_put_irq;
6a848ccb 1531 ring->irq_enable_mask = GT_USER_INTERRUPT;
4cd53c0c 1532 ring->get_seqno = gen6_ring_get_seqno;
686cb5f9 1533 ring->sync_to = gen6_ring_sync;
59465b5f
DV
1534 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
1535 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
1536 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
1537 ring->signal_mbox[0] = GEN6_VRSYNC;
1538 ring->signal_mbox[1] = GEN6_BRSYNC;
c6df541c
CW
1539 } else if (IS_GEN5(dev)) {
1540 ring->add_request = pc_render_add_request;
46f0f8d1 1541 ring->flush = gen4_render_ring_flush;
c6df541c 1542 ring->get_seqno = pc_render_get_seqno;
e48d8634
DV
1543 ring->irq_get = gen5_ring_get_irq;
1544 ring->irq_put = gen5_ring_put_irq;
e3670319 1545 ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
59465b5f 1546 } else {
8620a3a9 1547 ring->add_request = i9xx_add_request;
46f0f8d1
CW
1548 if (INTEL_INFO(dev)->gen < 4)
1549 ring->flush = gen2_render_ring_flush;
1550 else
1551 ring->flush = gen4_render_ring_flush;
59465b5f 1552 ring->get_seqno = ring_get_seqno;
c2798b19
CW
1553 if (IS_GEN2(dev)) {
1554 ring->irq_get = i8xx_ring_get_irq;
1555 ring->irq_put = i8xx_ring_put_irq;
1556 } else {
1557 ring->irq_get = i9xx_ring_get_irq;
1558 ring->irq_put = i9xx_ring_put_irq;
1559 }
e3670319 1560 ring->irq_enable_mask = I915_USER_INTERRUPT;
1ec14ad3 1561 }
59465b5f 1562 ring->write_tail = ring_write_tail;
d7d4eedd
CW
1563 if (IS_HASWELL(dev))
1564 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1565 else if (INTEL_INFO(dev)->gen >= 6)
fb3256da
DV
1566 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1567 else if (INTEL_INFO(dev)->gen >= 4)
1568 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1569 else if (IS_I830(dev) || IS_845G(dev))
1570 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1571 else
1572 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
59465b5f
DV
1573 ring->init = init_render_ring;
1574 ring->cleanup = render_ring_cleanup;
1575
1ec14ad3 1576 return intel_init_ring_buffer(dev, ring);
5c1143bb
XH
1577}
1578
e8616b6c
CW
1579int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1580{
1581 drm_i915_private_t *dev_priv = dev->dev_private;
1582 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6b8294a4 1583 int ret;
e8616b6c 1584
59465b5f
DV
1585 ring->name = "render ring";
1586 ring->id = RCS;
1587 ring->mmio_base = RENDER_RING_BASE;
1588
e8616b6c 1589 if (INTEL_INFO(dev)->gen >= 6) {
b4178f8a
DV
1590 /* non-kms not supported on gen6+ */
1591 return -ENODEV;
e8616b6c 1592 }
28f0cbf7
DV
1593
1594 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1595 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1596 * the special gen5 functions. */
1597 ring->add_request = i9xx_add_request;
46f0f8d1
CW
1598 if (INTEL_INFO(dev)->gen < 4)
1599 ring->flush = gen2_render_ring_flush;
1600 else
1601 ring->flush = gen4_render_ring_flush;
28f0cbf7 1602 ring->get_seqno = ring_get_seqno;
c2798b19
CW
1603 if (IS_GEN2(dev)) {
1604 ring->irq_get = i8xx_ring_get_irq;
1605 ring->irq_put = i8xx_ring_put_irq;
1606 } else {
1607 ring->irq_get = i9xx_ring_get_irq;
1608 ring->irq_put = i9xx_ring_put_irq;
1609 }
28f0cbf7 1610 ring->irq_enable_mask = I915_USER_INTERRUPT;
59465b5f 1611 ring->write_tail = ring_write_tail;
fb3256da
DV
1612 if (INTEL_INFO(dev)->gen >= 4)
1613 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1614 else if (IS_I830(dev) || IS_845G(dev))
1615 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1616 else
1617 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
59465b5f
DV
1618 ring->init = init_render_ring;
1619 ring->cleanup = render_ring_cleanup;
e8616b6c
CW
1620
1621 ring->dev = dev;
1622 INIT_LIST_HEAD(&ring->active_list);
1623 INIT_LIST_HEAD(&ring->request_list);
e8616b6c
CW
1624
1625 ring->size = size;
1626 ring->effective_size = ring->size;
17f10fdc 1627 if (IS_I830(ring->dev) || IS_845G(ring->dev))
e8616b6c
CW
1628 ring->effective_size -= 128;
1629
4225d0f2
DV
1630 ring->virtual_start = ioremap_wc(start, size);
1631 if (ring->virtual_start == NULL) {
e8616b6c
CW
1632 DRM_ERROR("can not ioremap virtual address for"
1633 " ring buffer\n");
1634 return -ENOMEM;
1635 }
1636
6b8294a4
CW
1637 if (!I915_NEED_GFX_HWS(dev)) {
1638 ret = init_phys_hws_pga(ring);
1639 if (ret)
1640 return ret;
1641 }
1642
e8616b6c
CW
1643 return 0;
1644}
1645
5c1143bb
XH
1646int intel_init_bsd_ring_buffer(struct drm_device *dev)
1647{
1648 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 1649 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
5c1143bb 1650
58fa3835
DV
1651 ring->name = "bsd ring";
1652 ring->id = VCS;
1653
0fd2c201 1654 ring->write_tail = ring_write_tail;
58fa3835
DV
1655 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1656 ring->mmio_base = GEN6_BSD_RING_BASE;
0fd2c201
DV
1657 /* gen6 bsd needs a special wa for tail updates */
1658 if (IS_GEN6(dev))
1659 ring->write_tail = gen6_bsd_ring_write_tail;
58fa3835
DV
1660 ring->flush = gen6_ring_flush;
1661 ring->add_request = gen6_add_request;
1662 ring->get_seqno = gen6_ring_get_seqno;
1663 ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
1664 ring->irq_get = gen6_ring_get_irq;
1665 ring->irq_put = gen6_ring_put_irq;
1666 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
686cb5f9 1667 ring->sync_to = gen6_ring_sync;
58fa3835
DV
1668 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
1669 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
1670 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
1671 ring->signal_mbox[0] = GEN6_RVSYNC;
1672 ring->signal_mbox[1] = GEN6_BVSYNC;
1673 } else {
1674 ring->mmio_base = BSD_RING_BASE;
58fa3835 1675 ring->flush = bsd_ring_flush;
8620a3a9 1676 ring->add_request = i9xx_add_request;
58fa3835 1677 ring->get_seqno = ring_get_seqno;
e48d8634 1678 if (IS_GEN5(dev)) {
e3670319 1679 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
e48d8634
DV
1680 ring->irq_get = gen5_ring_get_irq;
1681 ring->irq_put = gen5_ring_put_irq;
1682 } else {
e3670319 1683 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
e48d8634
DV
1684 ring->irq_get = i9xx_ring_get_irq;
1685 ring->irq_put = i9xx_ring_put_irq;
1686 }
fb3256da 1687 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
58fa3835
DV
1688 }
1689 ring->init = init_ring_common;
1690
1ec14ad3 1691 return intel_init_ring_buffer(dev, ring);
5c1143bb 1692}
549f7365
CW
1693
1694int intel_init_blt_ring_buffer(struct drm_device *dev)
1695{
1696 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 1697 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
549f7365 1698
3535d9dd
DV
1699 ring->name = "blitter ring";
1700 ring->id = BCS;
1701
1702 ring->mmio_base = BLT_RING_BASE;
1703 ring->write_tail = ring_write_tail;
1704 ring->flush = blt_ring_flush;
1705 ring->add_request = gen6_add_request;
1706 ring->get_seqno = gen6_ring_get_seqno;
1707 ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
1708 ring->irq_get = gen6_ring_get_irq;
1709 ring->irq_put = gen6_ring_put_irq;
1710 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
686cb5f9 1711 ring->sync_to = gen6_ring_sync;
3535d9dd
DV
1712 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
1713 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
1714 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
1715 ring->signal_mbox[0] = GEN6_RBSYNC;
1716 ring->signal_mbox[1] = GEN6_VBSYNC;
1717 ring->init = init_ring_common;
549f7365 1718
1ec14ad3 1719 return intel_init_ring_buffer(dev, ring);
549f7365 1720}
a7b9761d
CW
1721
1722int
1723intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
1724{
1725 int ret;
1726
1727 if (!ring->gpu_caches_dirty)
1728 return 0;
1729
1730 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
1731 if (ret)
1732 return ret;
1733
1734 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
1735
1736 ring->gpu_caches_dirty = false;
1737 return 0;
1738}
1739
1740int
1741intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
1742{
1743 uint32_t flush_domains;
1744 int ret;
1745
1746 flush_domains = 0;
1747 if (ring->gpu_caches_dirty)
1748 flush_domains = I915_GEM_GPU_DOMAINS;
1749
1750 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1751 if (ret)
1752 return ret;
1753
1754 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1755
1756 ring->gpu_caches_dirty = false;
1757 return 0;
1758}
This page took 0.330338 seconds and 5 git commands to generate.