Merge branch 'libnvdimm-fixes' of git://git.kernel.org/pub/scm/linux/kernel/git/nvdim...
[deliverable/linux.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
de750e4c 7 * Copyright (C) 2005-2014 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
a6b7a407 28#include <linux/interrupt.h>
1da177e4
LT
29#include <linux/ioport.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ethtool.h>
3110f5f5 35#include <linux/mdio.h>
1da177e4 36#include <linux/mii.h>
158d7abd 37#include <linux/phy.h>
a9daf367 38#include <linux/brcmphy.h>
e565eec3 39#include <linux/if.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
7e6c63f0 47#include <linux/ssb/ssb_driver_gige.h>
aed93e0b
MC
48#include <linux/hwmon.h>
49#include <linux/hwmon-sysfs.h>
1da177e4
LT
50
51#include <net/checksum.h>
c9bdd4b5 52#include <net/ip.h>
1da177e4 53
27fd9de8 54#include <linux/io.h>
1da177e4 55#include <asm/byteorder.h>
27fd9de8 56#include <linux/uaccess.h>
1da177e4 57
be947307
MC
58#include <uapi/linux/net_tstamp.h>
59#include <linux/ptp_clock_kernel.h>
60
49b6e95f 61#ifdef CONFIG_SPARC
1da177e4 62#include <asm/idprom.h>
49b6e95f 63#include <asm/prom.h>
1da177e4
LT
64#endif
65
63532394
MC
66#define BAR_0 0
67#define BAR_2 2
68
1da177e4
LT
69#include "tg3.h"
70
63c3a66f
JP
71/* Functions & macros to verify TG3_FLAGS types */
72
73static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 return test_bit(flag, bits);
76}
77
78static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 set_bit(flag, bits);
81}
82
83static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
84{
85 clear_bit(flag, bits);
86}
87
88#define tg3_flag(tp, flag) \
89 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
90#define tg3_flag_set(tp, flag) \
91 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
92#define tg3_flag_clear(tp, flag) \
93 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
94
1da177e4 95#define DRV_MODULE_NAME "tg3"
6867c843 96#define TG3_MAJ_NUM 3
de750e4c 97#define TG3_MIN_NUM 137
6867c843
MC
98#define DRV_MODULE_VERSION \
99 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
de750e4c 100#define DRV_MODULE_RELDATE "May 11, 2014"
1da177e4 101
fd6d3f0e
MC
102#define RESET_KIND_SHUTDOWN 0
103#define RESET_KIND_INIT 1
104#define RESET_KIND_SUSPEND 2
105
1da177e4
LT
106#define TG3_DEF_RX_MODE 0
107#define TG3_DEF_TX_MODE 0
108#define TG3_DEF_MSG_ENABLE \
109 (NETIF_MSG_DRV | \
110 NETIF_MSG_PROBE | \
111 NETIF_MSG_LINK | \
112 NETIF_MSG_TIMER | \
113 NETIF_MSG_IFDOWN | \
114 NETIF_MSG_IFUP | \
115 NETIF_MSG_RX_ERR | \
116 NETIF_MSG_TX_ERR)
117
520b2756
MC
118#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
119
1da177e4
LT
120/* length of time before we decide the hardware is borked,
121 * and dev->tx_timeout() should be called to fix the problem
122 */
63c3a66f 123
1da177e4
LT
124#define TG3_TX_TIMEOUT (5 * HZ)
125
126/* hardware minimum and maximum for a single frame's data payload */
127#define TG3_MIN_MTU 60
128#define TG3_MAX_MTU(tp) \
63c3a66f 129 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
130
131/* These numbers seem to be hard coded in the NIC firmware somehow.
132 * You can't change the ring sizes, but you can change where you place
133 * them in the NIC onboard memory.
134 */
7cb32cf2 135#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 136 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 137 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 138#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 139#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 140 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 141 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
142#define TG3_DEF_RX_JUMBO_RING_PENDING 100
143
144/* Do not place this n-ring entries value into the tp struct itself,
145 * we really want to expose these constants to GCC so that modulo et
146 * al. operations are done with shifts and masks instead of with
147 * hw multiply/modulo instructions. Another solution would be to
148 * replace things like '% foo' with '& (foo - 1)'.
149 */
1da177e4
LT
150
151#define TG3_TX_RING_SIZE 512
152#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
153
2c49a44d
MC
154#define TG3_RX_STD_RING_BYTES(tp) \
155 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
156#define TG3_RX_JMB_RING_BYTES(tp) \
157 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
158#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 159 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
160#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
161 TG3_TX_RING_SIZE)
1da177e4
LT
162#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
163
287be12e
MC
164#define TG3_DMA_BYTE_ENAB 64
165
166#define TG3_RX_STD_DMA_SZ 1536
167#define TG3_RX_JMB_DMA_SZ 9046
168
169#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
170
171#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
172#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 173
2c49a44d
MC
174#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
175 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 176
2c49a44d
MC
177#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
178 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 179
d2757fc4
MC
180/* Due to a hardware bug, the 5701 can only DMA to memory addresses
181 * that are at least dword aligned when used in PCIX mode. The driver
182 * works around this bug by double copying the packet. This workaround
183 * is built into the normal double copy length check for efficiency.
184 *
185 * However, the double copy is only necessary on those architectures
186 * where unaligned memory accesses are inefficient. For those architectures
187 * where unaligned memory accesses incur little penalty, we can reintegrate
188 * the 5701 in the normal rx path. Doing so saves a device structure
189 * dereference by hardcoding the double copy threshold in place.
190 */
191#define TG3_RX_COPY_THRESHOLD 256
192#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
193 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
194#else
195 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
196#endif
197
81389f57
MC
198#if (NET_IP_ALIGN != 0)
199#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
200#else
9205fd9c 201#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
202#endif
203
1da177e4 204/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 205#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 206#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 207#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 208
ad829268
MC
209#define TG3_RAW_IP_ALIGN 2
210
e565eec3
MC
211#define TG3_MAX_UCAST_ADDR(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 3)
212#define TG3_UCAST_ADDR_IDX(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 1)
213
c6cdf436 214#define TG3_FW_UPDATE_TIMEOUT_SEC 5
21f7638e 215#define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
c6cdf436 216
077f849d 217#define FIRMWARE_TG3 "tigon/tg3.bin"
c4dab506 218#define FIRMWARE_TG357766 "tigon/tg357766.bin"
077f849d
JSR
219#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
220#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
221
229b1ad1 222static char version[] =
05dbe005 223 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
224
225MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
226MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
227MODULE_LICENSE("GPL");
228MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
229MODULE_FIRMWARE(FIRMWARE_TG3);
230MODULE_FIRMWARE(FIRMWARE_TG3TSO);
231MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
232
1da177e4
LT
233static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
234module_param(tg3_debug, int, 0);
235MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
236
3d567e0e
NNS
237#define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
238#define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
239
9baa3c34 240static const struct pci_device_id tg3_pci_tbl[] = {
13185217
HK
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
3d567e0e
NNS
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
260 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
261 TG3_DRV_DATA_FLAG_5705_10_100},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
263 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
264 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
3d567e0e
NNS
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
267 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
268 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
7e6c63f0 271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
13185217 272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217 273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
3d567e0e
NNS
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
275 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
3d567e0e
NNS
280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
281 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
3d567e0e
NNS
289 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
290 PCI_VENDOR_ID_LENOVO,
291 TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
292 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217 293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
3d567e0e
NNS
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
295 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
301 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
302 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
303 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
304 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
305 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
306 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 307 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
308 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
309 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
310 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
311 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
312 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
313 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
3d567e0e
NNS
314 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
315 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
316 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
317 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
318 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
319 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
321d32a0
MC
320 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
321 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
3d567e0e
NNS
322 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
323 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
5e7ccf20 324 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6 325 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
79d49695 326 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
5001e2f6 327 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
328 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
329 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
330 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
331 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
3d567e0e
NNS
332 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
333 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
334 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
335 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
302b500b 336 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 337 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
02eca3f5 338 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
d3f677af 339 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
c86a8560
MC
340 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
341 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
342 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
68273712
NS
343 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57764)},
344 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57767)},
345 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57787)},
346 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57782)},
347 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57786)},
13185217
HK
348 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
349 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
350 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
351 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
352 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
353 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
354 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 355 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 356 {}
1da177e4
LT
357};
358
359MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
360
50da859d 361static const struct {
1da177e4 362 const char string[ETH_GSTRING_LEN];
48fa55a0 363} ethtool_stats_keys[] = {
1da177e4
LT
364 { "rx_octets" },
365 { "rx_fragments" },
366 { "rx_ucast_packets" },
367 { "rx_mcast_packets" },
368 { "rx_bcast_packets" },
369 { "rx_fcs_errors" },
370 { "rx_align_errors" },
371 { "rx_xon_pause_rcvd" },
372 { "rx_xoff_pause_rcvd" },
373 { "rx_mac_ctrl_rcvd" },
374 { "rx_xoff_entered" },
375 { "rx_frame_too_long_errors" },
376 { "rx_jabbers" },
377 { "rx_undersize_packets" },
378 { "rx_in_length_errors" },
379 { "rx_out_length_errors" },
380 { "rx_64_or_less_octet_packets" },
381 { "rx_65_to_127_octet_packets" },
382 { "rx_128_to_255_octet_packets" },
383 { "rx_256_to_511_octet_packets" },
384 { "rx_512_to_1023_octet_packets" },
385 { "rx_1024_to_1522_octet_packets" },
386 { "rx_1523_to_2047_octet_packets" },
387 { "rx_2048_to_4095_octet_packets" },
388 { "rx_4096_to_8191_octet_packets" },
389 { "rx_8192_to_9022_octet_packets" },
390
391 { "tx_octets" },
392 { "tx_collisions" },
393
394 { "tx_xon_sent" },
395 { "tx_xoff_sent" },
396 { "tx_flow_control" },
397 { "tx_mac_errors" },
398 { "tx_single_collisions" },
399 { "tx_mult_collisions" },
400 { "tx_deferred" },
401 { "tx_excessive_collisions" },
402 { "tx_late_collisions" },
403 { "tx_collide_2times" },
404 { "tx_collide_3times" },
405 { "tx_collide_4times" },
406 { "tx_collide_5times" },
407 { "tx_collide_6times" },
408 { "tx_collide_7times" },
409 { "tx_collide_8times" },
410 { "tx_collide_9times" },
411 { "tx_collide_10times" },
412 { "tx_collide_11times" },
413 { "tx_collide_12times" },
414 { "tx_collide_13times" },
415 { "tx_collide_14times" },
416 { "tx_collide_15times" },
417 { "tx_ucast_packets" },
418 { "tx_mcast_packets" },
419 { "tx_bcast_packets" },
420 { "tx_carrier_sense_errors" },
421 { "tx_discards" },
422 { "tx_errors" },
423
424 { "dma_writeq_full" },
425 { "dma_write_prioq_full" },
426 { "rxbds_empty" },
427 { "rx_discards" },
428 { "rx_errors" },
429 { "rx_threshold_hit" },
430
431 { "dma_readq_full" },
432 { "dma_read_prioq_full" },
433 { "tx_comp_queue_full" },
434
435 { "ring_set_send_prod_index" },
436 { "ring_status_update" },
437 { "nic_irqs" },
438 { "nic_avoided_irqs" },
4452d099
MC
439 { "nic_tx_threshold_hit" },
440
441 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
442};
443
48fa55a0 444#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
93df8b8f
NNS
445#define TG3_NVRAM_TEST 0
446#define TG3_LINK_TEST 1
447#define TG3_REGISTER_TEST 2
448#define TG3_MEMORY_TEST 3
449#define TG3_MAC_LOOPB_TEST 4
450#define TG3_PHY_LOOPB_TEST 5
451#define TG3_EXT_LOOPB_TEST 6
452#define TG3_INTERRUPT_TEST 7
48fa55a0
MC
453
454
50da859d 455static const struct {
4cafd3f5 456 const char string[ETH_GSTRING_LEN];
48fa55a0 457} ethtool_test_keys[] = {
93df8b8f
NNS
458 [TG3_NVRAM_TEST] = { "nvram test (online) " },
459 [TG3_LINK_TEST] = { "link test (online) " },
460 [TG3_REGISTER_TEST] = { "register test (offline)" },
461 [TG3_MEMORY_TEST] = { "memory test (offline)" },
462 [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
463 [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
464 [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
465 [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
4cafd3f5
MC
466};
467
48fa55a0
MC
468#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
469
470
b401e9e2
MC
471static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
472{
473 writel(val, tp->regs + off);
474}
475
476static u32 tg3_read32(struct tg3 *tp, u32 off)
477{
de6f31eb 478 return readl(tp->regs + off);
b401e9e2
MC
479}
480
0d3031d9
MC
481static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
482{
483 writel(val, tp->aperegs + off);
484}
485
486static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
487{
de6f31eb 488 return readl(tp->aperegs + off);
0d3031d9
MC
489}
490
1da177e4
LT
491static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
492{
6892914f
MC
493 unsigned long flags;
494
495 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
496 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
497 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 498 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
499}
500
501static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
502{
503 writel(val, tp->regs + off);
504 readl(tp->regs + off);
1da177e4
LT
505}
506
6892914f 507static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 508{
6892914f
MC
509 unsigned long flags;
510 u32 val;
511
512 spin_lock_irqsave(&tp->indirect_lock, flags);
513 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
514 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
515 spin_unlock_irqrestore(&tp->indirect_lock, flags);
516 return val;
517}
518
519static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
520{
521 unsigned long flags;
522
523 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
524 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
525 TG3_64BIT_REG_LOW, val);
526 return;
527 }
66711e66 528 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
529 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
530 TG3_64BIT_REG_LOW, val);
531 return;
1da177e4 532 }
6892914f
MC
533
534 spin_lock_irqsave(&tp->indirect_lock, flags);
535 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
536 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
537 spin_unlock_irqrestore(&tp->indirect_lock, flags);
538
539 /* In indirect mode when disabling interrupts, we also need
540 * to clear the interrupt bit in the GRC local ctrl register.
541 */
542 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
543 (val == 0x1)) {
544 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
545 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
546 }
547}
548
549static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
550{
551 unsigned long flags;
552 u32 val;
553
554 spin_lock_irqsave(&tp->indirect_lock, flags);
555 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
556 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
557 spin_unlock_irqrestore(&tp->indirect_lock, flags);
558 return val;
559}
560
b401e9e2
MC
561/* usec_wait specifies the wait time in usec when writing to certain registers
562 * where it is unsafe to read back the register without some delay.
563 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
564 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
565 */
566static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 567{
63c3a66f 568 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
569 /* Non-posted methods */
570 tp->write32(tp, off, val);
571 else {
572 /* Posted method */
573 tg3_write32(tp, off, val);
574 if (usec_wait)
575 udelay(usec_wait);
576 tp->read32(tp, off);
577 }
578 /* Wait again after the read for the posted method to guarantee that
579 * the wait time is met.
580 */
581 if (usec_wait)
582 udelay(usec_wait);
1da177e4
LT
583}
584
09ee929c
MC
585static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
586{
587 tp->write32_mbox(tp, off, val);
7e6c63f0
HM
588 if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
589 (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
590 !tg3_flag(tp, ICH_WORKAROUND)))
6892914f 591 tp->read32_mbox(tp, off);
09ee929c
MC
592}
593
20094930 594static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
595{
596 void __iomem *mbox = tp->regs + off;
597 writel(val, mbox);
63c3a66f 598 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 599 writel(val, mbox);
7e6c63f0
HM
600 if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
601 tg3_flag(tp, FLUSH_POSTED_WRITES))
1da177e4
LT
602 readl(mbox);
603}
604
b5d3772c
MC
605static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
606{
de6f31eb 607 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
608}
609
610static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
611{
612 writel(val, tp->regs + off + GRCMBOX_BASE);
613}
614
c6cdf436 615#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 616#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
617#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
618#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
619#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 620
c6cdf436
MC
621#define tw32(reg, val) tp->write32(tp, reg, val)
622#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
623#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
624#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
625
626static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
627{
6892914f
MC
628 unsigned long flags;
629
4153577a 630 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
631 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
632 return;
633
6892914f 634 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 635 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
636 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
637 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 638
bbadf503
MC
639 /* Always leave this as zero. */
640 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
641 } else {
642 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
643 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 644
bbadf503
MC
645 /* Always leave this as zero. */
646 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
647 }
648 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
649}
650
1da177e4
LT
651static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
652{
6892914f
MC
653 unsigned long flags;
654
4153577a 655 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
656 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
657 *val = 0;
658 return;
659 }
660
6892914f 661 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 662 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
663 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
664 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 665
bbadf503
MC
666 /* Always leave this as zero. */
667 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
668 } else {
669 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
670 *val = tr32(TG3PCI_MEM_WIN_DATA);
671
672 /* Always leave this as zero. */
673 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
674 }
6892914f 675 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
676}
677
0d3031d9
MC
678static void tg3_ape_lock_init(struct tg3 *tp)
679{
680 int i;
6f5c8f83 681 u32 regbase, bit;
f92d9dc1 682
4153577a 683 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
684 regbase = TG3_APE_LOCK_GRANT;
685 else
686 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
687
688 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
689 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
690 switch (i) {
691 case TG3_APE_LOCK_PHY0:
692 case TG3_APE_LOCK_PHY1:
693 case TG3_APE_LOCK_PHY2:
694 case TG3_APE_LOCK_PHY3:
695 bit = APE_LOCK_GRANT_DRIVER;
696 break;
697 default:
698 if (!tp->pci_fn)
699 bit = APE_LOCK_GRANT_DRIVER;
700 else
701 bit = 1 << tp->pci_fn;
702 }
703 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
704 }
705
0d3031d9
MC
706}
707
708static int tg3_ape_lock(struct tg3 *tp, int locknum)
709{
710 int i, off;
711 int ret = 0;
6f5c8f83 712 u32 status, req, gnt, bit;
0d3031d9 713
63c3a66f 714 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
715 return 0;
716
717 switch (locknum) {
6f5c8f83 718 case TG3_APE_LOCK_GPIO:
4153577a 719 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 720 return 0;
33f401ae
MC
721 case TG3_APE_LOCK_GRC:
722 case TG3_APE_LOCK_MEM:
78f94dc7
MC
723 if (!tp->pci_fn)
724 bit = APE_LOCK_REQ_DRIVER;
725 else
726 bit = 1 << tp->pci_fn;
33f401ae 727 break;
8151ad57
MC
728 case TG3_APE_LOCK_PHY0:
729 case TG3_APE_LOCK_PHY1:
730 case TG3_APE_LOCK_PHY2:
731 case TG3_APE_LOCK_PHY3:
732 bit = APE_LOCK_REQ_DRIVER;
733 break;
33f401ae
MC
734 default:
735 return -EINVAL;
0d3031d9
MC
736 }
737
4153577a 738 if (tg3_asic_rev(tp) == ASIC_REV_5761) {
f92d9dc1
MC
739 req = TG3_APE_LOCK_REQ;
740 gnt = TG3_APE_LOCK_GRANT;
741 } else {
742 req = TG3_APE_PER_LOCK_REQ;
743 gnt = TG3_APE_PER_LOCK_GRANT;
744 }
745
0d3031d9
MC
746 off = 4 * locknum;
747
6f5c8f83 748 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
749
750 /* Wait for up to 1 millisecond to acquire lock. */
751 for (i = 0; i < 100; i++) {
f92d9dc1 752 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 753 if (status == bit)
0d3031d9 754 break;
6d446ec3
GS
755 if (pci_channel_offline(tp->pdev))
756 break;
757
0d3031d9
MC
758 udelay(10);
759 }
760
6f5c8f83 761 if (status != bit) {
0d3031d9 762 /* Revoke the lock request. */
6f5c8f83 763 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
764 ret = -EBUSY;
765 }
766
767 return ret;
768}
769
770static void tg3_ape_unlock(struct tg3 *tp, int locknum)
771{
6f5c8f83 772 u32 gnt, bit;
0d3031d9 773
63c3a66f 774 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
775 return;
776
777 switch (locknum) {
6f5c8f83 778 case TG3_APE_LOCK_GPIO:
4153577a 779 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 780 return;
33f401ae
MC
781 case TG3_APE_LOCK_GRC:
782 case TG3_APE_LOCK_MEM:
78f94dc7
MC
783 if (!tp->pci_fn)
784 bit = APE_LOCK_GRANT_DRIVER;
785 else
786 bit = 1 << tp->pci_fn;
33f401ae 787 break;
8151ad57
MC
788 case TG3_APE_LOCK_PHY0:
789 case TG3_APE_LOCK_PHY1:
790 case TG3_APE_LOCK_PHY2:
791 case TG3_APE_LOCK_PHY3:
792 bit = APE_LOCK_GRANT_DRIVER;
793 break;
33f401ae
MC
794 default:
795 return;
0d3031d9
MC
796 }
797
4153577a 798 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
799 gnt = TG3_APE_LOCK_GRANT;
800 else
801 gnt = TG3_APE_PER_LOCK_GRANT;
802
6f5c8f83 803 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
804}
805
b65a372b 806static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
fd6d3f0e 807{
fd6d3f0e
MC
808 u32 apedata;
809
b65a372b
MC
810 while (timeout_us) {
811 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
812 return -EBUSY;
813
814 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
815 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
816 break;
817
818 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
819
820 udelay(10);
821 timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
822 }
823
824 return timeout_us ? 0 : -EBUSY;
825}
826
cf8d55ae
MC
827static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
828{
829 u32 i, apedata;
830
831 for (i = 0; i < timeout_us / 10; i++) {
832 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
833
834 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
835 break;
836
837 udelay(10);
838 }
839
840 return i == timeout_us / 10;
841}
842
86449944
MC
843static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
844 u32 len)
cf8d55ae
MC
845{
846 int err;
847 u32 i, bufoff, msgoff, maxlen, apedata;
848
849 if (!tg3_flag(tp, APE_HAS_NCSI))
850 return 0;
851
852 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
853 if (apedata != APE_SEG_SIG_MAGIC)
854 return -ENODEV;
855
856 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
857 if (!(apedata & APE_FW_STATUS_READY))
858 return -EAGAIN;
859
860 bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
861 TG3_APE_SHMEM_BASE;
862 msgoff = bufoff + 2 * sizeof(u32);
863 maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
864
865 while (len) {
866 u32 length;
867
868 /* Cap xfer sizes to scratchpad limits. */
869 length = (len > maxlen) ? maxlen : len;
870 len -= length;
871
872 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
873 if (!(apedata & APE_FW_STATUS_READY))
874 return -EAGAIN;
875
876 /* Wait for up to 1 msec for APE to service previous event. */
877 err = tg3_ape_event_lock(tp, 1000);
878 if (err)
879 return err;
880
881 apedata = APE_EVENT_STATUS_DRIVER_EVNT |
882 APE_EVENT_STATUS_SCRTCHPD_READ |
883 APE_EVENT_STATUS_EVENT_PENDING;
884 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
885
886 tg3_ape_write32(tp, bufoff, base_off);
887 tg3_ape_write32(tp, bufoff + sizeof(u32), length);
888
889 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
890 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
891
892 base_off += length;
893
894 if (tg3_ape_wait_for_event(tp, 30000))
895 return -EAGAIN;
896
897 for (i = 0; length; i += 4, length -= 4) {
898 u32 val = tg3_ape_read32(tp, msgoff + i);
899 memcpy(data, &val, sizeof(u32));
900 data++;
901 }
902 }
903
904 return 0;
905}
906
b65a372b
MC
907static int tg3_ape_send_event(struct tg3 *tp, u32 event)
908{
909 int err;
910 u32 apedata;
fd6d3f0e
MC
911
912 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
913 if (apedata != APE_SEG_SIG_MAGIC)
b65a372b 914 return -EAGAIN;
fd6d3f0e
MC
915
916 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
917 if (!(apedata & APE_FW_STATUS_READY))
b65a372b 918 return -EAGAIN;
fd6d3f0e
MC
919
920 /* Wait for up to 1 millisecond for APE to service previous event. */
b65a372b
MC
921 err = tg3_ape_event_lock(tp, 1000);
922 if (err)
923 return err;
fd6d3f0e 924
b65a372b
MC
925 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
926 event | APE_EVENT_STATUS_EVENT_PENDING);
fd6d3f0e 927
b65a372b
MC
928 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
929 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
fd6d3f0e 930
b65a372b 931 return 0;
fd6d3f0e
MC
932}
933
934static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
935{
936 u32 event;
937 u32 apedata;
938
939 if (!tg3_flag(tp, ENABLE_APE))
940 return;
941
942 switch (kind) {
943 case RESET_KIND_INIT:
944 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
945 APE_HOST_SEG_SIG_MAGIC);
946 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
947 APE_HOST_SEG_LEN_MAGIC);
948 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
949 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
950 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
951 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
952 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
953 APE_HOST_BEHAV_NO_PHYLOCK);
954 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
955 TG3_APE_HOST_DRVR_STATE_START);
956
957 event = APE_EVENT_STATUS_STATE_START;
958 break;
959 case RESET_KIND_SHUTDOWN:
960 /* With the interface we are currently using,
961 * APE does not track driver state. Wiping
962 * out the HOST SEGMENT SIGNATURE forces
963 * the APE to assume OS absent status.
964 */
965 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
966
967 if (device_may_wakeup(&tp->pdev->dev) &&
968 tg3_flag(tp, WOL_ENABLE)) {
969 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
970 TG3_APE_HOST_WOL_SPEED_AUTO);
971 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
972 } else
973 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
974
975 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
976
977 event = APE_EVENT_STATUS_STATE_UNLOAD;
978 break;
fd6d3f0e
MC
979 default:
980 return;
981 }
982
983 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
984
985 tg3_ape_send_event(tp, event);
986}
987
1da177e4
LT
988static void tg3_disable_ints(struct tg3 *tp)
989{
89aeb3bc
MC
990 int i;
991
1da177e4
LT
992 tw32(TG3PCI_MISC_HOST_CTRL,
993 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
994 for (i = 0; i < tp->irq_max; i++)
995 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
996}
997
1da177e4
LT
998static void tg3_enable_ints(struct tg3 *tp)
999{
89aeb3bc 1000 int i;
89aeb3bc 1001
bbe832c0
MC
1002 tp->irq_sync = 0;
1003 wmb();
1004
1da177e4
LT
1005 tw32(TG3PCI_MISC_HOST_CTRL,
1006 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 1007
f89f38b8 1008 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
1009 for (i = 0; i < tp->irq_cnt; i++) {
1010 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 1011
898a56f8 1012 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 1013 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 1014 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 1015
f89f38b8 1016 tp->coal_now |= tnapi->coal_now;
89aeb3bc 1017 }
f19af9c2
MC
1018
1019 /* Force an initial interrupt */
63c3a66f 1020 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
1021 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
1022 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
1023 else
f89f38b8
MC
1024 tw32(HOSTCC_MODE, tp->coal_now);
1025
1026 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
1027}
1028
17375d25 1029static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 1030{
17375d25 1031 struct tg3 *tp = tnapi->tp;
898a56f8 1032 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
1033 unsigned int work_exists = 0;
1034
1035 /* check for phy events */
63c3a66f 1036 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
1037 if (sblk->status & SD_STATUS_LINK_CHG)
1038 work_exists = 1;
1039 }
f891ea16
MC
1040
1041 /* check for TX work to do */
1042 if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
1043 work_exists = 1;
1044
1045 /* check for RX work to do */
1046 if (tnapi->rx_rcb_prod_idx &&
8d9d7cfc 1047 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
1048 work_exists = 1;
1049
1050 return work_exists;
1051}
1052
17375d25 1053/* tg3_int_reenable
04237ddd
MC
1054 * similar to tg3_enable_ints, but it accurately determines whether there
1055 * is new work pending and can return without flushing the PIO write
6aa20a22 1056 * which reenables interrupts
1da177e4 1057 */
17375d25 1058static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 1059{
17375d25
MC
1060 struct tg3 *tp = tnapi->tp;
1061
898a56f8 1062 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
1063 mmiowb();
1064
fac9b83e
DM
1065 /* When doing tagged status, this work check is unnecessary.
1066 * The last_tag we write above tells the chip which piece of
1067 * work we've completed.
1068 */
63c3a66f 1069 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 1070 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 1071 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
1072}
1073
1da177e4
LT
1074static void tg3_switch_clocks(struct tg3 *tp)
1075{
f6eb9b1f 1076 u32 clock_ctrl;
1da177e4
LT
1077 u32 orig_clock_ctrl;
1078
63c3a66f 1079 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
1080 return;
1081
f6eb9b1f
MC
1082 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
1083
1da177e4
LT
1084 orig_clock_ctrl = clock_ctrl;
1085 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
1086 CLOCK_CTRL_CLKRUN_OENABLE |
1087 0x1f);
1088 tp->pci_clock_ctrl = clock_ctrl;
1089
63c3a66f 1090 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 1091 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
1092 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1093 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
1094 }
1095 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
1096 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1097 clock_ctrl |
1098 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
1099 40);
1100 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1101 clock_ctrl | (CLOCK_CTRL_ALTCLK),
1102 40);
1da177e4 1103 }
b401e9e2 1104 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
1105}
1106
1107#define PHY_BUSY_LOOPS 5000
1108
5c358045
HM
1109static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
1110 u32 *val)
1da177e4
LT
1111{
1112 u32 frame_val;
1113 unsigned int loops;
1114 int ret;
1115
1116 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1117 tw32_f(MAC_MI_MODE,
1118 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1119 udelay(80);
1120 }
1121
8151ad57
MC
1122 tg3_ape_lock(tp, tp->phy_ape_lock);
1123
1da177e4
LT
1124 *val = 0x0;
1125
5c358045 1126 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1127 MI_COM_PHY_ADDR_MASK);
1128 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1129 MI_COM_REG_ADDR_MASK);
1130 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 1131
1da177e4
LT
1132 tw32_f(MAC_MI_COM, frame_val);
1133
1134 loops = PHY_BUSY_LOOPS;
1135 while (loops != 0) {
1136 udelay(10);
1137 frame_val = tr32(MAC_MI_COM);
1138
1139 if ((frame_val & MI_COM_BUSY) == 0) {
1140 udelay(5);
1141 frame_val = tr32(MAC_MI_COM);
1142 break;
1143 }
1144 loops -= 1;
1145 }
1146
1147 ret = -EBUSY;
1148 if (loops != 0) {
1149 *val = frame_val & MI_COM_DATA_MASK;
1150 ret = 0;
1151 }
1152
1153 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1154 tw32_f(MAC_MI_MODE, tp->mi_mode);
1155 udelay(80);
1156 }
1157
8151ad57
MC
1158 tg3_ape_unlock(tp, tp->phy_ape_lock);
1159
1da177e4
LT
1160 return ret;
1161}
1162
5c358045
HM
1163static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
1164{
1165 return __tg3_readphy(tp, tp->phy_addr, reg, val);
1166}
1167
1168static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
1169 u32 val)
1da177e4
LT
1170{
1171 u32 frame_val;
1172 unsigned int loops;
1173 int ret;
1174
f07e9af3 1175 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1176 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1177 return 0;
1178
1da177e4
LT
1179 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1180 tw32_f(MAC_MI_MODE,
1181 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1182 udelay(80);
1183 }
1184
8151ad57
MC
1185 tg3_ape_lock(tp, tp->phy_ape_lock);
1186
5c358045 1187 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1188 MI_COM_PHY_ADDR_MASK);
1189 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1190 MI_COM_REG_ADDR_MASK);
1191 frame_val |= (val & MI_COM_DATA_MASK);
1192 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1193
1da177e4
LT
1194 tw32_f(MAC_MI_COM, frame_val);
1195
1196 loops = PHY_BUSY_LOOPS;
1197 while (loops != 0) {
1198 udelay(10);
1199 frame_val = tr32(MAC_MI_COM);
1200 if ((frame_val & MI_COM_BUSY) == 0) {
1201 udelay(5);
1202 frame_val = tr32(MAC_MI_COM);
1203 break;
1204 }
1205 loops -= 1;
1206 }
1207
1208 ret = -EBUSY;
1209 if (loops != 0)
1210 ret = 0;
1211
1212 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1213 tw32_f(MAC_MI_MODE, tp->mi_mode);
1214 udelay(80);
1215 }
1216
8151ad57
MC
1217 tg3_ape_unlock(tp, tp->phy_ape_lock);
1218
1da177e4
LT
1219 return ret;
1220}
1221
5c358045
HM
1222static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
1223{
1224 return __tg3_writephy(tp, tp->phy_addr, reg, val);
1225}
1226
b0988c15
MC
1227static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1228{
1229 int err;
1230
1231 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1232 if (err)
1233 goto done;
1234
1235 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1236 if (err)
1237 goto done;
1238
1239 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1240 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1241 if (err)
1242 goto done;
1243
1244 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1245
1246done:
1247 return err;
1248}
1249
1250static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1251{
1252 int err;
1253
1254 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1255 if (err)
1256 goto done;
1257
1258 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1259 if (err)
1260 goto done;
1261
1262 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1263 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1264 if (err)
1265 goto done;
1266
1267 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1268
1269done:
1270 return err;
1271}
1272
1273static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1274{
1275 int err;
1276
1277 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1278 if (!err)
1279 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1280
1281 return err;
1282}
1283
1284static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1285{
1286 int err;
1287
1288 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1289 if (!err)
1290 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1291
1292 return err;
1293}
1294
15ee95c3
MC
1295static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1296{
1297 int err;
1298
1299 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1300 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1301 MII_TG3_AUXCTL_SHDWSEL_MISC);
1302 if (!err)
1303 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1304
1305 return err;
1306}
1307
b4bd2929
MC
1308static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1309{
1310 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1311 set |= MII_TG3_AUXCTL_MISC_WREN;
1312
1313 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1314}
1315
daf3ec68
NNS
1316static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
1317{
1318 u32 val;
1319 int err;
1d36ba45 1320
daf3ec68 1321 err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1d36ba45 1322
daf3ec68
NNS
1323 if (err)
1324 return err;
daf3ec68 1325
7c10ee32 1326 if (enable)
daf3ec68
NNS
1327 val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1328 else
1329 val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1330
1331 err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1332 val | MII_TG3_AUXCTL_ACTL_TX_6DB);
1333
1334 return err;
1335}
1d36ba45 1336
3ab71071
NS
1337static int tg3_phy_shdw_write(struct tg3 *tp, int reg, u32 val)
1338{
1339 return tg3_writephy(tp, MII_TG3_MISC_SHDW,
1340 reg | val | MII_TG3_MISC_SHDW_WREN);
1341}
1342
95e2869a
MC
1343static int tg3_bmcr_reset(struct tg3 *tp)
1344{
1345 u32 phy_control;
1346 int limit, err;
1347
1348 /* OK, reset it, and poll the BMCR_RESET bit until it
1349 * clears or we time out.
1350 */
1351 phy_control = BMCR_RESET;
1352 err = tg3_writephy(tp, MII_BMCR, phy_control);
1353 if (err != 0)
1354 return -EBUSY;
1355
1356 limit = 5000;
1357 while (limit--) {
1358 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1359 if (err != 0)
1360 return -EBUSY;
1361
1362 if ((phy_control & BMCR_RESET) == 0) {
1363 udelay(40);
1364 break;
1365 }
1366 udelay(10);
1367 }
d4675b52 1368 if (limit < 0)
95e2869a
MC
1369 return -EBUSY;
1370
1371 return 0;
1372}
1373
158d7abd
MC
1374static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1375{
3d16543d 1376 struct tg3 *tp = bp->priv;
158d7abd
MC
1377 u32 val;
1378
24bb4fb6 1379 spin_lock_bh(&tp->lock);
158d7abd 1380
ead2402c 1381 if (__tg3_readphy(tp, mii_id, reg, &val))
24bb4fb6
MC
1382 val = -EIO;
1383
1384 spin_unlock_bh(&tp->lock);
158d7abd
MC
1385
1386 return val;
1387}
1388
1389static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1390{
3d16543d 1391 struct tg3 *tp = bp->priv;
24bb4fb6 1392 u32 ret = 0;
158d7abd 1393
24bb4fb6 1394 spin_lock_bh(&tp->lock);
158d7abd 1395
ead2402c 1396 if (__tg3_writephy(tp, mii_id, reg, val))
24bb4fb6 1397 ret = -EIO;
158d7abd 1398
24bb4fb6
MC
1399 spin_unlock_bh(&tp->lock);
1400
1401 return ret;
158d7abd
MC
1402}
1403
9c61d6bc 1404static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1405{
1406 u32 val;
fcb389df 1407 struct phy_device *phydev;
a9daf367 1408
7f854420 1409 phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
fcb389df 1410 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1411 case PHY_ID_BCM50610:
1412 case PHY_ID_BCM50610M:
fcb389df
MC
1413 val = MAC_PHYCFG2_50610_LED_MODES;
1414 break;
6a443a0f 1415 case PHY_ID_BCMAC131:
fcb389df
MC
1416 val = MAC_PHYCFG2_AC131_LED_MODES;
1417 break;
6a443a0f 1418 case PHY_ID_RTL8211C:
fcb389df
MC
1419 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1420 break;
6a443a0f 1421 case PHY_ID_RTL8201E:
fcb389df
MC
1422 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1423 break;
1424 default:
a9daf367 1425 return;
fcb389df
MC
1426 }
1427
1428 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1429 tw32(MAC_PHYCFG2, val);
1430
1431 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1432 val &= ~(MAC_PHYCFG1_RGMII_INT |
1433 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1434 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1435 tw32(MAC_PHYCFG1, val);
1436
1437 return;
1438 }
1439
63c3a66f 1440 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1441 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1442 MAC_PHYCFG2_FMODE_MASK_MASK |
1443 MAC_PHYCFG2_GMODE_MASK_MASK |
1444 MAC_PHYCFG2_ACT_MASK_MASK |
1445 MAC_PHYCFG2_QUAL_MASK_MASK |
1446 MAC_PHYCFG2_INBAND_ENABLE;
1447
1448 tw32(MAC_PHYCFG2, val);
a9daf367 1449
bb85fbb6
MC
1450 val = tr32(MAC_PHYCFG1);
1451 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1452 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1453 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1454 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1455 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1456 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1457 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1458 }
bb85fbb6
MC
1459 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1460 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1461 tw32(MAC_PHYCFG1, val);
a9daf367 1462
a9daf367
MC
1463 val = tr32(MAC_EXT_RGMII_MODE);
1464 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1465 MAC_RGMII_MODE_RX_QUALITY |
1466 MAC_RGMII_MODE_RX_ACTIVITY |
1467 MAC_RGMII_MODE_RX_ENG_DET |
1468 MAC_RGMII_MODE_TX_ENABLE |
1469 MAC_RGMII_MODE_TX_LOWPWR |
1470 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1471 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1472 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1473 val |= MAC_RGMII_MODE_RX_INT_B |
1474 MAC_RGMII_MODE_RX_QUALITY |
1475 MAC_RGMII_MODE_RX_ACTIVITY |
1476 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1477 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1478 val |= MAC_RGMII_MODE_TX_ENABLE |
1479 MAC_RGMII_MODE_TX_LOWPWR |
1480 MAC_RGMII_MODE_TX_RESET;
1481 }
1482 tw32(MAC_EXT_RGMII_MODE, val);
1483}
1484
158d7abd
MC
1485static void tg3_mdio_start(struct tg3 *tp)
1486{
158d7abd
MC
1487 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1488 tw32_f(MAC_MI_MODE, tp->mi_mode);
1489 udelay(80);
a9daf367 1490
63c3a66f 1491 if (tg3_flag(tp, MDIOBUS_INITED) &&
4153577a 1492 tg3_asic_rev(tp) == ASIC_REV_5785)
9ea4818d
MC
1493 tg3_mdio_config_5785(tp);
1494}
1495
1496static int tg3_mdio_init(struct tg3 *tp)
1497{
1498 int i;
1499 u32 reg;
1500 struct phy_device *phydev;
1501
63c3a66f 1502 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1503 u32 is_serdes;
882e9793 1504
69f11c99 1505 tp->phy_addr = tp->pci_fn + 1;
882e9793 1506
4153577a 1507 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
d1ec96af
MC
1508 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1509 else
1510 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1511 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1512 if (is_serdes)
1513 tp->phy_addr += 7;
ee002b64
HM
1514 } else if (tg3_flag(tp, IS_SSB_CORE) && tg3_flag(tp, ROBOSWITCH)) {
1515 int addr;
1516
1517 addr = ssb_gige_get_phyaddr(tp->pdev);
1518 if (addr < 0)
1519 return addr;
1520 tp->phy_addr = addr;
882e9793 1521 } else
3f0e3ad7 1522 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1523
158d7abd
MC
1524 tg3_mdio_start(tp);
1525
63c3a66f 1526 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1527 return 0;
1528
298cf9be
LB
1529 tp->mdio_bus = mdiobus_alloc();
1530 if (tp->mdio_bus == NULL)
1531 return -ENOMEM;
158d7abd 1532
298cf9be
LB
1533 tp->mdio_bus->name = "tg3 mdio bus";
1534 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1535 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1536 tp->mdio_bus->priv = tp;
1537 tp->mdio_bus->parent = &tp->pdev->dev;
1538 tp->mdio_bus->read = &tg3_mdio_read;
1539 tp->mdio_bus->write = &tg3_mdio_write;
ead2402c 1540 tp->mdio_bus->phy_mask = ~(1 << tp->phy_addr);
158d7abd
MC
1541
1542 /* The bus registration will look for all the PHYs on the mdio bus.
1543 * Unfortunately, it does not ensure the PHY is powered up before
1544 * accessing the PHY ID registers. A chip reset is the
1545 * quickest way to bring the device back to an operational state..
1546 */
1547 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1548 tg3_bmcr_reset(tp);
1549
298cf9be 1550 i = mdiobus_register(tp->mdio_bus);
a9daf367 1551 if (i) {
ab96b241 1552 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1553 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1554 return i;
1555 }
158d7abd 1556
7f854420 1557 phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
a9daf367 1558
9c61d6bc 1559 if (!phydev || !phydev->drv) {
ab96b241 1560 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1561 mdiobus_unregister(tp->mdio_bus);
1562 mdiobus_free(tp->mdio_bus);
1563 return -ENODEV;
1564 }
1565
1566 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1567 case PHY_ID_BCM57780:
321d32a0 1568 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1569 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1570 break;
6a443a0f
MC
1571 case PHY_ID_BCM50610:
1572 case PHY_ID_BCM50610M:
32e5a8d6 1573 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1574 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1575 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1576 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1577 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1578 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1579 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1580 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1581 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1582 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1583 /* fallthru */
6a443a0f 1584 case PHY_ID_RTL8211C:
fcb389df 1585 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1586 break;
6a443a0f
MC
1587 case PHY_ID_RTL8201E:
1588 case PHY_ID_BCMAC131:
a9daf367 1589 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1590 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1591 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1592 break;
1593 }
1594
63c3a66f 1595 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc 1596
4153577a 1597 if (tg3_asic_rev(tp) == ASIC_REV_5785)
9c61d6bc 1598 tg3_mdio_config_5785(tp);
a9daf367
MC
1599
1600 return 0;
158d7abd
MC
1601}
1602
1603static void tg3_mdio_fini(struct tg3 *tp)
1604{
63c3a66f
JP
1605 if (tg3_flag(tp, MDIOBUS_INITED)) {
1606 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1607 mdiobus_unregister(tp->mdio_bus);
1608 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1609 }
1610}
1611
4ba526ce
MC
1612/* tp->lock is held. */
1613static inline void tg3_generate_fw_event(struct tg3 *tp)
1614{
1615 u32 val;
1616
1617 val = tr32(GRC_RX_CPU_EVENT);
1618 val |= GRC_RX_CPU_DRIVER_EVENT;
1619 tw32_f(GRC_RX_CPU_EVENT, val);
1620
1621 tp->last_event_jiffies = jiffies;
1622}
1623
1624#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1625
95e2869a
MC
1626/* tp->lock is held. */
1627static void tg3_wait_for_event_ack(struct tg3 *tp)
1628{
1629 int i;
4ba526ce
MC
1630 unsigned int delay_cnt;
1631 long time_remain;
1632
1633 /* If enough time has passed, no wait is necessary. */
1634 time_remain = (long)(tp->last_event_jiffies + 1 +
1635 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1636 (long)jiffies;
1637 if (time_remain < 0)
1638 return;
1639
1640 /* Check if we can shorten the wait time. */
1641 delay_cnt = jiffies_to_usecs(time_remain);
1642 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1643 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1644 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1645
4ba526ce 1646 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1647 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1648 break;
6d446ec3
GS
1649 if (pci_channel_offline(tp->pdev))
1650 break;
1651
4ba526ce 1652 udelay(8);
95e2869a
MC
1653 }
1654}
1655
1656/* tp->lock is held. */
b28f389d 1657static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
95e2869a 1658{
b28f389d 1659 u32 reg, val;
95e2869a
MC
1660
1661 val = 0;
1662 if (!tg3_readphy(tp, MII_BMCR, &reg))
1663 val = reg << 16;
1664 if (!tg3_readphy(tp, MII_BMSR, &reg))
1665 val |= (reg & 0xffff);
b28f389d 1666 *data++ = val;
95e2869a
MC
1667
1668 val = 0;
1669 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1670 val = reg << 16;
1671 if (!tg3_readphy(tp, MII_LPA, &reg))
1672 val |= (reg & 0xffff);
b28f389d 1673 *data++ = val;
95e2869a
MC
1674
1675 val = 0;
f07e9af3 1676 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1677 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1678 val = reg << 16;
1679 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1680 val |= (reg & 0xffff);
1681 }
b28f389d 1682 *data++ = val;
95e2869a
MC
1683
1684 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1685 val = reg << 16;
1686 else
1687 val = 0;
b28f389d
MC
1688 *data++ = val;
1689}
1690
1691/* tp->lock is held. */
1692static void tg3_ump_link_report(struct tg3 *tp)
1693{
1694 u32 data[4];
1695
1696 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1697 return;
1698
1699 tg3_phy_gather_ump_data(tp, data);
1700
1701 tg3_wait_for_event_ack(tp);
1702
1703 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1704 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1705 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1706 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1707 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1708 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
95e2869a 1709
4ba526ce 1710 tg3_generate_fw_event(tp);
95e2869a
MC
1711}
1712
8d5a89b3
MC
1713/* tp->lock is held. */
1714static void tg3_stop_fw(struct tg3 *tp)
1715{
1716 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1717 /* Wait for RX cpu to ACK the previous event. */
1718 tg3_wait_for_event_ack(tp);
1719
1720 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1721
1722 tg3_generate_fw_event(tp);
1723
1724 /* Wait for RX cpu to ACK this event. */
1725 tg3_wait_for_event_ack(tp);
1726 }
1727}
1728
fd6d3f0e
MC
1729/* tp->lock is held. */
1730static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1731{
1732 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1733 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1734
1735 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1736 switch (kind) {
1737 case RESET_KIND_INIT:
1738 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1739 DRV_STATE_START);
1740 break;
1741
1742 case RESET_KIND_SHUTDOWN:
1743 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1744 DRV_STATE_UNLOAD);
1745 break;
1746
1747 case RESET_KIND_SUSPEND:
1748 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1749 DRV_STATE_SUSPEND);
1750 break;
1751
1752 default:
1753 break;
1754 }
1755 }
fd6d3f0e
MC
1756}
1757
1758/* tp->lock is held. */
1759static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1760{
1761 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1762 switch (kind) {
1763 case RESET_KIND_INIT:
1764 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1765 DRV_STATE_START_DONE);
1766 break;
1767
1768 case RESET_KIND_SHUTDOWN:
1769 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1770 DRV_STATE_UNLOAD_DONE);
1771 break;
1772
1773 default:
1774 break;
1775 }
1776 }
fd6d3f0e
MC
1777}
1778
1779/* tp->lock is held. */
1780static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1781{
1782 if (tg3_flag(tp, ENABLE_ASF)) {
1783 switch (kind) {
1784 case RESET_KIND_INIT:
1785 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1786 DRV_STATE_START);
1787 break;
1788
1789 case RESET_KIND_SHUTDOWN:
1790 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1791 DRV_STATE_UNLOAD);
1792 break;
1793
1794 case RESET_KIND_SUSPEND:
1795 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1796 DRV_STATE_SUSPEND);
1797 break;
1798
1799 default:
1800 break;
1801 }
1802 }
1803}
1804
1805static int tg3_poll_fw(struct tg3 *tp)
1806{
1807 int i;
1808 u32 val;
1809
df465abf
NS
1810 if (tg3_flag(tp, NO_FWARE_REPORTED))
1811 return 0;
1812
7e6c63f0
HM
1813 if (tg3_flag(tp, IS_SSB_CORE)) {
1814 /* We don't use firmware. */
1815 return 0;
1816 }
1817
4153577a 1818 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
fd6d3f0e
MC
1819 /* Wait up to 20ms for init done. */
1820 for (i = 0; i < 200; i++) {
1821 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1822 return 0;
6d446ec3
GS
1823 if (pci_channel_offline(tp->pdev))
1824 return -ENODEV;
1825
fd6d3f0e
MC
1826 udelay(100);
1827 }
1828 return -ENODEV;
1829 }
1830
1831 /* Wait for firmware initialization to complete. */
1832 for (i = 0; i < 100000; i++) {
1833 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1834 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1835 break;
6d446ec3
GS
1836 if (pci_channel_offline(tp->pdev)) {
1837 if (!tg3_flag(tp, NO_FWARE_REPORTED)) {
1838 tg3_flag_set(tp, NO_FWARE_REPORTED);
1839 netdev_info(tp->dev, "No firmware running\n");
1840 }
1841
1842 break;
1843 }
1844
fd6d3f0e
MC
1845 udelay(10);
1846 }
1847
1848 /* Chip might not be fitted with firmware. Some Sun onboard
1849 * parts are configured like that. So don't signal the timeout
1850 * of the above loop as an error, but do report the lack of
1851 * running firmware once.
1852 */
1853 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1854 tg3_flag_set(tp, NO_FWARE_REPORTED);
1855
1856 netdev_info(tp->dev, "No firmware running\n");
1857 }
1858
4153577a 1859 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
fd6d3f0e
MC
1860 /* The 57765 A0 needs a little more
1861 * time to do some important work.
1862 */
1863 mdelay(10);
1864 }
1865
1866 return 0;
1867}
1868
95e2869a
MC
1869static void tg3_link_report(struct tg3 *tp)
1870{
1871 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1872 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1873 tg3_ump_link_report(tp);
1874 } else if (netif_msg_link(tp)) {
05dbe005
JP
1875 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1876 (tp->link_config.active_speed == SPEED_1000 ?
1877 1000 :
1878 (tp->link_config.active_speed == SPEED_100 ?
1879 100 : 10)),
1880 (tp->link_config.active_duplex == DUPLEX_FULL ?
1881 "full" : "half"));
1882
1883 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1884 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1885 "on" : "off",
1886 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1887 "on" : "off");
47007831
MC
1888
1889 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1890 netdev_info(tp->dev, "EEE is %s\n",
1891 tp->setlpicnt ? "enabled" : "disabled");
1892
95e2869a
MC
1893 tg3_ump_link_report(tp);
1894 }
84421b99
NS
1895
1896 tp->link_up = netif_carrier_ok(tp->dev);
95e2869a
MC
1897}
1898
fdad8de4
NS
1899static u32 tg3_decode_flowctrl_1000T(u32 adv)
1900{
1901 u32 flowctrl = 0;
1902
1903 if (adv & ADVERTISE_PAUSE_CAP) {
1904 flowctrl |= FLOW_CTRL_RX;
1905 if (!(adv & ADVERTISE_PAUSE_ASYM))
1906 flowctrl |= FLOW_CTRL_TX;
1907 } else if (adv & ADVERTISE_PAUSE_ASYM)
1908 flowctrl |= FLOW_CTRL_TX;
1909
1910 return flowctrl;
1911}
1912
95e2869a
MC
1913static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1914{
1915 u16 miireg;
1916
e18ce346 1917 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1918 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1919 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1920 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1921 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1922 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1923 else
1924 miireg = 0;
1925
1926 return miireg;
1927}
1928
fdad8de4
NS
1929static u32 tg3_decode_flowctrl_1000X(u32 adv)
1930{
1931 u32 flowctrl = 0;
1932
1933 if (adv & ADVERTISE_1000XPAUSE) {
1934 flowctrl |= FLOW_CTRL_RX;
1935 if (!(adv & ADVERTISE_1000XPSE_ASYM))
1936 flowctrl |= FLOW_CTRL_TX;
1937 } else if (adv & ADVERTISE_1000XPSE_ASYM)
1938 flowctrl |= FLOW_CTRL_TX;
1939
1940 return flowctrl;
1941}
1942
95e2869a
MC
1943static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1944{
1945 u8 cap = 0;
1946
f3791cdf
MC
1947 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1948 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1949 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1950 if (lcladv & ADVERTISE_1000XPAUSE)
1951 cap = FLOW_CTRL_RX;
1952 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1953 cap = FLOW_CTRL_TX;
95e2869a
MC
1954 }
1955
1956 return cap;
1957}
1958
f51f3562 1959static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1960{
b02fd9e3 1961 u8 autoneg;
f51f3562 1962 u8 flowctrl = 0;
95e2869a
MC
1963 u32 old_rx_mode = tp->rx_mode;
1964 u32 old_tx_mode = tp->tx_mode;
1965
63c3a66f 1966 if (tg3_flag(tp, USE_PHYLIB))
7f854420 1967 autoneg = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr)->autoneg;
b02fd9e3
MC
1968 else
1969 autoneg = tp->link_config.autoneg;
1970
63c3a66f 1971 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1972 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1973 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1974 else
bc02ff95 1975 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1976 } else
1977 flowctrl = tp->link_config.flowctrl;
95e2869a 1978
f51f3562 1979 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1980
e18ce346 1981 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1982 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1983 else
1984 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1985
f51f3562 1986 if (old_rx_mode != tp->rx_mode)
95e2869a 1987 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1988
e18ce346 1989 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1990 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1991 else
1992 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1993
f51f3562 1994 if (old_tx_mode != tp->tx_mode)
95e2869a 1995 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1996}
1997
b02fd9e3
MC
1998static void tg3_adjust_link(struct net_device *dev)
1999{
2000 u8 oldflowctrl, linkmesg = 0;
2001 u32 mac_mode, lcl_adv, rmt_adv;
2002 struct tg3 *tp = netdev_priv(dev);
7f854420 2003 struct phy_device *phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
b02fd9e3 2004
24bb4fb6 2005 spin_lock_bh(&tp->lock);
b02fd9e3
MC
2006
2007 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
2008 MAC_MODE_HALF_DUPLEX);
2009
2010 oldflowctrl = tp->link_config.active_flowctrl;
2011
2012 if (phydev->link) {
2013 lcl_adv = 0;
2014 rmt_adv = 0;
2015
2016 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
2017 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748 2018 else if (phydev->speed == SPEED_1000 ||
4153577a 2019 tg3_asic_rev(tp) != ASIC_REV_5785)
b02fd9e3 2020 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
2021 else
2022 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
2023
2024 if (phydev->duplex == DUPLEX_HALF)
2025 mac_mode |= MAC_MODE_HALF_DUPLEX;
2026 else {
f88788f0 2027 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
2028 tp->link_config.flowctrl);
2029
2030 if (phydev->pause)
2031 rmt_adv = LPA_PAUSE_CAP;
2032 if (phydev->asym_pause)
2033 rmt_adv |= LPA_PAUSE_ASYM;
2034 }
2035
2036 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
2037 } else
2038 mac_mode |= MAC_MODE_PORT_MODE_GMII;
2039
2040 if (mac_mode != tp->mac_mode) {
2041 tp->mac_mode = mac_mode;
2042 tw32_f(MAC_MODE, tp->mac_mode);
2043 udelay(40);
2044 }
2045
4153577a 2046 if (tg3_asic_rev(tp) == ASIC_REV_5785) {
fcb389df
MC
2047 if (phydev->speed == SPEED_10)
2048 tw32(MAC_MI_STAT,
2049 MAC_MI_STAT_10MBPS_MODE |
2050 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2051 else
2052 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2053 }
2054
b02fd9e3
MC
2055 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
2056 tw32(MAC_TX_LENGTHS,
2057 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2058 (6 << TX_LENGTHS_IPG_SHIFT) |
2059 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
2060 else
2061 tw32(MAC_TX_LENGTHS,
2062 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2063 (6 << TX_LENGTHS_IPG_SHIFT) |
2064 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
2065
34655ad6 2066 if (phydev->link != tp->old_link ||
b02fd9e3
MC
2067 phydev->speed != tp->link_config.active_speed ||
2068 phydev->duplex != tp->link_config.active_duplex ||
2069 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 2070 linkmesg = 1;
b02fd9e3 2071
34655ad6 2072 tp->old_link = phydev->link;
b02fd9e3
MC
2073 tp->link_config.active_speed = phydev->speed;
2074 tp->link_config.active_duplex = phydev->duplex;
2075
24bb4fb6 2076 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
2077
2078 if (linkmesg)
2079 tg3_link_report(tp);
2080}
2081
2082static int tg3_phy_init(struct tg3 *tp)
2083{
2084 struct phy_device *phydev;
2085
f07e9af3 2086 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
2087 return 0;
2088
2089 /* Bring the PHY back to a known state. */
2090 tg3_bmcr_reset(tp);
2091
7f854420 2092 phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
b02fd9e3
MC
2093
2094 /* Attach the MAC to the PHY. */
84eff6d1 2095 phydev = phy_connect(tp->dev, phydev_name(phydev),
f9a8f83b 2096 tg3_adjust_link, phydev->interface);
b02fd9e3 2097 if (IS_ERR(phydev)) {
ab96b241 2098 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
2099 return PTR_ERR(phydev);
2100 }
2101
b02fd9e3 2102 /* Mask with MAC supported features. */
9c61d6bc
MC
2103 switch (phydev->interface) {
2104 case PHY_INTERFACE_MODE_GMII:
2105 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 2106 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
2107 phydev->supported &= (PHY_GBIT_FEATURES |
2108 SUPPORTED_Pause |
2109 SUPPORTED_Asym_Pause);
2110 break;
2111 }
2112 /* fallthru */
9c61d6bc
MC
2113 case PHY_INTERFACE_MODE_MII:
2114 phydev->supported &= (PHY_BASIC_FEATURES |
2115 SUPPORTED_Pause |
2116 SUPPORTED_Asym_Pause);
2117 break;
2118 default:
7f854420 2119 phy_disconnect(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
9c61d6bc
MC
2120 return -EINVAL;
2121 }
2122
f07e9af3 2123 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2124
2125 phydev->advertising = phydev->supported;
2126
2220943a
AL
2127 phy_attached_info(phydev);
2128
b02fd9e3
MC
2129 return 0;
2130}
2131
2132static void tg3_phy_start(struct tg3 *tp)
2133{
2134 struct phy_device *phydev;
2135
f07e9af3 2136 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2137 return;
2138
7f854420 2139 phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
b02fd9e3 2140
80096068
MC
2141 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
2142 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
c6700ce2
MC
2143 phydev->speed = tp->link_config.speed;
2144 phydev->duplex = tp->link_config.duplex;
2145 phydev->autoneg = tp->link_config.autoneg;
2146 phydev->advertising = tp->link_config.advertising;
b02fd9e3
MC
2147 }
2148
2149 phy_start(phydev);
2150
2151 phy_start_aneg(phydev);
2152}
2153
2154static void tg3_phy_stop(struct tg3 *tp)
2155{
f07e9af3 2156 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2157 return;
2158
7f854420 2159 phy_stop(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
b02fd9e3
MC
2160}
2161
2162static void tg3_phy_fini(struct tg3 *tp)
2163{
f07e9af3 2164 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
7f854420 2165 phy_disconnect(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
f07e9af3 2166 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2167 }
2168}
2169
941ec90f
MC
2170static int tg3_phy_set_extloopbk(struct tg3 *tp)
2171{
2172 int err;
2173 u32 val;
2174
2175 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
2176 return 0;
2177
2178 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
2179 /* Cannot do read-modify-write on 5401 */
2180 err = tg3_phy_auxctl_write(tp,
2181 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2182 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
2183 0x4c20);
2184 goto done;
2185 }
2186
2187 err = tg3_phy_auxctl_read(tp,
2188 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2189 if (err)
2190 return err;
2191
2192 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
2193 err = tg3_phy_auxctl_write(tp,
2194 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
2195
2196done:
2197 return err;
2198}
2199
7f97a4bd
MC
2200static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
2201{
2202 u32 phytest;
2203
2204 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2205 u32 phy;
2206
2207 tg3_writephy(tp, MII_TG3_FET_TEST,
2208 phytest | MII_TG3_FET_SHADOW_EN);
2209 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
2210 if (enable)
2211 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
2212 else
2213 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
2214 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
2215 }
2216 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2217 }
2218}
2219
6833c043
MC
2220static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
2221{
2222 u32 reg;
2223
63c3a66f
JP
2224 if (!tg3_flag(tp, 5705_PLUS) ||
2225 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2226 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
2227 return;
2228
f07e9af3 2229 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
2230 tg3_phy_fet_toggle_apd(tp, enable);
2231 return;
2232 }
2233
3ab71071 2234 reg = MII_TG3_MISC_SHDW_SCR5_LPED |
6833c043
MC
2235 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2236 MII_TG3_MISC_SHDW_SCR5_SDTL |
2237 MII_TG3_MISC_SHDW_SCR5_C125OE;
4153577a 2238 if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
6833c043
MC
2239 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2240
3ab71071 2241 tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_SCR5_SEL, reg);
6833c043
MC
2242
2243
3ab71071 2244 reg = MII_TG3_MISC_SHDW_APD_WKTM_84MS;
6833c043
MC
2245 if (enable)
2246 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2247
3ab71071 2248 tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_APD_SEL, reg);
6833c043
MC
2249}
2250
953c96e0 2251static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
9ef8ca99
MC
2252{
2253 u32 phy;
2254
63c3a66f 2255 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2256 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2257 return;
2258
f07e9af3 2259 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2260 u32 ephy;
2261
535ef6e1
MC
2262 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2263 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2264
2265 tg3_writephy(tp, MII_TG3_FET_TEST,
2266 ephy | MII_TG3_FET_SHADOW_EN);
2267 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2268 if (enable)
535ef6e1 2269 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2270 else
535ef6e1
MC
2271 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2272 tg3_writephy(tp, reg, phy);
9ef8ca99 2273 }
535ef6e1 2274 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2275 }
2276 } else {
15ee95c3
MC
2277 int ret;
2278
2279 ret = tg3_phy_auxctl_read(tp,
2280 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2281 if (!ret) {
9ef8ca99
MC
2282 if (enable)
2283 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2284 else
2285 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2286 tg3_phy_auxctl_write(tp,
2287 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2288 }
2289 }
2290}
2291
1da177e4
LT
2292static void tg3_phy_set_wirespeed(struct tg3 *tp)
2293{
15ee95c3 2294 int ret;
1da177e4
LT
2295 u32 val;
2296
f07e9af3 2297 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2298 return;
2299
15ee95c3
MC
2300 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2301 if (!ret)
b4bd2929
MC
2302 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2303 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2304}
2305
b2a5c19c
MC
2306static void tg3_phy_apply_otp(struct tg3 *tp)
2307{
2308 u32 otp, phy;
2309
2310 if (!tp->phy_otp)
2311 return;
2312
2313 otp = tp->phy_otp;
2314
daf3ec68 2315 if (tg3_phy_toggle_auxctl_smdsp(tp, true))
1d36ba45 2316 return;
b2a5c19c
MC
2317
2318 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2319 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2320 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2321
2322 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2323 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2324 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2325
2326 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2327 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2328 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2329
2330 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2331 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2332
2333 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2334 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2335
2336 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2337 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2338 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2339
daf3ec68 2340 tg3_phy_toggle_auxctl_smdsp(tp, false);
b2a5c19c
MC
2341}
2342
400dfbaa
NS
2343static void tg3_eee_pull_config(struct tg3 *tp, struct ethtool_eee *eee)
2344{
2345 u32 val;
2346 struct ethtool_eee *dest = &tp->eee;
2347
2348 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2349 return;
2350
2351 if (eee)
2352 dest = eee;
2353
2354 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, TG3_CL45_D7_EEERES_STAT, &val))
2355 return;
2356
2357 /* Pull eee_active */
2358 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2359 val == TG3_CL45_D7_EEERES_STAT_LP_100TX) {
2360 dest->eee_active = 1;
2361 } else
2362 dest->eee_active = 0;
2363
2364 /* Pull lp advertised settings */
2365 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &val))
2366 return;
2367 dest->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
2368
2369 /* Pull advertised and eee_enabled settings */
2370 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
2371 return;
2372 dest->eee_enabled = !!val;
2373 dest->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
2374
2375 /* Pull tx_lpi_enabled */
2376 val = tr32(TG3_CPMU_EEE_MODE);
2377 dest->tx_lpi_enabled = !!(val & TG3_CPMU_EEEMD_LPI_IN_TX);
2378
2379 /* Pull lpi timer value */
2380 dest->tx_lpi_timer = tr32(TG3_CPMU_EEE_DBTMR1) & 0xffff;
2381}
2382
953c96e0 2383static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
52b02d04
MC
2384{
2385 u32 val;
2386
2387 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2388 return;
2389
2390 tp->setlpicnt = 0;
2391
2392 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
953c96e0 2393 current_link_up &&
a6b68dab
MC
2394 tp->link_config.active_duplex == DUPLEX_FULL &&
2395 (tp->link_config.active_speed == SPEED_100 ||
2396 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2397 u32 eeectl;
2398
2399 if (tp->link_config.active_speed == SPEED_1000)
2400 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2401 else
2402 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2403
2404 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2405
400dfbaa
NS
2406 tg3_eee_pull_config(tp, NULL);
2407 if (tp->eee.eee_active)
52b02d04
MC
2408 tp->setlpicnt = 2;
2409 }
2410
2411 if (!tp->setlpicnt) {
953c96e0 2412 if (current_link_up &&
daf3ec68 2413 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94 2414 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
daf3ec68 2415 tg3_phy_toggle_auxctl_smdsp(tp, false);
b715ce94
MC
2416 }
2417
52b02d04
MC
2418 val = tr32(TG3_CPMU_EEE_MODE);
2419 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2420 }
2421}
2422
b0c5943f
MC
2423static void tg3_phy_eee_enable(struct tg3 *tp)
2424{
2425 u32 val;
2426
2427 if (tp->link_config.active_speed == SPEED_1000 &&
4153577a
JP
2428 (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2429 tg3_asic_rev(tp) == ASIC_REV_5719 ||
55086ad9 2430 tg3_flag(tp, 57765_CLASS)) &&
daf3ec68 2431 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94
MC
2432 val = MII_TG3_DSP_TAP26_ALNOKO |
2433 MII_TG3_DSP_TAP26_RMRXSTO;
2434 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
daf3ec68 2435 tg3_phy_toggle_auxctl_smdsp(tp, false);
b0c5943f
MC
2436 }
2437
2438 val = tr32(TG3_CPMU_EEE_MODE);
2439 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2440}
2441
1da177e4
LT
2442static int tg3_wait_macro_done(struct tg3 *tp)
2443{
2444 int limit = 100;
2445
2446 while (limit--) {
2447 u32 tmp32;
2448
f08aa1a8 2449 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2450 if ((tmp32 & 0x1000) == 0)
2451 break;
2452 }
2453 }
d4675b52 2454 if (limit < 0)
1da177e4
LT
2455 return -EBUSY;
2456
2457 return 0;
2458}
2459
2460static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2461{
2462 static const u32 test_pat[4][6] = {
2463 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2464 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2465 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2466 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2467 };
2468 int chan;
2469
2470 for (chan = 0; chan < 4; chan++) {
2471 int i;
2472
2473 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2474 (chan * 0x2000) | 0x0200);
f08aa1a8 2475 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2476
2477 for (i = 0; i < 6; i++)
2478 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2479 test_pat[chan][i]);
2480
f08aa1a8 2481 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2482 if (tg3_wait_macro_done(tp)) {
2483 *resetp = 1;
2484 return -EBUSY;
2485 }
2486
2487 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2488 (chan * 0x2000) | 0x0200);
f08aa1a8 2489 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2490 if (tg3_wait_macro_done(tp)) {
2491 *resetp = 1;
2492 return -EBUSY;
2493 }
2494
f08aa1a8 2495 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2496 if (tg3_wait_macro_done(tp)) {
2497 *resetp = 1;
2498 return -EBUSY;
2499 }
2500
2501 for (i = 0; i < 6; i += 2) {
2502 u32 low, high;
2503
2504 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2505 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2506 tg3_wait_macro_done(tp)) {
2507 *resetp = 1;
2508 return -EBUSY;
2509 }
2510 low &= 0x7fff;
2511 high &= 0x000f;
2512 if (low != test_pat[chan][i] ||
2513 high != test_pat[chan][i+1]) {
2514 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2515 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2516 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2517
2518 return -EBUSY;
2519 }
2520 }
2521 }
2522
2523 return 0;
2524}
2525
2526static int tg3_phy_reset_chanpat(struct tg3 *tp)
2527{
2528 int chan;
2529
2530 for (chan = 0; chan < 4; chan++) {
2531 int i;
2532
2533 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2534 (chan * 0x2000) | 0x0200);
f08aa1a8 2535 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2536 for (i = 0; i < 6; i++)
2537 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2538 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2539 if (tg3_wait_macro_done(tp))
2540 return -EBUSY;
2541 }
2542
2543 return 0;
2544}
2545
2546static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2547{
2548 u32 reg32, phy9_orig;
2549 int retries, do_phy_reset, err;
2550
2551 retries = 10;
2552 do_phy_reset = 1;
2553 do {
2554 if (do_phy_reset) {
2555 err = tg3_bmcr_reset(tp);
2556 if (err)
2557 return err;
2558 do_phy_reset = 0;
2559 }
2560
2561 /* Disable transmitter and interrupt. */
2562 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2563 continue;
2564
2565 reg32 |= 0x3000;
2566 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2567
2568 /* Set full-duplex, 1000 mbps. */
2569 tg3_writephy(tp, MII_BMCR,
221c5637 2570 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2571
2572 /* Set to master mode. */
221c5637 2573 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2574 continue;
2575
221c5637
MC
2576 tg3_writephy(tp, MII_CTRL1000,
2577 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2578
daf3ec68 2579 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
1d36ba45
MC
2580 if (err)
2581 return err;
1da177e4
LT
2582
2583 /* Block the PHY control access. */
6ee7c0a0 2584 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2585
2586 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2587 if (!err)
2588 break;
2589 } while (--retries);
2590
2591 err = tg3_phy_reset_chanpat(tp);
2592 if (err)
2593 return err;
2594
6ee7c0a0 2595 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2596
2597 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2598 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2599
daf3ec68 2600 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2601
221c5637 2602 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4 2603
c6e27f2f
DC
2604 err = tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32);
2605 if (err)
2606 return err;
1da177e4 2607
c6e27f2f
DC
2608 reg32 &= ~0x3000;
2609 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2610
2611 return 0;
1da177e4
LT
2612}
2613
f4a46d1f
NNS
2614static void tg3_carrier_off(struct tg3 *tp)
2615{
2616 netif_carrier_off(tp->dev);
2617 tp->link_up = false;
2618}
2619
ce20f161
NS
2620static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
2621{
2622 if (tg3_flag(tp, ENABLE_ASF))
2623 netdev_warn(tp->dev,
2624 "Management side-band traffic will be interrupted during phy settings change\n");
2625}
2626
1da177e4
LT
2627/* This will reset the tigon3 PHY if there is no valid
2628 * link unless the FORCE argument is non-zero.
2629 */
2630static int tg3_phy_reset(struct tg3 *tp)
2631{
f833c4c1 2632 u32 val, cpmuctrl;
1da177e4
LT
2633 int err;
2634
4153577a 2635 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
2636 val = tr32(GRC_MISC_CFG);
2637 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2638 udelay(40);
2639 }
f833c4c1
MC
2640 err = tg3_readphy(tp, MII_BMSR, &val);
2641 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2642 if (err != 0)
2643 return -EBUSY;
2644
f4a46d1f 2645 if (netif_running(tp->dev) && tp->link_up) {
84421b99 2646 netif_carrier_off(tp->dev);
c8e1e82b
MC
2647 tg3_link_report(tp);
2648 }
2649
4153577a
JP
2650 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
2651 tg3_asic_rev(tp) == ASIC_REV_5704 ||
2652 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
2653 err = tg3_phy_reset_5703_4_5(tp);
2654 if (err)
2655 return err;
2656 goto out;
2657 }
2658
b2a5c19c 2659 cpmuctrl = 0;
4153577a
JP
2660 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
2661 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
2662 cpmuctrl = tr32(TG3_CPMU_CTRL);
2663 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2664 tw32(TG3_CPMU_CTRL,
2665 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2666 }
2667
1da177e4
LT
2668 err = tg3_bmcr_reset(tp);
2669 if (err)
2670 return err;
2671
b2a5c19c 2672 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2673 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2674 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2675
2676 tw32(TG3_CPMU_CTRL, cpmuctrl);
2677 }
2678
4153577a
JP
2679 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
2680 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
2681 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2682 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2683 CPMU_LSPD_1000MB_MACCLK_12_5) {
2684 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2685 udelay(40);
2686 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2687 }
2688 }
2689
63c3a66f 2690 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2691 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2692 return 0;
2693
b2a5c19c
MC
2694 tg3_phy_apply_otp(tp);
2695
f07e9af3 2696 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2697 tg3_phy_toggle_apd(tp, true);
2698 else
2699 tg3_phy_toggle_apd(tp, false);
2700
1da177e4 2701out:
1d36ba45 2702 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
daf3ec68 2703 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
6ee7c0a0
MC
2704 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2705 tg3_phydsp_write(tp, 0x000a, 0x0323);
daf3ec68 2706 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2707 }
1d36ba45 2708
f07e9af3 2709 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2710 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2711 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2712 }
1d36ba45 2713
f07e9af3 2714 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
daf3ec68 2715 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2716 tg3_phydsp_write(tp, 0x000a, 0x310b);
2717 tg3_phydsp_write(tp, 0x201f, 0x9506);
2718 tg3_phydsp_write(tp, 0x401f, 0x14e2);
daf3ec68 2719 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2720 }
f07e9af3 2721 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
daf3ec68 2722 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2723 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2724 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2725 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2726 tg3_writephy(tp, MII_TG3_TEST1,
2727 MII_TG3_TEST1_TRIM_EN | 0x4);
2728 } else
2729 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2730
daf3ec68 2731 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2732 }
c424cb24 2733 }
1d36ba45 2734
1da177e4
LT
2735 /* Set Extended packet length bit (bit 14) on all chips that */
2736 /* support jumbo frames */
79eb6904 2737 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2738 /* Cannot do read-modify-write on 5401 */
b4bd2929 2739 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2740 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2741 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2742 err = tg3_phy_auxctl_read(tp,
2743 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2744 if (!err)
b4bd2929
MC
2745 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2746 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2747 }
2748
2749 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2750 * jumbo frames transmission.
2751 */
63c3a66f 2752 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2753 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2754 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2755 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2756 }
2757
4153577a 2758 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
715116a1 2759 /* adjust output voltage */
535ef6e1 2760 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2761 }
2762
4153577a 2763 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
c65a17f4
MC
2764 tg3_phydsp_write(tp, 0xffb, 0x4000);
2765
953c96e0 2766 tg3_phy_toggle_automdix(tp, true);
1da177e4
LT
2767 tg3_phy_set_wirespeed(tp);
2768 return 0;
2769}
2770
3a1e19d3
MC
2771#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2772#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2773#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2774 TG3_GPIO_MSG_NEED_VAUX)
2775#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2776 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2777 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2778 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2779 (TG3_GPIO_MSG_DRVR_PRES << 12))
2780
2781#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2782 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2783 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2784 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2785 (TG3_GPIO_MSG_NEED_VAUX << 12))
2786
2787static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2788{
2789 u32 status, shift;
2790
4153577a
JP
2791 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2792 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2793 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2794 else
2795 status = tr32(TG3_CPMU_DRV_STATUS);
2796
2797 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2798 status &= ~(TG3_GPIO_MSG_MASK << shift);
2799 status |= (newstat << shift);
2800
4153577a
JP
2801 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2802 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2803 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2804 else
2805 tw32(TG3_CPMU_DRV_STATUS, status);
2806
2807 return status >> TG3_APE_GPIO_MSG_SHIFT;
2808}
2809
520b2756
MC
2810static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2811{
2812 if (!tg3_flag(tp, IS_NIC))
2813 return 0;
2814
4153577a
JP
2815 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2816 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2817 tg3_asic_rev(tp) == ASIC_REV_5720) {
3a1e19d3
MC
2818 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2819 return -EIO;
520b2756 2820
3a1e19d3
MC
2821 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2822
2823 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2824 TG3_GRC_LCLCTL_PWRSW_DELAY);
2825
2826 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2827 } else {
2828 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2829 TG3_GRC_LCLCTL_PWRSW_DELAY);
2830 }
6f5c8f83 2831
520b2756
MC
2832 return 0;
2833}
2834
2835static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2836{
2837 u32 grc_local_ctrl;
2838
2839 if (!tg3_flag(tp, IS_NIC) ||
4153577a
JP
2840 tg3_asic_rev(tp) == ASIC_REV_5700 ||
2841 tg3_asic_rev(tp) == ASIC_REV_5701)
520b2756
MC
2842 return;
2843
2844 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2845
2846 tw32_wait_f(GRC_LOCAL_CTRL,
2847 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2848 TG3_GRC_LCLCTL_PWRSW_DELAY);
2849
2850 tw32_wait_f(GRC_LOCAL_CTRL,
2851 grc_local_ctrl,
2852 TG3_GRC_LCLCTL_PWRSW_DELAY);
2853
2854 tw32_wait_f(GRC_LOCAL_CTRL,
2855 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2856 TG3_GRC_LCLCTL_PWRSW_DELAY);
2857}
2858
2859static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2860{
2861 if (!tg3_flag(tp, IS_NIC))
2862 return;
2863
4153577a
JP
2864 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
2865 tg3_asic_rev(tp) == ASIC_REV_5701) {
520b2756
MC
2866 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2867 (GRC_LCLCTRL_GPIO_OE0 |
2868 GRC_LCLCTRL_GPIO_OE1 |
2869 GRC_LCLCTRL_GPIO_OE2 |
2870 GRC_LCLCTRL_GPIO_OUTPUT0 |
2871 GRC_LCLCTRL_GPIO_OUTPUT1),
2872 TG3_GRC_LCLCTL_PWRSW_DELAY);
2873 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2874 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2875 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2876 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2877 GRC_LCLCTRL_GPIO_OE1 |
2878 GRC_LCLCTRL_GPIO_OE2 |
2879 GRC_LCLCTRL_GPIO_OUTPUT0 |
2880 GRC_LCLCTRL_GPIO_OUTPUT1 |
2881 tp->grc_local_ctrl;
2882 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2883 TG3_GRC_LCLCTL_PWRSW_DELAY);
2884
2885 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2886 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2887 TG3_GRC_LCLCTL_PWRSW_DELAY);
2888
2889 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2890 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2891 TG3_GRC_LCLCTL_PWRSW_DELAY);
2892 } else {
2893 u32 no_gpio2;
2894 u32 grc_local_ctrl = 0;
2895
2896 /* Workaround to prevent overdrawing Amps. */
4153577a 2897 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
520b2756
MC
2898 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2899 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2900 grc_local_ctrl,
2901 TG3_GRC_LCLCTL_PWRSW_DELAY);
2902 }
2903
2904 /* On 5753 and variants, GPIO2 cannot be used. */
2905 no_gpio2 = tp->nic_sram_data_cfg &
2906 NIC_SRAM_DATA_CFG_NO_GPIO2;
2907
2908 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2909 GRC_LCLCTRL_GPIO_OE1 |
2910 GRC_LCLCTRL_GPIO_OE2 |
2911 GRC_LCLCTRL_GPIO_OUTPUT1 |
2912 GRC_LCLCTRL_GPIO_OUTPUT2;
2913 if (no_gpio2) {
2914 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2915 GRC_LCLCTRL_GPIO_OUTPUT2);
2916 }
2917 tw32_wait_f(GRC_LOCAL_CTRL,
2918 tp->grc_local_ctrl | grc_local_ctrl,
2919 TG3_GRC_LCLCTL_PWRSW_DELAY);
2920
2921 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2922
2923 tw32_wait_f(GRC_LOCAL_CTRL,
2924 tp->grc_local_ctrl | grc_local_ctrl,
2925 TG3_GRC_LCLCTL_PWRSW_DELAY);
2926
2927 if (!no_gpio2) {
2928 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2929 tw32_wait_f(GRC_LOCAL_CTRL,
2930 tp->grc_local_ctrl | grc_local_ctrl,
2931 TG3_GRC_LCLCTL_PWRSW_DELAY);
2932 }
2933 }
3a1e19d3
MC
2934}
2935
cd0d7228 2936static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2937{
2938 u32 msg = 0;
2939
2940 /* Serialize power state transitions */
2941 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2942 return;
2943
cd0d7228 2944 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2945 msg = TG3_GPIO_MSG_NEED_VAUX;
2946
2947 msg = tg3_set_function_status(tp, msg);
2948
2949 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2950 goto done;
6f5c8f83 2951
3a1e19d3
MC
2952 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2953 tg3_pwrsrc_switch_to_vaux(tp);
2954 else
2955 tg3_pwrsrc_die_with_vmain(tp);
2956
2957done:
6f5c8f83 2958 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2959}
2960
cd0d7228 2961static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2962{
683644b7 2963 bool need_vaux = false;
1da177e4 2964
334355aa 2965 /* The GPIOs do something completely different on 57765. */
55086ad9 2966 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2967 return;
2968
4153577a
JP
2969 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2970 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2971 tg3_asic_rev(tp) == ASIC_REV_5720) {
cd0d7228
MC
2972 tg3_frob_aux_power_5717(tp, include_wol ?
2973 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2974 return;
2975 }
2976
2977 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2978 struct net_device *dev_peer;
2979
2980 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2981
bc1c7567 2982 /* remove_one() may have been run on the peer. */
683644b7
MC
2983 if (dev_peer) {
2984 struct tg3 *tp_peer = netdev_priv(dev_peer);
2985
63c3a66f 2986 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2987 return;
2988
cd0d7228 2989 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2990 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2991 need_vaux = true;
2992 }
1da177e4
LT
2993 }
2994
cd0d7228
MC
2995 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2996 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2997 need_vaux = true;
2998
520b2756
MC
2999 if (need_vaux)
3000 tg3_pwrsrc_switch_to_vaux(tp);
3001 else
3002 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
3003}
3004
e8f3f6ca
MC
3005static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
3006{
3007 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
3008 return 1;
79eb6904 3009 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
3010 if (speed != SPEED_10)
3011 return 1;
3012 } else if (speed == SPEED_10)
3013 return 1;
3014
3015 return 0;
3016}
3017
44f3b503
NS
3018static bool tg3_phy_power_bug(struct tg3 *tp)
3019{
3020 switch (tg3_asic_rev(tp)) {
3021 case ASIC_REV_5700:
3022 case ASIC_REV_5704:
3023 return true;
3024 case ASIC_REV_5780:
3025 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3026 return true;
3027 return false;
3028 case ASIC_REV_5717:
3029 if (!tp->pci_fn)
3030 return true;
3031 return false;
3032 case ASIC_REV_5719:
3033 case ASIC_REV_5720:
3034 if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
3035 !tp->pci_fn)
3036 return true;
3037 return false;
3038 }
3039
3040 return false;
3041}
3042
989038e2
NS
3043static bool tg3_phy_led_bug(struct tg3 *tp)
3044{
3045 switch (tg3_asic_rev(tp)) {
3046 case ASIC_REV_5719:
300cf9b9 3047 case ASIC_REV_5720:
989038e2
NS
3048 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
3049 !tp->pci_fn)
3050 return true;
3051 return false;
3052 }
3053
3054 return false;
3055}
3056
0a459aac 3057static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 3058{
ce057f01
MC
3059 u32 val;
3060
942d1af0
NS
3061 if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
3062 return;
3063
f07e9af3 3064 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a 3065 if (tg3_asic_rev(tp) == ASIC_REV_5704) {
5129724a
MC
3066 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3067 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
3068
3069 sg_dig_ctrl |=
3070 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
3071 tw32(SG_DIG_CTRL, sg_dig_ctrl);
3072 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
3073 }
3f7045c1 3074 return;
5129724a 3075 }
3f7045c1 3076
4153577a 3077 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
3078 tg3_bmcr_reset(tp);
3079 val = tr32(GRC_MISC_CFG);
3080 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
3081 udelay(40);
3082 return;
f07e9af3 3083 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
3084 u32 phytest;
3085 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
3086 u32 phy;
3087
3088 tg3_writephy(tp, MII_ADVERTISE, 0);
3089 tg3_writephy(tp, MII_BMCR,
3090 BMCR_ANENABLE | BMCR_ANRESTART);
3091
3092 tg3_writephy(tp, MII_TG3_FET_TEST,
3093 phytest | MII_TG3_FET_SHADOW_EN);
3094 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
3095 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
3096 tg3_writephy(tp,
3097 MII_TG3_FET_SHDW_AUXMODE4,
3098 phy);
3099 }
3100 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
3101 }
3102 return;
0a459aac 3103 } else if (do_low_power) {
989038e2
NS
3104 if (!tg3_phy_led_bug(tp))
3105 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3106 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 3107
b4bd2929
MC
3108 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3109 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
3110 MII_TG3_AUXCTL_PCTL_VREG_11V;
3111 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 3112 }
3f7045c1 3113
15c3b696
MC
3114 /* The PHY should not be powered down on some chips because
3115 * of bugs.
3116 */
44f3b503 3117 if (tg3_phy_power_bug(tp))
15c3b696 3118 return;
ce057f01 3119
4153577a
JP
3120 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
3121 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
3122 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
3123 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
3124 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
3125 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
3126 }
3127
15c3b696
MC
3128 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
3129}
3130
ffbcfed4
MC
3131/* tp->lock is held. */
3132static int tg3_nvram_lock(struct tg3 *tp)
3133{
63c3a66f 3134 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3135 int i;
3136
3137 if (tp->nvram_lock_cnt == 0) {
3138 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
3139 for (i = 0; i < 8000; i++) {
3140 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
3141 break;
3142 udelay(20);
3143 }
3144 if (i == 8000) {
3145 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
3146 return -ENODEV;
3147 }
3148 }
3149 tp->nvram_lock_cnt++;
3150 }
3151 return 0;
3152}
3153
3154/* tp->lock is held. */
3155static void tg3_nvram_unlock(struct tg3 *tp)
3156{
63c3a66f 3157 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3158 if (tp->nvram_lock_cnt > 0)
3159 tp->nvram_lock_cnt--;
3160 if (tp->nvram_lock_cnt == 0)
3161 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
3162 }
3163}
3164
3165/* tp->lock is held. */
3166static void tg3_enable_nvram_access(struct tg3 *tp)
3167{
63c3a66f 3168 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3169 u32 nvaccess = tr32(NVRAM_ACCESS);
3170
3171 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
3172 }
3173}
3174
3175/* tp->lock is held. */
3176static void tg3_disable_nvram_access(struct tg3 *tp)
3177{
63c3a66f 3178 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3179 u32 nvaccess = tr32(NVRAM_ACCESS);
3180
3181 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
3182 }
3183}
3184
3185static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
3186 u32 offset, u32 *val)
3187{
3188 u32 tmp;
3189 int i;
3190
3191 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
3192 return -EINVAL;
3193
3194 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
3195 EEPROM_ADDR_DEVID_MASK |
3196 EEPROM_ADDR_READ);
3197 tw32(GRC_EEPROM_ADDR,
3198 tmp |
3199 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3200 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
3201 EEPROM_ADDR_ADDR_MASK) |
3202 EEPROM_ADDR_READ | EEPROM_ADDR_START);
3203
3204 for (i = 0; i < 1000; i++) {
3205 tmp = tr32(GRC_EEPROM_ADDR);
3206
3207 if (tmp & EEPROM_ADDR_COMPLETE)
3208 break;
3209 msleep(1);
3210 }
3211 if (!(tmp & EEPROM_ADDR_COMPLETE))
3212 return -EBUSY;
3213
62cedd11
MC
3214 tmp = tr32(GRC_EEPROM_DATA);
3215
3216 /*
3217 * The data will always be opposite the native endian
3218 * format. Perform a blind byteswap to compensate.
3219 */
3220 *val = swab32(tmp);
3221
ffbcfed4
MC
3222 return 0;
3223}
3224
66c965f5 3225#define NVRAM_CMD_TIMEOUT 5000
ffbcfed4
MC
3226
3227static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
3228{
3229 int i;
3230
3231 tw32(NVRAM_CMD, nvram_cmd);
3232 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
66c965f5 3233 usleep_range(10, 40);
ffbcfed4
MC
3234 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
3235 udelay(10);
3236 break;
3237 }
3238 }
3239
3240 if (i == NVRAM_CMD_TIMEOUT)
3241 return -EBUSY;
3242
3243 return 0;
3244}
3245
3246static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
3247{
63c3a66f
JP
3248 if (tg3_flag(tp, NVRAM) &&
3249 tg3_flag(tp, NVRAM_BUFFERED) &&
3250 tg3_flag(tp, FLASH) &&
3251 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3252 (tp->nvram_jedecnum == JEDEC_ATMEL))
3253
3254 addr = ((addr / tp->nvram_pagesize) <<
3255 ATMEL_AT45DB0X1B_PAGE_POS) +
3256 (addr % tp->nvram_pagesize);
3257
3258 return addr;
3259}
3260
3261static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
3262{
63c3a66f
JP
3263 if (tg3_flag(tp, NVRAM) &&
3264 tg3_flag(tp, NVRAM_BUFFERED) &&
3265 tg3_flag(tp, FLASH) &&
3266 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3267 (tp->nvram_jedecnum == JEDEC_ATMEL))
3268
3269 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
3270 tp->nvram_pagesize) +
3271 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
3272
3273 return addr;
3274}
3275
e4f34110
MC
3276/* NOTE: Data read in from NVRAM is byteswapped according to
3277 * the byteswapping settings for all other register accesses.
3278 * tg3 devices are BE devices, so on a BE machine, the data
3279 * returned will be exactly as it is seen in NVRAM. On a LE
3280 * machine, the 32-bit value will be byteswapped.
3281 */
ffbcfed4
MC
3282static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
3283{
3284 int ret;
3285
63c3a66f 3286 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
3287 return tg3_nvram_read_using_eeprom(tp, offset, val);
3288
3289 offset = tg3_nvram_phys_addr(tp, offset);
3290
3291 if (offset > NVRAM_ADDR_MSK)
3292 return -EINVAL;
3293
3294 ret = tg3_nvram_lock(tp);
3295 if (ret)
3296 return ret;
3297
3298 tg3_enable_nvram_access(tp);
3299
3300 tw32(NVRAM_ADDR, offset);
3301 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
3302 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
3303
3304 if (ret == 0)
e4f34110 3305 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
3306
3307 tg3_disable_nvram_access(tp);
3308
3309 tg3_nvram_unlock(tp);
3310
3311 return ret;
3312}
3313
a9dc529d
MC
3314/* Ensures NVRAM data is in bytestream format. */
3315static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
3316{
3317 u32 v;
a9dc529d 3318 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 3319 if (!res)
a9dc529d 3320 *val = cpu_to_be32(v);
ffbcfed4
MC
3321 return res;
3322}
3323
dbe9b92a
MC
3324static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
3325 u32 offset, u32 len, u8 *buf)
3326{
3327 int i, j, rc = 0;
3328 u32 val;
3329
3330 for (i = 0; i < len; i += 4) {
3331 u32 addr;
3332 __be32 data;
3333
3334 addr = offset + i;
3335
3336 memcpy(&data, buf + i, 4);
3337
3338 /*
3339 * The SEEPROM interface expects the data to always be opposite
3340 * the native endian format. We accomplish this by reversing
3341 * all the operations that would have been performed on the
3342 * data from a call to tg3_nvram_read_be32().
3343 */
3344 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3345
3346 val = tr32(GRC_EEPROM_ADDR);
3347 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3348
3349 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3350 EEPROM_ADDR_READ);
3351 tw32(GRC_EEPROM_ADDR, val |
3352 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3353 (addr & EEPROM_ADDR_ADDR_MASK) |
3354 EEPROM_ADDR_START |
3355 EEPROM_ADDR_WRITE);
3356
3357 for (j = 0; j < 1000; j++) {
3358 val = tr32(GRC_EEPROM_ADDR);
3359
3360 if (val & EEPROM_ADDR_COMPLETE)
3361 break;
3362 msleep(1);
3363 }
3364 if (!(val & EEPROM_ADDR_COMPLETE)) {
3365 rc = -EBUSY;
3366 break;
3367 }
3368 }
3369
3370 return rc;
3371}
3372
3373/* offset and length are dword aligned */
3374static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3375 u8 *buf)
3376{
3377 int ret = 0;
3378 u32 pagesize = tp->nvram_pagesize;
3379 u32 pagemask = pagesize - 1;
3380 u32 nvram_cmd;
3381 u8 *tmp;
3382
3383 tmp = kmalloc(pagesize, GFP_KERNEL);
3384 if (tmp == NULL)
3385 return -ENOMEM;
3386
3387 while (len) {
3388 int j;
3389 u32 phy_addr, page_off, size;
3390
3391 phy_addr = offset & ~pagemask;
3392
3393 for (j = 0; j < pagesize; j += 4) {
3394 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3395 (__be32 *) (tmp + j));
3396 if (ret)
3397 break;
3398 }
3399 if (ret)
3400 break;
3401
3402 page_off = offset & pagemask;
3403 size = pagesize;
3404 if (len < size)
3405 size = len;
3406
3407 len -= size;
3408
3409 memcpy(tmp + page_off, buf, size);
3410
3411 offset = offset + (pagesize - page_off);
3412
3413 tg3_enable_nvram_access(tp);
3414
3415 /*
3416 * Before we can erase the flash page, we need
3417 * to issue a special "write enable" command.
3418 */
3419 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3420
3421 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3422 break;
3423
3424 /* Erase the target page */
3425 tw32(NVRAM_ADDR, phy_addr);
3426
3427 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3428 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3429
3430 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3431 break;
3432
3433 /* Issue another write enable to start the write. */
3434 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3435
3436 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3437 break;
3438
3439 for (j = 0; j < pagesize; j += 4) {
3440 __be32 data;
3441
3442 data = *((__be32 *) (tmp + j));
3443
3444 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3445
3446 tw32(NVRAM_ADDR, phy_addr + j);
3447
3448 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3449 NVRAM_CMD_WR;
3450
3451 if (j == 0)
3452 nvram_cmd |= NVRAM_CMD_FIRST;
3453 else if (j == (pagesize - 4))
3454 nvram_cmd |= NVRAM_CMD_LAST;
3455
3456 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3457 if (ret)
3458 break;
3459 }
3460 if (ret)
3461 break;
3462 }
3463
3464 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3465 tg3_nvram_exec_cmd(tp, nvram_cmd);
3466
3467 kfree(tmp);
3468
3469 return ret;
3470}
3471
3472/* offset and length are dword aligned */
3473static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3474 u8 *buf)
3475{
3476 int i, ret = 0;
3477
3478 for (i = 0; i < len; i += 4, offset += 4) {
3479 u32 page_off, phy_addr, nvram_cmd;
3480 __be32 data;
3481
3482 memcpy(&data, buf + i, 4);
3483 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3484
3485 page_off = offset % tp->nvram_pagesize;
3486
3487 phy_addr = tg3_nvram_phys_addr(tp, offset);
3488
dbe9b92a
MC
3489 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3490
3491 if (page_off == 0 || i == 0)
3492 nvram_cmd |= NVRAM_CMD_FIRST;
3493 if (page_off == (tp->nvram_pagesize - 4))
3494 nvram_cmd |= NVRAM_CMD_LAST;
3495
3496 if (i == (len - 4))
3497 nvram_cmd |= NVRAM_CMD_LAST;
3498
42278224
MC
3499 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3500 !tg3_flag(tp, FLASH) ||
3501 !tg3_flag(tp, 57765_PLUS))
3502 tw32(NVRAM_ADDR, phy_addr);
3503
4153577a 3504 if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
dbe9b92a
MC
3505 !tg3_flag(tp, 5755_PLUS) &&
3506 (tp->nvram_jedecnum == JEDEC_ST) &&
3507 (nvram_cmd & NVRAM_CMD_FIRST)) {
3508 u32 cmd;
3509
3510 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3511 ret = tg3_nvram_exec_cmd(tp, cmd);
3512 if (ret)
3513 break;
3514 }
3515 if (!tg3_flag(tp, FLASH)) {
3516 /* We always do complete word writes to eeprom. */
3517 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3518 }
3519
3520 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3521 if (ret)
3522 break;
3523 }
3524 return ret;
3525}
3526
3527/* offset and length are dword aligned */
3528static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3529{
3530 int ret;
3531
3532 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3533 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3534 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3535 udelay(40);
3536 }
3537
3538 if (!tg3_flag(tp, NVRAM)) {
3539 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3540 } else {
3541 u32 grc_mode;
3542
3543 ret = tg3_nvram_lock(tp);
3544 if (ret)
3545 return ret;
3546
3547 tg3_enable_nvram_access(tp);
3548 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3549 tw32(NVRAM_WRITE1, 0x406);
3550
3551 grc_mode = tr32(GRC_MODE);
3552 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3553
3554 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3555 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3556 buf);
3557 } else {
3558 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3559 buf);
3560 }
3561
3562 grc_mode = tr32(GRC_MODE);
3563 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3564
3565 tg3_disable_nvram_access(tp);
3566 tg3_nvram_unlock(tp);
3567 }
3568
3569 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3570 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3571 udelay(40);
3572 }
3573
3574 return ret;
3575}
3576
997b4f13
MC
3577#define RX_CPU_SCRATCH_BASE 0x30000
3578#define RX_CPU_SCRATCH_SIZE 0x04000
3579#define TX_CPU_SCRATCH_BASE 0x34000
3580#define TX_CPU_SCRATCH_SIZE 0x04000
3581
3582/* tp->lock is held. */
837c45bb 3583static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
997b4f13
MC
3584{
3585 int i;
837c45bb 3586 const int iters = 10000;
997b4f13 3587
837c45bb
NS
3588 for (i = 0; i < iters; i++) {
3589 tw32(cpu_base + CPU_STATE, 0xffffffff);
3590 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3591 if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
3592 break;
6d446ec3
GS
3593 if (pci_channel_offline(tp->pdev))
3594 return -EBUSY;
837c45bb
NS
3595 }
3596
3597 return (i == iters) ? -EBUSY : 0;
3598}
3599
3600/* tp->lock is held. */
3601static int tg3_rxcpu_pause(struct tg3 *tp)
3602{
3603 int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
3604
3605 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3606 tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3607 udelay(10);
3608
3609 return rc;
3610}
3611
3612/* tp->lock is held. */
3613static int tg3_txcpu_pause(struct tg3 *tp)
3614{
3615 return tg3_pause_cpu(tp, TX_CPU_BASE);
3616}
3617
3618/* tp->lock is held. */
3619static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
3620{
3621 tw32(cpu_base + CPU_STATE, 0xffffffff);
3622 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3623}
3624
3625/* tp->lock is held. */
3626static void tg3_rxcpu_resume(struct tg3 *tp)
3627{
3628 tg3_resume_cpu(tp, RX_CPU_BASE);
3629}
3630
3631/* tp->lock is held. */
3632static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
3633{
3634 int rc;
3635
3636 BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
997b4f13 3637
4153577a 3638 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
997b4f13
MC
3639 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3640
3641 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3642 return 0;
3643 }
837c45bb
NS
3644 if (cpu_base == RX_CPU_BASE) {
3645 rc = tg3_rxcpu_pause(tp);
997b4f13 3646 } else {
7e6c63f0
HM
3647 /*
3648 * There is only an Rx CPU for the 5750 derivative in the
3649 * BCM4785.
3650 */
3651 if (tg3_flag(tp, IS_SSB_CORE))
3652 return 0;
3653
837c45bb 3654 rc = tg3_txcpu_pause(tp);
997b4f13
MC
3655 }
3656
837c45bb 3657 if (rc) {
997b4f13 3658 netdev_err(tp->dev, "%s timed out, %s CPU\n",
837c45bb 3659 __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
997b4f13
MC
3660 return -ENODEV;
3661 }
3662
3663 /* Clear firmware's nvram arbitration. */
3664 if (tg3_flag(tp, NVRAM))
3665 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3666 return 0;
3667}
3668
31f11a95
NS
3669static int tg3_fw_data_len(struct tg3 *tp,
3670 const struct tg3_firmware_hdr *fw_hdr)
3671{
3672 int fw_len;
3673
3674 /* Non fragmented firmware have one firmware header followed by a
3675 * contiguous chunk of data to be written. The length field in that
3676 * header is not the length of data to be written but the complete
3677 * length of the bss. The data length is determined based on
3678 * tp->fw->size minus headers.
3679 *
3680 * Fragmented firmware have a main header followed by multiple
3681 * fragments. Each fragment is identical to non fragmented firmware
3682 * with a firmware header followed by a contiguous chunk of data. In
3683 * the main header, the length field is unused and set to 0xffffffff.
3684 * In each fragment header the length is the entire size of that
3685 * fragment i.e. fragment data + header length. Data length is
3686 * therefore length field in the header minus TG3_FW_HDR_LEN.
3687 */
3688 if (tp->fw_len == 0xffffffff)
3689 fw_len = be32_to_cpu(fw_hdr->len);
3690 else
3691 fw_len = tp->fw->size;
3692
3693 return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
3694}
3695
997b4f13
MC
3696/* tp->lock is held. */
3697static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3698 u32 cpu_scratch_base, int cpu_scratch_size,
77997ea3 3699 const struct tg3_firmware_hdr *fw_hdr)
997b4f13 3700{
c4dab506 3701 int err, i;
997b4f13 3702 void (*write_op)(struct tg3 *, u32, u32);
31f11a95 3703 int total_len = tp->fw->size;
997b4f13
MC
3704
3705 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3706 netdev_err(tp->dev,
3707 "%s: Trying to load TX cpu firmware which is 5705\n",
3708 __func__);
3709 return -EINVAL;
3710 }
3711
c4dab506 3712 if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
997b4f13
MC
3713 write_op = tg3_write_mem;
3714 else
3715 write_op = tg3_write_indirect_reg32;
3716
c4dab506
NS
3717 if (tg3_asic_rev(tp) != ASIC_REV_57766) {
3718 /* It is possible that bootcode is still loading at this point.
3719 * Get the nvram lock first before halting the cpu.
3720 */
3721 int lock_err = tg3_nvram_lock(tp);
3722 err = tg3_halt_cpu(tp, cpu_base);
3723 if (!lock_err)
3724 tg3_nvram_unlock(tp);
3725 if (err)
3726 goto out;
997b4f13 3727
c4dab506
NS
3728 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3729 write_op(tp, cpu_scratch_base + i, 0);
3730 tw32(cpu_base + CPU_STATE, 0xffffffff);
3731 tw32(cpu_base + CPU_MODE,
3732 tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
3733 } else {
3734 /* Subtract additional main header for fragmented firmware and
3735 * advance to the first fragment
3736 */
3737 total_len -= TG3_FW_HDR_LEN;
3738 fw_hdr++;
3739 }
77997ea3 3740
31f11a95
NS
3741 do {
3742 u32 *fw_data = (u32 *)(fw_hdr + 1);
3743 for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
3744 write_op(tp, cpu_scratch_base +
3745 (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
3746 (i * sizeof(u32)),
3747 be32_to_cpu(fw_data[i]));
3748
3749 total_len -= be32_to_cpu(fw_hdr->len);
3750
3751 /* Advance to next fragment */
3752 fw_hdr = (struct tg3_firmware_hdr *)
3753 ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
3754 } while (total_len > 0);
997b4f13
MC
3755
3756 err = 0;
3757
3758out:
3759 return err;
3760}
3761
f4bffb28
NS
3762/* tp->lock is held. */
3763static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
3764{
3765 int i;
3766 const int iters = 5;
3767
3768 tw32(cpu_base + CPU_STATE, 0xffffffff);
3769 tw32_f(cpu_base + CPU_PC, pc);
3770
3771 for (i = 0; i < iters; i++) {
3772 if (tr32(cpu_base + CPU_PC) == pc)
3773 break;
3774 tw32(cpu_base + CPU_STATE, 0xffffffff);
3775 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3776 tw32_f(cpu_base + CPU_PC, pc);
3777 udelay(1000);
3778 }
3779
3780 return (i == iters) ? -EBUSY : 0;
3781}
3782
997b4f13
MC
3783/* tp->lock is held. */
3784static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3785{
77997ea3 3786 const struct tg3_firmware_hdr *fw_hdr;
f4bffb28 3787 int err;
997b4f13 3788
77997ea3 3789 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
997b4f13
MC
3790
3791 /* Firmware blob starts with version numbers, followed by
3792 start address and length. We are setting complete length.
3793 length = end_address_of_bss - start_address_of_text.
3794 Remainder is the blob to be loaded contiguously
3795 from start address. */
3796
997b4f13
MC
3797 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3798 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
77997ea3 3799 fw_hdr);
997b4f13
MC
3800 if (err)
3801 return err;
3802
3803 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3804 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
77997ea3 3805 fw_hdr);
997b4f13
MC
3806 if (err)
3807 return err;
3808
3809 /* Now startup only the RX cpu. */
77997ea3
NS
3810 err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
3811 be32_to_cpu(fw_hdr->base_addr));
f4bffb28 3812 if (err) {
997b4f13
MC
3813 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3814 "should be %08x\n", __func__,
77997ea3
NS
3815 tr32(RX_CPU_BASE + CPU_PC),
3816 be32_to_cpu(fw_hdr->base_addr));
997b4f13
MC
3817 return -ENODEV;
3818 }
837c45bb
NS
3819
3820 tg3_rxcpu_resume(tp);
997b4f13
MC
3821
3822 return 0;
3823}
3824
c4dab506
NS
3825static int tg3_validate_rxcpu_state(struct tg3 *tp)
3826{
3827 const int iters = 1000;
3828 int i;
3829 u32 val;
3830
3831 /* Wait for boot code to complete initialization and enter service
3832 * loop. It is then safe to download service patches
3833 */
3834 for (i = 0; i < iters; i++) {
3835 if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
3836 break;
3837
3838 udelay(10);
3839 }
3840
3841 if (i == iters) {
3842 netdev_err(tp->dev, "Boot code not ready for service patches\n");
3843 return -EBUSY;
3844 }
3845
3846 val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
3847 if (val & 0xff) {
3848 netdev_warn(tp->dev,
3849 "Other patches exist. Not downloading EEE patch\n");
3850 return -EEXIST;
3851 }
3852
3853 return 0;
3854}
3855
3856/* tp->lock is held. */
3857static void tg3_load_57766_firmware(struct tg3 *tp)
3858{
3859 struct tg3_firmware_hdr *fw_hdr;
3860
3861 if (!tg3_flag(tp, NO_NVRAM))
3862 return;
3863
3864 if (tg3_validate_rxcpu_state(tp))
3865 return;
3866
3867 if (!tp->fw)
3868 return;
3869
3870 /* This firmware blob has a different format than older firmware
3871 * releases as given below. The main difference is we have fragmented
3872 * data to be written to non-contiguous locations.
3873 *
3874 * In the beginning we have a firmware header identical to other
3875 * firmware which consists of version, base addr and length. The length
3876 * here is unused and set to 0xffffffff.
3877 *
3878 * This is followed by a series of firmware fragments which are
3879 * individually identical to previous firmware. i.e. they have the
3880 * firmware header and followed by data for that fragment. The version
3881 * field of the individual fragment header is unused.
3882 */
3883
3884 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
3885 if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
3886 return;
3887
3888 if (tg3_rxcpu_pause(tp))
3889 return;
3890
3891 /* tg3_load_firmware_cpu() will always succeed for the 57766 */
3892 tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
3893
3894 tg3_rxcpu_resume(tp);
3895}
3896
997b4f13
MC
3897/* tp->lock is held. */
3898static int tg3_load_tso_firmware(struct tg3 *tp)
3899{
77997ea3 3900 const struct tg3_firmware_hdr *fw_hdr;
997b4f13 3901 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
f4bffb28 3902 int err;
997b4f13 3903
1caf13eb 3904 if (!tg3_flag(tp, FW_TSO))
997b4f13
MC
3905 return 0;
3906
77997ea3 3907 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
997b4f13
MC
3908
3909 /* Firmware blob starts with version numbers, followed by
3910 start address and length. We are setting complete length.
3911 length = end_address_of_bss - start_address_of_text.
3912 Remainder is the blob to be loaded contiguously
3913 from start address. */
3914
997b4f13 3915 cpu_scratch_size = tp->fw_len;
997b4f13 3916
4153577a 3917 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
997b4f13
MC
3918 cpu_base = RX_CPU_BASE;
3919 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3920 } else {
3921 cpu_base = TX_CPU_BASE;
3922 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3923 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3924 }
3925
3926 err = tg3_load_firmware_cpu(tp, cpu_base,
3927 cpu_scratch_base, cpu_scratch_size,
77997ea3 3928 fw_hdr);
997b4f13
MC
3929 if (err)
3930 return err;
3931
3932 /* Now startup the cpu. */
77997ea3
NS
3933 err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
3934 be32_to_cpu(fw_hdr->base_addr));
f4bffb28 3935 if (err) {
997b4f13
MC
3936 netdev_err(tp->dev,
3937 "%s fails to set CPU PC, is %08x should be %08x\n",
77997ea3
NS
3938 __func__, tr32(cpu_base + CPU_PC),
3939 be32_to_cpu(fw_hdr->base_addr));
997b4f13
MC
3940 return -ENODEV;
3941 }
837c45bb
NS
3942
3943 tg3_resume_cpu(tp, cpu_base);
997b4f13
MC
3944 return 0;
3945}
3946
f022ae62
MC
3947/* tp->lock is held. */
3948static void __tg3_set_one_mac_addr(struct tg3 *tp, u8 *mac_addr, int index)
3949{
3950 u32 addr_high, addr_low;
3951
3952 addr_high = ((mac_addr[0] << 8) | mac_addr[1]);
3953 addr_low = ((mac_addr[2] << 24) | (mac_addr[3] << 16) |
3954 (mac_addr[4] << 8) | mac_addr[5]);
3955
3956 if (index < 4) {
3957 tw32(MAC_ADDR_0_HIGH + (index * 8), addr_high);
3958 tw32(MAC_ADDR_0_LOW + (index * 8), addr_low);
3959 } else {
3960 index -= 4;
3961 tw32(MAC_EXTADDR_0_HIGH + (index * 8), addr_high);
3962 tw32(MAC_EXTADDR_0_LOW + (index * 8), addr_low);
3963 }
3964}
997b4f13 3965
3f007891 3966/* tp->lock is held. */
953c96e0 3967static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
3f007891 3968{
f022ae62 3969 u32 addr_high;
3f007891
MC
3970 int i;
3971
3f007891
MC
3972 for (i = 0; i < 4; i++) {
3973 if (i == 1 && skip_mac_1)
3974 continue;
f022ae62 3975 __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
3f007891
MC
3976 }
3977
4153577a
JP
3978 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
3979 tg3_asic_rev(tp) == ASIC_REV_5704) {
f022ae62
MC
3980 for (i = 4; i < 16; i++)
3981 __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
3f007891
MC
3982 }
3983
3984 addr_high = (tp->dev->dev_addr[0] +
3985 tp->dev->dev_addr[1] +
3986 tp->dev->dev_addr[2] +
3987 tp->dev->dev_addr[3] +
3988 tp->dev->dev_addr[4] +
3989 tp->dev->dev_addr[5]) &
3990 TX_BACKOFF_SEED_MASK;
3991 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3992}
3993
c866b7ea 3994static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3995{
c866b7ea
RW
3996 /*
3997 * Make sure register accesses (indirect or otherwise) will function
3998 * correctly.
1da177e4
LT
3999 */
4000 pci_write_config_dword(tp->pdev,
c866b7ea
RW
4001 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
4002}
1da177e4 4003
c866b7ea
RW
4004static int tg3_power_up(struct tg3 *tp)
4005{
bed9829f 4006 int err;
8c6bda1a 4007
bed9829f 4008 tg3_enable_register_access(tp);
1da177e4 4009
bed9829f
MC
4010 err = pci_set_power_state(tp->pdev, PCI_D0);
4011 if (!err) {
4012 /* Switch out of Vaux if it is a NIC */
4013 tg3_pwrsrc_switch_to_vmain(tp);
4014 } else {
4015 netdev_err(tp->dev, "Transition to D0 failed\n");
4016 }
1da177e4 4017
bed9829f 4018 return err;
c866b7ea 4019}
1da177e4 4020
953c96e0 4021static int tg3_setup_phy(struct tg3 *, bool);
4b409522 4022
c866b7ea
RW
4023static int tg3_power_down_prepare(struct tg3 *tp)
4024{
4025 u32 misc_host_ctrl;
4026 bool device_should_wake, do_low_power;
4027
4028 tg3_enable_register_access(tp);
5e7dfd0f
MC
4029
4030 /* Restore the CLKREQ setting. */
0f49bfbd
JL
4031 if (tg3_flag(tp, CLKREQ_BUG))
4032 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
4033 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 4034
1da177e4
LT
4035 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
4036 tw32(TG3PCI_MISC_HOST_CTRL,
4037 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
4038
c866b7ea 4039 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 4040 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 4041
63c3a66f 4042 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 4043 do_low_power = false;
f07e9af3 4044 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 4045 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 4046 struct phy_device *phydev;
0a459aac 4047 u32 phyid, advertising;
b02fd9e3 4048
7f854420 4049 phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
b02fd9e3 4050
80096068 4051 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3 4052
c6700ce2
MC
4053 tp->link_config.speed = phydev->speed;
4054 tp->link_config.duplex = phydev->duplex;
4055 tp->link_config.autoneg = phydev->autoneg;
4056 tp->link_config.advertising = phydev->advertising;
b02fd9e3
MC
4057
4058 advertising = ADVERTISED_TP |
4059 ADVERTISED_Pause |
4060 ADVERTISED_Autoneg |
4061 ADVERTISED_10baseT_Half;
4062
63c3a66f
JP
4063 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
4064 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
4065 advertising |=
4066 ADVERTISED_100baseT_Half |
4067 ADVERTISED_100baseT_Full |
4068 ADVERTISED_10baseT_Full;
4069 else
4070 advertising |= ADVERTISED_10baseT_Full;
4071 }
4072
4073 phydev->advertising = advertising;
4074
4075 phy_start_aneg(phydev);
0a459aac
MC
4076
4077 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
4078 if (phyid != PHY_ID_BCMAC131) {
4079 phyid &= PHY_BCM_OUI_MASK;
4080 if (phyid == PHY_BCM_OUI_1 ||
4081 phyid == PHY_BCM_OUI_2 ||
4082 phyid == PHY_BCM_OUI_3)
0a459aac
MC
4083 do_low_power = true;
4084 }
b02fd9e3 4085 }
dd477003 4086 } else {
2023276e 4087 do_low_power = true;
0a459aac 4088
c6700ce2 4089 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
80096068 4090 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
1da177e4 4091
2855b9fe 4092 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
953c96e0 4093 tg3_setup_phy(tp, false);
1da177e4
LT
4094 }
4095
4153577a 4096 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
4097 u32 val;
4098
4099 val = tr32(GRC_VCPU_EXT_CTRL);
4100 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 4101 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
4102 int i;
4103 u32 val;
4104
4105 for (i = 0; i < 200; i++) {
4106 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
4107 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
4108 break;
4109 msleep(1);
4110 }
4111 }
63c3a66f 4112 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
4113 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
4114 WOL_DRV_STATE_SHUTDOWN |
4115 WOL_DRV_WOL |
4116 WOL_SET_MAGIC_PKT);
6921d201 4117
05ac4cb7 4118 if (device_should_wake) {
1da177e4
LT
4119 u32 mac_mode;
4120
f07e9af3 4121 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
4122 if (do_low_power &&
4123 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
4124 tg3_phy_auxctl_write(tp,
4125 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
4126 MII_TG3_AUXCTL_PCTL_WOL_EN |
4127 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
4128 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
4129 udelay(40);
4130 }
1da177e4 4131
f07e9af3 4132 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1 4133 mac_mode = MAC_MODE_PORT_MODE_GMII;
942d1af0
NS
4134 else if (tp->phy_flags &
4135 TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
4136 if (tp->link_config.active_speed == SPEED_1000)
4137 mac_mode = MAC_MODE_PORT_MODE_GMII;
4138 else
4139 mac_mode = MAC_MODE_PORT_MODE_MII;
4140 } else
3f7045c1 4141 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 4142
e8f3f6ca 4143 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
4153577a 4144 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
63c3a66f 4145 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
4146 SPEED_100 : SPEED_10;
4147 if (tg3_5700_link_polarity(tp, speed))
4148 mac_mode |= MAC_MODE_LINK_POLARITY;
4149 else
4150 mac_mode &= ~MAC_MODE_LINK_POLARITY;
4151 }
1da177e4
LT
4152 } else {
4153 mac_mode = MAC_MODE_PORT_MODE_TBI;
4154 }
4155
63c3a66f 4156 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
4157 tw32(MAC_LED_CTRL, tp->led_ctrl);
4158
05ac4cb7 4159 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
4160 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
4161 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 4162 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 4163
63c3a66f 4164 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
4165 mac_mode |= MAC_MODE_APE_TX_EN |
4166 MAC_MODE_APE_RX_EN |
4167 MAC_MODE_TDE_ENABLE;
3bda1258 4168
1da177e4
LT
4169 tw32_f(MAC_MODE, mac_mode);
4170 udelay(100);
4171
4172 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
4173 udelay(10);
4174 }
4175
63c3a66f 4176 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
4153577a
JP
4177 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4178 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
4179 u32 base_val;
4180
4181 base_val = tp->pci_clock_ctrl;
4182 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
4183 CLOCK_CTRL_TXCLK_DISABLE);
4184
b401e9e2
MC
4185 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
4186 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
4187 } else if (tg3_flag(tp, 5780_CLASS) ||
4188 tg3_flag(tp, CPMU_PRESENT) ||
4153577a 4189 tg3_asic_rev(tp) == ASIC_REV_5906) {
4cf78e4f 4190 /* do nothing */
63c3a66f 4191 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
4192 u32 newbits1, newbits2;
4193
4153577a
JP
4194 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4195 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4196 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
4197 CLOCK_CTRL_TXCLK_DISABLE |
4198 CLOCK_CTRL_ALTCLK);
4199 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 4200 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4201 newbits1 = CLOCK_CTRL_625_CORE;
4202 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
4203 } else {
4204 newbits1 = CLOCK_CTRL_ALTCLK;
4205 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
4206 }
4207
b401e9e2
MC
4208 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
4209 40);
1da177e4 4210
b401e9e2
MC
4211 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
4212 40);
1da177e4 4213
63c3a66f 4214 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4215 u32 newbits3;
4216
4153577a
JP
4217 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4218 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4219 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
4220 CLOCK_CTRL_TXCLK_DISABLE |
4221 CLOCK_CTRL_44MHZ_CORE);
4222 } else {
4223 newbits3 = CLOCK_CTRL_44MHZ_CORE;
4224 }
4225
b401e9e2
MC
4226 tw32_wait_f(TG3PCI_CLOCK_CTRL,
4227 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
4228 }
4229 }
4230
63c3a66f 4231 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 4232 tg3_power_down_phy(tp, do_low_power);
6921d201 4233
cd0d7228 4234 tg3_frob_aux_power(tp, true);
1da177e4
LT
4235
4236 /* Workaround for unstable PLL clock */
7e6c63f0 4237 if ((!tg3_flag(tp, IS_SSB_CORE)) &&
4153577a
JP
4238 ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
4239 (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
1da177e4
LT
4240 u32 val = tr32(0x7d00);
4241
4242 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
4243 tw32(0x7d00, val);
63c3a66f 4244 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
4245 int err;
4246
4247 err = tg3_nvram_lock(tp);
1da177e4 4248 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
4249 if (!err)
4250 tg3_nvram_unlock(tp);
6921d201 4251 }
1da177e4
LT
4252 }
4253
bbadf503
MC
4254 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
4255
2e460fc0
NS
4256 tg3_ape_driver_state_change(tp, RESET_KIND_SHUTDOWN);
4257
c866b7ea
RW
4258 return 0;
4259}
12dac075 4260
c866b7ea
RW
4261static void tg3_power_down(struct tg3 *tp)
4262{
63c3a66f 4263 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 4264 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
4265}
4266
1da177e4
LT
4267static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
4268{
4269 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
4270 case MII_TG3_AUX_STAT_10HALF:
4271 *speed = SPEED_10;
4272 *duplex = DUPLEX_HALF;
4273 break;
4274
4275 case MII_TG3_AUX_STAT_10FULL:
4276 *speed = SPEED_10;
4277 *duplex = DUPLEX_FULL;
4278 break;
4279
4280 case MII_TG3_AUX_STAT_100HALF:
4281 *speed = SPEED_100;
4282 *duplex = DUPLEX_HALF;
4283 break;
4284
4285 case MII_TG3_AUX_STAT_100FULL:
4286 *speed = SPEED_100;
4287 *duplex = DUPLEX_FULL;
4288 break;
4289
4290 case MII_TG3_AUX_STAT_1000HALF:
4291 *speed = SPEED_1000;
4292 *duplex = DUPLEX_HALF;
4293 break;
4294
4295 case MII_TG3_AUX_STAT_1000FULL:
4296 *speed = SPEED_1000;
4297 *duplex = DUPLEX_FULL;
4298 break;
4299
4300 default:
f07e9af3 4301 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
4302 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
4303 SPEED_10;
4304 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
4305 DUPLEX_HALF;
4306 break;
4307 }
e740522e
MC
4308 *speed = SPEED_UNKNOWN;
4309 *duplex = DUPLEX_UNKNOWN;
1da177e4 4310 break;
855e1111 4311 }
1da177e4
LT
4312}
4313
42b64a45 4314static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 4315{
42b64a45
MC
4316 int err = 0;
4317 u32 val, new_adv;
1da177e4 4318
42b64a45 4319 new_adv = ADVERTISE_CSMA;
202ff1c2 4320 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 4321 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 4322
42b64a45
MC
4323 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
4324 if (err)
4325 goto done;
ba4d07a8 4326
4f272096
MC
4327 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4328 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 4329
4153577a
JP
4330 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4331 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
4f272096 4332 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 4333
4f272096
MC
4334 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
4335 if (err)
4336 goto done;
4337 }
1da177e4 4338
42b64a45
MC
4339 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4340 goto done;
52b02d04 4341
42b64a45
MC
4342 tw32(TG3_CPMU_EEE_MODE,
4343 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 4344
daf3ec68 4345 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
42b64a45
MC
4346 if (!err) {
4347 u32 err2;
52b02d04 4348
b715ce94
MC
4349 val = 0;
4350 /* Advertise 100-BaseTX EEE ability */
4351 if (advertise & ADVERTISED_100baseT_Full)
4352 val |= MDIO_AN_EEE_ADV_100TX;
4353 /* Advertise 1000-BaseT EEE ability */
4354 if (advertise & ADVERTISED_1000baseT_Full)
4355 val |= MDIO_AN_EEE_ADV_1000T;
9e2ecbeb
NS
4356
4357 if (!tp->eee.eee_enabled) {
4358 val = 0;
4359 tp->eee.advertised = 0;
4360 } else {
4361 tp->eee.advertised = advertise &
4362 (ADVERTISED_100baseT_Full |
4363 ADVERTISED_1000baseT_Full);
4364 }
4365
b715ce94
MC
4366 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
4367 if (err)
4368 val = 0;
4369
4153577a 4370 switch (tg3_asic_rev(tp)) {
21a00ab2
MC
4371 case ASIC_REV_5717:
4372 case ASIC_REV_57765:
55086ad9 4373 case ASIC_REV_57766:
21a00ab2 4374 case ASIC_REV_5719:
b715ce94
MC
4375 /* If we advertised any eee advertisements above... */
4376 if (val)
4377 val = MII_TG3_DSP_TAP26_ALNOKO |
4378 MII_TG3_DSP_TAP26_RMRXSTO |
4379 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 4380 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
4381 /* Fall through */
4382 case ASIC_REV_5720:
c65a17f4 4383 case ASIC_REV_5762:
be671947
MC
4384 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
4385 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
4386 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 4387 }
52b02d04 4388
daf3ec68 4389 err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
42b64a45
MC
4390 if (!err)
4391 err = err2;
4392 }
4393
4394done:
4395 return err;
4396}
4397
4398static void tg3_phy_copper_begin(struct tg3 *tp)
4399{
d13ba512
MC
4400 if (tp->link_config.autoneg == AUTONEG_ENABLE ||
4401 (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4402 u32 adv, fc;
4403
942d1af0
NS
4404 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4405 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
d13ba512
MC
4406 adv = ADVERTISED_10baseT_Half |
4407 ADVERTISED_10baseT_Full;
4408 if (tg3_flag(tp, WOL_SPEED_100MB))
4409 adv |= ADVERTISED_100baseT_Half |
4410 ADVERTISED_100baseT_Full;
7c786065
NS
4411 if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK) {
4412 if (!(tp->phy_flags &
4413 TG3_PHYFLG_DISABLE_1G_HD_ADV))
4414 adv |= ADVERTISED_1000baseT_Half;
4415 adv |= ADVERTISED_1000baseT_Full;
4416 }
d13ba512
MC
4417
4418 fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
42b64a45 4419 } else {
d13ba512
MC
4420 adv = tp->link_config.advertising;
4421 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
4422 adv &= ~(ADVERTISED_1000baseT_Half |
4423 ADVERTISED_1000baseT_Full);
4424
4425 fc = tp->link_config.flowctrl;
52b02d04 4426 }
52b02d04 4427
d13ba512 4428 tg3_phy_autoneg_cfg(tp, adv, fc);
52b02d04 4429
942d1af0
NS
4430 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4431 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
4432 /* Normally during power down we want to autonegotiate
4433 * the lowest possible speed for WOL. However, to avoid
4434 * link flap, we leave it untouched.
4435 */
4436 return;
4437 }
4438
d13ba512
MC
4439 tg3_writephy(tp, MII_BMCR,
4440 BMCR_ANENABLE | BMCR_ANRESTART);
4441 } else {
4442 int i;
1da177e4
LT
4443 u32 bmcr, orig_bmcr;
4444
4445 tp->link_config.active_speed = tp->link_config.speed;
4446 tp->link_config.active_duplex = tp->link_config.duplex;
4447
7c6cdead
NS
4448 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
4449 /* With autoneg disabled, 5715 only links up when the
4450 * advertisement register has the configured speed
4451 * enabled.
4452 */
4453 tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
4454 }
4455
1da177e4
LT
4456 bmcr = 0;
4457 switch (tp->link_config.speed) {
4458 default:
4459 case SPEED_10:
4460 break;
4461
4462 case SPEED_100:
4463 bmcr |= BMCR_SPEED100;
4464 break;
4465
4466 case SPEED_1000:
221c5637 4467 bmcr |= BMCR_SPEED1000;
1da177e4 4468 break;
855e1111 4469 }
1da177e4
LT
4470
4471 if (tp->link_config.duplex == DUPLEX_FULL)
4472 bmcr |= BMCR_FULLDPLX;
4473
4474 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
4475 (bmcr != orig_bmcr)) {
4476 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
4477 for (i = 0; i < 1500; i++) {
4478 u32 tmp;
4479
4480 udelay(10);
4481 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
4482 tg3_readphy(tp, MII_BMSR, &tmp))
4483 continue;
4484 if (!(tmp & BMSR_LSTATUS)) {
4485 udelay(40);
4486 break;
4487 }
4488 }
4489 tg3_writephy(tp, MII_BMCR, bmcr);
4490 udelay(40);
4491 }
1da177e4
LT
4492 }
4493}
4494
fdad8de4
NS
4495static int tg3_phy_pull_config(struct tg3 *tp)
4496{
4497 int err;
4498 u32 val;
4499
4500 err = tg3_readphy(tp, MII_BMCR, &val);
4501 if (err)
4502 goto done;
4503
4504 if (!(val & BMCR_ANENABLE)) {
4505 tp->link_config.autoneg = AUTONEG_DISABLE;
4506 tp->link_config.advertising = 0;
4507 tg3_flag_clear(tp, PAUSE_AUTONEG);
4508
4509 err = -EIO;
4510
4511 switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
4512 case 0:
4513 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4514 goto done;
4515
4516 tp->link_config.speed = SPEED_10;
4517 break;
4518 case BMCR_SPEED100:
4519 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4520 goto done;
4521
4522 tp->link_config.speed = SPEED_100;
4523 break;
4524 case BMCR_SPEED1000:
4525 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4526 tp->link_config.speed = SPEED_1000;
4527 break;
4528 }
4529 /* Fall through */
4530 default:
4531 goto done;
4532 }
4533
4534 if (val & BMCR_FULLDPLX)
4535 tp->link_config.duplex = DUPLEX_FULL;
4536 else
4537 tp->link_config.duplex = DUPLEX_HALF;
4538
4539 tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
4540
4541 err = 0;
4542 goto done;
4543 }
4544
4545 tp->link_config.autoneg = AUTONEG_ENABLE;
4546 tp->link_config.advertising = ADVERTISED_Autoneg;
4547 tg3_flag_set(tp, PAUSE_AUTONEG);
4548
4549 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4550 u32 adv;
4551
4552 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4553 if (err)
4554 goto done;
4555
4556 adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
4557 tp->link_config.advertising |= adv | ADVERTISED_TP;
4558
4559 tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
4560 } else {
4561 tp->link_config.advertising |= ADVERTISED_FIBRE;
4562 }
4563
4564 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4565 u32 adv;
4566
4567 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4568 err = tg3_readphy(tp, MII_CTRL1000, &val);
4569 if (err)
4570 goto done;
4571
4572 adv = mii_ctrl1000_to_ethtool_adv_t(val);
4573 } else {
4574 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4575 if (err)
4576 goto done;
4577
4578 adv = tg3_decode_flowctrl_1000X(val);
4579 tp->link_config.flowctrl = adv;
4580
4581 val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
4582 adv = mii_adv_to_ethtool_adv_x(val);
4583 }
4584
4585 tp->link_config.advertising |= adv;
4586 }
4587
4588done:
4589 return err;
4590}
4591
1da177e4
LT
4592static int tg3_init_5401phy_dsp(struct tg3 *tp)
4593{
4594 int err;
4595
4596 /* Turn off tap power management. */
4597 /* Set Extended packet length bit */
b4bd2929 4598 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 4599
6ee7c0a0
MC
4600 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
4601 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
4602 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
4603 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
4604 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
4605
4606 udelay(40);
4607
4608 return err;
4609}
4610
ed1ff5c3
NS
4611static bool tg3_phy_eee_config_ok(struct tg3 *tp)
4612{
5b6c273a 4613 struct ethtool_eee eee;
ed1ff5c3
NS
4614
4615 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4616 return true;
4617
5b6c273a 4618 tg3_eee_pull_config(tp, &eee);
ed1ff5c3 4619
5b6c273a
NS
4620 if (tp->eee.eee_enabled) {
4621 if (tp->eee.advertised != eee.advertised ||
4622 tp->eee.tx_lpi_timer != eee.tx_lpi_timer ||
4623 tp->eee.tx_lpi_enabled != eee.tx_lpi_enabled)
4624 return false;
4625 } else {
4626 /* EEE is disabled but we're advertising */
4627 if (eee.advertised)
4628 return false;
4629 }
ed1ff5c3
NS
4630
4631 return true;
4632}
4633
e2bf73e7 4634static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 4635{
e2bf73e7 4636 u32 advmsk, tgtadv, advertising;
3600d918 4637
e2bf73e7
MC
4638 advertising = tp->link_config.advertising;
4639 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 4640
e2bf73e7
MC
4641 advmsk = ADVERTISE_ALL;
4642 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 4643 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
4644 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4645 }
1da177e4 4646
e2bf73e7
MC
4647 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4648 return false;
4649
4650 if ((*lcladv & advmsk) != tgtadv)
4651 return false;
b99d2a57 4652
f07e9af3 4653 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
4654 u32 tg3_ctrl;
4655
e2bf73e7 4656 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 4657
221c5637 4658 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 4659 return false;
1da177e4 4660
3198e07f 4661 if (tgtadv &&
4153577a
JP
4662 (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4663 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
3198e07f
MC
4664 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4665 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4666 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4667 } else {
4668 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4669 }
4670
e2bf73e7
MC
4671 if (tg3_ctrl != tgtadv)
4672 return false;
ef167e27
MC
4673 }
4674
e2bf73e7 4675 return true;
ef167e27
MC
4676}
4677
859edb26
MC
4678static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4679{
4680 u32 lpeth = 0;
4681
4682 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4683 u32 val;
4684
4685 if (tg3_readphy(tp, MII_STAT1000, &val))
4686 return false;
4687
4688 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4689 }
4690
4691 if (tg3_readphy(tp, MII_LPA, rmtadv))
4692 return false;
4693
4694 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4695 tp->link_config.rmt_adv = lpeth;
4696
4697 return true;
4698}
4699
953c96e0 4700static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
f4a46d1f
NNS
4701{
4702 if (curr_link_up != tp->link_up) {
4703 if (curr_link_up) {
84421b99 4704 netif_carrier_on(tp->dev);
f4a46d1f 4705 } else {
84421b99 4706 netif_carrier_off(tp->dev);
f4a46d1f
NNS
4707 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
4708 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
4709 }
4710
4711 tg3_link_report(tp);
4712 return true;
4713 }
4714
4715 return false;
4716}
4717
3310e248
MC
4718static void tg3_clear_mac_status(struct tg3 *tp)
4719{
4720 tw32(MAC_EVENT, 0);
4721
4722 tw32_f(MAC_STATUS,
4723 MAC_STATUS_SYNC_CHANGED |
4724 MAC_STATUS_CFG_CHANGED |
4725 MAC_STATUS_MI_COMPLETION |
4726 MAC_STATUS_LNKSTATE_CHANGED);
4727 udelay(40);
4728}
4729
9e2ecbeb
NS
4730static void tg3_setup_eee(struct tg3 *tp)
4731{
4732 u32 val;
4733
4734 val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
4735 TG3_CPMU_EEE_LNKIDL_UART_IDL;
4736 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
4737 val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
4738
4739 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
4740
4741 tw32_f(TG3_CPMU_EEE_CTRL,
4742 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
4743
4744 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
4745 (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
4746 TG3_CPMU_EEEMD_LPI_IN_RX |
4747 TG3_CPMU_EEEMD_EEE_ENABLE;
4748
4749 if (tg3_asic_rev(tp) != ASIC_REV_5717)
4750 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
4751
4752 if (tg3_flag(tp, ENABLE_APE))
4753 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
4754
4755 tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
4756
4757 tw32_f(TG3_CPMU_EEE_DBTMR1,
4758 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
4759 (tp->eee.tx_lpi_timer & 0xffff));
4760
4761 tw32_f(TG3_CPMU_EEE_DBTMR2,
4762 TG3_CPMU_DBTMR2_APE_TX_2047US |
4763 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
4764}
4765
953c96e0 4766static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
1da177e4 4767{
953c96e0 4768 bool current_link_up;
f833c4c1 4769 u32 bmsr, val;
ef167e27 4770 u32 lcl_adv, rmt_adv;
1da177e4
LT
4771 u16 current_speed;
4772 u8 current_duplex;
4773 int i, err;
4774
3310e248 4775 tg3_clear_mac_status(tp);
1da177e4 4776
8ef21428
MC
4777 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4778 tw32_f(MAC_MI_MODE,
4779 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4780 udelay(80);
4781 }
1da177e4 4782
b4bd2929 4783 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
4784
4785 /* Some third-party PHYs need to be reset on link going
4786 * down.
4787 */
4153577a
JP
4788 if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
4789 tg3_asic_rev(tp) == ASIC_REV_5704 ||
4790 tg3_asic_rev(tp) == ASIC_REV_5705) &&
f4a46d1f 4791 tp->link_up) {
1da177e4
LT
4792 tg3_readphy(tp, MII_BMSR, &bmsr);
4793 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4794 !(bmsr & BMSR_LSTATUS))
953c96e0 4795 force_reset = true;
1da177e4
LT
4796 }
4797 if (force_reset)
4798 tg3_phy_reset(tp);
4799
79eb6904 4800 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
4801 tg3_readphy(tp, MII_BMSR, &bmsr);
4802 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 4803 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
4804 bmsr = 0;
4805
4806 if (!(bmsr & BMSR_LSTATUS)) {
4807 err = tg3_init_5401phy_dsp(tp);
4808 if (err)
4809 return err;
4810
4811 tg3_readphy(tp, MII_BMSR, &bmsr);
4812 for (i = 0; i < 1000; i++) {
4813 udelay(10);
4814 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4815 (bmsr & BMSR_LSTATUS)) {
4816 udelay(40);
4817 break;
4818 }
4819 }
4820
79eb6904
MC
4821 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4822 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
4823 !(bmsr & BMSR_LSTATUS) &&
4824 tp->link_config.active_speed == SPEED_1000) {
4825 err = tg3_phy_reset(tp);
4826 if (!err)
4827 err = tg3_init_5401phy_dsp(tp);
4828 if (err)
4829 return err;
4830 }
4831 }
4153577a
JP
4832 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4833 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
1da177e4
LT
4834 /* 5701 {A0,B0} CRC bug workaround */
4835 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
4836 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4837 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4838 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
4839 }
4840
4841 /* Clear pending interrupts... */
f833c4c1
MC
4842 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4843 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 4844
f07e9af3 4845 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 4846 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 4847 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
4848 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4849
4153577a
JP
4850 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4851 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4852 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4853 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4854 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4855 else
4856 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4857 }
4858
953c96e0 4859 current_link_up = false;
e740522e
MC
4860 current_speed = SPEED_UNKNOWN;
4861 current_duplex = DUPLEX_UNKNOWN;
e348c5e7 4862 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 4863 tp->link_config.rmt_adv = 0;
1da177e4 4864
f07e9af3 4865 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
4866 err = tg3_phy_auxctl_read(tp,
4867 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4868 &val);
4869 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
4870 tg3_phy_auxctl_write(tp,
4871 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4872 val | (1 << 10));
1da177e4
LT
4873 goto relink;
4874 }
4875 }
4876
4877 bmsr = 0;
4878 for (i = 0; i < 100; i++) {
4879 tg3_readphy(tp, MII_BMSR, &bmsr);
4880 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4881 (bmsr & BMSR_LSTATUS))
4882 break;
4883 udelay(40);
4884 }
4885
4886 if (bmsr & BMSR_LSTATUS) {
4887 u32 aux_stat, bmcr;
4888
4889 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4890 for (i = 0; i < 2000; i++) {
4891 udelay(10);
4892 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4893 aux_stat)
4894 break;
4895 }
4896
4897 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4898 &current_speed,
4899 &current_duplex);
4900
4901 bmcr = 0;
4902 for (i = 0; i < 200; i++) {
4903 tg3_readphy(tp, MII_BMCR, &bmcr);
4904 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4905 continue;
4906 if (bmcr && bmcr != 0x7fff)
4907 break;
4908 udelay(10);
4909 }
4910
ef167e27
MC
4911 lcl_adv = 0;
4912 rmt_adv = 0;
1da177e4 4913
ef167e27
MC
4914 tp->link_config.active_speed = current_speed;
4915 tp->link_config.active_duplex = current_duplex;
4916
4917 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
ed1ff5c3
NS
4918 bool eee_config_ok = tg3_phy_eee_config_ok(tp);
4919
ef167e27 4920 if ((bmcr & BMCR_ANENABLE) &&
ed1ff5c3 4921 eee_config_ok &&
e2bf73e7 4922 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 4923 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
953c96e0 4924 current_link_up = true;
ed1ff5c3
NS
4925
4926 /* EEE settings changes take effect only after a phy
4927 * reset. If we have skipped a reset due to Link Flap
4928 * Avoidance being enabled, do it now.
4929 */
4930 if (!eee_config_ok &&
4931 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
5b6c273a
NS
4932 !force_reset) {
4933 tg3_setup_eee(tp);
ed1ff5c3 4934 tg3_phy_reset(tp);
5b6c273a 4935 }
1da177e4
LT
4936 } else {
4937 if (!(bmcr & BMCR_ANENABLE) &&
4938 tp->link_config.speed == current_speed &&
f0fcd7a9 4939 tp->link_config.duplex == current_duplex) {
953c96e0 4940 current_link_up = true;
1da177e4
LT
4941 }
4942 }
4943
953c96e0 4944 if (current_link_up &&
e348c5e7
MC
4945 tp->link_config.active_duplex == DUPLEX_FULL) {
4946 u32 reg, bit;
4947
4948 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4949 reg = MII_TG3_FET_GEN_STAT;
4950 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4951 } else {
4952 reg = MII_TG3_EXT_STAT;
4953 bit = MII_TG3_EXT_STAT_MDIX;
4954 }
4955
4956 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4957 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4958
ef167e27 4959 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4960 }
1da177e4
LT
4961 }
4962
1da177e4 4963relink:
953c96e0 4964 if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4965 tg3_phy_copper_begin(tp);
4966
7e6c63f0 4967 if (tg3_flag(tp, ROBOSWITCH)) {
953c96e0 4968 current_link_up = true;
7e6c63f0
HM
4969 /* FIXME: when BCM5325 switch is used use 100 MBit/s */
4970 current_speed = SPEED_1000;
4971 current_duplex = DUPLEX_FULL;
4972 tp->link_config.active_speed = current_speed;
4973 tp->link_config.active_duplex = current_duplex;
4974 }
4975
f833c4c1 4976 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4977 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4978 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
953c96e0 4979 current_link_up = true;
1da177e4
LT
4980 }
4981
4982 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
953c96e0 4983 if (current_link_up) {
1da177e4
LT
4984 if (tp->link_config.active_speed == SPEED_100 ||
4985 tp->link_config.active_speed == SPEED_10)
4986 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4987 else
4988 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4989 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4990 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4991 else
1da177e4
LT
4992 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4993
7e6c63f0
HM
4994 /* In order for the 5750 core in BCM4785 chip to work properly
4995 * in RGMII mode, the Led Control Register must be set up.
4996 */
4997 if (tg3_flag(tp, RGMII_MODE)) {
4998 u32 led_ctrl = tr32(MAC_LED_CTRL);
4999 led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
5000
5001 if (tp->link_config.active_speed == SPEED_10)
5002 led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
5003 else if (tp->link_config.active_speed == SPEED_100)
5004 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
5005 LED_CTRL_100MBPS_ON);
5006 else if (tp->link_config.active_speed == SPEED_1000)
5007 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
5008 LED_CTRL_1000MBPS_ON);
5009
5010 tw32(MAC_LED_CTRL, led_ctrl);
5011 udelay(40);
5012 }
5013
1da177e4
LT
5014 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5015 if (tp->link_config.active_duplex == DUPLEX_HALF)
5016 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5017
4153577a 5018 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
953c96e0 5019 if (current_link_up &&
e8f3f6ca 5020 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 5021 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
5022 else
5023 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
5024 }
5025
5026 /* ??? Without this setting Netgear GA302T PHY does not
5027 * ??? send/receive packets...
5028 */
79eb6904 5029 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
4153577a 5030 tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
1da177e4
LT
5031 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
5032 tw32_f(MAC_MI_MODE, tp->mi_mode);
5033 udelay(80);
5034 }
5035
5036 tw32_f(MAC_MODE, tp->mac_mode);
5037 udelay(40);
5038
52b02d04
MC
5039 tg3_phy_eee_adjust(tp, current_link_up);
5040
63c3a66f 5041 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
5042 /* Polled via timer. */
5043 tw32_f(MAC_EVENT, 0);
5044 } else {
5045 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5046 }
5047 udelay(40);
5048
4153577a 5049 if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
953c96e0 5050 current_link_up &&
1da177e4 5051 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 5052 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
5053 udelay(120);
5054 tw32_f(MAC_STATUS,
5055 (MAC_STATUS_SYNC_CHANGED |
5056 MAC_STATUS_CFG_CHANGED));
5057 udelay(40);
5058 tg3_write_mem(tp,
5059 NIC_SRAM_FIRMWARE_MBOX,
5060 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
5061 }
5062
5e7dfd0f 5063 /* Prevent send BD corruption. */
63c3a66f 5064 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
5065 if (tp->link_config.active_speed == SPEED_100 ||
5066 tp->link_config.active_speed == SPEED_10)
0f49bfbd
JL
5067 pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
5068 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 5069 else
0f49bfbd
JL
5070 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
5071 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f
MC
5072 }
5073
f4a46d1f 5074 tg3_test_and_report_link_chg(tp, current_link_up);
1da177e4
LT
5075
5076 return 0;
5077}
5078
5079struct tg3_fiber_aneginfo {
5080 int state;
5081#define ANEG_STATE_UNKNOWN 0
5082#define ANEG_STATE_AN_ENABLE 1
5083#define ANEG_STATE_RESTART_INIT 2
5084#define ANEG_STATE_RESTART 3
5085#define ANEG_STATE_DISABLE_LINK_OK 4
5086#define ANEG_STATE_ABILITY_DETECT_INIT 5
5087#define ANEG_STATE_ABILITY_DETECT 6
5088#define ANEG_STATE_ACK_DETECT_INIT 7
5089#define ANEG_STATE_ACK_DETECT 8
5090#define ANEG_STATE_COMPLETE_ACK_INIT 9
5091#define ANEG_STATE_COMPLETE_ACK 10
5092#define ANEG_STATE_IDLE_DETECT_INIT 11
5093#define ANEG_STATE_IDLE_DETECT 12
5094#define ANEG_STATE_LINK_OK 13
5095#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
5096#define ANEG_STATE_NEXT_PAGE_WAIT 15
5097
5098 u32 flags;
5099#define MR_AN_ENABLE 0x00000001
5100#define MR_RESTART_AN 0x00000002
5101#define MR_AN_COMPLETE 0x00000004
5102#define MR_PAGE_RX 0x00000008
5103#define MR_NP_LOADED 0x00000010
5104#define MR_TOGGLE_TX 0x00000020
5105#define MR_LP_ADV_FULL_DUPLEX 0x00000040
5106#define MR_LP_ADV_HALF_DUPLEX 0x00000080
5107#define MR_LP_ADV_SYM_PAUSE 0x00000100
5108#define MR_LP_ADV_ASYM_PAUSE 0x00000200
5109#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
5110#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
5111#define MR_LP_ADV_NEXT_PAGE 0x00001000
5112#define MR_TOGGLE_RX 0x00002000
5113#define MR_NP_RX 0x00004000
5114
5115#define MR_LINK_OK 0x80000000
5116
5117 unsigned long link_time, cur_time;
5118
5119 u32 ability_match_cfg;
5120 int ability_match_count;
5121
5122 char ability_match, idle_match, ack_match;
5123
5124 u32 txconfig, rxconfig;
5125#define ANEG_CFG_NP 0x00000080
5126#define ANEG_CFG_ACK 0x00000040
5127#define ANEG_CFG_RF2 0x00000020
5128#define ANEG_CFG_RF1 0x00000010
5129#define ANEG_CFG_PS2 0x00000001
5130#define ANEG_CFG_PS1 0x00008000
5131#define ANEG_CFG_HD 0x00004000
5132#define ANEG_CFG_FD 0x00002000
5133#define ANEG_CFG_INVAL 0x00001f06
5134
5135};
5136#define ANEG_OK 0
5137#define ANEG_DONE 1
5138#define ANEG_TIMER_ENAB 2
5139#define ANEG_FAILED -1
5140
5141#define ANEG_STATE_SETTLE_TIME 10000
5142
5143static int tg3_fiber_aneg_smachine(struct tg3 *tp,
5144 struct tg3_fiber_aneginfo *ap)
5145{
5be73b47 5146 u16 flowctrl;
1da177e4
LT
5147 unsigned long delta;
5148 u32 rx_cfg_reg;
5149 int ret;
5150
5151 if (ap->state == ANEG_STATE_UNKNOWN) {
5152 ap->rxconfig = 0;
5153 ap->link_time = 0;
5154 ap->cur_time = 0;
5155 ap->ability_match_cfg = 0;
5156 ap->ability_match_count = 0;
5157 ap->ability_match = 0;
5158 ap->idle_match = 0;
5159 ap->ack_match = 0;
5160 }
5161 ap->cur_time++;
5162
5163 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
5164 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
5165
5166 if (rx_cfg_reg != ap->ability_match_cfg) {
5167 ap->ability_match_cfg = rx_cfg_reg;
5168 ap->ability_match = 0;
5169 ap->ability_match_count = 0;
5170 } else {
5171 if (++ap->ability_match_count > 1) {
5172 ap->ability_match = 1;
5173 ap->ability_match_cfg = rx_cfg_reg;
5174 }
5175 }
5176 if (rx_cfg_reg & ANEG_CFG_ACK)
5177 ap->ack_match = 1;
5178 else
5179 ap->ack_match = 0;
5180
5181 ap->idle_match = 0;
5182 } else {
5183 ap->idle_match = 1;
5184 ap->ability_match_cfg = 0;
5185 ap->ability_match_count = 0;
5186 ap->ability_match = 0;
5187 ap->ack_match = 0;
5188
5189 rx_cfg_reg = 0;
5190 }
5191
5192 ap->rxconfig = rx_cfg_reg;
5193 ret = ANEG_OK;
5194
33f401ae 5195 switch (ap->state) {
1da177e4
LT
5196 case ANEG_STATE_UNKNOWN:
5197 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
5198 ap->state = ANEG_STATE_AN_ENABLE;
5199
5200 /* fallthru */
5201 case ANEG_STATE_AN_ENABLE:
5202 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
5203 if (ap->flags & MR_AN_ENABLE) {
5204 ap->link_time = 0;
5205 ap->cur_time = 0;
5206 ap->ability_match_cfg = 0;
5207 ap->ability_match_count = 0;
5208 ap->ability_match = 0;
5209 ap->idle_match = 0;
5210 ap->ack_match = 0;
5211
5212 ap->state = ANEG_STATE_RESTART_INIT;
5213 } else {
5214 ap->state = ANEG_STATE_DISABLE_LINK_OK;
5215 }
5216 break;
5217
5218 case ANEG_STATE_RESTART_INIT:
5219 ap->link_time = ap->cur_time;
5220 ap->flags &= ~(MR_NP_LOADED);
5221 ap->txconfig = 0;
5222 tw32(MAC_TX_AUTO_NEG, 0);
5223 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5224 tw32_f(MAC_MODE, tp->mac_mode);
5225 udelay(40);
5226
5227 ret = ANEG_TIMER_ENAB;
5228 ap->state = ANEG_STATE_RESTART;
5229
5230 /* fallthru */
5231 case ANEG_STATE_RESTART:
5232 delta = ap->cur_time - ap->link_time;
859a5887 5233 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 5234 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 5235 else
1da177e4 5236 ret = ANEG_TIMER_ENAB;
1da177e4
LT
5237 break;
5238
5239 case ANEG_STATE_DISABLE_LINK_OK:
5240 ret = ANEG_DONE;
5241 break;
5242
5243 case ANEG_STATE_ABILITY_DETECT_INIT:
5244 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
5245 ap->txconfig = ANEG_CFG_FD;
5246 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5247 if (flowctrl & ADVERTISE_1000XPAUSE)
5248 ap->txconfig |= ANEG_CFG_PS1;
5249 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5250 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
5251 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5252 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5253 tw32_f(MAC_MODE, tp->mac_mode);
5254 udelay(40);
5255
5256 ap->state = ANEG_STATE_ABILITY_DETECT;
5257 break;
5258
5259 case ANEG_STATE_ABILITY_DETECT:
859a5887 5260 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 5261 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
5262 break;
5263
5264 case ANEG_STATE_ACK_DETECT_INIT:
5265 ap->txconfig |= ANEG_CFG_ACK;
5266 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5267 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5268 tw32_f(MAC_MODE, tp->mac_mode);
5269 udelay(40);
5270
5271 ap->state = ANEG_STATE_ACK_DETECT;
5272
5273 /* fallthru */
5274 case ANEG_STATE_ACK_DETECT:
5275 if (ap->ack_match != 0) {
5276 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
5277 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
5278 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
5279 } else {
5280 ap->state = ANEG_STATE_AN_ENABLE;
5281 }
5282 } else if (ap->ability_match != 0 &&
5283 ap->rxconfig == 0) {
5284 ap->state = ANEG_STATE_AN_ENABLE;
5285 }
5286 break;
5287
5288 case ANEG_STATE_COMPLETE_ACK_INIT:
5289 if (ap->rxconfig & ANEG_CFG_INVAL) {
5290 ret = ANEG_FAILED;
5291 break;
5292 }
5293 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
5294 MR_LP_ADV_HALF_DUPLEX |
5295 MR_LP_ADV_SYM_PAUSE |
5296 MR_LP_ADV_ASYM_PAUSE |
5297 MR_LP_ADV_REMOTE_FAULT1 |
5298 MR_LP_ADV_REMOTE_FAULT2 |
5299 MR_LP_ADV_NEXT_PAGE |
5300 MR_TOGGLE_RX |
5301 MR_NP_RX);
5302 if (ap->rxconfig & ANEG_CFG_FD)
5303 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
5304 if (ap->rxconfig & ANEG_CFG_HD)
5305 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
5306 if (ap->rxconfig & ANEG_CFG_PS1)
5307 ap->flags |= MR_LP_ADV_SYM_PAUSE;
5308 if (ap->rxconfig & ANEG_CFG_PS2)
5309 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
5310 if (ap->rxconfig & ANEG_CFG_RF1)
5311 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
5312 if (ap->rxconfig & ANEG_CFG_RF2)
5313 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
5314 if (ap->rxconfig & ANEG_CFG_NP)
5315 ap->flags |= MR_LP_ADV_NEXT_PAGE;
5316
5317 ap->link_time = ap->cur_time;
5318
5319 ap->flags ^= (MR_TOGGLE_TX);
5320 if (ap->rxconfig & 0x0008)
5321 ap->flags |= MR_TOGGLE_RX;
5322 if (ap->rxconfig & ANEG_CFG_NP)
5323 ap->flags |= MR_NP_RX;
5324 ap->flags |= MR_PAGE_RX;
5325
5326 ap->state = ANEG_STATE_COMPLETE_ACK;
5327 ret = ANEG_TIMER_ENAB;
5328 break;
5329
5330 case ANEG_STATE_COMPLETE_ACK:
5331 if (ap->ability_match != 0 &&
5332 ap->rxconfig == 0) {
5333 ap->state = ANEG_STATE_AN_ENABLE;
5334 break;
5335 }
5336 delta = ap->cur_time - ap->link_time;
5337 if (delta > ANEG_STATE_SETTLE_TIME) {
5338 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
5339 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5340 } else {
5341 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
5342 !(ap->flags & MR_NP_RX)) {
5343 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5344 } else {
5345 ret = ANEG_FAILED;
5346 }
5347 }
5348 }
5349 break;
5350
5351 case ANEG_STATE_IDLE_DETECT_INIT:
5352 ap->link_time = ap->cur_time;
5353 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5354 tw32_f(MAC_MODE, tp->mac_mode);
5355 udelay(40);
5356
5357 ap->state = ANEG_STATE_IDLE_DETECT;
5358 ret = ANEG_TIMER_ENAB;
5359 break;
5360
5361 case ANEG_STATE_IDLE_DETECT:
5362 if (ap->ability_match != 0 &&
5363 ap->rxconfig == 0) {
5364 ap->state = ANEG_STATE_AN_ENABLE;
5365 break;
5366 }
5367 delta = ap->cur_time - ap->link_time;
5368 if (delta > ANEG_STATE_SETTLE_TIME) {
5369 /* XXX another gem from the Broadcom driver :( */
5370 ap->state = ANEG_STATE_LINK_OK;
5371 }
5372 break;
5373
5374 case ANEG_STATE_LINK_OK:
5375 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
5376 ret = ANEG_DONE;
5377 break;
5378
5379 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
5380 /* ??? unimplemented */
5381 break;
5382
5383 case ANEG_STATE_NEXT_PAGE_WAIT:
5384 /* ??? unimplemented */
5385 break;
5386
5387 default:
5388 ret = ANEG_FAILED;
5389 break;
855e1111 5390 }
1da177e4
LT
5391
5392 return ret;
5393}
5394
5be73b47 5395static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
5396{
5397 int res = 0;
5398 struct tg3_fiber_aneginfo aninfo;
5399 int status = ANEG_FAILED;
5400 unsigned int tick;
5401 u32 tmp;
5402
5403 tw32_f(MAC_TX_AUTO_NEG, 0);
5404
5405 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
5406 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
5407 udelay(40);
5408
5409 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
5410 udelay(40);
5411
5412 memset(&aninfo, 0, sizeof(aninfo));
5413 aninfo.flags |= MR_AN_ENABLE;
5414 aninfo.state = ANEG_STATE_UNKNOWN;
5415 aninfo.cur_time = 0;
5416 tick = 0;
5417 while (++tick < 195000) {
5418 status = tg3_fiber_aneg_smachine(tp, &aninfo);
5419 if (status == ANEG_DONE || status == ANEG_FAILED)
5420 break;
5421
5422 udelay(1);
5423 }
5424
5425 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5426 tw32_f(MAC_MODE, tp->mac_mode);
5427 udelay(40);
5428
5be73b47
MC
5429 *txflags = aninfo.txconfig;
5430 *rxflags = aninfo.flags;
1da177e4
LT
5431
5432 if (status == ANEG_DONE &&
5433 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
5434 MR_LP_ADV_FULL_DUPLEX)))
5435 res = 1;
5436
5437 return res;
5438}
5439
5440static void tg3_init_bcm8002(struct tg3 *tp)
5441{
5442 u32 mac_status = tr32(MAC_STATUS);
5443 int i;
5444
5445 /* Reset when initting first time or we have a link. */
63c3a66f 5446 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
5447 !(mac_status & MAC_STATUS_PCS_SYNCED))
5448 return;
5449
5450 /* Set PLL lock range. */
5451 tg3_writephy(tp, 0x16, 0x8007);
5452
5453 /* SW reset */
5454 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
5455
5456 /* Wait for reset to complete. */
5457 /* XXX schedule_timeout() ... */
5458 for (i = 0; i < 500; i++)
5459 udelay(10);
5460
5461 /* Config mode; select PMA/Ch 1 regs. */
5462 tg3_writephy(tp, 0x10, 0x8411);
5463
5464 /* Enable auto-lock and comdet, select txclk for tx. */
5465 tg3_writephy(tp, 0x11, 0x0a10);
5466
5467 tg3_writephy(tp, 0x18, 0x00a0);
5468 tg3_writephy(tp, 0x16, 0x41ff);
5469
5470 /* Assert and deassert POR. */
5471 tg3_writephy(tp, 0x13, 0x0400);
5472 udelay(40);
5473 tg3_writephy(tp, 0x13, 0x0000);
5474
5475 tg3_writephy(tp, 0x11, 0x0a50);
5476 udelay(40);
5477 tg3_writephy(tp, 0x11, 0x0a10);
5478
5479 /* Wait for signal to stabilize */
5480 /* XXX schedule_timeout() ... */
5481 for (i = 0; i < 15000; i++)
5482 udelay(10);
5483
5484 /* Deselect the channel register so we can read the PHYID
5485 * later.
5486 */
5487 tg3_writephy(tp, 0x10, 0x8011);
5488}
5489
953c96e0 5490static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
1da177e4 5491{
82cd3d11 5492 u16 flowctrl;
953c96e0 5493 bool current_link_up;
1da177e4
LT
5494 u32 sg_dig_ctrl, sg_dig_status;
5495 u32 serdes_cfg, expected_sg_dig_ctrl;
5496 int workaround, port_a;
1da177e4
LT
5497
5498 serdes_cfg = 0;
5499 expected_sg_dig_ctrl = 0;
5500 workaround = 0;
5501 port_a = 1;
953c96e0 5502 current_link_up = false;
1da177e4 5503
4153577a
JP
5504 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
5505 tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
1da177e4
LT
5506 workaround = 1;
5507 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
5508 port_a = 0;
5509
5510 /* preserve bits 0-11,13,14 for signal pre-emphasis */
5511 /* preserve bits 20-23 for voltage regulator */
5512 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
5513 }
5514
5515 sg_dig_ctrl = tr32(SG_DIG_CTRL);
5516
5517 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 5518 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
5519 if (workaround) {
5520 u32 val = serdes_cfg;
5521
5522 if (port_a)
5523 val |= 0xc010000;
5524 else
5525 val |= 0x4010000;
5526 tw32_f(MAC_SERDES_CFG, val);
5527 }
c98f6e3b
MC
5528
5529 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5530 }
5531 if (mac_status & MAC_STATUS_PCS_SYNCED) {
5532 tg3_setup_flow_control(tp, 0, 0);
953c96e0 5533 current_link_up = true;
1da177e4
LT
5534 }
5535 goto out;
5536 }
5537
5538 /* Want auto-negotiation. */
c98f6e3b 5539 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 5540
82cd3d11
MC
5541 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5542 if (flowctrl & ADVERTISE_1000XPAUSE)
5543 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
5544 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5545 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
5546
5547 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 5548 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
5549 tp->serdes_counter &&
5550 ((mac_status & (MAC_STATUS_PCS_SYNCED |
5551 MAC_STATUS_RCVD_CFG)) ==
5552 MAC_STATUS_PCS_SYNCED)) {
5553 tp->serdes_counter--;
953c96e0 5554 current_link_up = true;
3d3ebe74
MC
5555 goto out;
5556 }
5557restart_autoneg:
1da177e4
LT
5558 if (workaround)
5559 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 5560 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
5561 udelay(5);
5562 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
5563
3d3ebe74 5564 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5565 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5566 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
5567 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 5568 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
5569 mac_status = tr32(MAC_STATUS);
5570
c98f6e3b 5571 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 5572 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
5573 u32 local_adv = 0, remote_adv = 0;
5574
5575 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
5576 local_adv |= ADVERTISE_1000XPAUSE;
5577 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
5578 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 5579
c98f6e3b 5580 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 5581 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 5582 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 5583 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5584
859edb26
MC
5585 tp->link_config.rmt_adv =
5586 mii_adv_to_ethtool_adv_x(remote_adv);
5587
1da177e4 5588 tg3_setup_flow_control(tp, local_adv, remote_adv);
953c96e0 5589 current_link_up = true;
3d3ebe74 5590 tp->serdes_counter = 0;
f07e9af3 5591 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 5592 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
5593 if (tp->serdes_counter)
5594 tp->serdes_counter--;
1da177e4
LT
5595 else {
5596 if (workaround) {
5597 u32 val = serdes_cfg;
5598
5599 if (port_a)
5600 val |= 0xc010000;
5601 else
5602 val |= 0x4010000;
5603
5604 tw32_f(MAC_SERDES_CFG, val);
5605 }
5606
c98f6e3b 5607 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5608 udelay(40);
5609
5610 /* Link parallel detection - link is up */
5611 /* only if we have PCS_SYNC and not */
5612 /* receiving config code words */
5613 mac_status = tr32(MAC_STATUS);
5614 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
5615 !(mac_status & MAC_STATUS_RCVD_CFG)) {
5616 tg3_setup_flow_control(tp, 0, 0);
953c96e0 5617 current_link_up = true;
f07e9af3
MC
5618 tp->phy_flags |=
5619 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
5620 tp->serdes_counter =
5621 SERDES_PARALLEL_DET_TIMEOUT;
5622 } else
5623 goto restart_autoneg;
1da177e4
LT
5624 }
5625 }
3d3ebe74
MC
5626 } else {
5627 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5628 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5629 }
5630
5631out:
5632 return current_link_up;
5633}
5634
953c96e0 5635static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
1da177e4 5636{
953c96e0 5637 bool current_link_up = false;
1da177e4 5638
5cf64b8a 5639 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 5640 goto out;
1da177e4
LT
5641
5642 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 5643 u32 txflags, rxflags;
1da177e4 5644 int i;
6aa20a22 5645
5be73b47
MC
5646 if (fiber_autoneg(tp, &txflags, &rxflags)) {
5647 u32 local_adv = 0, remote_adv = 0;
1da177e4 5648
5be73b47
MC
5649 if (txflags & ANEG_CFG_PS1)
5650 local_adv |= ADVERTISE_1000XPAUSE;
5651 if (txflags & ANEG_CFG_PS2)
5652 local_adv |= ADVERTISE_1000XPSE_ASYM;
5653
5654 if (rxflags & MR_LP_ADV_SYM_PAUSE)
5655 remote_adv |= LPA_1000XPAUSE;
5656 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
5657 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5658
859edb26
MC
5659 tp->link_config.rmt_adv =
5660 mii_adv_to_ethtool_adv_x(remote_adv);
5661
1da177e4
LT
5662 tg3_setup_flow_control(tp, local_adv, remote_adv);
5663
953c96e0 5664 current_link_up = true;
1da177e4
LT
5665 }
5666 for (i = 0; i < 30; i++) {
5667 udelay(20);
5668 tw32_f(MAC_STATUS,
5669 (MAC_STATUS_SYNC_CHANGED |
5670 MAC_STATUS_CFG_CHANGED));
5671 udelay(40);
5672 if ((tr32(MAC_STATUS) &
5673 (MAC_STATUS_SYNC_CHANGED |
5674 MAC_STATUS_CFG_CHANGED)) == 0)
5675 break;
5676 }
5677
5678 mac_status = tr32(MAC_STATUS);
953c96e0 5679 if (!current_link_up &&
1da177e4
LT
5680 (mac_status & MAC_STATUS_PCS_SYNCED) &&
5681 !(mac_status & MAC_STATUS_RCVD_CFG))
953c96e0 5682 current_link_up = true;
1da177e4 5683 } else {
5be73b47
MC
5684 tg3_setup_flow_control(tp, 0, 0);
5685
1da177e4 5686 /* Forcing 1000FD link up. */
953c96e0 5687 current_link_up = true;
1da177e4
LT
5688
5689 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
5690 udelay(40);
e8f3f6ca
MC
5691
5692 tw32_f(MAC_MODE, tp->mac_mode);
5693 udelay(40);
1da177e4
LT
5694 }
5695
5696out:
5697 return current_link_up;
5698}
5699
953c96e0 5700static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
1da177e4
LT
5701{
5702 u32 orig_pause_cfg;
5703 u16 orig_active_speed;
5704 u8 orig_active_duplex;
5705 u32 mac_status;
953c96e0 5706 bool current_link_up;
1da177e4
LT
5707 int i;
5708
8d018621 5709 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5710 orig_active_speed = tp->link_config.active_speed;
5711 orig_active_duplex = tp->link_config.active_duplex;
5712
63c3a66f 5713 if (!tg3_flag(tp, HW_AUTONEG) &&
f4a46d1f 5714 tp->link_up &&
63c3a66f 5715 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
5716 mac_status = tr32(MAC_STATUS);
5717 mac_status &= (MAC_STATUS_PCS_SYNCED |
5718 MAC_STATUS_SIGNAL_DET |
5719 MAC_STATUS_CFG_CHANGED |
5720 MAC_STATUS_RCVD_CFG);
5721 if (mac_status == (MAC_STATUS_PCS_SYNCED |
5722 MAC_STATUS_SIGNAL_DET)) {
5723 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5724 MAC_STATUS_CFG_CHANGED));
5725 return 0;
5726 }
5727 }
5728
5729 tw32_f(MAC_TX_AUTO_NEG, 0);
5730
5731 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5732 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5733 tw32_f(MAC_MODE, tp->mac_mode);
5734 udelay(40);
5735
79eb6904 5736 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
5737 tg3_init_bcm8002(tp);
5738
5739 /* Enable link change event even when serdes polling. */
5740 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5741 udelay(40);
5742
953c96e0 5743 current_link_up = false;
859edb26 5744 tp->link_config.rmt_adv = 0;
1da177e4
LT
5745 mac_status = tr32(MAC_STATUS);
5746
63c3a66f 5747 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
5748 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5749 else
5750 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5751
898a56f8 5752 tp->napi[0].hw_status->status =
1da177e4 5753 (SD_STATUS_UPDATED |
898a56f8 5754 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
5755
5756 for (i = 0; i < 100; i++) {
5757 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5758 MAC_STATUS_CFG_CHANGED));
5759 udelay(5);
5760 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
5761 MAC_STATUS_CFG_CHANGED |
5762 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
5763 break;
5764 }
5765
5766 mac_status = tr32(MAC_STATUS);
5767 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
953c96e0 5768 current_link_up = false;
3d3ebe74
MC
5769 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5770 tp->serdes_counter == 0) {
1da177e4
LT
5771 tw32_f(MAC_MODE, (tp->mac_mode |
5772 MAC_MODE_SEND_CONFIGS));
5773 udelay(1);
5774 tw32_f(MAC_MODE, tp->mac_mode);
5775 }
5776 }
5777
953c96e0 5778 if (current_link_up) {
1da177e4
LT
5779 tp->link_config.active_speed = SPEED_1000;
5780 tp->link_config.active_duplex = DUPLEX_FULL;
5781 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5782 LED_CTRL_LNKLED_OVERRIDE |
5783 LED_CTRL_1000MBPS_ON));
5784 } else {
e740522e
MC
5785 tp->link_config.active_speed = SPEED_UNKNOWN;
5786 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
1da177e4
LT
5787 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5788 LED_CTRL_LNKLED_OVERRIDE |
5789 LED_CTRL_TRAFFIC_OVERRIDE));
5790 }
5791
f4a46d1f 5792 if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
8d018621 5793 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5794 if (orig_pause_cfg != now_pause_cfg ||
5795 orig_active_speed != tp->link_config.active_speed ||
5796 orig_active_duplex != tp->link_config.active_duplex)
5797 tg3_link_report(tp);
5798 }
5799
5800 return 0;
5801}
5802
953c96e0 5803static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
747e8f8b 5804{
953c96e0 5805 int err = 0;
747e8f8b 5806 u32 bmsr, bmcr;
85730a63
MC
5807 u16 current_speed = SPEED_UNKNOWN;
5808 u8 current_duplex = DUPLEX_UNKNOWN;
953c96e0 5809 bool current_link_up = false;
85730a63
MC
5810 u32 local_adv, remote_adv, sgsr;
5811
5812 if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
5813 tg3_asic_rev(tp) == ASIC_REV_5720) &&
5814 !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
5815 (sgsr & SERDES_TG3_SGMII_MODE)) {
5816
5817 if (force_reset)
5818 tg3_phy_reset(tp);
5819
5820 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
5821
5822 if (!(sgsr & SERDES_TG3_LINK_UP)) {
5823 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5824 } else {
953c96e0 5825 current_link_up = true;
85730a63
MC
5826 if (sgsr & SERDES_TG3_SPEED_1000) {
5827 current_speed = SPEED_1000;
5828 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5829 } else if (sgsr & SERDES_TG3_SPEED_100) {
5830 current_speed = SPEED_100;
5831 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5832 } else {
5833 current_speed = SPEED_10;
5834 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5835 }
5836
5837 if (sgsr & SERDES_TG3_FULL_DUPLEX)
5838 current_duplex = DUPLEX_FULL;
5839 else
5840 current_duplex = DUPLEX_HALF;
5841 }
5842
5843 tw32_f(MAC_MODE, tp->mac_mode);
5844 udelay(40);
5845
5846 tg3_clear_mac_status(tp);
5847
5848 goto fiber_setup_done;
5849 }
747e8f8b
MC
5850
5851 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5852 tw32_f(MAC_MODE, tp->mac_mode);
5853 udelay(40);
5854
3310e248 5855 tg3_clear_mac_status(tp);
747e8f8b
MC
5856
5857 if (force_reset)
5858 tg3_phy_reset(tp);
5859
859edb26 5860 tp->link_config.rmt_adv = 0;
747e8f8b
MC
5861
5862 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5863 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5864 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5865 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5866 bmsr |= BMSR_LSTATUS;
5867 else
5868 bmsr &= ~BMSR_LSTATUS;
5869 }
747e8f8b
MC
5870
5871 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5872
5873 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 5874 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5875 /* do nothing, just check for link up at the end */
5876 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 5877 u32 adv, newadv;
747e8f8b
MC
5878
5879 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
5880 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5881 ADVERTISE_1000XPAUSE |
5882 ADVERTISE_1000XPSE_ASYM |
5883 ADVERTISE_SLCT);
747e8f8b 5884
28011cf1 5885 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 5886 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 5887
28011cf1
MC
5888 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5889 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
5890 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5891 tg3_writephy(tp, MII_BMCR, bmcr);
5892
5893 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 5894 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 5895 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5896
5897 return err;
5898 }
5899 } else {
5900 u32 new_bmcr;
5901
5902 bmcr &= ~BMCR_SPEED1000;
5903 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5904
5905 if (tp->link_config.duplex == DUPLEX_FULL)
5906 new_bmcr |= BMCR_FULLDPLX;
5907
5908 if (new_bmcr != bmcr) {
5909 /* BMCR_SPEED1000 is a reserved bit that needs
5910 * to be set on write.
5911 */
5912 new_bmcr |= BMCR_SPEED1000;
5913
5914 /* Force a linkdown */
f4a46d1f 5915 if (tp->link_up) {
747e8f8b
MC
5916 u32 adv;
5917
5918 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5919 adv &= ~(ADVERTISE_1000XFULL |
5920 ADVERTISE_1000XHALF |
5921 ADVERTISE_SLCT);
5922 tg3_writephy(tp, MII_ADVERTISE, adv);
5923 tg3_writephy(tp, MII_BMCR, bmcr |
5924 BMCR_ANRESTART |
5925 BMCR_ANENABLE);
5926 udelay(10);
f4a46d1f 5927 tg3_carrier_off(tp);
747e8f8b
MC
5928 }
5929 tg3_writephy(tp, MII_BMCR, new_bmcr);
5930 bmcr = new_bmcr;
5931 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5932 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5933 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5934 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5935 bmsr |= BMSR_LSTATUS;
5936 else
5937 bmsr &= ~BMSR_LSTATUS;
5938 }
f07e9af3 5939 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5940 }
5941 }
5942
5943 if (bmsr & BMSR_LSTATUS) {
5944 current_speed = SPEED_1000;
953c96e0 5945 current_link_up = true;
747e8f8b
MC
5946 if (bmcr & BMCR_FULLDPLX)
5947 current_duplex = DUPLEX_FULL;
5948 else
5949 current_duplex = DUPLEX_HALF;
5950
ef167e27
MC
5951 local_adv = 0;
5952 remote_adv = 0;
5953
747e8f8b 5954 if (bmcr & BMCR_ANENABLE) {
ef167e27 5955 u32 common;
747e8f8b
MC
5956
5957 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5958 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5959 common = local_adv & remote_adv;
5960 if (common & (ADVERTISE_1000XHALF |
5961 ADVERTISE_1000XFULL)) {
5962 if (common & ADVERTISE_1000XFULL)
5963 current_duplex = DUPLEX_FULL;
5964 else
5965 current_duplex = DUPLEX_HALF;
859edb26
MC
5966
5967 tp->link_config.rmt_adv =
5968 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 5969 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5970 /* Link is up via parallel detect */
859a5887 5971 } else {
953c96e0 5972 current_link_up = false;
859a5887 5973 }
747e8f8b
MC
5974 }
5975 }
5976
85730a63 5977fiber_setup_done:
953c96e0 5978 if (current_link_up && current_duplex == DUPLEX_FULL)
ef167e27
MC
5979 tg3_setup_flow_control(tp, local_adv, remote_adv);
5980
747e8f8b
MC
5981 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5982 if (tp->link_config.active_duplex == DUPLEX_HALF)
5983 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5984
5985 tw32_f(MAC_MODE, tp->mac_mode);
5986 udelay(40);
5987
5988 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5989
5990 tp->link_config.active_speed = current_speed;
5991 tp->link_config.active_duplex = current_duplex;
5992
f4a46d1f 5993 tg3_test_and_report_link_chg(tp, current_link_up);
747e8f8b
MC
5994 return err;
5995}
5996
5997static void tg3_serdes_parallel_detect(struct tg3 *tp)
5998{
3d3ebe74 5999 if (tp->serdes_counter) {
747e8f8b 6000 /* Give autoneg time to complete. */
3d3ebe74 6001 tp->serdes_counter--;
747e8f8b
MC
6002 return;
6003 }
c6cdf436 6004
f4a46d1f 6005 if (!tp->link_up &&
747e8f8b
MC
6006 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
6007 u32 bmcr;
6008
6009 tg3_readphy(tp, MII_BMCR, &bmcr);
6010 if (bmcr & BMCR_ANENABLE) {
6011 u32 phy1, phy2;
6012
6013 /* Select shadow register 0x1f */
f08aa1a8
MC
6014 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
6015 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
6016
6017 /* Select expansion interrupt status register */
f08aa1a8
MC
6018 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
6019 MII_TG3_DSP_EXP1_INT_STAT);
6020 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
6021 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
6022
6023 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
6024 /* We have signal detect and not receiving
6025 * config code words, link is up by parallel
6026 * detection.
6027 */
6028
6029 bmcr &= ~BMCR_ANENABLE;
6030 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
6031 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 6032 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
6033 }
6034 }
f4a46d1f 6035 } else if (tp->link_up &&
859a5887 6036 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 6037 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
6038 u32 phy2;
6039
6040 /* Select expansion interrupt status register */
f08aa1a8
MC
6041 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
6042 MII_TG3_DSP_EXP1_INT_STAT);
6043 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
6044 if (phy2 & 0x20) {
6045 u32 bmcr;
6046
6047 /* Config code words received, turn on autoneg. */
6048 tg3_readphy(tp, MII_BMCR, &bmcr);
6049 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
6050
f07e9af3 6051 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
6052
6053 }
6054 }
6055}
6056
953c96e0 6057static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
1da177e4 6058{
f2096f94 6059 u32 val;
1da177e4
LT
6060 int err;
6061
f07e9af3 6062 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 6063 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 6064 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 6065 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 6066 else
1da177e4 6067 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 6068
4153577a 6069 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
f2096f94 6070 u32 scale;
aa6c91fe
MC
6071
6072 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
6073 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
6074 scale = 65;
6075 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
6076 scale = 6;
6077 else
6078 scale = 12;
6079
6080 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
6081 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
6082 tw32(GRC_MISC_CFG, val);
6083 }
6084
f2096f94
MC
6085 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
6086 (6 << TX_LENGTHS_IPG_SHIFT);
4153577a
JP
6087 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
6088 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
6089 val |= tr32(MAC_TX_LENGTHS) &
6090 (TX_LENGTHS_JMB_FRM_LEN_MSK |
6091 TX_LENGTHS_CNT_DWN_VAL_MSK);
6092
1da177e4
LT
6093 if (tp->link_config.active_speed == SPEED_1000 &&
6094 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
6095 tw32(MAC_TX_LENGTHS, val |
6096 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 6097 else
f2096f94
MC
6098 tw32(MAC_TX_LENGTHS, val |
6099 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 6100
63c3a66f 6101 if (!tg3_flag(tp, 5705_PLUS)) {
f4a46d1f 6102 if (tp->link_up) {
1da177e4 6103 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 6104 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
6105 } else {
6106 tw32(HOSTCC_STAT_COAL_TICKS, 0);
6107 }
6108 }
6109
63c3a66f 6110 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 6111 val = tr32(PCIE_PWR_MGMT_THRESH);
f4a46d1f 6112 if (!tp->link_up)
8ed5d97e
MC
6113 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
6114 tp->pwrmgmt_thresh;
6115 else
6116 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
6117 tw32(PCIE_PWR_MGMT_THRESH, val);
6118 }
6119
1da177e4
LT
6120 return err;
6121}
6122
7d41e49a
MC
6123/* tp->lock must be held */
6124static u64 tg3_refclk_read(struct tg3 *tp)
6125{
6126 u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
6127 return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
6128}
6129
be947307
MC
6130/* tp->lock must be held */
6131static void tg3_refclk_write(struct tg3 *tp, u64 newval)
6132{
92e6457d
NS
6133 u32 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
6134
6135 tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_STOP);
be947307
MC
6136 tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
6137 tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
92e6457d 6138 tw32_f(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_RESUME);
be947307
MC
6139}
6140
7d41e49a
MC
6141static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
6142static inline void tg3_full_unlock(struct tg3 *tp);
6143static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
6144{
6145 struct tg3 *tp = netdev_priv(dev);
6146
6147 info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
6148 SOF_TIMESTAMPING_RX_SOFTWARE |
f233a976
FL
6149 SOF_TIMESTAMPING_SOFTWARE;
6150
6151 if (tg3_flag(tp, PTP_CAPABLE)) {
32e19272 6152 info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
f233a976
FL
6153 SOF_TIMESTAMPING_RX_HARDWARE |
6154 SOF_TIMESTAMPING_RAW_HARDWARE;
6155 }
7d41e49a
MC
6156
6157 if (tp->ptp_clock)
6158 info->phc_index = ptp_clock_index(tp->ptp_clock);
6159 else
6160 info->phc_index = -1;
6161
6162 info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
6163
6164 info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
6165 (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
6166 (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
6167 (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
6168 return 0;
6169}
6170
6171static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
6172{
6173 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6174 bool neg_adj = false;
6175 u32 correction = 0;
6176
6177 if (ppb < 0) {
6178 neg_adj = true;
6179 ppb = -ppb;
6180 }
6181
6182 /* Frequency adjustment is performed using hardware with a 24 bit
6183 * accumulator and a programmable correction value. On each clk, the
6184 * correction value gets added to the accumulator and when it
6185 * overflows, the time counter is incremented/decremented.
6186 *
6187 * So conversion from ppb to correction value is
6188 * ppb * (1 << 24) / 1000000000
6189 */
6190 correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
6191 TG3_EAV_REF_CLK_CORRECT_MASK;
6192
6193 tg3_full_lock(tp, 0);
6194
6195 if (correction)
6196 tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
6197 TG3_EAV_REF_CLK_CORRECT_EN |
6198 (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
6199 else
6200 tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
6201
6202 tg3_full_unlock(tp);
6203
6204 return 0;
6205}
6206
6207static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
6208{
6209 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6210
6211 tg3_full_lock(tp, 0);
6212 tp->ptp_adjust += delta;
6213 tg3_full_unlock(tp);
6214
6215 return 0;
6216}
6217
f578b418 6218static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
7d41e49a
MC
6219{
6220 u64 ns;
7d41e49a
MC
6221 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6222
6223 tg3_full_lock(tp, 0);
6224 ns = tg3_refclk_read(tp);
6225 ns += tp->ptp_adjust;
6226 tg3_full_unlock(tp);
6227
7a20efb0 6228 *ts = ns_to_timespec64(ns);
7d41e49a
MC
6229
6230 return 0;
6231}
6232
6233static int tg3_ptp_settime(struct ptp_clock_info *ptp,
f578b418 6234 const struct timespec64 *ts)
7d41e49a
MC
6235{
6236 u64 ns;
6237 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6238
f578b418 6239 ns = timespec64_to_ns(ts);
7d41e49a
MC
6240
6241 tg3_full_lock(tp, 0);
6242 tg3_refclk_write(tp, ns);
6243 tp->ptp_adjust = 0;
6244 tg3_full_unlock(tp);
6245
6246 return 0;
6247}
6248
6249static int tg3_ptp_enable(struct ptp_clock_info *ptp,
6250 struct ptp_clock_request *rq, int on)
6251{
92e6457d
NS
6252 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6253 u32 clock_ctl;
6254 int rval = 0;
6255
6256 switch (rq->type) {
6257 case PTP_CLK_REQ_PEROUT:
6258 if (rq->perout.index != 0)
6259 return -EINVAL;
6260
6261 tg3_full_lock(tp, 0);
6262 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
6263 clock_ctl &= ~TG3_EAV_CTL_TSYNC_GPIO_MASK;
6264
6265 if (on) {
6266 u64 nsec;
6267
6268 nsec = rq->perout.start.sec * 1000000000ULL +
6269 rq->perout.start.nsec;
6270
6271 if (rq->perout.period.sec || rq->perout.period.nsec) {
6272 netdev_warn(tp->dev,
6273 "Device supports only a one-shot timesync output, period must be 0\n");
6274 rval = -EINVAL;
6275 goto err_out;
6276 }
6277
6278 if (nsec & (1ULL << 63)) {
6279 netdev_warn(tp->dev,
6280 "Start value (nsec) is over limit. Maximum size of start is only 63 bits\n");
6281 rval = -EINVAL;
6282 goto err_out;
6283 }
6284
6285 tw32(TG3_EAV_WATCHDOG0_LSB, (nsec & 0xffffffff));
6286 tw32(TG3_EAV_WATCHDOG0_MSB,
6287 TG3_EAV_WATCHDOG0_EN |
6288 ((nsec >> 32) & TG3_EAV_WATCHDOG_MSB_MASK));
6289
6290 tw32(TG3_EAV_REF_CLCK_CTL,
6291 clock_ctl | TG3_EAV_CTL_TSYNC_WDOG0);
6292 } else {
6293 tw32(TG3_EAV_WATCHDOG0_MSB, 0);
6294 tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl);
6295 }
6296
6297err_out:
6298 tg3_full_unlock(tp);
6299 return rval;
6300
6301 default:
6302 break;
6303 }
6304
7d41e49a
MC
6305 return -EOPNOTSUPP;
6306}
6307
6308static const struct ptp_clock_info tg3_ptp_caps = {
6309 .owner = THIS_MODULE,
6310 .name = "tg3 clock",
6311 .max_adj = 250000000,
6312 .n_alarm = 0,
6313 .n_ext_ts = 0,
92e6457d 6314 .n_per_out = 1,
4986b4f0 6315 .n_pins = 0,
7d41e49a
MC
6316 .pps = 0,
6317 .adjfreq = tg3_ptp_adjfreq,
6318 .adjtime = tg3_ptp_adjtime,
f578b418
RC
6319 .gettime64 = tg3_ptp_gettime,
6320 .settime64 = tg3_ptp_settime,
7d41e49a
MC
6321 .enable = tg3_ptp_enable,
6322};
6323
fb4ce8ad
MC
6324static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
6325 struct skb_shared_hwtstamps *timestamp)
6326{
6327 memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
6328 timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
6329 tp->ptp_adjust);
6330}
6331
be947307
MC
6332/* tp->lock must be held */
6333static void tg3_ptp_init(struct tg3 *tp)
6334{
6335 if (!tg3_flag(tp, PTP_CAPABLE))
6336 return;
6337
6338 /* Initialize the hardware clock to the system time. */
6339 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
6340 tp->ptp_adjust = 0;
7d41e49a 6341 tp->ptp_info = tg3_ptp_caps;
be947307
MC
6342}
6343
6344/* tp->lock must be held */
6345static void tg3_ptp_resume(struct tg3 *tp)
6346{
6347 if (!tg3_flag(tp, PTP_CAPABLE))
6348 return;
6349
6350 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
6351 tp->ptp_adjust = 0;
6352}
6353
6354static void tg3_ptp_fini(struct tg3 *tp)
6355{
6356 if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
6357 return;
6358
7d41e49a 6359 ptp_clock_unregister(tp->ptp_clock);
be947307
MC
6360 tp->ptp_clock = NULL;
6361 tp->ptp_adjust = 0;
6362}
6363
66cfd1bd
MC
6364static inline int tg3_irq_sync(struct tg3 *tp)
6365{
6366 return tp->irq_sync;
6367}
6368
97bd8e49
MC
6369static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
6370{
6371 int i;
6372
6373 dst = (u32 *)((u8 *)dst + off);
6374 for (i = 0; i < len; i += sizeof(u32))
6375 *dst++ = tr32(off + i);
6376}
6377
6378static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
6379{
6380 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
6381 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
6382 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
6383 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
6384 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
6385 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
6386 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
6387 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
6388 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
6389 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
6390 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
6391 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
6392 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
6393 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
6394 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
6395 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
6396 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
6397 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
6398 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
6399
63c3a66f 6400 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
6401 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
6402
6403 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
6404 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
6405 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
6406 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
6407 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
6408 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
6409 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
6410 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
6411
63c3a66f 6412 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
6413 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
6414 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
6415 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
6416 }
6417
6418 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
6419 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
6420 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
6421 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
6422 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
6423
63c3a66f 6424 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
6425 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
6426}
6427
6428static void tg3_dump_state(struct tg3 *tp)
6429{
6430 int i;
6431 u32 *regs;
6432
6433 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
b2adaca9 6434 if (!regs)
97bd8e49 6435 return;
97bd8e49 6436
63c3a66f 6437 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
6438 /* Read up to but not including private PCI registers */
6439 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
6440 regs[i / sizeof(u32)] = tr32(i);
6441 } else
6442 tg3_dump_legacy_regs(tp, regs);
6443
6444 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
6445 if (!regs[i + 0] && !regs[i + 1] &&
6446 !regs[i + 2] && !regs[i + 3])
6447 continue;
6448
6449 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
6450 i * 4,
6451 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
6452 }
6453
6454 kfree(regs);
6455
6456 for (i = 0; i < tp->irq_cnt; i++) {
6457 struct tg3_napi *tnapi = &tp->napi[i];
6458
6459 /* SW status block */
6460 netdev_err(tp->dev,
6461 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
6462 i,
6463 tnapi->hw_status->status,
6464 tnapi->hw_status->status_tag,
6465 tnapi->hw_status->rx_jumbo_consumer,
6466 tnapi->hw_status->rx_consumer,
6467 tnapi->hw_status->rx_mini_consumer,
6468 tnapi->hw_status->idx[0].rx_producer,
6469 tnapi->hw_status->idx[0].tx_consumer);
6470
6471 netdev_err(tp->dev,
6472 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
6473 i,
6474 tnapi->last_tag, tnapi->last_irq_tag,
6475 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
6476 tnapi->rx_rcb_ptr,
6477 tnapi->prodring.rx_std_prod_idx,
6478 tnapi->prodring.rx_std_cons_idx,
6479 tnapi->prodring.rx_jmb_prod_idx,
6480 tnapi->prodring.rx_jmb_cons_idx);
6481 }
6482}
6483
df3e6548
MC
6484/* This is called whenever we suspect that the system chipset is re-
6485 * ordering the sequence of MMIO to the tx send mailbox. The symptom
6486 * is bogus tx completions. We try to recover by setting the
6487 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
6488 * in the workqueue.
6489 */
6490static void tg3_tx_recover(struct tg3 *tp)
6491{
63c3a66f 6492 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
6493 tp->write32_tx_mbox == tg3_write_indirect_mbox);
6494
5129c3a3
MC
6495 netdev_warn(tp->dev,
6496 "The system may be re-ordering memory-mapped I/O "
6497 "cycles to the network device, attempting to recover. "
6498 "Please report the problem to the driver maintainer "
6499 "and include system chipset information.\n");
df3e6548 6500
63c3a66f 6501 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
6502}
6503
f3f3f27e 6504static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 6505{
f65aac16
MC
6506 /* Tell compiler to fetch tx indices from memory. */
6507 barrier();
f3f3f27e
MC
6508 return tnapi->tx_pending -
6509 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
6510}
6511
1da177e4
LT
6512/* Tigon3 never reports partial packet sends. So we do not
6513 * need special logic to handle SKBs that have not had all
6514 * of their frags sent yet, like SunGEM does.
6515 */
17375d25 6516static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 6517{
17375d25 6518 struct tg3 *tp = tnapi->tp;
898a56f8 6519 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 6520 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
6521 struct netdev_queue *txq;
6522 int index = tnapi - tp->napi;
298376d3 6523 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 6524
63c3a66f 6525 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
6526 index--;
6527
6528 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
6529
6530 while (sw_idx != hw_idx) {
df8944cf 6531 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 6532 struct sk_buff *skb = ri->skb;
df3e6548
MC
6533 int i, tx_bug = 0;
6534
6535 if (unlikely(skb == NULL)) {
6536 tg3_tx_recover(tp);
6537 return;
6538 }
1da177e4 6539
fb4ce8ad
MC
6540 if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
6541 struct skb_shared_hwtstamps timestamp;
6542 u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
6543 hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
6544
6545 tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
6546
6547 skb_tstamp_tx(skb, &timestamp);
6548 }
6549
f4188d8a 6550 pci_unmap_single(tp->pdev,
4e5e4f0d 6551 dma_unmap_addr(ri, mapping),
f4188d8a
AD
6552 skb_headlen(skb),
6553 PCI_DMA_TODEVICE);
1da177e4
LT
6554
6555 ri->skb = NULL;
6556
e01ee14d
MC
6557 while (ri->fragmented) {
6558 ri->fragmented = false;
6559 sw_idx = NEXT_TX(sw_idx);
6560 ri = &tnapi->tx_buffers[sw_idx];
6561 }
6562
1da177e4
LT
6563 sw_idx = NEXT_TX(sw_idx);
6564
6565 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 6566 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
6567 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
6568 tx_bug = 1;
f4188d8a
AD
6569
6570 pci_unmap_page(tp->pdev,
4e5e4f0d 6571 dma_unmap_addr(ri, mapping),
9e903e08 6572 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 6573 PCI_DMA_TODEVICE);
e01ee14d
MC
6574
6575 while (ri->fragmented) {
6576 ri->fragmented = false;
6577 sw_idx = NEXT_TX(sw_idx);
6578 ri = &tnapi->tx_buffers[sw_idx];
6579 }
6580
1da177e4
LT
6581 sw_idx = NEXT_TX(sw_idx);
6582 }
6583
298376d3
TH
6584 pkts_compl++;
6585 bytes_compl += skb->len;
6586
497a27b9 6587 dev_kfree_skb_any(skb);
df3e6548
MC
6588
6589 if (unlikely(tx_bug)) {
6590 tg3_tx_recover(tp);
6591 return;
6592 }
1da177e4
LT
6593 }
6594
5cb917bc 6595 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
298376d3 6596
f3f3f27e 6597 tnapi->tx_cons = sw_idx;
1da177e4 6598
1b2a7205
MC
6599 /* Need to make the tx_cons update visible to tg3_start_xmit()
6600 * before checking for netif_queue_stopped(). Without the
6601 * memory barrier, there is a small possibility that tg3_start_xmit()
6602 * will miss it and cause the queue to be stopped forever.
6603 */
6604 smp_mb();
6605
fe5f5787 6606 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 6607 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
6608 __netif_tx_lock(txq, smp_processor_id());
6609 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 6610 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
6611 netif_tx_wake_queue(txq);
6612 __netif_tx_unlock(txq);
51b91468 6613 }
1da177e4
LT
6614}
6615
8d4057a9
ED
6616static void tg3_frag_free(bool is_frag, void *data)
6617{
6618 if (is_frag)
e51423d9 6619 skb_free_frag(data);
8d4057a9
ED
6620 else
6621 kfree(data);
6622}
6623
9205fd9c 6624static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 6625{
8d4057a9
ED
6626 unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
6627 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
6628
9205fd9c 6629 if (!ri->data)
2b2cdb65
MC
6630 return;
6631
4e5e4f0d 6632 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 6633 map_sz, PCI_DMA_FROMDEVICE);
a1e8b307 6634 tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
9205fd9c 6635 ri->data = NULL;
2b2cdb65
MC
6636}
6637
8d4057a9 6638
1da177e4
LT
6639/* Returns size of skb allocated or < 0 on error.
6640 *
6641 * We only need to fill in the address because the other members
6642 * of the RX descriptor are invariant, see tg3_init_rings.
6643 *
6644 * Note the purposeful assymetry of cpu vs. chip accesses. For
6645 * posting buffers we only dirty the first cache line of the RX
6646 * descriptor (containing the address). Whereas for the RX status
6647 * buffers the cpu only reads the last cacheline of the RX descriptor
6648 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
6649 */
9205fd9c 6650static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
8d4057a9
ED
6651 u32 opaque_key, u32 dest_idx_unmasked,
6652 unsigned int *frag_size)
1da177e4
LT
6653{
6654 struct tg3_rx_buffer_desc *desc;
f94e290e 6655 struct ring_info *map;
9205fd9c 6656 u8 *data;
1da177e4 6657 dma_addr_t mapping;
9205fd9c 6658 int skb_size, data_size, dest_idx;
1da177e4 6659
1da177e4
LT
6660 switch (opaque_key) {
6661 case RXD_OPAQUE_RING_STD:
2c49a44d 6662 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
6663 desc = &tpr->rx_std[dest_idx];
6664 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 6665 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
6666 break;
6667
6668 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6669 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 6670 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 6671 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 6672 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
6673 break;
6674
6675 default:
6676 return -EINVAL;
855e1111 6677 }
1da177e4
LT
6678
6679 /* Do not overwrite any of the map or rp information
6680 * until we are sure we can commit to a new buffer.
6681 *
6682 * Callers depend upon this behavior and assume that
6683 * we leave everything unchanged if we fail.
6684 */
9205fd9c
ED
6685 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
6686 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
a1e8b307
ED
6687 if (skb_size <= PAGE_SIZE) {
6688 data = netdev_alloc_frag(skb_size);
6689 *frag_size = skb_size;
8d4057a9
ED
6690 } else {
6691 data = kmalloc(skb_size, GFP_ATOMIC);
6692 *frag_size = 0;
6693 }
9205fd9c 6694 if (!data)
1da177e4
LT
6695 return -ENOMEM;
6696
9205fd9c
ED
6697 mapping = pci_map_single(tp->pdev,
6698 data + TG3_RX_OFFSET(tp),
6699 data_size,
1da177e4 6700 PCI_DMA_FROMDEVICE);
8d4057a9 6701 if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
a1e8b307 6702 tg3_frag_free(skb_size <= PAGE_SIZE, data);
a21771dd
MC
6703 return -EIO;
6704 }
1da177e4 6705
9205fd9c 6706 map->data = data;
4e5e4f0d 6707 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 6708
1da177e4
LT
6709 desc->addr_hi = ((u64)mapping >> 32);
6710 desc->addr_lo = ((u64)mapping & 0xffffffff);
6711
9205fd9c 6712 return data_size;
1da177e4
LT
6713}
6714
6715/* We only need to move over in the address because the other
6716 * members of the RX descriptor are invariant. See notes above
9205fd9c 6717 * tg3_alloc_rx_data for full details.
1da177e4 6718 */
a3896167
MC
6719static void tg3_recycle_rx(struct tg3_napi *tnapi,
6720 struct tg3_rx_prodring_set *dpr,
6721 u32 opaque_key, int src_idx,
6722 u32 dest_idx_unmasked)
1da177e4 6723{
17375d25 6724 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6725 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
6726 struct ring_info *src_map, *dest_map;
8fea32b9 6727 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 6728 int dest_idx;
1da177e4
LT
6729
6730 switch (opaque_key) {
6731 case RXD_OPAQUE_RING_STD:
2c49a44d 6732 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
6733 dest_desc = &dpr->rx_std[dest_idx];
6734 dest_map = &dpr->rx_std_buffers[dest_idx];
6735 src_desc = &spr->rx_std[src_idx];
6736 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
6737 break;
6738
6739 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6740 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
6741 dest_desc = &dpr->rx_jmb[dest_idx].std;
6742 dest_map = &dpr->rx_jmb_buffers[dest_idx];
6743 src_desc = &spr->rx_jmb[src_idx].std;
6744 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
6745 break;
6746
6747 default:
6748 return;
855e1111 6749 }
1da177e4 6750
9205fd9c 6751 dest_map->data = src_map->data;
4e5e4f0d
FT
6752 dma_unmap_addr_set(dest_map, mapping,
6753 dma_unmap_addr(src_map, mapping));
1da177e4
LT
6754 dest_desc->addr_hi = src_desc->addr_hi;
6755 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
6756
6757 /* Ensure that the update to the skb happens after the physical
6758 * addresses have been transferred to the new BD location.
6759 */
6760 smp_wmb();
6761
9205fd9c 6762 src_map->data = NULL;
1da177e4
LT
6763}
6764
1da177e4
LT
6765/* The RX ring scheme is composed of multiple rings which post fresh
6766 * buffers to the chip, and one special ring the chip uses to report
6767 * status back to the host.
6768 *
6769 * The special ring reports the status of received packets to the
6770 * host. The chip does not write into the original descriptor the
6771 * RX buffer was obtained from. The chip simply takes the original
6772 * descriptor as provided by the host, updates the status and length
6773 * field, then writes this into the next status ring entry.
6774 *
6775 * Each ring the host uses to post buffers to the chip is described
6776 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
6777 * it is first placed into the on-chip ram. When the packet's length
6778 * is known, it walks down the TG3_BDINFO entries to select the ring.
6779 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
6780 * which is within the range of the new packet's length is chosen.
6781 *
6782 * The "separate ring for rx status" scheme may sound queer, but it makes
6783 * sense from a cache coherency perspective. If only the host writes
6784 * to the buffer post rings, and only the chip writes to the rx status
6785 * rings, then cache lines never move beyond shared-modified state.
6786 * If both the host and chip were to write into the same ring, cache line
6787 * eviction could occur since both entities want it in an exclusive state.
6788 */
17375d25 6789static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 6790{
17375d25 6791 struct tg3 *tp = tnapi->tp;
f92905de 6792 u32 work_mask, rx_std_posted = 0;
4361935a 6793 u32 std_prod_idx, jmb_prod_idx;
72334482 6794 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 6795 u16 hw_idx;
1da177e4 6796 int received;
8fea32b9 6797 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 6798
8d9d7cfc 6799 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
6800 /*
6801 * We need to order the read of hw_idx and the read of
6802 * the opaque cookie.
6803 */
6804 rmb();
1da177e4
LT
6805 work_mask = 0;
6806 received = 0;
4361935a
MC
6807 std_prod_idx = tpr->rx_std_prod_idx;
6808 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 6809 while (sw_idx != hw_idx && budget > 0) {
afc081f8 6810 struct ring_info *ri;
72334482 6811 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
6812 unsigned int len;
6813 struct sk_buff *skb;
6814 dma_addr_t dma_addr;
6815 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 6816 u8 *data;
fb4ce8ad 6817 u64 tstamp = 0;
1da177e4
LT
6818
6819 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
6820 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
6821 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 6822 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 6823 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6824 data = ri->data;
4361935a 6825 post_ptr = &std_prod_idx;
f92905de 6826 rx_std_posted++;
1da177e4 6827 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 6828 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 6829 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6830 data = ri->data;
4361935a 6831 post_ptr = &jmb_prod_idx;
21f581a5 6832 } else
1da177e4 6833 goto next_pkt_nopost;
1da177e4
LT
6834
6835 work_mask |= opaque_key;
6836
d7b95315 6837 if (desc->err_vlan & RXD_ERR_MASK) {
1da177e4 6838 drop_it:
a3896167 6839 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6840 desc_idx, *post_ptr);
6841 drop_it_no_recycle:
6842 /* Other statistics kept track of by card. */
b0057c51 6843 tp->rx_dropped++;
1da177e4
LT
6844 goto next_pkt;
6845 }
6846
9205fd9c 6847 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
6848 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
6849 ETH_FCS_LEN;
1da177e4 6850
fb4ce8ad
MC
6851 if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6852 RXD_FLAG_PTPSTAT_PTPV1 ||
6853 (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6854 RXD_FLAG_PTPSTAT_PTPV2) {
6855 tstamp = tr32(TG3_RX_TSTAMP_LSB);
6856 tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
6857 }
6858
d2757fc4 6859 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4 6860 int skb_size;
8d4057a9 6861 unsigned int frag_size;
1da177e4 6862
9205fd9c 6863 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
8d4057a9 6864 *post_ptr, &frag_size);
1da177e4
LT
6865 if (skb_size < 0)
6866 goto drop_it;
6867
287be12e 6868 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
6869 PCI_DMA_FROMDEVICE);
6870
9205fd9c 6871 /* Ensure that the update to the data happens
61e800cf
MC
6872 * after the usage of the old DMA mapping.
6873 */
6874 smp_wmb();
6875
9205fd9c 6876 ri->data = NULL;
61e800cf 6877
85aec73d
IV
6878 skb = build_skb(data, frag_size);
6879 if (!skb) {
6880 tg3_frag_free(frag_size != 0, data);
6881 goto drop_it_no_recycle;
6882 }
6883 skb_reserve(skb, TG3_RX_OFFSET(tp));
1da177e4 6884 } else {
a3896167 6885 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6886 desc_idx, *post_ptr);
6887
9205fd9c
ED
6888 skb = netdev_alloc_skb(tp->dev,
6889 len + TG3_RAW_IP_ALIGN);
6890 if (skb == NULL)
1da177e4
LT
6891 goto drop_it_no_recycle;
6892
9205fd9c 6893 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 6894 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
6895 memcpy(skb->data,
6896 data + TG3_RX_OFFSET(tp),
6897 len);
1da177e4 6898 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
6899 }
6900
9205fd9c 6901 skb_put(skb, len);
fb4ce8ad
MC
6902 if (tstamp)
6903 tg3_hwclock_to_timestamp(tp, tstamp,
6904 skb_hwtstamps(skb));
6905
dc668910 6906 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
6907 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
6908 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
6909 >> RXD_TCPCSUM_SHIFT) == 0xffff))
6910 skb->ip_summed = CHECKSUM_UNNECESSARY;
6911 else
bc8acf2c 6912 skb_checksum_none_assert(skb);
1da177e4
LT
6913
6914 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
6915
6916 if (len > (tp->dev->mtu + ETH_HLEN) &&
7d3083ee
VY
6917 skb->protocol != htons(ETH_P_8021Q) &&
6918 skb->protocol != htons(ETH_P_8021AD)) {
497a27b9 6919 dev_kfree_skb_any(skb);
b0057c51 6920 goto drop_it_no_recycle;
f7b493e0
MC
6921 }
6922
9dc7a113 6923 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80 6924 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
86a9bad3 6925 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
bf933c80 6926 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 6927
bf933c80 6928 napi_gro_receive(&tnapi->napi, skb);
1da177e4 6929
1da177e4
LT
6930 received++;
6931 budget--;
6932
6933next_pkt:
6934 (*post_ptr)++;
f92905de
MC
6935
6936 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
6937 tpr->rx_std_prod_idx = std_prod_idx &
6938 tp->rx_std_ring_mask;
86cfe4ff
MC
6939 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6940 tpr->rx_std_prod_idx);
f92905de
MC
6941 work_mask &= ~RXD_OPAQUE_RING_STD;
6942 rx_std_posted = 0;
6943 }
1da177e4 6944next_pkt_nopost:
483ba50b 6945 sw_idx++;
7cb32cf2 6946 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
6947
6948 /* Refresh hw_idx to see if there is new work */
6949 if (sw_idx == hw_idx) {
8d9d7cfc 6950 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
6951 rmb();
6952 }
1da177e4
LT
6953 }
6954
6955 /* ACK the status ring. */
72334482
MC
6956 tnapi->rx_rcb_ptr = sw_idx;
6957 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
6958
6959 /* Refill RX ring(s). */
63c3a66f 6960 if (!tg3_flag(tp, ENABLE_RSS)) {
6541b806
MC
6961 /* Sync BD data before updating mailbox */
6962 wmb();
6963
b196c7e4 6964 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
6965 tpr->rx_std_prod_idx = std_prod_idx &
6966 tp->rx_std_ring_mask;
b196c7e4
MC
6967 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6968 tpr->rx_std_prod_idx);
6969 }
6970 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
6971 tpr->rx_jmb_prod_idx = jmb_prod_idx &
6972 tp->rx_jmb_ring_mask;
b196c7e4
MC
6973 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6974 tpr->rx_jmb_prod_idx);
6975 }
6976 mmiowb();
6977 } else if (work_mask) {
6978 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
6979 * updated before the producer indices can be updated.
6980 */
6981 smp_wmb();
6982
2c49a44d
MC
6983 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
6984 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 6985
7ae52890
MC
6986 if (tnapi != &tp->napi[1]) {
6987 tp->rx_refill = true;
e4af1af9 6988 napi_schedule(&tp->napi[1].napi);
7ae52890 6989 }
1da177e4 6990 }
1da177e4
LT
6991
6992 return received;
6993}
6994
35f2d7d0 6995static void tg3_poll_link(struct tg3 *tp)
1da177e4 6996{
1da177e4 6997 /* handle link change and other phy events */
63c3a66f 6998 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
6999 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
7000
1da177e4
LT
7001 if (sblk->status & SD_STATUS_LINK_CHG) {
7002 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 7003 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 7004 spin_lock(&tp->lock);
63c3a66f 7005 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
7006 tw32_f(MAC_STATUS,
7007 (MAC_STATUS_SYNC_CHANGED |
7008 MAC_STATUS_CFG_CHANGED |
7009 MAC_STATUS_MI_COMPLETION |
7010 MAC_STATUS_LNKSTATE_CHANGED));
7011 udelay(40);
7012 } else
953c96e0 7013 tg3_setup_phy(tp, false);
f47c11ee 7014 spin_unlock(&tp->lock);
1da177e4
LT
7015 }
7016 }
35f2d7d0
MC
7017}
7018
f89f38b8
MC
7019static int tg3_rx_prodring_xfer(struct tg3 *tp,
7020 struct tg3_rx_prodring_set *dpr,
7021 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
7022{
7023 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 7024 int i, err = 0;
b196c7e4
MC
7025
7026 while (1) {
7027 src_prod_idx = spr->rx_std_prod_idx;
7028
7029 /* Make sure updates to the rx_std_buffers[] entries and the
7030 * standard producer index are seen in the correct order.
7031 */
7032 smp_rmb();
7033
7034 if (spr->rx_std_cons_idx == src_prod_idx)
7035 break;
7036
7037 if (spr->rx_std_cons_idx < src_prod_idx)
7038 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
7039 else
2c49a44d
MC
7040 cpycnt = tp->rx_std_ring_mask + 1 -
7041 spr->rx_std_cons_idx;
b196c7e4 7042
2c49a44d
MC
7043 cpycnt = min(cpycnt,
7044 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
7045
7046 si = spr->rx_std_cons_idx;
7047 di = dpr->rx_std_prod_idx;
7048
e92967bf 7049 for (i = di; i < di + cpycnt; i++) {
9205fd9c 7050 if (dpr->rx_std_buffers[i].data) {
e92967bf 7051 cpycnt = i - di;
f89f38b8 7052 err = -ENOSPC;
e92967bf
MC
7053 break;
7054 }
7055 }
7056
7057 if (!cpycnt)
7058 break;
7059
7060 /* Ensure that updates to the rx_std_buffers ring and the
7061 * shadowed hardware producer ring from tg3_recycle_skb() are
7062 * ordered correctly WRT the skb check above.
7063 */
7064 smp_rmb();
7065
b196c7e4
MC
7066 memcpy(&dpr->rx_std_buffers[di],
7067 &spr->rx_std_buffers[si],
7068 cpycnt * sizeof(struct ring_info));
7069
7070 for (i = 0; i < cpycnt; i++, di++, si++) {
7071 struct tg3_rx_buffer_desc *sbd, *dbd;
7072 sbd = &spr->rx_std[si];
7073 dbd = &dpr->rx_std[di];
7074 dbd->addr_hi = sbd->addr_hi;
7075 dbd->addr_lo = sbd->addr_lo;
7076 }
7077
2c49a44d
MC
7078 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
7079 tp->rx_std_ring_mask;
7080 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
7081 tp->rx_std_ring_mask;
b196c7e4
MC
7082 }
7083
7084 while (1) {
7085 src_prod_idx = spr->rx_jmb_prod_idx;
7086
7087 /* Make sure updates to the rx_jmb_buffers[] entries and
7088 * the jumbo producer index are seen in the correct order.
7089 */
7090 smp_rmb();
7091
7092 if (spr->rx_jmb_cons_idx == src_prod_idx)
7093 break;
7094
7095 if (spr->rx_jmb_cons_idx < src_prod_idx)
7096 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
7097 else
2c49a44d
MC
7098 cpycnt = tp->rx_jmb_ring_mask + 1 -
7099 spr->rx_jmb_cons_idx;
b196c7e4
MC
7100
7101 cpycnt = min(cpycnt,
2c49a44d 7102 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
7103
7104 si = spr->rx_jmb_cons_idx;
7105 di = dpr->rx_jmb_prod_idx;
7106
e92967bf 7107 for (i = di; i < di + cpycnt; i++) {
9205fd9c 7108 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 7109 cpycnt = i - di;
f89f38b8 7110 err = -ENOSPC;
e92967bf
MC
7111 break;
7112 }
7113 }
7114
7115 if (!cpycnt)
7116 break;
7117
7118 /* Ensure that updates to the rx_jmb_buffers ring and the
7119 * shadowed hardware producer ring from tg3_recycle_skb() are
7120 * ordered correctly WRT the skb check above.
7121 */
7122 smp_rmb();
7123
b196c7e4
MC
7124 memcpy(&dpr->rx_jmb_buffers[di],
7125 &spr->rx_jmb_buffers[si],
7126 cpycnt * sizeof(struct ring_info));
7127
7128 for (i = 0; i < cpycnt; i++, di++, si++) {
7129 struct tg3_rx_buffer_desc *sbd, *dbd;
7130 sbd = &spr->rx_jmb[si].std;
7131 dbd = &dpr->rx_jmb[di].std;
7132 dbd->addr_hi = sbd->addr_hi;
7133 dbd->addr_lo = sbd->addr_lo;
7134 }
7135
2c49a44d
MC
7136 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
7137 tp->rx_jmb_ring_mask;
7138 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
7139 tp->rx_jmb_ring_mask;
b196c7e4 7140 }
f89f38b8
MC
7141
7142 return err;
b196c7e4
MC
7143}
7144
35f2d7d0
MC
7145static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
7146{
7147 struct tg3 *tp = tnapi->tp;
1da177e4
LT
7148
7149 /* run TX completion thread */
f3f3f27e 7150 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 7151 tg3_tx(tnapi);
63c3a66f 7152 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 7153 return work_done;
1da177e4
LT
7154 }
7155
f891ea16
MC
7156 if (!tnapi->rx_rcb_prod_idx)
7157 return work_done;
7158
1da177e4
LT
7159 /* run RX thread, within the bounds set by NAPI.
7160 * All RX "locking" is done by ensuring outside
bea3348e 7161 * code synchronizes with tg3->napi.poll()
1da177e4 7162 */
8d9d7cfc 7163 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 7164 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 7165
63c3a66f 7166 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 7167 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 7168 int i, err = 0;
e4af1af9
MC
7169 u32 std_prod_idx = dpr->rx_std_prod_idx;
7170 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 7171
7ae52890 7172 tp->rx_refill = false;
9102426a 7173 for (i = 1; i <= tp->rxq_cnt; i++)
f89f38b8 7174 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 7175 &tp->napi[i].prodring);
b196c7e4
MC
7176
7177 wmb();
7178
e4af1af9
MC
7179 if (std_prod_idx != dpr->rx_std_prod_idx)
7180 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
7181 dpr->rx_std_prod_idx);
b196c7e4 7182
e4af1af9
MC
7183 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
7184 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
7185 dpr->rx_jmb_prod_idx);
b196c7e4
MC
7186
7187 mmiowb();
f89f38b8
MC
7188
7189 if (err)
7190 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
7191 }
7192
6f535763
DM
7193 return work_done;
7194}
7195
db219973
MC
7196static inline void tg3_reset_task_schedule(struct tg3 *tp)
7197{
7198 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
7199 schedule_work(&tp->reset_task);
7200}
7201
7202static inline void tg3_reset_task_cancel(struct tg3 *tp)
7203{
7204 cancel_work_sync(&tp->reset_task);
7205 tg3_flag_clear(tp, RESET_TASK_PENDING);
c7101359 7206 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
db219973
MC
7207}
7208
35f2d7d0
MC
7209static int tg3_poll_msix(struct napi_struct *napi, int budget)
7210{
7211 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7212 struct tg3 *tp = tnapi->tp;
7213 int work_done = 0;
7214 struct tg3_hw_status *sblk = tnapi->hw_status;
7215
7216 while (1) {
7217 work_done = tg3_poll_work(tnapi, work_done, budget);
7218
63c3a66f 7219 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
7220 goto tx_recovery;
7221
7222 if (unlikely(work_done >= budget))
7223 break;
7224
c6cdf436 7225 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
7226 * to tell the hw how much work has been processed,
7227 * so we must read it before checking for more work.
7228 */
7229 tnapi->last_tag = sblk->status_tag;
7230 tnapi->last_irq_tag = tnapi->last_tag;
7231 rmb();
7232
7233 /* check for RX/TX work to do */
6d40db7b
MC
7234 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
7235 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
7ae52890
MC
7236
7237 /* This test here is not race free, but will reduce
7238 * the number of interrupts by looping again.
7239 */
7240 if (tnapi == &tp->napi[1] && tp->rx_refill)
7241 continue;
7242
24d2e4a5 7243 napi_complete_done(napi, work_done);
35f2d7d0
MC
7244 /* Reenable interrupts. */
7245 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
7ae52890
MC
7246
7247 /* This test here is synchronized by napi_schedule()
7248 * and napi_complete() to close the race condition.
7249 */
7250 if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
7251 tw32(HOSTCC_MODE, tp->coalesce_mode |
7252 HOSTCC_MODE_ENABLE |
7253 tnapi->coal_now);
7254 }
35f2d7d0
MC
7255 mmiowb();
7256 break;
7257 }
7258 }
7259
7260 return work_done;
7261
7262tx_recovery:
7263 /* work_done is guaranteed to be less than budget. */
7264 napi_complete(napi);
db219973 7265 tg3_reset_task_schedule(tp);
35f2d7d0
MC
7266 return work_done;
7267}
7268
e64de4e6
MC
7269static void tg3_process_error(struct tg3 *tp)
7270{
7271 u32 val;
7272 bool real_error = false;
7273
63c3a66f 7274 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
7275 return;
7276
7277 /* Check Flow Attention register */
7278 val = tr32(HOSTCC_FLOW_ATTN);
7279 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
7280 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
7281 real_error = true;
7282 }
7283
7284 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
7285 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
7286 real_error = true;
7287 }
7288
7289 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
7290 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
7291 real_error = true;
7292 }
7293
7294 if (!real_error)
7295 return;
7296
7297 tg3_dump_state(tp);
7298
63c3a66f 7299 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 7300 tg3_reset_task_schedule(tp);
e64de4e6
MC
7301}
7302
6f535763
DM
7303static int tg3_poll(struct napi_struct *napi, int budget)
7304{
8ef0442f
MC
7305 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7306 struct tg3 *tp = tnapi->tp;
6f535763 7307 int work_done = 0;
898a56f8 7308 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
7309
7310 while (1) {
e64de4e6
MC
7311 if (sblk->status & SD_STATUS_ERROR)
7312 tg3_process_error(tp);
7313
35f2d7d0
MC
7314 tg3_poll_link(tp);
7315
17375d25 7316 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 7317
63c3a66f 7318 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
7319 goto tx_recovery;
7320
7321 if (unlikely(work_done >= budget))
7322 break;
7323
63c3a66f 7324 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 7325 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
7326 * to tell the hw how much work has been processed,
7327 * so we must read it before checking for more work.
7328 */
898a56f8
MC
7329 tnapi->last_tag = sblk->status_tag;
7330 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
7331 rmb();
7332 } else
7333 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 7334
17375d25 7335 if (likely(!tg3_has_work(tnapi))) {
24d2e4a5 7336 napi_complete_done(napi, work_done);
17375d25 7337 tg3_int_reenable(tnapi);
6f535763
DM
7338 break;
7339 }
1da177e4
LT
7340 }
7341
bea3348e 7342 return work_done;
6f535763
DM
7343
7344tx_recovery:
4fd7ab59 7345 /* work_done is guaranteed to be less than budget. */
288379f0 7346 napi_complete(napi);
db219973 7347 tg3_reset_task_schedule(tp);
4fd7ab59 7348 return work_done;
1da177e4
LT
7349}
7350
66cfd1bd
MC
7351static void tg3_napi_disable(struct tg3 *tp)
7352{
7353 int i;
7354
7355 for (i = tp->irq_cnt - 1; i >= 0; i--)
7356 napi_disable(&tp->napi[i].napi);
7357}
7358
7359static void tg3_napi_enable(struct tg3 *tp)
7360{
7361 int i;
7362
7363 for (i = 0; i < tp->irq_cnt; i++)
7364 napi_enable(&tp->napi[i].napi);
7365}
7366
7367static void tg3_napi_init(struct tg3 *tp)
7368{
7369 int i;
7370
7371 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
7372 for (i = 1; i < tp->irq_cnt; i++)
7373 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
7374}
7375
7376static void tg3_napi_fini(struct tg3 *tp)
7377{
7378 int i;
7379
7380 for (i = 0; i < tp->irq_cnt; i++)
7381 netif_napi_del(&tp->napi[i].napi);
7382}
7383
7384static inline void tg3_netif_stop(struct tg3 *tp)
7385{
860e9538 7386 netif_trans_update(tp->dev); /* prevent tx timeout */
66cfd1bd 7387 tg3_napi_disable(tp);
f4a46d1f 7388 netif_carrier_off(tp->dev);
66cfd1bd
MC
7389 netif_tx_disable(tp->dev);
7390}
7391
35763066 7392/* tp->lock must be held */
66cfd1bd
MC
7393static inline void tg3_netif_start(struct tg3 *tp)
7394{
be947307
MC
7395 tg3_ptp_resume(tp);
7396
66cfd1bd
MC
7397 /* NOTE: unconditional netif_tx_wake_all_queues is only
7398 * appropriate so long as all callers are assured to
7399 * have free tx slots (such as after tg3_init_hw)
7400 */
7401 netif_tx_wake_all_queues(tp->dev);
7402
f4a46d1f
NNS
7403 if (tp->link_up)
7404 netif_carrier_on(tp->dev);
7405
66cfd1bd
MC
7406 tg3_napi_enable(tp);
7407 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
7408 tg3_enable_ints(tp);
7409}
7410
f47c11ee 7411static void tg3_irq_quiesce(struct tg3 *tp)
932f19de
PS
7412 __releases(tp->lock)
7413 __acquires(tp->lock)
f47c11ee 7414{
4f125f42
MC
7415 int i;
7416
f47c11ee
DM
7417 BUG_ON(tp->irq_sync);
7418
7419 tp->irq_sync = 1;
7420 smp_mb();
7421
932f19de
PS
7422 spin_unlock_bh(&tp->lock);
7423
4f125f42
MC
7424 for (i = 0; i < tp->irq_cnt; i++)
7425 synchronize_irq(tp->napi[i].irq_vec);
932f19de
PS
7426
7427 spin_lock_bh(&tp->lock);
f47c11ee
DM
7428}
7429
f47c11ee
DM
7430/* Fully shutdown all tg3 driver activity elsewhere in the system.
7431 * If irq_sync is non-zero, then the IRQ handler must be synchronized
7432 * with as well. Most of the time, this is not necessary except when
7433 * shutting down the device.
7434 */
7435static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
7436{
46966545 7437 spin_lock_bh(&tp->lock);
f47c11ee
DM
7438 if (irq_sync)
7439 tg3_irq_quiesce(tp);
f47c11ee
DM
7440}
7441
7442static inline void tg3_full_unlock(struct tg3 *tp)
7443{
f47c11ee
DM
7444 spin_unlock_bh(&tp->lock);
7445}
7446
fcfa0a32
MC
7447/* One-shot MSI handler - Chip automatically disables interrupt
7448 * after sending MSI so driver doesn't have to do it.
7449 */
7d12e780 7450static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 7451{
09943a18
MC
7452 struct tg3_napi *tnapi = dev_id;
7453 struct tg3 *tp = tnapi->tp;
fcfa0a32 7454
898a56f8 7455 prefetch(tnapi->hw_status);
0c1d0e2b
MC
7456 if (tnapi->rx_rcb)
7457 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
7458
7459 if (likely(!tg3_irq_sync(tp)))
09943a18 7460 napi_schedule(&tnapi->napi);
fcfa0a32
MC
7461
7462 return IRQ_HANDLED;
7463}
7464
88b06bc2
MC
7465/* MSI ISR - No need to check for interrupt sharing and no need to
7466 * flush status block and interrupt mailbox. PCI ordering rules
7467 * guarantee that MSI will arrive after the status block.
7468 */
7d12e780 7469static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 7470{
09943a18
MC
7471 struct tg3_napi *tnapi = dev_id;
7472 struct tg3 *tp = tnapi->tp;
88b06bc2 7473
898a56f8 7474 prefetch(tnapi->hw_status);
0c1d0e2b
MC
7475 if (tnapi->rx_rcb)
7476 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 7477 /*
fac9b83e 7478 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 7479 * chip-internal interrupt pending events.
fac9b83e 7480 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
7481 * NIC to stop sending us irqs, engaging "in-intr-handler"
7482 * event coalescing.
7483 */
5b39de91 7484 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 7485 if (likely(!tg3_irq_sync(tp)))
09943a18 7486 napi_schedule(&tnapi->napi);
61487480 7487
88b06bc2
MC
7488 return IRQ_RETVAL(1);
7489}
7490
7d12e780 7491static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 7492{
09943a18
MC
7493 struct tg3_napi *tnapi = dev_id;
7494 struct tg3 *tp = tnapi->tp;
898a56f8 7495 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
7496 unsigned int handled = 1;
7497
1da177e4
LT
7498 /* In INTx mode, it is possible for the interrupt to arrive at
7499 * the CPU before the status block posted prior to the interrupt.
7500 * Reading the PCI State register will confirm whether the
7501 * interrupt is ours and will flush the status block.
7502 */
d18edcb2 7503 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 7504 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
7505 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7506 handled = 0;
f47c11ee 7507 goto out;
fac9b83e 7508 }
d18edcb2
MC
7509 }
7510
7511 /*
7512 * Writing any value to intr-mbox-0 clears PCI INTA# and
7513 * chip-internal interrupt pending events.
7514 * Writing non-zero to intr-mbox-0 additional tells the
7515 * NIC to stop sending us irqs, engaging "in-intr-handler"
7516 * event coalescing.
c04cb347
MC
7517 *
7518 * Flush the mailbox to de-assert the IRQ immediately to prevent
7519 * spurious interrupts. The flush impacts performance but
7520 * excessive spurious interrupts can be worse in some cases.
d18edcb2 7521 */
c04cb347 7522 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
7523 if (tg3_irq_sync(tp))
7524 goto out;
7525 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 7526 if (likely(tg3_has_work(tnapi))) {
72334482 7527 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 7528 napi_schedule(&tnapi->napi);
d18edcb2
MC
7529 } else {
7530 /* No work, shared interrupt perhaps? re-enable
7531 * interrupts, and flush that PCI write
7532 */
7533 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
7534 0x00000000);
fac9b83e 7535 }
f47c11ee 7536out:
fac9b83e
DM
7537 return IRQ_RETVAL(handled);
7538}
7539
7d12e780 7540static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 7541{
09943a18
MC
7542 struct tg3_napi *tnapi = dev_id;
7543 struct tg3 *tp = tnapi->tp;
898a56f8 7544 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
7545 unsigned int handled = 1;
7546
fac9b83e
DM
7547 /* In INTx mode, it is possible for the interrupt to arrive at
7548 * the CPU before the status block posted prior to the interrupt.
7549 * Reading the PCI State register will confirm whether the
7550 * interrupt is ours and will flush the status block.
7551 */
898a56f8 7552 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 7553 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
7554 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7555 handled = 0;
f47c11ee 7556 goto out;
1da177e4 7557 }
d18edcb2
MC
7558 }
7559
7560 /*
7561 * writing any value to intr-mbox-0 clears PCI INTA# and
7562 * chip-internal interrupt pending events.
7563 * writing non-zero to intr-mbox-0 additional tells the
7564 * NIC to stop sending us irqs, engaging "in-intr-handler"
7565 * event coalescing.
c04cb347
MC
7566 *
7567 * Flush the mailbox to de-assert the IRQ immediately to prevent
7568 * spurious interrupts. The flush impacts performance but
7569 * excessive spurious interrupts can be worse in some cases.
d18edcb2 7570 */
c04cb347 7571 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
7572
7573 /*
7574 * In a shared interrupt configuration, sometimes other devices'
7575 * interrupts will scream. We record the current status tag here
7576 * so that the above check can report that the screaming interrupts
7577 * are unhandled. Eventually they will be silenced.
7578 */
898a56f8 7579 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 7580
d18edcb2
MC
7581 if (tg3_irq_sync(tp))
7582 goto out;
624f8e50 7583
72334482 7584 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 7585
09943a18 7586 napi_schedule(&tnapi->napi);
624f8e50 7587
f47c11ee 7588out:
1da177e4
LT
7589 return IRQ_RETVAL(handled);
7590}
7591
7938109f 7592/* ISR for interrupt test */
7d12e780 7593static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 7594{
09943a18
MC
7595 struct tg3_napi *tnapi = dev_id;
7596 struct tg3 *tp = tnapi->tp;
898a56f8 7597 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 7598
f9804ddb
MC
7599 if ((sblk->status & SD_STATUS_UPDATED) ||
7600 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 7601 tg3_disable_ints(tp);
7938109f
MC
7602 return IRQ_RETVAL(1);
7603 }
7604 return IRQ_RETVAL(0);
7605}
7606
1da177e4
LT
7607#ifdef CONFIG_NET_POLL_CONTROLLER
7608static void tg3_poll_controller(struct net_device *dev)
7609{
4f125f42 7610 int i;
88b06bc2
MC
7611 struct tg3 *tp = netdev_priv(dev);
7612
9c13cb8b
NNS
7613 if (tg3_irq_sync(tp))
7614 return;
7615
4f125f42 7616 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 7617 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
7618}
7619#endif
7620
1da177e4
LT
7621static void tg3_tx_timeout(struct net_device *dev)
7622{
7623 struct tg3 *tp = netdev_priv(dev);
7624
b0408751 7625 if (netif_msg_tx_err(tp)) {
05dbe005 7626 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 7627 tg3_dump_state(tp);
b0408751 7628 }
1da177e4 7629
db219973 7630 tg3_reset_task_schedule(tp);
1da177e4
LT
7631}
7632
c58ec932
MC
7633/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
7634static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
7635{
7636 u32 base = (u32) mapping & 0xffffffff;
7637
37567910 7638 return base + len + 8 < base;
c58ec932
MC
7639}
7640
0f0d1510
MC
7641/* Test for TSO DMA buffers that cross into regions which are within MSS bytes
7642 * of any 4GB boundaries: 4G, 8G, etc
7643 */
7644static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7645 u32 len, u32 mss)
7646{
7647 if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
7648 u32 base = (u32) mapping & 0xffffffff;
7649
7650 return ((base + len + (mss & 0x3fff)) < base);
7651 }
7652 return 0;
7653}
7654
72f2afb8
MC
7655/* Test for DMA addresses > 40-bit */
7656static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7657 int len)
7658{
7659#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 7660 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 7661 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
7662 return 0;
7663#else
7664 return 0;
7665#endif
7666}
7667
d1a3b737 7668static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
7669 dma_addr_t mapping, u32 len, u32 flags,
7670 u32 mss, u32 vlan)
2ffcc981 7671{
92cd3a17
MC
7672 txbd->addr_hi = ((u64) mapping >> 32);
7673 txbd->addr_lo = ((u64) mapping & 0xffffffff);
7674 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
7675 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 7676}
1da177e4 7677
84b67b27 7678static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
7679 dma_addr_t map, u32 len, u32 flags,
7680 u32 mss, u32 vlan)
7681{
7682 struct tg3 *tp = tnapi->tp;
7683 bool hwbug = false;
7684
7685 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 7686 hwbug = true;
d1a3b737
MC
7687
7688 if (tg3_4g_overflow_test(map, len))
3db1cd5c 7689 hwbug = true;
d1a3b737 7690
0f0d1510
MC
7691 if (tg3_4g_tso_overflow_test(tp, map, len, mss))
7692 hwbug = true;
7693
d1a3b737 7694 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 7695 hwbug = true;
d1a3b737 7696
a4cb428d 7697 if (tp->dma_limit) {
b9e45482 7698 u32 prvidx = *entry;
e31aa987 7699 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
7700 while (len > tp->dma_limit && *budget) {
7701 u32 frag_len = tp->dma_limit;
7702 len -= tp->dma_limit;
e31aa987 7703
b9e45482
MC
7704 /* Avoid the 8byte DMA problem */
7705 if (len <= 8) {
a4cb428d
MC
7706 len += tp->dma_limit / 2;
7707 frag_len = tp->dma_limit / 2;
e31aa987
MC
7708 }
7709
b9e45482
MC
7710 tnapi->tx_buffers[*entry].fragmented = true;
7711
7712 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7713 frag_len, tmp_flag, mss, vlan);
7714 *budget -= 1;
7715 prvidx = *entry;
7716 *entry = NEXT_TX(*entry);
7717
e31aa987
MC
7718 map += frag_len;
7719 }
7720
7721 if (len) {
7722 if (*budget) {
7723 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7724 len, flags, mss, vlan);
b9e45482 7725 *budget -= 1;
e31aa987
MC
7726 *entry = NEXT_TX(*entry);
7727 } else {
3db1cd5c 7728 hwbug = true;
b9e45482 7729 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
7730 }
7731 }
7732 } else {
84b67b27
MC
7733 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7734 len, flags, mss, vlan);
e31aa987
MC
7735 *entry = NEXT_TX(*entry);
7736 }
d1a3b737
MC
7737
7738 return hwbug;
7739}
7740
0d681b27 7741static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
7742{
7743 int i;
0d681b27 7744 struct sk_buff *skb;
df8944cf 7745 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 7746
0d681b27
MC
7747 skb = txb->skb;
7748 txb->skb = NULL;
7749
432aa7ed
MC
7750 pci_unmap_single(tnapi->tp->pdev,
7751 dma_unmap_addr(txb, mapping),
7752 skb_headlen(skb),
7753 PCI_DMA_TODEVICE);
e01ee14d
MC
7754
7755 while (txb->fragmented) {
7756 txb->fragmented = false;
7757 entry = NEXT_TX(entry);
7758 txb = &tnapi->tx_buffers[entry];
7759 }
7760
ba1142e4 7761 for (i = 0; i <= last; i++) {
9e903e08 7762 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
7763
7764 entry = NEXT_TX(entry);
7765 txb = &tnapi->tx_buffers[entry];
7766
7767 pci_unmap_page(tnapi->tp->pdev,
7768 dma_unmap_addr(txb, mapping),
9e903e08 7769 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
7770
7771 while (txb->fragmented) {
7772 txb->fragmented = false;
7773 entry = NEXT_TX(entry);
7774 txb = &tnapi->tx_buffers[entry];
7775 }
432aa7ed
MC
7776 }
7777}
7778
72f2afb8 7779/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 7780static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 7781 struct sk_buff **pskb,
84b67b27 7782 u32 *entry, u32 *budget,
92cd3a17 7783 u32 base_flags, u32 mss, u32 vlan)
1da177e4 7784{
24f4efd4 7785 struct tg3 *tp = tnapi->tp;
f7ff1987 7786 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 7787 dma_addr_t new_addr = 0;
432aa7ed 7788 int ret = 0;
1da177e4 7789
4153577a 7790 if (tg3_asic_rev(tp) != ASIC_REV_5701)
41588ba1
MC
7791 new_skb = skb_copy(skb, GFP_ATOMIC);
7792 else {
7793 int more_headroom = 4 - ((unsigned long)skb->data & 3);
7794
7795 new_skb = skb_copy_expand(skb,
7796 skb_headroom(skb) + more_headroom,
7797 skb_tailroom(skb), GFP_ATOMIC);
7798 }
7799
1da177e4 7800 if (!new_skb) {
c58ec932
MC
7801 ret = -1;
7802 } else {
7803 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
7804 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
7805 PCI_DMA_TODEVICE);
7806 /* Make sure the mapping succeeded */
7807 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
497a27b9 7808 dev_kfree_skb_any(new_skb);
c58ec932 7809 ret = -1;
c58ec932 7810 } else {
b9e45482
MC
7811 u32 save_entry = *entry;
7812
92cd3a17
MC
7813 base_flags |= TXD_FLAG_END;
7814
84b67b27
MC
7815 tnapi->tx_buffers[*entry].skb = new_skb;
7816 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
7817 mapping, new_addr);
7818
84b67b27 7819 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
7820 new_skb->len, base_flags,
7821 mss, vlan)) {
ba1142e4 7822 tg3_tx_skb_unmap(tnapi, save_entry, -1);
497a27b9 7823 dev_kfree_skb_any(new_skb);
d1a3b737
MC
7824 ret = -1;
7825 }
f4188d8a 7826 }
1da177e4
LT
7827 }
7828
497a27b9 7829 dev_kfree_skb_any(skb);
f7ff1987 7830 *pskb = new_skb;
c58ec932 7831 return ret;
1da177e4
LT
7832}
7833
b7d98729
SRK
7834static bool tg3_tso_bug_gso_check(struct tg3_napi *tnapi, struct sk_buff *skb)
7835{
7836 /* Check if we will never have enough descriptors,
7837 * as gso_segs can be more than current ring size
7838 */
7839 return skb_shinfo(skb)->gso_segs < tnapi->tx_pending / 3;
7840}
7841
2ffcc981 7842static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83 7843
4d8fdc95
PS
7844/* Use GSO to workaround all TSO packets that meet HW bug conditions
7845 * indicated in tg3_tx_frag_set()
52c0fd83 7846 */
4d8fdc95
PS
7847static int tg3_tso_bug(struct tg3 *tp, struct tg3_napi *tnapi,
7848 struct netdev_queue *txq, struct sk_buff *skb)
52c0fd83
MC
7849{
7850 struct sk_buff *segs, *nskb;
f3f3f27e 7851 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
7852
7853 /* Estimate the number of fragments in the worst case */
4d8fdc95
PS
7854 if (unlikely(tg3_tx_avail(tnapi) <= frag_cnt_est)) {
7855 netif_tx_stop_queue(txq);
f65aac16
MC
7856
7857 /* netif_tx_stop_queue() must be done before checking
7858 * checking tx index in tg3_tx_avail() below, because in
7859 * tg3_tx(), we update tx index before checking for
7860 * netif_tx_queue_stopped().
7861 */
7862 smp_mb();
4d8fdc95 7863 if (tg3_tx_avail(tnapi) <= frag_cnt_est)
7f62ad5d
MC
7864 return NETDEV_TX_BUSY;
7865
4d8fdc95 7866 netif_tx_wake_queue(txq);
52c0fd83
MC
7867 }
7868
4d8fdc95
PS
7869 segs = skb_gso_segment(skb, tp->dev->features &
7870 ~(NETIF_F_TSO | NETIF_F_TSO6));
40c1deaf 7871 if (IS_ERR(segs) || !segs)
52c0fd83
MC
7872 goto tg3_tso_bug_end;
7873
7874 do {
7875 nskb = segs;
7876 segs = segs->next;
7877 nskb->next = NULL;
2ffcc981 7878 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
7879 } while (segs);
7880
7881tg3_tso_bug_end:
497a27b9 7882 dev_kfree_skb_any(skb);
52c0fd83
MC
7883
7884 return NETDEV_TX_OK;
7885}
52c0fd83 7886
d71c0dc4 7887/* hard_start_xmit for all devices */
2ffcc981 7888static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
7889{
7890 struct tg3 *tp = netdev_priv(dev);
92cd3a17 7891 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 7892 u32 budget;
432aa7ed 7893 int i = -1, would_hit_hwbug;
90079ce8 7894 dma_addr_t mapping;
24f4efd4
MC
7895 struct tg3_napi *tnapi;
7896 struct netdev_queue *txq;
432aa7ed 7897 unsigned int last;
d3f6f3a1
MC
7898 struct iphdr *iph = NULL;
7899 struct tcphdr *tcph = NULL;
7900 __sum16 tcp_csum = 0, ip_csum = 0;
7901 __be16 ip_tot_len = 0;
f4188d8a 7902
24f4efd4
MC
7903 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
7904 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 7905 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 7906 tnapi++;
1da177e4 7907
84b67b27
MC
7908 budget = tg3_tx_avail(tnapi);
7909
00b70504 7910 /* We are running in BH disabled context with netif_tx_lock
bea3348e 7911 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
7912 * interrupt. Furthermore, IRQ processing runs lockless so we have
7913 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 7914 */
84b67b27 7915 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
7916 if (!netif_tx_queue_stopped(txq)) {
7917 netif_tx_stop_queue(txq);
1f064a87
SH
7918
7919 /* This is a hard error, log it. */
5129c3a3
MC
7920 netdev_err(dev,
7921 "BUG! Tx Ring full when queue awake!\n");
1f064a87 7922 }
1da177e4
LT
7923 return NETDEV_TX_BUSY;
7924 }
7925
f3f3f27e 7926 entry = tnapi->tx_prod;
1da177e4 7927 base_flags = 0;
24f4efd4 7928
be98da6a
MC
7929 mss = skb_shinfo(skb)->gso_size;
7930 if (mss) {
34195c3d 7931 u32 tcp_opt_len, hdr_len;
1da177e4 7932
105dcb59 7933 if (skb_cow_head(skb, 0))
48855432 7934 goto drop;
1da177e4 7935
34195c3d 7936 iph = ip_hdr(skb);
ab6a5bb6 7937 tcp_opt_len = tcp_optlen(skb);
1da177e4 7938
a5a11955 7939 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 7940
476c1885
VY
7941 /* HW/FW can not correctly segment packets that have been
7942 * vlan encapsulated.
7943 */
7944 if (skb->protocol == htons(ETH_P_8021Q) ||
b7d98729
SRK
7945 skb->protocol == htons(ETH_P_8021AD)) {
7946 if (tg3_tso_bug_gso_check(tnapi, skb))
7947 return tg3_tso_bug(tp, tnapi, txq, skb);
7948 goto drop;
7949 }
476c1885 7950
a5a11955 7951 if (!skb_is_gso_v6(skb)) {
d71c0dc4 7952 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
b7d98729
SRK
7953 tg3_flag(tp, TSO_BUG)) {
7954 if (tg3_tso_bug_gso_check(tnapi, skb))
7955 return tg3_tso_bug(tp, tnapi, txq, skb);
7956 goto drop;
7957 }
d3f6f3a1
MC
7958 ip_csum = iph->check;
7959 ip_tot_len = iph->tot_len;
34195c3d
MC
7960 iph->check = 0;
7961 iph->tot_len = htons(mss + hdr_len);
7962 }
7963
1da177e4
LT
7964 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
7965 TXD_FLAG_CPU_POST_DMA);
7966
d3f6f3a1
MC
7967 tcph = tcp_hdr(skb);
7968 tcp_csum = tcph->check;
7969
63c3a66f
JP
7970 if (tg3_flag(tp, HW_TSO_1) ||
7971 tg3_flag(tp, HW_TSO_2) ||
7972 tg3_flag(tp, HW_TSO_3)) {
d3f6f3a1 7973 tcph->check = 0;
1da177e4 7974 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
d3f6f3a1
MC
7975 } else {
7976 tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
7977 0, IPPROTO_TCP, 0);
7978 }
1da177e4 7979
63c3a66f 7980 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
7981 mss |= (hdr_len & 0xc) << 12;
7982 if (hdr_len & 0x10)
7983 base_flags |= 0x00000010;
7984 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 7985 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 7986 mss |= hdr_len << 9;
63c3a66f 7987 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 7988 tg3_asic_rev(tp) == ASIC_REV_5705) {
eddc9ec5 7989 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7990 int tsflags;
7991
eddc9ec5 7992 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7993 mss |= (tsflags << 11);
7994 }
7995 } else {
eddc9ec5 7996 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7997 int tsflags;
7998
eddc9ec5 7999 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
8000 base_flags |= tsflags << 12;
8001 }
8002 }
476c1885
VY
8003 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
8004 /* HW/FW can not correctly checksum packets that have been
8005 * vlan encapsulated.
8006 */
8007 if (skb->protocol == htons(ETH_P_8021Q) ||
8008 skb->protocol == htons(ETH_P_8021AD)) {
8009 if (skb_checksum_help(skb))
8010 goto drop;
8011 } else {
8012 base_flags |= TXD_FLAG_TCPUDP_CSUM;
8013 }
1da177e4 8014 }
bf933c80 8015
93a700a9
MC
8016 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
8017 !mss && skb->len > VLAN_ETH_FRAME_LEN)
8018 base_flags |= TXD_FLAG_JMB_PKT;
8019
df8a39de 8020 if (skb_vlan_tag_present(skb)) {
92cd3a17 8021 base_flags |= TXD_FLAG_VLAN;
df8a39de 8022 vlan = skb_vlan_tag_get(skb);
92cd3a17 8023 }
1da177e4 8024
fb4ce8ad
MC
8025 if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
8026 tg3_flag(tp, TX_TSTAMP_EN)) {
8027 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
8028 base_flags |= TXD_FLAG_HWTSTAMP;
8029 }
8030
f4188d8a
AD
8031 len = skb_headlen(skb);
8032
8033 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
8034 if (pci_dma_mapping_error(tp->pdev, mapping))
8035 goto drop;
8036
90079ce8 8037
f3f3f27e 8038 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 8039 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
8040
8041 would_hit_hwbug = 0;
8042
63c3a66f 8043 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 8044 would_hit_hwbug = 1;
1da177e4 8045
84b67b27 8046 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 8047 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 8048 mss, vlan)) {
d1a3b737 8049 would_hit_hwbug = 1;
ba1142e4 8050 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
8051 u32 tmp_mss = mss;
8052
8053 if (!tg3_flag(tp, HW_TSO_1) &&
8054 !tg3_flag(tp, HW_TSO_2) &&
8055 !tg3_flag(tp, HW_TSO_3))
8056 tmp_mss = 0;
8057
c5665a53
MC
8058 /* Now loop through additional data
8059 * fragments, and queue them.
8060 */
1da177e4
LT
8061 last = skb_shinfo(skb)->nr_frags - 1;
8062 for (i = 0; i <= last; i++) {
8063 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
8064
9e903e08 8065 len = skb_frag_size(frag);
dc234d0b 8066 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 8067 len, DMA_TO_DEVICE);
1da177e4 8068
f3f3f27e 8069 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 8070 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 8071 mapping);
5d6bcdfe 8072 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 8073 goto dma_error;
1da177e4 8074
b9e45482
MC
8075 if (!budget ||
8076 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
8077 len, base_flags |
8078 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 8079 tmp_mss, vlan)) {
72f2afb8 8080 would_hit_hwbug = 1;
b9e45482
MC
8081 break;
8082 }
1da177e4
LT
8083 }
8084 }
8085
8086 if (would_hit_hwbug) {
0d681b27 8087 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4 8088
b7d98729 8089 if (mss && tg3_tso_bug_gso_check(tnapi, skb)) {
d3f6f3a1
MC
8090 /* If it's a TSO packet, do GSO instead of
8091 * allocating and copying to a large linear SKB
8092 */
8093 if (ip_tot_len) {
8094 iph->check = ip_csum;
8095 iph->tot_len = ip_tot_len;
8096 }
8097 tcph->check = tcp_csum;
4d8fdc95 8098 return tg3_tso_bug(tp, tnapi, txq, skb);
d3f6f3a1
MC
8099 }
8100
1da177e4
LT
8101 /* If the workaround fails due to memory/mapping
8102 * failure, silently drop this packet.
8103 */
84b67b27
MC
8104 entry = tnapi->tx_prod;
8105 budget = tg3_tx_avail(tnapi);
f7ff1987 8106 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 8107 base_flags, mss, vlan))
48855432 8108 goto drop_nofree;
1da177e4
LT
8109 }
8110
d515b450 8111 skb_tx_timestamp(skb);
5cb917bc 8112 netdev_tx_sent_queue(txq, skb->len);
d515b450 8113
6541b806
MC
8114 /* Sync BD data before updating mailbox */
8115 wmb();
8116
f3f3f27e
MC
8117 tnapi->tx_prod = entry;
8118 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 8119 netif_tx_stop_queue(txq);
f65aac16
MC
8120
8121 /* netif_tx_stop_queue() must be done before checking
8122 * checking tx index in tg3_tx_avail() below, because in
8123 * tg3_tx(), we update tx index before checking for
8124 * netif_tx_queue_stopped().
8125 */
8126 smp_mb();
f3f3f27e 8127 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 8128 netif_tx_wake_queue(txq);
51b91468 8129 }
1da177e4 8130
2c7c9ea4
PS
8131 if (!skb->xmit_more || netif_xmit_stopped(txq)) {
8132 /* Packets are ready, update Tx producer idx on card. */
8133 tw32_tx_mbox(tnapi->prodmbox, entry);
8134 mmiowb();
8135 }
8136
1da177e4 8137 return NETDEV_TX_OK;
f4188d8a
AD
8138
8139dma_error:
ba1142e4 8140 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 8141 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432 8142drop:
497a27b9 8143 dev_kfree_skb_any(skb);
48855432
ED
8144drop_nofree:
8145 tp->tx_dropped++;
f4188d8a 8146 return NETDEV_TX_OK;
1da177e4
LT
8147}
8148
6e01b20b
MC
8149static void tg3_mac_loopback(struct tg3 *tp, bool enable)
8150{
8151 if (enable) {
8152 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
8153 MAC_MODE_PORT_MODE_MASK);
8154
8155 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
8156
8157 if (!tg3_flag(tp, 5705_PLUS))
8158 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
8159
8160 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
8161 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
8162 else
8163 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
8164 } else {
8165 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
8166
8167 if (tg3_flag(tp, 5705_PLUS) ||
8168 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
4153577a 8169 tg3_asic_rev(tp) == ASIC_REV_5700)
6e01b20b
MC
8170 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
8171 }
8172
8173 tw32(MAC_MODE, tp->mac_mode);
8174 udelay(40);
8175}
8176
941ec90f 8177static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 8178{
941ec90f 8179 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
8180
8181 tg3_phy_toggle_apd(tp, false);
953c96e0 8182 tg3_phy_toggle_automdix(tp, false);
5e5a7f37 8183
941ec90f
MC
8184 if (extlpbk && tg3_phy_set_extloopbk(tp))
8185 return -EIO;
8186
8187 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
8188 switch (speed) {
8189 case SPEED_10:
8190 break;
8191 case SPEED_100:
8192 bmcr |= BMCR_SPEED100;
8193 break;
8194 case SPEED_1000:
8195 default:
8196 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
8197 speed = SPEED_100;
8198 bmcr |= BMCR_SPEED100;
8199 } else {
8200 speed = SPEED_1000;
8201 bmcr |= BMCR_SPEED1000;
8202 }
8203 }
8204
941ec90f
MC
8205 if (extlpbk) {
8206 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
8207 tg3_readphy(tp, MII_CTRL1000, &val);
8208 val |= CTL1000_AS_MASTER |
8209 CTL1000_ENABLE_MASTER;
8210 tg3_writephy(tp, MII_CTRL1000, val);
8211 } else {
8212 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
8213 MII_TG3_FET_PTEST_TRIM_2;
8214 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
8215 }
8216 } else
8217 bmcr |= BMCR_LOOPBACK;
8218
5e5a7f37
MC
8219 tg3_writephy(tp, MII_BMCR, bmcr);
8220
8221 /* The write needs to be flushed for the FETs */
8222 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
8223 tg3_readphy(tp, MII_BMCR, &bmcr);
8224
8225 udelay(40);
8226
8227 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a 8228 tg3_asic_rev(tp) == ASIC_REV_5785) {
941ec90f 8229 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
8230 MII_TG3_FET_PTEST_FRC_TX_LINK |
8231 MII_TG3_FET_PTEST_FRC_TX_LOCK);
8232
8233 /* The write needs to be flushed for the AC131 */
8234 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
8235 }
8236
8237 /* Reset to prevent losing 1st rx packet intermittently */
8238 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
8239 tg3_flag(tp, 5780_CLASS)) {
8240 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8241 udelay(10);
8242 tw32_f(MAC_RX_MODE, tp->rx_mode);
8243 }
8244
8245 mac_mode = tp->mac_mode &
8246 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
8247 if (speed == SPEED_1000)
8248 mac_mode |= MAC_MODE_PORT_MODE_GMII;
8249 else
8250 mac_mode |= MAC_MODE_PORT_MODE_MII;
8251
4153577a 8252 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
5e5a7f37
MC
8253 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
8254
8255 if (masked_phy_id == TG3_PHY_ID_BCM5401)
8256 mac_mode &= ~MAC_MODE_LINK_POLARITY;
8257 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
8258 mac_mode |= MAC_MODE_LINK_POLARITY;
8259
8260 tg3_writephy(tp, MII_TG3_EXT_CTRL,
8261 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
8262 }
8263
8264 tw32(MAC_MODE, mac_mode);
8265 udelay(40);
941ec90f
MC
8266
8267 return 0;
5e5a7f37
MC
8268}
8269
c8f44aff 8270static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
8271{
8272 struct tg3 *tp = netdev_priv(dev);
8273
8274 if (features & NETIF_F_LOOPBACK) {
8275 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
8276 return;
8277
06c03c02 8278 spin_lock_bh(&tp->lock);
6e01b20b 8279 tg3_mac_loopback(tp, true);
06c03c02
MB
8280 netif_carrier_on(tp->dev);
8281 spin_unlock_bh(&tp->lock);
8282 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
8283 } else {
8284 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
8285 return;
8286
06c03c02 8287 spin_lock_bh(&tp->lock);
6e01b20b 8288 tg3_mac_loopback(tp, false);
06c03c02 8289 /* Force link status check */
953c96e0 8290 tg3_setup_phy(tp, true);
06c03c02
MB
8291 spin_unlock_bh(&tp->lock);
8292 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
8293 }
8294}
8295
c8f44aff
MM
8296static netdev_features_t tg3_fix_features(struct net_device *dev,
8297 netdev_features_t features)
dc668910
MM
8298{
8299 struct tg3 *tp = netdev_priv(dev);
8300
63c3a66f 8301 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
8302 features &= ~NETIF_F_ALL_TSO;
8303
8304 return features;
8305}
8306
c8f44aff 8307static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 8308{
c8f44aff 8309 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
8310
8311 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
8312 tg3_set_loopback(dev, features);
8313
8314 return 0;
8315}
8316
21f581a5
MC
8317static void tg3_rx_prodring_free(struct tg3 *tp,
8318 struct tg3_rx_prodring_set *tpr)
1da177e4 8319{
1da177e4
LT
8320 int i;
8321
8fea32b9 8322 if (tpr != &tp->napi[0].prodring) {
b196c7e4 8323 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 8324 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 8325 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
8326 tp->rx_pkt_map_sz);
8327
63c3a66f 8328 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
8329 for (i = tpr->rx_jmb_cons_idx;
8330 i != tpr->rx_jmb_prod_idx;
2c49a44d 8331 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 8332 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
8333 TG3_RX_JMB_MAP_SZ);
8334 }
8335 }
8336
2b2cdb65 8337 return;
b196c7e4 8338 }
1da177e4 8339
2c49a44d 8340 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 8341 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 8342 tp->rx_pkt_map_sz);
1da177e4 8343
63c3a66f 8344 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 8345 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 8346 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 8347 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
8348 }
8349}
8350
c6cdf436 8351/* Initialize rx rings for packet processing.
1da177e4
LT
8352 *
8353 * The chip has been shut down and the driver detached from
8354 * the networking, so no interrupts or new tx packets will
8355 * end up in the driver. tp->{tx,}lock are held and thus
8356 * we may not sleep.
8357 */
21f581a5
MC
8358static int tg3_rx_prodring_alloc(struct tg3 *tp,
8359 struct tg3_rx_prodring_set *tpr)
1da177e4 8360{
287be12e 8361 u32 i, rx_pkt_dma_sz;
1da177e4 8362
b196c7e4
MC
8363 tpr->rx_std_cons_idx = 0;
8364 tpr->rx_std_prod_idx = 0;
8365 tpr->rx_jmb_cons_idx = 0;
8366 tpr->rx_jmb_prod_idx = 0;
8367
8fea32b9 8368 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
8369 memset(&tpr->rx_std_buffers[0], 0,
8370 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 8371 if (tpr->rx_jmb_buffers)
2b2cdb65 8372 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 8373 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
8374 goto done;
8375 }
8376
1da177e4 8377 /* Zero out all descriptors. */
2c49a44d 8378 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 8379
287be12e 8380 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 8381 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
8382 tp->dev->mtu > ETH_DATA_LEN)
8383 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
8384 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 8385
1da177e4
LT
8386 /* Initialize invariants of the rings, we only set this
8387 * stuff once. This works because the card does not
8388 * write into the rx buffer posting rings.
8389 */
2c49a44d 8390 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
8391 struct tg3_rx_buffer_desc *rxd;
8392
21f581a5 8393 rxd = &tpr->rx_std[i];
287be12e 8394 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
8395 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
8396 rxd->opaque = (RXD_OPAQUE_RING_STD |
8397 (i << RXD_OPAQUE_INDEX_SHIFT));
8398 }
8399
1da177e4
LT
8400 /* Now allocate fresh SKBs for each rx ring. */
8401 for (i = 0; i < tp->rx_pending; i++) {
8d4057a9
ED
8402 unsigned int frag_size;
8403
8404 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
8405 &frag_size) < 0) {
5129c3a3
MC
8406 netdev_warn(tp->dev,
8407 "Using a smaller RX standard ring. Only "
8408 "%d out of %d buffers were allocated "
8409 "successfully\n", i, tp->rx_pending);
32d8c572 8410 if (i == 0)
cf7a7298 8411 goto initfail;
32d8c572 8412 tp->rx_pending = i;
1da177e4 8413 break;
32d8c572 8414 }
1da177e4
LT
8415 }
8416
63c3a66f 8417 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
8418 goto done;
8419
2c49a44d 8420 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 8421
63c3a66f 8422 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 8423 goto done;
cf7a7298 8424
2c49a44d 8425 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
8426 struct tg3_rx_buffer_desc *rxd;
8427
8428 rxd = &tpr->rx_jmb[i].std;
8429 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
8430 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
8431 RXD_FLAG_JUMBO;
8432 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
8433 (i << RXD_OPAQUE_INDEX_SHIFT));
8434 }
8435
8436 for (i = 0; i < tp->rx_jumbo_pending; i++) {
8d4057a9
ED
8437 unsigned int frag_size;
8438
8439 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
8440 &frag_size) < 0) {
5129c3a3
MC
8441 netdev_warn(tp->dev,
8442 "Using a smaller RX jumbo ring. Only %d "
8443 "out of %d buffers were allocated "
8444 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
8445 if (i == 0)
8446 goto initfail;
8447 tp->rx_jumbo_pending = i;
8448 break;
1da177e4
LT
8449 }
8450 }
cf7a7298
MC
8451
8452done:
32d8c572 8453 return 0;
cf7a7298
MC
8454
8455initfail:
21f581a5 8456 tg3_rx_prodring_free(tp, tpr);
cf7a7298 8457 return -ENOMEM;
1da177e4
LT
8458}
8459
21f581a5
MC
8460static void tg3_rx_prodring_fini(struct tg3 *tp,
8461 struct tg3_rx_prodring_set *tpr)
1da177e4 8462{
21f581a5
MC
8463 kfree(tpr->rx_std_buffers);
8464 tpr->rx_std_buffers = NULL;
8465 kfree(tpr->rx_jmb_buffers);
8466 tpr->rx_jmb_buffers = NULL;
8467 if (tpr->rx_std) {
4bae65c8
MC
8468 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
8469 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 8470 tpr->rx_std = NULL;
1da177e4 8471 }
21f581a5 8472 if (tpr->rx_jmb) {
4bae65c8
MC
8473 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
8474 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 8475 tpr->rx_jmb = NULL;
1da177e4 8476 }
cf7a7298
MC
8477}
8478
21f581a5
MC
8479static int tg3_rx_prodring_init(struct tg3 *tp,
8480 struct tg3_rx_prodring_set *tpr)
cf7a7298 8481{
2c49a44d
MC
8482 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
8483 GFP_KERNEL);
21f581a5 8484 if (!tpr->rx_std_buffers)
cf7a7298
MC
8485 return -ENOMEM;
8486
4bae65c8
MC
8487 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
8488 TG3_RX_STD_RING_BYTES(tp),
8489 &tpr->rx_std_mapping,
8490 GFP_KERNEL);
21f581a5 8491 if (!tpr->rx_std)
cf7a7298
MC
8492 goto err_out;
8493
63c3a66f 8494 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 8495 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
8496 GFP_KERNEL);
8497 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
8498 goto err_out;
8499
4bae65c8
MC
8500 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
8501 TG3_RX_JMB_RING_BYTES(tp),
8502 &tpr->rx_jmb_mapping,
8503 GFP_KERNEL);
21f581a5 8504 if (!tpr->rx_jmb)
cf7a7298
MC
8505 goto err_out;
8506 }
8507
8508 return 0;
8509
8510err_out:
21f581a5 8511 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
8512 return -ENOMEM;
8513}
8514
8515/* Free up pending packets in all rx/tx rings.
8516 *
8517 * The chip has been shut down and the driver detached from
8518 * the networking, so no interrupts or new tx packets will
8519 * end up in the driver. tp->{tx,}lock is not held and we are not
8520 * in an interrupt context and thus may sleep.
8521 */
8522static void tg3_free_rings(struct tg3 *tp)
8523{
f77a6a8e 8524 int i, j;
cf7a7298 8525
f77a6a8e
MC
8526 for (j = 0; j < tp->irq_cnt; j++) {
8527 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 8528
8fea32b9 8529 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 8530
0c1d0e2b
MC
8531 if (!tnapi->tx_buffers)
8532 continue;
8533
0d681b27
MC
8534 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
8535 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 8536
0d681b27 8537 if (!skb)
f77a6a8e 8538 continue;
cf7a7298 8539
ba1142e4
MC
8540 tg3_tx_skb_unmap(tnapi, i,
8541 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
8542
8543 dev_kfree_skb_any(skb);
8544 }
5cb917bc 8545 netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
2b2cdb65 8546 }
cf7a7298
MC
8547}
8548
8549/* Initialize tx/rx rings for packet processing.
8550 *
8551 * The chip has been shut down and the driver detached from
8552 * the networking, so no interrupts or new tx packets will
8553 * end up in the driver. tp->{tx,}lock are held and thus
8554 * we may not sleep.
8555 */
8556static int tg3_init_rings(struct tg3 *tp)
8557{
f77a6a8e 8558 int i;
72334482 8559
cf7a7298
MC
8560 /* Free up all the SKBs. */
8561 tg3_free_rings(tp);
8562
f77a6a8e
MC
8563 for (i = 0; i < tp->irq_cnt; i++) {
8564 struct tg3_napi *tnapi = &tp->napi[i];
8565
8566 tnapi->last_tag = 0;
8567 tnapi->last_irq_tag = 0;
8568 tnapi->hw_status->status = 0;
8569 tnapi->hw_status->status_tag = 0;
8570 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 8571
f77a6a8e
MC
8572 tnapi->tx_prod = 0;
8573 tnapi->tx_cons = 0;
0c1d0e2b
MC
8574 if (tnapi->tx_ring)
8575 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
8576
8577 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
8578 if (tnapi->rx_rcb)
8579 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 8580
a620a6bc
TLSC
8581 if (tnapi->prodring.rx_std &&
8582 tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 8583 tg3_free_rings(tp);
2b2cdb65 8584 return -ENOMEM;
e4af1af9 8585 }
f77a6a8e 8586 }
72334482 8587
2b2cdb65 8588 return 0;
cf7a7298
MC
8589}
8590
49a359e3 8591static void tg3_mem_tx_release(struct tg3 *tp)
cf7a7298 8592{
f77a6a8e 8593 int i;
898a56f8 8594
49a359e3 8595 for (i = 0; i < tp->irq_max; i++) {
f77a6a8e
MC
8596 struct tg3_napi *tnapi = &tp->napi[i];
8597
8598 if (tnapi->tx_ring) {
4bae65c8 8599 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
8600 tnapi->tx_ring, tnapi->tx_desc_mapping);
8601 tnapi->tx_ring = NULL;
8602 }
8603
8604 kfree(tnapi->tx_buffers);
8605 tnapi->tx_buffers = NULL;
49a359e3
MC
8606 }
8607}
f77a6a8e 8608
49a359e3
MC
8609static int tg3_mem_tx_acquire(struct tg3 *tp)
8610{
8611 int i;
8612 struct tg3_napi *tnapi = &tp->napi[0];
8613
8614 /* If multivector TSS is enabled, vector 0 does not handle
8615 * tx interrupts. Don't allocate any resources for it.
8616 */
8617 if (tg3_flag(tp, ENABLE_TSS))
8618 tnapi++;
8619
8620 for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
8621 tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
8622 TG3_TX_RING_SIZE, GFP_KERNEL);
8623 if (!tnapi->tx_buffers)
8624 goto err_out;
8625
8626 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
8627 TG3_TX_RING_BYTES,
8628 &tnapi->tx_desc_mapping,
8629 GFP_KERNEL);
8630 if (!tnapi->tx_ring)
8631 goto err_out;
8632 }
8633
8634 return 0;
8635
8636err_out:
8637 tg3_mem_tx_release(tp);
8638 return -ENOMEM;
8639}
8640
8641static void tg3_mem_rx_release(struct tg3 *tp)
8642{
8643 int i;
8644
8645 for (i = 0; i < tp->irq_max; i++) {
8646 struct tg3_napi *tnapi = &tp->napi[i];
f77a6a8e 8647
8fea32b9
MC
8648 tg3_rx_prodring_fini(tp, &tnapi->prodring);
8649
49a359e3
MC
8650 if (!tnapi->rx_rcb)
8651 continue;
8652
8653 dma_free_coherent(&tp->pdev->dev,
8654 TG3_RX_RCB_RING_BYTES(tp),
8655 tnapi->rx_rcb,
8656 tnapi->rx_rcb_mapping);
8657 tnapi->rx_rcb = NULL;
8658 }
8659}
8660
8661static int tg3_mem_rx_acquire(struct tg3 *tp)
8662{
8663 unsigned int i, limit;
8664
8665 limit = tp->rxq_cnt;
8666
8667 /* If RSS is enabled, we need a (dummy) producer ring
8668 * set on vector zero. This is the true hw prodring.
8669 */
8670 if (tg3_flag(tp, ENABLE_RSS))
8671 limit++;
8672
8673 for (i = 0; i < limit; i++) {
8674 struct tg3_napi *tnapi = &tp->napi[i];
8675
8676 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
8677 goto err_out;
8678
8679 /* If multivector RSS is enabled, vector 0
8680 * does not handle rx or tx interrupts.
8681 * Don't allocate any resources for it.
8682 */
8683 if (!i && tg3_flag(tp, ENABLE_RSS))
8684 continue;
8685
ede23fa8
JP
8686 tnapi->rx_rcb = dma_zalloc_coherent(&tp->pdev->dev,
8687 TG3_RX_RCB_RING_BYTES(tp),
8688 &tnapi->rx_rcb_mapping,
8689 GFP_KERNEL);
49a359e3
MC
8690 if (!tnapi->rx_rcb)
8691 goto err_out;
49a359e3
MC
8692 }
8693
8694 return 0;
8695
8696err_out:
8697 tg3_mem_rx_release(tp);
8698 return -ENOMEM;
8699}
8700
8701/*
8702 * Must not be invoked with interrupt sources disabled and
8703 * the hardware shutdown down.
8704 */
8705static void tg3_free_consistent(struct tg3 *tp)
8706{
8707 int i;
8708
8709 for (i = 0; i < tp->irq_cnt; i++) {
8710 struct tg3_napi *tnapi = &tp->napi[i];
8711
f77a6a8e 8712 if (tnapi->hw_status) {
4bae65c8
MC
8713 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
8714 tnapi->hw_status,
8715 tnapi->status_mapping);
f77a6a8e
MC
8716 tnapi->hw_status = NULL;
8717 }
1da177e4 8718 }
f77a6a8e 8719
49a359e3
MC
8720 tg3_mem_rx_release(tp);
8721 tg3_mem_tx_release(tp);
8722
1da177e4 8723 if (tp->hw_stats) {
4bae65c8
MC
8724 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
8725 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
8726 tp->hw_stats = NULL;
8727 }
8728}
8729
8730/*
8731 * Must not be invoked with interrupt sources disabled and
8732 * the hardware shutdown down. Can sleep.
8733 */
8734static int tg3_alloc_consistent(struct tg3 *tp)
8735{
f77a6a8e 8736 int i;
898a56f8 8737
ede23fa8
JP
8738 tp->hw_stats = dma_zalloc_coherent(&tp->pdev->dev,
8739 sizeof(struct tg3_hw_stats),
8740 &tp->stats_mapping, GFP_KERNEL);
f77a6a8e 8741 if (!tp->hw_stats)
1da177e4
LT
8742 goto err_out;
8743
f77a6a8e
MC
8744 for (i = 0; i < tp->irq_cnt; i++) {
8745 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 8746 struct tg3_hw_status *sblk;
1da177e4 8747
ede23fa8
JP
8748 tnapi->hw_status = dma_zalloc_coherent(&tp->pdev->dev,
8749 TG3_HW_STATUS_SIZE,
8750 &tnapi->status_mapping,
8751 GFP_KERNEL);
f77a6a8e
MC
8752 if (!tnapi->hw_status)
8753 goto err_out;
898a56f8 8754
8d9d7cfc
MC
8755 sblk = tnapi->hw_status;
8756
49a359e3 8757 if (tg3_flag(tp, ENABLE_RSS)) {
86449944 8758 u16 *prodptr = NULL;
8fea32b9 8759
49a359e3
MC
8760 /*
8761 * When RSS is enabled, the status block format changes
8762 * slightly. The "rx_jumbo_consumer", "reserved",
8763 * and "rx_mini_consumer" members get mapped to the
8764 * other three rx return ring producer indexes.
8765 */
8766 switch (i) {
8767 case 1:
8768 prodptr = &sblk->idx[0].rx_producer;
8769 break;
8770 case 2:
8771 prodptr = &sblk->rx_jumbo_consumer;
8772 break;
8773 case 3:
8774 prodptr = &sblk->reserved;
8775 break;
8776 case 4:
8777 prodptr = &sblk->rx_mini_consumer;
f891ea16
MC
8778 break;
8779 }
49a359e3
MC
8780 tnapi->rx_rcb_prod_idx = prodptr;
8781 } else {
8d9d7cfc 8782 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
8d9d7cfc 8783 }
f77a6a8e 8784 }
1da177e4 8785
49a359e3
MC
8786 if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
8787 goto err_out;
8788
1da177e4
LT
8789 return 0;
8790
8791err_out:
8792 tg3_free_consistent(tp);
8793 return -ENOMEM;
8794}
8795
8796#define MAX_WAIT_CNT 1000
8797
8798/* To stop a block, clear the enable bit and poll till it
8799 * clears. tp->lock is held.
8800 */
953c96e0 8801static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
1da177e4
LT
8802{
8803 unsigned int i;
8804 u32 val;
8805
63c3a66f 8806 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8807 switch (ofs) {
8808 case RCVLSC_MODE:
8809 case DMAC_MODE:
8810 case MBFREE_MODE:
8811 case BUFMGR_MODE:
8812 case MEMARB_MODE:
8813 /* We can't enable/disable these bits of the
8814 * 5705/5750, just say success.
8815 */
8816 return 0;
8817
8818 default:
8819 break;
855e1111 8820 }
1da177e4
LT
8821 }
8822
8823 val = tr32(ofs);
8824 val &= ~enable_bit;
8825 tw32_f(ofs, val);
8826
8827 for (i = 0; i < MAX_WAIT_CNT; i++) {
6d446ec3
GS
8828 if (pci_channel_offline(tp->pdev)) {
8829 dev_err(&tp->pdev->dev,
8830 "tg3_stop_block device offline, "
8831 "ofs=%lx enable_bit=%x\n",
8832 ofs, enable_bit);
8833 return -ENODEV;
8834 }
8835
1da177e4
LT
8836 udelay(100);
8837 val = tr32(ofs);
8838 if ((val & enable_bit) == 0)
8839 break;
8840 }
8841
b3b7d6be 8842 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
8843 dev_err(&tp->pdev->dev,
8844 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
8845 ofs, enable_bit);
1da177e4
LT
8846 return -ENODEV;
8847 }
8848
8849 return 0;
8850}
8851
8852/* tp->lock is held. */
953c96e0 8853static int tg3_abort_hw(struct tg3 *tp, bool silent)
1da177e4
LT
8854{
8855 int i, err;
8856
8857 tg3_disable_ints(tp);
8858
6d446ec3
GS
8859 if (pci_channel_offline(tp->pdev)) {
8860 tp->rx_mode &= ~(RX_MODE_ENABLE | TX_MODE_ENABLE);
8861 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8862 err = -ENODEV;
8863 goto err_no_dev;
8864 }
8865
1da177e4
LT
8866 tp->rx_mode &= ~RX_MODE_ENABLE;
8867 tw32_f(MAC_RX_MODE, tp->rx_mode);
8868 udelay(10);
8869
b3b7d6be
DM
8870 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
8871 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
8872 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
8873 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
8874 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
8875 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
8876
8877 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
8878 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
8879 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
8880 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
8881 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
8882 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
8883 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
8884
8885 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8886 tw32_f(MAC_MODE, tp->mac_mode);
8887 udelay(40);
8888
8889 tp->tx_mode &= ~TX_MODE_ENABLE;
8890 tw32_f(MAC_TX_MODE, tp->tx_mode);
8891
8892 for (i = 0; i < MAX_WAIT_CNT; i++) {
8893 udelay(100);
8894 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
8895 break;
8896 }
8897 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
8898 dev_err(&tp->pdev->dev,
8899 "%s timed out, TX_MODE_ENABLE will not clear "
8900 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 8901 err |= -ENODEV;
1da177e4
LT
8902 }
8903
e6de8ad1 8904 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
8905 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
8906 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
8907
8908 tw32(FTQ_RESET, 0xffffffff);
8909 tw32(FTQ_RESET, 0x00000000);
8910
b3b7d6be
DM
8911 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
8912 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 8913
6d446ec3 8914err_no_dev:
f77a6a8e
MC
8915 for (i = 0; i < tp->irq_cnt; i++) {
8916 struct tg3_napi *tnapi = &tp->napi[i];
8917 if (tnapi->hw_status)
8918 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8919 }
1da177e4 8920
1da177e4
LT
8921 return err;
8922}
8923
ee6a99b5
MC
8924/* Save PCI command register before chip reset */
8925static void tg3_save_pci_state(struct tg3 *tp)
8926{
8a6eac90 8927 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
8928}
8929
8930/* Restore PCI state after chip reset */
8931static void tg3_restore_pci_state(struct tg3 *tp)
8932{
8933 u32 val;
8934
8935 /* Re-enable indirect register accesses. */
8936 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
8937 tp->misc_host_ctrl);
8938
8939 /* Set MAX PCI retry to zero. */
8940 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
4153577a 8941 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 8942 tg3_flag(tp, PCIX_MODE))
ee6a99b5 8943 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 8944 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 8945 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 8946 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8947 PCISTATE_ALLOW_APE_SHMEM_WR |
8948 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
8949 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
8950
8a6eac90 8951 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 8952
2c55a3d0
MC
8953 if (!tg3_flag(tp, PCI_EXPRESS)) {
8954 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
8955 tp->pci_cacheline_sz);
8956 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
8957 tp->pci_lat_timer);
114342f2 8958 }
5f5c51e3 8959
ee6a99b5 8960 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 8961 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8962 u16 pcix_cmd;
8963
8964 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8965 &pcix_cmd);
8966 pcix_cmd &= ~PCI_X_CMD_ERO;
8967 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8968 pcix_cmd);
8969 }
ee6a99b5 8970
63c3a66f 8971 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
8972
8973 /* Chip reset on 5780 will reset MSI enable bit,
8974 * so need to restore it.
8975 */
63c3a66f 8976 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
8977 u16 ctrl;
8978
8979 pci_read_config_word(tp->pdev,
8980 tp->msi_cap + PCI_MSI_FLAGS,
8981 &ctrl);
8982 pci_write_config_word(tp->pdev,
8983 tp->msi_cap + PCI_MSI_FLAGS,
8984 ctrl | PCI_MSI_FLAGS_ENABLE);
8985 val = tr32(MSGINT_MODE);
8986 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
8987 }
8988 }
8989}
8990
f82995b6
NS
8991static void tg3_override_clk(struct tg3 *tp)
8992{
8993 u32 val;
8994
8995 switch (tg3_asic_rev(tp)) {
8996 case ASIC_REV_5717:
8997 val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
8998 tw32(TG3_CPMU_CLCK_ORIDE_ENABLE, val |
8999 TG3_CPMU_MAC_ORIDE_ENABLE);
9000 break;
9001
9002 case ASIC_REV_5719:
9003 case ASIC_REV_5720:
9004 tw32(TG3_CPMU_CLCK_ORIDE, CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
9005 break;
9006
9007 default:
9008 return;
9009 }
9010}
9011
9012static void tg3_restore_clk(struct tg3 *tp)
9013{
9014 u32 val;
9015
9016 switch (tg3_asic_rev(tp)) {
9017 case ASIC_REV_5717:
9018 val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
9019 tw32(TG3_CPMU_CLCK_ORIDE_ENABLE,
9020 val & ~TG3_CPMU_MAC_ORIDE_ENABLE);
9021 break;
9022
9023 case ASIC_REV_5719:
9024 case ASIC_REV_5720:
9025 val = tr32(TG3_CPMU_CLCK_ORIDE);
9026 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
9027 break;
9028
9029 default:
9030 return;
9031 }
9032}
9033
1da177e4
LT
9034/* tp->lock is held. */
9035static int tg3_chip_reset(struct tg3 *tp)
932f19de
PS
9036 __releases(tp->lock)
9037 __acquires(tp->lock)
1da177e4
LT
9038{
9039 u32 val;
1ee582d8 9040 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 9041 int i, err;
1da177e4 9042
8496e85c
RW
9043 if (!pci_device_is_present(tp->pdev))
9044 return -ENODEV;
9045
f49639e6
DM
9046 tg3_nvram_lock(tp);
9047
77b483f1
MC
9048 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
9049
f49639e6
DM
9050 /* No matching tg3_nvram_unlock() after this because
9051 * chip reset below will undo the nvram lock.
9052 */
9053 tp->nvram_lock_cnt = 0;
1da177e4 9054
ee6a99b5
MC
9055 /* GRC_MISC_CFG core clock reset will clear the memory
9056 * enable bit in PCI register 4 and the MSI enable bit
9057 * on some chips, so we save relevant registers here.
9058 */
9059 tg3_save_pci_state(tp);
9060
4153577a 9061 if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
63c3a66f 9062 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
9063 tw32(GRC_FASTBOOT_PC, 0);
9064
1da177e4
LT
9065 /*
9066 * We must avoid the readl() that normally takes place.
9067 * It locks machines, causes machine checks, and other
9068 * fun things. So, temporarily disable the 5701
9069 * hardware workaround, while we do the reset.
9070 */
1ee582d8
MC
9071 write_op = tp->write32;
9072 if (write_op == tg3_write_flush_reg32)
9073 tp->write32 = tg3_write32;
1da177e4 9074
d18edcb2
MC
9075 /* Prevent the irq handler from reading or writing PCI registers
9076 * during chip reset when the memory enable bit in the PCI command
9077 * register may be cleared. The chip does not generate interrupt
9078 * at this time, but the irq handler may still be called due to irq
9079 * sharing or irqpoll.
9080 */
63c3a66f 9081 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
9082 for (i = 0; i < tp->irq_cnt; i++) {
9083 struct tg3_napi *tnapi = &tp->napi[i];
9084 if (tnapi->hw_status) {
9085 tnapi->hw_status->status = 0;
9086 tnapi->hw_status->status_tag = 0;
9087 }
9088 tnapi->last_tag = 0;
9089 tnapi->last_irq_tag = 0;
b8fa2f3a 9090 }
d18edcb2 9091 smp_mb();
4f125f42 9092
932f19de
PS
9093 tg3_full_unlock(tp);
9094
4f125f42
MC
9095 for (i = 0; i < tp->irq_cnt; i++)
9096 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 9097
932f19de
PS
9098 tg3_full_lock(tp, 0);
9099
4153577a 9100 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
255ca311
MC
9101 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9102 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
9103 }
9104
1da177e4
LT
9105 /* do the reset */
9106 val = GRC_MISC_CFG_CORECLK_RESET;
9107
63c3a66f 9108 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91 9109 /* Force PCIe 1.0a mode */
4153577a 9110 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 9111 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
9112 tr32(TG3_PCIE_PHY_TSTCTL) ==
9113 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
9114 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
9115
4153577a 9116 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
1da177e4
LT
9117 tw32(GRC_MISC_CFG, (1 << 29));
9118 val |= (1 << 29);
9119 }
9120 }
9121
4153577a 9122 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
9123 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
9124 tw32(GRC_VCPU_EXT_CTRL,
9125 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
9126 }
9127
f82995b6
NS
9128 /* Set the clock to the highest frequency to avoid timeouts. With link
9129 * aware mode, the clock speed could be slow and bootcode does not
9130 * complete within the expected time. Override the clock to allow the
9131 * bootcode to finish sooner and then restore it.
9132 */
9133 tg3_override_clk(tp);
9134
f37500d3 9135 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 9136 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 9137 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 9138
1da177e4
LT
9139 tw32(GRC_MISC_CFG, val);
9140
1ee582d8
MC
9141 /* restore 5701 hardware bug workaround write method */
9142 tp->write32 = write_op;
1da177e4
LT
9143
9144 /* Unfortunately, we have to delay before the PCI read back.
9145 * Some 575X chips even will not respond to a PCI cfg access
9146 * when the reset command is given to the chip.
9147 *
9148 * How do these hardware designers expect things to work
9149 * properly if the PCI write is posted for a long period
9150 * of time? It is always necessary to have some method by
9151 * which a register read back can occur to push the write
9152 * out which does the reset.
9153 *
9154 * For most tg3 variants the trick below was working.
9155 * Ho hum...
9156 */
9157 udelay(120);
9158
9159 /* Flush PCI posted writes. The normal MMIO registers
9160 * are inaccessible at this time so this is the only
9161 * way to make this reliably (actually, this is no longer
9162 * the case, see above). I tried to use indirect
9163 * register read/write but this upset some 5701 variants.
9164 */
9165 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
9166
9167 udelay(120);
9168
0f49bfbd 9169 if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
e7126997
MC
9170 u16 val16;
9171
4153577a 9172 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
86449944 9173 int j;
1da177e4
LT
9174 u32 cfg_val;
9175
9176 /* Wait for link training to complete. */
86449944 9177 for (j = 0; j < 5000; j++)
1da177e4
LT
9178 udelay(100);
9179
9180 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
9181 pci_write_config_dword(tp->pdev, 0xc4,
9182 cfg_val | (1 << 15));
9183 }
5e7dfd0f 9184
e7126997 9185 /* Clear the "no snoop" and "relaxed ordering" bits. */
0f49bfbd 9186 val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
e7126997
MC
9187 /*
9188 * Older PCIe devices only support the 128 byte
9189 * MPS setting. Enforce the restriction.
5e7dfd0f 9190 */
63c3a66f 9191 if (!tg3_flag(tp, CPMU_PRESENT))
0f49bfbd
JL
9192 val16 |= PCI_EXP_DEVCTL_PAYLOAD;
9193 pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
5e7dfd0f 9194
5e7dfd0f 9195 /* Clear error status */
0f49bfbd 9196 pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
5e7dfd0f
MC
9197 PCI_EXP_DEVSTA_CED |
9198 PCI_EXP_DEVSTA_NFED |
9199 PCI_EXP_DEVSTA_FED |
9200 PCI_EXP_DEVSTA_URD);
1da177e4
LT
9201 }
9202
ee6a99b5 9203 tg3_restore_pci_state(tp);
1da177e4 9204
63c3a66f
JP
9205 tg3_flag_clear(tp, CHIP_RESETTING);
9206 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 9207
ee6a99b5 9208 val = 0;
63c3a66f 9209 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 9210 val = tr32(MEMARB_MODE);
ee6a99b5 9211 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4 9212
4153577a 9213 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
1da177e4
LT
9214 tg3_stop_fw(tp);
9215 tw32(0x5000, 0x400);
9216 }
9217
7e6c63f0
HM
9218 if (tg3_flag(tp, IS_SSB_CORE)) {
9219 /*
9220 * BCM4785: In order to avoid repercussions from using
9221 * potentially defective internal ROM, stop the Rx RISC CPU,
9222 * which is not required.
9223 */
9224 tg3_stop_fw(tp);
9225 tg3_halt_cpu(tp, RX_CPU_BASE);
9226 }
9227
fb03a43f
NS
9228 err = tg3_poll_fw(tp);
9229 if (err)
9230 return err;
9231
1da177e4
LT
9232 tw32(GRC_MODE, tp->grc_mode);
9233
4153577a 9234 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
ab0049b4 9235 val = tr32(0xc4);
1da177e4
LT
9236
9237 tw32(0xc4, val | (1 << 15));
9238 }
9239
9240 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
4153577a 9241 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4 9242 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
4153577a 9243 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
1da177e4
LT
9244 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
9245 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9246 }
9247
f07e9af3 9248 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 9249 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 9250 val = tp->mac_mode;
f07e9af3 9251 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 9252 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 9253 val = tp->mac_mode;
1da177e4 9254 } else
d2394e6b
MC
9255 val = 0;
9256
9257 tw32_f(MAC_MODE, val);
1da177e4
LT
9258 udelay(40);
9259
77b483f1
MC
9260 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
9261
0a9140cf
MC
9262 tg3_mdio_start(tp);
9263
63c3a66f 9264 if (tg3_flag(tp, PCI_EXPRESS) &&
4153577a
JP
9265 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
9266 tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 9267 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 9268 val = tr32(0x7c00);
1da177e4
LT
9269
9270 tw32(0x7c00, val | (1 << 25));
9271 }
9272
f82995b6 9273 tg3_restore_clk(tp);
d78b59f5 9274
1da177e4 9275 /* Reprobe ASF enable state. */
63c3a66f 9276 tg3_flag_clear(tp, ENABLE_ASF);
942d1af0
NS
9277 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
9278 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
9279
63c3a66f 9280 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
9281 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
9282 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
9283 u32 nic_cfg;
9284
9285 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
9286 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 9287 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 9288 tp->last_event_jiffies = jiffies;
63c3a66f
JP
9289 if (tg3_flag(tp, 5750_PLUS))
9290 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
942d1af0
NS
9291
9292 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
9293 if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
9294 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
9295 if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
9296 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
1da177e4
LT
9297 }
9298 }
9299
9300 return 0;
9301}
9302
65ec698d
MC
9303static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
9304static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
e565eec3 9305static void __tg3_set_rx_mode(struct net_device *);
92feeabf 9306
1da177e4 9307/* tp->lock is held. */
953c96e0 9308static int tg3_halt(struct tg3 *tp, int kind, bool silent)
1da177e4
LT
9309{
9310 int err;
9311
9312 tg3_stop_fw(tp);
9313
944d980e 9314 tg3_write_sig_pre_reset(tp, kind);
1da177e4 9315
b3b7d6be 9316 tg3_abort_hw(tp, silent);
1da177e4
LT
9317 err = tg3_chip_reset(tp);
9318
953c96e0 9319 __tg3_set_mac_addr(tp, false);
daba2a63 9320
944d980e
MC
9321 tg3_write_sig_legacy(tp, kind);
9322 tg3_write_sig_post_reset(tp, kind);
1da177e4 9323
92feeabf
MC
9324 if (tp->hw_stats) {
9325 /* Save the stats across chip resets... */
b4017c53 9326 tg3_get_nstats(tp, &tp->net_stats_prev);
92feeabf
MC
9327 tg3_get_estats(tp, &tp->estats_prev);
9328
9329 /* And make sure the next sample is new data */
9330 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
9331 }
9332
4bc814ab 9333 return err;
1da177e4
LT
9334}
9335
1da177e4
LT
9336static int tg3_set_mac_addr(struct net_device *dev, void *p)
9337{
9338 struct tg3 *tp = netdev_priv(dev);
9339 struct sockaddr *addr = p;
953c96e0
JP
9340 int err = 0;
9341 bool skip_mac_1 = false;
1da177e4 9342
f9804ddb 9343 if (!is_valid_ether_addr(addr->sa_data))
504f9b5a 9344 return -EADDRNOTAVAIL;
f9804ddb 9345
1da177e4
LT
9346 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
9347
e75f7c90
MC
9348 if (!netif_running(dev))
9349 return 0;
9350
63c3a66f 9351 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 9352 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 9353
986e0aeb
MC
9354 addr0_high = tr32(MAC_ADDR_0_HIGH);
9355 addr0_low = tr32(MAC_ADDR_0_LOW);
9356 addr1_high = tr32(MAC_ADDR_1_HIGH);
9357 addr1_low = tr32(MAC_ADDR_1_LOW);
9358
9359 /* Skip MAC addr 1 if ASF is using it. */
9360 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
9361 !(addr1_high == 0 && addr1_low == 0))
953c96e0 9362 skip_mac_1 = true;
58712ef9 9363 }
986e0aeb
MC
9364 spin_lock_bh(&tp->lock);
9365 __tg3_set_mac_addr(tp, skip_mac_1);
e565eec3 9366 __tg3_set_rx_mode(dev);
986e0aeb 9367 spin_unlock_bh(&tp->lock);
1da177e4 9368
b9ec6c1b 9369 return err;
1da177e4
LT
9370}
9371
9372/* tp->lock is held. */
9373static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
9374 dma_addr_t mapping, u32 maxlen_flags,
9375 u32 nic_addr)
9376{
9377 tg3_write_mem(tp,
9378 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
9379 ((u64) mapping >> 32));
9380 tg3_write_mem(tp,
9381 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
9382 ((u64) mapping & 0xffffffff));
9383 tg3_write_mem(tp,
9384 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
9385 maxlen_flags);
9386
63c3a66f 9387 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9388 tg3_write_mem(tp,
9389 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
9390 nic_addr);
9391}
9392
a489b6d9
MC
9393
9394static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 9395{
a489b6d9 9396 int i = 0;
b6080e12 9397
63c3a66f 9398 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
9399 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
9400 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
9401 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
9402 } else {
9403 tw32(HOSTCC_TXCOL_TICKS, 0);
9404 tw32(HOSTCC_TXMAX_FRAMES, 0);
9405 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
a489b6d9
MC
9406
9407 for (; i < tp->txq_cnt; i++) {
9408 u32 reg;
9409
9410 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
9411 tw32(reg, ec->tx_coalesce_usecs);
9412 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
9413 tw32(reg, ec->tx_max_coalesced_frames);
9414 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
9415 tw32(reg, ec->tx_max_coalesced_frames_irq);
9416 }
19cfaecc 9417 }
b6080e12 9418
a489b6d9
MC
9419 for (; i < tp->irq_max - 1; i++) {
9420 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
9421 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
9422 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
9423 }
9424}
9425
9426static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
9427{
9428 int i = 0;
9429 u32 limit = tp->rxq_cnt;
9430
63c3a66f 9431 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
9432 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
9433 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
9434 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
a489b6d9 9435 limit--;
19cfaecc 9436 } else {
b6080e12
MC
9437 tw32(HOSTCC_RXCOL_TICKS, 0);
9438 tw32(HOSTCC_RXMAX_FRAMES, 0);
9439 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 9440 }
b6080e12 9441
a489b6d9 9442 for (; i < limit; i++) {
b6080e12
MC
9443 u32 reg;
9444
9445 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
9446 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
9447 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
9448 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
9449 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
9450 tw32(reg, ec->rx_max_coalesced_frames_irq);
b6080e12
MC
9451 }
9452
9453 for (; i < tp->irq_max - 1; i++) {
9454 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 9455 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 9456 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
a489b6d9
MC
9457 }
9458}
19cfaecc 9459
a489b6d9
MC
9460static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
9461{
9462 tg3_coal_tx_init(tp, ec);
9463 tg3_coal_rx_init(tp, ec);
9464
9465 if (!tg3_flag(tp, 5705_PLUS)) {
9466 u32 val = ec->stats_block_coalesce_usecs;
9467
9468 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
9469 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
9470
f4a46d1f 9471 if (!tp->link_up)
a489b6d9
MC
9472 val = 0;
9473
9474 tw32(HOSTCC_STAT_COAL_TICKS, val);
b6080e12 9475 }
15f9850d 9476}
1da177e4 9477
328947ff
NS
9478/* tp->lock is held. */
9479static void tg3_tx_rcbs_disable(struct tg3 *tp)
9480{
9481 u32 txrcb, limit;
9482
9483 /* Disable all transmit rings but the first. */
9484 if (!tg3_flag(tp, 5705_PLUS))
9485 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
9486 else if (tg3_flag(tp, 5717_PLUS))
9487 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
9488 else if (tg3_flag(tp, 57765_CLASS) ||
9489 tg3_asic_rev(tp) == ASIC_REV_5762)
9490 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
9491 else
9492 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9493
9494 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9495 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
9496 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
9497 BDINFO_FLAGS_DISABLED);
9498}
9499
32ba19ef
NS
9500/* tp->lock is held. */
9501static void tg3_tx_rcbs_init(struct tg3 *tp)
9502{
9503 int i = 0;
9504 u32 txrcb = NIC_SRAM_SEND_RCB;
9505
9506 if (tg3_flag(tp, ENABLE_TSS))
9507 i++;
9508
9509 for (; i < tp->irq_max; i++, txrcb += TG3_BDINFO_SIZE) {
9510 struct tg3_napi *tnapi = &tp->napi[i];
9511
9512 if (!tnapi->tx_ring)
9513 continue;
9514
9515 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
9516 (TG3_TX_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
9517 NIC_SRAM_TX_BUFFER_DESC);
9518 }
9519}
9520
328947ff
NS
9521/* tp->lock is held. */
9522static void tg3_rx_ret_rcbs_disable(struct tg3 *tp)
9523{
9524 u32 rxrcb, limit;
9525
9526 /* Disable all receive return rings but the first. */
9527 if (tg3_flag(tp, 5717_PLUS))
9528 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
9529 else if (!tg3_flag(tp, 5705_PLUS))
9530 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
9531 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9532 tg3_asic_rev(tp) == ASIC_REV_5762 ||
9533 tg3_flag(tp, 57765_CLASS))
9534 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
9535 else
9536 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9537
9538 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9539 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
9540 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
9541 BDINFO_FLAGS_DISABLED);
9542}
9543
32ba19ef
NS
9544/* tp->lock is held. */
9545static void tg3_rx_ret_rcbs_init(struct tg3 *tp)
9546{
9547 int i = 0;
9548 u32 rxrcb = NIC_SRAM_RCV_RET_RCB;
9549
9550 if (tg3_flag(tp, ENABLE_RSS))
9551 i++;
9552
9553 for (; i < tp->irq_max; i++, rxrcb += TG3_BDINFO_SIZE) {
9554 struct tg3_napi *tnapi = &tp->napi[i];
9555
9556 if (!tnapi->rx_rcb)
9557 continue;
9558
9559 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
9560 (tp->rx_ret_ring_mask + 1) <<
9561 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
9562 }
9563}
9564
2d31ecaf
MC
9565/* tp->lock is held. */
9566static void tg3_rings_reset(struct tg3 *tp)
9567{
9568 int i;
328947ff 9569 u32 stblk;
2d31ecaf
MC
9570 struct tg3_napi *tnapi = &tp->napi[0];
9571
328947ff 9572 tg3_tx_rcbs_disable(tp);
2d31ecaf 9573
328947ff 9574 tg3_rx_ret_rcbs_disable(tp);
2d31ecaf
MC
9575
9576 /* Disable interrupts */
9577 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
9578 tp->napi[0].chk_msi_cnt = 0;
9579 tp->napi[0].last_rx_cons = 0;
9580 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
9581
9582 /* Zero mailbox registers. */
63c3a66f 9583 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 9584 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
9585 tp->napi[i].tx_prod = 0;
9586 tp->napi[i].tx_cons = 0;
63c3a66f 9587 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 9588 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
9589 tw32_rx_mbox(tp->napi[i].consmbox, 0);
9590 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 9591 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
9592 tp->napi[i].last_rx_cons = 0;
9593 tp->napi[i].last_tx_cons = 0;
f77a6a8e 9594 }
63c3a66f 9595 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 9596 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
9597 } else {
9598 tp->napi[0].tx_prod = 0;
9599 tp->napi[0].tx_cons = 0;
9600 tw32_mailbox(tp->napi[0].prodmbox, 0);
9601 tw32_rx_mbox(tp->napi[0].consmbox, 0);
9602 }
2d31ecaf
MC
9603
9604 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 9605 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
9606 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
9607 for (i = 0; i < 16; i++)
9608 tw32_tx_mbox(mbox + i * 8, 0);
9609 }
9610
2d31ecaf
MC
9611 /* Clear status block in ram. */
9612 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
9613
9614 /* Set status block DMA address */
9615 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
9616 ((u64) tnapi->status_mapping >> 32));
9617 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
9618 ((u64) tnapi->status_mapping & 0xffffffff));
9619
f77a6a8e 9620 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 9621
f77a6a8e
MC
9622 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
9623 u64 mapping = (u64)tnapi->status_mapping;
9624 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
9625 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
32ba19ef 9626 stblk += 8;
f77a6a8e
MC
9627
9628 /* Clear status block in ram. */
9629 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
f77a6a8e 9630 }
32ba19ef
NS
9631
9632 tg3_tx_rcbs_init(tp);
9633 tg3_rx_ret_rcbs_init(tp);
2d31ecaf
MC
9634}
9635
eb07a940
MC
9636static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
9637{
9638 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
9639
63c3a66f
JP
9640 if (!tg3_flag(tp, 5750_PLUS) ||
9641 tg3_flag(tp, 5780_CLASS) ||
4153577a
JP
9642 tg3_asic_rev(tp) == ASIC_REV_5750 ||
9643 tg3_asic_rev(tp) == ASIC_REV_5752 ||
513aa6ea 9644 tg3_flag(tp, 57765_PLUS))
eb07a940 9645 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
4153577a
JP
9646 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9647 tg3_asic_rev(tp) == ASIC_REV_5787)
eb07a940
MC
9648 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
9649 else
9650 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
9651
9652 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
9653 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
9654
9655 val = min(nic_rep_thresh, host_rep_thresh);
9656 tw32(RCVBDI_STD_THRESH, val);
9657
63c3a66f 9658 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
9659 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
9660
63c3a66f 9661 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
9662 return;
9663
513aa6ea 9664 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
9665
9666 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
9667
9668 val = min(bdcache_maxcnt / 2, host_rep_thresh);
9669 tw32(RCVBDI_JUMBO_THRESH, val);
9670
63c3a66f 9671 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
9672 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
9673}
9674
ccd5ba9d
MC
9675static inline u32 calc_crc(unsigned char *buf, int len)
9676{
9677 u32 reg;
9678 u32 tmp;
9679 int j, k;
9680
9681 reg = 0xffffffff;
9682
9683 for (j = 0; j < len; j++) {
9684 reg ^= buf[j];
9685
9686 for (k = 0; k < 8; k++) {
9687 tmp = reg & 0x01;
9688
9689 reg >>= 1;
9690
9691 if (tmp)
9692 reg ^= 0xedb88320;
9693 }
9694 }
9695
9696 return ~reg;
9697}
9698
9699static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9700{
9701 /* accept or reject all multicast frames */
9702 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9703 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9704 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9705 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9706}
9707
9708static void __tg3_set_rx_mode(struct net_device *dev)
9709{
9710 struct tg3 *tp = netdev_priv(dev);
9711 u32 rx_mode;
9712
9713 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9714 RX_MODE_KEEP_VLAN_TAG);
9715
9716#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
9717 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9718 * flag clear.
9719 */
9720 if (!tg3_flag(tp, ENABLE_ASF))
9721 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9722#endif
9723
9724 if (dev->flags & IFF_PROMISC) {
9725 /* Promiscuous mode. */
9726 rx_mode |= RX_MODE_PROMISC;
9727 } else if (dev->flags & IFF_ALLMULTI) {
9728 /* Accept all multicast. */
9729 tg3_set_multi(tp, 1);
9730 } else if (netdev_mc_empty(dev)) {
9731 /* Reject all multicast. */
9732 tg3_set_multi(tp, 0);
9733 } else {
9734 /* Accept one or more multicast(s). */
9735 struct netdev_hw_addr *ha;
9736 u32 mc_filter[4] = { 0, };
9737 u32 regidx;
9738 u32 bit;
9739 u32 crc;
9740
9741 netdev_for_each_mc_addr(ha, dev) {
9742 crc = calc_crc(ha->addr, ETH_ALEN);
9743 bit = ~crc & 0x7f;
9744 regidx = (bit & 0x60) >> 5;
9745 bit &= 0x1f;
9746 mc_filter[regidx] |= (1 << bit);
9747 }
9748
9749 tw32(MAC_HASH_REG_0, mc_filter[0]);
9750 tw32(MAC_HASH_REG_1, mc_filter[1]);
9751 tw32(MAC_HASH_REG_2, mc_filter[2]);
9752 tw32(MAC_HASH_REG_3, mc_filter[3]);
9753 }
9754
e565eec3
MC
9755 if (netdev_uc_count(dev) > TG3_MAX_UCAST_ADDR(tp)) {
9756 rx_mode |= RX_MODE_PROMISC;
9757 } else if (!(dev->flags & IFF_PROMISC)) {
9758 /* Add all entries into to the mac addr filter list */
9759 int i = 0;
9760 struct netdev_hw_addr *ha;
9761
9762 netdev_for_each_uc_addr(ha, dev) {
9763 __tg3_set_one_mac_addr(tp, ha->addr,
9764 i + TG3_UCAST_ADDR_IDX(tp));
9765 i++;
9766 }
9767 }
9768
ccd5ba9d
MC
9769 if (rx_mode != tp->rx_mode) {
9770 tp->rx_mode = rx_mode;
9771 tw32_f(MAC_RX_MODE, rx_mode);
9772 udelay(10);
9773 }
9774}
9775
9102426a 9776static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
90415477
MC
9777{
9778 int i;
9779
9780 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
9102426a 9781 tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
90415477
MC
9782}
9783
9784static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9785{
9786 int i;
9787
9788 if (!tg3_flag(tp, SUPPORT_MSIX))
9789 return;
9790
0b3ba055 9791 if (tp->rxq_cnt == 1) {
bcebcc46 9792 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
9793 return;
9794 }
9795
9796 /* Validate table against current IRQ count */
9797 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
0b3ba055 9798 if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
90415477
MC
9799 break;
9800 }
9801
9802 if (i != TG3_RSS_INDIR_TBL_SIZE)
9102426a 9803 tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
bcebcc46
MC
9804}
9805
90415477 9806static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9807{
9808 int i = 0;
9809 u32 reg = MAC_RSS_INDIR_TBL_0;
9810
9811 while (i < TG3_RSS_INDIR_TBL_SIZE) {
9812 u32 val = tp->rss_ind_tbl[i];
9813 i++;
9814 for (; i % 8; i++) {
9815 val <<= 4;
9816 val |= tp->rss_ind_tbl[i];
9817 }
9818 tw32(reg, val);
9819 reg += 4;
9820 }
9821}
9822
9bc297ea
NS
9823static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
9824{
9825 if (tg3_asic_rev(tp) == ASIC_REV_5719)
9826 return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
9827 else
9828 return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
9829}
9830
1da177e4 9831/* tp->lock is held. */
953c96e0 9832static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
1da177e4
LT
9833{
9834 u32 val, rdmac_mode;
9835 int i, err, limit;
8fea32b9 9836 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
9837
9838 tg3_disable_ints(tp);
9839
9840 tg3_stop_fw(tp);
9841
9842 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
9843
63c3a66f 9844 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 9845 tg3_abort_hw(tp, 1);
1da177e4 9846
fdad8de4
NS
9847 if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
9848 !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
9849 tg3_phy_pull_config(tp);
400dfbaa 9850 tg3_eee_pull_config(tp, NULL);
fdad8de4
NS
9851 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
9852 }
9853
400dfbaa
NS
9854 /* Enable MAC control of LPI */
9855 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
9856 tg3_setup_eee(tp);
9857
603f1173 9858 if (reset_phy)
d4d2c558
MC
9859 tg3_phy_reset(tp);
9860
1da177e4
LT
9861 err = tg3_chip_reset(tp);
9862 if (err)
9863 return err;
9864
9865 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
9866
4153577a 9867 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
d30cdd28
MC
9868 val = tr32(TG3_CPMU_CTRL);
9869 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
9870 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
9871
9872 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9873 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9874 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9875 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
9876
9877 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
9878 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
9879 val |= CPMU_LNK_AWARE_MACCLK_6_25;
9880 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
9881
9882 val = tr32(TG3_CPMU_HST_ACC);
9883 val &= ~CPMU_HST_ACC_MACCLK_MASK;
9884 val |= CPMU_HST_ACC_MACCLK_6_25;
9885 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
9886 }
9887
4153577a 9888 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
33466d93
MC
9889 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
9890 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
9891 PCIE_PWR_MGMT_L1_THRESH_4MS;
9892 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
9893
9894 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
9895 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
9896
9897 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 9898
f40386c8
MC
9899 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9900 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
9901 }
9902
63c3a66f 9903 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
9904 u32 grc_mode = tr32(GRC_MODE);
9905
9906 /* Access the lower 1K of PL PCIE block registers. */
9907 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9908 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
9909
9910 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
9911 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
9912 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
9913
9914 tw32(GRC_MODE, grc_mode);
9915 }
9916
55086ad9 9917 if (tg3_flag(tp, 57765_CLASS)) {
4153577a 9918 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
5093eedc 9919 u32 grc_mode = tr32(GRC_MODE);
cea46462 9920
5093eedc
MC
9921 /* Access the lower 1K of PL PCIE block registers. */
9922 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9923 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 9924
5093eedc
MC
9925 val = tr32(TG3_PCIE_TLDLPL_PORT +
9926 TG3_PCIE_PL_LO_PHYCTL5);
9927 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
9928 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 9929
5093eedc
MC
9930 tw32(GRC_MODE, grc_mode);
9931 }
a977dbe8 9932
4153577a 9933 if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
d3f677af
MC
9934 u32 grc_mode;
9935
9936 /* Fix transmit hangs */
9937 val = tr32(TG3_CPMU_PADRNG_CTL);
9938 val |= TG3_CPMU_PADRNG_CTL_RDIV2;
9939 tw32(TG3_CPMU_PADRNG_CTL, val);
9940
9941 grc_mode = tr32(GRC_MODE);
1ff30a59
MC
9942
9943 /* Access the lower 1K of DL PCIE block registers. */
9944 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9945 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
9946
9947 val = tr32(TG3_PCIE_TLDLPL_PORT +
9948 TG3_PCIE_DL_LO_FTSMAX);
9949 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
9950 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
9951 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
9952
9953 tw32(GRC_MODE, grc_mode);
9954 }
9955
a977dbe8
MC
9956 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9957 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9958 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9959 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
9960 }
9961
1da177e4
LT
9962 /* This works around an issue with Athlon chipsets on
9963 * B3 tigon3 silicon. This bit has no effect on any
9964 * other revision. But do not set this on PCI Express
795d01c5 9965 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 9966 */
63c3a66f
JP
9967 if (!tg3_flag(tp, CPMU_PRESENT)) {
9968 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
9969 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
9970 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9971 }
1da177e4 9972
4153577a 9973 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 9974 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
9975 val = tr32(TG3PCI_PCISTATE);
9976 val |= PCISTATE_RETRY_SAME_DMA;
9977 tw32(TG3PCI_PCISTATE, val);
9978 }
9979
63c3a66f 9980 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
9981 /* Allow reads and writes to the
9982 * APE register and memory space.
9983 */
9984 val = tr32(TG3PCI_PCISTATE);
9985 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
9986 PCISTATE_ALLOW_APE_SHMEM_WR |
9987 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
9988 tw32(TG3PCI_PCISTATE, val);
9989 }
9990
4153577a 9991 if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
1da177e4
LT
9992 /* Enable some hw fixes. */
9993 val = tr32(TG3PCI_MSI_DATA);
9994 val |= (1 << 26) | (1 << 28) | (1 << 29);
9995 tw32(TG3PCI_MSI_DATA, val);
9996 }
9997
9998 /* Descriptor ring init may make accesses to the
9999 * NIC SRAM area to setup the TX descriptors, so we
10000 * can only do this after the hardware has been
10001 * successfully reset.
10002 */
32d8c572
MC
10003 err = tg3_init_rings(tp);
10004 if (err)
10005 return err;
1da177e4 10006
63c3a66f 10007 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
10008 val = tr32(TG3PCI_DMA_RW_CTRL) &
10009 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
4153577a 10010 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
1a319025 10011 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 10012 if (!tg3_flag(tp, 57765_CLASS) &&
4153577a
JP
10013 tg3_asic_rev(tp) != ASIC_REV_5717 &&
10014 tg3_asic_rev(tp) != ASIC_REV_5762)
0aebff48 10015 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c 10016 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
4153577a
JP
10017 } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
10018 tg3_asic_rev(tp) != ASIC_REV_5761) {
d30cdd28
MC
10019 /* This value is determined during the probe time DMA
10020 * engine test, tg3_test_dma.
10021 */
10022 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
10023 }
1da177e4
LT
10024
10025 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
10026 GRC_MODE_4X_NIC_SEND_RINGS |
10027 GRC_MODE_NO_TX_PHDR_CSUM |
10028 GRC_MODE_NO_RX_PHDR_CSUM);
10029 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
10030
10031 /* Pseudo-header checksum is done by hardware logic and not
10032 * the offload processers, so make the chip do the pseudo-
10033 * header checksums on receive. For transmit it is more
10034 * convenient to do the pseudo-header checksum in software
10035 * as Linux does that on transmit for us in all cases.
10036 */
10037 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4 10038
fb4ce8ad
MC
10039 val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
10040 if (tp->rxptpctl)
10041 tw32(TG3_RX_PTP_CTL,
10042 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
10043
10044 if (tg3_flag(tp, PTP_CAPABLE))
10045 val |= GRC_MODE_TIME_SYNC_ENABLE;
10046
10047 tw32(GRC_MODE, tp->grc_mode | val);
1da177e4
LT
10048
10049 /* Setup the timer prescalar register. Clock is always 66Mhz. */
10050 val = tr32(GRC_MISC_CFG);
10051 val &= ~0xff;
10052 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
10053 tw32(GRC_MISC_CFG, val);
10054
10055 /* Initialize MBUF/DESC pool. */
63c3a66f 10056 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4 10057 /* Do nothing. */
4153577a 10058 } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
1da177e4 10059 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
4153577a 10060 if (tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
10061 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
10062 else
10063 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
10064 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
10065 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 10066 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
10067 int fw_len;
10068
077f849d 10069 fw_len = tp->fw_len;
1da177e4
LT
10070 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
10071 tw32(BUFMGR_MB_POOL_ADDR,
10072 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
10073 tw32(BUFMGR_MB_POOL_SIZE,
10074 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
10075 }
1da177e4 10076
0f893dc6 10077 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
10078 tw32(BUFMGR_MB_RDMA_LOW_WATER,
10079 tp->bufmgr_config.mbuf_read_dma_low_water);
10080 tw32(BUFMGR_MB_MACRX_LOW_WATER,
10081 tp->bufmgr_config.mbuf_mac_rx_low_water);
10082 tw32(BUFMGR_MB_HIGH_WATER,
10083 tp->bufmgr_config.mbuf_high_water);
10084 } else {
10085 tw32(BUFMGR_MB_RDMA_LOW_WATER,
10086 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
10087 tw32(BUFMGR_MB_MACRX_LOW_WATER,
10088 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
10089 tw32(BUFMGR_MB_HIGH_WATER,
10090 tp->bufmgr_config.mbuf_high_water_jumbo);
10091 }
10092 tw32(BUFMGR_DMA_LOW_WATER,
10093 tp->bufmgr_config.dma_low_water);
10094 tw32(BUFMGR_DMA_HIGH_WATER,
10095 tp->bufmgr_config.dma_high_water);
10096
d309a46e 10097 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
4153577a 10098 if (tg3_asic_rev(tp) == ASIC_REV_5719)
d309a46e 10099 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4153577a 10100 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
94962f7f 10101 tg3_asic_rev(tp) == ASIC_REV_5762 ||
4153577a
JP
10102 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
10103 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
4d958473 10104 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 10105 tw32(BUFMGR_MODE, val);
1da177e4
LT
10106 for (i = 0; i < 2000; i++) {
10107 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
10108 break;
10109 udelay(10);
10110 }
10111 if (i >= 2000) {
05dbe005 10112 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
10113 return -ENODEV;
10114 }
10115
4153577a 10116 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
eb07a940 10117 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 10118
eb07a940 10119 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
10120
10121 /* Initialize TG3_BDINFO's at:
10122 * RCVDBDI_STD_BD: standard eth size rx ring
10123 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
10124 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
10125 *
10126 * like so:
10127 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
10128 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
10129 * ring attribute flags
10130 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
10131 *
10132 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
10133 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
10134 *
10135 * The size of each ring is fixed in the firmware, but the location is
10136 * configurable.
10137 */
10138 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 10139 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 10140 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 10141 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 10142 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
10143 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
10144 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 10145
fdb72b38 10146 /* Disable the mini ring */
63c3a66f 10147 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
10148 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
10149 BDINFO_FLAGS_DISABLED);
10150
fdb72b38
MC
10151 /* Program the jumbo buffer descriptor ring control
10152 * blocks on those devices that have them.
10153 */
4153577a 10154 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
63c3a66f 10155 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 10156
63c3a66f 10157 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 10158 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 10159 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 10160 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 10161 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
10162 val = TG3_RX_JMB_RING_SIZE(tp) <<
10163 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 10164 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 10165 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 10166 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
c65a17f4 10167 tg3_flag(tp, 57765_CLASS) ||
4153577a 10168 tg3_asic_rev(tp) == ASIC_REV_5762)
87668d35
MC
10169 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
10170 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
10171 } else {
10172 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
10173 BDINFO_FLAGS_DISABLED);
10174 }
10175
63c3a66f 10176 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 10177 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
10178 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
10179 val |= (TG3_RX_STD_DMA_SZ << 2);
10180 } else
04380d40 10181 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 10182 } else
de9f5230 10183 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
10184
10185 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 10186
411da640 10187 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 10188 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 10189
63c3a66f
JP
10190 tpr->rx_jmb_prod_idx =
10191 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 10192 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 10193
2d31ecaf
MC
10194 tg3_rings_reset(tp);
10195
1da177e4 10196 /* Initialize MAC address and backoff seed. */
953c96e0 10197 __tg3_set_mac_addr(tp, false);
1da177e4
LT
10198
10199 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
10200 tw32(MAC_RX_MTU_SIZE,
10201 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
10202
10203 /* The slot time is changed by tg3_setup_phy if we
10204 * run at gigabit with half duplex.
10205 */
f2096f94
MC
10206 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
10207 (6 << TX_LENGTHS_IPG_SHIFT) |
10208 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
10209
4153577a
JP
10210 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10211 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
10212 val |= tr32(MAC_TX_LENGTHS) &
10213 (TX_LENGTHS_JMB_FRM_LEN_MSK |
10214 TX_LENGTHS_CNT_DWN_VAL_MSK);
10215
10216 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
10217
10218 /* Receive rules. */
10219 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
10220 tw32(RCVLPC_CONFIG, 0x0181);
10221
10222 /* Calculate RDMAC_MODE setting early, we need it to determine
10223 * the RCVLPC_STATE_ENABLE mask.
10224 */
10225 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
10226 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
10227 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
10228 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
10229 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 10230
4153577a 10231 if (tg3_asic_rev(tp) == ASIC_REV_5717)
0339e4e3
MC
10232 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
10233
4153577a
JP
10234 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
10235 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10236 tg3_asic_rev(tp) == ASIC_REV_57780)
d30cdd28
MC
10237 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
10238 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
10239 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
10240
4153577a
JP
10241 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
10242 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 10243 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a 10244 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
10245 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
10246 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 10247 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
10248 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
10249 }
10250 }
10251
63c3a66f 10252 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
10253 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
10254
4153577a 10255 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
d3f677af
MC
10256 tp->dma_limit = 0;
10257 if (tp->dev->mtu <= ETH_DATA_LEN) {
10258 rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
10259 tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
10260 }
10261 }
10262
63c3a66f
JP
10263 if (tg3_flag(tp, HW_TSO_1) ||
10264 tg3_flag(tp, HW_TSO_2) ||
10265 tg3_flag(tp, HW_TSO_3))
027455ad
MC
10266 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
10267
108a6c16 10268 if (tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
10269 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10270 tg3_asic_rev(tp) == ASIC_REV_57780)
027455ad 10271 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 10272
4153577a
JP
10273 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10274 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
10275 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
10276
4153577a
JP
10277 if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
10278 tg3_asic_rev(tp) == ASIC_REV_5784 ||
10279 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10280 tg3_asic_rev(tp) == ASIC_REV_57780 ||
63c3a66f 10281 tg3_flag(tp, 57765_PLUS)) {
c65a17f4
MC
10282 u32 tgtreg;
10283
4153577a 10284 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
10285 tgtreg = TG3_RDMA_RSRVCTRL_REG2;
10286 else
10287 tgtreg = TG3_RDMA_RSRVCTRL_REG;
10288
10289 val = tr32(tgtreg);
4153577a
JP
10290 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
10291 tg3_asic_rev(tp) == ASIC_REV_5762) {
b4495ed8
MC
10292 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
10293 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
10294 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
10295 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
10296 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
10297 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 10298 }
c65a17f4 10299 tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
41a8a7ee
MC
10300 }
10301
4153577a
JP
10302 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
10303 tg3_asic_rev(tp) == ASIC_REV_5720 ||
10304 tg3_asic_rev(tp) == ASIC_REV_5762) {
c65a17f4
MC
10305 u32 tgtreg;
10306
4153577a 10307 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
10308 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
10309 else
10310 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
10311
10312 val = tr32(tgtreg);
10313 tw32(tgtreg, val |
d309a46e
MC
10314 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
10315 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
10316 }
10317
1da177e4 10318 /* Receive/send statistics. */
63c3a66f 10319 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
10320 val = tr32(RCVLPC_STATS_ENABLE);
10321 val &= ~RCVLPC_STATSENAB_DACK_FIX;
10322 tw32(RCVLPC_STATS_ENABLE, val);
10323 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 10324 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
10325 val = tr32(RCVLPC_STATS_ENABLE);
10326 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
10327 tw32(RCVLPC_STATS_ENABLE, val);
10328 } else {
10329 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
10330 }
10331 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
10332 tw32(SNDDATAI_STATSENAB, 0xffffff);
10333 tw32(SNDDATAI_STATSCTRL,
10334 (SNDDATAI_SCTRL_ENABLE |
10335 SNDDATAI_SCTRL_FASTUPD));
10336
10337 /* Setup host coalescing engine. */
10338 tw32(HOSTCC_MODE, 0);
10339 for (i = 0; i < 2000; i++) {
10340 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
10341 break;
10342 udelay(10);
10343 }
10344
d244c892 10345 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 10346
63c3a66f 10347 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
10348 /* Status/statistics block address. See tg3_timer,
10349 * the tg3_periodic_fetch_stats call there, and
10350 * tg3_get_stats to see how this works for 5705/5750 chips.
10351 */
1da177e4
LT
10352 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
10353 ((u64) tp->stats_mapping >> 32));
10354 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
10355 ((u64) tp->stats_mapping & 0xffffffff));
10356 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 10357
1da177e4 10358 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
10359
10360 /* Clear statistics and status block memory areas */
10361 for (i = NIC_SRAM_STATS_BLK;
10362 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
10363 i += sizeof(u32)) {
10364 tg3_write_mem(tp, i, 0);
10365 udelay(40);
10366 }
1da177e4
LT
10367 }
10368
10369 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
10370
10371 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
10372 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 10373 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
10374 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
10375
f07e9af3
MC
10376 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
10377 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
10378 /* reset to prevent losing 1st rx packet intermittently */
10379 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10380 udelay(10);
10381 }
10382
3bda1258 10383 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
10384 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
10385 MAC_MODE_FHDE_ENABLE;
10386 if (tg3_flag(tp, ENABLE_APE))
10387 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 10388 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 10389 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a 10390 tg3_asic_rev(tp) != ASIC_REV_5700)
e8f3f6ca 10391 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
10392 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
10393 udelay(40);
10394
314fba34 10395 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 10396 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
10397 * register to preserve the GPIO settings for LOMs. The GPIOs,
10398 * whether used as inputs or outputs, are set by boot code after
10399 * reset.
10400 */
63c3a66f 10401 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
10402 u32 gpio_mask;
10403
9d26e213
MC
10404 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
10405 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
10406 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc 10407
4153577a 10408 if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc
MC
10409 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
10410 GRC_LCLCTRL_GPIO_OUTPUT3;
10411
4153577a 10412 if (tg3_asic_rev(tp) == ASIC_REV_5755)
af36e6b6
MC
10413 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
10414
aaf84465 10415 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
10416 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
10417
10418 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 10419 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
10420 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
10421 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 10422 }
1da177e4
LT
10423 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10424 udelay(100);
10425
c3b5003b 10426 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 10427 val = tr32(MSGINT_MODE);
c3b5003b
MC
10428 val |= MSGINT_MODE_ENABLE;
10429 if (tp->irq_cnt > 1)
10430 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
10431 if (!tg3_flag(tp, 1SHOT_MSI))
10432 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
10433 tw32(MSGINT_MODE, val);
10434 }
10435
63c3a66f 10436 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
10437 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
10438 udelay(40);
10439 }
10440
10441 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
10442 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
10443 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
10444 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
10445 WDMAC_MODE_LNGREAD_ENAB);
10446
4153577a
JP
10447 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
10448 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 10449 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a
JP
10450 (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
10451 tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
1da177e4
LT
10452 /* nothing */
10453 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 10454 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
10455 val |= WDMAC_MODE_RX_ACCEL;
10456 }
10457 }
10458
d9ab5ad1 10459 /* Enable host coalescing bug fix */
63c3a66f 10460 if (tg3_flag(tp, 5755_PLUS))
f51f3562 10461 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 10462
4153577a 10463 if (tg3_asic_rev(tp) == ASIC_REV_5785)
788a035e
MC
10464 val |= WDMAC_MODE_BURST_ALL_DATA;
10465
1da177e4
LT
10466 tw32_f(WDMAC_MODE, val);
10467 udelay(40);
10468
63c3a66f 10469 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
10470 u16 pcix_cmd;
10471
10472 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10473 &pcix_cmd);
4153577a 10474 if (tg3_asic_rev(tp) == ASIC_REV_5703) {
9974a356
MC
10475 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
10476 pcix_cmd |= PCI_X_CMD_READ_2K;
4153577a 10477 } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
9974a356
MC
10478 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
10479 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 10480 }
9974a356
MC
10481 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10482 pcix_cmd);
1da177e4
LT
10483 }
10484
10485 tw32_f(RDMAC_MODE, rdmac_mode);
10486 udelay(40);
10487
9bc297ea
NS
10488 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
10489 tg3_asic_rev(tp) == ASIC_REV_5720) {
091f0ea3
MC
10490 for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
10491 if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
10492 break;
10493 }
10494 if (i < TG3_NUM_RDMA_CHANNELS) {
10495 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
9bc297ea 10496 val |= tg3_lso_rd_dma_workaround_bit(tp);
091f0ea3 10497 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
9bc297ea 10498 tg3_flag_set(tp, 5719_5720_RDMA_BUG);
091f0ea3
MC
10499 }
10500 }
10501
1da177e4 10502 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 10503 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 10504 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6 10505
4153577a 10506 if (tg3_asic_rev(tp) == ASIC_REV_5761)
9936bcf6
MC
10507 tw32(SNDDATAC_MODE,
10508 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
10509 else
10510 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
10511
1da177e4
LT
10512 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
10513 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 10514 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 10515 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
10516 val |= RCVDBDI_MODE_LRG_RING_SZ;
10517 tw32(RCVDBDI_MODE, val);
1da177e4 10518 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
10519 if (tg3_flag(tp, HW_TSO_1) ||
10520 tg3_flag(tp, HW_TSO_2) ||
10521 tg3_flag(tp, HW_TSO_3))
1da177e4 10522 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 10523 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 10524 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
10525 val |= SNDBDI_MODE_MULTI_TXQ_EN;
10526 tw32(SNDBDI_MODE, val);
1da177e4
LT
10527 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
10528
4153577a 10529 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
1da177e4
LT
10530 err = tg3_load_5701_a0_firmware_fix(tp);
10531 if (err)
10532 return err;
10533 }
10534
c4dab506
NS
10535 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
10536 /* Ignore any errors for the firmware download. If download
10537 * fails, the device will operate with EEE disabled
10538 */
10539 tg3_load_57766_firmware(tp);
10540 }
10541
63c3a66f 10542 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
10543 err = tg3_load_tso_firmware(tp);
10544 if (err)
10545 return err;
10546 }
1da177e4
LT
10547
10548 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 10549
63c3a66f 10550 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 10551 tg3_asic_rev(tp) == ASIC_REV_5906)
b1d05210 10552 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94 10553
4153577a
JP
10554 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10555 tg3_asic_rev(tp) == ASIC_REV_5762) {
f2096f94
MC
10556 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
10557 tp->tx_mode &= ~val;
10558 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
10559 }
10560
1da177e4
LT
10561 tw32_f(MAC_TX_MODE, tp->tx_mode);
10562 udelay(100);
10563
63c3a66f 10564 if (tg3_flag(tp, ENABLE_RSS)) {
39648356
ED
10565 u32 rss_key[10];
10566
bcebcc46 10567 tg3_rss_write_indir_tbl(tp);
baf8a94a 10568
39648356
ED
10569 netdev_rss_key_fill(rss_key, 10 * sizeof(u32));
10570
10571 for (i = 0; i < 10 ; i++)
10572 tw32(MAC_RSS_HASH_KEY_0 + i*4, rss_key[i]);
baf8a94a
MC
10573 }
10574
1da177e4 10575 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 10576 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
10577 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
10578
378b72c8
NS
10579 if (tg3_asic_rev(tp) == ASIC_REV_5762)
10580 tp->rx_mode |= RX_MODE_IPV4_FRAG_FIX;
10581
63c3a66f 10582 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
10583 tp->rx_mode |= RX_MODE_RSS_ENABLE |
10584 RX_MODE_RSS_ITBL_HASH_BITS_7 |
10585 RX_MODE_RSS_IPV6_HASH_EN |
10586 RX_MODE_RSS_TCP_IPV6_HASH_EN |
10587 RX_MODE_RSS_IPV4_HASH_EN |
10588 RX_MODE_RSS_TCP_IPV4_HASH_EN;
10589
1da177e4
LT
10590 tw32_f(MAC_RX_MODE, tp->rx_mode);
10591 udelay(10);
10592
1da177e4
LT
10593 tw32(MAC_LED_CTRL, tp->led_ctrl);
10594
10595 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 10596 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
10597 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10598 udelay(10);
10599 }
10600 tw32_f(MAC_RX_MODE, tp->rx_mode);
10601 udelay(10);
10602
f07e9af3 10603 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a
JP
10604 if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
10605 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
10606 /* Set drive transmission level to 1.2V */
10607 /* only if the signal pre-emphasis bit is not set */
10608 val = tr32(MAC_SERDES_CFG);
10609 val &= 0xfffff000;
10610 val |= 0x880;
10611 tw32(MAC_SERDES_CFG, val);
10612 }
4153577a 10613 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
1da177e4
LT
10614 tw32(MAC_SERDES_CFG, 0x616000);
10615 }
10616
10617 /* Prevent chip from dropping frames when flow control
10618 * is enabled.
10619 */
55086ad9 10620 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
10621 val = 1;
10622 else
10623 val = 2;
10624 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4 10625
4153577a 10626 if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
f07e9af3 10627 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 10628 /* Use hardware link auto-negotiation */
63c3a66f 10629 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
10630 }
10631
f07e9af3 10632 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
4153577a 10633 tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
10634 u32 tmp;
10635
10636 tmp = tr32(SERDES_RX_CTRL);
10637 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
10638 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
10639 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
10640 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10641 }
10642
63c3a66f 10643 if (!tg3_flag(tp, USE_PHYLIB)) {
c6700ce2 10644 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
80096068 10645 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
1da177e4 10646
953c96e0 10647 err = tg3_setup_phy(tp, false);
dd477003
MC
10648 if (err)
10649 return err;
1da177e4 10650
f07e9af3
MC
10651 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
10652 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
10653 u32 tmp;
10654
10655 /* Clear CRC stats. */
10656 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
10657 tg3_writephy(tp, MII_TG3_TEST1,
10658 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 10659 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 10660 }
1da177e4
LT
10661 }
10662 }
10663
10664 __tg3_set_rx_mode(tp->dev);
10665
10666 /* Initialize receive rules. */
10667 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
10668 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
10669 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
10670 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
10671
63c3a66f 10672 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
10673 limit = 8;
10674 else
10675 limit = 16;
63c3a66f 10676 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10677 limit -= 4;
10678 switch (limit) {
10679 case 16:
10680 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
10681 case 15:
10682 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
10683 case 14:
10684 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
10685 case 13:
10686 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
10687 case 12:
10688 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
10689 case 11:
10690 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
10691 case 10:
10692 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
10693 case 9:
10694 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
10695 case 8:
10696 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
10697 case 7:
10698 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
10699 case 6:
10700 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
10701 case 5:
10702 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
10703 case 4:
10704 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
10705 case 3:
10706 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
10707 case 2:
10708 case 1:
10709
10710 default:
10711 break;
855e1111 10712 }
1da177e4 10713
63c3a66f 10714 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
10715 /* Write our heartbeat update interval to APE. */
10716 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
10717 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 10718
1da177e4
LT
10719 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
10720
1da177e4
LT
10721 return 0;
10722}
10723
10724/* Called at device open time to get the chip ready for
10725 * packet processing. Invoked with tp->lock held.
10726 */
953c96e0 10727static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
1da177e4 10728{
df465abf
NS
10729 /* Chip may have been just powered on. If so, the boot code may still
10730 * be running initialization. Wait for it to finish to avoid races in
10731 * accessing the hardware.
10732 */
10733 tg3_enable_register_access(tp);
10734 tg3_poll_fw(tp);
10735
1da177e4
LT
10736 tg3_switch_clocks(tp);
10737
10738 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
10739
2f751b67 10740 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
10741}
10742
aed93e0b
MC
10743static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
10744{
10745 int i;
10746
10747 for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
10748 u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
10749
10750 tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
10751 off += len;
10752
10753 if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
10754 !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
10755 memset(ocir, 0, TG3_OCIR_LEN);
10756 }
10757}
10758
10759/* sysfs attributes for hwmon */
10760static ssize_t tg3_show_temp(struct device *dev,
10761 struct device_attribute *devattr, char *buf)
10762{
aed93e0b 10763 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
a2f4dfba 10764 struct tg3 *tp = dev_get_drvdata(dev);
aed93e0b
MC
10765 u32 temperature;
10766
10767 spin_lock_bh(&tp->lock);
10768 tg3_ape_scratchpad_read(tp, &temperature, attr->index,
10769 sizeof(temperature));
10770 spin_unlock_bh(&tp->lock);
d3d11fe0 10771 return sprintf(buf, "%u\n", temperature * 1000);
aed93e0b
MC
10772}
10773
10774
10775static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
10776 TG3_TEMP_SENSOR_OFFSET);
10777static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
10778 TG3_TEMP_CAUTION_OFFSET);
10779static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
10780 TG3_TEMP_MAX_OFFSET);
10781
a2f4dfba 10782static struct attribute *tg3_attrs[] = {
aed93e0b
MC
10783 &sensor_dev_attr_temp1_input.dev_attr.attr,
10784 &sensor_dev_attr_temp1_crit.dev_attr.attr,
10785 &sensor_dev_attr_temp1_max.dev_attr.attr,
10786 NULL
10787};
a2f4dfba 10788ATTRIBUTE_GROUPS(tg3);
aed93e0b 10789
aed93e0b
MC
10790static void tg3_hwmon_close(struct tg3 *tp)
10791{
aed93e0b
MC
10792 if (tp->hwmon_dev) {
10793 hwmon_device_unregister(tp->hwmon_dev);
10794 tp->hwmon_dev = NULL;
aed93e0b 10795 }
aed93e0b
MC
10796}
10797
10798static void tg3_hwmon_open(struct tg3 *tp)
10799{
a2f4dfba 10800 int i;
aed93e0b
MC
10801 u32 size = 0;
10802 struct pci_dev *pdev = tp->pdev;
10803 struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
10804
10805 tg3_sd_scan_scratchpad(tp, ocirs);
10806
10807 for (i = 0; i < TG3_SD_NUM_RECS; i++) {
10808 if (!ocirs[i].src_data_length)
10809 continue;
10810
10811 size += ocirs[i].src_hdr_length;
10812 size += ocirs[i].src_data_length;
10813 }
10814
10815 if (!size)
10816 return;
10817
a2f4dfba
GR
10818 tp->hwmon_dev = hwmon_device_register_with_groups(&pdev->dev, "tg3",
10819 tp, tg3_groups);
aed93e0b
MC
10820 if (IS_ERR(tp->hwmon_dev)) {
10821 tp->hwmon_dev = NULL;
10822 dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
aed93e0b 10823 }
aed93e0b
MC
10824}
10825
10826
1da177e4
LT
10827#define TG3_STAT_ADD32(PSTAT, REG) \
10828do { u32 __val = tr32(REG); \
10829 (PSTAT)->low += __val; \
10830 if ((PSTAT)->low < __val) \
10831 (PSTAT)->high += 1; \
10832} while (0)
10833
10834static void tg3_periodic_fetch_stats(struct tg3 *tp)
10835{
10836 struct tg3_hw_stats *sp = tp->hw_stats;
10837
f4a46d1f 10838 if (!tp->link_up)
1da177e4
LT
10839 return;
10840
10841 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
10842 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
10843 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
10844 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
10845 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
10846 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
10847 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
10848 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
10849 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
10850 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
10851 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
10852 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
10853 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9bc297ea 10854 if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
091f0ea3
MC
10855 (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
10856 sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
10857 u32 val;
10858
10859 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
9bc297ea 10860 val &= ~tg3_lso_rd_dma_workaround_bit(tp);
091f0ea3 10861 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
9bc297ea 10862 tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
091f0ea3 10863 }
1da177e4
LT
10864
10865 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
10866 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
10867 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
10868 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
10869 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
10870 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
10871 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
10872 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
10873 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
10874 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
10875 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
10876 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
10877 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
10878 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
10879
10880 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
4153577a 10881 if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
94962f7f 10882 tg3_asic_rev(tp) != ASIC_REV_5762 &&
4153577a
JP
10883 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
10884 tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
4d958473
MC
10885 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
10886 } else {
10887 u32 val = tr32(HOSTCC_FLOW_ATTN);
10888 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
10889 if (val) {
10890 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
10891 sp->rx_discards.low += val;
10892 if (sp->rx_discards.low < val)
10893 sp->rx_discards.high += 1;
10894 }
10895 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
10896 }
463d305b 10897 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
10898}
10899
0e6cf6a9
MC
10900static void tg3_chk_missed_msi(struct tg3 *tp)
10901{
10902 u32 i;
10903
10904 for (i = 0; i < tp->irq_cnt; i++) {
10905 struct tg3_napi *tnapi = &tp->napi[i];
10906
10907 if (tg3_has_work(tnapi)) {
10908 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
10909 tnapi->last_tx_cons == tnapi->tx_cons) {
10910 if (tnapi->chk_msi_cnt < 1) {
10911 tnapi->chk_msi_cnt++;
10912 return;
10913 }
7f230735 10914 tg3_msi(0, tnapi);
0e6cf6a9
MC
10915 }
10916 }
10917 tnapi->chk_msi_cnt = 0;
10918 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
10919 tnapi->last_tx_cons = tnapi->tx_cons;
10920 }
10921}
10922
1da177e4
LT
10923static void tg3_timer(unsigned long __opaque)
10924{
10925 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 10926
f47c11ee 10927 spin_lock(&tp->lock);
1da177e4 10928
4fd190a9
PS
10929 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING)) {
10930 spin_unlock(&tp->lock);
10931 goto restart_timer;
10932 }
10933
4153577a 10934 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
55086ad9 10935 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
10936 tg3_chk_missed_msi(tp);
10937
7e6c63f0
HM
10938 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
10939 /* BCM4785: Flush posted writes from GbE to host memory. */
10940 tr32(HOSTCC_MODE);
10941 }
10942
63c3a66f 10943 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
10944 /* All of this garbage is because when using non-tagged
10945 * IRQ status the mailbox/status_block protocol the chip
10946 * uses with the cpu is race prone.
10947 */
898a56f8 10948 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
10949 tw32(GRC_LOCAL_CTRL,
10950 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
10951 } else {
10952 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 10953 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 10954 }
1da177e4 10955
fac9b83e 10956 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 10957 spin_unlock(&tp->lock);
db219973 10958 tg3_reset_task_schedule(tp);
5b190624 10959 goto restart_timer;
fac9b83e 10960 }
1da177e4
LT
10961 }
10962
1da177e4
LT
10963 /* This part only runs once per second. */
10964 if (!--tp->timer_counter) {
63c3a66f 10965 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
10966 tg3_periodic_fetch_stats(tp);
10967
b0c5943f
MC
10968 if (tp->setlpicnt && !--tp->setlpicnt)
10969 tg3_phy_eee_enable(tp);
52b02d04 10970
63c3a66f 10971 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
10972 u32 mac_stat;
10973 int phy_event;
10974
10975 mac_stat = tr32(MAC_STATUS);
10976
10977 phy_event = 0;
f07e9af3 10978 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
10979 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
10980 phy_event = 1;
10981 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
10982 phy_event = 1;
10983
10984 if (phy_event)
953c96e0 10985 tg3_setup_phy(tp, false);
63c3a66f 10986 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
10987 u32 mac_stat = tr32(MAC_STATUS);
10988 int need_setup = 0;
10989
f4a46d1f 10990 if (tp->link_up &&
1da177e4
LT
10991 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
10992 need_setup = 1;
10993 }
f4a46d1f 10994 if (!tp->link_up &&
1da177e4
LT
10995 (mac_stat & (MAC_STATUS_PCS_SYNCED |
10996 MAC_STATUS_SIGNAL_DET))) {
10997 need_setup = 1;
10998 }
10999 if (need_setup) {
3d3ebe74
MC
11000 if (!tp->serdes_counter) {
11001 tw32_f(MAC_MODE,
11002 (tp->mac_mode &
11003 ~MAC_MODE_PORT_MODE_MASK));
11004 udelay(40);
11005 tw32_f(MAC_MODE, tp->mac_mode);
11006 udelay(40);
11007 }
953c96e0 11008 tg3_setup_phy(tp, false);
1da177e4 11009 }
f07e9af3 11010 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 11011 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 11012 tg3_serdes_parallel_detect(tp);
1743b83c
NS
11013 } else if (tg3_flag(tp, POLL_CPMU_LINK)) {
11014 u32 cpmu = tr32(TG3_CPMU_STATUS);
11015 bool link_up = !((cpmu & TG3_CPMU_STATUS_LINK_MASK) ==
11016 TG3_CPMU_STATUS_LINK_MASK);
11017
11018 if (link_up != tp->link_up)
11019 tg3_setup_phy(tp, false);
57d8b880 11020 }
1da177e4
LT
11021
11022 tp->timer_counter = tp->timer_multiplier;
11023 }
11024
130b8e4d
MC
11025 /* Heartbeat is only sent once every 2 seconds.
11026 *
11027 * The heartbeat is to tell the ASF firmware that the host
11028 * driver is still alive. In the event that the OS crashes,
11029 * ASF needs to reset the hardware to free up the FIFO space
11030 * that may be filled with rx packets destined for the host.
11031 * If the FIFO is full, ASF will no longer function properly.
11032 *
11033 * Unintended resets have been reported on real time kernels
11034 * where the timer doesn't run on time. Netpoll will also have
11035 * same problem.
11036 *
11037 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
11038 * to check the ring condition when the heartbeat is expiring
11039 * before doing the reset. This will prevent most unintended
11040 * resets.
11041 */
1da177e4 11042 if (!--tp->asf_counter) {
63c3a66f 11043 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
11044 tg3_wait_for_event_ack(tp);
11045
bbadf503 11046 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 11047 FWCMD_NICDRV_ALIVE3);
bbadf503 11048 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
11049 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
11050 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
11051
11052 tg3_generate_fw_event(tp);
1da177e4
LT
11053 }
11054 tp->asf_counter = tp->asf_multiplier;
11055 }
11056
f47c11ee 11057 spin_unlock(&tp->lock);
1da177e4 11058
f475f163 11059restart_timer:
1da177e4
LT
11060 tp->timer.expires = jiffies + tp->timer_offset;
11061 add_timer(&tp->timer);
11062}
11063
229b1ad1 11064static void tg3_timer_init(struct tg3 *tp)
21f7638e
MC
11065{
11066 if (tg3_flag(tp, TAGGED_STATUS) &&
4153577a 11067 tg3_asic_rev(tp) != ASIC_REV_5717 &&
21f7638e
MC
11068 !tg3_flag(tp, 57765_CLASS))
11069 tp->timer_offset = HZ;
11070 else
11071 tp->timer_offset = HZ / 10;
11072
11073 BUG_ON(tp->timer_offset > HZ);
11074
11075 tp->timer_multiplier = (HZ / tp->timer_offset);
11076 tp->asf_multiplier = (HZ / tp->timer_offset) *
11077 TG3_FW_UPDATE_FREQ_SEC;
11078
11079 init_timer(&tp->timer);
11080 tp->timer.data = (unsigned long) tp;
11081 tp->timer.function = tg3_timer;
11082}
11083
11084static void tg3_timer_start(struct tg3 *tp)
11085{
11086 tp->asf_counter = tp->asf_multiplier;
11087 tp->timer_counter = tp->timer_multiplier;
11088
11089 tp->timer.expires = jiffies + tp->timer_offset;
11090 add_timer(&tp->timer);
11091}
11092
11093static void tg3_timer_stop(struct tg3 *tp)
11094{
11095 del_timer_sync(&tp->timer);
11096}
11097
11098/* Restart hardware after configuration changes, self-test, etc.
11099 * Invoked with tp->lock held.
11100 */
953c96e0 11101static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
21f7638e
MC
11102 __releases(tp->lock)
11103 __acquires(tp->lock)
11104{
11105 int err;
11106
11107 err = tg3_init_hw(tp, reset_phy);
11108 if (err) {
11109 netdev_err(tp->dev,
11110 "Failed to re-initialize device, aborting\n");
11111 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11112 tg3_full_unlock(tp);
11113 tg3_timer_stop(tp);
11114 tp->irq_sync = 0;
11115 tg3_napi_enable(tp);
11116 dev_close(tp->dev);
11117 tg3_full_lock(tp, 0);
11118 }
11119 return err;
11120}
11121
11122static void tg3_reset_task(struct work_struct *work)
11123{
11124 struct tg3 *tp = container_of(work, struct tg3, reset_task);
11125 int err;
11126
db84bf43 11127 rtnl_lock();
21f7638e
MC
11128 tg3_full_lock(tp, 0);
11129
11130 if (!netif_running(tp->dev)) {
11131 tg3_flag_clear(tp, RESET_TASK_PENDING);
11132 tg3_full_unlock(tp);
db84bf43 11133 rtnl_unlock();
21f7638e
MC
11134 return;
11135 }
11136
11137 tg3_full_unlock(tp);
11138
11139 tg3_phy_stop(tp);
11140
11141 tg3_netif_stop(tp);
11142
11143 tg3_full_lock(tp, 1);
11144
11145 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
11146 tp->write32_tx_mbox = tg3_write32_tx_mbox;
11147 tp->write32_rx_mbox = tg3_write_flush_reg32;
11148 tg3_flag_set(tp, MBOX_WRITE_REORDER);
11149 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
11150 }
11151
11152 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
953c96e0 11153 err = tg3_init_hw(tp, true);
21f7638e
MC
11154 if (err)
11155 goto out;
11156
11157 tg3_netif_start(tp);
11158
11159out:
11160 tg3_full_unlock(tp);
11161
11162 if (!err)
11163 tg3_phy_start(tp);
11164
11165 tg3_flag_clear(tp, RESET_TASK_PENDING);
db84bf43 11166 rtnl_unlock();
21f7638e
MC
11167}
11168
4f125f42 11169static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 11170{
7d12e780 11171 irq_handler_t fn;
fcfa0a32 11172 unsigned long flags;
4f125f42
MC
11173 char *name;
11174 struct tg3_napi *tnapi = &tp->napi[irq_num];
11175
11176 if (tp->irq_cnt == 1)
11177 name = tp->dev->name;
11178 else {
11179 name = &tnapi->irq_lbl[0];
21e315e1
NS
11180 if (tnapi->tx_buffers && tnapi->rx_rcb)
11181 snprintf(name, IFNAMSIZ,
11182 "%s-txrx-%d", tp->dev->name, irq_num);
11183 else if (tnapi->tx_buffers)
11184 snprintf(name, IFNAMSIZ,
11185 "%s-tx-%d", tp->dev->name, irq_num);
11186 else if (tnapi->rx_rcb)
11187 snprintf(name, IFNAMSIZ,
11188 "%s-rx-%d", tp->dev->name, irq_num);
11189 else
11190 snprintf(name, IFNAMSIZ,
11191 "%s-%d", tp->dev->name, irq_num);
4f125f42
MC
11192 name[IFNAMSIZ-1] = 0;
11193 }
fcfa0a32 11194
63c3a66f 11195 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 11196 fn = tg3_msi;
63c3a66f 11197 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 11198 fn = tg3_msi_1shot;
ab392d2d 11199 flags = 0;
fcfa0a32
MC
11200 } else {
11201 fn = tg3_interrupt;
63c3a66f 11202 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 11203 fn = tg3_interrupt_tagged;
ab392d2d 11204 flags = IRQF_SHARED;
fcfa0a32 11205 }
4f125f42
MC
11206
11207 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
11208}
11209
7938109f
MC
11210static int tg3_test_interrupt(struct tg3 *tp)
11211{
09943a18 11212 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 11213 struct net_device *dev = tp->dev;
b16250e3 11214 int err, i, intr_ok = 0;
f6eb9b1f 11215 u32 val;
7938109f 11216
d4bc3927
MC
11217 if (!netif_running(dev))
11218 return -ENODEV;
11219
7938109f
MC
11220 tg3_disable_ints(tp);
11221
4f125f42 11222 free_irq(tnapi->irq_vec, tnapi);
7938109f 11223
f6eb9b1f
MC
11224 /*
11225 * Turn off MSI one shot mode. Otherwise this test has no
11226 * observable way to know whether the interrupt was delivered.
11227 */
3aa1cdf8 11228 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
11229 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
11230 tw32(MSGINT_MODE, val);
11231 }
11232
4f125f42 11233 err = request_irq(tnapi->irq_vec, tg3_test_isr,
f274fd9a 11234 IRQF_SHARED, dev->name, tnapi);
7938109f
MC
11235 if (err)
11236 return err;
11237
898a56f8 11238 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
11239 tg3_enable_ints(tp);
11240
11241 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11242 tnapi->coal_now);
7938109f
MC
11243
11244 for (i = 0; i < 5; i++) {
b16250e3
MC
11245 u32 int_mbox, misc_host_ctrl;
11246
898a56f8 11247 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
11248 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
11249
11250 if ((int_mbox != 0) ||
11251 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
11252 intr_ok = 1;
7938109f 11253 break;
b16250e3
MC
11254 }
11255
3aa1cdf8
MC
11256 if (tg3_flag(tp, 57765_PLUS) &&
11257 tnapi->hw_status->status_tag != tnapi->last_tag)
11258 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
11259
7938109f
MC
11260 msleep(10);
11261 }
11262
11263 tg3_disable_ints(tp);
11264
4f125f42 11265 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 11266
4f125f42 11267 err = tg3_request_irq(tp, 0);
7938109f
MC
11268
11269 if (err)
11270 return err;
11271
f6eb9b1f
MC
11272 if (intr_ok) {
11273 /* Reenable MSI one shot mode. */
5b39de91 11274 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
11275 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
11276 tw32(MSGINT_MODE, val);
11277 }
7938109f 11278 return 0;
f6eb9b1f 11279 }
7938109f
MC
11280
11281 return -EIO;
11282}
11283
11284/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
11285 * successfully restored
11286 */
11287static int tg3_test_msi(struct tg3 *tp)
11288{
7938109f
MC
11289 int err;
11290 u16 pci_cmd;
11291
63c3a66f 11292 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
11293 return 0;
11294
11295 /* Turn off SERR reporting in case MSI terminates with Master
11296 * Abort.
11297 */
11298 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
11299 pci_write_config_word(tp->pdev, PCI_COMMAND,
11300 pci_cmd & ~PCI_COMMAND_SERR);
11301
11302 err = tg3_test_interrupt(tp);
11303
11304 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
11305
11306 if (!err)
11307 return 0;
11308
11309 /* other failures */
11310 if (err != -EIO)
11311 return err;
11312
11313 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
11314 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
11315 "to INTx mode. Please report this failure to the PCI "
11316 "maintainer and include system chipset information\n");
7938109f 11317
4f125f42 11318 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 11319
7938109f
MC
11320 pci_disable_msi(tp->pdev);
11321
63c3a66f 11322 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 11323 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 11324
4f125f42 11325 err = tg3_request_irq(tp, 0);
7938109f
MC
11326 if (err)
11327 return err;
11328
11329 /* Need to reset the chip because the MSI cycle may have terminated
11330 * with Master Abort.
11331 */
f47c11ee 11332 tg3_full_lock(tp, 1);
7938109f 11333
944d980e 11334 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
953c96e0 11335 err = tg3_init_hw(tp, true);
7938109f 11336
f47c11ee 11337 tg3_full_unlock(tp);
7938109f
MC
11338
11339 if (err)
4f125f42 11340 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
11341
11342 return err;
11343}
11344
9e9fd12d
MC
11345static int tg3_request_firmware(struct tg3 *tp)
11346{
77997ea3 11347 const struct tg3_firmware_hdr *fw_hdr;
9e9fd12d
MC
11348
11349 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
11350 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
11351 tp->fw_needed);
9e9fd12d
MC
11352 return -ENOENT;
11353 }
11354
77997ea3 11355 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
9e9fd12d
MC
11356
11357 /* Firmware blob starts with version numbers, followed by
11358 * start address and _full_ length including BSS sections
11359 * (which must be longer than the actual data, of course
11360 */
11361
77997ea3
NS
11362 tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
11363 if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
05dbe005
JP
11364 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
11365 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
11366 release_firmware(tp->fw);
11367 tp->fw = NULL;
11368 return -EINVAL;
11369 }
11370
11371 /* We no longer need firmware; we have it. */
11372 tp->fw_needed = NULL;
11373 return 0;
11374}
11375
9102426a 11376static u32 tg3_irq_count(struct tg3 *tp)
679563f4 11377{
9102426a 11378 u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
679563f4 11379
9102426a 11380 if (irq_cnt > 1) {
c3b5003b
MC
11381 /* We want as many rx rings enabled as there are cpus.
11382 * In multiqueue MSI-X mode, the first MSI-X vector
11383 * only deals with link interrupts, etc, so we add
11384 * one to the number of vectors we are requesting.
11385 */
9102426a 11386 irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
c3b5003b 11387 }
679563f4 11388
9102426a
MC
11389 return irq_cnt;
11390}
11391
11392static bool tg3_enable_msix(struct tg3 *tp)
11393{
11394 int i, rc;
86449944 11395 struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
9102426a 11396
0968169c
MC
11397 tp->txq_cnt = tp->txq_req;
11398 tp->rxq_cnt = tp->rxq_req;
11399 if (!tp->rxq_cnt)
11400 tp->rxq_cnt = netif_get_num_default_rss_queues();
9102426a
MC
11401 if (tp->rxq_cnt > tp->rxq_max)
11402 tp->rxq_cnt = tp->rxq_max;
cf6d6ea6
MC
11403
11404 /* Disable multiple TX rings by default. Simple round-robin hardware
11405 * scheduling of the TX rings can cause starvation of rings with
11406 * small packets when other rings have TSO or jumbo packets.
11407 */
11408 if (!tp->txq_req)
11409 tp->txq_cnt = 1;
9102426a
MC
11410
11411 tp->irq_cnt = tg3_irq_count(tp);
11412
679563f4
MC
11413 for (i = 0; i < tp->irq_max; i++) {
11414 msix_ent[i].entry = i;
11415 msix_ent[i].vector = 0;
11416 }
11417
6f1f411a 11418 rc = pci_enable_msix_range(tp->pdev, msix_ent, 1, tp->irq_cnt);
2430b031
MC
11419 if (rc < 0) {
11420 return false;
6f1f411a 11421 } else if (rc < tp->irq_cnt) {
05dbe005
JP
11422 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
11423 tp->irq_cnt, rc);
679563f4 11424 tp->irq_cnt = rc;
49a359e3 11425 tp->rxq_cnt = max(rc - 1, 1);
9102426a
MC
11426 if (tp->txq_cnt)
11427 tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
679563f4
MC
11428 }
11429
11430 for (i = 0; i < tp->irq_max; i++)
11431 tp->napi[i].irq_vec = msix_ent[i].vector;
11432
49a359e3 11433 if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
2ddaad39
BH
11434 pci_disable_msix(tp->pdev);
11435 return false;
11436 }
b92b9040 11437
9102426a
MC
11438 if (tp->irq_cnt == 1)
11439 return true;
d78b59f5 11440
9102426a
MC
11441 tg3_flag_set(tp, ENABLE_RSS);
11442
11443 if (tp->txq_cnt > 1)
11444 tg3_flag_set(tp, ENABLE_TSS);
11445
11446 netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
2430b031 11447
679563f4
MC
11448 return true;
11449}
11450
07b0173c
MC
11451static void tg3_ints_init(struct tg3 *tp)
11452{
63c3a66f
JP
11453 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
11454 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
11455 /* All MSI supporting chips should support tagged
11456 * status. Assert that this is the case.
11457 */
5129c3a3
MC
11458 netdev_warn(tp->dev,
11459 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 11460 goto defcfg;
07b0173c 11461 }
4f125f42 11462
63c3a66f
JP
11463 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
11464 tg3_flag_set(tp, USING_MSIX);
11465 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
11466 tg3_flag_set(tp, USING_MSI);
679563f4 11467
63c3a66f 11468 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 11469 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 11470 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 11471 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
11472 if (!tg3_flag(tp, 1SHOT_MSI))
11473 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
11474 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
11475 }
11476defcfg:
63c3a66f 11477 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
11478 tp->irq_cnt = 1;
11479 tp->napi[0].irq_vec = tp->pdev->irq;
49a359e3
MC
11480 }
11481
11482 if (tp->irq_cnt == 1) {
11483 tp->txq_cnt = 1;
11484 tp->rxq_cnt = 1;
2ddaad39 11485 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 11486 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 11487 }
07b0173c
MC
11488}
11489
11490static void tg3_ints_fini(struct tg3 *tp)
11491{
63c3a66f 11492 if (tg3_flag(tp, USING_MSIX))
679563f4 11493 pci_disable_msix(tp->pdev);
63c3a66f 11494 else if (tg3_flag(tp, USING_MSI))
679563f4 11495 pci_disable_msi(tp->pdev);
63c3a66f
JP
11496 tg3_flag_clear(tp, USING_MSI);
11497 tg3_flag_clear(tp, USING_MSIX);
11498 tg3_flag_clear(tp, ENABLE_RSS);
11499 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
11500}
11501
be947307
MC
11502static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
11503 bool init)
1da177e4 11504{
d8f4cd38 11505 struct net_device *dev = tp->dev;
4f125f42 11506 int i, err;
1da177e4 11507
679563f4
MC
11508 /*
11509 * Setup interrupts first so we know how
11510 * many NAPI resources to allocate
11511 */
11512 tg3_ints_init(tp);
11513
90415477 11514 tg3_rss_check_indir_tbl(tp);
bcebcc46 11515
1da177e4
LT
11516 /* The placement of this call is tied
11517 * to the setup and use of Host TX descriptors.
11518 */
11519 err = tg3_alloc_consistent(tp);
11520 if (err)
4a5f46f2 11521 goto out_ints_fini;
88b06bc2 11522
66cfd1bd
MC
11523 tg3_napi_init(tp);
11524
fed97810 11525 tg3_napi_enable(tp);
1da177e4 11526
4f125f42
MC
11527 for (i = 0; i < tp->irq_cnt; i++) {
11528 struct tg3_napi *tnapi = &tp->napi[i];
11529 err = tg3_request_irq(tp, i);
11530 if (err) {
5bc09186
MC
11531 for (i--; i >= 0; i--) {
11532 tnapi = &tp->napi[i];
4f125f42 11533 free_irq(tnapi->irq_vec, tnapi);
5bc09186 11534 }
4a5f46f2 11535 goto out_napi_fini;
4f125f42
MC
11536 }
11537 }
1da177e4 11538
f47c11ee 11539 tg3_full_lock(tp, 0);
1da177e4 11540
2e460fc0
NS
11541 if (init)
11542 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
11543
d8f4cd38 11544 err = tg3_init_hw(tp, reset_phy);
1da177e4 11545 if (err) {
944d980e 11546 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 11547 tg3_free_rings(tp);
1da177e4
LT
11548 }
11549
f47c11ee 11550 tg3_full_unlock(tp);
1da177e4 11551
07b0173c 11552 if (err)
4a5f46f2 11553 goto out_free_irq;
1da177e4 11554
d8f4cd38 11555 if (test_irq && tg3_flag(tp, USING_MSI)) {
7938109f 11556 err = tg3_test_msi(tp);
fac9b83e 11557
7938109f 11558 if (err) {
f47c11ee 11559 tg3_full_lock(tp, 0);
944d980e 11560 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 11561 tg3_free_rings(tp);
f47c11ee 11562 tg3_full_unlock(tp);
7938109f 11563
4a5f46f2 11564 goto out_napi_fini;
7938109f 11565 }
fcfa0a32 11566
63c3a66f 11567 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 11568 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 11569
f6eb9b1f
MC
11570 tw32(PCIE_TRANSACTION_CFG,
11571 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 11572 }
7938109f
MC
11573 }
11574
b02fd9e3
MC
11575 tg3_phy_start(tp);
11576
aed93e0b
MC
11577 tg3_hwmon_open(tp);
11578
f47c11ee 11579 tg3_full_lock(tp, 0);
1da177e4 11580
21f7638e 11581 tg3_timer_start(tp);
63c3a66f 11582 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
11583 tg3_enable_ints(tp);
11584
20d14a5d 11585 tg3_ptp_resume(tp);
be947307 11586
f47c11ee 11587 tg3_full_unlock(tp);
1da177e4 11588
fe5f5787 11589 netif_tx_start_all_queues(dev);
1da177e4 11590
06c03c02
MB
11591 /*
11592 * Reset loopback feature if it was turned on while the device was down
11593 * make sure that it's installed properly now.
11594 */
11595 if (dev->features & NETIF_F_LOOPBACK)
11596 tg3_set_loopback(dev, dev->features);
11597
1da177e4 11598 return 0;
07b0173c 11599
4a5f46f2 11600out_free_irq:
4f125f42
MC
11601 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11602 struct tg3_napi *tnapi = &tp->napi[i];
11603 free_irq(tnapi->irq_vec, tnapi);
11604 }
07b0173c 11605
4a5f46f2 11606out_napi_fini:
fed97810 11607 tg3_napi_disable(tp);
66cfd1bd 11608 tg3_napi_fini(tp);
07b0173c 11609 tg3_free_consistent(tp);
679563f4 11610
4a5f46f2 11611out_ints_fini:
679563f4 11612 tg3_ints_fini(tp);
d8f4cd38 11613
07b0173c 11614 return err;
1da177e4
LT
11615}
11616
65138594 11617static void tg3_stop(struct tg3 *tp)
1da177e4 11618{
4f125f42 11619 int i;
1da177e4 11620
db219973 11621 tg3_reset_task_cancel(tp);
bd473da3 11622 tg3_netif_stop(tp);
1da177e4 11623
21f7638e 11624 tg3_timer_stop(tp);
1da177e4 11625
aed93e0b
MC
11626 tg3_hwmon_close(tp);
11627
24bb4fb6
MC
11628 tg3_phy_stop(tp);
11629
f47c11ee 11630 tg3_full_lock(tp, 1);
1da177e4
LT
11631
11632 tg3_disable_ints(tp);
11633
944d980e 11634 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 11635 tg3_free_rings(tp);
63c3a66f 11636 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 11637
f47c11ee 11638 tg3_full_unlock(tp);
1da177e4 11639
4f125f42
MC
11640 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11641 struct tg3_napi *tnapi = &tp->napi[i];
11642 free_irq(tnapi->irq_vec, tnapi);
11643 }
07b0173c
MC
11644
11645 tg3_ints_fini(tp);
1da177e4 11646
66cfd1bd
MC
11647 tg3_napi_fini(tp);
11648
1da177e4 11649 tg3_free_consistent(tp);
65138594
MC
11650}
11651
d8f4cd38
MC
11652static int tg3_open(struct net_device *dev)
11653{
11654 struct tg3 *tp = netdev_priv(dev);
11655 int err;
11656
0486a063
IV
11657 if (tp->pcierr_recovery) {
11658 netdev_err(dev, "Failed to open device. PCI error recovery "
11659 "in progress\n");
11660 return -EAGAIN;
11661 }
11662
d8f4cd38
MC
11663 if (tp->fw_needed) {
11664 err = tg3_request_firmware(tp);
c4dab506
NS
11665 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
11666 if (err) {
11667 netdev_warn(tp->dev, "EEE capability disabled\n");
11668 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11669 } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
11670 netdev_warn(tp->dev, "EEE capability restored\n");
11671 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
11672 }
11673 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
d8f4cd38
MC
11674 if (err)
11675 return err;
11676 } else if (err) {
11677 netdev_warn(tp->dev, "TSO capability disabled\n");
11678 tg3_flag_clear(tp, TSO_CAPABLE);
11679 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
11680 netdev_notice(tp->dev, "TSO capability restored\n");
11681 tg3_flag_set(tp, TSO_CAPABLE);
11682 }
11683 }
11684
f4a46d1f 11685 tg3_carrier_off(tp);
d8f4cd38
MC
11686
11687 err = tg3_power_up(tp);
11688 if (err)
11689 return err;
11690
11691 tg3_full_lock(tp, 0);
11692
11693 tg3_disable_ints(tp);
11694 tg3_flag_clear(tp, INIT_COMPLETE);
11695
11696 tg3_full_unlock(tp);
11697
942d1af0
NS
11698 err = tg3_start(tp,
11699 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
11700 true, true);
d8f4cd38
MC
11701 if (err) {
11702 tg3_frob_aux_power(tp, false);
11703 pci_set_power_state(tp->pdev, PCI_D3hot);
11704 }
be947307 11705
07b0173c 11706 return err;
1da177e4
LT
11707}
11708
1da177e4
LT
11709static int tg3_close(struct net_device *dev)
11710{
11711 struct tg3 *tp = netdev_priv(dev);
11712
0486a063
IV
11713 if (tp->pcierr_recovery) {
11714 netdev_err(dev, "Failed to close device. PCI error recovery "
11715 "in progress\n");
11716 return -EAGAIN;
11717 }
11718
65138594 11719 tg3_stop(tp);
1da177e4 11720
92feeabf
MC
11721 /* Clear stats across close / open calls */
11722 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
11723 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 11724
8496e85c
RW
11725 if (pci_device_is_present(tp->pdev)) {
11726 tg3_power_down_prepare(tp);
bc1c7567 11727
8496e85c
RW
11728 tg3_carrier_off(tp);
11729 }
1da177e4
LT
11730 return 0;
11731}
11732
511d2224 11733static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
11734{
11735 return ((u64)val->high << 32) | ((u64)val->low);
11736}
11737
65ec698d 11738static u64 tg3_calc_crc_errors(struct tg3 *tp)
1da177e4
LT
11739{
11740 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11741
f07e9af3 11742 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a
JP
11743 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
11744 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
11745 u32 val;
11746
569a5df8
MC
11747 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
11748 tg3_writephy(tp, MII_TG3_TEST1,
11749 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 11750 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
11751 } else
11752 val = 0;
1da177e4
LT
11753
11754 tp->phy_crc_errors += val;
11755
11756 return tp->phy_crc_errors;
11757 }
11758
11759 return get_stat64(&hw_stats->rx_fcs_errors);
11760}
11761
11762#define ESTAT_ADD(member) \
11763 estats->member = old_estats->member + \
511d2224 11764 get_stat64(&hw_stats->member)
1da177e4 11765
65ec698d 11766static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
1da177e4 11767{
1da177e4
LT
11768 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
11769 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11770
1da177e4
LT
11771 ESTAT_ADD(rx_octets);
11772 ESTAT_ADD(rx_fragments);
11773 ESTAT_ADD(rx_ucast_packets);
11774 ESTAT_ADD(rx_mcast_packets);
11775 ESTAT_ADD(rx_bcast_packets);
11776 ESTAT_ADD(rx_fcs_errors);
11777 ESTAT_ADD(rx_align_errors);
11778 ESTAT_ADD(rx_xon_pause_rcvd);
11779 ESTAT_ADD(rx_xoff_pause_rcvd);
11780 ESTAT_ADD(rx_mac_ctrl_rcvd);
11781 ESTAT_ADD(rx_xoff_entered);
11782 ESTAT_ADD(rx_frame_too_long_errors);
11783 ESTAT_ADD(rx_jabbers);
11784 ESTAT_ADD(rx_undersize_packets);
11785 ESTAT_ADD(rx_in_length_errors);
11786 ESTAT_ADD(rx_out_length_errors);
11787 ESTAT_ADD(rx_64_or_less_octet_packets);
11788 ESTAT_ADD(rx_65_to_127_octet_packets);
11789 ESTAT_ADD(rx_128_to_255_octet_packets);
11790 ESTAT_ADD(rx_256_to_511_octet_packets);
11791 ESTAT_ADD(rx_512_to_1023_octet_packets);
11792 ESTAT_ADD(rx_1024_to_1522_octet_packets);
11793 ESTAT_ADD(rx_1523_to_2047_octet_packets);
11794 ESTAT_ADD(rx_2048_to_4095_octet_packets);
11795 ESTAT_ADD(rx_4096_to_8191_octet_packets);
11796 ESTAT_ADD(rx_8192_to_9022_octet_packets);
11797
11798 ESTAT_ADD(tx_octets);
11799 ESTAT_ADD(tx_collisions);
11800 ESTAT_ADD(tx_xon_sent);
11801 ESTAT_ADD(tx_xoff_sent);
11802 ESTAT_ADD(tx_flow_control);
11803 ESTAT_ADD(tx_mac_errors);
11804 ESTAT_ADD(tx_single_collisions);
11805 ESTAT_ADD(tx_mult_collisions);
11806 ESTAT_ADD(tx_deferred);
11807 ESTAT_ADD(tx_excessive_collisions);
11808 ESTAT_ADD(tx_late_collisions);
11809 ESTAT_ADD(tx_collide_2times);
11810 ESTAT_ADD(tx_collide_3times);
11811 ESTAT_ADD(tx_collide_4times);
11812 ESTAT_ADD(tx_collide_5times);
11813 ESTAT_ADD(tx_collide_6times);
11814 ESTAT_ADD(tx_collide_7times);
11815 ESTAT_ADD(tx_collide_8times);
11816 ESTAT_ADD(tx_collide_9times);
11817 ESTAT_ADD(tx_collide_10times);
11818 ESTAT_ADD(tx_collide_11times);
11819 ESTAT_ADD(tx_collide_12times);
11820 ESTAT_ADD(tx_collide_13times);
11821 ESTAT_ADD(tx_collide_14times);
11822 ESTAT_ADD(tx_collide_15times);
11823 ESTAT_ADD(tx_ucast_packets);
11824 ESTAT_ADD(tx_mcast_packets);
11825 ESTAT_ADD(tx_bcast_packets);
11826 ESTAT_ADD(tx_carrier_sense_errors);
11827 ESTAT_ADD(tx_discards);
11828 ESTAT_ADD(tx_errors);
11829
11830 ESTAT_ADD(dma_writeq_full);
11831 ESTAT_ADD(dma_write_prioq_full);
11832 ESTAT_ADD(rxbds_empty);
11833 ESTAT_ADD(rx_discards);
11834 ESTAT_ADD(rx_errors);
11835 ESTAT_ADD(rx_threshold_hit);
11836
11837 ESTAT_ADD(dma_readq_full);
11838 ESTAT_ADD(dma_read_prioq_full);
11839 ESTAT_ADD(tx_comp_queue_full);
11840
11841 ESTAT_ADD(ring_set_send_prod_index);
11842 ESTAT_ADD(ring_status_update);
11843 ESTAT_ADD(nic_irqs);
11844 ESTAT_ADD(nic_avoided_irqs);
11845 ESTAT_ADD(nic_tx_threshold_hit);
11846
4452d099 11847 ESTAT_ADD(mbuf_lwm_thresh_hit);
1da177e4
LT
11848}
11849
65ec698d 11850static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
1da177e4 11851{
511d2224 11852 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
11853 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11854
1da177e4
LT
11855 stats->rx_packets = old_stats->rx_packets +
11856 get_stat64(&hw_stats->rx_ucast_packets) +
11857 get_stat64(&hw_stats->rx_mcast_packets) +
11858 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 11859
1da177e4
LT
11860 stats->tx_packets = old_stats->tx_packets +
11861 get_stat64(&hw_stats->tx_ucast_packets) +
11862 get_stat64(&hw_stats->tx_mcast_packets) +
11863 get_stat64(&hw_stats->tx_bcast_packets);
11864
11865 stats->rx_bytes = old_stats->rx_bytes +
11866 get_stat64(&hw_stats->rx_octets);
11867 stats->tx_bytes = old_stats->tx_bytes +
11868 get_stat64(&hw_stats->tx_octets);
11869
11870 stats->rx_errors = old_stats->rx_errors +
4f63b877 11871 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
11872 stats->tx_errors = old_stats->tx_errors +
11873 get_stat64(&hw_stats->tx_errors) +
11874 get_stat64(&hw_stats->tx_mac_errors) +
11875 get_stat64(&hw_stats->tx_carrier_sense_errors) +
11876 get_stat64(&hw_stats->tx_discards);
11877
11878 stats->multicast = old_stats->multicast +
11879 get_stat64(&hw_stats->rx_mcast_packets);
11880 stats->collisions = old_stats->collisions +
11881 get_stat64(&hw_stats->tx_collisions);
11882
11883 stats->rx_length_errors = old_stats->rx_length_errors +
11884 get_stat64(&hw_stats->rx_frame_too_long_errors) +
11885 get_stat64(&hw_stats->rx_undersize_packets);
11886
1da177e4
LT
11887 stats->rx_frame_errors = old_stats->rx_frame_errors +
11888 get_stat64(&hw_stats->rx_align_errors);
11889 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
11890 get_stat64(&hw_stats->tx_discards);
11891 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
11892 get_stat64(&hw_stats->tx_carrier_sense_errors);
11893
11894 stats->rx_crc_errors = old_stats->rx_crc_errors +
65ec698d 11895 tg3_calc_crc_errors(tp);
1da177e4 11896
4f63b877
JL
11897 stats->rx_missed_errors = old_stats->rx_missed_errors +
11898 get_stat64(&hw_stats->rx_discards);
11899
b0057c51 11900 stats->rx_dropped = tp->rx_dropped;
48855432 11901 stats->tx_dropped = tp->tx_dropped;
1da177e4
LT
11902}
11903
1da177e4
LT
11904static int tg3_get_regs_len(struct net_device *dev)
11905{
97bd8e49 11906 return TG3_REG_BLK_SIZE;
1da177e4
LT
11907}
11908
11909static void tg3_get_regs(struct net_device *dev,
11910 struct ethtool_regs *regs, void *_p)
11911{
1da177e4 11912 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
11913
11914 regs->version = 0;
11915
97bd8e49 11916 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 11917
80096068 11918 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11919 return;
11920
f47c11ee 11921 tg3_full_lock(tp, 0);
1da177e4 11922
97bd8e49 11923 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 11924
f47c11ee 11925 tg3_full_unlock(tp);
1da177e4
LT
11926}
11927
11928static int tg3_get_eeprom_len(struct net_device *dev)
11929{
11930 struct tg3 *tp = netdev_priv(dev);
11931
11932 return tp->nvram_size;
11933}
11934
1da177e4
LT
11935static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11936{
11937 struct tg3 *tp = netdev_priv(dev);
506724c4 11938 int ret, cpmu_restore = 0;
1da177e4 11939 u8 *pd;
506724c4 11940 u32 i, offset, len, b_offset, b_count, cpmu_val = 0;
a9dc529d 11941 __be32 val;
1da177e4 11942
63c3a66f 11943 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11944 return -EINVAL;
11945
1da177e4
LT
11946 offset = eeprom->offset;
11947 len = eeprom->len;
11948 eeprom->len = 0;
11949
11950 eeprom->magic = TG3_EEPROM_MAGIC;
11951
506724c4
PS
11952 /* Override clock, link aware and link idle modes */
11953 if (tg3_flag(tp, CPMU_PRESENT)) {
11954 cpmu_val = tr32(TG3_CPMU_CTRL);
11955 if (cpmu_val & (CPMU_CTRL_LINK_AWARE_MODE |
11956 CPMU_CTRL_LINK_IDLE_MODE)) {
11957 tw32(TG3_CPMU_CTRL, cpmu_val &
11958 ~(CPMU_CTRL_LINK_AWARE_MODE |
11959 CPMU_CTRL_LINK_IDLE_MODE));
11960 cpmu_restore = 1;
11961 }
11962 }
11963 tg3_override_clk(tp);
11964
1da177e4
LT
11965 if (offset & 3) {
11966 /* adjustments to start on required 4 byte boundary */
11967 b_offset = offset & 3;
11968 b_count = 4 - b_offset;
11969 if (b_count > len) {
11970 /* i.e. offset=1 len=2 */
11971 b_count = len;
11972 }
a9dc529d 11973 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4 11974 if (ret)
506724c4 11975 goto eeprom_done;
be98da6a 11976 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
11977 len -= b_count;
11978 offset += b_count;
c6cdf436 11979 eeprom->len += b_count;
1da177e4
LT
11980 }
11981
25985edc 11982 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
11983 pd = &data[eeprom->len];
11984 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 11985 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4 11986 if (ret) {
506724c4
PS
11987 if (i)
11988 i -= 4;
1da177e4 11989 eeprom->len += i;
506724c4 11990 goto eeprom_done;
1da177e4 11991 }
1da177e4 11992 memcpy(pd + i, &val, 4);
506724c4
PS
11993 if (need_resched()) {
11994 if (signal_pending(current)) {
11995 eeprom->len += i;
11996 ret = -EINTR;
11997 goto eeprom_done;
11998 }
11999 cond_resched();
12000 }
1da177e4
LT
12001 }
12002 eeprom->len += i;
12003
12004 if (len & 3) {
12005 /* read last bytes not ending on 4 byte boundary */
12006 pd = &data[eeprom->len];
12007 b_count = len & 3;
12008 b_offset = offset + len - b_count;
a9dc529d 12009 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4 12010 if (ret)
506724c4 12011 goto eeprom_done;
b9fc7dc5 12012 memcpy(pd, &val, b_count);
1da177e4
LT
12013 eeprom->len += b_count;
12014 }
506724c4
PS
12015 ret = 0;
12016
12017eeprom_done:
12018 /* Restore clock, link aware and link idle modes */
12019 tg3_restore_clk(tp);
12020 if (cpmu_restore)
12021 tw32(TG3_CPMU_CTRL, cpmu_val);
12022
12023 return ret;
1da177e4
LT
12024}
12025
1da177e4
LT
12026static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
12027{
12028 struct tg3 *tp = netdev_priv(dev);
12029 int ret;
b9fc7dc5 12030 u32 offset, len, b_offset, odd_len;
1da177e4 12031 u8 *buf;
e434e041 12032 __be32 start = 0, end;
1da177e4 12033
63c3a66f 12034 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 12035 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
12036 return -EINVAL;
12037
12038 offset = eeprom->offset;
12039 len = eeprom->len;
12040
12041 if ((b_offset = (offset & 3))) {
12042 /* adjustments to start on required 4 byte boundary */
a9dc529d 12043 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
12044 if (ret)
12045 return ret;
1da177e4
LT
12046 len += b_offset;
12047 offset &= ~3;
1c8594b4
MC
12048 if (len < 4)
12049 len = 4;
1da177e4
LT
12050 }
12051
12052 odd_len = 0;
1c8594b4 12053 if (len & 3) {
1da177e4
LT
12054 /* adjustments to end on required 4 byte boundary */
12055 odd_len = 1;
12056 len = (len + 3) & ~3;
a9dc529d 12057 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
12058 if (ret)
12059 return ret;
1da177e4
LT
12060 }
12061
12062 buf = data;
12063 if (b_offset || odd_len) {
12064 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 12065 if (!buf)
1da177e4
LT
12066 return -ENOMEM;
12067 if (b_offset)
12068 memcpy(buf, &start, 4);
12069 if (odd_len)
12070 memcpy(buf+len-4, &end, 4);
12071 memcpy(buf + b_offset, data, eeprom->len);
12072 }
12073
12074 ret = tg3_nvram_write_block(tp, offset, len, buf);
12075
12076 if (buf != data)
12077 kfree(buf);
12078
12079 return ret;
12080}
12081
12082static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
12083{
b02fd9e3
MC
12084 struct tg3 *tp = netdev_priv(dev);
12085
63c3a66f 12086 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 12087 struct phy_device *phydev;
f07e9af3 12088 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 12089 return -EAGAIN;
7f854420 12090 phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
3f0e3ad7 12091 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 12092 }
6aa20a22 12093
1da177e4
LT
12094 cmd->supported = (SUPPORTED_Autoneg);
12095
f07e9af3 12096 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
12097 cmd->supported |= (SUPPORTED_1000baseT_Half |
12098 SUPPORTED_1000baseT_Full);
12099
f07e9af3 12100 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
12101 cmd->supported |= (SUPPORTED_100baseT_Half |
12102 SUPPORTED_100baseT_Full |
12103 SUPPORTED_10baseT_Half |
12104 SUPPORTED_10baseT_Full |
3bebab59 12105 SUPPORTED_TP);
ef348144
KK
12106 cmd->port = PORT_TP;
12107 } else {
1da177e4 12108 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
12109 cmd->port = PORT_FIBRE;
12110 }
6aa20a22 12111
1da177e4 12112 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
12113 if (tg3_flag(tp, PAUSE_AUTONEG)) {
12114 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
12115 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
12116 cmd->advertising |= ADVERTISED_Pause;
12117 } else {
12118 cmd->advertising |= ADVERTISED_Pause |
12119 ADVERTISED_Asym_Pause;
12120 }
12121 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
12122 cmd->advertising |= ADVERTISED_Asym_Pause;
12123 }
12124 }
f4a46d1f 12125 if (netif_running(dev) && tp->link_up) {
70739497 12126 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 12127 cmd->duplex = tp->link_config.active_duplex;
859edb26 12128 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
12129 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
12130 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
12131 cmd->eth_tp_mdix = ETH_TP_MDI_X;
12132 else
12133 cmd->eth_tp_mdix = ETH_TP_MDI;
12134 }
64c22182 12135 } else {
e740522e
MC
12136 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
12137 cmd->duplex = DUPLEX_UNKNOWN;
e348c5e7 12138 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 12139 }
882e9793 12140 cmd->phy_address = tp->phy_addr;
7e5856bd 12141 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
12142 cmd->autoneg = tp->link_config.autoneg;
12143 cmd->maxtxpkt = 0;
12144 cmd->maxrxpkt = 0;
12145 return 0;
12146}
6aa20a22 12147
1da177e4
LT
12148static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
12149{
12150 struct tg3 *tp = netdev_priv(dev);
25db0338 12151 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 12152
63c3a66f 12153 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 12154 struct phy_device *phydev;
f07e9af3 12155 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 12156 return -EAGAIN;
7f854420 12157 phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
3f0e3ad7 12158 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
12159 }
12160
7e5856bd
MC
12161 if (cmd->autoneg != AUTONEG_ENABLE &&
12162 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 12163 return -EINVAL;
7e5856bd
MC
12164
12165 if (cmd->autoneg == AUTONEG_DISABLE &&
12166 cmd->duplex != DUPLEX_FULL &&
12167 cmd->duplex != DUPLEX_HALF)
37ff238d 12168 return -EINVAL;
1da177e4 12169
7e5856bd
MC
12170 if (cmd->autoneg == AUTONEG_ENABLE) {
12171 u32 mask = ADVERTISED_Autoneg |
12172 ADVERTISED_Pause |
12173 ADVERTISED_Asym_Pause;
12174
f07e9af3 12175 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
12176 mask |= ADVERTISED_1000baseT_Half |
12177 ADVERTISED_1000baseT_Full;
12178
f07e9af3 12179 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
12180 mask |= ADVERTISED_100baseT_Half |
12181 ADVERTISED_100baseT_Full |
12182 ADVERTISED_10baseT_Half |
12183 ADVERTISED_10baseT_Full |
12184 ADVERTISED_TP;
12185 else
12186 mask |= ADVERTISED_FIBRE;
12187
12188 if (cmd->advertising & ~mask)
12189 return -EINVAL;
12190
12191 mask &= (ADVERTISED_1000baseT_Half |
12192 ADVERTISED_1000baseT_Full |
12193 ADVERTISED_100baseT_Half |
12194 ADVERTISED_100baseT_Full |
12195 ADVERTISED_10baseT_Half |
12196 ADVERTISED_10baseT_Full);
12197
12198 cmd->advertising &= mask;
12199 } else {
f07e9af3 12200 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 12201 if (speed != SPEED_1000)
7e5856bd
MC
12202 return -EINVAL;
12203
12204 if (cmd->duplex != DUPLEX_FULL)
12205 return -EINVAL;
12206 } else {
25db0338
DD
12207 if (speed != SPEED_100 &&
12208 speed != SPEED_10)
7e5856bd
MC
12209 return -EINVAL;
12210 }
12211 }
12212
f47c11ee 12213 tg3_full_lock(tp, 0);
1da177e4
LT
12214
12215 tp->link_config.autoneg = cmd->autoneg;
12216 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
12217 tp->link_config.advertising = (cmd->advertising |
12218 ADVERTISED_Autoneg);
e740522e
MC
12219 tp->link_config.speed = SPEED_UNKNOWN;
12220 tp->link_config.duplex = DUPLEX_UNKNOWN;
1da177e4
LT
12221 } else {
12222 tp->link_config.advertising = 0;
25db0338 12223 tp->link_config.speed = speed;
1da177e4 12224 tp->link_config.duplex = cmd->duplex;
b02fd9e3 12225 }
6aa20a22 12226
fdad8de4
NS
12227 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
12228
ce20f161
NS
12229 tg3_warn_mgmt_link_flap(tp);
12230
1da177e4 12231 if (netif_running(dev))
953c96e0 12232 tg3_setup_phy(tp, true);
1da177e4 12233
f47c11ee 12234 tg3_full_unlock(tp);
6aa20a22 12235
1da177e4
LT
12236 return 0;
12237}
6aa20a22 12238
1da177e4
LT
12239static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
12240{
12241 struct tg3 *tp = netdev_priv(dev);
6aa20a22 12242
68aad78c
RJ
12243 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
12244 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
12245 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
12246 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 12247}
6aa20a22 12248
1da177e4
LT
12249static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
12250{
12251 struct tg3 *tp = netdev_priv(dev);
6aa20a22 12252
63c3a66f 12253 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
12254 wol->supported = WAKE_MAGIC;
12255 else
12256 wol->supported = 0;
1da177e4 12257 wol->wolopts = 0;
63c3a66f 12258 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
12259 wol->wolopts = WAKE_MAGIC;
12260 memset(&wol->sopass, 0, sizeof(wol->sopass));
12261}
6aa20a22 12262
1da177e4
LT
12263static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
12264{
12265 struct tg3 *tp = netdev_priv(dev);
12dac075 12266 struct device *dp = &tp->pdev->dev;
6aa20a22 12267
1da177e4
LT
12268 if (wol->wolopts & ~WAKE_MAGIC)
12269 return -EINVAL;
12270 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 12271 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 12272 return -EINVAL;
6aa20a22 12273
f2dc0d18
RW
12274 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
12275
f2dc0d18 12276 if (device_may_wakeup(dp))
63c3a66f 12277 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 12278 else
63c3a66f 12279 tg3_flag_clear(tp, WOL_ENABLE);
6aa20a22 12280
1da177e4
LT
12281 return 0;
12282}
6aa20a22 12283
1da177e4
LT
12284static u32 tg3_get_msglevel(struct net_device *dev)
12285{
12286 struct tg3 *tp = netdev_priv(dev);
12287 return tp->msg_enable;
12288}
6aa20a22 12289
1da177e4
LT
12290static void tg3_set_msglevel(struct net_device *dev, u32 value)
12291{
12292 struct tg3 *tp = netdev_priv(dev);
12293 tp->msg_enable = value;
12294}
6aa20a22 12295
1da177e4
LT
12296static int tg3_nway_reset(struct net_device *dev)
12297{
12298 struct tg3 *tp = netdev_priv(dev);
1da177e4 12299 int r;
6aa20a22 12300
1da177e4
LT
12301 if (!netif_running(dev))
12302 return -EAGAIN;
12303
f07e9af3 12304 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
12305 return -EINVAL;
12306
ce20f161
NS
12307 tg3_warn_mgmt_link_flap(tp);
12308
63c3a66f 12309 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 12310 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 12311 return -EAGAIN;
7f854420 12312 r = phy_start_aneg(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
b02fd9e3
MC
12313 } else {
12314 u32 bmcr;
12315
12316 spin_lock_bh(&tp->lock);
12317 r = -EINVAL;
12318 tg3_readphy(tp, MII_BMCR, &bmcr);
12319 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
12320 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 12321 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
12322 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
12323 BMCR_ANENABLE);
12324 r = 0;
12325 }
12326 spin_unlock_bh(&tp->lock);
1da177e4 12327 }
6aa20a22 12328
1da177e4
LT
12329 return r;
12330}
6aa20a22 12331
1da177e4
LT
12332static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
12333{
12334 struct tg3 *tp = netdev_priv(dev);
6aa20a22 12335
2c49a44d 12336 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 12337 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 12338 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
12339 else
12340 ering->rx_jumbo_max_pending = 0;
12341
12342 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
12343
12344 ering->rx_pending = tp->rx_pending;
63c3a66f 12345 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
12346 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
12347 else
12348 ering->rx_jumbo_pending = 0;
12349
f3f3f27e 12350 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 12351}
6aa20a22 12352
1da177e4
LT
12353static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
12354{
12355 struct tg3 *tp = netdev_priv(dev);
646c9edd 12356 int i, irq_sync = 0, err = 0;
6aa20a22 12357
2c49a44d
MC
12358 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
12359 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
12360 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
12361 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 12362 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 12363 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 12364 return -EINVAL;
6aa20a22 12365
bbe832c0 12366 if (netif_running(dev)) {
b02fd9e3 12367 tg3_phy_stop(tp);
1da177e4 12368 tg3_netif_stop(tp);
bbe832c0
MC
12369 irq_sync = 1;
12370 }
1da177e4 12371
bbe832c0 12372 tg3_full_lock(tp, irq_sync);
6aa20a22 12373
1da177e4
LT
12374 tp->rx_pending = ering->rx_pending;
12375
63c3a66f 12376 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
12377 tp->rx_pending > 63)
12378 tp->rx_pending = 63;
ba67b510
IV
12379
12380 if (tg3_flag(tp, JUMBO_RING_ENABLE))
12381 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 12382
6fd45cb8 12383 for (i = 0; i < tp->irq_max; i++)
646c9edd 12384 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
12385
12386 if (netif_running(dev)) {
944d980e 12387 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
953c96e0 12388 err = tg3_restart_hw(tp, false);
b9ec6c1b
MC
12389 if (!err)
12390 tg3_netif_start(tp);
1da177e4
LT
12391 }
12392
f47c11ee 12393 tg3_full_unlock(tp);
6aa20a22 12394
b02fd9e3
MC
12395 if (irq_sync && !err)
12396 tg3_phy_start(tp);
12397
b9ec6c1b 12398 return err;
1da177e4 12399}
6aa20a22 12400
1da177e4
LT
12401static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12402{
12403 struct tg3 *tp = netdev_priv(dev);
6aa20a22 12404
63c3a66f 12405 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 12406
4a2db503 12407 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
12408 epause->rx_pause = 1;
12409 else
12410 epause->rx_pause = 0;
12411
4a2db503 12412 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
12413 epause->tx_pause = 1;
12414 else
12415 epause->tx_pause = 0;
1da177e4 12416}
6aa20a22 12417
1da177e4
LT
12418static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12419{
12420 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 12421 int err = 0;
6aa20a22 12422
ce20f161
NS
12423 if (tp->link_config.autoneg == AUTONEG_ENABLE)
12424 tg3_warn_mgmt_link_flap(tp);
12425
63c3a66f 12426 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
12427 u32 newadv;
12428 struct phy_device *phydev;
1da177e4 12429
7f854420 12430 phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
f47c11ee 12431
2712168f
MC
12432 if (!(phydev->supported & SUPPORTED_Pause) ||
12433 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 12434 (epause->rx_pause != epause->tx_pause)))
2712168f 12435 return -EINVAL;
1da177e4 12436
2712168f
MC
12437 tp->link_config.flowctrl = 0;
12438 if (epause->rx_pause) {
12439 tp->link_config.flowctrl |= FLOW_CTRL_RX;
12440
12441 if (epause->tx_pause) {
12442 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12443 newadv = ADVERTISED_Pause;
b02fd9e3 12444 } else
2712168f
MC
12445 newadv = ADVERTISED_Pause |
12446 ADVERTISED_Asym_Pause;
12447 } else if (epause->tx_pause) {
12448 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12449 newadv = ADVERTISED_Asym_Pause;
12450 } else
12451 newadv = 0;
12452
12453 if (epause->autoneg)
63c3a66f 12454 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 12455 else
63c3a66f 12456 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 12457
f07e9af3 12458 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
12459 u32 oldadv = phydev->advertising &
12460 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
12461 if (oldadv != newadv) {
12462 phydev->advertising &=
12463 ~(ADVERTISED_Pause |
12464 ADVERTISED_Asym_Pause);
12465 phydev->advertising |= newadv;
12466 if (phydev->autoneg) {
12467 /*
12468 * Always renegotiate the link to
12469 * inform our link partner of our
12470 * flow control settings, even if the
12471 * flow control is forced. Let
12472 * tg3_adjust_link() do the final
12473 * flow control setup.
12474 */
12475 return phy_start_aneg(phydev);
b02fd9e3 12476 }
b02fd9e3 12477 }
b02fd9e3 12478
2712168f 12479 if (!epause->autoneg)
b02fd9e3 12480 tg3_setup_flow_control(tp, 0, 0);
2712168f 12481 } else {
c6700ce2 12482 tp->link_config.advertising &=
2712168f
MC
12483 ~(ADVERTISED_Pause |
12484 ADVERTISED_Asym_Pause);
c6700ce2 12485 tp->link_config.advertising |= newadv;
b02fd9e3
MC
12486 }
12487 } else {
12488 int irq_sync = 0;
12489
12490 if (netif_running(dev)) {
12491 tg3_netif_stop(tp);
12492 irq_sync = 1;
12493 }
12494
12495 tg3_full_lock(tp, irq_sync);
12496
12497 if (epause->autoneg)
63c3a66f 12498 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 12499 else
63c3a66f 12500 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 12501 if (epause->rx_pause)
e18ce346 12502 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 12503 else
e18ce346 12504 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 12505 if (epause->tx_pause)
e18ce346 12506 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 12507 else
e18ce346 12508 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
12509
12510 if (netif_running(dev)) {
12511 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
953c96e0 12512 err = tg3_restart_hw(tp, false);
b02fd9e3
MC
12513 if (!err)
12514 tg3_netif_start(tp);
12515 }
12516
12517 tg3_full_unlock(tp);
12518 }
6aa20a22 12519
fdad8de4
NS
12520 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
12521
b9ec6c1b 12522 return err;
1da177e4 12523}
6aa20a22 12524
de6f31eb 12525static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 12526{
b9f2c044
JG
12527 switch (sset) {
12528 case ETH_SS_TEST:
12529 return TG3_NUM_TEST;
12530 case ETH_SS_STATS:
12531 return TG3_NUM_STATS;
12532 default:
12533 return -EOPNOTSUPP;
12534 }
4cafd3f5
MC
12535}
12536
90415477
MC
12537static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
12538 u32 *rules __always_unused)
12539{
12540 struct tg3 *tp = netdev_priv(dev);
12541
12542 if (!tg3_flag(tp, SUPPORT_MSIX))
12543 return -EOPNOTSUPP;
12544
12545 switch (info->cmd) {
12546 case ETHTOOL_GRXRINGS:
12547 if (netif_running(tp->dev))
9102426a 12548 info->data = tp->rxq_cnt;
90415477
MC
12549 else {
12550 info->data = num_online_cpus();
9102426a
MC
12551 if (info->data > TG3_RSS_MAX_NUM_QS)
12552 info->data = TG3_RSS_MAX_NUM_QS;
90415477
MC
12553 }
12554
12555 /* The first interrupt vector only
12556 * handles link interrupts.
12557 */
12558 info->data -= 1;
12559 return 0;
12560
12561 default:
12562 return -EOPNOTSUPP;
12563 }
12564}
12565
12566static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
12567{
12568 u32 size = 0;
12569 struct tg3 *tp = netdev_priv(dev);
12570
12571 if (tg3_flag(tp, SUPPORT_MSIX))
12572 size = TG3_RSS_INDIR_TBL_SIZE;
12573
12574 return size;
12575}
12576
892311f6 12577static int tg3_get_rxfh(struct net_device *dev, u32 *indir, u8 *key, u8 *hfunc)
90415477
MC
12578{
12579 struct tg3 *tp = netdev_priv(dev);
12580 int i;
12581
892311f6
EP
12582 if (hfunc)
12583 *hfunc = ETH_RSS_HASH_TOP;
12584 if (!indir)
12585 return 0;
12586
90415477
MC
12587 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12588 indir[i] = tp->rss_ind_tbl[i];
12589
12590 return 0;
12591}
12592
892311f6
EP
12593static int tg3_set_rxfh(struct net_device *dev, const u32 *indir, const u8 *key,
12594 const u8 hfunc)
90415477
MC
12595{
12596 struct tg3 *tp = netdev_priv(dev);
12597 size_t i;
12598
892311f6
EP
12599 /* We require at least one supported parameter to be changed and no
12600 * change in any of the unsupported parameters
12601 */
12602 if (key ||
12603 (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
12604 return -EOPNOTSUPP;
12605
12606 if (!indir)
12607 return 0;
12608
90415477
MC
12609 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12610 tp->rss_ind_tbl[i] = indir[i];
12611
12612 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
12613 return 0;
12614
12615 /* It is legal to write the indirection
12616 * table while the device is running.
12617 */
12618 tg3_full_lock(tp, 0);
12619 tg3_rss_write_indir_tbl(tp);
12620 tg3_full_unlock(tp);
12621
12622 return 0;
12623}
12624
0968169c
MC
12625static void tg3_get_channels(struct net_device *dev,
12626 struct ethtool_channels *channel)
12627{
12628 struct tg3 *tp = netdev_priv(dev);
12629 u32 deflt_qs = netif_get_num_default_rss_queues();
12630
12631 channel->max_rx = tp->rxq_max;
12632 channel->max_tx = tp->txq_max;
12633
12634 if (netif_running(dev)) {
12635 channel->rx_count = tp->rxq_cnt;
12636 channel->tx_count = tp->txq_cnt;
12637 } else {
12638 if (tp->rxq_req)
12639 channel->rx_count = tp->rxq_req;
12640 else
12641 channel->rx_count = min(deflt_qs, tp->rxq_max);
12642
12643 if (tp->txq_req)
12644 channel->tx_count = tp->txq_req;
12645 else
12646 channel->tx_count = min(deflt_qs, tp->txq_max);
12647 }
12648}
12649
12650static int tg3_set_channels(struct net_device *dev,
12651 struct ethtool_channels *channel)
12652{
12653 struct tg3 *tp = netdev_priv(dev);
12654
12655 if (!tg3_flag(tp, SUPPORT_MSIX))
12656 return -EOPNOTSUPP;
12657
12658 if (channel->rx_count > tp->rxq_max ||
12659 channel->tx_count > tp->txq_max)
12660 return -EINVAL;
12661
12662 tp->rxq_req = channel->rx_count;
12663 tp->txq_req = channel->tx_count;
12664
12665 if (!netif_running(dev))
12666 return 0;
12667
12668 tg3_stop(tp);
12669
f4a46d1f 12670 tg3_carrier_off(tp);
0968169c 12671
be947307 12672 tg3_start(tp, true, false, false);
0968169c
MC
12673
12674 return 0;
12675}
12676
de6f31eb 12677static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
12678{
12679 switch (stringset) {
12680 case ETH_SS_STATS:
12681 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
12682 break;
4cafd3f5
MC
12683 case ETH_SS_TEST:
12684 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
12685 break;
1da177e4
LT
12686 default:
12687 WARN_ON(1); /* we need a WARN() */
12688 break;
12689 }
12690}
12691
81b8709c 12692static int tg3_set_phys_id(struct net_device *dev,
12693 enum ethtool_phys_id_state state)
4009a93d
MC
12694{
12695 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
12696
12697 if (!netif_running(tp->dev))
12698 return -EAGAIN;
12699
81b8709c 12700 switch (state) {
12701 case ETHTOOL_ID_ACTIVE:
fce55922 12702 return 1; /* cycle on/off once per second */
4009a93d 12703
81b8709c 12704 case ETHTOOL_ID_ON:
12705 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12706 LED_CTRL_1000MBPS_ON |
12707 LED_CTRL_100MBPS_ON |
12708 LED_CTRL_10MBPS_ON |
12709 LED_CTRL_TRAFFIC_OVERRIDE |
12710 LED_CTRL_TRAFFIC_BLINK |
12711 LED_CTRL_TRAFFIC_LED);
12712 break;
6aa20a22 12713
81b8709c 12714 case ETHTOOL_ID_OFF:
12715 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12716 LED_CTRL_TRAFFIC_OVERRIDE);
12717 break;
4009a93d 12718
81b8709c 12719 case ETHTOOL_ID_INACTIVE:
12720 tw32(MAC_LED_CTRL, tp->led_ctrl);
12721 break;
4009a93d 12722 }
81b8709c 12723
4009a93d
MC
12724 return 0;
12725}
12726
de6f31eb 12727static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
12728 struct ethtool_stats *estats, u64 *tmp_stats)
12729{
12730 struct tg3 *tp = netdev_priv(dev);
0e6c9da3 12731
b546e46f
MC
12732 if (tp->hw_stats)
12733 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
12734 else
12735 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
1da177e4
LT
12736}
12737
535a490e 12738static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
12739{
12740 int i;
12741 __be32 *buf;
12742 u32 offset = 0, len = 0;
12743 u32 magic, val;
12744
63c3a66f 12745 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
12746 return NULL;
12747
12748 if (magic == TG3_EEPROM_MAGIC) {
12749 for (offset = TG3_NVM_DIR_START;
12750 offset < TG3_NVM_DIR_END;
12751 offset += TG3_NVM_DIRENT_SIZE) {
12752 if (tg3_nvram_read(tp, offset, &val))
12753 return NULL;
12754
12755 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
12756 TG3_NVM_DIRTYPE_EXTVPD)
12757 break;
12758 }
12759
12760 if (offset != TG3_NVM_DIR_END) {
12761 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
12762 if (tg3_nvram_read(tp, offset + 4, &offset))
12763 return NULL;
12764
12765 offset = tg3_nvram_logical_addr(tp, offset);
12766 }
12767 }
12768
12769 if (!offset || !len) {
12770 offset = TG3_NVM_VPD_OFF;
12771 len = TG3_NVM_VPD_LEN;
12772 }
12773
12774 buf = kmalloc(len, GFP_KERNEL);
12775 if (buf == NULL)
12776 return NULL;
12777
12778 if (magic == TG3_EEPROM_MAGIC) {
12779 for (i = 0; i < len; i += 4) {
12780 /* The data is in little-endian format in NVRAM.
12781 * Use the big-endian read routines to preserve
12782 * the byte order as it exists in NVRAM.
12783 */
12784 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
12785 goto error;
12786 }
12787 } else {
12788 u8 *ptr;
12789 ssize_t cnt;
12790 unsigned int pos = 0;
12791
12792 ptr = (u8 *)&buf[0];
12793 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
12794 cnt = pci_read_vpd(tp->pdev, pos,
12795 len - pos, ptr);
12796 if (cnt == -ETIMEDOUT || cnt == -EINTR)
12797 cnt = 0;
12798 else if (cnt < 0)
12799 goto error;
12800 }
12801 if (pos != len)
12802 goto error;
12803 }
12804
535a490e
MC
12805 *vpdlen = len;
12806
c3e94500
MC
12807 return buf;
12808
12809error:
12810 kfree(buf);
12811 return NULL;
12812}
12813
566f86ad 12814#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
12815#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
12816#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
12817#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
12818#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
12819#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 12820#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
12821#define NVRAM_SELFBOOT_HW_SIZE 0x20
12822#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
12823
12824static int tg3_test_nvram(struct tg3 *tp)
12825{
535a490e 12826 u32 csum, magic, len;
a9dc529d 12827 __be32 *buf;
ab0049b4 12828 int i, j, k, err = 0, size;
566f86ad 12829
63c3a66f 12830 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
12831 return 0;
12832
e4f34110 12833 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
12834 return -EIO;
12835
1b27777a
MC
12836 if (magic == TG3_EEPROM_MAGIC)
12837 size = NVRAM_TEST_SIZE;
b16250e3 12838 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
12839 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
12840 TG3_EEPROM_SB_FORMAT_1) {
12841 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
12842 case TG3_EEPROM_SB_REVISION_0:
12843 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
12844 break;
12845 case TG3_EEPROM_SB_REVISION_2:
12846 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
12847 break;
12848 case TG3_EEPROM_SB_REVISION_3:
12849 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
12850 break;
727a6d9f
MC
12851 case TG3_EEPROM_SB_REVISION_4:
12852 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
12853 break;
12854 case TG3_EEPROM_SB_REVISION_5:
12855 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
12856 break;
12857 case TG3_EEPROM_SB_REVISION_6:
12858 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
12859 break;
a5767dec 12860 default:
727a6d9f 12861 return -EIO;
a5767dec
MC
12862 }
12863 } else
1b27777a 12864 return 0;
b16250e3
MC
12865 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12866 size = NVRAM_SELFBOOT_HW_SIZE;
12867 else
1b27777a
MC
12868 return -EIO;
12869
12870 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
12871 if (buf == NULL)
12872 return -ENOMEM;
12873
1b27777a
MC
12874 err = -EIO;
12875 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
12876 err = tg3_nvram_read_be32(tp, i, &buf[j]);
12877 if (err)
566f86ad 12878 break;
566f86ad 12879 }
1b27777a 12880 if (i < size)
566f86ad
MC
12881 goto out;
12882
1b27777a 12883 /* Selfboot format */
a9dc529d 12884 magic = be32_to_cpu(buf[0]);
b9fc7dc5 12885 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 12886 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
12887 u8 *buf8 = (u8 *) buf, csum8 = 0;
12888
b9fc7dc5 12889 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
12890 TG3_EEPROM_SB_REVISION_2) {
12891 /* For rev 2, the csum doesn't include the MBA. */
12892 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
12893 csum8 += buf8[i];
12894 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
12895 csum8 += buf8[i];
12896 } else {
12897 for (i = 0; i < size; i++)
12898 csum8 += buf8[i];
12899 }
1b27777a 12900
ad96b485
AB
12901 if (csum8 == 0) {
12902 err = 0;
12903 goto out;
12904 }
12905
12906 err = -EIO;
12907 goto out;
1b27777a 12908 }
566f86ad 12909
b9fc7dc5 12910 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
12911 TG3_EEPROM_MAGIC_HW) {
12912 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 12913 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 12914 u8 *buf8 = (u8 *) buf;
b16250e3
MC
12915
12916 /* Separate the parity bits and the data bytes. */
12917 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
12918 if ((i == 0) || (i == 8)) {
12919 int l;
12920 u8 msk;
12921
12922 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
12923 parity[k++] = buf8[i] & msk;
12924 i++;
859a5887 12925 } else if (i == 16) {
b16250e3
MC
12926 int l;
12927 u8 msk;
12928
12929 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
12930 parity[k++] = buf8[i] & msk;
12931 i++;
12932
12933 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
12934 parity[k++] = buf8[i] & msk;
12935 i++;
12936 }
12937 data[j++] = buf8[i];
12938 }
12939
12940 err = -EIO;
12941 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
12942 u8 hw8 = hweight8(data[i]);
12943
12944 if ((hw8 & 0x1) && parity[i])
12945 goto out;
12946 else if (!(hw8 & 0x1) && !parity[i])
12947 goto out;
12948 }
12949 err = 0;
12950 goto out;
12951 }
12952
01c3a392
MC
12953 err = -EIO;
12954
566f86ad
MC
12955 /* Bootstrap checksum at offset 0x10 */
12956 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 12957 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
12958 goto out;
12959
12960 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
12961 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 12962 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 12963 goto out;
566f86ad 12964
c3e94500
MC
12965 kfree(buf);
12966
535a490e 12967 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
12968 if (!buf)
12969 return -ENOMEM;
d4894f3e 12970
535a490e 12971 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
12972 if (i > 0) {
12973 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
12974 if (j < 0)
12975 goto out;
12976
535a490e 12977 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
12978 goto out;
12979
12980 i += PCI_VPD_LRDT_TAG_SIZE;
12981 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
12982 PCI_VPD_RO_KEYWORD_CHKSUM);
12983 if (j > 0) {
12984 u8 csum8 = 0;
12985
12986 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12987
12988 for (i = 0; i <= j; i++)
12989 csum8 += ((u8 *)buf)[i];
12990
12991 if (csum8)
12992 goto out;
12993 }
12994 }
12995
566f86ad
MC
12996 err = 0;
12997
12998out:
12999 kfree(buf);
13000 return err;
13001}
13002
ca43007a
MC
13003#define TG3_SERDES_TIMEOUT_SEC 2
13004#define TG3_COPPER_TIMEOUT_SEC 6
13005
13006static int tg3_test_link(struct tg3 *tp)
13007{
13008 int i, max;
13009
13010 if (!netif_running(tp->dev))
13011 return -ENODEV;
13012
f07e9af3 13013 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
13014 max = TG3_SERDES_TIMEOUT_SEC;
13015 else
13016 max = TG3_COPPER_TIMEOUT_SEC;
13017
13018 for (i = 0; i < max; i++) {
f4a46d1f 13019 if (tp->link_up)
ca43007a
MC
13020 return 0;
13021
13022 if (msleep_interruptible(1000))
13023 break;
13024 }
13025
13026 return -EIO;
13027}
13028
a71116d1 13029/* Only test the commonly used registers */
30ca3e37 13030static int tg3_test_registers(struct tg3 *tp)
a71116d1 13031{
b16250e3 13032 int i, is_5705, is_5750;
a71116d1
MC
13033 u32 offset, read_mask, write_mask, val, save_val, read_val;
13034 static struct {
13035 u16 offset;
13036 u16 flags;
13037#define TG3_FL_5705 0x1
13038#define TG3_FL_NOT_5705 0x2
13039#define TG3_FL_NOT_5788 0x4
b16250e3 13040#define TG3_FL_NOT_5750 0x8
a71116d1
MC
13041 u32 read_mask;
13042 u32 write_mask;
13043 } reg_tbl[] = {
13044 /* MAC Control Registers */
13045 { MAC_MODE, TG3_FL_NOT_5705,
13046 0x00000000, 0x00ef6f8c },
13047 { MAC_MODE, TG3_FL_5705,
13048 0x00000000, 0x01ef6b8c },
13049 { MAC_STATUS, TG3_FL_NOT_5705,
13050 0x03800107, 0x00000000 },
13051 { MAC_STATUS, TG3_FL_5705,
13052 0x03800100, 0x00000000 },
13053 { MAC_ADDR_0_HIGH, 0x0000,
13054 0x00000000, 0x0000ffff },
13055 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 13056 0x00000000, 0xffffffff },
a71116d1
MC
13057 { MAC_RX_MTU_SIZE, 0x0000,
13058 0x00000000, 0x0000ffff },
13059 { MAC_TX_MODE, 0x0000,
13060 0x00000000, 0x00000070 },
13061 { MAC_TX_LENGTHS, 0x0000,
13062 0x00000000, 0x00003fff },
13063 { MAC_RX_MODE, TG3_FL_NOT_5705,
13064 0x00000000, 0x000007fc },
13065 { MAC_RX_MODE, TG3_FL_5705,
13066 0x00000000, 0x000007dc },
13067 { MAC_HASH_REG_0, 0x0000,
13068 0x00000000, 0xffffffff },
13069 { MAC_HASH_REG_1, 0x0000,
13070 0x00000000, 0xffffffff },
13071 { MAC_HASH_REG_2, 0x0000,
13072 0x00000000, 0xffffffff },
13073 { MAC_HASH_REG_3, 0x0000,
13074 0x00000000, 0xffffffff },
13075
13076 /* Receive Data and Receive BD Initiator Control Registers. */
13077 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
13078 0x00000000, 0xffffffff },
13079 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
13080 0x00000000, 0xffffffff },
13081 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
13082 0x00000000, 0x00000003 },
13083 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
13084 0x00000000, 0xffffffff },
13085 { RCVDBDI_STD_BD+0, 0x0000,
13086 0x00000000, 0xffffffff },
13087 { RCVDBDI_STD_BD+4, 0x0000,
13088 0x00000000, 0xffffffff },
13089 { RCVDBDI_STD_BD+8, 0x0000,
13090 0x00000000, 0xffff0002 },
13091 { RCVDBDI_STD_BD+0xc, 0x0000,
13092 0x00000000, 0xffffffff },
6aa20a22 13093
a71116d1
MC
13094 /* Receive BD Initiator Control Registers. */
13095 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
13096 0x00000000, 0xffffffff },
13097 { RCVBDI_STD_THRESH, TG3_FL_5705,
13098 0x00000000, 0x000003ff },
13099 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
13100 0x00000000, 0xffffffff },
6aa20a22 13101
a71116d1
MC
13102 /* Host Coalescing Control Registers. */
13103 { HOSTCC_MODE, TG3_FL_NOT_5705,
13104 0x00000000, 0x00000004 },
13105 { HOSTCC_MODE, TG3_FL_5705,
13106 0x00000000, 0x000000f6 },
13107 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
13108 0x00000000, 0xffffffff },
13109 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
13110 0x00000000, 0x000003ff },
13111 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
13112 0x00000000, 0xffffffff },
13113 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
13114 0x00000000, 0x000003ff },
13115 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
13116 0x00000000, 0xffffffff },
13117 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
13118 0x00000000, 0x000000ff },
13119 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
13120 0x00000000, 0xffffffff },
13121 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
13122 0x00000000, 0x000000ff },
13123 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
13124 0x00000000, 0xffffffff },
13125 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
13126 0x00000000, 0xffffffff },
13127 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
13128 0x00000000, 0xffffffff },
13129 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
13130 0x00000000, 0x000000ff },
13131 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
13132 0x00000000, 0xffffffff },
13133 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
13134 0x00000000, 0x000000ff },
13135 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
13136 0x00000000, 0xffffffff },
13137 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
13138 0x00000000, 0xffffffff },
13139 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
13140 0x00000000, 0xffffffff },
13141 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
13142 0x00000000, 0xffffffff },
13143 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
13144 0x00000000, 0xffffffff },
13145 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
13146 0xffffffff, 0x00000000 },
13147 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
13148 0xffffffff, 0x00000000 },
13149
13150 /* Buffer Manager Control Registers. */
b16250e3 13151 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 13152 0x00000000, 0x007fff80 },
b16250e3 13153 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
13154 0x00000000, 0x007fffff },
13155 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
13156 0x00000000, 0x0000003f },
13157 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
13158 0x00000000, 0x000001ff },
13159 { BUFMGR_MB_HIGH_WATER, 0x0000,
13160 0x00000000, 0x000001ff },
13161 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
13162 0xffffffff, 0x00000000 },
13163 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
13164 0xffffffff, 0x00000000 },
6aa20a22 13165
a71116d1
MC
13166 /* Mailbox Registers */
13167 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
13168 0x00000000, 0x000001ff },
13169 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
13170 0x00000000, 0x000001ff },
13171 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
13172 0x00000000, 0x000007ff },
13173 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
13174 0x00000000, 0x000001ff },
13175
13176 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
13177 };
13178
b16250e3 13179 is_5705 = is_5750 = 0;
63c3a66f 13180 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 13181 is_5705 = 1;
63c3a66f 13182 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
13183 is_5750 = 1;
13184 }
a71116d1
MC
13185
13186 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
13187 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
13188 continue;
13189
13190 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
13191 continue;
13192
63c3a66f 13193 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
13194 (reg_tbl[i].flags & TG3_FL_NOT_5788))
13195 continue;
13196
b16250e3
MC
13197 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
13198 continue;
13199
a71116d1
MC
13200 offset = (u32) reg_tbl[i].offset;
13201 read_mask = reg_tbl[i].read_mask;
13202 write_mask = reg_tbl[i].write_mask;
13203
13204 /* Save the original register content */
13205 save_val = tr32(offset);
13206
13207 /* Determine the read-only value. */
13208 read_val = save_val & read_mask;
13209
13210 /* Write zero to the register, then make sure the read-only bits
13211 * are not changed and the read/write bits are all zeros.
13212 */
13213 tw32(offset, 0);
13214
13215 val = tr32(offset);
13216
13217 /* Test the read-only and read/write bits. */
13218 if (((val & read_mask) != read_val) || (val & write_mask))
13219 goto out;
13220
13221 /* Write ones to all the bits defined by RdMask and WrMask, then
13222 * make sure the read-only bits are not changed and the
13223 * read/write bits are all ones.
13224 */
13225 tw32(offset, read_mask | write_mask);
13226
13227 val = tr32(offset);
13228
13229 /* Test the read-only bits. */
13230 if ((val & read_mask) != read_val)
13231 goto out;
13232
13233 /* Test the read/write bits. */
13234 if ((val & write_mask) != write_mask)
13235 goto out;
13236
13237 tw32(offset, save_val);
13238 }
13239
13240 return 0;
13241
13242out:
9f88f29f 13243 if (netif_msg_hw(tp))
2445e461
MC
13244 netdev_err(tp->dev,
13245 "Register test failed at offset %x\n", offset);
a71116d1
MC
13246 tw32(offset, save_val);
13247 return -EIO;
13248}
13249
7942e1db
MC
13250static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
13251{
f71e1309 13252 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
13253 int i;
13254 u32 j;
13255
e9edda69 13256 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
13257 for (j = 0; j < len; j += 4) {
13258 u32 val;
13259
13260 tg3_write_mem(tp, offset + j, test_pattern[i]);
13261 tg3_read_mem(tp, offset + j, &val);
13262 if (val != test_pattern[i])
13263 return -EIO;
13264 }
13265 }
13266 return 0;
13267}
13268
13269static int tg3_test_memory(struct tg3 *tp)
13270{
13271 static struct mem_entry {
13272 u32 offset;
13273 u32 len;
13274 } mem_tbl_570x[] = {
38690194 13275 { 0x00000000, 0x00b50},
7942e1db
MC
13276 { 0x00002000, 0x1c000},
13277 { 0xffffffff, 0x00000}
13278 }, mem_tbl_5705[] = {
13279 { 0x00000100, 0x0000c},
13280 { 0x00000200, 0x00008},
7942e1db
MC
13281 { 0x00004000, 0x00800},
13282 { 0x00006000, 0x01000},
13283 { 0x00008000, 0x02000},
13284 { 0x00010000, 0x0e000},
13285 { 0xffffffff, 0x00000}
79f4d13a
MC
13286 }, mem_tbl_5755[] = {
13287 { 0x00000200, 0x00008},
13288 { 0x00004000, 0x00800},
13289 { 0x00006000, 0x00800},
13290 { 0x00008000, 0x02000},
13291 { 0x00010000, 0x0c000},
13292 { 0xffffffff, 0x00000}
b16250e3
MC
13293 }, mem_tbl_5906[] = {
13294 { 0x00000200, 0x00008},
13295 { 0x00004000, 0x00400},
13296 { 0x00006000, 0x00400},
13297 { 0x00008000, 0x01000},
13298 { 0x00010000, 0x01000},
13299 { 0xffffffff, 0x00000}
8b5a6c42
MC
13300 }, mem_tbl_5717[] = {
13301 { 0x00000200, 0x00008},
13302 { 0x00010000, 0x0a000},
13303 { 0x00020000, 0x13c00},
13304 { 0xffffffff, 0x00000}
13305 }, mem_tbl_57765[] = {
13306 { 0x00000200, 0x00008},
13307 { 0x00004000, 0x00800},
13308 { 0x00006000, 0x09800},
13309 { 0x00010000, 0x0a000},
13310 { 0xffffffff, 0x00000}
7942e1db
MC
13311 };
13312 struct mem_entry *mem_tbl;
13313 int err = 0;
13314 int i;
13315
63c3a66f 13316 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 13317 mem_tbl = mem_tbl_5717;
c65a17f4 13318 else if (tg3_flag(tp, 57765_CLASS) ||
4153577a 13319 tg3_asic_rev(tp) == ASIC_REV_5762)
8b5a6c42 13320 mem_tbl = mem_tbl_57765;
63c3a66f 13321 else if (tg3_flag(tp, 5755_PLUS))
321d32a0 13322 mem_tbl = mem_tbl_5755;
4153577a 13323 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
321d32a0 13324 mem_tbl = mem_tbl_5906;
63c3a66f 13325 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
13326 mem_tbl = mem_tbl_5705;
13327 else
7942e1db
MC
13328 mem_tbl = mem_tbl_570x;
13329
13330 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
13331 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
13332 if (err)
7942e1db
MC
13333 break;
13334 }
6aa20a22 13335
7942e1db
MC
13336 return err;
13337}
13338
bb158d69
MC
13339#define TG3_TSO_MSS 500
13340
13341#define TG3_TSO_IP_HDR_LEN 20
13342#define TG3_TSO_TCP_HDR_LEN 20
13343#define TG3_TSO_TCP_OPT_LEN 12
13344
13345static const u8 tg3_tso_header[] = {
133460x08, 0x00,
133470x45, 0x00, 0x00, 0x00,
133480x00, 0x00, 0x40, 0x00,
133490x40, 0x06, 0x00, 0x00,
133500x0a, 0x00, 0x00, 0x01,
133510x0a, 0x00, 0x00, 0x02,
133520x0d, 0x00, 0xe0, 0x00,
133530x00, 0x00, 0x01, 0x00,
133540x00, 0x00, 0x02, 0x00,
133550x80, 0x10, 0x10, 0x00,
133560x14, 0x09, 0x00, 0x00,
133570x01, 0x01, 0x08, 0x0a,
133580x11, 0x11, 0x11, 0x11,
133590x11, 0x11, 0x11, 0x11,
13360};
9f40dead 13361
28a45957 13362static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 13363{
5e5a7f37 13364 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 13365 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 13366 u32 budget;
9205fd9c
ED
13367 struct sk_buff *skb;
13368 u8 *tx_data, *rx_data;
c76949a6
MC
13369 dma_addr_t map;
13370 int num_pkts, tx_len, rx_len, i, err;
13371 struct tg3_rx_buffer_desc *desc;
898a56f8 13372 struct tg3_napi *tnapi, *rnapi;
8fea32b9 13373 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 13374
c8873405
MC
13375 tnapi = &tp->napi[0];
13376 rnapi = &tp->napi[0];
0c1d0e2b 13377 if (tp->irq_cnt > 1) {
63c3a66f 13378 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 13379 rnapi = &tp->napi[1];
63c3a66f 13380 if (tg3_flag(tp, ENABLE_TSS))
c8873405 13381 tnapi = &tp->napi[1];
0c1d0e2b 13382 }
fd2ce37f 13383 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 13384
c76949a6
MC
13385 err = -EIO;
13386
4852a861 13387 tx_len = pktsz;
a20e9c62 13388 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
13389 if (!skb)
13390 return -ENOMEM;
13391
c76949a6 13392 tx_data = skb_put(skb, tx_len);
d458cdf7
JP
13393 memcpy(tx_data, tp->dev->dev_addr, ETH_ALEN);
13394 memset(tx_data + ETH_ALEN, 0x0, 8);
c76949a6 13395
4852a861 13396 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 13397
28a45957 13398 if (tso_loopback) {
bb158d69
MC
13399 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
13400
13401 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
13402 TG3_TSO_TCP_OPT_LEN;
13403
13404 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
13405 sizeof(tg3_tso_header));
13406 mss = TG3_TSO_MSS;
13407
13408 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
13409 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
13410
13411 /* Set the total length field in the IP header */
13412 iph->tot_len = htons((u16)(mss + hdr_len));
13413
13414 base_flags = (TXD_FLAG_CPU_PRE_DMA |
13415 TXD_FLAG_CPU_POST_DMA);
13416
63c3a66f
JP
13417 if (tg3_flag(tp, HW_TSO_1) ||
13418 tg3_flag(tp, HW_TSO_2) ||
13419 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
13420 struct tcphdr *th;
13421 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
13422 th = (struct tcphdr *)&tx_data[val];
13423 th->check = 0;
13424 } else
13425 base_flags |= TXD_FLAG_TCPUDP_CSUM;
13426
63c3a66f 13427 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
13428 mss |= (hdr_len & 0xc) << 12;
13429 if (hdr_len & 0x10)
13430 base_flags |= 0x00000010;
13431 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 13432 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 13433 mss |= hdr_len << 9;
63c3a66f 13434 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 13435 tg3_asic_rev(tp) == ASIC_REV_5705) {
bb158d69
MC
13436 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
13437 } else {
13438 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
13439 }
13440
13441 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
13442 } else {
13443 num_pkts = 1;
13444 data_off = ETH_HLEN;
c441b456
MC
13445
13446 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
13447 tx_len > VLAN_ETH_FRAME_LEN)
13448 base_flags |= TXD_FLAG_JMB_PKT;
bb158d69
MC
13449 }
13450
13451 for (i = data_off; i < tx_len; i++)
c76949a6
MC
13452 tx_data[i] = (u8) (i & 0xff);
13453
f4188d8a
AD
13454 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
13455 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
13456 dev_kfree_skb(skb);
13457 return -EIO;
13458 }
c76949a6 13459
0d681b27
MC
13460 val = tnapi->tx_prod;
13461 tnapi->tx_buffers[val].skb = skb;
13462 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
13463
c76949a6 13464 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 13465 rnapi->coal_now);
c76949a6
MC
13466
13467 udelay(10);
13468
898a56f8 13469 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 13470
84b67b27
MC
13471 budget = tg3_tx_avail(tnapi);
13472 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
13473 base_flags | TXD_FLAG_END, mss, 0)) {
13474 tnapi->tx_buffers[val].skb = NULL;
13475 dev_kfree_skb(skb);
13476 return -EIO;
13477 }
c76949a6 13478
f3f3f27e 13479 tnapi->tx_prod++;
c76949a6 13480
6541b806
MC
13481 /* Sync BD data before updating mailbox */
13482 wmb();
13483
f3f3f27e
MC
13484 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
13485 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
13486
13487 udelay(10);
13488
303fc921
MC
13489 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
13490 for (i = 0; i < 35; i++) {
c76949a6 13491 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 13492 coal_now);
c76949a6
MC
13493
13494 udelay(10);
13495
898a56f8
MC
13496 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
13497 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 13498 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
13499 (rx_idx == (rx_start_idx + num_pkts)))
13500 break;
13501 }
13502
ba1142e4 13503 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
13504 dev_kfree_skb(skb);
13505
f3f3f27e 13506 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
13507 goto out;
13508
13509 if (rx_idx != rx_start_idx + num_pkts)
13510 goto out;
13511
bb158d69
MC
13512 val = data_off;
13513 while (rx_idx != rx_start_idx) {
13514 desc = &rnapi->rx_rcb[rx_start_idx++];
13515 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
13516 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 13517
bb158d69
MC
13518 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
13519 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
13520 goto out;
c76949a6 13521
bb158d69
MC
13522 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
13523 - ETH_FCS_LEN;
c76949a6 13524
28a45957 13525 if (!tso_loopback) {
bb158d69
MC
13526 if (rx_len != tx_len)
13527 goto out;
4852a861 13528
bb158d69
MC
13529 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
13530 if (opaque_key != RXD_OPAQUE_RING_STD)
13531 goto out;
13532 } else {
13533 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
13534 goto out;
13535 }
13536 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
13537 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 13538 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 13539 goto out;
bb158d69 13540 }
4852a861 13541
bb158d69 13542 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 13543 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
13544 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
13545 mapping);
13546 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 13547 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
13548 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
13549 mapping);
13550 } else
13551 goto out;
c76949a6 13552
bb158d69
MC
13553 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
13554 PCI_DMA_FROMDEVICE);
c76949a6 13555
9205fd9c 13556 rx_data += TG3_RX_OFFSET(tp);
bb158d69 13557 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 13558 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
13559 goto out;
13560 }
c76949a6 13561 }
bb158d69 13562
c76949a6 13563 err = 0;
6aa20a22 13564
9205fd9c 13565 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
13566out:
13567 return err;
13568}
13569
00c266b7
MC
13570#define TG3_STD_LOOPBACK_FAILED 1
13571#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 13572#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
13573#define TG3_LOOPBACK_FAILED \
13574 (TG3_STD_LOOPBACK_FAILED | \
13575 TG3_JMB_LOOPBACK_FAILED | \
13576 TG3_TSO_LOOPBACK_FAILED)
00c266b7 13577
941ec90f 13578static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 13579{
28a45957 13580 int err = -EIO;
2215e24c 13581 u32 eee_cap;
c441b456
MC
13582 u32 jmb_pkt_sz = 9000;
13583
13584 if (tp->dma_limit)
13585 jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
9f40dead 13586
ab789046
MC
13587 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
13588 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
13589
28a45957 13590 if (!netif_running(tp->dev)) {
93df8b8f
NNS
13591 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13592 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 13593 if (do_extlpbk)
93df8b8f 13594 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
28a45957
MC
13595 goto done;
13596 }
13597
953c96e0 13598 err = tg3_reset_hw(tp, true);
ab789046 13599 if (err) {
93df8b8f
NNS
13600 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13601 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 13602 if (do_extlpbk)
93df8b8f 13603 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
ab789046
MC
13604 goto done;
13605 }
9f40dead 13606
63c3a66f 13607 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
13608 int i;
13609
13610 /* Reroute all rx packets to the 1st queue */
13611 for (i = MAC_RSS_INDIR_TBL_0;
13612 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
13613 tw32(i, 0x0);
13614 }
13615
6e01b20b
MC
13616 /* HW errata - mac loopback fails in some cases on 5780.
13617 * Normal traffic and PHY loopback are not affected by
13618 * errata. Also, the MAC loopback test is deprecated for
13619 * all newer ASIC revisions.
13620 */
4153577a 13621 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
6e01b20b
MC
13622 !tg3_flag(tp, CPMU_PRESENT)) {
13623 tg3_mac_loopback(tp, true);
9936bcf6 13624
28a45957 13625 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 13626 data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
13627
13628 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13629 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 13630 data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
13631
13632 tg3_mac_loopback(tp, false);
13633 }
4852a861 13634
f07e9af3 13635 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 13636 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
13637 int i;
13638
941ec90f 13639 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
13640
13641 /* Wait for link */
13642 for (i = 0; i < 100; i++) {
13643 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
13644 break;
13645 mdelay(1);
13646 }
13647
28a45957 13648 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 13649 data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 13650 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957 13651 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f 13652 data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 13653 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13654 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 13655 data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 13656
941ec90f
MC
13657 if (do_extlpbk) {
13658 tg3_phy_lpbk_set(tp, 0, true);
13659
13660 /* All link indications report up, but the hardware
13661 * isn't really ready for about 20 msec. Double it
13662 * to be sure.
13663 */
13664 mdelay(40);
13665
13666 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f
NNS
13667 data[TG3_EXT_LOOPB_TEST] |=
13668 TG3_STD_LOOPBACK_FAILED;
941ec90f
MC
13669 if (tg3_flag(tp, TSO_CAPABLE) &&
13670 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f
NNS
13671 data[TG3_EXT_LOOPB_TEST] |=
13672 TG3_TSO_LOOPBACK_FAILED;
941ec90f 13673 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13674 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f
NNS
13675 data[TG3_EXT_LOOPB_TEST] |=
13676 TG3_JMB_LOOPBACK_FAILED;
941ec90f
MC
13677 }
13678
5e5a7f37
MC
13679 /* Re-enable gphy autopowerdown. */
13680 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
13681 tg3_phy_toggle_apd(tp, true);
13682 }
6833c043 13683
93df8b8f
NNS
13684 err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
13685 data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
28a45957 13686
ab789046
MC
13687done:
13688 tp->phy_flags |= eee_cap;
13689
9f40dead
MC
13690 return err;
13691}
13692
4cafd3f5
MC
13693static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
13694 u64 *data)
13695{
566f86ad 13696 struct tg3 *tp = netdev_priv(dev);
941ec90f 13697 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 13698
2e460fc0
NS
13699 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
13700 if (tg3_power_up(tp)) {
13701 etest->flags |= ETH_TEST_FL_FAILED;
13702 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
13703 return;
13704 }
13705 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
bed9829f 13706 }
bc1c7567 13707
566f86ad
MC
13708 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
13709
13710 if (tg3_test_nvram(tp) != 0) {
13711 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13712 data[TG3_NVRAM_TEST] = 1;
566f86ad 13713 }
941ec90f 13714 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a 13715 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13716 data[TG3_LINK_TEST] = 1;
ca43007a 13717 }
a71116d1 13718 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 13719 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
13720
13721 if (netif_running(dev)) {
b02fd9e3 13722 tg3_phy_stop(tp);
a71116d1 13723 tg3_netif_stop(tp);
bbe832c0
MC
13724 irq_sync = 1;
13725 }
a71116d1 13726
bbe832c0 13727 tg3_full_lock(tp, irq_sync);
a71116d1 13728 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 13729 err = tg3_nvram_lock(tp);
a71116d1 13730 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 13731 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 13732 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
13733 if (!err)
13734 tg3_nvram_unlock(tp);
a71116d1 13735
f07e9af3 13736 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
13737 tg3_phy_reset(tp);
13738
a71116d1
MC
13739 if (tg3_test_registers(tp) != 0) {
13740 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13741 data[TG3_REGISTER_TEST] = 1;
a71116d1 13742 }
28a45957 13743
7942e1db
MC
13744 if (tg3_test_memory(tp) != 0) {
13745 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13746 data[TG3_MEMORY_TEST] = 1;
7942e1db 13747 }
28a45957 13748
941ec90f
MC
13749 if (doextlpbk)
13750 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
13751
93df8b8f 13752 if (tg3_test_loopback(tp, data, doextlpbk))
c76949a6 13753 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 13754
f47c11ee
DM
13755 tg3_full_unlock(tp);
13756
d4bc3927
MC
13757 if (tg3_test_interrupt(tp) != 0) {
13758 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13759 data[TG3_INTERRUPT_TEST] = 1;
d4bc3927 13760 }
f47c11ee
DM
13761
13762 tg3_full_lock(tp, 0);
d4bc3927 13763
a71116d1
MC
13764 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13765 if (netif_running(dev)) {
63c3a66f 13766 tg3_flag_set(tp, INIT_COMPLETE);
953c96e0 13767 err2 = tg3_restart_hw(tp, true);
b02fd9e3 13768 if (!err2)
b9ec6c1b 13769 tg3_netif_start(tp);
a71116d1 13770 }
f47c11ee
DM
13771
13772 tg3_full_unlock(tp);
b02fd9e3
MC
13773
13774 if (irq_sync && !err2)
13775 tg3_phy_start(tp);
a71116d1 13776 }
80096068 13777 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
5137a2ee 13778 tg3_power_down_prepare(tp);
bc1c7567 13779
4cafd3f5
MC
13780}
13781
7260899b 13782static int tg3_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
0a633ac2
MC
13783{
13784 struct tg3 *tp = netdev_priv(dev);
13785 struct hwtstamp_config stmpconf;
13786
13787 if (!tg3_flag(tp, PTP_CAPABLE))
7260899b 13788 return -EOPNOTSUPP;
0a633ac2
MC
13789
13790 if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
13791 return -EFAULT;
13792
13793 if (stmpconf.flags)
13794 return -EINVAL;
13795
58b187c6
BH
13796 if (stmpconf.tx_type != HWTSTAMP_TX_ON &&
13797 stmpconf.tx_type != HWTSTAMP_TX_OFF)
0a633ac2 13798 return -ERANGE;
0a633ac2
MC
13799
13800 switch (stmpconf.rx_filter) {
13801 case HWTSTAMP_FILTER_NONE:
13802 tp->rxptpctl = 0;
13803 break;
13804 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
13805 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13806 TG3_RX_PTP_CTL_ALL_V1_EVENTS;
13807 break;
13808 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
13809 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13810 TG3_RX_PTP_CTL_SYNC_EVNT;
13811 break;
13812 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
13813 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13814 TG3_RX_PTP_CTL_DELAY_REQ;
13815 break;
13816 case HWTSTAMP_FILTER_PTP_V2_EVENT:
13817 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13818 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13819 break;
13820 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
13821 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13822 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13823 break;
13824 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
13825 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13826 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13827 break;
13828 case HWTSTAMP_FILTER_PTP_V2_SYNC:
13829 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13830 TG3_RX_PTP_CTL_SYNC_EVNT;
13831 break;
13832 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
13833 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13834 TG3_RX_PTP_CTL_SYNC_EVNT;
13835 break;
13836 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
13837 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13838 TG3_RX_PTP_CTL_SYNC_EVNT;
13839 break;
13840 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
13841 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13842 TG3_RX_PTP_CTL_DELAY_REQ;
13843 break;
13844 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
13845 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13846 TG3_RX_PTP_CTL_DELAY_REQ;
13847 break;
13848 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
13849 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13850 TG3_RX_PTP_CTL_DELAY_REQ;
13851 break;
13852 default:
13853 return -ERANGE;
13854 }
13855
13856 if (netif_running(dev) && tp->rxptpctl)
13857 tw32(TG3_RX_PTP_CTL,
13858 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
13859
58b187c6
BH
13860 if (stmpconf.tx_type == HWTSTAMP_TX_ON)
13861 tg3_flag_set(tp, TX_TSTAMP_EN);
13862 else
13863 tg3_flag_clear(tp, TX_TSTAMP_EN);
13864
0a633ac2
MC
13865 return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13866 -EFAULT : 0;
13867}
13868
7260899b
BH
13869static int tg3_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
13870{
13871 struct tg3 *tp = netdev_priv(dev);
13872 struct hwtstamp_config stmpconf;
13873
13874 if (!tg3_flag(tp, PTP_CAPABLE))
13875 return -EOPNOTSUPP;
13876
13877 stmpconf.flags = 0;
13878 stmpconf.tx_type = (tg3_flag(tp, TX_TSTAMP_EN) ?
13879 HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF);
13880
13881 switch (tp->rxptpctl) {
13882 case 0:
13883 stmpconf.rx_filter = HWTSTAMP_FILTER_NONE;
13884 break;
13885 case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_ALL_V1_EVENTS:
13886 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
13887 break;
13888 case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13889 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
13890 break;
13891 case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13892 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
13893 break;
13894 case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
13895 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
13896 break;
13897 case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
13898 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
13899 break;
13900 case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
13901 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
13902 break;
13903 case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13904 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
13905 break;
13906 case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13907 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_SYNC;
13908 break;
13909 case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13910 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
13911 break;
13912 case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13913 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
13914 break;
13915 case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13916 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ;
13917 break;
13918 case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13919 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
13920 break;
13921 default:
13922 WARN_ON_ONCE(1);
13923 return -ERANGE;
13924 }
13925
13926 return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13927 -EFAULT : 0;
13928}
13929
1da177e4
LT
13930static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
13931{
13932 struct mii_ioctl_data *data = if_mii(ifr);
13933 struct tg3 *tp = netdev_priv(dev);
13934 int err;
13935
63c3a66f 13936 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 13937 struct phy_device *phydev;
f07e9af3 13938 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 13939 return -EAGAIN;
7f854420 13940 phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
28b04113 13941 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
13942 }
13943
33f401ae 13944 switch (cmd) {
1da177e4 13945 case SIOCGMIIPHY:
882e9793 13946 data->phy_id = tp->phy_addr;
1da177e4
LT
13947
13948 /* fallthru */
13949 case SIOCGMIIREG: {
13950 u32 mii_regval;
13951
f07e9af3 13952 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13953 break; /* We have no PHY */
13954
34eea5ac 13955 if (!netif_running(dev))
bc1c7567
MC
13956 return -EAGAIN;
13957
f47c11ee 13958 spin_lock_bh(&tp->lock);
5c358045
HM
13959 err = __tg3_readphy(tp, data->phy_id & 0x1f,
13960 data->reg_num & 0x1f, &mii_regval);
f47c11ee 13961 spin_unlock_bh(&tp->lock);
1da177e4
LT
13962
13963 data->val_out = mii_regval;
13964
13965 return err;
13966 }
13967
13968 case SIOCSMIIREG:
f07e9af3 13969 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13970 break; /* We have no PHY */
13971
34eea5ac 13972 if (!netif_running(dev))
bc1c7567
MC
13973 return -EAGAIN;
13974
f47c11ee 13975 spin_lock_bh(&tp->lock);
5c358045
HM
13976 err = __tg3_writephy(tp, data->phy_id & 0x1f,
13977 data->reg_num & 0x1f, data->val_in);
f47c11ee 13978 spin_unlock_bh(&tp->lock);
1da177e4
LT
13979
13980 return err;
13981
0a633ac2 13982 case SIOCSHWTSTAMP:
7260899b
BH
13983 return tg3_hwtstamp_set(dev, ifr);
13984
13985 case SIOCGHWTSTAMP:
13986 return tg3_hwtstamp_get(dev, ifr);
0a633ac2 13987
1da177e4
LT
13988 default:
13989 /* do nothing */
13990 break;
13991 }
13992 return -EOPNOTSUPP;
13993}
13994
15f9850d
DM
13995static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13996{
13997 struct tg3 *tp = netdev_priv(dev);
13998
13999 memcpy(ec, &tp->coal, sizeof(*ec));
14000 return 0;
14001}
14002
d244c892
MC
14003static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
14004{
14005 struct tg3 *tp = netdev_priv(dev);
14006 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
14007 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
14008
63c3a66f 14009 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
14010 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
14011 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
14012 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
14013 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
14014 }
14015
14016 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
14017 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
14018 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
14019 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
14020 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
14021 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
14022 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
14023 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
14024 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
14025 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
14026 return -EINVAL;
14027
14028 /* No rx interrupts will be generated if both are zero */
14029 if ((ec->rx_coalesce_usecs == 0) &&
14030 (ec->rx_max_coalesced_frames == 0))
14031 return -EINVAL;
14032
14033 /* No tx interrupts will be generated if both are zero */
14034 if ((ec->tx_coalesce_usecs == 0) &&
14035 (ec->tx_max_coalesced_frames == 0))
14036 return -EINVAL;
14037
14038 /* Only copy relevant parameters, ignore all others. */
14039 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
14040 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
14041 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
14042 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
14043 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
14044 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
14045 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
14046 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
14047 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
14048
14049 if (netif_running(dev)) {
14050 tg3_full_lock(tp, 0);
14051 __tg3_set_coalesce(tp, &tp->coal);
14052 tg3_full_unlock(tp);
14053 }
14054 return 0;
14055}
14056
1cbf9eb8
NS
14057static int tg3_set_eee(struct net_device *dev, struct ethtool_eee *edata)
14058{
14059 struct tg3 *tp = netdev_priv(dev);
14060
14061 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
14062 netdev_warn(tp->dev, "Board does not support EEE!\n");
14063 return -EOPNOTSUPP;
14064 }
14065
14066 if (edata->advertised != tp->eee.advertised) {
14067 netdev_warn(tp->dev,
14068 "Direct manipulation of EEE advertisement is not supported\n");
14069 return -EINVAL;
14070 }
14071
14072 if (edata->tx_lpi_timer > TG3_CPMU_DBTMR1_LNKIDLE_MAX) {
14073 netdev_warn(tp->dev,
14074 "Maximal Tx Lpi timer supported is %#x(u)\n",
14075 TG3_CPMU_DBTMR1_LNKIDLE_MAX);
14076 return -EINVAL;
14077 }
14078
14079 tp->eee = *edata;
14080
14081 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
14082 tg3_warn_mgmt_link_flap(tp);
14083
14084 if (netif_running(tp->dev)) {
14085 tg3_full_lock(tp, 0);
14086 tg3_setup_eee(tp);
14087 tg3_phy_reset(tp);
14088 tg3_full_unlock(tp);
14089 }
14090
14091 return 0;
14092}
14093
14094static int tg3_get_eee(struct net_device *dev, struct ethtool_eee *edata)
14095{
14096 struct tg3 *tp = netdev_priv(dev);
14097
14098 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
14099 netdev_warn(tp->dev,
14100 "Board does not support EEE!\n");
14101 return -EOPNOTSUPP;
14102 }
14103
14104 *edata = tp->eee;
14105 return 0;
14106}
14107
7282d491 14108static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
14109 .get_settings = tg3_get_settings,
14110 .set_settings = tg3_set_settings,
14111 .get_drvinfo = tg3_get_drvinfo,
14112 .get_regs_len = tg3_get_regs_len,
14113 .get_regs = tg3_get_regs,
14114 .get_wol = tg3_get_wol,
14115 .set_wol = tg3_set_wol,
14116 .get_msglevel = tg3_get_msglevel,
14117 .set_msglevel = tg3_set_msglevel,
14118 .nway_reset = tg3_nway_reset,
14119 .get_link = ethtool_op_get_link,
14120 .get_eeprom_len = tg3_get_eeprom_len,
14121 .get_eeprom = tg3_get_eeprom,
14122 .set_eeprom = tg3_set_eeprom,
14123 .get_ringparam = tg3_get_ringparam,
14124 .set_ringparam = tg3_set_ringparam,
14125 .get_pauseparam = tg3_get_pauseparam,
14126 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 14127 .self_test = tg3_self_test,
1da177e4 14128 .get_strings = tg3_get_strings,
81b8709c 14129 .set_phys_id = tg3_set_phys_id,
1da177e4 14130 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 14131 .get_coalesce = tg3_get_coalesce,
d244c892 14132 .set_coalesce = tg3_set_coalesce,
b9f2c044 14133 .get_sset_count = tg3_get_sset_count,
90415477
MC
14134 .get_rxnfc = tg3_get_rxnfc,
14135 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
fe62d001
BH
14136 .get_rxfh = tg3_get_rxfh,
14137 .set_rxfh = tg3_set_rxfh,
0968169c
MC
14138 .get_channels = tg3_get_channels,
14139 .set_channels = tg3_set_channels,
7d41e49a 14140 .get_ts_info = tg3_get_ts_info,
1cbf9eb8
NS
14141 .get_eee = tg3_get_eee,
14142 .set_eee = tg3_set_eee,
1da177e4
LT
14143};
14144
b4017c53
DM
14145static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
14146 struct rtnl_link_stats64 *stats)
14147{
14148 struct tg3 *tp = netdev_priv(dev);
14149
0f566b20
MC
14150 spin_lock_bh(&tp->lock);
14151 if (!tp->hw_stats) {
7b31b4de 14152 *stats = tp->net_stats_prev;
0f566b20 14153 spin_unlock_bh(&tp->lock);
7b31b4de 14154 return stats;
0f566b20 14155 }
b4017c53 14156
b4017c53
DM
14157 tg3_get_nstats(tp, stats);
14158 spin_unlock_bh(&tp->lock);
14159
14160 return stats;
14161}
14162
ccd5ba9d
MC
14163static void tg3_set_rx_mode(struct net_device *dev)
14164{
14165 struct tg3 *tp = netdev_priv(dev);
14166
14167 if (!netif_running(dev))
14168 return;
14169
14170 tg3_full_lock(tp, 0);
14171 __tg3_set_rx_mode(dev);
14172 tg3_full_unlock(tp);
14173}
14174
faf1627a
MC
14175static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
14176 int new_mtu)
14177{
14178 dev->mtu = new_mtu;
14179
14180 if (new_mtu > ETH_DATA_LEN) {
14181 if (tg3_flag(tp, 5780_CLASS)) {
14182 netdev_update_features(dev);
14183 tg3_flag_clear(tp, TSO_CAPABLE);
14184 } else {
14185 tg3_flag_set(tp, JUMBO_RING_ENABLE);
14186 }
14187 } else {
14188 if (tg3_flag(tp, 5780_CLASS)) {
14189 tg3_flag_set(tp, TSO_CAPABLE);
14190 netdev_update_features(dev);
14191 }
14192 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
14193 }
14194}
14195
14196static int tg3_change_mtu(struct net_device *dev, int new_mtu)
14197{
14198 struct tg3 *tp = netdev_priv(dev);
953c96e0
JP
14199 int err;
14200 bool reset_phy = false;
faf1627a
MC
14201
14202 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
14203 return -EINVAL;
14204
14205 if (!netif_running(dev)) {
14206 /* We'll just catch it later when the
14207 * device is up'd.
14208 */
14209 tg3_set_mtu(dev, tp, new_mtu);
14210 return 0;
14211 }
14212
14213 tg3_phy_stop(tp);
14214
14215 tg3_netif_stop(tp);
14216
c6993dfd
NS
14217 tg3_set_mtu(dev, tp, new_mtu);
14218
faf1627a
MC
14219 tg3_full_lock(tp, 1);
14220
14221 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
14222
2fae5e36
MC
14223 /* Reset PHY, otherwise the read DMA engine will be in a mode that
14224 * breaks all requests to 256 bytes.
14225 */
4153577a 14226 if (tg3_asic_rev(tp) == ASIC_REV_57766)
953c96e0 14227 reset_phy = true;
2fae5e36
MC
14228
14229 err = tg3_restart_hw(tp, reset_phy);
faf1627a
MC
14230
14231 if (!err)
14232 tg3_netif_start(tp);
14233
14234 tg3_full_unlock(tp);
14235
14236 if (!err)
14237 tg3_phy_start(tp);
14238
14239 return err;
14240}
14241
14242static const struct net_device_ops tg3_netdev_ops = {
14243 .ndo_open = tg3_open,
14244 .ndo_stop = tg3_close,
14245 .ndo_start_xmit = tg3_start_xmit,
14246 .ndo_get_stats64 = tg3_get_stats64,
14247 .ndo_validate_addr = eth_validate_addr,
14248 .ndo_set_rx_mode = tg3_set_rx_mode,
14249 .ndo_set_mac_address = tg3_set_mac_addr,
14250 .ndo_do_ioctl = tg3_ioctl,
14251 .ndo_tx_timeout = tg3_tx_timeout,
14252 .ndo_change_mtu = tg3_change_mtu,
14253 .ndo_fix_features = tg3_fix_features,
14254 .ndo_set_features = tg3_set_features,
14255#ifdef CONFIG_NET_POLL_CONTROLLER
14256 .ndo_poll_controller = tg3_poll_controller,
14257#endif
14258};
14259
229b1ad1 14260static void tg3_get_eeprom_size(struct tg3 *tp)
1da177e4 14261{
1b27777a 14262 u32 cursize, val, magic;
1da177e4
LT
14263
14264 tp->nvram_size = EEPROM_CHIP_SIZE;
14265
e4f34110 14266 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
14267 return;
14268
b16250e3
MC
14269 if ((magic != TG3_EEPROM_MAGIC) &&
14270 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
14271 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
14272 return;
14273
14274 /*
14275 * Size the chip by reading offsets at increasing powers of two.
14276 * When we encounter our validation signature, we know the addressing
14277 * has wrapped around, and thus have our chip size.
14278 */
1b27777a 14279 cursize = 0x10;
1da177e4
LT
14280
14281 while (cursize < tp->nvram_size) {
e4f34110 14282 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
14283 return;
14284
1820180b 14285 if (val == magic)
1da177e4
LT
14286 break;
14287
14288 cursize <<= 1;
14289 }
14290
14291 tp->nvram_size = cursize;
14292}
6aa20a22 14293
229b1ad1 14294static void tg3_get_nvram_size(struct tg3 *tp)
1da177e4
LT
14295{
14296 u32 val;
14297
63c3a66f 14298 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
14299 return;
14300
14301 /* Selfboot format */
1820180b 14302 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
14303 tg3_get_eeprom_size(tp);
14304 return;
14305 }
14306
6d348f2c 14307 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 14308 if (val != 0) {
6d348f2c
MC
14309 /* This is confusing. We want to operate on the
14310 * 16-bit value at offset 0xf2. The tg3_nvram_read()
14311 * call will read from NVRAM and byteswap the data
14312 * according to the byteswapping settings for all
14313 * other register accesses. This ensures the data we
14314 * want will always reside in the lower 16-bits.
14315 * However, the data in NVRAM is in LE format, which
14316 * means the data from the NVRAM read will always be
14317 * opposite the endianness of the CPU. The 16-bit
14318 * byteswap then brings the data to CPU endianness.
14319 */
14320 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
14321 return;
14322 }
14323 }
fd1122a2 14324 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
14325}
14326
229b1ad1 14327static void tg3_get_nvram_info(struct tg3 *tp)
1da177e4
LT
14328{
14329 u32 nvcfg1;
14330
14331 nvcfg1 = tr32(NVRAM_CFG1);
14332 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 14333 tg3_flag_set(tp, FLASH);
8590a603 14334 } else {
1da177e4
LT
14335 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14336 tw32(NVRAM_CFG1, nvcfg1);
14337 }
14338
4153577a 14339 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
63c3a66f 14340 tg3_flag(tp, 5780_CLASS)) {
1da177e4 14341 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
14342 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
14343 tp->nvram_jedecnum = JEDEC_ATMEL;
14344 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 14345 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
14346 break;
14347 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
14348 tp->nvram_jedecnum = JEDEC_ATMEL;
14349 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
14350 break;
14351 case FLASH_VENDOR_ATMEL_EEPROM:
14352 tp->nvram_jedecnum = JEDEC_ATMEL;
14353 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 14354 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
14355 break;
14356 case FLASH_VENDOR_ST:
14357 tp->nvram_jedecnum = JEDEC_ST;
14358 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 14359 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
14360 break;
14361 case FLASH_VENDOR_SAIFUN:
14362 tp->nvram_jedecnum = JEDEC_SAIFUN;
14363 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
14364 break;
14365 case FLASH_VENDOR_SST_SMALL:
14366 case FLASH_VENDOR_SST_LARGE:
14367 tp->nvram_jedecnum = JEDEC_SST;
14368 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
14369 break;
1da177e4 14370 }
8590a603 14371 } else {
1da177e4
LT
14372 tp->nvram_jedecnum = JEDEC_ATMEL;
14373 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 14374 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
14375 }
14376}
14377
229b1ad1 14378static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
a1b950d5
MC
14379{
14380 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
14381 case FLASH_5752PAGE_SIZE_256:
14382 tp->nvram_pagesize = 256;
14383 break;
14384 case FLASH_5752PAGE_SIZE_512:
14385 tp->nvram_pagesize = 512;
14386 break;
14387 case FLASH_5752PAGE_SIZE_1K:
14388 tp->nvram_pagesize = 1024;
14389 break;
14390 case FLASH_5752PAGE_SIZE_2K:
14391 tp->nvram_pagesize = 2048;
14392 break;
14393 case FLASH_5752PAGE_SIZE_4K:
14394 tp->nvram_pagesize = 4096;
14395 break;
14396 case FLASH_5752PAGE_SIZE_264:
14397 tp->nvram_pagesize = 264;
14398 break;
14399 case FLASH_5752PAGE_SIZE_528:
14400 tp->nvram_pagesize = 528;
14401 break;
14402 }
14403}
14404
229b1ad1 14405static void tg3_get_5752_nvram_info(struct tg3 *tp)
361b4ac2
MC
14406{
14407 u32 nvcfg1;
14408
14409 nvcfg1 = tr32(NVRAM_CFG1);
14410
e6af301b
MC
14411 /* NVRAM protection for TPM */
14412 if (nvcfg1 & (1 << 27))
63c3a66f 14413 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 14414
361b4ac2 14415 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
14416 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
14417 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
14418 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14419 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
14420 break;
14421 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14422 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14423 tg3_flag_set(tp, NVRAM_BUFFERED);
14424 tg3_flag_set(tp, FLASH);
8590a603
MC
14425 break;
14426 case FLASH_5752VENDOR_ST_M45PE10:
14427 case FLASH_5752VENDOR_ST_M45PE20:
14428 case FLASH_5752VENDOR_ST_M45PE40:
14429 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14430 tg3_flag_set(tp, NVRAM_BUFFERED);
14431 tg3_flag_set(tp, FLASH);
8590a603 14432 break;
361b4ac2
MC
14433 }
14434
63c3a66f 14435 if (tg3_flag(tp, FLASH)) {
a1b950d5 14436 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 14437 } else {
361b4ac2
MC
14438 /* For eeprom, set pagesize to maximum eeprom size */
14439 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14440
14441 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14442 tw32(NVRAM_CFG1, nvcfg1);
14443 }
14444}
14445
229b1ad1 14446static void tg3_get_5755_nvram_info(struct tg3 *tp)
d3c7b886 14447{
989a9d23 14448 u32 nvcfg1, protect = 0;
d3c7b886
MC
14449
14450 nvcfg1 = tr32(NVRAM_CFG1);
14451
14452 /* NVRAM protection for TPM */
989a9d23 14453 if (nvcfg1 & (1 << 27)) {
63c3a66f 14454 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
14455 protect = 1;
14456 }
d3c7b886 14457
989a9d23
MC
14458 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14459 switch (nvcfg1) {
8590a603
MC
14460 case FLASH_5755VENDOR_ATMEL_FLASH_1:
14461 case FLASH_5755VENDOR_ATMEL_FLASH_2:
14462 case FLASH_5755VENDOR_ATMEL_FLASH_3:
14463 case FLASH_5755VENDOR_ATMEL_FLASH_5:
14464 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14465 tg3_flag_set(tp, NVRAM_BUFFERED);
14466 tg3_flag_set(tp, FLASH);
8590a603
MC
14467 tp->nvram_pagesize = 264;
14468 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
14469 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
14470 tp->nvram_size = (protect ? 0x3e200 :
14471 TG3_NVRAM_SIZE_512KB);
14472 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
14473 tp->nvram_size = (protect ? 0x1f200 :
14474 TG3_NVRAM_SIZE_256KB);
14475 else
14476 tp->nvram_size = (protect ? 0x1f200 :
14477 TG3_NVRAM_SIZE_128KB);
14478 break;
14479 case FLASH_5752VENDOR_ST_M45PE10:
14480 case FLASH_5752VENDOR_ST_M45PE20:
14481 case FLASH_5752VENDOR_ST_M45PE40:
14482 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14483 tg3_flag_set(tp, NVRAM_BUFFERED);
14484 tg3_flag_set(tp, FLASH);
8590a603
MC
14485 tp->nvram_pagesize = 256;
14486 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
14487 tp->nvram_size = (protect ?
14488 TG3_NVRAM_SIZE_64KB :
14489 TG3_NVRAM_SIZE_128KB);
14490 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
14491 tp->nvram_size = (protect ?
14492 TG3_NVRAM_SIZE_64KB :
14493 TG3_NVRAM_SIZE_256KB);
14494 else
14495 tp->nvram_size = (protect ?
14496 TG3_NVRAM_SIZE_128KB :
14497 TG3_NVRAM_SIZE_512KB);
14498 break;
d3c7b886
MC
14499 }
14500}
14501
229b1ad1 14502static void tg3_get_5787_nvram_info(struct tg3 *tp)
1b27777a
MC
14503{
14504 u32 nvcfg1;
14505
14506 nvcfg1 = tr32(NVRAM_CFG1);
14507
14508 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
14509 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
14510 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14511 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
14512 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14513 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14514 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 14515 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 14516
8590a603
MC
14517 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14518 tw32(NVRAM_CFG1, nvcfg1);
14519 break;
14520 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14521 case FLASH_5755VENDOR_ATMEL_FLASH_1:
14522 case FLASH_5755VENDOR_ATMEL_FLASH_2:
14523 case FLASH_5755VENDOR_ATMEL_FLASH_3:
14524 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14525 tg3_flag_set(tp, NVRAM_BUFFERED);
14526 tg3_flag_set(tp, FLASH);
8590a603
MC
14527 tp->nvram_pagesize = 264;
14528 break;
14529 case FLASH_5752VENDOR_ST_M45PE10:
14530 case FLASH_5752VENDOR_ST_M45PE20:
14531 case FLASH_5752VENDOR_ST_M45PE40:
14532 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14533 tg3_flag_set(tp, NVRAM_BUFFERED);
14534 tg3_flag_set(tp, FLASH);
8590a603
MC
14535 tp->nvram_pagesize = 256;
14536 break;
1b27777a
MC
14537 }
14538}
14539
229b1ad1 14540static void tg3_get_5761_nvram_info(struct tg3 *tp)
6b91fa02
MC
14541{
14542 u32 nvcfg1, protect = 0;
14543
14544 nvcfg1 = tr32(NVRAM_CFG1);
14545
14546 /* NVRAM protection for TPM */
14547 if (nvcfg1 & (1 << 27)) {
63c3a66f 14548 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
14549 protect = 1;
14550 }
14551
14552 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14553 switch (nvcfg1) {
8590a603
MC
14554 case FLASH_5761VENDOR_ATMEL_ADB021D:
14555 case FLASH_5761VENDOR_ATMEL_ADB041D:
14556 case FLASH_5761VENDOR_ATMEL_ADB081D:
14557 case FLASH_5761VENDOR_ATMEL_ADB161D:
14558 case FLASH_5761VENDOR_ATMEL_MDB021D:
14559 case FLASH_5761VENDOR_ATMEL_MDB041D:
14560 case FLASH_5761VENDOR_ATMEL_MDB081D:
14561 case FLASH_5761VENDOR_ATMEL_MDB161D:
14562 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14563 tg3_flag_set(tp, NVRAM_BUFFERED);
14564 tg3_flag_set(tp, FLASH);
14565 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
14566 tp->nvram_pagesize = 256;
14567 break;
14568 case FLASH_5761VENDOR_ST_A_M45PE20:
14569 case FLASH_5761VENDOR_ST_A_M45PE40:
14570 case FLASH_5761VENDOR_ST_A_M45PE80:
14571 case FLASH_5761VENDOR_ST_A_M45PE16:
14572 case FLASH_5761VENDOR_ST_M_M45PE20:
14573 case FLASH_5761VENDOR_ST_M_M45PE40:
14574 case FLASH_5761VENDOR_ST_M_M45PE80:
14575 case FLASH_5761VENDOR_ST_M_M45PE16:
14576 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14577 tg3_flag_set(tp, NVRAM_BUFFERED);
14578 tg3_flag_set(tp, FLASH);
8590a603
MC
14579 tp->nvram_pagesize = 256;
14580 break;
6b91fa02
MC
14581 }
14582
14583 if (protect) {
14584 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
14585 } else {
14586 switch (nvcfg1) {
8590a603
MC
14587 case FLASH_5761VENDOR_ATMEL_ADB161D:
14588 case FLASH_5761VENDOR_ATMEL_MDB161D:
14589 case FLASH_5761VENDOR_ST_A_M45PE16:
14590 case FLASH_5761VENDOR_ST_M_M45PE16:
14591 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
14592 break;
14593 case FLASH_5761VENDOR_ATMEL_ADB081D:
14594 case FLASH_5761VENDOR_ATMEL_MDB081D:
14595 case FLASH_5761VENDOR_ST_A_M45PE80:
14596 case FLASH_5761VENDOR_ST_M_M45PE80:
14597 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14598 break;
14599 case FLASH_5761VENDOR_ATMEL_ADB041D:
14600 case FLASH_5761VENDOR_ATMEL_MDB041D:
14601 case FLASH_5761VENDOR_ST_A_M45PE40:
14602 case FLASH_5761VENDOR_ST_M_M45PE40:
14603 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14604 break;
14605 case FLASH_5761VENDOR_ATMEL_ADB021D:
14606 case FLASH_5761VENDOR_ATMEL_MDB021D:
14607 case FLASH_5761VENDOR_ST_A_M45PE20:
14608 case FLASH_5761VENDOR_ST_M_M45PE20:
14609 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14610 break;
6b91fa02
MC
14611 }
14612 }
14613}
14614
229b1ad1 14615static void tg3_get_5906_nvram_info(struct tg3 *tp)
b5d3772c
MC
14616{
14617 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14618 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
14619 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14620}
14621
229b1ad1 14622static void tg3_get_57780_nvram_info(struct tg3 *tp)
321d32a0
MC
14623{
14624 u32 nvcfg1;
14625
14626 nvcfg1 = tr32(NVRAM_CFG1);
14627
14628 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14629 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14630 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14631 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14632 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
14633 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14634
14635 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14636 tw32(NVRAM_CFG1, nvcfg1);
14637 return;
14638 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14639 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14640 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14641 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14642 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14643 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14644 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14645 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14646 tg3_flag_set(tp, NVRAM_BUFFERED);
14647 tg3_flag_set(tp, FLASH);
321d32a0
MC
14648
14649 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14650 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14651 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14652 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14653 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14654 break;
14655 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14656 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14657 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14658 break;
14659 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14660 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14661 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14662 break;
14663 }
14664 break;
14665 case FLASH_5752VENDOR_ST_M45PE10:
14666 case FLASH_5752VENDOR_ST_M45PE20:
14667 case FLASH_5752VENDOR_ST_M45PE40:
14668 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14669 tg3_flag_set(tp, NVRAM_BUFFERED);
14670 tg3_flag_set(tp, FLASH);
321d32a0
MC
14671
14672 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14673 case FLASH_5752VENDOR_ST_M45PE10:
14674 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14675 break;
14676 case FLASH_5752VENDOR_ST_M45PE20:
14677 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14678 break;
14679 case FLASH_5752VENDOR_ST_M45PE40:
14680 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14681 break;
14682 }
14683 break;
14684 default:
63c3a66f 14685 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
14686 return;
14687 }
14688
a1b950d5
MC
14689 tg3_nvram_get_pagesize(tp, nvcfg1);
14690 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14691 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
14692}
14693
14694
229b1ad1 14695static void tg3_get_5717_nvram_info(struct tg3 *tp)
a1b950d5
MC
14696{
14697 u32 nvcfg1;
14698
14699 nvcfg1 = tr32(NVRAM_CFG1);
14700
14701 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14702 case FLASH_5717VENDOR_ATMEL_EEPROM:
14703 case FLASH_5717VENDOR_MICRO_EEPROM:
14704 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14705 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
14706 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14707
14708 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14709 tw32(NVRAM_CFG1, nvcfg1);
14710 return;
14711 case FLASH_5717VENDOR_ATMEL_MDB011D:
14712 case FLASH_5717VENDOR_ATMEL_ADB011B:
14713 case FLASH_5717VENDOR_ATMEL_ADB011D:
14714 case FLASH_5717VENDOR_ATMEL_MDB021D:
14715 case FLASH_5717VENDOR_ATMEL_ADB021B:
14716 case FLASH_5717VENDOR_ATMEL_ADB021D:
14717 case FLASH_5717VENDOR_ATMEL_45USPT:
14718 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14719 tg3_flag_set(tp, NVRAM_BUFFERED);
14720 tg3_flag_set(tp, FLASH);
a1b950d5
MC
14721
14722 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14723 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
14724 /* Detect size with tg3_nvram_get_size() */
14725 break;
a1b950d5
MC
14726 case FLASH_5717VENDOR_ATMEL_ADB021B:
14727 case FLASH_5717VENDOR_ATMEL_ADB021D:
14728 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14729 break;
14730 default:
14731 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14732 break;
14733 }
321d32a0 14734 break;
a1b950d5
MC
14735 case FLASH_5717VENDOR_ST_M_M25PE10:
14736 case FLASH_5717VENDOR_ST_A_M25PE10:
14737 case FLASH_5717VENDOR_ST_M_M45PE10:
14738 case FLASH_5717VENDOR_ST_A_M45PE10:
14739 case FLASH_5717VENDOR_ST_M_M25PE20:
14740 case FLASH_5717VENDOR_ST_A_M25PE20:
14741 case FLASH_5717VENDOR_ST_M_M45PE20:
14742 case FLASH_5717VENDOR_ST_A_M45PE20:
14743 case FLASH_5717VENDOR_ST_25USPT:
14744 case FLASH_5717VENDOR_ST_45USPT:
14745 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14746 tg3_flag_set(tp, NVRAM_BUFFERED);
14747 tg3_flag_set(tp, FLASH);
a1b950d5
MC
14748
14749 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14750 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 14751 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
14752 /* Detect size with tg3_nvram_get_size() */
14753 break;
14754 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
14755 case FLASH_5717VENDOR_ST_A_M45PE20:
14756 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14757 break;
14758 default:
14759 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14760 break;
14761 }
321d32a0 14762 break;
a1b950d5 14763 default:
63c3a66f 14764 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 14765 return;
321d32a0 14766 }
a1b950d5
MC
14767
14768 tg3_nvram_get_pagesize(tp, nvcfg1);
14769 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14770 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
14771}
14772
229b1ad1 14773static void tg3_get_5720_nvram_info(struct tg3 *tp)
9b91b5f1
MC
14774{
14775 u32 nvcfg1, nvmpinstrp;
14776
14777 nvcfg1 = tr32(NVRAM_CFG1);
14778 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
14779
4153577a 14780 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
14781 if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
14782 tg3_flag_set(tp, NO_NVRAM);
14783 return;
14784 }
14785
14786 switch (nvmpinstrp) {
14787 case FLASH_5762_EEPROM_HD:
14788 nvmpinstrp = FLASH_5720_EEPROM_HD;
17e1a42f 14789 break;
c86a8560
MC
14790 case FLASH_5762_EEPROM_LD:
14791 nvmpinstrp = FLASH_5720_EEPROM_LD;
17e1a42f 14792 break;
f6334bb8
MC
14793 case FLASH_5720VENDOR_M_ST_M45PE20:
14794 /* This pinstrap supports multiple sizes, so force it
14795 * to read the actual size from location 0xf0.
14796 */
14797 nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
14798 break;
c86a8560
MC
14799 }
14800 }
14801
9b91b5f1
MC
14802 switch (nvmpinstrp) {
14803 case FLASH_5720_EEPROM_HD:
14804 case FLASH_5720_EEPROM_LD:
14805 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14806 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
14807
14808 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14809 tw32(NVRAM_CFG1, nvcfg1);
14810 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
14811 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14812 else
14813 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
14814 return;
14815 case FLASH_5720VENDOR_M_ATMEL_DB011D:
14816 case FLASH_5720VENDOR_A_ATMEL_DB011B:
14817 case FLASH_5720VENDOR_A_ATMEL_DB011D:
14818 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14819 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14820 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14821 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14822 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14823 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14824 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14825 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14826 case FLASH_5720VENDOR_ATMEL_45USPT:
14827 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14828 tg3_flag_set(tp, NVRAM_BUFFERED);
14829 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
14830
14831 switch (nvmpinstrp) {
14832 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14833 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14834 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14835 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14836 break;
14837 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14838 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14839 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14840 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14841 break;
14842 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14843 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14844 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14845 break;
14846 default:
4153577a 14847 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 14848 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
14849 break;
14850 }
14851 break;
14852 case FLASH_5720VENDOR_M_ST_M25PE10:
14853 case FLASH_5720VENDOR_M_ST_M45PE10:
14854 case FLASH_5720VENDOR_A_ST_M25PE10:
14855 case FLASH_5720VENDOR_A_ST_M45PE10:
14856 case FLASH_5720VENDOR_M_ST_M25PE20:
14857 case FLASH_5720VENDOR_M_ST_M45PE20:
14858 case FLASH_5720VENDOR_A_ST_M25PE20:
14859 case FLASH_5720VENDOR_A_ST_M45PE20:
14860 case FLASH_5720VENDOR_M_ST_M25PE40:
14861 case FLASH_5720VENDOR_M_ST_M45PE40:
14862 case FLASH_5720VENDOR_A_ST_M25PE40:
14863 case FLASH_5720VENDOR_A_ST_M45PE40:
14864 case FLASH_5720VENDOR_M_ST_M25PE80:
14865 case FLASH_5720VENDOR_M_ST_M45PE80:
14866 case FLASH_5720VENDOR_A_ST_M25PE80:
14867 case FLASH_5720VENDOR_A_ST_M45PE80:
14868 case FLASH_5720VENDOR_ST_25USPT:
14869 case FLASH_5720VENDOR_ST_45USPT:
14870 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14871 tg3_flag_set(tp, NVRAM_BUFFERED);
14872 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
14873
14874 switch (nvmpinstrp) {
14875 case FLASH_5720VENDOR_M_ST_M25PE20:
14876 case FLASH_5720VENDOR_M_ST_M45PE20:
14877 case FLASH_5720VENDOR_A_ST_M25PE20:
14878 case FLASH_5720VENDOR_A_ST_M45PE20:
14879 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14880 break;
14881 case FLASH_5720VENDOR_M_ST_M25PE40:
14882 case FLASH_5720VENDOR_M_ST_M45PE40:
14883 case FLASH_5720VENDOR_A_ST_M25PE40:
14884 case FLASH_5720VENDOR_A_ST_M45PE40:
14885 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14886 break;
14887 case FLASH_5720VENDOR_M_ST_M25PE80:
14888 case FLASH_5720VENDOR_M_ST_M45PE80:
14889 case FLASH_5720VENDOR_A_ST_M25PE80:
14890 case FLASH_5720VENDOR_A_ST_M45PE80:
14891 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14892 break;
14893 default:
4153577a 14894 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 14895 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
14896 break;
14897 }
14898 break;
14899 default:
63c3a66f 14900 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
14901 return;
14902 }
14903
14904 tg3_nvram_get_pagesize(tp, nvcfg1);
14905 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14906 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
c86a8560 14907
4153577a 14908 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
14909 u32 val;
14910
14911 if (tg3_nvram_read(tp, 0, &val))
14912 return;
14913
14914 if (val != TG3_EEPROM_MAGIC &&
14915 (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
14916 tg3_flag_set(tp, NO_NVRAM);
14917 }
9b91b5f1
MC
14918}
14919
1da177e4 14920/* Chips other than 5700/5701 use the NVRAM for fetching info. */
229b1ad1 14921static void tg3_nvram_init(struct tg3 *tp)
1da177e4 14922{
7e6c63f0
HM
14923 if (tg3_flag(tp, IS_SSB_CORE)) {
14924 /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
14925 tg3_flag_clear(tp, NVRAM);
14926 tg3_flag_clear(tp, NVRAM_BUFFERED);
14927 tg3_flag_set(tp, NO_NVRAM);
14928 return;
14929 }
14930
1da177e4
LT
14931 tw32_f(GRC_EEPROM_ADDR,
14932 (EEPROM_ADDR_FSM_RESET |
14933 (EEPROM_DEFAULT_CLOCK_PERIOD <<
14934 EEPROM_ADDR_CLKPERD_SHIFT)));
14935
9d57f01c 14936 msleep(1);
1da177e4
LT
14937
14938 /* Enable seeprom accesses. */
14939 tw32_f(GRC_LOCAL_CTRL,
14940 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
14941 udelay(100);
14942
4153577a
JP
14943 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14944 tg3_asic_rev(tp) != ASIC_REV_5701) {
63c3a66f 14945 tg3_flag_set(tp, NVRAM);
1da177e4 14946
ec41c7df 14947 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
14948 netdev_warn(tp->dev,
14949 "Cannot get nvram lock, %s failed\n",
05dbe005 14950 __func__);
ec41c7df
MC
14951 return;
14952 }
e6af301b 14953 tg3_enable_nvram_access(tp);
1da177e4 14954
989a9d23
MC
14955 tp->nvram_size = 0;
14956
4153577a 14957 if (tg3_asic_rev(tp) == ASIC_REV_5752)
361b4ac2 14958 tg3_get_5752_nvram_info(tp);
4153577a 14959 else if (tg3_asic_rev(tp) == ASIC_REV_5755)
d3c7b886 14960 tg3_get_5755_nvram_info(tp);
4153577a
JP
14961 else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
14962 tg3_asic_rev(tp) == ASIC_REV_5784 ||
14963 tg3_asic_rev(tp) == ASIC_REV_5785)
1b27777a 14964 tg3_get_5787_nvram_info(tp);
4153577a 14965 else if (tg3_asic_rev(tp) == ASIC_REV_5761)
6b91fa02 14966 tg3_get_5761_nvram_info(tp);
4153577a 14967 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 14968 tg3_get_5906_nvram_info(tp);
4153577a 14969 else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 14970 tg3_flag(tp, 57765_CLASS))
321d32a0 14971 tg3_get_57780_nvram_info(tp);
4153577a
JP
14972 else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
14973 tg3_asic_rev(tp) == ASIC_REV_5719)
a1b950d5 14974 tg3_get_5717_nvram_info(tp);
4153577a
JP
14975 else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
14976 tg3_asic_rev(tp) == ASIC_REV_5762)
9b91b5f1 14977 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
14978 else
14979 tg3_get_nvram_info(tp);
14980
989a9d23
MC
14981 if (tp->nvram_size == 0)
14982 tg3_get_nvram_size(tp);
1da177e4 14983
e6af301b 14984 tg3_disable_nvram_access(tp);
381291b7 14985 tg3_nvram_unlock(tp);
1da177e4
LT
14986
14987 } else {
63c3a66f
JP
14988 tg3_flag_clear(tp, NVRAM);
14989 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
14990
14991 tg3_get_eeprom_size(tp);
14992 }
14993}
14994
1da177e4
LT
14995struct subsys_tbl_ent {
14996 u16 subsys_vendor, subsys_devid;
14997 u32 phy_id;
14998};
14999
229b1ad1 15000static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
1da177e4 15001 /* Broadcom boards. */
24daf2b0 15002 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 15003 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 15004 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 15005 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 15006 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 15007 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
15008 { TG3PCI_SUBVENDOR_ID_BROADCOM,
15009 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
15010 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 15011 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 15012 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 15013 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
15014 { TG3PCI_SUBVENDOR_ID_BROADCOM,
15015 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
15016 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 15017 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 15018 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 15019 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 15020 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 15021 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 15022 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 15023 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
15024
15025 /* 3com boards. */
24daf2b0 15026 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 15027 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 15028 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 15029 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
15030 { TG3PCI_SUBVENDOR_ID_3COM,
15031 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
15032 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 15033 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 15034 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 15035 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
15036
15037 /* DELL boards. */
24daf2b0 15038 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 15039 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 15040 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 15041 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 15042 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 15043 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 15044 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 15045 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
15046
15047 /* Compaq boards. */
24daf2b0 15048 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 15049 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 15050 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 15051 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
15052 { TG3PCI_SUBVENDOR_ID_COMPAQ,
15053 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
15054 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 15055 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 15056 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 15057 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
15058
15059 /* IBM boards. */
24daf2b0
MC
15060 { TG3PCI_SUBVENDOR_ID_IBM,
15061 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
15062};
15063
229b1ad1 15064static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
15065{
15066 int i;
15067
15068 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
15069 if ((subsys_id_to_phy_id[i].subsys_vendor ==
15070 tp->pdev->subsystem_vendor) &&
15071 (subsys_id_to_phy_id[i].subsys_devid ==
15072 tp->pdev->subsystem_device))
15073 return &subsys_id_to_phy_id[i];
15074 }
15075 return NULL;
15076}
15077
229b1ad1 15078static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 15079{
1da177e4 15080 u32 val;
f49639e6 15081
79eb6904 15082 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
15083 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
15084
a85feb8c 15085 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
15086 tg3_flag_set(tp, EEPROM_WRITE_PROT);
15087 tg3_flag_set(tp, WOL_CAP);
72b845e0 15088
4153577a 15089 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
9d26e213 15090 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
15091 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
15092 tg3_flag_set(tp, IS_NIC);
9d26e213 15093 }
0527ba35
MC
15094 val = tr32(VCPU_CFGSHDW);
15095 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 15096 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 15097 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 15098 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 15099 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
15100 device_set_wakeup_enable(&tp->pdev->dev, true);
15101 }
05ac4cb7 15102 goto done;
b5d3772c
MC
15103 }
15104
1da177e4
LT
15105 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
15106 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
15107 u32 nic_cfg, led_cfg;
7c786065
NS
15108 u32 cfg2 = 0, cfg4 = 0, cfg5 = 0;
15109 u32 nic_phy_id, ver, eeprom_phy_id;
7d0c41ef 15110 int eeprom_phy_serdes = 0;
1da177e4
LT
15111
15112 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
15113 tp->nic_sram_data_cfg = nic_cfg;
15114
15115 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
15116 ver >>= NIC_SRAM_DATA_VER_SHIFT;
4153577a
JP
15117 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
15118 tg3_asic_rev(tp) != ASIC_REV_5701 &&
15119 tg3_asic_rev(tp) != ASIC_REV_5703 &&
1da177e4
LT
15120 (ver > 0) && (ver < 0x100))
15121 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
15122
4153577a 15123 if (tg3_asic_rev(tp) == ASIC_REV_5785)
a9daf367
MC
15124 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
15125
7c786065
NS
15126 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15127 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15128 tg3_asic_rev(tp) == ASIC_REV_5720)
15129 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_5, &cfg5);
15130
1da177e4
LT
15131 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
15132 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
15133 eeprom_phy_serdes = 1;
15134
15135 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
15136 if (nic_phy_id != 0) {
15137 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
15138 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
15139
15140 eeprom_phy_id = (id1 >> 16) << 10;
15141 eeprom_phy_id |= (id2 & 0xfc00) << 16;
15142 eeprom_phy_id |= (id2 & 0x03ff) << 0;
15143 } else
15144 eeprom_phy_id = 0;
15145
7d0c41ef 15146 tp->phy_id = eeprom_phy_id;
747e8f8b 15147 if (eeprom_phy_serdes) {
63c3a66f 15148 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 15149 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 15150 else
f07e9af3 15151 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 15152 }
7d0c41ef 15153
63c3a66f 15154 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
15155 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
15156 SHASTA_EXT_LED_MODE_MASK);
cbf46853 15157 else
1da177e4
LT
15158 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
15159
15160 switch (led_cfg) {
15161 default:
15162 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
15163 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
15164 break;
15165
15166 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
15167 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
15168 break;
15169
15170 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
15171 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
15172
15173 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
15174 * read on some older 5700/5701 bootcode.
15175 */
4153577a
JP
15176 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
15177 tg3_asic_rev(tp) == ASIC_REV_5701)
9ba27794
MC
15178 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
15179
1da177e4
LT
15180 break;
15181
15182 case SHASTA_EXT_LED_SHARED:
15183 tp->led_ctrl = LED_CTRL_MODE_SHARED;
4153577a
JP
15184 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
15185 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
1da177e4
LT
15186 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
15187 LED_CTRL_MODE_PHY_2);
89f67978
NS
15188
15189 if (tg3_flag(tp, 5717_PLUS) ||
15190 tg3_asic_rev(tp) == ASIC_REV_5762)
15191 tp->led_ctrl |= LED_CTRL_BLINK_RATE_OVERRIDE |
15192 LED_CTRL_BLINK_RATE_MASK;
15193
1da177e4
LT
15194 break;
15195
15196 case SHASTA_EXT_LED_MAC:
15197 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
15198 break;
15199
15200 case SHASTA_EXT_LED_COMBO:
15201 tp->led_ctrl = LED_CTRL_MODE_COMBO;
4153577a 15202 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
1da177e4
LT
15203 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
15204 LED_CTRL_MODE_PHY_2);
15205 break;
15206
855e1111 15207 }
1da177e4 15208
4153577a
JP
15209 if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
15210 tg3_asic_rev(tp) == ASIC_REV_5701) &&
1da177e4
LT
15211 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
15212 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
15213
4153577a 15214 if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
b2a5c19c 15215 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 15216
9d26e213 15217 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 15218 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
15219 if ((tp->pdev->subsystem_vendor ==
15220 PCI_VENDOR_ID_ARIMA) &&
15221 (tp->pdev->subsystem_device == 0x205a ||
15222 tp->pdev->subsystem_device == 0x2063))
63c3a66f 15223 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 15224 } else {
63c3a66f
JP
15225 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
15226 tg3_flag_set(tp, IS_NIC);
9d26e213 15227 }
1da177e4
LT
15228
15229 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
15230 tg3_flag_set(tp, ENABLE_ASF);
15231 if (tg3_flag(tp, 5750_PLUS))
15232 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 15233 }
b2b98d4a
MC
15234
15235 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
15236 tg3_flag(tp, 5750_PLUS))
15237 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 15238
f07e9af3 15239 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 15240 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 15241 tg3_flag_clear(tp, WOL_CAP);
1da177e4 15242
63c3a66f 15243 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 15244 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 15245 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
15246 device_set_wakeup_enable(&tp->pdev->dev, true);
15247 }
0527ba35 15248
1da177e4 15249 if (cfg2 & (1 << 17))
f07e9af3 15250 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
15251
15252 /* serdes signal pre-emphasis in register 0x590 set by */
15253 /* bootcode if bit 18 is set */
15254 if (cfg2 & (1 << 18))
f07e9af3 15255 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 15256
63c3a66f 15257 if ((tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
15258 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
15259 tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
6833c043 15260 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 15261 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 15262
942d1af0 15263 if (tg3_flag(tp, PCI_EXPRESS)) {
8ed5d97e
MC
15264 u32 cfg3;
15265
15266 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
942d1af0
NS
15267 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
15268 !tg3_flag(tp, 57765_PLUS) &&
15269 (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
63c3a66f 15270 tg3_flag_set(tp, ASPM_WORKAROUND);
942d1af0
NS
15271 if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
15272 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
15273 if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
15274 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
8ed5d97e 15275 }
a9daf367 15276
14417063 15277 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 15278 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 15279 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 15280 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 15281 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 15282 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
7c786065
NS
15283
15284 if (cfg5 & NIC_SRAM_DISABLE_1G_HALF_ADV)
15285 tp->phy_flags |= TG3_PHYFLG_DISABLE_1G_HD_ADV;
1da177e4 15286 }
05ac4cb7 15287done:
63c3a66f 15288 if (tg3_flag(tp, WOL_CAP))
43067ed8 15289 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 15290 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
15291 else
15292 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
15293}
15294
c86a8560
MC
15295static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
15296{
15297 int i, err;
15298 u32 val2, off = offset * 8;
15299
15300 err = tg3_nvram_lock(tp);
15301 if (err)
15302 return err;
15303
15304 tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
15305 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
15306 APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
15307 tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
15308 udelay(10);
15309
15310 for (i = 0; i < 100; i++) {
15311 val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
15312 if (val2 & APE_OTP_STATUS_CMD_DONE) {
15313 *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
15314 break;
15315 }
15316 udelay(10);
15317 }
15318
15319 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
15320
15321 tg3_nvram_unlock(tp);
15322 if (val2 & APE_OTP_STATUS_CMD_DONE)
15323 return 0;
15324
15325 return -EBUSY;
15326}
15327
229b1ad1 15328static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
b2a5c19c
MC
15329{
15330 int i;
15331 u32 val;
15332
15333 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
15334 tw32(OTP_CTRL, cmd);
15335
15336 /* Wait for up to 1 ms for command to execute. */
15337 for (i = 0; i < 100; i++) {
15338 val = tr32(OTP_STATUS);
15339 if (val & OTP_STATUS_CMD_DONE)
15340 break;
15341 udelay(10);
15342 }
15343
15344 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
15345}
15346
15347/* Read the gphy configuration from the OTP region of the chip. The gphy
15348 * configuration is a 32-bit value that straddles the alignment boundary.
15349 * We do two 32-bit reads and then shift and merge the results.
15350 */
229b1ad1 15351static u32 tg3_read_otp_phycfg(struct tg3 *tp)
b2a5c19c
MC
15352{
15353 u32 bhalf_otp, thalf_otp;
15354
15355 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
15356
15357 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
15358 return 0;
15359
15360 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
15361
15362 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
15363 return 0;
15364
15365 thalf_otp = tr32(OTP_READ_DATA);
15366
15367 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
15368
15369 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
15370 return 0;
15371
15372 bhalf_otp = tr32(OTP_READ_DATA);
15373
15374 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
15375}
15376
229b1ad1 15377static void tg3_phy_init_link_config(struct tg3 *tp)
e256f8a3 15378{
202ff1c2 15379 u32 adv = ADVERTISED_Autoneg;
e256f8a3 15380
7c786065
NS
15381 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
15382 if (!(tp->phy_flags & TG3_PHYFLG_DISABLE_1G_HD_ADV))
15383 adv |= ADVERTISED_1000baseT_Half;
15384 adv |= ADVERTISED_1000baseT_Full;
15385 }
e256f8a3
MC
15386
15387 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
15388 adv |= ADVERTISED_100baseT_Half |
15389 ADVERTISED_100baseT_Full |
15390 ADVERTISED_10baseT_Half |
15391 ADVERTISED_10baseT_Full |
15392 ADVERTISED_TP;
15393 else
15394 adv |= ADVERTISED_FIBRE;
15395
15396 tp->link_config.advertising = adv;
e740522e
MC
15397 tp->link_config.speed = SPEED_UNKNOWN;
15398 tp->link_config.duplex = DUPLEX_UNKNOWN;
e256f8a3 15399 tp->link_config.autoneg = AUTONEG_ENABLE;
e740522e
MC
15400 tp->link_config.active_speed = SPEED_UNKNOWN;
15401 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
34655ad6
MC
15402
15403 tp->old_link = -1;
e256f8a3
MC
15404}
15405
229b1ad1 15406static int tg3_phy_probe(struct tg3 *tp)
7d0c41ef
MC
15407{
15408 u32 hw_phy_id_1, hw_phy_id_2;
15409 u32 hw_phy_id, hw_phy_id_masked;
15410 int err;
1da177e4 15411
e256f8a3 15412 /* flow control autonegotiation is default behavior */
63c3a66f 15413 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
15414 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
15415
8151ad57
MC
15416 if (tg3_flag(tp, ENABLE_APE)) {
15417 switch (tp->pci_fn) {
15418 case 0:
15419 tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
15420 break;
15421 case 1:
15422 tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
15423 break;
15424 case 2:
15425 tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
15426 break;
15427 case 3:
15428 tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
15429 break;
15430 }
15431 }
15432
942d1af0
NS
15433 if (!tg3_flag(tp, ENABLE_ASF) &&
15434 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
15435 !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
15436 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
15437 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
15438
63c3a66f 15439 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
15440 return tg3_phy_init(tp);
15441
1da177e4 15442 /* Reading the PHY ID register can conflict with ASF
877d0310 15443 * firmware access to the PHY hardware.
1da177e4
LT
15444 */
15445 err = 0;
63c3a66f 15446 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 15447 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
15448 } else {
15449 /* Now read the physical PHY_ID from the chip and verify
15450 * that it is sane. If it doesn't look good, we fall back
15451 * to either the hard-coded table based PHY_ID and failing
15452 * that the value found in the eeprom area.
15453 */
15454 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
15455 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
15456
15457 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
15458 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
15459 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
15460
79eb6904 15461 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
15462 }
15463
79eb6904 15464 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 15465 tp->phy_id = hw_phy_id;
79eb6904 15466 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 15467 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 15468 else
f07e9af3 15469 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 15470 } else {
79eb6904 15471 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
15472 /* Do nothing, phy ID already set up in
15473 * tg3_get_eeprom_hw_cfg().
15474 */
1da177e4
LT
15475 } else {
15476 struct subsys_tbl_ent *p;
15477
15478 /* No eeprom signature? Try the hardcoded
15479 * subsys device table.
15480 */
24daf2b0 15481 p = tg3_lookup_by_subsys(tp);
7e6c63f0
HM
15482 if (p) {
15483 tp->phy_id = p->phy_id;
15484 } else if (!tg3_flag(tp, IS_SSB_CORE)) {
15485 /* For now we saw the IDs 0xbc050cd0,
15486 * 0xbc050f80 and 0xbc050c30 on devices
15487 * connected to an BCM4785 and there are
15488 * probably more. Just assume that the phy is
15489 * supported when it is connected to a SSB core
15490 * for now.
15491 */
1da177e4 15492 return -ENODEV;
7e6c63f0 15493 }
1da177e4 15494
1da177e4 15495 if (!tp->phy_id ||
79eb6904 15496 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 15497 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
15498 }
15499 }
15500
a6b68dab 15501 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
4153577a
JP
15502 (tg3_asic_rev(tp) == ASIC_REV_5719 ||
15503 tg3_asic_rev(tp) == ASIC_REV_5720 ||
c4dab506 15504 tg3_asic_rev(tp) == ASIC_REV_57766 ||
4153577a
JP
15505 tg3_asic_rev(tp) == ASIC_REV_5762 ||
15506 (tg3_asic_rev(tp) == ASIC_REV_5717 &&
15507 tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
15508 (tg3_asic_rev(tp) == ASIC_REV_57765 &&
9e2ecbeb 15509 tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
52b02d04
MC
15510 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
15511
9e2ecbeb
NS
15512 tp->eee.supported = SUPPORTED_100baseT_Full |
15513 SUPPORTED_1000baseT_Full;
15514 tp->eee.advertised = ADVERTISED_100baseT_Full |
15515 ADVERTISED_1000baseT_Full;
15516 tp->eee.eee_enabled = 1;
15517 tp->eee.tx_lpi_enabled = 1;
15518 tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
15519 }
15520
e256f8a3
MC
15521 tg3_phy_init_link_config(tp);
15522
942d1af0
NS
15523 if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
15524 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
15525 !tg3_flag(tp, ENABLE_APE) &&
15526 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 15527 u32 bmsr, dummy;
1da177e4
LT
15528
15529 tg3_readphy(tp, MII_BMSR, &bmsr);
15530 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
15531 (bmsr & BMSR_LSTATUS))
15532 goto skip_phy_reset;
6aa20a22 15533
1da177e4
LT
15534 err = tg3_phy_reset(tp);
15535 if (err)
15536 return err;
15537
42b64a45 15538 tg3_phy_set_wirespeed(tp);
1da177e4 15539
e2bf73e7 15540 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
15541 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
15542 tp->link_config.flowctrl);
1da177e4
LT
15543
15544 tg3_writephy(tp, MII_BMCR,
15545 BMCR_ANENABLE | BMCR_ANRESTART);
15546 }
1da177e4
LT
15547 }
15548
15549skip_phy_reset:
79eb6904 15550 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
15551 err = tg3_init_5401phy_dsp(tp);
15552 if (err)
15553 return err;
1da177e4 15554
1da177e4
LT
15555 err = tg3_init_5401phy_dsp(tp);
15556 }
15557
1da177e4
LT
15558 return err;
15559}
15560
229b1ad1 15561static void tg3_read_vpd(struct tg3 *tp)
1da177e4 15562{
a4a8bb15 15563 u8 *vpd_data;
4181b2c8 15564 unsigned int block_end, rosize, len;
535a490e 15565 u32 vpdlen;
184b8904 15566 int j, i = 0;
a4a8bb15 15567
535a490e 15568 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
15569 if (!vpd_data)
15570 goto out_no_vpd;
1da177e4 15571
535a490e 15572 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
15573 if (i < 0)
15574 goto out_not_found;
1da177e4 15575
4181b2c8
MC
15576 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
15577 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
15578 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 15579
535a490e 15580 if (block_end > vpdlen)
4181b2c8 15581 goto out_not_found;
af2c6a4a 15582
184b8904
MC
15583 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15584 PCI_VPD_RO_KEYWORD_MFR_ID);
15585 if (j > 0) {
15586 len = pci_vpd_info_field_size(&vpd_data[j]);
15587
15588 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15589 if (j + len > block_end || len != 4 ||
15590 memcmp(&vpd_data[j], "1028", 4))
15591 goto partno;
15592
15593 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15594 PCI_VPD_RO_KEYWORD_VENDOR0);
15595 if (j < 0)
15596 goto partno;
15597
15598 len = pci_vpd_info_field_size(&vpd_data[j]);
15599
15600 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15601 if (j + len > block_end)
15602 goto partno;
15603
715230a4
KC
15604 if (len >= sizeof(tp->fw_ver))
15605 len = sizeof(tp->fw_ver) - 1;
15606 memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
15607 snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
15608 &vpd_data[j]);
184b8904
MC
15609 }
15610
15611partno:
4181b2c8
MC
15612 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15613 PCI_VPD_RO_KEYWORD_PARTNO);
15614 if (i < 0)
15615 goto out_not_found;
af2c6a4a 15616
4181b2c8 15617 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 15618
4181b2c8
MC
15619 i += PCI_VPD_INFO_FLD_HDR_SIZE;
15620 if (len > TG3_BPN_SIZE ||
535a490e 15621 (len + i) > vpdlen)
4181b2c8 15622 goto out_not_found;
1da177e4 15623
4181b2c8 15624 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 15625
1da177e4 15626out_not_found:
a4a8bb15 15627 kfree(vpd_data);
37a949c5 15628 if (tp->board_part_number[0])
a4a8bb15
MC
15629 return;
15630
15631out_no_vpd:
4153577a 15632 if (tg3_asic_rev(tp) == ASIC_REV_5717) {
79d49695
MC
15633 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15634 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
37a949c5
MC
15635 strcpy(tp->board_part_number, "BCM5717");
15636 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
15637 strcpy(tp->board_part_number, "BCM5718");
15638 else
15639 goto nomatch;
4153577a 15640 } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
37a949c5
MC
15641 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
15642 strcpy(tp->board_part_number, "BCM57780");
15643 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
15644 strcpy(tp->board_part_number, "BCM57760");
15645 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
15646 strcpy(tp->board_part_number, "BCM57790");
15647 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
15648 strcpy(tp->board_part_number, "BCM57788");
15649 else
15650 goto nomatch;
4153577a 15651 } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
37a949c5
MC
15652 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
15653 strcpy(tp->board_part_number, "BCM57761");
15654 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
15655 strcpy(tp->board_part_number, "BCM57765");
15656 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
15657 strcpy(tp->board_part_number, "BCM57781");
15658 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
15659 strcpy(tp->board_part_number, "BCM57785");
15660 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
15661 strcpy(tp->board_part_number, "BCM57791");
15662 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
15663 strcpy(tp->board_part_number, "BCM57795");
15664 else
15665 goto nomatch;
4153577a 15666 } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
55086ad9
MC
15667 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
15668 strcpy(tp->board_part_number, "BCM57762");
15669 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
15670 strcpy(tp->board_part_number, "BCM57766");
15671 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
15672 strcpy(tp->board_part_number, "BCM57782");
15673 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15674 strcpy(tp->board_part_number, "BCM57786");
15675 else
15676 goto nomatch;
4153577a 15677 } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c 15678 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
15679 } else {
15680nomatch:
b5d3772c 15681 strcpy(tp->board_part_number, "none");
37a949c5 15682 }
1da177e4
LT
15683}
15684
229b1ad1 15685static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
9c8a620e
MC
15686{
15687 u32 val;
15688
e4f34110 15689 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 15690 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 15691 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
15692 val != 0)
15693 return 0;
15694
15695 return 1;
15696}
15697
229b1ad1 15698static void tg3_read_bc_ver(struct tg3 *tp)
acd9c119 15699{
ff3a7cb2 15700 u32 val, offset, start, ver_offset;
75f9936e 15701 int i, dst_off;
ff3a7cb2 15702 bool newver = false;
acd9c119
MC
15703
15704 if (tg3_nvram_read(tp, 0xc, &offset) ||
15705 tg3_nvram_read(tp, 0x4, &start))
15706 return;
15707
15708 offset = tg3_nvram_logical_addr(tp, offset);
15709
ff3a7cb2 15710 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
15711 return;
15712
ff3a7cb2
MC
15713 if ((val & 0xfc000000) == 0x0c000000) {
15714 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
15715 return;
15716
ff3a7cb2
MC
15717 if (val == 0)
15718 newver = true;
15719 }
15720
75f9936e
MC
15721 dst_off = strlen(tp->fw_ver);
15722
ff3a7cb2 15723 if (newver) {
75f9936e
MC
15724 if (TG3_VER_SIZE - dst_off < 16 ||
15725 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
15726 return;
15727
15728 offset = offset + ver_offset - start;
15729 for (i = 0; i < 16; i += 4) {
15730 __be32 v;
15731 if (tg3_nvram_read_be32(tp, offset + i, &v))
15732 return;
15733
75f9936e 15734 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
15735 }
15736 } else {
15737 u32 major, minor;
15738
15739 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
15740 return;
15741
15742 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
15743 TG3_NVM_BCVER_MAJSFT;
15744 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
15745 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
15746 "v%d.%02d", major, minor);
acd9c119
MC
15747 }
15748}
15749
229b1ad1 15750static void tg3_read_hwsb_ver(struct tg3 *tp)
a6f6cb1c
MC
15751{
15752 u32 val, major, minor;
15753
15754 /* Use native endian representation */
15755 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
15756 return;
15757
15758 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
15759 TG3_NVM_HWSB_CFG1_MAJSFT;
15760 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
15761 TG3_NVM_HWSB_CFG1_MINSFT;
15762
15763 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
15764}
15765
229b1ad1 15766static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
dfe00d7d
MC
15767{
15768 u32 offset, major, minor, build;
15769
75f9936e 15770 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
15771
15772 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
15773 return;
15774
15775 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
15776 case TG3_EEPROM_SB_REVISION_0:
15777 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
15778 break;
15779 case TG3_EEPROM_SB_REVISION_2:
15780 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
15781 break;
15782 case TG3_EEPROM_SB_REVISION_3:
15783 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
15784 break;
a4153d40
MC
15785 case TG3_EEPROM_SB_REVISION_4:
15786 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
15787 break;
15788 case TG3_EEPROM_SB_REVISION_5:
15789 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
15790 break;
bba226ac
MC
15791 case TG3_EEPROM_SB_REVISION_6:
15792 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
15793 break;
dfe00d7d
MC
15794 default:
15795 return;
15796 }
15797
e4f34110 15798 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
15799 return;
15800
15801 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
15802 TG3_EEPROM_SB_EDH_BLD_SHFT;
15803 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
15804 TG3_EEPROM_SB_EDH_MAJ_SHFT;
15805 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
15806
15807 if (minor > 99 || build > 26)
15808 return;
15809
75f9936e
MC
15810 offset = strlen(tp->fw_ver);
15811 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
15812 " v%d.%02d", major, minor);
dfe00d7d
MC
15813
15814 if (build > 0) {
75f9936e
MC
15815 offset = strlen(tp->fw_ver);
15816 if (offset < TG3_VER_SIZE - 1)
15817 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
15818 }
15819}
15820
229b1ad1 15821static void tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
15822{
15823 u32 val, offset, start;
acd9c119 15824 int i, vlen;
9c8a620e
MC
15825
15826 for (offset = TG3_NVM_DIR_START;
15827 offset < TG3_NVM_DIR_END;
15828 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 15829 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
15830 return;
15831
9c8a620e
MC
15832 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
15833 break;
15834 }
15835
15836 if (offset == TG3_NVM_DIR_END)
15837 return;
15838
63c3a66f 15839 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 15840 start = 0x08000000;
e4f34110 15841 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
15842 return;
15843
e4f34110 15844 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 15845 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 15846 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
15847 return;
15848
15849 offset += val - start;
15850
acd9c119 15851 vlen = strlen(tp->fw_ver);
9c8a620e 15852
acd9c119
MC
15853 tp->fw_ver[vlen++] = ',';
15854 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
15855
15856 for (i = 0; i < 4; i++) {
a9dc529d
MC
15857 __be32 v;
15858 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
15859 return;
15860
b9fc7dc5 15861 offset += sizeof(v);
c4e6575c 15862
acd9c119
MC
15863 if (vlen > TG3_VER_SIZE - sizeof(v)) {
15864 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 15865 break;
c4e6575c 15866 }
9c8a620e 15867
acd9c119
MC
15868 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
15869 vlen += sizeof(v);
c4e6575c 15870 }
acd9c119
MC
15871}
15872
229b1ad1 15873static void tg3_probe_ncsi(struct tg3 *tp)
7fd76445 15874{
7fd76445 15875 u32 apedata;
7fd76445
MC
15876
15877 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
15878 if (apedata != APE_SEG_SIG_MAGIC)
15879 return;
15880
15881 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
15882 if (!(apedata & APE_FW_STATUS_READY))
15883 return;
15884
165f4d1c
MC
15885 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
15886 tg3_flag_set(tp, APE_HAS_NCSI);
15887}
15888
229b1ad1 15889static void tg3_read_dash_ver(struct tg3 *tp)
165f4d1c
MC
15890{
15891 int vlen;
15892 u32 apedata;
15893 char *fwtype;
15894
7fd76445
MC
15895 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
15896
165f4d1c 15897 if (tg3_flag(tp, APE_HAS_NCSI))
ecc79648 15898 fwtype = "NCSI";
c86a8560
MC
15899 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
15900 fwtype = "SMASH";
165f4d1c 15901 else
ecc79648
MC
15902 fwtype = "DASH";
15903
7fd76445
MC
15904 vlen = strlen(tp->fw_ver);
15905
ecc79648
MC
15906 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
15907 fwtype,
7fd76445
MC
15908 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
15909 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
15910 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
15911 (apedata & APE_FW_VERSION_BLDMSK));
15912}
15913
c86a8560
MC
15914static void tg3_read_otp_ver(struct tg3 *tp)
15915{
15916 u32 val, val2;
15917
4153577a 15918 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c86a8560
MC
15919 return;
15920
15921 if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
15922 !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
15923 TG3_OTP_MAGIC0_VALID(val)) {
15924 u64 val64 = (u64) val << 32 | val2;
15925 u32 ver = 0;
15926 int i, vlen;
15927
15928 for (i = 0; i < 7; i++) {
15929 if ((val64 & 0xff) == 0)
15930 break;
15931 ver = val64 & 0xff;
15932 val64 >>= 8;
15933 }
15934 vlen = strlen(tp->fw_ver);
15935 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
15936 }
15937}
15938
229b1ad1 15939static void tg3_read_fw_ver(struct tg3 *tp)
acd9c119
MC
15940{
15941 u32 val;
75f9936e 15942 bool vpd_vers = false;
acd9c119 15943
75f9936e
MC
15944 if (tp->fw_ver[0] != 0)
15945 vpd_vers = true;
df259d8c 15946
63c3a66f 15947 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 15948 strcat(tp->fw_ver, "sb");
c86a8560 15949 tg3_read_otp_ver(tp);
df259d8c
MC
15950 return;
15951 }
15952
acd9c119
MC
15953 if (tg3_nvram_read(tp, 0, &val))
15954 return;
15955
15956 if (val == TG3_EEPROM_MAGIC)
15957 tg3_read_bc_ver(tp);
15958 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
15959 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
15960 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
15961 tg3_read_hwsb_ver(tp);
acd9c119 15962
165f4d1c
MC
15963 if (tg3_flag(tp, ENABLE_ASF)) {
15964 if (tg3_flag(tp, ENABLE_APE)) {
15965 tg3_probe_ncsi(tp);
15966 if (!vpd_vers)
15967 tg3_read_dash_ver(tp);
15968 } else if (!vpd_vers) {
15969 tg3_read_mgmtfw_ver(tp);
15970 }
c9cab24e 15971 }
9c8a620e
MC
15972
15973 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
15974}
15975
7cb32cf2
MC
15976static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
15977{
63c3a66f 15978 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 15979 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 15980 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 15981 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 15982 else
de9f5230 15983 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
15984}
15985
9baa3c34 15986static const struct pci_device_id tg3_write_reorder_chipsets[] = {
895950c2
JP
15987 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
15988 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
15989 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
15990 { },
15991};
15992
229b1ad1 15993static struct pci_dev *tg3_find_peer(struct tg3 *tp)
16c7fa7d
MC
15994{
15995 struct pci_dev *peer;
15996 unsigned int func, devnr = tp->pdev->devfn & ~7;
15997
15998 for (func = 0; func < 8; func++) {
15999 peer = pci_get_slot(tp->pdev->bus, devnr | func);
16000 if (peer && peer != tp->pdev)
16001 break;
16002 pci_dev_put(peer);
16003 }
16004 /* 5704 can be configured in single-port mode, set peer to
16005 * tp->pdev in that case.
16006 */
16007 if (!peer) {
16008 peer = tp->pdev;
16009 return peer;
16010 }
16011
16012 /*
16013 * We don't need to keep the refcount elevated; there's no way
16014 * to remove one half of this device without removing the other
16015 */
16016 pci_dev_put(peer);
16017
16018 return peer;
16019}
16020
229b1ad1 16021static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
42b123b1
MC
16022{
16023 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
4153577a 16024 if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
42b123b1
MC
16025 u32 reg;
16026
16027 /* All devices that use the alternate
16028 * ASIC REV location have a CPMU.
16029 */
16030 tg3_flag_set(tp, CPMU_PRESENT);
16031
16032 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 16033 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
42b123b1
MC
16034 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
16035 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4 16036 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
68273712
NS
16037 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
16038 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
c65a17f4
MC
16039 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
16040 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
68273712
NS
16041 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
16042 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787)
42b123b1
MC
16043 reg = TG3PCI_GEN2_PRODID_ASICREV;
16044 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
16045 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
16046 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
16047 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
16048 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
16049 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
16050 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
16051 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
16052 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
16053 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
16054 reg = TG3PCI_GEN15_PRODID_ASICREV;
16055 else
16056 reg = TG3PCI_PRODID_ASICREV;
16057
16058 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
16059 }
16060
16061 /* Wrong chip ID in 5752 A0. This code can be removed later
16062 * as A0 is not in production.
16063 */
4153577a 16064 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
42b123b1
MC
16065 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
16066
4153577a 16067 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
79d49695
MC
16068 tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
16069
4153577a
JP
16070 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16071 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16072 tg3_asic_rev(tp) == ASIC_REV_5720)
42b123b1
MC
16073 tg3_flag_set(tp, 5717_PLUS);
16074
4153577a
JP
16075 if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
16076 tg3_asic_rev(tp) == ASIC_REV_57766)
42b123b1
MC
16077 tg3_flag_set(tp, 57765_CLASS);
16078
c65a17f4 16079 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
4153577a 16080 tg3_asic_rev(tp) == ASIC_REV_5762)
42b123b1
MC
16081 tg3_flag_set(tp, 57765_PLUS);
16082
16083 /* Intentionally exclude ASIC_REV_5906 */
4153577a
JP
16084 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16085 tg3_asic_rev(tp) == ASIC_REV_5787 ||
16086 tg3_asic_rev(tp) == ASIC_REV_5784 ||
16087 tg3_asic_rev(tp) == ASIC_REV_5761 ||
16088 tg3_asic_rev(tp) == ASIC_REV_5785 ||
16089 tg3_asic_rev(tp) == ASIC_REV_57780 ||
42b123b1
MC
16090 tg3_flag(tp, 57765_PLUS))
16091 tg3_flag_set(tp, 5755_PLUS);
16092
4153577a
JP
16093 if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
16094 tg3_asic_rev(tp) == ASIC_REV_5714)
42b123b1
MC
16095 tg3_flag_set(tp, 5780_CLASS);
16096
4153577a
JP
16097 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
16098 tg3_asic_rev(tp) == ASIC_REV_5752 ||
16099 tg3_asic_rev(tp) == ASIC_REV_5906 ||
42b123b1
MC
16100 tg3_flag(tp, 5755_PLUS) ||
16101 tg3_flag(tp, 5780_CLASS))
16102 tg3_flag_set(tp, 5750_PLUS);
16103
4153577a 16104 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
42b123b1
MC
16105 tg3_flag(tp, 5750_PLUS))
16106 tg3_flag_set(tp, 5705_PLUS);
16107}
16108
3d567e0e
NNS
16109static bool tg3_10_100_only_device(struct tg3 *tp,
16110 const struct pci_device_id *ent)
16111{
16112 u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
16113
4153577a
JP
16114 if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
16115 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
3d567e0e
NNS
16116 (tp->phy_flags & TG3_PHYFLG_IS_FET))
16117 return true;
16118
16119 if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
4153577a 16120 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
3d567e0e
NNS
16121 if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
16122 return true;
16123 } else {
16124 return true;
16125 }
16126 }
16127
16128 return false;
16129}
16130
1dd06ae8 16131static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
1da177e4 16132{
1da177e4 16133 u32 misc_ctrl_reg;
1da177e4
LT
16134 u32 pci_state_reg, grc_misc_cfg;
16135 u32 val;
16136 u16 pci_cmd;
5e7dfd0f 16137 int err;
1da177e4 16138
1da177e4
LT
16139 /* Force memory write invalidate off. If we leave it on,
16140 * then on 5700_BX chips we have to enable a workaround.
16141 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
16142 * to match the cacheline size. The Broadcom driver have this
16143 * workaround but turns MWI off all the times so never uses
16144 * it. This seems to suggest that the workaround is insufficient.
16145 */
16146 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16147 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
16148 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16149
16821285
MC
16150 /* Important! -- Make sure register accesses are byteswapped
16151 * correctly. Also, for those chips that require it, make
16152 * sure that indirect register accesses are enabled before
16153 * the first operation.
1da177e4
LT
16154 */
16155 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16156 &misc_ctrl_reg);
16821285
MC
16157 tp->misc_host_ctrl |= (misc_ctrl_reg &
16158 MISC_HOST_CTRL_CHIPREV);
16159 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16160 tp->misc_host_ctrl);
1da177e4 16161
42b123b1 16162 tg3_detect_asic_rev(tp, misc_ctrl_reg);
ff645bec 16163
6892914f
MC
16164 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
16165 * we need to disable memory and use config. cycles
16166 * only to access all registers. The 5702/03 chips
16167 * can mistakenly decode the special cycles from the
16168 * ICH chipsets as memory write cycles, causing corruption
16169 * of register and memory space. Only certain ICH bridges
16170 * will drive special cycles with non-zero data during the
16171 * address phase which can fall within the 5703's address
16172 * range. This is not an ICH bug as the PCI spec allows
16173 * non-zero address during special cycles. However, only
16174 * these ICH bridges are known to drive non-zero addresses
16175 * during special cycles.
16176 *
16177 * Since special cycles do not cross PCI bridges, we only
16178 * enable this workaround if the 5703 is on the secondary
16179 * bus of these ICH bridges.
16180 */
4153577a
JP
16181 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
16182 (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
6892914f
MC
16183 static struct tg3_dev_id {
16184 u32 vendor;
16185 u32 device;
16186 u32 rev;
16187 } ich_chipsets[] = {
16188 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
16189 PCI_ANY_ID },
16190 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
16191 PCI_ANY_ID },
16192 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
16193 0xa },
16194 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
16195 PCI_ANY_ID },
16196 { },
16197 };
16198 struct tg3_dev_id *pci_id = &ich_chipsets[0];
16199 struct pci_dev *bridge = NULL;
16200
16201 while (pci_id->vendor != 0) {
16202 bridge = pci_get_device(pci_id->vendor, pci_id->device,
16203 bridge);
16204 if (!bridge) {
16205 pci_id++;
16206 continue;
16207 }
16208 if (pci_id->rev != PCI_ANY_ID) {
44c10138 16209 if (bridge->revision > pci_id->rev)
6892914f
MC
16210 continue;
16211 }
16212 if (bridge->subordinate &&
16213 (bridge->subordinate->number ==
16214 tp->pdev->bus->number)) {
63c3a66f 16215 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
16216 pci_dev_put(bridge);
16217 break;
16218 }
16219 }
16220 }
16221
4153577a 16222 if (tg3_asic_rev(tp) == ASIC_REV_5701) {
41588ba1
MC
16223 static struct tg3_dev_id {
16224 u32 vendor;
16225 u32 device;
16226 } bridge_chipsets[] = {
16227 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
16228 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
16229 { },
16230 };
16231 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
16232 struct pci_dev *bridge = NULL;
16233
16234 while (pci_id->vendor != 0) {
16235 bridge = pci_get_device(pci_id->vendor,
16236 pci_id->device,
16237 bridge);
16238 if (!bridge) {
16239 pci_id++;
16240 continue;
16241 }
16242 if (bridge->subordinate &&
16243 (bridge->subordinate->number <=
16244 tp->pdev->bus->number) &&
b918c62e 16245 (bridge->subordinate->busn_res.end >=
41588ba1 16246 tp->pdev->bus->number)) {
63c3a66f 16247 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
16248 pci_dev_put(bridge);
16249 break;
16250 }
16251 }
16252 }
16253
4a29cc2e
MC
16254 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
16255 * DMA addresses > 40-bit. This bridge may have other additional
16256 * 57xx devices behind it in some 4-port NIC designs for example.
16257 * Any tg3 device found behind the bridge will also need the 40-bit
16258 * DMA workaround.
16259 */
42b123b1 16260 if (tg3_flag(tp, 5780_CLASS)) {
63c3a66f 16261 tg3_flag_set(tp, 40BIT_DMA_BUG);
0f847584 16262 tp->msi_cap = tp->pdev->msi_cap;
859a5887 16263 } else {
4a29cc2e
MC
16264 struct pci_dev *bridge = NULL;
16265
16266 do {
16267 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
16268 PCI_DEVICE_ID_SERVERWORKS_EPB,
16269 bridge);
16270 if (bridge && bridge->subordinate &&
16271 (bridge->subordinate->number <=
16272 tp->pdev->bus->number) &&
b918c62e 16273 (bridge->subordinate->busn_res.end >=
4a29cc2e 16274 tp->pdev->bus->number)) {
63c3a66f 16275 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
16276 pci_dev_put(bridge);
16277 break;
16278 }
16279 } while (bridge);
16280 }
4cf78e4f 16281
4153577a
JP
16282 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
16283 tg3_asic_rev(tp) == ASIC_REV_5714)
7544b097
MC
16284 tp->pdev_peer = tg3_find_peer(tp);
16285
507399f1 16286 /* Determine TSO capabilities */
4153577a 16287 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
4d163b75 16288 ; /* Do nothing. HW bug. */
63c3a66f
JP
16289 else if (tg3_flag(tp, 57765_PLUS))
16290 tg3_flag_set(tp, HW_TSO_3);
16291 else if (tg3_flag(tp, 5755_PLUS) ||
4153577a 16292 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f
JP
16293 tg3_flag_set(tp, HW_TSO_2);
16294 else if (tg3_flag(tp, 5750_PLUS)) {
16295 tg3_flag_set(tp, HW_TSO_1);
16296 tg3_flag_set(tp, TSO_BUG);
4153577a
JP
16297 if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
16298 tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
63c3a66f 16299 tg3_flag_clear(tp, TSO_BUG);
4153577a
JP
16300 } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16301 tg3_asic_rev(tp) != ASIC_REV_5701 &&
16302 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
1caf13eb
MC
16303 tg3_flag_set(tp, FW_TSO);
16304 tg3_flag_set(tp, TSO_BUG);
4153577a 16305 if (tg3_asic_rev(tp) == ASIC_REV_5705)
507399f1
MC
16306 tp->fw_needed = FIRMWARE_TG3TSO5;
16307 else
16308 tp->fw_needed = FIRMWARE_TG3TSO;
16309 }
16310
dabc5c67 16311 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
16312 if (tg3_flag(tp, HW_TSO_1) ||
16313 tg3_flag(tp, HW_TSO_2) ||
16314 tg3_flag(tp, HW_TSO_3) ||
1caf13eb 16315 tg3_flag(tp, FW_TSO)) {
cf9ecf4b
MC
16316 /* For firmware TSO, assume ASF is disabled.
16317 * We'll disable TSO later if we discover ASF
16318 * is enabled in tg3_get_eeprom_hw_cfg().
16319 */
dabc5c67 16320 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 16321 } else {
dabc5c67
MC
16322 tg3_flag_clear(tp, TSO_CAPABLE);
16323 tg3_flag_clear(tp, TSO_BUG);
16324 tp->fw_needed = NULL;
16325 }
16326
4153577a 16327 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
dabc5c67
MC
16328 tp->fw_needed = FIRMWARE_TG3;
16329
c4dab506
NS
16330 if (tg3_asic_rev(tp) == ASIC_REV_57766)
16331 tp->fw_needed = FIRMWARE_TG357766;
16332
507399f1
MC
16333 tp->irq_max = 1;
16334
63c3a66f
JP
16335 if (tg3_flag(tp, 5750_PLUS)) {
16336 tg3_flag_set(tp, SUPPORT_MSI);
4153577a
JP
16337 if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
16338 tg3_chip_rev(tp) == CHIPREV_5750_BX ||
16339 (tg3_asic_rev(tp) == ASIC_REV_5714 &&
16340 tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
7544b097 16341 tp->pdev_peer == tp->pdev))
63c3a66f 16342 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 16343
63c3a66f 16344 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 16345 tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 16346 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 16347 }
4f125f42 16348
63c3a66f
JP
16349 if (tg3_flag(tp, 57765_PLUS)) {
16350 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
16351 tp->irq_max = TG3_IRQ_MAX_VECS;
16352 }
f6eb9b1f 16353 }
0e1406dd 16354
9102426a
MC
16355 tp->txq_max = 1;
16356 tp->rxq_max = 1;
16357 if (tp->irq_max > 1) {
16358 tp->rxq_max = TG3_RSS_MAX_NUM_QS;
16359 tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
16360
4153577a
JP
16361 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
16362 tg3_asic_rev(tp) == ASIC_REV_5720)
9102426a
MC
16363 tp->txq_max = tp->irq_max - 1;
16364 }
16365
b7abee6e 16366 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 16367 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f 16368 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 16369
4153577a 16370 if (tg3_asic_rev(tp) == ASIC_REV_5719)
a4cb428d 16371 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
e31aa987 16372
4153577a
JP
16373 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16374 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16375 tg3_asic_rev(tp) == ASIC_REV_5720 ||
16376 tg3_asic_rev(tp) == ASIC_REV_5762)
63c3a66f 16377 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 16378
63c3a66f 16379 if (tg3_flag(tp, 57765_PLUS) &&
4153577a 16380 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
63c3a66f 16381 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 16382
63c3a66f
JP
16383 if (!tg3_flag(tp, 5705_PLUS) ||
16384 tg3_flag(tp, 5780_CLASS) ||
16385 tg3_flag(tp, USE_JUMBO_BDFLAG))
16386 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 16387
52f4490c
MC
16388 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
16389 &pci_state_reg);
16390
708ebb3a 16391 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
16392 u16 lnkctl;
16393
63c3a66f 16394 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 16395
0f49bfbd 16396 pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
5e7dfd0f 16397 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
4153577a 16398 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 16399 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 16400 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 16401 }
4153577a
JP
16402 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
16403 tg3_asic_rev(tp) == ASIC_REV_5761 ||
16404 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
16405 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
63c3a66f 16406 tg3_flag_set(tp, CLKREQ_BUG);
4153577a 16407 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
63c3a66f 16408 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 16409 }
4153577a 16410 } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
708ebb3a
JM
16411 /* BCM5785 devices are effectively PCIe devices, and should
16412 * follow PCIe codepaths, but do not have a PCIe capabilities
16413 * section.
93a700a9 16414 */
63c3a66f
JP
16415 tg3_flag_set(tp, PCI_EXPRESS);
16416 } else if (!tg3_flag(tp, 5705_PLUS) ||
16417 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
16418 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
16419 if (!tp->pcix_cap) {
2445e461
MC
16420 dev_err(&tp->pdev->dev,
16421 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
16422 return -EIO;
16423 }
16424
16425 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 16426 tg3_flag_set(tp, PCIX_MODE);
52f4490c 16427 }
1da177e4 16428
399de50b
MC
16429 /* If we have an AMD 762 or VIA K8T800 chipset, write
16430 * reordering to the mailbox registers done by the host
16431 * controller can cause major troubles. We read back from
16432 * every mailbox register write to force the writes to be
16433 * posted to the chip in order.
16434 */
4143470c 16435 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
16436 !tg3_flag(tp, PCI_EXPRESS))
16437 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 16438
69fc4053
MC
16439 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
16440 &tp->pci_cacheline_sz);
16441 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
16442 &tp->pci_lat_timer);
4153577a 16443 if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
1da177e4
LT
16444 tp->pci_lat_timer < 64) {
16445 tp->pci_lat_timer = 64;
69fc4053
MC
16446 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
16447 tp->pci_lat_timer);
1da177e4
LT
16448 }
16449
16821285
MC
16450 /* Important! -- It is critical that the PCI-X hw workaround
16451 * situation is decided before the first MMIO register access.
16452 */
4153577a 16453 if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
52f4490c
MC
16454 /* 5700 BX chips need to have their TX producer index
16455 * mailboxes written twice to workaround a bug.
16456 */
63c3a66f 16457 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 16458
52f4490c 16459 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
16460 *
16461 * The workaround is to use indirect register accesses
16462 * for all chip writes not to mailbox registers.
16463 */
63c3a66f 16464 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 16465 u32 pm_reg;
1da177e4 16466
63c3a66f 16467 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
16468
16469 /* The chip can have it's power management PCI config
16470 * space registers clobbered due to this bug.
16471 * So explicitly force the chip into D0 here.
16472 */
9974a356 16473 pci_read_config_dword(tp->pdev,
0319f30e 16474 tp->pdev->pm_cap + PCI_PM_CTRL,
1da177e4
LT
16475 &pm_reg);
16476 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
16477 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356 16478 pci_write_config_dword(tp->pdev,
0319f30e 16479 tp->pdev->pm_cap + PCI_PM_CTRL,
1da177e4
LT
16480 pm_reg);
16481
16482 /* Also, force SERR#/PERR# in PCI command. */
16483 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16484 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
16485 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16486 }
16487 }
16488
1da177e4 16489 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 16490 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 16491 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 16492 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
16493
16494 /* Chip-specific fixup from Broadcom driver */
4153577a 16495 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
1da177e4
LT
16496 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
16497 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
16498 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
16499 }
16500
1ee582d8 16501 /* Default fast path register access methods */
20094930 16502 tp->read32 = tg3_read32;
1ee582d8 16503 tp->write32 = tg3_write32;
09ee929c 16504 tp->read32_mbox = tg3_read32;
20094930 16505 tp->write32_mbox = tg3_write32;
1ee582d8
MC
16506 tp->write32_tx_mbox = tg3_write32;
16507 tp->write32_rx_mbox = tg3_write32;
16508
16509 /* Various workaround register access methods */
63c3a66f 16510 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 16511 tp->write32 = tg3_write_indirect_reg32;
4153577a 16512 else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
63c3a66f 16513 (tg3_flag(tp, PCI_EXPRESS) &&
4153577a 16514 tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
98efd8a6
MC
16515 /*
16516 * Back to back register writes can cause problems on these
16517 * chips, the workaround is to read back all reg writes
16518 * except those to mailbox regs.
16519 *
16520 * See tg3_write_indirect_reg32().
16521 */
1ee582d8 16522 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
16523 }
16524
63c3a66f 16525 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 16526 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 16527 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
16528 tp->write32_rx_mbox = tg3_write_flush_reg32;
16529 }
20094930 16530
63c3a66f 16531 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
16532 tp->read32 = tg3_read_indirect_reg32;
16533 tp->write32 = tg3_write_indirect_reg32;
16534 tp->read32_mbox = tg3_read_indirect_mbox;
16535 tp->write32_mbox = tg3_write_indirect_mbox;
16536 tp->write32_tx_mbox = tg3_write_indirect_mbox;
16537 tp->write32_rx_mbox = tg3_write_indirect_mbox;
16538
16539 iounmap(tp->regs);
22abe310 16540 tp->regs = NULL;
6892914f
MC
16541
16542 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16543 pci_cmd &= ~PCI_COMMAND_MEMORY;
16544 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16545 }
4153577a 16546 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
16547 tp->read32_mbox = tg3_read32_mbox_5906;
16548 tp->write32_mbox = tg3_write32_mbox_5906;
16549 tp->write32_tx_mbox = tg3_write32_mbox_5906;
16550 tp->write32_rx_mbox = tg3_write32_mbox_5906;
16551 }
6892914f 16552
bbadf503 16553 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 16554 (tg3_flag(tp, PCIX_MODE) &&
4153577a
JP
16555 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16556 tg3_asic_rev(tp) == ASIC_REV_5701)))
63c3a66f 16557 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 16558
16821285
MC
16559 /* The memory arbiter has to be enabled in order for SRAM accesses
16560 * to succeed. Normally on powerup the tg3 chip firmware will make
16561 * sure it is enabled, but other entities such as system netboot
16562 * code might disable it.
16563 */
16564 val = tr32(MEMARB_MODE);
16565 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
16566
9dc5e342 16567 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
4153577a 16568 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
9dc5e342
MC
16569 tg3_flag(tp, 5780_CLASS)) {
16570 if (tg3_flag(tp, PCIX_MODE)) {
16571 pci_read_config_dword(tp->pdev,
16572 tp->pcix_cap + PCI_X_STATUS,
16573 &val);
16574 tp->pci_fn = val & 0x7;
16575 }
4153577a
JP
16576 } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16577 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16578 tg3_asic_rev(tp) == ASIC_REV_5720) {
9dc5e342 16579 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
857001f0
MC
16580 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
16581 val = tr32(TG3_CPMU_STATUS);
16582
4153577a 16583 if (tg3_asic_rev(tp) == ASIC_REV_5717)
857001f0
MC
16584 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
16585 else
9dc5e342
MC
16586 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
16587 TG3_CPMU_STATUS_FSHFT_5719;
69f11c99
MC
16588 }
16589
7e6c63f0
HM
16590 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
16591 tp->write32_tx_mbox = tg3_write_flush_reg32;
16592 tp->write32_rx_mbox = tg3_write_flush_reg32;
16593 }
16594
7d0c41ef 16595 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 16596 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
16597 * determined before calling tg3_set_power_state() so that
16598 * we know whether or not to switch out of Vaux power.
16599 * When the flag is set, it means that GPIO1 is used for eeprom
16600 * write protect and also implies that it is a LOM where GPIOs
16601 * are not used to switch power.
6aa20a22 16602 */
7d0c41ef
MC
16603 tg3_get_eeprom_hw_cfg(tp);
16604
1caf13eb 16605 if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
cf9ecf4b
MC
16606 tg3_flag_clear(tp, TSO_CAPABLE);
16607 tg3_flag_clear(tp, TSO_BUG);
16608 tp->fw_needed = NULL;
16609 }
16610
63c3a66f 16611 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
16612 /* Allow reads and writes to the
16613 * APE register and memory space.
16614 */
16615 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
16616 PCISTATE_ALLOW_APE_SHMEM_WR |
16617 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
16618 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
16619 pci_state_reg);
c9cab24e
MC
16620
16621 tg3_ape_lock_init(tp);
0d3031d9
MC
16622 }
16623
16821285
MC
16624 /* Set up tp->grc_local_ctrl before calling
16625 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
16626 * will bring 5700's external PHY out of reset.
314fba34
MC
16627 * It is also used as eeprom write protect on LOMs.
16628 */
16629 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
4153577a 16630 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
63c3a66f 16631 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
16632 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
16633 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
16634 /* Unused GPIO3 must be driven as output on 5752 because there
16635 * are no pull-up resistors on unused GPIO pins.
16636 */
4153577a 16637 else if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc 16638 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 16639
4153577a
JP
16640 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16641 tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 16642 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
16643 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
16644
8d519ab2
MC
16645 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
16646 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
16647 /* Turn off the debug UART. */
16648 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 16649 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
16650 /* Keep VMain power. */
16651 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
16652 GRC_LCLCTRL_GPIO_OUTPUT0;
16653 }
16654
4153577a 16655 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c86a8560
MC
16656 tp->grc_local_ctrl |=
16657 tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
16658
16821285
MC
16659 /* Switch out of Vaux if it is a NIC */
16660 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 16661
1da177e4
LT
16662 /* Derive initial jumbo mode from MTU assigned in
16663 * ether_setup() via the alloc_etherdev() call
16664 */
63c3a66f
JP
16665 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
16666 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
16667
16668 /* Determine WakeOnLan speed to use. */
4153577a
JP
16669 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16670 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16671 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16672 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
63c3a66f 16673 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 16674 } else {
63c3a66f 16675 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
16676 }
16677
4153577a 16678 if (tg3_asic_rev(tp) == ASIC_REV_5906)
f07e9af3 16679 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 16680
1da177e4 16681 /* A few boards don't want Ethernet@WireSpeed phy feature */
4153577a
JP
16682 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16683 (tg3_asic_rev(tp) == ASIC_REV_5705 &&
16684 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
16685 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
16686 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
16687 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
16688 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4 16689
4153577a
JP
16690 if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
16691 tg3_chip_rev(tp) == CHIPREV_5704_AX)
f07e9af3 16692 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
4153577a 16693 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
f07e9af3 16694 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 16695
63c3a66f 16696 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 16697 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a
JP
16698 tg3_asic_rev(tp) != ASIC_REV_5785 &&
16699 tg3_asic_rev(tp) != ASIC_REV_57780 &&
63c3a66f 16700 !tg3_flag(tp, 57765_PLUS)) {
4153577a
JP
16701 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16702 tg3_asic_rev(tp) == ASIC_REV_5787 ||
16703 tg3_asic_rev(tp) == ASIC_REV_5784 ||
16704 tg3_asic_rev(tp) == ASIC_REV_5761) {
d4011ada
MC
16705 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
16706 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 16707 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 16708 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 16709 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 16710 } else
f07e9af3 16711 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 16712 }
1da177e4 16713
4153577a
JP
16714 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
16715 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
16716 tp->phy_otp = tg3_read_otp_phycfg(tp);
16717 if (tp->phy_otp == 0)
16718 tp->phy_otp = TG3_OTP_DEFAULT;
16719 }
16720
63c3a66f 16721 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
16722 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
16723 else
16724 tp->mi_mode = MAC_MI_MODE_BASE;
16725
1da177e4 16726 tp->coalesce_mode = 0;
4153577a
JP
16727 if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
16728 tg3_chip_rev(tp) != CHIPREV_5700_BX)
1da177e4
LT
16729 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
16730
4d958473 16731 /* Set these bits to enable statistics workaround. */
4153577a 16732 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
94962f7f 16733 tg3_asic_rev(tp) == ASIC_REV_5762 ||
4153577a
JP
16734 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
16735 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
4d958473
MC
16736 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
16737 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
16738 }
16739
4153577a
JP
16740 if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
16741 tg3_asic_rev(tp) == ASIC_REV_57780)
63c3a66f 16742 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 16743
158d7abd
MC
16744 err = tg3_mdio_init(tp);
16745 if (err)
16746 return err;
1da177e4
LT
16747
16748 /* Initialize data/descriptor byte/word swapping. */
16749 val = tr32(GRC_MODE);
4153577a
JP
16750 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
16751 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
16752 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
16753 GRC_MODE_WORD_SWAP_B2HRX_DATA |
16754 GRC_MODE_B2HRX_ENABLE |
16755 GRC_MODE_HTX2B_ENABLE |
16756 GRC_MODE_HOST_STACKUP);
16757 else
16758 val &= GRC_MODE_HOST_STACKUP;
16759
1da177e4
LT
16760 tw32(GRC_MODE, val | tp->grc_mode);
16761
16762 tg3_switch_clocks(tp);
16763
16764 /* Clear this out for sanity. */
16765 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
16766
388d3335
NG
16767 /* Clear TG3PCI_REG_BASE_ADDR to prevent hangs. */
16768 tw32(TG3PCI_REG_BASE_ADDR, 0);
16769
1da177e4
LT
16770 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
16771 &pci_state_reg);
16772 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 16773 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
4153577a
JP
16774 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16775 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16776 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
16777 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
1da177e4
LT
16778 void __iomem *sram_base;
16779
16780 /* Write some dummy words into the SRAM status block
16781 * area, see if it reads back correctly. If the return
16782 * value is bad, force enable the PCIX workaround.
16783 */
16784 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
16785
16786 writel(0x00000000, sram_base);
16787 writel(0x00000000, sram_base + 4);
16788 writel(0xffffffff, sram_base + 4);
16789 if (readl(sram_base) != 0x00000000)
63c3a66f 16790 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
16791 }
16792 }
16793
16794 udelay(50);
16795 tg3_nvram_init(tp);
16796
c4dab506
NS
16797 /* If the device has an NVRAM, no need to load patch firmware */
16798 if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
16799 !tg3_flag(tp, NO_NVRAM))
16800 tp->fw_needed = NULL;
16801
1da177e4
LT
16802 grc_misc_cfg = tr32(GRC_MISC_CFG);
16803 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
16804
4153577a 16805 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
1da177e4
LT
16806 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
16807 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 16808 tg3_flag_set(tp, IS_5788);
1da177e4 16809
63c3a66f 16810 if (!tg3_flag(tp, IS_5788) &&
4153577a 16811 tg3_asic_rev(tp) != ASIC_REV_5700)
63c3a66f
JP
16812 tg3_flag_set(tp, TAGGED_STATUS);
16813 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
16814 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
16815 HOSTCC_MODE_CLRTICK_TXBD);
16816
16817 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
16818 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16819 tp->misc_host_ctrl);
16820 }
16821
3bda1258 16822 /* Preserve the APE MAC_MODE bits */
63c3a66f 16823 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 16824 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 16825 else
6e01b20b 16826 tp->mac_mode = 0;
3bda1258 16827
3d567e0e 16828 if (tg3_10_100_only_device(tp, ent))
f07e9af3 16829 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
16830
16831 err = tg3_phy_probe(tp);
16832 if (err) {
2445e461 16833 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 16834 /* ... but do not return immediately ... */
b02fd9e3 16835 tg3_mdio_fini(tp);
1da177e4
LT
16836 }
16837
184b8904 16838 tg3_read_vpd(tp);
c4e6575c 16839 tg3_read_fw_ver(tp);
1da177e4 16840
f07e9af3
MC
16841 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
16842 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 16843 } else {
4153577a 16844 if (tg3_asic_rev(tp) == ASIC_REV_5700)
f07e9af3 16845 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 16846 else
f07e9af3 16847 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
16848 }
16849
16850 /* 5700 {AX,BX} chips have a broken status block link
16851 * change bit implementation, so we must use the
16852 * status register in those cases.
16853 */
4153577a 16854 if (tg3_asic_rev(tp) == ASIC_REV_5700)
63c3a66f 16855 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 16856 else
63c3a66f 16857 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
16858
16859 /* The led_ctrl is set during tg3_phy_probe, here we might
16860 * have to force the link status polling mechanism based
16861 * upon subsystem IDs.
16862 */
16863 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
4153577a 16864 tg3_asic_rev(tp) == ASIC_REV_5701 &&
f07e9af3
MC
16865 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
16866 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 16867 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
16868 }
16869
16870 /* For all SERDES we poll the MAC status register. */
f07e9af3 16871 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 16872 tg3_flag_set(tp, POLL_SERDES);
1da177e4 16873 else
63c3a66f 16874 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 16875
1743b83c
NS
16876 if (tg3_flag(tp, ENABLE_APE) && tg3_flag(tp, ENABLE_ASF))
16877 tg3_flag_set(tp, POLL_CPMU_LINK);
16878
9205fd9c 16879 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 16880 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
4153577a 16881 if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
63c3a66f 16882 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 16883 tp->rx_offset = NET_SKB_PAD;
d2757fc4 16884#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 16885 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
16886#endif
16887 }
1da177e4 16888
2c49a44d
MC
16889 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
16890 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
16891 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
16892
2c49a44d 16893 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
16894
16895 /* Increment the rx prod index on the rx std ring by at most
16896 * 8 for these chips to workaround hw errata.
16897 */
4153577a
JP
16898 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
16899 tg3_asic_rev(tp) == ASIC_REV_5752 ||
16900 tg3_asic_rev(tp) == ASIC_REV_5755)
f92905de
MC
16901 tp->rx_std_max_post = 8;
16902
63c3a66f 16903 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
16904 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
16905 PCIE_PWR_MGMT_L1_THRESH_MSK;
16906
1da177e4
LT
16907 return err;
16908}
16909
49b6e95f 16910#ifdef CONFIG_SPARC
229b1ad1 16911static int tg3_get_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
16912{
16913 struct net_device *dev = tp->dev;
16914 struct pci_dev *pdev = tp->pdev;
49b6e95f 16915 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 16916 const unsigned char *addr;
49b6e95f
DM
16917 int len;
16918
16919 addr = of_get_property(dp, "local-mac-address", &len);
d458cdf7
JP
16920 if (addr && len == ETH_ALEN) {
16921 memcpy(dev->dev_addr, addr, ETH_ALEN);
49b6e95f 16922 return 0;
1da177e4
LT
16923 }
16924 return -ENODEV;
16925}
16926
229b1ad1 16927static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
16928{
16929 struct net_device *dev = tp->dev;
16930
d458cdf7 16931 memcpy(dev->dev_addr, idprom->id_ethaddr, ETH_ALEN);
1da177e4
LT
16932 return 0;
16933}
16934#endif
16935
229b1ad1 16936static int tg3_get_device_address(struct tg3 *tp)
1da177e4
LT
16937{
16938 struct net_device *dev = tp->dev;
16939 u32 hi, lo, mac_offset;
008652b3 16940 int addr_ok = 0;
7e6c63f0 16941 int err;
1da177e4 16942
49b6e95f 16943#ifdef CONFIG_SPARC
1da177e4
LT
16944 if (!tg3_get_macaddr_sparc(tp))
16945 return 0;
16946#endif
16947
7e6c63f0
HM
16948 if (tg3_flag(tp, IS_SSB_CORE)) {
16949 err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
16950 if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
16951 return 0;
16952 }
16953
1da177e4 16954 mac_offset = 0x7c;
4153577a 16955 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
63c3a66f 16956 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
16957 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
16958 mac_offset = 0xcc;
16959 if (tg3_nvram_lock(tp))
16960 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
16961 else
16962 tg3_nvram_unlock(tp);
63c3a66f 16963 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 16964 if (tp->pci_fn & 1)
a1b950d5 16965 mac_offset = 0xcc;
69f11c99 16966 if (tp->pci_fn > 1)
a50d0796 16967 mac_offset += 0x18c;
4153577a 16968 } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 16969 mac_offset = 0x10;
1da177e4
LT
16970
16971 /* First try to get it from MAC address mailbox. */
16972 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
16973 if ((hi >> 16) == 0x484b) {
16974 dev->dev_addr[0] = (hi >> 8) & 0xff;
16975 dev->dev_addr[1] = (hi >> 0) & 0xff;
16976
16977 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
16978 dev->dev_addr[2] = (lo >> 24) & 0xff;
16979 dev->dev_addr[3] = (lo >> 16) & 0xff;
16980 dev->dev_addr[4] = (lo >> 8) & 0xff;
16981 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 16982
008652b3
MC
16983 /* Some old bootcode may report a 0 MAC address in SRAM */
16984 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
16985 }
16986 if (!addr_ok) {
16987 /* Next, try NVRAM. */
63c3a66f 16988 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 16989 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 16990 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
16991 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
16992 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
16993 }
16994 /* Finally just fetch it out of the MAC control regs. */
16995 else {
16996 hi = tr32(MAC_ADDR_0_HIGH);
16997 lo = tr32(MAC_ADDR_0_LOW);
16998
16999 dev->dev_addr[5] = lo & 0xff;
17000 dev->dev_addr[4] = (lo >> 8) & 0xff;
17001 dev->dev_addr[3] = (lo >> 16) & 0xff;
17002 dev->dev_addr[2] = (lo >> 24) & 0xff;
17003 dev->dev_addr[1] = hi & 0xff;
17004 dev->dev_addr[0] = (hi >> 8) & 0xff;
17005 }
1da177e4
LT
17006 }
17007
17008 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 17009#ifdef CONFIG_SPARC
1da177e4
LT
17010 if (!tg3_get_default_macaddr_sparc(tp))
17011 return 0;
17012#endif
17013 return -EINVAL;
17014 }
17015 return 0;
17016}
17017
59e6b434
DM
17018#define BOUNDARY_SINGLE_CACHELINE 1
17019#define BOUNDARY_MULTI_CACHELINE 2
17020
229b1ad1 17021static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
59e6b434
DM
17022{
17023 int cacheline_size;
17024 u8 byte;
17025 int goal;
17026
17027 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
17028 if (byte == 0)
17029 cacheline_size = 1024;
17030 else
17031 cacheline_size = (int) byte * 4;
17032
17033 /* On 5703 and later chips, the boundary bits have no
17034 * effect.
17035 */
4153577a
JP
17036 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
17037 tg3_asic_rev(tp) != ASIC_REV_5701 &&
63c3a66f 17038 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
17039 goto out;
17040
17041#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
17042 goal = BOUNDARY_MULTI_CACHELINE;
17043#else
17044#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
17045 goal = BOUNDARY_SINGLE_CACHELINE;
17046#else
17047 goal = 0;
17048#endif
17049#endif
17050
63c3a66f 17051 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
17052 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
17053 goto out;
17054 }
17055
59e6b434
DM
17056 if (!goal)
17057 goto out;
17058
17059 /* PCI controllers on most RISC systems tend to disconnect
17060 * when a device tries to burst across a cache-line boundary.
17061 * Therefore, letting tg3 do so just wastes PCI bandwidth.
17062 *
17063 * Unfortunately, for PCI-E there are only limited
17064 * write-side controls for this, and thus for reads
17065 * we will still get the disconnects. We'll also waste
17066 * these PCI cycles for both read and write for chips
17067 * other than 5700 and 5701 which do not implement the
17068 * boundary bits.
17069 */
63c3a66f 17070 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
17071 switch (cacheline_size) {
17072 case 16:
17073 case 32:
17074 case 64:
17075 case 128:
17076 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17077 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
17078 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
17079 } else {
17080 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
17081 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
17082 }
17083 break;
17084
17085 case 256:
17086 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
17087 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
17088 break;
17089
17090 default:
17091 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
17092 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
17093 break;
855e1111 17094 }
63c3a66f 17095 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
17096 switch (cacheline_size) {
17097 case 16:
17098 case 32:
17099 case 64:
17100 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17101 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
17102 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
17103 break;
17104 }
17105 /* fallthrough */
17106 case 128:
17107 default:
17108 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
17109 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
17110 break;
855e1111 17111 }
59e6b434
DM
17112 } else {
17113 switch (cacheline_size) {
17114 case 16:
17115 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17116 val |= (DMA_RWCTRL_READ_BNDRY_16 |
17117 DMA_RWCTRL_WRITE_BNDRY_16);
17118 break;
17119 }
17120 /* fallthrough */
17121 case 32:
17122 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17123 val |= (DMA_RWCTRL_READ_BNDRY_32 |
17124 DMA_RWCTRL_WRITE_BNDRY_32);
17125 break;
17126 }
17127 /* fallthrough */
17128 case 64:
17129 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17130 val |= (DMA_RWCTRL_READ_BNDRY_64 |
17131 DMA_RWCTRL_WRITE_BNDRY_64);
17132 break;
17133 }
17134 /* fallthrough */
17135 case 128:
17136 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17137 val |= (DMA_RWCTRL_READ_BNDRY_128 |
17138 DMA_RWCTRL_WRITE_BNDRY_128);
17139 break;
17140 }
17141 /* fallthrough */
17142 case 256:
17143 val |= (DMA_RWCTRL_READ_BNDRY_256 |
17144 DMA_RWCTRL_WRITE_BNDRY_256);
17145 break;
17146 case 512:
17147 val |= (DMA_RWCTRL_READ_BNDRY_512 |
17148 DMA_RWCTRL_WRITE_BNDRY_512);
17149 break;
17150 case 1024:
17151 default:
17152 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
17153 DMA_RWCTRL_WRITE_BNDRY_1024);
17154 break;
855e1111 17155 }
59e6b434
DM
17156 }
17157
17158out:
17159 return val;
17160}
17161
229b1ad1 17162static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
953c96e0 17163 int size, bool to_device)
1da177e4
LT
17164{
17165 struct tg3_internal_buffer_desc test_desc;
17166 u32 sram_dma_descs;
17167 int i, ret;
17168
17169 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
17170
17171 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
17172 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
17173 tw32(RDMAC_STATUS, 0);
17174 tw32(WDMAC_STATUS, 0);
17175
17176 tw32(BUFMGR_MODE, 0);
17177 tw32(FTQ_RESET, 0);
17178
17179 test_desc.addr_hi = ((u64) buf_dma) >> 32;
17180 test_desc.addr_lo = buf_dma & 0xffffffff;
17181 test_desc.nic_mbuf = 0x00002100;
17182 test_desc.len = size;
17183
17184 /*
17185 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
17186 * the *second* time the tg3 driver was getting loaded after an
17187 * initial scan.
17188 *
17189 * Broadcom tells me:
17190 * ...the DMA engine is connected to the GRC block and a DMA
17191 * reset may affect the GRC block in some unpredictable way...
17192 * The behavior of resets to individual blocks has not been tested.
17193 *
17194 * Broadcom noted the GRC reset will also reset all sub-components.
17195 */
17196 if (to_device) {
17197 test_desc.cqid_sqid = (13 << 8) | 2;
17198
17199 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
17200 udelay(40);
17201 } else {
17202 test_desc.cqid_sqid = (16 << 8) | 7;
17203
17204 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
17205 udelay(40);
17206 }
17207 test_desc.flags = 0x00000005;
17208
17209 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
17210 u32 val;
17211
17212 val = *(((u32 *)&test_desc) + i);
17213 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
17214 sram_dma_descs + (i * sizeof(u32)));
17215 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
17216 }
17217 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
17218
859a5887 17219 if (to_device)
1da177e4 17220 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 17221 else
1da177e4 17222 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
17223
17224 ret = -ENODEV;
17225 for (i = 0; i < 40; i++) {
17226 u32 val;
17227
17228 if (to_device)
17229 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
17230 else
17231 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
17232 if ((val & 0xffff) == sram_dma_descs) {
17233 ret = 0;
17234 break;
17235 }
17236
17237 udelay(100);
17238 }
17239
17240 return ret;
17241}
17242
ded7340d 17243#define TEST_BUFFER_SIZE 0x2000
1da177e4 17244
9baa3c34 17245static const struct pci_device_id tg3_dma_wait_state_chipsets[] = {
895950c2
JP
17246 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
17247 { },
17248};
17249
229b1ad1 17250static int tg3_test_dma(struct tg3 *tp)
1da177e4
LT
17251{
17252 dma_addr_t buf_dma;
59e6b434 17253 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 17254 int ret = 0;
1da177e4 17255
4bae65c8
MC
17256 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
17257 &buf_dma, GFP_KERNEL);
1da177e4
LT
17258 if (!buf) {
17259 ret = -ENOMEM;
17260 goto out_nofree;
17261 }
17262
17263 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
17264 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
17265
59e6b434 17266 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 17267
63c3a66f 17268 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
17269 goto out;
17270
63c3a66f 17271 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
17272 /* DMA read watermark not used on PCIE */
17273 tp->dma_rwctrl |= 0x00180000;
63c3a66f 17274 } else if (!tg3_flag(tp, PCIX_MODE)) {
4153577a
JP
17275 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
17276 tg3_asic_rev(tp) == ASIC_REV_5750)
1da177e4
LT
17277 tp->dma_rwctrl |= 0x003f0000;
17278 else
17279 tp->dma_rwctrl |= 0x003f000f;
17280 } else {
4153577a
JP
17281 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
17282 tg3_asic_rev(tp) == ASIC_REV_5704) {
1da177e4 17283 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 17284 u32 read_water = 0x7;
1da177e4 17285
4a29cc2e
MC
17286 /* If the 5704 is behind the EPB bridge, we can
17287 * do the less restrictive ONE_DMA workaround for
17288 * better performance.
17289 */
63c3a66f 17290 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4153577a 17291 tg3_asic_rev(tp) == ASIC_REV_5704)
4a29cc2e
MC
17292 tp->dma_rwctrl |= 0x8000;
17293 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
17294 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
17295
4153577a 17296 if (tg3_asic_rev(tp) == ASIC_REV_5703)
49afdeb6 17297 read_water = 4;
59e6b434 17298 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
17299 tp->dma_rwctrl |=
17300 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
17301 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
17302 (1 << 23);
4153577a 17303 } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
4cf78e4f
MC
17304 /* 5780 always in PCIX mode */
17305 tp->dma_rwctrl |= 0x00144000;
4153577a 17306 } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
a4e2b347
MC
17307 /* 5714 always in PCIX mode */
17308 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
17309 } else {
17310 tp->dma_rwctrl |= 0x001b000f;
17311 }
17312 }
7e6c63f0
HM
17313 if (tg3_flag(tp, ONE_DMA_AT_ONCE))
17314 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
1da177e4 17315
4153577a
JP
17316 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
17317 tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
17318 tp->dma_rwctrl &= 0xfffffff0;
17319
4153577a
JP
17320 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
17321 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
17322 /* Remove this if it causes problems for some boards. */
17323 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
17324
17325 /* On 5700/5701 chips, we need to set this bit.
17326 * Otherwise the chip will issue cacheline transactions
17327 * to streamable DMA memory with not all the byte
17328 * enables turned on. This is an error on several
17329 * RISC PCI controllers, in particular sparc64.
17330 *
17331 * On 5703/5704 chips, this bit has been reassigned
17332 * a different meaning. In particular, it is used
17333 * on those chips to enable a PCI-X workaround.
17334 */
17335 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
17336 }
17337
17338 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17339
1da177e4 17340
4153577a
JP
17341 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
17342 tg3_asic_rev(tp) != ASIC_REV_5701)
1da177e4
LT
17343 goto out;
17344
59e6b434
DM
17345 /* It is best to perform DMA test with maximum write burst size
17346 * to expose the 5700/5701 write DMA bug.
17347 */
17348 saved_dma_rwctrl = tp->dma_rwctrl;
17349 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
17350 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17351
1da177e4
LT
17352 while (1) {
17353 u32 *p = buf, i;
17354
17355 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
17356 p[i] = i;
17357
17358 /* Send the buffer to the chip. */
953c96e0 17359 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
1da177e4 17360 if (ret) {
2445e461
MC
17361 dev_err(&tp->pdev->dev,
17362 "%s: Buffer write failed. err = %d\n",
17363 __func__, ret);
1da177e4
LT
17364 break;
17365 }
17366
1da177e4 17367 /* Now read it back. */
953c96e0 17368 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
1da177e4 17369 if (ret) {
5129c3a3
MC
17370 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
17371 "err = %d\n", __func__, ret);
1da177e4
LT
17372 break;
17373 }
17374
17375 /* Verify it. */
17376 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
17377 if (p[i] == i)
17378 continue;
17379
59e6b434
DM
17380 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
17381 DMA_RWCTRL_WRITE_BNDRY_16) {
17382 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
17383 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
17384 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17385 break;
17386 } else {
2445e461
MC
17387 dev_err(&tp->pdev->dev,
17388 "%s: Buffer corrupted on read back! "
17389 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
17390 ret = -ENODEV;
17391 goto out;
17392 }
17393 }
17394
17395 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
17396 /* Success. */
17397 ret = 0;
17398 break;
17399 }
17400 }
59e6b434
DM
17401 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
17402 DMA_RWCTRL_WRITE_BNDRY_16) {
17403 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
17404 * now look for chipsets that are known to expose the
17405 * DMA bug without failing the test.
59e6b434 17406 */
4143470c 17407 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
17408 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
17409 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 17410 } else {
6d1cfbab
MC
17411 /* Safe to use the calculated DMA boundary. */
17412 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 17413 }
6d1cfbab 17414
59e6b434
DM
17415 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17416 }
1da177e4
LT
17417
17418out:
4bae65c8 17419 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
17420out_nofree:
17421 return ret;
17422}
17423
229b1ad1 17424static void tg3_init_bufmgr_config(struct tg3 *tp)
1da177e4 17425{
63c3a66f 17426 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
17427 tp->bufmgr_config.mbuf_read_dma_low_water =
17428 DEFAULT_MB_RDMA_LOW_WATER_5705;
17429 tp->bufmgr_config.mbuf_mac_rx_low_water =
17430 DEFAULT_MB_MACRX_LOW_WATER_57765;
17431 tp->bufmgr_config.mbuf_high_water =
17432 DEFAULT_MB_HIGH_WATER_57765;
17433
17434 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17435 DEFAULT_MB_RDMA_LOW_WATER_5705;
17436 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17437 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
17438 tp->bufmgr_config.mbuf_high_water_jumbo =
17439 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 17440 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
17441 tp->bufmgr_config.mbuf_read_dma_low_water =
17442 DEFAULT_MB_RDMA_LOW_WATER_5705;
17443 tp->bufmgr_config.mbuf_mac_rx_low_water =
17444 DEFAULT_MB_MACRX_LOW_WATER_5705;
17445 tp->bufmgr_config.mbuf_high_water =
17446 DEFAULT_MB_HIGH_WATER_5705;
4153577a 17447 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
17448 tp->bufmgr_config.mbuf_mac_rx_low_water =
17449 DEFAULT_MB_MACRX_LOW_WATER_5906;
17450 tp->bufmgr_config.mbuf_high_water =
17451 DEFAULT_MB_HIGH_WATER_5906;
17452 }
fdfec172
MC
17453
17454 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17455 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
17456 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17457 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
17458 tp->bufmgr_config.mbuf_high_water_jumbo =
17459 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
17460 } else {
17461 tp->bufmgr_config.mbuf_read_dma_low_water =
17462 DEFAULT_MB_RDMA_LOW_WATER;
17463 tp->bufmgr_config.mbuf_mac_rx_low_water =
17464 DEFAULT_MB_MACRX_LOW_WATER;
17465 tp->bufmgr_config.mbuf_high_water =
17466 DEFAULT_MB_HIGH_WATER;
17467
17468 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17469 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
17470 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17471 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
17472 tp->bufmgr_config.mbuf_high_water_jumbo =
17473 DEFAULT_MB_HIGH_WATER_JUMBO;
17474 }
1da177e4
LT
17475
17476 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
17477 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
17478}
17479
229b1ad1 17480static char *tg3_phy_string(struct tg3 *tp)
1da177e4 17481{
79eb6904
MC
17482 switch (tp->phy_id & TG3_PHY_ID_MASK) {
17483 case TG3_PHY_ID_BCM5400: return "5400";
17484 case TG3_PHY_ID_BCM5401: return "5401";
17485 case TG3_PHY_ID_BCM5411: return "5411";
17486 case TG3_PHY_ID_BCM5701: return "5701";
17487 case TG3_PHY_ID_BCM5703: return "5703";
17488 case TG3_PHY_ID_BCM5704: return "5704";
17489 case TG3_PHY_ID_BCM5705: return "5705";
17490 case TG3_PHY_ID_BCM5750: return "5750";
17491 case TG3_PHY_ID_BCM5752: return "5752";
17492 case TG3_PHY_ID_BCM5714: return "5714";
17493 case TG3_PHY_ID_BCM5780: return "5780";
17494 case TG3_PHY_ID_BCM5755: return "5755";
17495 case TG3_PHY_ID_BCM5787: return "5787";
17496 case TG3_PHY_ID_BCM5784: return "5784";
17497 case TG3_PHY_ID_BCM5756: return "5722/5756";
17498 case TG3_PHY_ID_BCM5906: return "5906";
17499 case TG3_PHY_ID_BCM5761: return "5761";
17500 case TG3_PHY_ID_BCM5718C: return "5718C";
17501 case TG3_PHY_ID_BCM5718S: return "5718S";
17502 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 17503 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 17504 case TG3_PHY_ID_BCM5720C: return "5720C";
c65a17f4 17505 case TG3_PHY_ID_BCM5762: return "5762C";
79eb6904 17506 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
17507 case 0: return "serdes";
17508 default: return "unknown";
855e1111 17509 }
1da177e4
LT
17510}
17511
229b1ad1 17512static char *tg3_bus_string(struct tg3 *tp, char *str)
f9804ddb 17513{
63c3a66f 17514 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
17515 strcpy(str, "PCI Express");
17516 return str;
63c3a66f 17517 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
17518 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
17519
17520 strcpy(str, "PCIX:");
17521
17522 if ((clock_ctrl == 7) ||
17523 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
17524 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
17525 strcat(str, "133MHz");
17526 else if (clock_ctrl == 0)
17527 strcat(str, "33MHz");
17528 else if (clock_ctrl == 2)
17529 strcat(str, "50MHz");
17530 else if (clock_ctrl == 4)
17531 strcat(str, "66MHz");
17532 else if (clock_ctrl == 6)
17533 strcat(str, "100MHz");
f9804ddb
MC
17534 } else {
17535 strcpy(str, "PCI:");
63c3a66f 17536 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
17537 strcat(str, "66MHz");
17538 else
17539 strcat(str, "33MHz");
17540 }
63c3a66f 17541 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
17542 strcat(str, ":32-bit");
17543 else
17544 strcat(str, ":64-bit");
17545 return str;
17546}
17547
229b1ad1 17548static void tg3_init_coal(struct tg3 *tp)
15f9850d
DM
17549{
17550 struct ethtool_coalesce *ec = &tp->coal;
17551
17552 memset(ec, 0, sizeof(*ec));
17553 ec->cmd = ETHTOOL_GCOALESCE;
17554 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
17555 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
17556 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
17557 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
17558 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
17559 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
17560 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
17561 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
17562 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
17563
17564 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
17565 HOSTCC_MODE_CLRTICK_TXBD)) {
17566 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
17567 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
17568 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
17569 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
17570 }
d244c892 17571
63c3a66f 17572 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
17573 ec->rx_coalesce_usecs_irq = 0;
17574 ec->tx_coalesce_usecs_irq = 0;
17575 ec->stats_block_coalesce_usecs = 0;
17576 }
15f9850d
DM
17577}
17578
229b1ad1 17579static int tg3_init_one(struct pci_dev *pdev,
1da177e4
LT
17580 const struct pci_device_id *ent)
17581{
1da177e4
LT
17582 struct net_device *dev;
17583 struct tg3 *tp;
5865fc1b 17584 int i, err;
646c9edd 17585 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 17586 char str[40];
72f2afb8 17587 u64 dma_mask, persist_dma_mask;
c8f44aff 17588 netdev_features_t features = 0;
1da177e4 17589
05dbe005 17590 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
17591
17592 err = pci_enable_device(pdev);
17593 if (err) {
2445e461 17594 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
17595 return err;
17596 }
17597
1da177e4
LT
17598 err = pci_request_regions(pdev, DRV_MODULE_NAME);
17599 if (err) {
2445e461 17600 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
17601 goto err_out_disable_pdev;
17602 }
17603
17604 pci_set_master(pdev);
17605
fe5f5787 17606 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 17607 if (!dev) {
1da177e4 17608 err = -ENOMEM;
5865fc1b 17609 goto err_out_free_res;
1da177e4
LT
17610 }
17611
1da177e4
LT
17612 SET_NETDEV_DEV(dev, &pdev->dev);
17613
1da177e4
LT
17614 tp = netdev_priv(dev);
17615 tp->pdev = pdev;
17616 tp->dev = dev;
1da177e4
LT
17617 tp->rx_mode = TG3_DEF_RX_MODE;
17618 tp->tx_mode = TG3_DEF_TX_MODE;
9c13cb8b 17619 tp->irq_sync = 1;
0486a063 17620 tp->pcierr_recovery = false;
8ef21428 17621
1da177e4
LT
17622 if (tg3_debug > 0)
17623 tp->msg_enable = tg3_debug;
17624 else
17625 tp->msg_enable = TG3_DEF_MSG_ENABLE;
17626
7e6c63f0
HM
17627 if (pdev_is_ssb_gige_core(pdev)) {
17628 tg3_flag_set(tp, IS_SSB_CORE);
17629 if (ssb_gige_must_flush_posted_writes(pdev))
17630 tg3_flag_set(tp, FLUSH_POSTED_WRITES);
17631 if (ssb_gige_one_dma_at_once(pdev))
17632 tg3_flag_set(tp, ONE_DMA_AT_ONCE);
ee002b64
HM
17633 if (ssb_gige_have_roboswitch(pdev)) {
17634 tg3_flag_set(tp, USE_PHYLIB);
7e6c63f0 17635 tg3_flag_set(tp, ROBOSWITCH);
ee002b64 17636 }
7e6c63f0
HM
17637 if (ssb_gige_is_rgmii(pdev))
17638 tg3_flag_set(tp, RGMII_MODE);
17639 }
17640
1da177e4
LT
17641 /* The word/byte swap controls here control register access byte
17642 * swapping. DMA data byte swapping is controlled in the GRC_MODE
17643 * setting below.
17644 */
17645 tp->misc_host_ctrl =
17646 MISC_HOST_CTRL_MASK_PCI_INT |
17647 MISC_HOST_CTRL_WORD_SWAP |
17648 MISC_HOST_CTRL_INDIR_ACCESS |
17649 MISC_HOST_CTRL_PCISTATE_RW;
17650
17651 /* The NONFRM (non-frame) byte/word swap controls take effect
17652 * on descriptor entries, anything which isn't packet data.
17653 *
17654 * The StrongARM chips on the board (one for tx, one for rx)
17655 * are running in big-endian mode.
17656 */
17657 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
17658 GRC_MODE_WSWAP_NONFRM_DATA);
17659#ifdef __BIG_ENDIAN
17660 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
17661#endif
17662 spin_lock_init(&tp->lock);
1da177e4 17663 spin_lock_init(&tp->indirect_lock);
c4028958 17664 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 17665
d5fe488a 17666 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 17667 if (!tp->regs) {
ab96b241 17668 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
17669 err = -ENOMEM;
17670 goto err_out_free_dev;
17671 }
17672
c9cab24e
MC
17673 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
17674 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
17675 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
17676 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
17677 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 17678 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
c9cab24e
MC
17679 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
17680 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4 17681 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
68273712
NS
17682 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
17683 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
c65a17f4
MC
17684 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
17685 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
68273712
NS
17686 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
17687 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787) {
c9cab24e
MC
17688 tg3_flag_set(tp, ENABLE_APE);
17689 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
17690 if (!tp->aperegs) {
17691 dev_err(&pdev->dev,
17692 "Cannot map APE registers, aborting\n");
17693 err = -ENOMEM;
17694 goto err_out_iounmap;
17695 }
17696 }
17697
1da177e4
LT
17698 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
17699 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 17700
1da177e4 17701 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 17702 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 17703 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 17704 dev->irq = pdev->irq;
1da177e4 17705
3d567e0e 17706 err = tg3_get_invariants(tp, ent);
1da177e4 17707 if (err) {
ab96b241
MC
17708 dev_err(&pdev->dev,
17709 "Problem fetching invariants of chip, aborting\n");
c9cab24e 17710 goto err_out_apeunmap;
1da177e4
LT
17711 }
17712
4a29cc2e
MC
17713 /* The EPB bridge inside 5714, 5715, and 5780 and any
17714 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
17715 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
17716 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
17717 * do DMA address check in tg3_start_xmit().
17718 */
63c3a66f 17719 if (tg3_flag(tp, IS_5788))
284901a9 17720 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 17721 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 17722 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 17723#ifdef CONFIG_HIGHMEM
6a35528a 17724 dma_mask = DMA_BIT_MASK(64);
72f2afb8 17725#endif
4a29cc2e 17726 } else
6a35528a 17727 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
17728
17729 /* Configure DMA attributes. */
284901a9 17730 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
17731 err = pci_set_dma_mask(pdev, dma_mask);
17732 if (!err) {
0da0606f 17733 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
17734 err = pci_set_consistent_dma_mask(pdev,
17735 persist_dma_mask);
17736 if (err < 0) {
ab96b241
MC
17737 dev_err(&pdev->dev, "Unable to obtain 64 bit "
17738 "DMA for consistent allocations\n");
c9cab24e 17739 goto err_out_apeunmap;
72f2afb8
MC
17740 }
17741 }
17742 }
284901a9
YH
17743 if (err || dma_mask == DMA_BIT_MASK(32)) {
17744 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 17745 if (err) {
ab96b241
MC
17746 dev_err(&pdev->dev,
17747 "No usable DMA configuration, aborting\n");
c9cab24e 17748 goto err_out_apeunmap;
72f2afb8
MC
17749 }
17750 }
17751
fdfec172 17752 tg3_init_bufmgr_config(tp);
1da177e4 17753
0da0606f
MC
17754 /* 5700 B0 chips do not support checksumming correctly due
17755 * to hardware bugs.
17756 */
4153577a 17757 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
0da0606f
MC
17758 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
17759
17760 if (tg3_flag(tp, 5755_PLUS))
17761 features |= NETIF_F_IPV6_CSUM;
17762 }
17763
4e3a7aaa
MC
17764 /* TSO is on by default on chips that support hardware TSO.
17765 * Firmware TSO on older chips gives lower performance, so it
17766 * is off by default, but can be enabled using ethtool.
17767 */
63c3a66f
JP
17768 if ((tg3_flag(tp, HW_TSO_1) ||
17769 tg3_flag(tp, HW_TSO_2) ||
17770 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
17771 (features & NETIF_F_IP_CSUM))
17772 features |= NETIF_F_TSO;
63c3a66f 17773 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
17774 if (features & NETIF_F_IPV6_CSUM)
17775 features |= NETIF_F_TSO6;
63c3a66f 17776 if (tg3_flag(tp, HW_TSO_3) ||
4153577a
JP
17777 tg3_asic_rev(tp) == ASIC_REV_5761 ||
17778 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
17779 tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
17780 tg3_asic_rev(tp) == ASIC_REV_5785 ||
17781 tg3_asic_rev(tp) == ASIC_REV_57780)
0da0606f 17782 features |= NETIF_F_TSO_ECN;
b0026624 17783 }
1da177e4 17784
51dfe7b9
VY
17785 dev->features |= features | NETIF_F_HW_VLAN_CTAG_TX |
17786 NETIF_F_HW_VLAN_CTAG_RX;
d542fe27
MC
17787 dev->vlan_features |= features;
17788
06c03c02
MB
17789 /*
17790 * Add loopback capability only for a subset of devices that support
17791 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
17792 * loopback for the remaining devices.
17793 */
4153577a 17794 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
06c03c02
MB
17795 !tg3_flag(tp, CPMU_PRESENT))
17796 /* Add the loopback capability */
0da0606f
MC
17797 features |= NETIF_F_LOOPBACK;
17798
0da0606f 17799 dev->hw_features |= features;
e565eec3 17800 dev->priv_flags |= IFF_UNICAST_FLT;
06c03c02 17801
4153577a 17802 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
63c3a66f 17803 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 17804 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 17805 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
17806 tp->rx_pending = 63;
17807 }
17808
1da177e4
LT
17809 err = tg3_get_device_address(tp);
17810 if (err) {
ab96b241
MC
17811 dev_err(&pdev->dev,
17812 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 17813 goto err_out_apeunmap;
c88864df
MC
17814 }
17815
78f90dcf
MC
17816 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
17817 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
17818 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 17819 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
17820 struct tg3_napi *tnapi = &tp->napi[i];
17821
17822 tnapi->tp = tp;
17823 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
17824
17825 tnapi->int_mbox = intmbx;
93a700a9 17826 if (i <= 4)
78f90dcf
MC
17827 intmbx += 0x8;
17828 else
17829 intmbx += 0x4;
17830
17831 tnapi->consmbox = rcvmbx;
17832 tnapi->prodmbox = sndmbx;
17833
66cfd1bd 17834 if (i)
78f90dcf 17835 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 17836 else
78f90dcf 17837 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 17838
63c3a66f 17839 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
17840 break;
17841
17842 /*
17843 * If we support MSIX, we'll be using RSS. If we're using
17844 * RSS, the first vector only handles link interrupts and the
17845 * remaining vectors handle rx and tx interrupts. Reuse the
17846 * mailbox values for the next iteration. The values we setup
17847 * above are still useful for the single vectored mode.
17848 */
17849 if (!i)
17850 continue;
17851
17852 rcvmbx += 0x8;
17853
17854 if (sndmbx & 0x4)
17855 sndmbx -= 0x4;
17856 else
17857 sndmbx += 0xc;
17858 }
17859
05b0aa57
PS
17860 /*
17861 * Reset chip in case UNDI or EFI driver did not shutdown
17862 * DMA self test will enable WDMAC and we'll see (spurious)
17863 * pending DMA on the PCI bus at that point.
17864 */
17865 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
17866 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
d0af71a3 17867 tg3_full_lock(tp, 0);
05b0aa57
PS
17868 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
17869 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
d0af71a3 17870 tg3_full_unlock(tp);
05b0aa57
PS
17871 }
17872
17873 err = tg3_test_dma(tp);
17874 if (err) {
17875 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
17876 goto err_out_apeunmap;
17877 }
17878
15f9850d
DM
17879 tg3_init_coal(tp);
17880
c49a1561
MC
17881 pci_set_drvdata(pdev, dev);
17882
4153577a
JP
17883 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
17884 tg3_asic_rev(tp) == ASIC_REV_5720 ||
17885 tg3_asic_rev(tp) == ASIC_REV_5762)
fb4ce8ad
MC
17886 tg3_flag_set(tp, PTP_CAPABLE);
17887
21f7638e
MC
17888 tg3_timer_init(tp);
17889
402e1398
MC
17890 tg3_carrier_off(tp);
17891
1da177e4
LT
17892 err = register_netdev(dev);
17893 if (err) {
ab96b241 17894 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 17895 goto err_out_apeunmap;
1da177e4
LT
17896 }
17897
20d14a5d
IV
17898 if (tg3_flag(tp, PTP_CAPABLE)) {
17899 tg3_ptp_init(tp);
17900 tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
17901 &tp->pdev->dev);
17902 if (IS_ERR(tp->ptp_clock))
17903 tp->ptp_clock = NULL;
17904 }
17905
05dbe005
JP
17906 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
17907 tp->board_part_number,
4153577a 17908 tg3_chip_rev_id(tp),
05dbe005
JP
17909 tg3_bus_string(tp, str),
17910 dev->dev_addr);
1da177e4 17911
2220943a 17912 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)) {
f07e9af3
MC
17913 char *ethtype;
17914
17915 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
17916 ethtype = "10/100Base-TX";
17917 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
17918 ethtype = "1000Base-SX";
17919 else
17920 ethtype = "10/100/1000Base-T";
17921
5129c3a3 17922 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
17923 "(WireSpeed[%d], EEE[%d])\n",
17924 tg3_phy_string(tp), ethtype,
17925 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
17926 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 17927 }
05dbe005
JP
17928
17929 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 17930 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 17931 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 17932 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
17933 tg3_flag(tp, ENABLE_ASF) != 0,
17934 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
17935 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
17936 tp->dma_rwctrl,
17937 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
17938 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 17939
b45aa2f6
MC
17940 pci_save_state(pdev);
17941
1da177e4
LT
17942 return 0;
17943
0d3031d9
MC
17944err_out_apeunmap:
17945 if (tp->aperegs) {
17946 iounmap(tp->aperegs);
17947 tp->aperegs = NULL;
17948 }
17949
1da177e4 17950err_out_iounmap:
6892914f
MC
17951 if (tp->regs) {
17952 iounmap(tp->regs);
22abe310 17953 tp->regs = NULL;
6892914f 17954 }
1da177e4
LT
17955
17956err_out_free_dev:
17957 free_netdev(dev);
17958
17959err_out_free_res:
17960 pci_release_regions(pdev);
17961
17962err_out_disable_pdev:
c80dc13d
GS
17963 if (pci_is_enabled(pdev))
17964 pci_disable_device(pdev);
1da177e4
LT
17965 return err;
17966}
17967
229b1ad1 17968static void tg3_remove_one(struct pci_dev *pdev)
1da177e4
LT
17969{
17970 struct net_device *dev = pci_get_drvdata(pdev);
17971
17972 if (dev) {
17973 struct tg3 *tp = netdev_priv(dev);
17974
20d14a5d
IV
17975 tg3_ptp_fini(tp);
17976
e3c5530b 17977 release_firmware(tp->fw);
077f849d 17978
db219973 17979 tg3_reset_task_cancel(tp);
158d7abd 17980
e730c823 17981 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 17982 tg3_phy_fini(tp);
158d7abd 17983 tg3_mdio_fini(tp);
b02fd9e3 17984 }
158d7abd 17985
1da177e4 17986 unregister_netdev(dev);
0d3031d9
MC
17987 if (tp->aperegs) {
17988 iounmap(tp->aperegs);
17989 tp->aperegs = NULL;
17990 }
6892914f
MC
17991 if (tp->regs) {
17992 iounmap(tp->regs);
22abe310 17993 tp->regs = NULL;
6892914f 17994 }
1da177e4
LT
17995 free_netdev(dev);
17996 pci_release_regions(pdev);
17997 pci_disable_device(pdev);
1da177e4
LT
17998 }
17999}
18000
aa6027ca 18001#ifdef CONFIG_PM_SLEEP
c866b7ea 18002static int tg3_suspend(struct device *device)
1da177e4 18003{
c866b7ea 18004 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
18005 struct net_device *dev = pci_get_drvdata(pdev);
18006 struct tg3 *tp = netdev_priv(dev);
8496e85c
RW
18007 int err = 0;
18008
18009 rtnl_lock();
1da177e4
LT
18010
18011 if (!netif_running(dev))
8496e85c 18012 goto unlock;
1da177e4 18013
db219973 18014 tg3_reset_task_cancel(tp);
b02fd9e3 18015 tg3_phy_stop(tp);
1da177e4
LT
18016 tg3_netif_stop(tp);
18017
21f7638e 18018 tg3_timer_stop(tp);
1da177e4 18019
f47c11ee 18020 tg3_full_lock(tp, 1);
1da177e4 18021 tg3_disable_ints(tp);
f47c11ee 18022 tg3_full_unlock(tp);
1da177e4
LT
18023
18024 netif_device_detach(dev);
18025
f47c11ee 18026 tg3_full_lock(tp, 0);
944d980e 18027 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 18028 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 18029 tg3_full_unlock(tp);
1da177e4 18030
c866b7ea 18031 err = tg3_power_down_prepare(tp);
1da177e4 18032 if (err) {
b02fd9e3
MC
18033 int err2;
18034
f47c11ee 18035 tg3_full_lock(tp, 0);
1da177e4 18036
63c3a66f 18037 tg3_flag_set(tp, INIT_COMPLETE);
953c96e0 18038 err2 = tg3_restart_hw(tp, true);
b02fd9e3 18039 if (err2)
b9ec6c1b 18040 goto out;
1da177e4 18041
21f7638e 18042 tg3_timer_start(tp);
1da177e4
LT
18043
18044 netif_device_attach(dev);
18045 tg3_netif_start(tp);
18046
b9ec6c1b 18047out:
f47c11ee 18048 tg3_full_unlock(tp);
b02fd9e3
MC
18049
18050 if (!err2)
18051 tg3_phy_start(tp);
1da177e4
LT
18052 }
18053
8496e85c
RW
18054unlock:
18055 rtnl_unlock();
1da177e4
LT
18056 return err;
18057}
18058
c866b7ea 18059static int tg3_resume(struct device *device)
1da177e4 18060{
c866b7ea 18061 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
18062 struct net_device *dev = pci_get_drvdata(pdev);
18063 struct tg3 *tp = netdev_priv(dev);
8496e85c
RW
18064 int err = 0;
18065
18066 rtnl_lock();
1da177e4
LT
18067
18068 if (!netif_running(dev))
8496e85c 18069 goto unlock;
1da177e4 18070
1da177e4
LT
18071 netif_device_attach(dev);
18072
f47c11ee 18073 tg3_full_lock(tp, 0);
1da177e4 18074
2e460fc0
NS
18075 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
18076
63c3a66f 18077 tg3_flag_set(tp, INIT_COMPLETE);
942d1af0
NS
18078 err = tg3_restart_hw(tp,
18079 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
b9ec6c1b
MC
18080 if (err)
18081 goto out;
1da177e4 18082
21f7638e 18083 tg3_timer_start(tp);
1da177e4 18084
1da177e4
LT
18085 tg3_netif_start(tp);
18086
b9ec6c1b 18087out:
f47c11ee 18088 tg3_full_unlock(tp);
1da177e4 18089
b02fd9e3
MC
18090 if (!err)
18091 tg3_phy_start(tp);
18092
8496e85c
RW
18093unlock:
18094 rtnl_unlock();
b9ec6c1b 18095 return err;
1da177e4 18096}
42df36a6 18097#endif /* CONFIG_PM_SLEEP */
1da177e4 18098
c866b7ea
RW
18099static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
18100
4c305fa2
NS
18101static void tg3_shutdown(struct pci_dev *pdev)
18102{
18103 struct net_device *dev = pci_get_drvdata(pdev);
18104 struct tg3 *tp = netdev_priv(dev);
18105
18106 rtnl_lock();
18107 netif_device_detach(dev);
18108
18109 if (netif_running(dev))
18110 dev_close(dev);
18111
18112 if (system_state == SYSTEM_POWER_OFF)
18113 tg3_power_down(tp);
18114
18115 rtnl_unlock();
18116}
18117
b45aa2f6
MC
18118/**
18119 * tg3_io_error_detected - called when PCI error is detected
18120 * @pdev: Pointer to PCI device
18121 * @state: The current pci connection state
18122 *
18123 * This function is called after a PCI bus error affecting
18124 * this device has been detected.
18125 */
18126static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
18127 pci_channel_state_t state)
18128{
18129 struct net_device *netdev = pci_get_drvdata(pdev);
18130 struct tg3 *tp = netdev_priv(netdev);
18131 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
18132
18133 netdev_info(netdev, "PCI I/O error detected\n");
18134
18135 rtnl_lock();
18136
dfc8f370
GS
18137 /* We needn't recover from permanent error */
18138 if (state == pci_channel_io_frozen)
18139 tp->pcierr_recovery = true;
0486a063 18140
d8af4dfd
GS
18141 /* We probably don't have netdev yet */
18142 if (!netdev || !netif_running(netdev))
b45aa2f6
MC
18143 goto done;
18144
18145 tg3_phy_stop(tp);
18146
18147 tg3_netif_stop(tp);
18148
21f7638e 18149 tg3_timer_stop(tp);
b45aa2f6
MC
18150
18151 /* Want to make sure that the reset task doesn't run */
db219973 18152 tg3_reset_task_cancel(tp);
b45aa2f6
MC
18153
18154 netif_device_detach(netdev);
18155
18156 /* Clean up software state, even if MMIO is blocked */
18157 tg3_full_lock(tp, 0);
18158 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
18159 tg3_full_unlock(tp);
18160
18161done:
72bb72b0 18162 if (state == pci_channel_io_perm_failure) {
68293099
DB
18163 if (netdev) {
18164 tg3_napi_enable(tp);
18165 dev_close(netdev);
18166 }
b45aa2f6 18167 err = PCI_ERS_RESULT_DISCONNECT;
72bb72b0 18168 } else {
b45aa2f6 18169 pci_disable_device(pdev);
72bb72b0 18170 }
b45aa2f6
MC
18171
18172 rtnl_unlock();
18173
18174 return err;
18175}
18176
18177/**
18178 * tg3_io_slot_reset - called after the pci bus has been reset.
18179 * @pdev: Pointer to PCI device
18180 *
18181 * Restart the card from scratch, as if from a cold-boot.
18182 * At this point, the card has exprienced a hard reset,
18183 * followed by fixups by BIOS, and has its config space
18184 * set up identically to what it was at cold boot.
18185 */
18186static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
18187{
18188 struct net_device *netdev = pci_get_drvdata(pdev);
18189 struct tg3 *tp = netdev_priv(netdev);
18190 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
18191 int err;
18192
18193 rtnl_lock();
18194
18195 if (pci_enable_device(pdev)) {
68293099
DB
18196 dev_err(&pdev->dev,
18197 "Cannot re-enable PCI device after reset.\n");
b45aa2f6
MC
18198 goto done;
18199 }
18200
18201 pci_set_master(pdev);
18202 pci_restore_state(pdev);
18203 pci_save_state(pdev);
18204
68293099 18205 if (!netdev || !netif_running(netdev)) {
b45aa2f6
MC
18206 rc = PCI_ERS_RESULT_RECOVERED;
18207 goto done;
18208 }
18209
18210 err = tg3_power_up(tp);
bed9829f 18211 if (err)
b45aa2f6 18212 goto done;
b45aa2f6
MC
18213
18214 rc = PCI_ERS_RESULT_RECOVERED;
18215
18216done:
68293099 18217 if (rc != PCI_ERS_RESULT_RECOVERED && netdev && netif_running(netdev)) {
72bb72b0
MC
18218 tg3_napi_enable(tp);
18219 dev_close(netdev);
18220 }
b45aa2f6
MC
18221 rtnl_unlock();
18222
18223 return rc;
18224}
18225
18226/**
18227 * tg3_io_resume - called when traffic can start flowing again.
18228 * @pdev: Pointer to PCI device
18229 *
18230 * This callback is called when the error recovery driver tells
18231 * us that its OK to resume normal operation.
18232 */
18233static void tg3_io_resume(struct pci_dev *pdev)
18234{
18235 struct net_device *netdev = pci_get_drvdata(pdev);
18236 struct tg3 *tp = netdev_priv(netdev);
18237 int err;
18238
18239 rtnl_lock();
18240
18241 if (!netif_running(netdev))
18242 goto done;
18243
18244 tg3_full_lock(tp, 0);
2e460fc0 18245 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
63c3a66f 18246 tg3_flag_set(tp, INIT_COMPLETE);
953c96e0 18247 err = tg3_restart_hw(tp, true);
b45aa2f6 18248 if (err) {
35763066 18249 tg3_full_unlock(tp);
b45aa2f6
MC
18250 netdev_err(netdev, "Cannot restart hardware after reset.\n");
18251 goto done;
18252 }
18253
18254 netif_device_attach(netdev);
18255
21f7638e 18256 tg3_timer_start(tp);
b45aa2f6
MC
18257
18258 tg3_netif_start(tp);
18259
35763066
NNS
18260 tg3_full_unlock(tp);
18261
b45aa2f6
MC
18262 tg3_phy_start(tp);
18263
18264done:
0486a063 18265 tp->pcierr_recovery = false;
b45aa2f6
MC
18266 rtnl_unlock();
18267}
18268
3646f0e5 18269static const struct pci_error_handlers tg3_err_handler = {
b45aa2f6
MC
18270 .error_detected = tg3_io_error_detected,
18271 .slot_reset = tg3_io_slot_reset,
18272 .resume = tg3_io_resume
18273};
18274
1da177e4
LT
18275static struct pci_driver tg3_driver = {
18276 .name = DRV_MODULE_NAME,
18277 .id_table = tg3_pci_tbl,
18278 .probe = tg3_init_one,
229b1ad1 18279 .remove = tg3_remove_one,
b45aa2f6 18280 .err_handler = &tg3_err_handler,
42df36a6 18281 .driver.pm = &tg3_pm_ops,
4c305fa2 18282 .shutdown = tg3_shutdown,
1da177e4
LT
18283};
18284
8dbb0dc2 18285module_pci_driver(tg3_driver);
This page took 4.098127 seconds and 5 git commands to generate.