iwlwifi: pcie: enable LP XTAL to reduce power consumption
[deliverable/linux.git] / drivers / net / wireless / iwlwifi / pcie / trans.c
CommitLineData
c85eb619
EG
1/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
51368bf7 8 * Copyright(c) 2007 - 2014 Intel Corporation. All rights reserved.
c85eb619
EG
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
410dc5aa 25 * in the file called COPYING.
c85eb619
EG
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
51368bf7 33 * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
c85eb619
EG
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
a42a1844
EG
63#include <linux/pci.h>
64#include <linux/pci-aspm.h>
e6bb4c9c 65#include <linux/interrupt.h>
87e5666c 66#include <linux/debugfs.h>
cf614297 67#include <linux/sched.h>
6d8f6eeb
EG
68#include <linux/bitops.h>
69#include <linux/gfp.h>
e6bb4c9c 70
82575102 71#include "iwl-drv.h"
c85eb619 72#include "iwl-trans.h"
522376d2
EG
73#include "iwl-csr.h"
74#include "iwl-prph.h"
7a10e3e4 75#include "iwl-agn-hw.h"
6468a01a 76#include "internal.h"
0439bb62 77
a812cba9
AB
78static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
79{
80 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
81 ((reg & 0x0000ffff) | (2 << 28)));
82 return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
83}
84
85static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
86{
87 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
88 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
89 ((reg & 0x0000ffff) | (3 << 28)));
90}
91
ddaf5a5b 92static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
392f8b78 93{
ddaf5a5b
JB
94 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
95 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
96 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
97 ~APMG_PS_CTRL_MSK_PWR_SRC);
98 else
99 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
100 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
101 ~APMG_PS_CTRL_MSK_PWR_SRC);
392f8b78
EG
102}
103
af634bee
EG
104/* PCI registers */
105#define PCI_CFG_RETRY_TIMEOUT 0x041
034846cf 106#define CPU1_CPU2_SEPARATOR_SECTION 0xFFFFCCCC
af634bee 107
7afe3705 108static void iwl_pcie_apm_config(struct iwl_trans *trans)
af634bee 109{
20d3b647 110 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
7afe3705 111 u16 lctl;
af634bee 112
af634bee
EG
113 /*
114 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
115 * Check if BIOS (or OS) enabled L1-ASPM on this device.
116 * If so (likely), disable L0S, so device moves directly L0->L1;
117 * costs negligible amount of power savings.
118 * If not (unlikely), enable L0S, so there is at least some
119 * power savings, even without L1.
120 */
7afe3705 121 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
438a0f0a 122 if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
af634bee
EG
123 /* L1-ASPM enabled; disable(!) L0S */
124 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
6a4b09f8 125 dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
af634bee
EG
126 } else {
127 /* L1-ASPM disabled; enable(!) L0S */
128 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
6a4b09f8 129 dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
af634bee 130 }
438a0f0a 131 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
af634bee
EG
132}
133
a6c684ee
EG
134/*
135 * Start up NIC's basic functionality after it has been reset
7afe3705 136 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
a6c684ee
EG
137 * NOTE: This does not load uCode nor start the embedded processor
138 */
7afe3705 139static int iwl_pcie_apm_init(struct iwl_trans *trans)
a6c684ee
EG
140{
141 int ret = 0;
142 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
143
144 /*
145 * Use "set_bit" below rather than "write", to preserve any hardware
146 * bits already set by default after reset.
147 */
148
149 /* Disable L0S exit timer (platform NMI Work/Around) */
e4a9f8ce
EH
150 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
151 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
152 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
a6c684ee
EG
153
154 /*
155 * Disable L0s without affecting L1;
156 * don't wait for ICH L0s (ICH bug W/A)
157 */
158 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
20d3b647 159 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
a6c684ee
EG
160
161 /* Set FH wait threshold to maximum (HW error during stress W/A) */
162 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
163
164 /*
165 * Enable HAP INTA (interrupt from management bus) to
166 * wake device's PCI Express link L1a -> L0s
167 */
168 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 169 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
a6c684ee 170
7afe3705 171 iwl_pcie_apm_config(trans);
a6c684ee
EG
172
173 /* Configure analog phase-lock-loop before activating to D0A */
035f7ff2 174 if (trans->cfg->base_params->pll_cfg_val)
a6c684ee 175 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
035f7ff2 176 trans->cfg->base_params->pll_cfg_val);
a6c684ee
EG
177
178 /*
179 * Set "initialization complete" bit to move adapter from
180 * D0U* --> D0A* (powered-up active) state.
181 */
182 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
183
184 /*
185 * Wait for clock stabilization; once stabilized, access to
186 * device-internal resources is supported, e.g. iwl_write_prph()
187 * and accesses to uCode SRAM.
188 */
189 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
20d3b647
JB
190 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
191 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
a6c684ee
EG
192 if (ret < 0) {
193 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
194 goto out;
195 }
196
2d93aee1
EG
197 if (trans->cfg->host_interrupt_operation_mode) {
198 /*
199 * This is a bit of an abuse - This is needed for 7260 / 3160
200 * only check host_interrupt_operation_mode even if this is
201 * not related to host_interrupt_operation_mode.
202 *
203 * Enable the oscillator to count wake up time for L1 exit. This
204 * consumes slightly more power (100uA) - but allows to be sure
205 * that we wake up from L1 on time.
206 *
207 * This looks weird: read twice the same register, discard the
208 * value, set a bit, and yet again, read that same register
209 * just to discard the value. But that's the way the hardware
210 * seems to like it.
211 */
212 iwl_read_prph(trans, OSC_CLK);
213 iwl_read_prph(trans, OSC_CLK);
214 iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
215 iwl_read_prph(trans, OSC_CLK);
216 iwl_read_prph(trans, OSC_CLK);
217 }
218
a6c684ee
EG
219 /*
220 * Enable DMA clock and wait for it to stabilize.
221 *
3073d8c0
EH
222 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
223 * bits do not disable clocks. This preserves any hardware
224 * bits already set by default in "CLK_CTRL_REG" after reset.
a6c684ee 225 */
3073d8c0
EH
226 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) {
227 iwl_write_prph(trans, APMG_CLK_EN_REG,
228 APMG_CLK_VAL_DMA_CLK_RQT);
229 udelay(20);
230
231 /* Disable L1-Active */
232 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
233 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
234
235 /* Clear the interrupt in APMG if the NIC is in RFKILL */
236 iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
237 APMG_RTC_INT_STT_RFKILL);
238 }
889b1696 239
eb7ff77e 240 set_bit(STATUS_DEVICE_ENABLED, &trans->status);
a6c684ee
EG
241
242out:
243 return ret;
244}
245
a812cba9
AB
246/*
247 * Enable LP XTAL to avoid HW bug where device may consume much power if
248 * FW is not loaded after device reset. LP XTAL is disabled by default
249 * after device HW reset. Do it only if XTAL is fed by internal source.
250 * Configure device's "persistence" mode to avoid resetting XTAL again when
251 * SHRD_HW_RST occurs in S3.
252 */
253static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
254{
255 int ret;
256 u32 apmg_gp1_reg;
257 u32 apmg_xtal_cfg_reg;
258 u32 dl_cfg_reg;
259
260 /* Force XTAL ON */
261 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
262 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
263
264 /* Reset entire device - do controller reset (results in SHRD_HW_RST) */
265 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
266
267 udelay(10);
268
269 /*
270 * Set "initialization complete" bit to move adapter from
271 * D0U* --> D0A* (powered-up active) state.
272 */
273 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
274
275 /*
276 * Wait for clock stabilization; once stabilized, access to
277 * device-internal resources is possible.
278 */
279 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
280 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
281 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
282 25000);
283 if (WARN_ON(ret < 0)) {
284 IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n");
285 /* Release XTAL ON request */
286 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
287 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
288 return;
289 }
290
291 /*
292 * Clear "disable persistence" to avoid LP XTAL resetting when
293 * SHRD_HW_RST is applied in S3.
294 */
295 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
296 APMG_PCIDEV_STT_VAL_PERSIST_DIS);
297
298 /*
299 * Force APMG XTAL to be active to prevent its disabling by HW
300 * caused by APMG idle state.
301 */
302 apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
303 SHR_APMG_XTAL_CFG_REG);
304 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
305 apmg_xtal_cfg_reg |
306 SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
307
308 /*
309 * Reset entire device again - do controller reset (results in
310 * SHRD_HW_RST). Turn MAC off before proceeding.
311 */
312 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
313
314 udelay(10);
315
316 /* Enable LP XTAL by indirect access through CSR */
317 apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
318 iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
319 SHR_APMG_GP1_WF_XTAL_LP_EN |
320 SHR_APMG_GP1_CHICKEN_BIT_SELECT);
321
322 /* Clear delay line clock power up */
323 dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
324 iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
325 ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);
326
327 /*
328 * Enable persistence mode to avoid LP XTAL resetting when
329 * SHRD_HW_RST is applied in S3.
330 */
331 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
332 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
333
334 /*
335 * Clear "initialization complete" bit to move adapter from
336 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
337 */
338 iwl_clear_bit(trans, CSR_GP_CNTRL,
339 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
340
341 /* Activates XTAL resources monitor */
342 __iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
343 CSR_MONITOR_XTAL_RESOURCES);
344
345 /* Release XTAL ON request */
346 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
347 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
348 udelay(10);
349
350 /* Release APMG XTAL */
351 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
352 apmg_xtal_cfg_reg &
353 ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
354}
355
7afe3705 356static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
cc56feb2
EG
357{
358 int ret = 0;
359
360 /* stop device's busmaster DMA activity */
361 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
362
363 ret = iwl_poll_bit(trans, CSR_RESET,
20d3b647
JB
364 CSR_RESET_REG_FLAG_MASTER_DISABLED,
365 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
cc56feb2
EG
366 if (ret)
367 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
368
369 IWL_DEBUG_INFO(trans, "stop master\n");
370
371 return ret;
372}
373
7afe3705 374static void iwl_pcie_apm_stop(struct iwl_trans *trans)
cc56feb2
EG
375{
376 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
377
eb7ff77e 378 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
cc56feb2
EG
379
380 /* Stop device's DMA activity */
7afe3705 381 iwl_pcie_apm_stop_master(trans);
cc56feb2 382
a812cba9
AB
383 if (trans->cfg->lp_xtal_workaround) {
384 iwl_pcie_apm_lp_xtal_enable(trans);
385 return;
386 }
387
cc56feb2
EG
388 /* Reset the entire device */
389 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
390
391 udelay(10);
392
393 /*
394 * Clear "initialization complete" bit to move adapter from
395 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
396 */
397 iwl_clear_bit(trans, CSR_GP_CNTRL,
398 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
399}
400
7afe3705 401static int iwl_pcie_nic_init(struct iwl_trans *trans)
392f8b78 402{
7b11488f 403 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
392f8b78
EG
404
405 /* nic_init */
7b70bd63 406 spin_lock(&trans_pcie->irq_lock);
7afe3705 407 iwl_pcie_apm_init(trans);
392f8b78 408
7b70bd63 409 spin_unlock(&trans_pcie->irq_lock);
392f8b78 410
3073d8c0
EH
411 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
412 iwl_pcie_set_pwr(trans, false);
392f8b78 413
ecdb975c 414 iwl_op_mode_nic_config(trans->op_mode);
392f8b78
EG
415
416 /* Allocate the RX queue, or reset if it is already allocated */
9805c446 417 iwl_pcie_rx_init(trans);
392f8b78
EG
418
419 /* Allocate or reset and init all Tx and Command queues */
f02831be 420 if (iwl_pcie_tx_init(trans))
392f8b78
EG
421 return -ENOMEM;
422
035f7ff2 423 if (trans->cfg->base_params->shadow_reg_enable) {
392f8b78 424 /* enable shadow regs in HW */
20d3b647 425 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
d38069d1 426 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
392f8b78
EG
427 }
428
392f8b78
EG
429 return 0;
430}
431
432#define HW_READY_TIMEOUT (50)
433
434/* Note: returns poll_bit return value, which is >= 0 if success */
7afe3705 435static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
392f8b78
EG
436{
437 int ret;
438
1042db2a 439 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 440 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
392f8b78
EG
441
442 /* See if we got it */
1042db2a 443 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647
JB
444 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
445 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
446 HW_READY_TIMEOUT);
392f8b78 447
6d8f6eeb 448 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
392f8b78
EG
449 return ret;
450}
451
452/* Note: returns standard 0/-ERROR code */
7afe3705 453static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
392f8b78
EG
454{
455 int ret;
289e5501 456 int t = 0;
392f8b78 457
6d8f6eeb 458 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
392f8b78 459
7afe3705 460 ret = iwl_pcie_set_hw_ready(trans);
ebb7678d 461 /* If the card is ready, exit 0 */
392f8b78
EG
462 if (ret >= 0)
463 return 0;
464
465 /* If HW is not ready, prepare the conditions to check again */
1042db2a 466 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 467 CSR_HW_IF_CONFIG_REG_PREPARE);
392f8b78 468
289e5501 469 do {
7afe3705 470 ret = iwl_pcie_set_hw_ready(trans);
289e5501
EG
471 if (ret >= 0)
472 return 0;
392f8b78 473
289e5501
EG
474 usleep_range(200, 1000);
475 t += 200;
476 } while (t < 150000);
392f8b78 477
392f8b78
EG
478 return ret;
479}
480
cf614297
EG
481/*
482 * ucode
483 */
7afe3705 484static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
83f84d7b 485 dma_addr_t phy_addr, u32 byte_cnt)
cf614297 486{
13df1aab 487 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cf614297
EG
488 int ret;
489
13df1aab 490 trans_pcie->ucode_write_complete = false;
cf614297
EG
491
492 iwl_write_direct32(trans,
20d3b647
JB
493 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
494 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
cf614297
EG
495
496 iwl_write_direct32(trans,
20d3b647
JB
497 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
498 dst_addr);
cf614297
EG
499
500 iwl_write_direct32(trans,
83f84d7b
JB
501 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
502 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
cf614297
EG
503
504 iwl_write_direct32(trans,
20d3b647
JB
505 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
506 (iwl_get_dma_hi_addr(phy_addr)
507 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
cf614297
EG
508
509 iwl_write_direct32(trans,
20d3b647
JB
510 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
511 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
512 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
513 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
cf614297
EG
514
515 iwl_write_direct32(trans,
20d3b647
JB
516 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
517 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
518 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
519 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
cf614297 520
13df1aab
JB
521 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
522 trans_pcie->ucode_write_complete, 5 * HZ);
cf614297 523 if (!ret) {
83f84d7b 524 IWL_ERR(trans, "Failed to load firmware chunk!\n");
cf614297
EG
525 return -ETIMEDOUT;
526 }
527
528 return 0;
529}
530
7afe3705 531static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
83f84d7b 532 const struct fw_desc *section)
cf614297 533{
83f84d7b
JB
534 u8 *v_addr;
535 dma_addr_t p_addr;
c571573a 536 u32 offset, chunk_sz = section->len;
cf614297
EG
537 int ret = 0;
538
83f84d7b
JB
539 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
540 section_num);
541
c571573a
EG
542 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
543 GFP_KERNEL | __GFP_NOWARN);
544 if (!v_addr) {
545 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
546 chunk_sz = PAGE_SIZE;
547 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
548 &p_addr, GFP_KERNEL);
549 if (!v_addr)
550 return -ENOMEM;
551 }
83f84d7b 552
c571573a 553 for (offset = 0; offset < section->len; offset += chunk_sz) {
83f84d7b
JB
554 u32 copy_size;
555
c571573a 556 copy_size = min_t(u32, chunk_sz, section->len - offset);
cf614297 557
83f84d7b 558 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
7afe3705
EG
559 ret = iwl_pcie_load_firmware_chunk(trans,
560 section->offset + offset,
561 p_addr, copy_size);
83f84d7b
JB
562 if (ret) {
563 IWL_ERR(trans,
564 "Could not load the [%d] uCode section\n",
565 section_num);
566 break;
6dfa8d01 567 }
83f84d7b
JB
568 }
569
c571573a 570 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
83f84d7b
JB
571 return ret;
572}
573
189fa2fa
EH
574static int iwl_pcie_load_cpu_secured_sections(struct iwl_trans *trans,
575 const struct fw_img *image,
034846cf
EH
576 int cpu,
577 int *first_ucode_section)
e2d6f4e7
EH
578{
579 int shift_param;
189fa2fa 580 int i, ret = 0;
034846cf 581 u32 last_read_idx = 0;
e2d6f4e7
EH
582
583 if (cpu == 1) {
584 shift_param = 0;
034846cf 585 *first_ucode_section = 0;
e2d6f4e7
EH
586 } else {
587 shift_param = 16;
034846cf 588 (*first_ucode_section)++;
e2d6f4e7
EH
589 }
590
034846cf
EH
591 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
592 last_read_idx = i;
593
594 if (!image->sec[i].data ||
595 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION) {
596 IWL_DEBUG_FW(trans,
597 "Break since Data not valid or Empty section, sec = %d\n",
598 i);
189fa2fa 599 break;
034846cf
EH
600 }
601
602 if (i == (*first_ucode_section) + 1)
189fa2fa
EH
603 /* set CPU to started */
604 iwl_set_bits_prph(trans,
605 CSR_UCODE_LOAD_STATUS_ADDR,
606 LMPM_CPU_HDRS_LOADING_COMPLETED
607 << shift_param);
e2d6f4e7 608
189fa2fa
EH
609 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
610 if (ret)
611 return ret;
e2d6f4e7 612 }
189fa2fa
EH
613 /* image loading complete */
614 iwl_set_bits_prph(trans,
615 CSR_UCODE_LOAD_STATUS_ADDR,
616 LMPM_CPU_UCODE_LOADING_COMPLETED << shift_param);
e2d6f4e7 617
034846cf
EH
618 *first_ucode_section = last_read_idx;
619
189fa2fa
EH
620 return 0;
621}
e2d6f4e7 622
189fa2fa
EH
623static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
624 const struct fw_img *image,
034846cf
EH
625 int cpu,
626 int *first_ucode_section)
189fa2fa
EH
627{
628 int shift_param;
189fa2fa 629 int i, ret = 0;
034846cf 630 u32 last_read_idx = 0;
189fa2fa
EH
631
632 if (cpu == 1) {
633 shift_param = 0;
034846cf 634 *first_ucode_section = 0;
189fa2fa
EH
635 } else {
636 shift_param = 16;
034846cf 637 (*first_ucode_section)++;
189fa2fa
EH
638 }
639
034846cf
EH
640 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
641 last_read_idx = i;
642
643 if (!image->sec[i].data ||
644 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION) {
645 IWL_DEBUG_FW(trans,
646 "Break since Data not valid or Empty section, sec = %d\n",
647 i);
189fa2fa 648 break;
034846cf
EH
649 }
650
189fa2fa
EH
651 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
652 if (ret)
653 return ret;
e2d6f4e7
EH
654 }
655
189fa2fa
EH
656 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
657 iwl_set_bits_prph(trans,
658 CSR_UCODE_LOAD_STATUS_ADDR,
659 (LMPM_CPU_UCODE_LOADING_COMPLETED |
660 LMPM_CPU_HDRS_LOADING_COMPLETED |
661 LMPM_CPU_UCODE_LOADING_STARTED) <<
662 shift_param);
663
034846cf
EH
664 *first_ucode_section = last_read_idx;
665
e2d6f4e7
EH
666 return 0;
667}
668
7afe3705 669static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
0692fe41 670 const struct fw_img *image)
cf614297 671{
189fa2fa 672 int ret = 0;
034846cf 673 int first_ucode_section;
cf614297 674
e2d6f4e7
EH
675 IWL_DEBUG_FW(trans,
676 "working with %s image\n",
677 image->is_secure ? "Secured" : "Non Secured");
678 IWL_DEBUG_FW(trans,
679 "working with %s CPU\n",
680 image->is_dual_cpus ? "Dual" : "Single");
681
682 /* configure the ucode to be ready to get the secured image */
683 if (image->is_secure) {
684 /* set secure boot inspector addresses */
189fa2fa
EH
685 iwl_write_prph(trans,
686 LMPM_SECURE_INSPECTOR_CODE_ADDR,
687 LMPM_SECURE_INSPECTOR_CODE_MEM_SPACE);
e2d6f4e7 688
189fa2fa
EH
689 iwl_write_prph(trans,
690 LMPM_SECURE_INSPECTOR_DATA_ADDR,
691 LMPM_SECURE_INSPECTOR_DATA_MEM_SPACE);
e2d6f4e7 692
189fa2fa
EH
693 /* set CPU1 header address */
694 iwl_write_prph(trans,
695 LMPM_SECURE_UCODE_LOAD_CPU1_HDR_ADDR,
696 LMPM_SECURE_CPU1_HDR_MEM_SPACE);
697
698 /* load to FW the binary Secured sections of CPU1 */
034846cf
EH
699 ret = iwl_pcie_load_cpu_secured_sections(trans, image, 1,
700 &first_ucode_section);
2d1c0044
JB
701 if (ret)
702 return ret;
cf614297 703
189fa2fa
EH
704 } else {
705 /* load to FW the binary Non secured sections of CPU1 */
034846cf
EH
706 ret = iwl_pcie_load_cpu_sections(trans, image, 1,
707 &first_ucode_section);
e2d6f4e7
EH
708 if (ret)
709 return ret;
e2d6f4e7
EH
710 }
711
712 if (image->is_dual_cpus) {
189fa2fa
EH
713 /* set CPU2 header address */
714 iwl_write_prph(trans,
715 LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
716 LMPM_SECURE_CPU2_HDR_MEM_SPACE);
e2d6f4e7 717
189fa2fa
EH
718 /* load to FW the binary sections of CPU2 */
719 if (image->is_secure)
034846cf
EH
720 ret = iwl_pcie_load_cpu_secured_sections(
721 trans, image, 2,
722 &first_ucode_section);
189fa2fa 723 else
034846cf
EH
724 ret = iwl_pcie_load_cpu_sections(trans, image, 2,
725 &first_ucode_section);
189fa2fa
EH
726 if (ret)
727 return ret;
e2d6f4e7 728 }
cf614297 729
e12ba844
EH
730 /* release CPU reset */
731 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
732 iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
733 else
734 iwl_write32(trans, CSR_RESET, 0);
735
189fa2fa
EH
736 if (image->is_secure) {
737 /* wait for image verification to complete */
738 ret = iwl_poll_prph_bit(trans,
739 LMPM_SECURE_BOOT_CPU1_STATUS_ADDR,
740 LMPM_SECURE_BOOT_STATUS_SUCCESS,
741 LMPM_SECURE_BOOT_STATUS_SUCCESS,
742 LMPM_SECURE_TIME_OUT);
743
744 if (ret < 0) {
745 IWL_ERR(trans, "Time out on secure boot process\n");
746 return ret;
747 }
748 }
749
cf614297
EG
750 return 0;
751}
752
0692fe41 753static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
6ae02f3e 754 const struct fw_img *fw, bool run_in_rfkill)
392f8b78
EG
755{
756 int ret;
c9eec95c 757 bool hw_rfkill;
392f8b78 758
496bab39 759 /* This may fail if AMT took ownership of the device */
7afe3705 760 if (iwl_pcie_prepare_card_hw(trans)) {
6d8f6eeb 761 IWL_WARN(trans, "Exit HW not ready\n");
392f8b78
EG
762 return -EIO;
763 }
764
8c46bb70
EG
765 iwl_enable_rfkill_int(trans);
766
392f8b78 767 /* If platform's RF_KILL switch is NOT set to KILL */
8d425517 768 hw_rfkill = iwl_is_rfkill_set(trans);
4620020b 769 if (hw_rfkill)
eb7ff77e 770 set_bit(STATUS_RFKILL, &trans->status);
4620020b 771 else
eb7ff77e 772 clear_bit(STATUS_RFKILL, &trans->status);
c9eec95c 773 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
6ae02f3e 774 if (hw_rfkill && !run_in_rfkill)
392f8b78 775 return -ERFKILL;
392f8b78 776
1042db2a 777 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
392f8b78 778
7afe3705 779 ret = iwl_pcie_nic_init(trans);
392f8b78 780 if (ret) {
6d8f6eeb 781 IWL_ERR(trans, "Unable to init nic\n");
392f8b78
EG
782 return ret;
783 }
784
785 /* make sure rfkill handshake bits are cleared */
1042db2a
EG
786 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
787 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
392f8b78
EG
788 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
789
790 /* clear (again), then enable host interrupts */
1042db2a 791 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
6d8f6eeb 792 iwl_enable_interrupts(trans);
392f8b78
EG
793
794 /* really make sure rfkill handshake bits are cleared */
1042db2a
EG
795 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
796 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
392f8b78 797
cf614297 798 /* Load the given image to the HW */
7afe3705 799 return iwl_pcie_load_given_ucode(trans, fw);
b3c2ce13
EG
800}
801
adca1235 802static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
ed6a3803 803{
990aa6d7 804 iwl_pcie_reset_ict(trans);
f02831be 805 iwl_pcie_tx_start(trans, scd_addr);
c170b867
EG
806}
807
43e58856 808static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
ae2c30bf 809{
43e58856 810 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3dc3374f
EG
811 bool hw_rfkill, was_hw_rfkill;
812
813 was_hw_rfkill = iwl_is_rfkill_set(trans);
ae2c30bf 814
43e58856 815 /* tell the device to stop sending interrupts */
7b70bd63 816 spin_lock(&trans_pcie->irq_lock);
ae2c30bf 817 iwl_disable_interrupts(trans);
7b70bd63 818 spin_unlock(&trans_pcie->irq_lock);
ae2c30bf 819
ab6cf8e8 820 /* device going down, Stop using ICT table */
990aa6d7 821 iwl_pcie_disable_ict(trans);
ab6cf8e8
EG
822
823 /*
824 * If a HW restart happens during firmware loading,
825 * then the firmware loading might call this function
826 * and later it might be called again due to the
827 * restart. So don't process again if the device is
828 * already dead.
829 */
eb7ff77e 830 if (test_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
f02831be 831 iwl_pcie_tx_stop(trans);
9805c446 832 iwl_pcie_rx_stop(trans);
6379103e 833
ab6cf8e8 834 /* Power-down device's busmaster DMA clocks */
1042db2a 835 iwl_write_prph(trans, APMG_CLK_DIS_REG,
ab6cf8e8
EG
836 APMG_CLK_VAL_DMA_CLK_RQT);
837 udelay(5);
838 }
839
840 /* Make sure (redundant) we've released our request to stay awake */
1042db2a 841 iwl_clear_bit(trans, CSR_GP_CNTRL,
20d3b647 842 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ab6cf8e8
EG
843
844 /* Stop the device, and put it in low power state */
7afe3705 845 iwl_pcie_apm_stop(trans);
43e58856
EG
846
847 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
848 * Clean again the interrupt here
849 */
7b70bd63 850 spin_lock(&trans_pcie->irq_lock);
43e58856 851 iwl_disable_interrupts(trans);
7b70bd63 852 spin_unlock(&trans_pcie->irq_lock);
43e58856 853
43e58856 854 /* stop and reset the on-board processor */
1042db2a 855 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
74fda971
DF
856
857 /* clear all status bits */
eb7ff77e
AN
858 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
859 clear_bit(STATUS_INT_ENABLED, &trans->status);
860 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
861 clear_bit(STATUS_TPOWER_PMI, &trans->status);
862 clear_bit(STATUS_RFKILL, &trans->status);
a4082843
AN
863
864 /*
865 * Even if we stop the HW, we still want the RF kill
866 * interrupt
867 */
868 iwl_enable_rfkill_int(trans);
869
870 /*
871 * Check again since the RF kill state may have changed while
872 * all the interrupts were disabled, in this case we couldn't
873 * receive the RF kill interrupt and update the state in the
874 * op_mode.
3dc3374f
EG
875 * Don't call the op_mode if the rkfill state hasn't changed.
876 * This allows the op_mode to call stop_device from the rfkill
877 * notification without endless recursion. Under very rare
878 * circumstances, we might have a small recursion if the rfkill
879 * state changed exactly now while we were called from stop_device.
880 * This is very unlikely but can happen and is supported.
a4082843
AN
881 */
882 hw_rfkill = iwl_is_rfkill_set(trans);
883 if (hw_rfkill)
eb7ff77e 884 set_bit(STATUS_RFKILL, &trans->status);
a4082843 885 else
eb7ff77e 886 clear_bit(STATUS_RFKILL, &trans->status);
3dc3374f
EG
887 if (hw_rfkill != was_hw_rfkill)
888 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
ab6cf8e8
EG
889}
890
debff618 891static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
2dd4f9f7 892{
2dd4f9f7 893 iwl_disable_interrupts(trans);
debff618
JB
894
895 /*
896 * in testing mode, the host stays awake and the
897 * hardware won't be reset (not even partially)
898 */
899 if (test)
900 return;
901
ddaf5a5b
JB
902 iwl_pcie_disable_ict(trans);
903
2dd4f9f7
JB
904 iwl_clear_bit(trans, CSR_GP_CNTRL,
905 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ddaf5a5b
JB
906 iwl_clear_bit(trans, CSR_GP_CNTRL,
907 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
908
909 /*
910 * reset TX queues -- some of their registers reset during S3
911 * so if we don't reset everything here the D3 image would try
912 * to execute some invalid memory upon resume
913 */
914 iwl_trans_pcie_tx_reset(trans);
915
916 iwl_pcie_set_pwr(trans, true);
917}
918
919static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
debff618
JB
920 enum iwl_d3_status *status,
921 bool test)
ddaf5a5b
JB
922{
923 u32 val;
924 int ret;
925
debff618
JB
926 if (test) {
927 iwl_enable_interrupts(trans);
928 *status = IWL_D3_STATUS_ALIVE;
929 return 0;
930 }
931
ddaf5a5b
JB
932 iwl_pcie_set_pwr(trans, false);
933
934 val = iwl_read32(trans, CSR_RESET);
935 if (val & CSR_RESET_REG_FLAG_NEVO_RESET) {
936 *status = IWL_D3_STATUS_RESET;
937 return 0;
938 }
939
940 /*
941 * Also enables interrupts - none will happen as the device doesn't
942 * know we're waking it up, only when the opmode actually tells it
943 * after this call.
944 */
945 iwl_pcie_reset_ict(trans);
946
947 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
948 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
949
950 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
951 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
952 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
953 25000);
954 if (ret) {
955 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
956 return ret;
957 }
958
959 iwl_trans_pcie_tx_reset(trans);
960
961 ret = iwl_pcie_rx_init(trans);
962 if (ret) {
963 IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
964 return ret;
965 }
966
ddaf5a5b
JB
967 *status = IWL_D3_STATUS_ALIVE;
968 return 0;
2dd4f9f7
JB
969}
970
57a1dc89 971static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
e6bb4c9c 972{
c9eec95c 973 bool hw_rfkill;
a8b691e6 974 int err;
e6bb4c9c 975
7afe3705 976 err = iwl_pcie_prepare_card_hw(trans);
ebb7678d 977 if (err) {
d6f1c316 978 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
a8b691e6 979 return err;
ebb7678d 980 }
a6c684ee 981
2997494f 982 /* Reset the entire device */
ce836c76 983 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
2997494f
EG
984
985 usleep_range(10, 15);
986
7afe3705 987 iwl_pcie_apm_init(trans);
a6c684ee 988
226c02ca
EG
989 /* From now on, the op_mode will be kept updated about RF kill state */
990 iwl_enable_rfkill_int(trans);
991
8d425517 992 hw_rfkill = iwl_is_rfkill_set(trans);
4620020b 993 if (hw_rfkill)
eb7ff77e 994 set_bit(STATUS_RFKILL, &trans->status);
4620020b 995 else
eb7ff77e 996 clear_bit(STATUS_RFKILL, &trans->status);
c9eec95c 997 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
d48e2074 998
a8b691e6 999 return 0;
e6bb4c9c
EG
1000}
1001
a4082843 1002static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
cc56feb2 1003{
20d3b647 1004 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
d23f78e6 1005
a4082843 1006 /* disable interrupts - don't enable HW RF kill interrupt */
7b70bd63 1007 spin_lock(&trans_pcie->irq_lock);
ee7d737c 1008 iwl_disable_interrupts(trans);
7b70bd63 1009 spin_unlock(&trans_pcie->irq_lock);
ee7d737c 1010
7afe3705 1011 iwl_pcie_apm_stop(trans);
cc56feb2 1012
7b70bd63 1013 spin_lock(&trans_pcie->irq_lock);
218733cf 1014 iwl_disable_interrupts(trans);
7b70bd63 1015 spin_unlock(&trans_pcie->irq_lock);
1df06bdc 1016
8d96bb61 1017 iwl_pcie_disable_ict(trans);
cc56feb2
EG
1018}
1019
03905495
EG
1020static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1021{
05f5b97e 1022 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1023}
1024
1025static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1026{
05f5b97e 1027 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1028}
1029
1030static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1031{
05f5b97e 1032 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1033}
1034
6a06b6c1
EG
1035static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
1036{
f9477c17
AP
1037 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
1038 ((reg & 0x000FFFFF) | (3 << 24)));
6a06b6c1
EG
1039 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
1040}
1041
1042static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
1043 u32 val)
1044{
1045 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
f9477c17 1046 ((addr & 0x000FFFFF) | (3 << 24)));
6a06b6c1
EG
1047 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
1048}
1049
c6f600fc 1050static void iwl_trans_pcie_configure(struct iwl_trans *trans,
9eae88fa 1051 const struct iwl_trans_config *trans_cfg)
c6f600fc
MV
1052{
1053 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1054
1055 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
b04db9ac 1056 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
d663ee73
JB
1057 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1058 trans_pcie->n_no_reclaim_cmds = 0;
1059 else
1060 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1061 if (trans_pcie->n_no_reclaim_cmds)
1062 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1063 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
9eae88fa 1064
b2cf410c
JB
1065 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1066 if (trans_pcie->rx_buf_size_8k)
1067 trans_pcie->rx_page_order = get_order(8 * 1024);
1068 else
1069 trans_pcie->rx_page_order = get_order(4 * 1024);
7c5ba4a8
JB
1070
1071 trans_pcie->wd_timeout =
1072 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
d9fb6465
JB
1073
1074 trans_pcie->command_names = trans_cfg->command_names;
046db346 1075 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
c6f600fc
MV
1076}
1077
d1ff5253 1078void iwl_trans_pcie_free(struct iwl_trans *trans)
34c1b7ba 1079{
20d3b647 1080 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a42a1844 1081
0aa86df6 1082 synchronize_irq(trans_pcie->pci_dev->irq);
0aa86df6 1083
f02831be 1084 iwl_pcie_tx_free(trans);
9805c446 1085 iwl_pcie_rx_free(trans);
6379103e 1086
a8b691e6
JB
1087 free_irq(trans_pcie->pci_dev->irq, trans);
1088 iwl_pcie_free_ict(trans);
a42a1844
EG
1089
1090 pci_disable_msi(trans_pcie->pci_dev);
05f5b97e 1091 iounmap(trans_pcie->hw_base);
a42a1844
EG
1092 pci_release_regions(trans_pcie->pci_dev);
1093 pci_disable_device(trans_pcie->pci_dev);
59c647b6 1094 kmem_cache_destroy(trans->dev_cmd_pool);
a42a1844 1095
6d8f6eeb 1096 kfree(trans);
34c1b7ba
EG
1097}
1098
47107e84
DF
1099static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1100{
47107e84 1101 if (state)
eb7ff77e 1102 set_bit(STATUS_TPOWER_PMI, &trans->status);
47107e84 1103 else
eb7ff77e 1104 clear_bit(STATUS_TPOWER_PMI, &trans->status);
47107e84
DF
1105}
1106
e56b04ef
LE
1107static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
1108 unsigned long *flags)
7a65d170
EG
1109{
1110 int ret;
cfb4e624
JB
1111 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1112
1113 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
7a65d170 1114
b9439491
EG
1115 if (trans_pcie->cmd_in_flight)
1116 goto out;
1117
7a65d170 1118 /* this bit wakes up the NIC */
e139dc4a
LE
1119 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1120 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
7a65d170
EG
1121
1122 /*
1123 * These bits say the device is running, and should keep running for
1124 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
1125 * but they do not indicate that embedded SRAM is restored yet;
1126 * 3945 and 4965 have volatile SRAM, and must save/restore contents
1127 * to/from host DRAM when sleeping/waking for power-saving.
1128 * Each direction takes approximately 1/4 millisecond; with this
1129 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
1130 * series of register accesses are expected (e.g. reading Event Log),
1131 * to keep device from sleeping.
1132 *
1133 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
1134 * SRAM is okay/restored. We don't check that here because this call
1135 * is just for hardware register access; but GP1 MAC_SLEEP check is a
1136 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
1137 *
1138 * 5000 series and later (including 1000 series) have non-volatile SRAM,
1139 * and do not save/restore SRAM when power cycling.
1140 */
1141 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1142 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1143 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1144 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
1145 if (unlikely(ret < 0)) {
1146 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
1147 if (!silent) {
1148 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
1149 WARN_ONCE(1,
1150 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
1151 val);
cfb4e624 1152 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
7a65d170
EG
1153 return false;
1154 }
1155 }
1156
b9439491 1157out:
e56b04ef
LE
1158 /*
1159 * Fool sparse by faking we release the lock - sparse will
1160 * track nic_access anyway.
1161 */
cfb4e624 1162 __release(&trans_pcie->reg_lock);
7a65d170
EG
1163 return true;
1164}
1165
e56b04ef
LE
1166static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
1167 unsigned long *flags)
7a65d170 1168{
cfb4e624 1169 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
e56b04ef 1170
cfb4e624 1171 lockdep_assert_held(&trans_pcie->reg_lock);
e56b04ef
LE
1172
1173 /*
1174 * Fool sparse by faking we acquiring the lock - sparse will
1175 * track nic_access anyway.
1176 */
cfb4e624 1177 __acquire(&trans_pcie->reg_lock);
e56b04ef 1178
b9439491
EG
1179 if (trans_pcie->cmd_in_flight)
1180 goto out;
1181
e139dc4a
LE
1182 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1183 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
7a65d170
EG
1184 /*
1185 * Above we read the CSR_GP_CNTRL register, which will flush
1186 * any previous writes, but we need the write that clears the
1187 * MAC_ACCESS_REQ bit to be performed before any other writes
1188 * scheduled on different CPUs (after we drop reg_lock).
1189 */
1190 mmiowb();
b9439491 1191out:
cfb4e624 1192 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
7a65d170
EG
1193}
1194
4fd442db
EG
1195static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1196 void *buf, int dwords)
1197{
1198 unsigned long flags;
1199 int offs, ret = 0;
1200 u32 *vals = buf;
1201
e56b04ef 1202 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
4fd442db
EG
1203 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1204 for (offs = 0; offs < dwords; offs++)
1205 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
e56b04ef 1206 iwl_trans_release_nic_access(trans, &flags);
4fd442db
EG
1207 } else {
1208 ret = -EBUSY;
1209 }
4fd442db
EG
1210 return ret;
1211}
1212
1213static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
bf0fd5da 1214 const void *buf, int dwords)
4fd442db
EG
1215{
1216 unsigned long flags;
1217 int offs, ret = 0;
bf0fd5da 1218 const u32 *vals = buf;
4fd442db 1219
e56b04ef 1220 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
4fd442db
EG
1221 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1222 for (offs = 0; offs < dwords; offs++)
01387ffd
EG
1223 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1224 vals ? vals[offs] : 0);
e56b04ef 1225 iwl_trans_release_nic_access(trans, &flags);
4fd442db
EG
1226 } else {
1227 ret = -EBUSY;
1228 }
4fd442db
EG
1229 return ret;
1230}
7a65d170 1231
5f178cd2
EG
1232#define IWL_FLUSH_WAIT_MS 2000
1233
990aa6d7 1234static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
5f178cd2 1235{
8ad71bef 1236 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1237 struct iwl_txq *txq;
5f178cd2
EG
1238 struct iwl_queue *q;
1239 int cnt;
1240 unsigned long now = jiffies;
1c3fea82
EG
1241 u32 scd_sram_addr;
1242 u8 buf[16];
5f178cd2
EG
1243 int ret = 0;
1244
1245 /* waiting for all the tx frames complete might take a while */
035f7ff2 1246 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
9ba1947a 1247 if (cnt == trans_pcie->cmd_queue)
5f178cd2 1248 continue;
8ad71bef 1249 txq = &trans_pcie->txq[cnt];
5f178cd2
EG
1250 q = &txq->q;
1251 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1252 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1253 msleep(1);
1254
1255 if (q->read_ptr != q->write_ptr) {
1c3fea82
EG
1256 IWL_ERR(trans,
1257 "fail to flush all tx fifo queues Q %d\n", cnt);
5f178cd2
EG
1258 ret = -ETIMEDOUT;
1259 break;
1260 }
1261 }
1c3fea82
EG
1262
1263 if (!ret)
1264 return 0;
1265
1266 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1267 txq->q.read_ptr, txq->q.write_ptr);
1268
1269 scd_sram_addr = trans_pcie->scd_base_addr +
1270 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
1271 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
1272
1273 iwl_print_hex_error(trans, buf, sizeof(buf));
1274
1275 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
1276 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
1277 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
1278
1279 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1280 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
1281 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
1282 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
1283 u32 tbl_dw =
1284 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
1285 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
1286
1287 if (cnt & 0x1)
1288 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1289 else
1290 tbl_dw = tbl_dw & 0x0000FFFF;
1291
1292 IWL_ERR(trans,
1293 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
1294 cnt, active ? "" : "in", fifo, tbl_dw,
1295 iwl_read_prph(trans,
1296 SCD_QUEUE_RDPTR(cnt)) & (txq->q.n_bd - 1),
1297 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1298 }
1299
5f178cd2
EG
1300 return ret;
1301}
1302
e139dc4a
LE
1303static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
1304 u32 mask, u32 value)
1305{
e56b04ef 1306 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
e139dc4a
LE
1307 unsigned long flags;
1308
e56b04ef 1309 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
e139dc4a 1310 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
e56b04ef 1311 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
e139dc4a
LE
1312}
1313
ff620849
EG
1314static const char *get_csr_string(int cmd)
1315{
d9fb6465 1316#define IWL_CMD(x) case x: return #x
ff620849
EG
1317 switch (cmd) {
1318 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1319 IWL_CMD(CSR_INT_COALESCING);
1320 IWL_CMD(CSR_INT);
1321 IWL_CMD(CSR_INT_MASK);
1322 IWL_CMD(CSR_FH_INT_STATUS);
1323 IWL_CMD(CSR_GPIO_IN);
1324 IWL_CMD(CSR_RESET);
1325 IWL_CMD(CSR_GP_CNTRL);
1326 IWL_CMD(CSR_HW_REV);
1327 IWL_CMD(CSR_EEPROM_REG);
1328 IWL_CMD(CSR_EEPROM_GP);
1329 IWL_CMD(CSR_OTP_GP_REG);
1330 IWL_CMD(CSR_GIO_REG);
1331 IWL_CMD(CSR_GP_UCODE_REG);
1332 IWL_CMD(CSR_GP_DRIVER_REG);
1333 IWL_CMD(CSR_UCODE_DRV_GP1);
1334 IWL_CMD(CSR_UCODE_DRV_GP2);
1335 IWL_CMD(CSR_LED_REG);
1336 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1337 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1338 IWL_CMD(CSR_ANA_PLL_CFG);
1339 IWL_CMD(CSR_HW_REV_WA_REG);
a812cba9 1340 IWL_CMD(CSR_MONITOR_STATUS_REG);
ff620849
EG
1341 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1342 default:
1343 return "UNKNOWN";
1344 }
d9fb6465 1345#undef IWL_CMD
ff620849
EG
1346}
1347
990aa6d7 1348void iwl_pcie_dump_csr(struct iwl_trans *trans)
ff620849
EG
1349{
1350 int i;
1351 static const u32 csr_tbl[] = {
1352 CSR_HW_IF_CONFIG_REG,
1353 CSR_INT_COALESCING,
1354 CSR_INT,
1355 CSR_INT_MASK,
1356 CSR_FH_INT_STATUS,
1357 CSR_GPIO_IN,
1358 CSR_RESET,
1359 CSR_GP_CNTRL,
1360 CSR_HW_REV,
1361 CSR_EEPROM_REG,
1362 CSR_EEPROM_GP,
1363 CSR_OTP_GP_REG,
1364 CSR_GIO_REG,
1365 CSR_GP_UCODE_REG,
1366 CSR_GP_DRIVER_REG,
1367 CSR_UCODE_DRV_GP1,
1368 CSR_UCODE_DRV_GP2,
1369 CSR_LED_REG,
1370 CSR_DRAM_INT_TBL_REG,
1371 CSR_GIO_CHICKEN_BITS,
1372 CSR_ANA_PLL_CFG,
a812cba9 1373 CSR_MONITOR_STATUS_REG,
ff620849
EG
1374 CSR_HW_REV_WA_REG,
1375 CSR_DBG_HPET_MEM_REG
1376 };
1377 IWL_ERR(trans, "CSR values:\n");
1378 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1379 "CSR_INT_PERIODIC_REG)\n");
1380 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1381 IWL_ERR(trans, " %25s: 0X%08x\n",
1382 get_csr_string(csr_tbl[i]),
1042db2a 1383 iwl_read32(trans, csr_tbl[i]));
ff620849
EG
1384 }
1385}
1386
87e5666c
EG
1387#ifdef CONFIG_IWLWIFI_DEBUGFS
1388/* create and remove of files */
1389#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
5a878bf6 1390 if (!debugfs_create_file(#name, mode, parent, trans, \
87e5666c 1391 &iwl_dbgfs_##name##_ops)) \
9da987ac 1392 goto err; \
87e5666c
EG
1393} while (0)
1394
1395/* file operation */
87e5666c 1396#define DEBUGFS_READ_FILE_OPS(name) \
87e5666c
EG
1397static const struct file_operations iwl_dbgfs_##name##_ops = { \
1398 .read = iwl_dbgfs_##name##_read, \
234e3405 1399 .open = simple_open, \
87e5666c
EG
1400 .llseek = generic_file_llseek, \
1401};
1402
16db88ba 1403#define DEBUGFS_WRITE_FILE_OPS(name) \
16db88ba
EG
1404static const struct file_operations iwl_dbgfs_##name##_ops = { \
1405 .write = iwl_dbgfs_##name##_write, \
234e3405 1406 .open = simple_open, \
16db88ba
EG
1407 .llseek = generic_file_llseek, \
1408};
1409
87e5666c 1410#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
87e5666c
EG
1411static const struct file_operations iwl_dbgfs_##name##_ops = { \
1412 .write = iwl_dbgfs_##name##_write, \
1413 .read = iwl_dbgfs_##name##_read, \
234e3405 1414 .open = simple_open, \
87e5666c
EG
1415 .llseek = generic_file_llseek, \
1416};
1417
87e5666c 1418static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
20d3b647
JB
1419 char __user *user_buf,
1420 size_t count, loff_t *ppos)
8ad71bef 1421{
5a878bf6 1422 struct iwl_trans *trans = file->private_data;
8ad71bef 1423 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1424 struct iwl_txq *txq;
87e5666c
EG
1425 struct iwl_queue *q;
1426 char *buf;
1427 int pos = 0;
1428 int cnt;
1429 int ret;
1745e440
WYG
1430 size_t bufsz;
1431
035f7ff2 1432 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
87e5666c 1433
f9e75447 1434 if (!trans_pcie->txq)
87e5666c 1435 return -EAGAIN;
f9e75447 1436
87e5666c
EG
1437 buf = kzalloc(bufsz, GFP_KERNEL);
1438 if (!buf)
1439 return -ENOMEM;
1440
035f7ff2 1441 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
8ad71bef 1442 txq = &trans_pcie->txq[cnt];
87e5666c
EG
1443 q = &txq->q;
1444 pos += scnprintf(buf + pos, bufsz - pos,
9eae88fa 1445 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
87e5666c 1446 cnt, q->read_ptr, q->write_ptr,
9eae88fa
JB
1447 !!test_bit(cnt, trans_pcie->queue_used),
1448 !!test_bit(cnt, trans_pcie->queue_stopped));
87e5666c
EG
1449 }
1450 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1451 kfree(buf);
1452 return ret;
1453}
1454
1455static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
20d3b647
JB
1456 char __user *user_buf,
1457 size_t count, loff_t *ppos)
1458{
5a878bf6 1459 struct iwl_trans *trans = file->private_data;
20d3b647 1460 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1461 struct iwl_rxq *rxq = &trans_pcie->rxq;
87e5666c
EG
1462 char buf[256];
1463 int pos = 0;
1464 const size_t bufsz = sizeof(buf);
1465
1466 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1467 rxq->read);
1468 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1469 rxq->write);
1470 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1471 rxq->free_count);
1472 if (rxq->rb_stts) {
1473 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1474 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1475 } else {
1476 pos += scnprintf(buf + pos, bufsz - pos,
1477 "closed_rb_num: Not Allocated\n");
1478 }
1479 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1480}
1481
1f7b6172
EG
1482static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1483 char __user *user_buf,
20d3b647
JB
1484 size_t count, loff_t *ppos)
1485{
1f7b6172 1486 struct iwl_trans *trans = file->private_data;
20d3b647 1487 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1f7b6172
EG
1488 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1489
1490 int pos = 0;
1491 char *buf;
1492 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1493 ssize_t ret;
1494
1495 buf = kzalloc(bufsz, GFP_KERNEL);
f9e75447 1496 if (!buf)
1f7b6172 1497 return -ENOMEM;
1f7b6172
EG
1498
1499 pos += scnprintf(buf + pos, bufsz - pos,
1500 "Interrupt Statistics Report:\n");
1501
1502 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1503 isr_stats->hw);
1504 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1505 isr_stats->sw);
1506 if (isr_stats->sw || isr_stats->hw) {
1507 pos += scnprintf(buf + pos, bufsz - pos,
1508 "\tLast Restarting Code: 0x%X\n",
1509 isr_stats->err_code);
1510 }
1511#ifdef CONFIG_IWLWIFI_DEBUG
1512 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1513 isr_stats->sch);
1514 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1515 isr_stats->alive);
1516#endif
1517 pos += scnprintf(buf + pos, bufsz - pos,
1518 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1519
1520 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1521 isr_stats->ctkill);
1522
1523 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1524 isr_stats->wakeup);
1525
1526 pos += scnprintf(buf + pos, bufsz - pos,
1527 "Rx command responses:\t\t %u\n", isr_stats->rx);
1528
1529 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1530 isr_stats->tx);
1531
1532 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1533 isr_stats->unhandled);
1534
1535 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1536 kfree(buf);
1537 return ret;
1538}
1539
1540static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1541 const char __user *user_buf,
1542 size_t count, loff_t *ppos)
1543{
1544 struct iwl_trans *trans = file->private_data;
20d3b647 1545 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1f7b6172
EG
1546 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1547
1548 char buf[8];
1549 int buf_size;
1550 u32 reset_flag;
1551
1552 memset(buf, 0, sizeof(buf));
1553 buf_size = min(count, sizeof(buf) - 1);
1554 if (copy_from_user(buf, user_buf, buf_size))
1555 return -EFAULT;
1556 if (sscanf(buf, "%x", &reset_flag) != 1)
1557 return -EFAULT;
1558 if (reset_flag == 0)
1559 memset(isr_stats, 0, sizeof(*isr_stats));
1560
1561 return count;
1562}
1563
16db88ba 1564static ssize_t iwl_dbgfs_csr_write(struct file *file,
20d3b647
JB
1565 const char __user *user_buf,
1566 size_t count, loff_t *ppos)
16db88ba
EG
1567{
1568 struct iwl_trans *trans = file->private_data;
1569 char buf[8];
1570 int buf_size;
1571 int csr;
1572
1573 memset(buf, 0, sizeof(buf));
1574 buf_size = min(count, sizeof(buf) - 1);
1575 if (copy_from_user(buf, user_buf, buf_size))
1576 return -EFAULT;
1577 if (sscanf(buf, "%d", &csr) != 1)
1578 return -EFAULT;
1579
990aa6d7 1580 iwl_pcie_dump_csr(trans);
16db88ba
EG
1581
1582 return count;
1583}
1584
16db88ba 1585static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
20d3b647
JB
1586 char __user *user_buf,
1587 size_t count, loff_t *ppos)
16db88ba
EG
1588{
1589 struct iwl_trans *trans = file->private_data;
94543a8d 1590 char *buf = NULL;
56c2477f 1591 ssize_t ret;
16db88ba 1592
56c2477f
JB
1593 ret = iwl_dump_fh(trans, &buf);
1594 if (ret < 0)
1595 return ret;
1596 if (!buf)
1597 return -EINVAL;
1598 ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
1599 kfree(buf);
16db88ba
EG
1600 return ret;
1601}
1602
1f7b6172 1603DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
16db88ba 1604DEBUGFS_READ_FILE_OPS(fh_reg);
87e5666c
EG
1605DEBUGFS_READ_FILE_OPS(rx_queue);
1606DEBUGFS_READ_FILE_OPS(tx_queue);
16db88ba 1607DEBUGFS_WRITE_FILE_OPS(csr);
87e5666c
EG
1608
1609/*
1610 * Create the debugfs files and directories
1611 *
1612 */
1613static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
20d3b647 1614 struct dentry *dir)
87e5666c 1615{
87e5666c
EG
1616 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1617 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1f7b6172 1618 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
16db88ba
EG
1619 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1620 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
87e5666c 1621 return 0;
9da987ac
MV
1622
1623err:
1624 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
1625 return -ENOMEM;
87e5666c
EG
1626}
1627#else
1628static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
20d3b647
JB
1629 struct dentry *dir)
1630{
1631 return 0;
1632}
87e5666c
EG
1633#endif /*CONFIG_IWLWIFI_DEBUGFS */
1634
d1ff5253 1635static const struct iwl_trans_ops trans_ops_pcie = {
57a1dc89 1636 .start_hw = iwl_trans_pcie_start_hw,
a4082843 1637 .op_mode_leave = iwl_trans_pcie_op_mode_leave,
ed6a3803 1638 .fw_alive = iwl_trans_pcie_fw_alive,
cf614297 1639 .start_fw = iwl_trans_pcie_start_fw,
e6bb4c9c 1640 .stop_device = iwl_trans_pcie_stop_device,
48d42c42 1641
ddaf5a5b
JB
1642 .d3_suspend = iwl_trans_pcie_d3_suspend,
1643 .d3_resume = iwl_trans_pcie_d3_resume,
2dd4f9f7 1644
f02831be 1645 .send_cmd = iwl_trans_pcie_send_hcmd,
c85eb619 1646
e6bb4c9c 1647 .tx = iwl_trans_pcie_tx,
a0eaad71 1648 .reclaim = iwl_trans_pcie_reclaim,
34c1b7ba 1649
d0624be6 1650 .txq_disable = iwl_trans_pcie_txq_disable,
4beaf6c2 1651 .txq_enable = iwl_trans_pcie_txq_enable,
34c1b7ba 1652
87e5666c 1653 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
5f178cd2 1654
990aa6d7 1655 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
5f178cd2 1656
03905495
EG
1657 .write8 = iwl_trans_pcie_write8,
1658 .write32 = iwl_trans_pcie_write32,
1659 .read32 = iwl_trans_pcie_read32,
6a06b6c1
EG
1660 .read_prph = iwl_trans_pcie_read_prph,
1661 .write_prph = iwl_trans_pcie_write_prph,
4fd442db
EG
1662 .read_mem = iwl_trans_pcie_read_mem,
1663 .write_mem = iwl_trans_pcie_write_mem,
c6f600fc 1664 .configure = iwl_trans_pcie_configure,
47107e84 1665 .set_pmi = iwl_trans_pcie_set_pmi,
7a65d170 1666 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
e139dc4a
LE
1667 .release_nic_access = iwl_trans_pcie_release_nic_access,
1668 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
e6bb4c9c 1669};
a42a1844 1670
87ce05a2 1671struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
035f7ff2
EG
1672 const struct pci_device_id *ent,
1673 const struct iwl_cfg *cfg)
a42a1844 1674{
a42a1844
EG
1675 struct iwl_trans_pcie *trans_pcie;
1676 struct iwl_trans *trans;
1677 u16 pci_cmd;
1678 int err;
1679
1680 trans = kzalloc(sizeof(struct iwl_trans) +
20d3b647 1681 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
6965a354
LC
1682 if (!trans) {
1683 err = -ENOMEM;
1684 goto out;
1685 }
a42a1844
EG
1686
1687 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1688
1689 trans->ops = &trans_ops_pcie;
035f7ff2 1690 trans->cfg = cfg;
2bfb5092 1691 trans_lockdep_init(trans);
a42a1844 1692 trans_pcie->trans = trans;
7b11488f 1693 spin_lock_init(&trans_pcie->irq_lock);
e56b04ef 1694 spin_lock_init(&trans_pcie->reg_lock);
13df1aab 1695 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
a42a1844 1696
d819c6cf
JB
1697 err = pci_enable_device(pdev);
1698 if (err)
1699 goto out_no_pci;
1700
f2532b04
EG
1701 if (!cfg->base_params->pcie_l1_allowed) {
1702 /*
1703 * W/A - seems to solve weird behavior. We need to remove this
1704 * if we don't want to stay in L1 all the time. This wastes a
1705 * lot of power.
1706 */
1707 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
1708 PCIE_LINK_STATE_L1 |
1709 PCIE_LINK_STATE_CLKPM);
1710 }
a42a1844 1711
a42a1844
EG
1712 pci_set_master(pdev);
1713
1714 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
1715 if (!err)
1716 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
1717 if (err) {
1718 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1719 if (!err)
1720 err = pci_set_consistent_dma_mask(pdev,
20d3b647 1721 DMA_BIT_MASK(32));
a42a1844
EG
1722 /* both attempts failed: */
1723 if (err) {
6a4b09f8 1724 dev_err(&pdev->dev, "No suitable DMA available\n");
a42a1844
EG
1725 goto out_pci_disable_device;
1726 }
1727 }
1728
1729 err = pci_request_regions(pdev, DRV_NAME);
1730 if (err) {
6a4b09f8 1731 dev_err(&pdev->dev, "pci_request_regions failed\n");
a42a1844
EG
1732 goto out_pci_disable_device;
1733 }
1734
05f5b97e 1735 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
a42a1844 1736 if (!trans_pcie->hw_base) {
6a4b09f8 1737 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
a42a1844
EG
1738 err = -ENODEV;
1739 goto out_pci_release_regions;
1740 }
1741
a42a1844
EG
1742 /* We disable the RETRY_TIMEOUT register (0x41) to keep
1743 * PCI Tx retries from interfering with C3 CPU state */
1744 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
1745
1746 err = pci_enable_msi(pdev);
9f904b38 1747 if (err) {
6a4b09f8 1748 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
9f904b38
EG
1749 /* enable rfkill interrupt: hw bug w/a */
1750 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1751 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1752 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1753 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1754 }
1755 }
a42a1844
EG
1756
1757 trans->dev = &pdev->dev;
a42a1844 1758 trans_pcie->pci_dev = pdev;
08079a49 1759 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
99673ee5 1760 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
9ca85961
EG
1761 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
1762 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
a42a1844 1763
69a10b29 1764 /* Initialize the wait queue for commands */
f946b529 1765 init_waitqueue_head(&trans_pcie->wait_command_queue);
69a10b29 1766
3ec45882
JB
1767 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
1768 "iwl_cmd_pool:%s", dev_name(trans->dev));
59c647b6
EG
1769
1770 trans->dev_cmd_headroom = 0;
1771 trans->dev_cmd_pool =
3ec45882 1772 kmem_cache_create(trans->dev_cmd_pool_name,
59c647b6
EG
1773 sizeof(struct iwl_device_cmd)
1774 + trans->dev_cmd_headroom,
1775 sizeof(void *),
1776 SLAB_HWCACHE_ALIGN,
1777 NULL);
1778
6965a354
LC
1779 if (!trans->dev_cmd_pool) {
1780 err = -ENOMEM;
59c647b6 1781 goto out_pci_disable_msi;
6965a354 1782 }
59c647b6 1783
a8b691e6
JB
1784 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1785
a8b691e6
JB
1786 if (iwl_pcie_alloc_ict(trans))
1787 goto out_free_cmd_pool;
1788
85bf9da1 1789 err = request_threaded_irq(pdev->irq, iwl_pcie_isr,
6965a354
LC
1790 iwl_pcie_irq_handler,
1791 IRQF_SHARED, DRV_NAME, trans);
1792 if (err) {
a8b691e6
JB
1793 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
1794 goto out_free_ict;
1795 }
1796
a42a1844
EG
1797 return trans;
1798
a8b691e6
JB
1799out_free_ict:
1800 iwl_pcie_free_ict(trans);
1801out_free_cmd_pool:
1802 kmem_cache_destroy(trans->dev_cmd_pool);
59c647b6
EG
1803out_pci_disable_msi:
1804 pci_disable_msi(pdev);
a42a1844
EG
1805out_pci_release_regions:
1806 pci_release_regions(pdev);
1807out_pci_disable_device:
1808 pci_disable_device(pdev);
1809out_no_pci:
1810 kfree(trans);
6965a354
LC
1811out:
1812 return ERR_PTR(err);
a42a1844 1813}
This page took 0.388847 seconds and 5 git commands to generate.