[PATCH] libata-dev: wait idle after reading the last data block
[deliverable/linux.git] / drivers / scsi / libata-core.c
CommitLineData
1da177e4 1/*
af36d7f0
JG
2 * libata-core.c - helper library for ATA
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2003-2004 Red Hat, Inc. All rights reserved.
9 * Copyright 2003-2004 Jeff Garzik
10 *
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2, or (at your option)
15 * any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; see the file COPYING. If not, write to
24 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
26 *
27 * libata documentation is available via 'make {ps|pdf}docs',
28 * as Documentation/DocBook/libata.*
29 *
30 * Hardware documentation available from http://www.t13.org/ and
31 * http://www.sata-io.org/
32 *
1da177e4
LT
33 */
34
35#include <linux/config.h>
36#include <linux/kernel.h>
37#include <linux/module.h>
38#include <linux/pci.h>
39#include <linux/init.h>
40#include <linux/list.h>
41#include <linux/mm.h>
42#include <linux/highmem.h>
43#include <linux/spinlock.h>
44#include <linux/blkdev.h>
45#include <linux/delay.h>
46#include <linux/timer.h>
47#include <linux/interrupt.h>
48#include <linux/completion.h>
49#include <linux/suspend.h>
50#include <linux/workqueue.h>
67846b30 51#include <linux/jiffies.h>
378f058c 52#include <linux/scatterlist.h>
1da177e4 53#include <scsi/scsi.h>
1da177e4 54#include "scsi_priv.h"
193515d5 55#include <scsi/scsi_cmnd.h>
1da177e4
LT
56#include <scsi/scsi_host.h>
57#include <linux/libata.h>
58#include <asm/io.h>
59#include <asm/semaphore.h>
60#include <asm/byteorder.h>
61
62#include "libata.h"
63
6aff8f1f
TH
64static unsigned int ata_dev_init_params(struct ata_port *ap,
65 struct ata_device *dev);
1da177e4 66static void ata_set_mode(struct ata_port *ap);
83206a29
TH
67static unsigned int ata_dev_set_xfermode(struct ata_port *ap,
68 struct ata_device *dev);
acf356b1 69static void ata_dev_xfermask(struct ata_port *ap, struct ata_device *dev);
1da177e4
LT
70
71static unsigned int ata_unique_id = 1;
72static struct workqueue_struct *ata_wq;
73
418dc1f5 74int atapi_enabled = 1;
1623c81e
JG
75module_param(atapi_enabled, int, 0444);
76MODULE_PARM_DESC(atapi_enabled, "Enable discovery of ATAPI devices (0=off, 1=on)");
77
c3c013a2
JG
78int libata_fua = 0;
79module_param_named(fua, libata_fua, int, 0444);
80MODULE_PARM_DESC(fua, "FUA support (0=off, 1=on)");
81
1da177e4
LT
82MODULE_AUTHOR("Jeff Garzik");
83MODULE_DESCRIPTION("Library module for ATA devices");
84MODULE_LICENSE("GPL");
85MODULE_VERSION(DRV_VERSION);
86
0baab86b 87
1da177e4
LT
88/**
89 * ata_tf_to_fis - Convert ATA taskfile to SATA FIS structure
90 * @tf: Taskfile to convert
91 * @fis: Buffer into which data will output
92 * @pmp: Port multiplier port
93 *
94 * Converts a standard ATA taskfile to a Serial ATA
95 * FIS structure (Register - Host to Device).
96 *
97 * LOCKING:
98 * Inherited from caller.
99 */
100
057ace5e 101void ata_tf_to_fis(const struct ata_taskfile *tf, u8 *fis, u8 pmp)
1da177e4
LT
102{
103 fis[0] = 0x27; /* Register - Host to Device FIS */
104 fis[1] = (pmp & 0xf) | (1 << 7); /* Port multiplier number,
105 bit 7 indicates Command FIS */
106 fis[2] = tf->command;
107 fis[3] = tf->feature;
108
109 fis[4] = tf->lbal;
110 fis[5] = tf->lbam;
111 fis[6] = tf->lbah;
112 fis[7] = tf->device;
113
114 fis[8] = tf->hob_lbal;
115 fis[9] = tf->hob_lbam;
116 fis[10] = tf->hob_lbah;
117 fis[11] = tf->hob_feature;
118
119 fis[12] = tf->nsect;
120 fis[13] = tf->hob_nsect;
121 fis[14] = 0;
122 fis[15] = tf->ctl;
123
124 fis[16] = 0;
125 fis[17] = 0;
126 fis[18] = 0;
127 fis[19] = 0;
128}
129
130/**
131 * ata_tf_from_fis - Convert SATA FIS to ATA taskfile
132 * @fis: Buffer from which data will be input
133 * @tf: Taskfile to output
134 *
e12a1be6 135 * Converts a serial ATA FIS structure to a standard ATA taskfile.
1da177e4
LT
136 *
137 * LOCKING:
138 * Inherited from caller.
139 */
140
057ace5e 141void ata_tf_from_fis(const u8 *fis, struct ata_taskfile *tf)
1da177e4
LT
142{
143 tf->command = fis[2]; /* status */
144 tf->feature = fis[3]; /* error */
145
146 tf->lbal = fis[4];
147 tf->lbam = fis[5];
148 tf->lbah = fis[6];
149 tf->device = fis[7];
150
151 tf->hob_lbal = fis[8];
152 tf->hob_lbam = fis[9];
153 tf->hob_lbah = fis[10];
154
155 tf->nsect = fis[12];
156 tf->hob_nsect = fis[13];
157}
158
8cbd6df1
AL
159static const u8 ata_rw_cmds[] = {
160 /* pio multi */
161 ATA_CMD_READ_MULTI,
162 ATA_CMD_WRITE_MULTI,
163 ATA_CMD_READ_MULTI_EXT,
164 ATA_CMD_WRITE_MULTI_EXT,
9a3dccc4
TH
165 0,
166 0,
167 0,
168 ATA_CMD_WRITE_MULTI_FUA_EXT,
8cbd6df1
AL
169 /* pio */
170 ATA_CMD_PIO_READ,
171 ATA_CMD_PIO_WRITE,
172 ATA_CMD_PIO_READ_EXT,
173 ATA_CMD_PIO_WRITE_EXT,
9a3dccc4
TH
174 0,
175 0,
176 0,
177 0,
8cbd6df1
AL
178 /* dma */
179 ATA_CMD_READ,
180 ATA_CMD_WRITE,
181 ATA_CMD_READ_EXT,
9a3dccc4
TH
182 ATA_CMD_WRITE_EXT,
183 0,
184 0,
185 0,
186 ATA_CMD_WRITE_FUA_EXT
8cbd6df1 187};
1da177e4
LT
188
189/**
8cbd6df1
AL
190 * ata_rwcmd_protocol - set taskfile r/w commands and protocol
191 * @qc: command to examine and configure
1da177e4 192 *
2e9edbf8 193 * Examine the device configuration and tf->flags to calculate
8cbd6df1 194 * the proper read/write commands and protocol to use.
1da177e4
LT
195 *
196 * LOCKING:
197 * caller.
198 */
9a3dccc4 199int ata_rwcmd_protocol(struct ata_queued_cmd *qc)
1da177e4 200{
8cbd6df1
AL
201 struct ata_taskfile *tf = &qc->tf;
202 struct ata_device *dev = qc->dev;
9a3dccc4 203 u8 cmd;
1da177e4 204
9a3dccc4 205 int index, fua, lba48, write;
2e9edbf8 206
9a3dccc4 207 fua = (tf->flags & ATA_TFLAG_FUA) ? 4 : 0;
8cbd6df1
AL
208 lba48 = (tf->flags & ATA_TFLAG_LBA48) ? 2 : 0;
209 write = (tf->flags & ATA_TFLAG_WRITE) ? 1 : 0;
1da177e4 210
8cbd6df1
AL
211 if (dev->flags & ATA_DFLAG_PIO) {
212 tf->protocol = ATA_PROT_PIO;
9a3dccc4 213 index = dev->multi_count ? 0 : 8;
8d238e01
AC
214 } else if (lba48 && (qc->ap->flags & ATA_FLAG_PIO_LBA48)) {
215 /* Unable to use DMA due to host limitation */
216 tf->protocol = ATA_PROT_PIO;
aef9d533 217 index = dev->multi_count ? 0 : 8;
8cbd6df1
AL
218 } else {
219 tf->protocol = ATA_PROT_DMA;
9a3dccc4 220 index = 16;
8cbd6df1 221 }
1da177e4 222
9a3dccc4
TH
223 cmd = ata_rw_cmds[index + fua + lba48 + write];
224 if (cmd) {
225 tf->command = cmd;
226 return 0;
227 }
228 return -1;
1da177e4
LT
229}
230
cb95d562
TH
231/**
232 * ata_pack_xfermask - Pack pio, mwdma and udma masks into xfer_mask
233 * @pio_mask: pio_mask
234 * @mwdma_mask: mwdma_mask
235 * @udma_mask: udma_mask
236 *
237 * Pack @pio_mask, @mwdma_mask and @udma_mask into a single
238 * unsigned int xfer_mask.
239 *
240 * LOCKING:
241 * None.
242 *
243 * RETURNS:
244 * Packed xfer_mask.
245 */
246static unsigned int ata_pack_xfermask(unsigned int pio_mask,
247 unsigned int mwdma_mask,
248 unsigned int udma_mask)
249{
250 return ((pio_mask << ATA_SHIFT_PIO) & ATA_MASK_PIO) |
251 ((mwdma_mask << ATA_SHIFT_MWDMA) & ATA_MASK_MWDMA) |
252 ((udma_mask << ATA_SHIFT_UDMA) & ATA_MASK_UDMA);
253}
254
c0489e4e
TH
255/**
256 * ata_unpack_xfermask - Unpack xfer_mask into pio, mwdma and udma masks
257 * @xfer_mask: xfer_mask to unpack
258 * @pio_mask: resulting pio_mask
259 * @mwdma_mask: resulting mwdma_mask
260 * @udma_mask: resulting udma_mask
261 *
262 * Unpack @xfer_mask into @pio_mask, @mwdma_mask and @udma_mask.
263 * Any NULL distination masks will be ignored.
264 */
265static void ata_unpack_xfermask(unsigned int xfer_mask,
266 unsigned int *pio_mask,
267 unsigned int *mwdma_mask,
268 unsigned int *udma_mask)
269{
270 if (pio_mask)
271 *pio_mask = (xfer_mask & ATA_MASK_PIO) >> ATA_SHIFT_PIO;
272 if (mwdma_mask)
273 *mwdma_mask = (xfer_mask & ATA_MASK_MWDMA) >> ATA_SHIFT_MWDMA;
274 if (udma_mask)
275 *udma_mask = (xfer_mask & ATA_MASK_UDMA) >> ATA_SHIFT_UDMA;
276}
277
cb95d562
TH
278static const struct ata_xfer_ent {
279 unsigned int shift, bits;
280 u8 base;
281} ata_xfer_tbl[] = {
282 { ATA_SHIFT_PIO, ATA_BITS_PIO, XFER_PIO_0 },
283 { ATA_SHIFT_MWDMA, ATA_BITS_MWDMA, XFER_MW_DMA_0 },
284 { ATA_SHIFT_UDMA, ATA_BITS_UDMA, XFER_UDMA_0 },
285 { -1, },
1da177e4
LT
286};
287
288/**
cb95d562
TH
289 * ata_xfer_mask2mode - Find matching XFER_* for the given xfer_mask
290 * @xfer_mask: xfer_mask of interest
1da177e4 291 *
cb95d562
TH
292 * Return matching XFER_* value for @xfer_mask. Only the highest
293 * bit of @xfer_mask is considered.
1da177e4
LT
294 *
295 * LOCKING:
296 * None.
297 *
298 * RETURNS:
cb95d562 299 * Matching XFER_* value, 0 if no match found.
1da177e4 300 */
cb95d562
TH
301static u8 ata_xfer_mask2mode(unsigned int xfer_mask)
302{
303 int highbit = fls(xfer_mask) - 1;
304 const struct ata_xfer_ent *ent;
1da177e4 305
cb95d562
TH
306 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
307 if (highbit >= ent->shift && highbit < ent->shift + ent->bits)
308 return ent->base + highbit - ent->shift;
309 return 0;
310}
311
312/**
313 * ata_xfer_mode2mask - Find matching xfer_mask for XFER_*
314 * @xfer_mode: XFER_* of interest
315 *
316 * Return matching xfer_mask for @xfer_mode.
317 *
318 * LOCKING:
319 * None.
320 *
321 * RETURNS:
322 * Matching xfer_mask, 0 if no match found.
323 */
324static unsigned int ata_xfer_mode2mask(u8 xfer_mode)
1da177e4 325{
cb95d562 326 const struct ata_xfer_ent *ent;
1da177e4 327
cb95d562
TH
328 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
329 if (xfer_mode >= ent->base && xfer_mode < ent->base + ent->bits)
330 return 1 << (ent->shift + xfer_mode - ent->base);
331 return 0;
332}
1da177e4 333
cb95d562
TH
334/**
335 * ata_xfer_mode2shift - Find matching xfer_shift for XFER_*
336 * @xfer_mode: XFER_* of interest
337 *
338 * Return matching xfer_shift for @xfer_mode.
339 *
340 * LOCKING:
341 * None.
342 *
343 * RETURNS:
344 * Matching xfer_shift, -1 if no match found.
345 */
346static int ata_xfer_mode2shift(unsigned int xfer_mode)
347{
348 const struct ata_xfer_ent *ent;
1da177e4 349
cb95d562
TH
350 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
351 if (xfer_mode >= ent->base && xfer_mode < ent->base + ent->bits)
352 return ent->shift;
353 return -1;
354}
355
1da177e4 356/**
1da7b0d0
TH
357 * ata_mode_string - convert xfer_mask to string
358 * @xfer_mask: mask of bits supported; only highest bit counts.
1da177e4
LT
359 *
360 * Determine string which represents the highest speed
1da7b0d0 361 * (highest bit in @modemask).
1da177e4
LT
362 *
363 * LOCKING:
364 * None.
365 *
366 * RETURNS:
367 * Constant C string representing highest speed listed in
1da7b0d0 368 * @mode_mask, or the constant C string "<n/a>".
1da177e4 369 */
1da7b0d0 370static const char *ata_mode_string(unsigned int xfer_mask)
1da177e4 371{
75f554bc
TH
372 static const char * const xfer_mode_str[] = {
373 "PIO0",
374 "PIO1",
375 "PIO2",
376 "PIO3",
377 "PIO4",
378 "MWDMA0",
379 "MWDMA1",
380 "MWDMA2",
381 "UDMA/16",
382 "UDMA/25",
383 "UDMA/33",
384 "UDMA/44",
385 "UDMA/66",
386 "UDMA/100",
387 "UDMA/133",
388 "UDMA7",
389 };
1da7b0d0 390 int highbit;
1da177e4 391
1da7b0d0
TH
392 highbit = fls(xfer_mask) - 1;
393 if (highbit >= 0 && highbit < ARRAY_SIZE(xfer_mode_str))
394 return xfer_mode_str[highbit];
1da177e4 395 return "<n/a>";
1da177e4
LT
396}
397
0b8efb0a
TH
398static void ata_dev_disable(struct ata_port *ap, struct ata_device *dev)
399{
400 if (ata_dev_present(dev)) {
401 printk(KERN_WARNING "ata%u: dev %u disabled\n",
402 ap->id, dev->devno);
403 dev->class++;
404 }
405}
406
1da177e4
LT
407/**
408 * ata_pio_devchk - PATA device presence detection
409 * @ap: ATA channel to examine
410 * @device: Device to examine (starting at zero)
411 *
412 * This technique was originally described in
413 * Hale Landis's ATADRVR (www.ata-atapi.com), and
414 * later found its way into the ATA/ATAPI spec.
415 *
416 * Write a pattern to the ATA shadow registers,
417 * and if a device is present, it will respond by
418 * correctly storing and echoing back the
419 * ATA shadow register contents.
420 *
421 * LOCKING:
422 * caller.
423 */
424
425static unsigned int ata_pio_devchk(struct ata_port *ap,
426 unsigned int device)
427{
428 struct ata_ioports *ioaddr = &ap->ioaddr;
429 u8 nsect, lbal;
430
431 ap->ops->dev_select(ap, device);
432
433 outb(0x55, ioaddr->nsect_addr);
434 outb(0xaa, ioaddr->lbal_addr);
435
436 outb(0xaa, ioaddr->nsect_addr);
437 outb(0x55, ioaddr->lbal_addr);
438
439 outb(0x55, ioaddr->nsect_addr);
440 outb(0xaa, ioaddr->lbal_addr);
441
442 nsect = inb(ioaddr->nsect_addr);
443 lbal = inb(ioaddr->lbal_addr);
444
445 if ((nsect == 0x55) && (lbal == 0xaa))
446 return 1; /* we found a device */
447
448 return 0; /* nothing found */
449}
450
451/**
452 * ata_mmio_devchk - PATA device presence detection
453 * @ap: ATA channel to examine
454 * @device: Device to examine (starting at zero)
455 *
456 * This technique was originally described in
457 * Hale Landis's ATADRVR (www.ata-atapi.com), and
458 * later found its way into the ATA/ATAPI spec.
459 *
460 * Write a pattern to the ATA shadow registers,
461 * and if a device is present, it will respond by
462 * correctly storing and echoing back the
463 * ATA shadow register contents.
464 *
465 * LOCKING:
466 * caller.
467 */
468
469static unsigned int ata_mmio_devchk(struct ata_port *ap,
470 unsigned int device)
471{
472 struct ata_ioports *ioaddr = &ap->ioaddr;
473 u8 nsect, lbal;
474
475 ap->ops->dev_select(ap, device);
476
477 writeb(0x55, (void __iomem *) ioaddr->nsect_addr);
478 writeb(0xaa, (void __iomem *) ioaddr->lbal_addr);
479
480 writeb(0xaa, (void __iomem *) ioaddr->nsect_addr);
481 writeb(0x55, (void __iomem *) ioaddr->lbal_addr);
482
483 writeb(0x55, (void __iomem *) ioaddr->nsect_addr);
484 writeb(0xaa, (void __iomem *) ioaddr->lbal_addr);
485
486 nsect = readb((void __iomem *) ioaddr->nsect_addr);
487 lbal = readb((void __iomem *) ioaddr->lbal_addr);
488
489 if ((nsect == 0x55) && (lbal == 0xaa))
490 return 1; /* we found a device */
491
492 return 0; /* nothing found */
493}
494
495/**
496 * ata_devchk - PATA device presence detection
497 * @ap: ATA channel to examine
498 * @device: Device to examine (starting at zero)
499 *
500 * Dispatch ATA device presence detection, depending
501 * on whether we are using PIO or MMIO to talk to the
502 * ATA shadow registers.
503 *
504 * LOCKING:
505 * caller.
506 */
507
508static unsigned int ata_devchk(struct ata_port *ap,
509 unsigned int device)
510{
511 if (ap->flags & ATA_FLAG_MMIO)
512 return ata_mmio_devchk(ap, device);
513 return ata_pio_devchk(ap, device);
514}
515
516/**
517 * ata_dev_classify - determine device type based on ATA-spec signature
518 * @tf: ATA taskfile register set for device to be identified
519 *
520 * Determine from taskfile register contents whether a device is
521 * ATA or ATAPI, as per "Signature and persistence" section
522 * of ATA/PI spec (volume 1, sect 5.14).
523 *
524 * LOCKING:
525 * None.
526 *
527 * RETURNS:
528 * Device type, %ATA_DEV_ATA, %ATA_DEV_ATAPI, or %ATA_DEV_UNKNOWN
529 * the event of failure.
530 */
531
057ace5e 532unsigned int ata_dev_classify(const struct ata_taskfile *tf)
1da177e4
LT
533{
534 /* Apple's open source Darwin code hints that some devices only
535 * put a proper signature into the LBA mid/high registers,
536 * So, we only check those. It's sufficient for uniqueness.
537 */
538
539 if (((tf->lbam == 0) && (tf->lbah == 0)) ||
540 ((tf->lbam == 0x3c) && (tf->lbah == 0xc3))) {
541 DPRINTK("found ATA device by sig\n");
542 return ATA_DEV_ATA;
543 }
544
545 if (((tf->lbam == 0x14) && (tf->lbah == 0xeb)) ||
546 ((tf->lbam == 0x69) && (tf->lbah == 0x96))) {
547 DPRINTK("found ATAPI device by sig\n");
548 return ATA_DEV_ATAPI;
549 }
550
551 DPRINTK("unknown device\n");
552 return ATA_DEV_UNKNOWN;
553}
554
555/**
556 * ata_dev_try_classify - Parse returned ATA device signature
557 * @ap: ATA channel to examine
558 * @device: Device to examine (starting at zero)
b4dc7623 559 * @r_err: Value of error register on completion
1da177e4
LT
560 *
561 * After an event -- SRST, E.D.D., or SATA COMRESET -- occurs,
562 * an ATA/ATAPI-defined set of values is placed in the ATA
563 * shadow registers, indicating the results of device detection
564 * and diagnostics.
565 *
566 * Select the ATA device, and read the values from the ATA shadow
567 * registers. Then parse according to the Error register value,
568 * and the spec-defined values examined by ata_dev_classify().
569 *
570 * LOCKING:
571 * caller.
b4dc7623
TH
572 *
573 * RETURNS:
574 * Device type - %ATA_DEV_ATA, %ATA_DEV_ATAPI or %ATA_DEV_NONE.
1da177e4
LT
575 */
576
b4dc7623
TH
577static unsigned int
578ata_dev_try_classify(struct ata_port *ap, unsigned int device, u8 *r_err)
1da177e4 579{
1da177e4
LT
580 struct ata_taskfile tf;
581 unsigned int class;
582 u8 err;
583
584 ap->ops->dev_select(ap, device);
585
586 memset(&tf, 0, sizeof(tf));
587
1da177e4 588 ap->ops->tf_read(ap, &tf);
0169e284 589 err = tf.feature;
b4dc7623
TH
590 if (r_err)
591 *r_err = err;
1da177e4
LT
592
593 /* see if device passed diags */
594 if (err == 1)
595 /* do nothing */ ;
596 else if ((device == 0) && (err == 0x81))
597 /* do nothing */ ;
598 else
b4dc7623 599 return ATA_DEV_NONE;
1da177e4 600
b4dc7623 601 /* determine if device is ATA or ATAPI */
1da177e4 602 class = ata_dev_classify(&tf);
b4dc7623 603
1da177e4 604 if (class == ATA_DEV_UNKNOWN)
b4dc7623 605 return ATA_DEV_NONE;
1da177e4 606 if ((class == ATA_DEV_ATA) && (ata_chk_status(ap) == 0))
b4dc7623
TH
607 return ATA_DEV_NONE;
608 return class;
1da177e4
LT
609}
610
611/**
6a62a04d 612 * ata_id_string - Convert IDENTIFY DEVICE page into string
1da177e4
LT
613 * @id: IDENTIFY DEVICE results we will examine
614 * @s: string into which data is output
615 * @ofs: offset into identify device page
616 * @len: length of string to return. must be an even number.
617 *
618 * The strings in the IDENTIFY DEVICE page are broken up into
619 * 16-bit chunks. Run through the string, and output each
620 * 8-bit chunk linearly, regardless of platform.
621 *
622 * LOCKING:
623 * caller.
624 */
625
6a62a04d
TH
626void ata_id_string(const u16 *id, unsigned char *s,
627 unsigned int ofs, unsigned int len)
1da177e4
LT
628{
629 unsigned int c;
630
631 while (len > 0) {
632 c = id[ofs] >> 8;
633 *s = c;
634 s++;
635
636 c = id[ofs] & 0xff;
637 *s = c;
638 s++;
639
640 ofs++;
641 len -= 2;
642 }
643}
644
0e949ff3 645/**
6a62a04d 646 * ata_id_c_string - Convert IDENTIFY DEVICE page into C string
0e949ff3
TH
647 * @id: IDENTIFY DEVICE results we will examine
648 * @s: string into which data is output
649 * @ofs: offset into identify device page
650 * @len: length of string to return. must be an odd number.
651 *
6a62a04d 652 * This function is identical to ata_id_string except that it
0e949ff3
TH
653 * trims trailing spaces and terminates the resulting string with
654 * null. @len must be actual maximum length (even number) + 1.
655 *
656 * LOCKING:
657 * caller.
658 */
6a62a04d
TH
659void ata_id_c_string(const u16 *id, unsigned char *s,
660 unsigned int ofs, unsigned int len)
0e949ff3
TH
661{
662 unsigned char *p;
663
664 WARN_ON(!(len & 1));
665
6a62a04d 666 ata_id_string(id, s, ofs, len - 1);
0e949ff3
TH
667
668 p = s + strnlen(s, len - 1);
669 while (p > s && p[-1] == ' ')
670 p--;
671 *p = '\0';
672}
0baab86b 673
2940740b
TH
674static u64 ata_id_n_sectors(const u16 *id)
675{
676 if (ata_id_has_lba(id)) {
677 if (ata_id_has_lba48(id))
678 return ata_id_u64(id, 100);
679 else
680 return ata_id_u32(id, 60);
681 } else {
682 if (ata_id_current_chs_valid(id))
683 return ata_id_u32(id, 57);
684 else
685 return id[1] * id[3] * id[6];
686 }
687}
0baab86b
EF
688
689/**
690 * ata_noop_dev_select - Select device 0/1 on ATA bus
691 * @ap: ATA channel to manipulate
692 * @device: ATA device (numbered from zero) to select
693 *
694 * This function performs no actual function.
695 *
696 * May be used as the dev_select() entry in ata_port_operations.
697 *
698 * LOCKING:
699 * caller.
700 */
1da177e4
LT
701void ata_noop_dev_select (struct ata_port *ap, unsigned int device)
702{
703}
704
0baab86b 705
1da177e4
LT
706/**
707 * ata_std_dev_select - Select device 0/1 on ATA bus
708 * @ap: ATA channel to manipulate
709 * @device: ATA device (numbered from zero) to select
710 *
711 * Use the method defined in the ATA specification to
712 * make either device 0, or device 1, active on the
0baab86b
EF
713 * ATA channel. Works with both PIO and MMIO.
714 *
715 * May be used as the dev_select() entry in ata_port_operations.
1da177e4
LT
716 *
717 * LOCKING:
718 * caller.
719 */
720
721void ata_std_dev_select (struct ata_port *ap, unsigned int device)
722{
723 u8 tmp;
724
725 if (device == 0)
726 tmp = ATA_DEVICE_OBS;
727 else
728 tmp = ATA_DEVICE_OBS | ATA_DEV1;
729
730 if (ap->flags & ATA_FLAG_MMIO) {
731 writeb(tmp, (void __iomem *) ap->ioaddr.device_addr);
732 } else {
733 outb(tmp, ap->ioaddr.device_addr);
734 }
735 ata_pause(ap); /* needed; also flushes, for mmio */
736}
737
738/**
739 * ata_dev_select - Select device 0/1 on ATA bus
740 * @ap: ATA channel to manipulate
741 * @device: ATA device (numbered from zero) to select
742 * @wait: non-zero to wait for Status register BSY bit to clear
743 * @can_sleep: non-zero if context allows sleeping
744 *
745 * Use the method defined in the ATA specification to
746 * make either device 0, or device 1, active on the
747 * ATA channel.
748 *
749 * This is a high-level version of ata_std_dev_select(),
750 * which additionally provides the services of inserting
751 * the proper pauses and status polling, where needed.
752 *
753 * LOCKING:
754 * caller.
755 */
756
757void ata_dev_select(struct ata_port *ap, unsigned int device,
758 unsigned int wait, unsigned int can_sleep)
759{
760 VPRINTK("ENTER, ata%u: device %u, wait %u\n",
761 ap->id, device, wait);
762
763 if (wait)
764 ata_wait_idle(ap);
765
766 ap->ops->dev_select(ap, device);
767
768 if (wait) {
769 if (can_sleep && ap->device[device].class == ATA_DEV_ATAPI)
770 msleep(150);
771 ata_wait_idle(ap);
772 }
773}
774
775/**
776 * ata_dump_id - IDENTIFY DEVICE info debugging output
0bd3300a 777 * @id: IDENTIFY DEVICE page to dump
1da177e4 778 *
0bd3300a
TH
779 * Dump selected 16-bit words from the given IDENTIFY DEVICE
780 * page.
1da177e4
LT
781 *
782 * LOCKING:
783 * caller.
784 */
785
0bd3300a 786static inline void ata_dump_id(const u16 *id)
1da177e4
LT
787{
788 DPRINTK("49==0x%04x "
789 "53==0x%04x "
790 "63==0x%04x "
791 "64==0x%04x "
792 "75==0x%04x \n",
0bd3300a
TH
793 id[49],
794 id[53],
795 id[63],
796 id[64],
797 id[75]);
1da177e4
LT
798 DPRINTK("80==0x%04x "
799 "81==0x%04x "
800 "82==0x%04x "
801 "83==0x%04x "
802 "84==0x%04x \n",
0bd3300a
TH
803 id[80],
804 id[81],
805 id[82],
806 id[83],
807 id[84]);
1da177e4
LT
808 DPRINTK("88==0x%04x "
809 "93==0x%04x\n",
0bd3300a
TH
810 id[88],
811 id[93]);
1da177e4
LT
812}
813
cb95d562
TH
814/**
815 * ata_id_xfermask - Compute xfermask from the given IDENTIFY data
816 * @id: IDENTIFY data to compute xfer mask from
11e29e21 817 *
cb95d562
TH
818 * Compute the xfermask for this device. This is not as trivial
819 * as it seems if we must consider early devices correctly.
820 *
821 * FIXME: pre IDE drive timing (do we care ?).
822 *
823 * LOCKING:
824 * None.
825 *
826 * RETURNS:
827 * Computed xfermask
11e29e21 828 */
cb95d562 829static unsigned int ata_id_xfermask(const u16 *id)
11e29e21 830{
cb95d562 831 unsigned int pio_mask, mwdma_mask, udma_mask;
11e29e21 832
ffa29456 833 /* Usual case. Word 53 indicates word 64 is valid */
cb95d562
TH
834 if (id[ATA_ID_FIELD_VALID] & (1 << 1)) {
835 pio_mask = id[ATA_ID_PIO_MODES] & 0x03;
836 pio_mask <<= 3;
837 pio_mask |= 0x7;
838 } else {
839 /* If word 64 isn't valid then Word 51 high byte holds
840 * the PIO timing number for the maximum. Turn it into
841 * a mask.
842 */
843 pio_mask = (2 << (id[ATA_ID_OLD_PIO_MODES] & 0xFF)) - 1 ;
844
845 /* But wait.. there's more. Design your standards by
846 * committee and you too can get a free iordy field to
847 * process. However its the speeds not the modes that
848 * are supported... Note drivers using the timing API
849 * will get this right anyway
850 */
11e29e21
AC
851 }
852
cb95d562 853 mwdma_mask = id[ATA_ID_MWDMA_MODES] & 0x07;
fb21f0d0
TH
854
855 udma_mask = 0;
856 if (id[ATA_ID_FIELD_VALID] & (1 << 2))
857 udma_mask = id[ATA_ID_UDMA_MODES] & 0xff;
11e29e21 858
cb95d562 859 return ata_pack_xfermask(pio_mask, mwdma_mask, udma_mask);
95064379
TH
860}
861
86e45b6b
TH
862/**
863 * ata_port_queue_task - Queue port_task
864 * @ap: The ata_port to queue port_task for
865 *
866 * Schedule @fn(@data) for execution after @delay jiffies using
867 * port_task. There is one port_task per port and it's the
868 * user(low level driver)'s responsibility to make sure that only
869 * one task is active at any given time.
870 *
871 * libata core layer takes care of synchronization between
872 * port_task and EH. ata_port_queue_task() may be ignored for EH
873 * synchronization.
874 *
875 * LOCKING:
876 * Inherited from caller.
877 */
878void ata_port_queue_task(struct ata_port *ap, void (*fn)(void *), void *data,
879 unsigned long delay)
95064379 880{
86e45b6b
TH
881 int rc;
882
2e755f68 883 if (ap->flags & ATA_FLAG_FLUSH_PORT_TASK)
86e45b6b
TH
884 return;
885
886 PREPARE_WORK(&ap->port_task, fn, data);
887
888 if (!delay)
889 rc = queue_work(ata_wq, &ap->port_task);
890 else
891 rc = queue_delayed_work(ata_wq, &ap->port_task, delay);
892
893 /* rc == 0 means that another user is using port task */
894 WARN_ON(rc == 0);
c18d06f8
TH
895}
896
897/**
86e45b6b
TH
898 * ata_port_flush_task - Flush port_task
899 * @ap: The ata_port to flush port_task for
c18d06f8 900 *
86e45b6b
TH
901 * After this function completes, port_task is guranteed not to
902 * be running or scheduled.
c18d06f8
TH
903 *
904 * LOCKING:
905 * Kernel thread context (may sleep)
906 */
86e45b6b 907void ata_port_flush_task(struct ata_port *ap)
c18d06f8 908{
c18d06f8
TH
909 unsigned long flags;
910
911 DPRINTK("ENTER\n");
912
913 spin_lock_irqsave(&ap->host_set->lock, flags);
2e755f68 914 ap->flags |= ATA_FLAG_FLUSH_PORT_TASK;
c18d06f8
TH
915 spin_unlock_irqrestore(&ap->host_set->lock, flags);
916
917 DPRINTK("flush #1\n");
918 flush_workqueue(ata_wq);
919
920 /*
921 * At this point, if a task is running, it's guaranteed to see
922 * the FLUSH flag; thus, it will never queue pio tasks again.
923 * Cancel and flush.
924 */
86e45b6b 925 if (!cancel_delayed_work(&ap->port_task)) {
c18d06f8
TH
926 DPRINTK("flush #2\n");
927 flush_workqueue(ata_wq);
928 }
929
930 spin_lock_irqsave(&ap->host_set->lock, flags);
2e755f68 931 ap->flags &= ~ATA_FLAG_FLUSH_PORT_TASK;
c18d06f8
TH
932 spin_unlock_irqrestore(&ap->host_set->lock, flags);
933
934 DPRINTK("EXIT\n");
95064379
TH
935}
936
77853bf2 937void ata_qc_complete_internal(struct ata_queued_cmd *qc)
64f043d8 938{
77853bf2 939 struct completion *waiting = qc->private_data;
64f043d8 940
77853bf2 941 qc->ap->ops->tf_read(qc->ap, &qc->tf);
a2a7a662 942 complete(waiting);
a2a7a662
TH
943}
944
945/**
946 * ata_exec_internal - execute libata internal command
947 * @ap: Port to which the command is sent
948 * @dev: Device to which the command is sent
949 * @tf: Taskfile registers for the command and the result
950 * @dma_dir: Data tranfer direction of the command
951 * @buf: Data buffer of the command
952 * @buflen: Length of data buffer
953 *
954 * Executes libata internal command with timeout. @tf contains
955 * command on entry and result on return. Timeout and error
956 * conditions are reported via return value. No recovery action
957 * is taken after a command times out. It's caller's duty to
958 * clean up after timeout.
959 *
960 * LOCKING:
961 * None. Should be called with kernel context, might sleep.
962 */
963
964static unsigned
965ata_exec_internal(struct ata_port *ap, struct ata_device *dev,
966 struct ata_taskfile *tf,
967 int dma_dir, void *buf, unsigned int buflen)
968{
969 u8 command = tf->command;
970 struct ata_queued_cmd *qc;
971 DECLARE_COMPLETION(wait);
972 unsigned long flags;
77853bf2 973 unsigned int err_mask;
a2a7a662
TH
974
975 spin_lock_irqsave(&ap->host_set->lock, flags);
976
977 qc = ata_qc_new_init(ap, dev);
978 BUG_ON(qc == NULL);
979
980 qc->tf = *tf;
981 qc->dma_dir = dma_dir;
982 if (dma_dir != DMA_NONE) {
983 ata_sg_init_one(qc, buf, buflen);
984 qc->nsect = buflen / ATA_SECT_SIZE;
985 }
986
77853bf2 987 qc->private_data = &wait;
a2a7a662
TH
988 qc->complete_fn = ata_qc_complete_internal;
989
9a3d9eb0
TH
990 qc->err_mask = ata_qc_issue(qc);
991 if (qc->err_mask)
8e436af9 992 ata_qc_complete(qc);
a2a7a662
TH
993
994 spin_unlock_irqrestore(&ap->host_set->lock, flags);
995
996 if (!wait_for_completion_timeout(&wait, ATA_TMOUT_INTERNAL)) {
41ade50c
AL
997 ata_port_flush_task(ap);
998
a2a7a662
TH
999 spin_lock_irqsave(&ap->host_set->lock, flags);
1000
1001 /* We're racing with irq here. If we lose, the
1002 * following test prevents us from completing the qc
1003 * again. If completion irq occurs after here but
1004 * before the caller cleans up, it will result in a
1005 * spurious interrupt. We can live with that.
1006 */
77853bf2 1007 if (qc->flags & ATA_QCFLAG_ACTIVE) {
11a56d24 1008 qc->err_mask = AC_ERR_TIMEOUT;
a2a7a662
TH
1009 ata_qc_complete(qc);
1010 printk(KERN_WARNING "ata%u: qc timeout (cmd 0x%x)\n",
1011 ap->id, command);
64f043d8
JG
1012 }
1013
a2a7a662 1014 spin_unlock_irqrestore(&ap->host_set->lock, flags);
64f043d8
JG
1015 }
1016
77853bf2
TH
1017 *tf = qc->tf;
1018 err_mask = qc->err_mask;
1019
1020 ata_qc_free(qc);
1021
1f7dd3e9
TH
1022 /* XXX - Some LLDDs (sata_mv) disable port on command failure.
1023 * Until those drivers are fixed, we detect the condition
1024 * here, fail the command with AC_ERR_SYSTEM and reenable the
1025 * port.
1026 *
1027 * Note that this doesn't change any behavior as internal
1028 * command failure results in disabling the device in the
1029 * higher layer for LLDDs without new reset/EH callbacks.
1030 *
1031 * Kill the following code as soon as those drivers are fixed.
1032 */
1033 if (ap->flags & ATA_FLAG_PORT_DISABLED) {
1034 err_mask |= AC_ERR_SYSTEM;
1035 ata_port_probe(ap);
1036 }
1037
77853bf2 1038 return err_mask;
64f043d8
JG
1039}
1040
1bc4ccff
AC
1041/**
1042 * ata_pio_need_iordy - check if iordy needed
1043 * @adev: ATA device
1044 *
1045 * Check if the current speed of the device requires IORDY. Used
1046 * by various controllers for chip configuration.
1047 */
1048
1049unsigned int ata_pio_need_iordy(const struct ata_device *adev)
1050{
1051 int pio;
1052 int speed = adev->pio_mode - XFER_PIO_0;
1053
1054 if (speed < 2)
1055 return 0;
1056 if (speed > 2)
1057 return 1;
2e9edbf8 1058
1bc4ccff
AC
1059 /* If we have no drive specific rule, then PIO 2 is non IORDY */
1060
1061 if (adev->id[ATA_ID_FIELD_VALID] & 2) { /* EIDE */
1062 pio = adev->id[ATA_ID_EIDE_PIO];
1063 /* Is the speed faster than the drive allows non IORDY ? */
1064 if (pio) {
1065 /* This is cycle times not frequency - watch the logic! */
1066 if (pio > 240) /* PIO2 is 240nS per cycle */
1067 return 1;
1068 return 0;
1069 }
1070 }
1071 return 0;
1072}
1073
1da177e4 1074/**
49016aca
TH
1075 * ata_dev_read_id - Read ID data from the specified device
1076 * @ap: port on which target device resides
1077 * @dev: target device
1078 * @p_class: pointer to class of the target device (may be changed)
1079 * @post_reset: is this read ID post-reset?
d9572b1d 1080 * @p_id: read IDENTIFY page (newly allocated)
1da177e4 1081 *
49016aca
TH
1082 * Read ID data from the specified device. ATA_CMD_ID_ATA is
1083 * performed on ATA devices and ATA_CMD_ID_ATAPI on ATAPI
aec5c3c1
TH
1084 * devices. This function also issues ATA_CMD_INIT_DEV_PARAMS
1085 * for pre-ATA4 drives.
1da177e4
LT
1086 *
1087 * LOCKING:
49016aca
TH
1088 * Kernel thread context (may sleep)
1089 *
1090 * RETURNS:
1091 * 0 on success, -errno otherwise.
1da177e4 1092 */
49016aca 1093static int ata_dev_read_id(struct ata_port *ap, struct ata_device *dev,
d9572b1d 1094 unsigned int *p_class, int post_reset, u16 **p_id)
1da177e4 1095{
49016aca 1096 unsigned int class = *p_class;
a0123703 1097 struct ata_taskfile tf;
49016aca 1098 unsigned int err_mask = 0;
d9572b1d 1099 u16 *id;
49016aca
TH
1100 const char *reason;
1101 int rc;
1da177e4 1102
49016aca 1103 DPRINTK("ENTER, host %u, dev %u\n", ap->id, dev->devno);
1da177e4 1104
49016aca 1105 ata_dev_select(ap, dev->devno, 1, 1); /* select device 0/1 */
1da177e4 1106
d9572b1d
TH
1107 id = kmalloc(sizeof(id[0]) * ATA_ID_WORDS, GFP_KERNEL);
1108 if (id == NULL) {
1109 rc = -ENOMEM;
1110 reason = "out of memory";
1111 goto err_out;
1112 }
1113
49016aca
TH
1114 retry:
1115 ata_tf_init(ap, &tf, dev->devno);
a0123703 1116
49016aca
TH
1117 switch (class) {
1118 case ATA_DEV_ATA:
a0123703 1119 tf.command = ATA_CMD_ID_ATA;
49016aca
TH
1120 break;
1121 case ATA_DEV_ATAPI:
a0123703 1122 tf.command = ATA_CMD_ID_ATAPI;
49016aca
TH
1123 break;
1124 default:
1125 rc = -ENODEV;
1126 reason = "unsupported class";
1127 goto err_out;
1da177e4
LT
1128 }
1129
a0123703 1130 tf.protocol = ATA_PROT_PIO;
1da177e4 1131
a0123703 1132 err_mask = ata_exec_internal(ap, dev, &tf, DMA_FROM_DEVICE,
49016aca 1133 id, sizeof(id[0]) * ATA_ID_WORDS);
a0123703 1134 if (err_mask) {
49016aca
TH
1135 rc = -EIO;
1136 reason = "I/O error";
1da177e4
LT
1137 goto err_out;
1138 }
1139
49016aca 1140 swap_buf_le16(id, ATA_ID_WORDS);
1da177e4 1141
49016aca
TH
1142 /* sanity check */
1143 if ((class == ATA_DEV_ATA) != ata_id_is_ata(id)) {
1144 rc = -EINVAL;
1145 reason = "device reports illegal type";
1146 goto err_out;
1147 }
1148
1149 if (post_reset && class == ATA_DEV_ATA) {
1150 /*
1151 * The exact sequence expected by certain pre-ATA4 drives is:
1152 * SRST RESET
1153 * IDENTIFY
1154 * INITIALIZE DEVICE PARAMETERS
1155 * anything else..
1156 * Some drives were very specific about that exact sequence.
1157 */
1158 if (ata_id_major_version(id) < 4 || !ata_id_has_lba(id)) {
1159 err_mask = ata_dev_init_params(ap, dev);
1160 if (err_mask) {
1161 rc = -EIO;
1162 reason = "INIT_DEV_PARAMS failed";
1163 goto err_out;
1164 }
1165
1166 /* current CHS translation info (id[53-58]) might be
1167 * changed. reread the identify device info.
1168 */
1169 post_reset = 0;
1170 goto retry;
1171 }
1172 }
1173
1174 *p_class = class;
d9572b1d 1175 *p_id = id;
49016aca
TH
1176 return 0;
1177
1178 err_out:
1179 printk(KERN_WARNING "ata%u: dev %u failed to IDENTIFY (%s)\n",
1180 ap->id, dev->devno, reason);
d9572b1d 1181 kfree(id);
49016aca
TH
1182 return rc;
1183}
1184
4b2f3ede
TH
1185static inline u8 ata_dev_knobble(const struct ata_port *ap,
1186 struct ata_device *dev)
1187{
1188 return ((ap->cbl == ATA_CBL_SATA) && (!ata_id_is_sata(dev->id)));
1189}
1190
49016aca 1191/**
ffeae418
TH
1192 * ata_dev_configure - Configure the specified ATA/ATAPI device
1193 * @ap: Port on which target device resides
1194 * @dev: Target device to configure
4c2d721a 1195 * @print_info: Enable device info printout
ffeae418
TH
1196 *
1197 * Configure @dev according to @dev->id. Generic and low-level
1198 * driver specific fixups are also applied.
49016aca
TH
1199 *
1200 * LOCKING:
ffeae418
TH
1201 * Kernel thread context (may sleep)
1202 *
1203 * RETURNS:
1204 * 0 on success, -errno otherwise
49016aca 1205 */
4c2d721a
TH
1206static int ata_dev_configure(struct ata_port *ap, struct ata_device *dev,
1207 int print_info)
49016aca 1208{
1148c3a7 1209 const u16 *id = dev->id;
ff8854b2 1210 unsigned int xfer_mask;
49016aca
TH
1211 int i, rc;
1212
1213 if (!ata_dev_present(dev)) {
1214 DPRINTK("ENTER/EXIT (host %u, dev %u) -- nodev\n",
ffeae418
TH
1215 ap->id, dev->devno);
1216 return 0;
49016aca
TH
1217 }
1218
ffeae418 1219 DPRINTK("ENTER, host %u, dev %u\n", ap->id, dev->devno);
49016aca 1220
c39f5ebe
TH
1221 /* print device capabilities */
1222 if (print_info)
1223 printk(KERN_DEBUG "ata%u: dev %u cfg 49:%04x 82:%04x 83:%04x "
1224 "84:%04x 85:%04x 86:%04x 87:%04x 88:%04x\n",
1225 ap->id, dev->devno, id[49], id[82], id[83],
1226 id[84], id[85], id[86], id[87], id[88]);
1227
208a9933
TH
1228 /* initialize to-be-configured parameters */
1229 dev->flags = 0;
1230 dev->max_sectors = 0;
1231 dev->cdb_len = 0;
1232 dev->n_sectors = 0;
1233 dev->cylinders = 0;
1234 dev->heads = 0;
1235 dev->sectors = 0;
1da177e4
LT
1236
1237 /*
1238 * common ATA, ATAPI feature tests
1239 */
1240
ff8854b2 1241 /* find max transfer mode; for printk only */
1148c3a7 1242 xfer_mask = ata_id_xfermask(id);
1da177e4 1243
1148c3a7 1244 ata_dump_id(id);
1da177e4
LT
1245
1246 /* ATA-specific feature tests */
1247 if (dev->class == ATA_DEV_ATA) {
1148c3a7 1248 dev->n_sectors = ata_id_n_sectors(id);
2940740b 1249
1148c3a7 1250 if (ata_id_has_lba(id)) {
4c2d721a 1251 const char *lba_desc;
8bf62ece 1252
4c2d721a
TH
1253 lba_desc = "LBA";
1254 dev->flags |= ATA_DFLAG_LBA;
1148c3a7 1255 if (ata_id_has_lba48(id)) {
8bf62ece 1256 dev->flags |= ATA_DFLAG_LBA48;
4c2d721a
TH
1257 lba_desc = "LBA48";
1258 }
8bf62ece
AL
1259
1260 /* print device info to dmesg */
4c2d721a
TH
1261 if (print_info)
1262 printk(KERN_INFO "ata%u: dev %u ATA-%d, "
1263 "max %s, %Lu sectors: %s\n",
1264 ap->id, dev->devno,
1148c3a7 1265 ata_id_major_version(id),
ff8854b2 1266 ata_mode_string(xfer_mask),
4c2d721a
TH
1267 (unsigned long long)dev->n_sectors,
1268 lba_desc);
ffeae418 1269 } else {
8bf62ece
AL
1270 /* CHS */
1271
1272 /* Default translation */
1148c3a7
TH
1273 dev->cylinders = id[1];
1274 dev->heads = id[3];
1275 dev->sectors = id[6];
8bf62ece 1276
1148c3a7 1277 if (ata_id_current_chs_valid(id)) {
8bf62ece 1278 /* Current CHS translation is valid. */
1148c3a7
TH
1279 dev->cylinders = id[54];
1280 dev->heads = id[55];
1281 dev->sectors = id[56];
8bf62ece
AL
1282 }
1283
1284 /* print device info to dmesg */
4c2d721a
TH
1285 if (print_info)
1286 printk(KERN_INFO "ata%u: dev %u ATA-%d, "
1287 "max %s, %Lu sectors: CHS %u/%u/%u\n",
1288 ap->id, dev->devno,
1148c3a7 1289 ata_id_major_version(id),
ff8854b2 1290 ata_mode_string(xfer_mask),
4c2d721a
TH
1291 (unsigned long long)dev->n_sectors,
1292 dev->cylinders, dev->heads, dev->sectors);
1da177e4
LT
1293 }
1294
07f6f7d0
AL
1295 if (dev->id[59] & 0x100) {
1296 dev->multi_count = dev->id[59] & 0xff;
1297 DPRINTK("ata%u: dev %u multi count %u\n",
999bb6f4 1298 ap->id, dev->devno, dev->multi_count);
07f6f7d0
AL
1299 }
1300
13ee4628 1301 dev->cdb_len = 16;
1da177e4
LT
1302 }
1303
1304 /* ATAPI-specific feature tests */
2c13b7ce 1305 else if (dev->class == ATA_DEV_ATAPI) {
1148c3a7 1306 rc = atapi_cdb_len(id);
1da177e4
LT
1307 if ((rc < 12) || (rc > ATAPI_CDB_LEN)) {
1308 printk(KERN_WARNING "ata%u: unsupported CDB len\n", ap->id);
ffeae418 1309 rc = -EINVAL;
1da177e4
LT
1310 goto err_out_nosup;
1311 }
6e7846e9 1312 dev->cdb_len = (unsigned int) rc;
1da177e4 1313
312f7da2
AL
1314 if (ata_id_cdb_intr(dev->id))
1315 dev->flags |= ATA_DFLAG_CDB_INTR;
1316
1da177e4 1317 /* print device info to dmesg */
4c2d721a
TH
1318 if (print_info)
1319 printk(KERN_INFO "ata%u: dev %u ATAPI, max %s\n",
ff8854b2 1320 ap->id, dev->devno, ata_mode_string(xfer_mask));
1da177e4
LT
1321 }
1322
6e7846e9
TH
1323 ap->host->max_cmd_len = 0;
1324 for (i = 0; i < ATA_MAX_DEVICES; i++)
1325 ap->host->max_cmd_len = max_t(unsigned int,
1326 ap->host->max_cmd_len,
1327 ap->device[i].cdb_len);
1328
6f2f3812 1329 /* limit bridge transfers to udma5, 200 sectors */
4b2f3ede 1330 if (ata_dev_knobble(ap, dev)) {
4c2d721a
TH
1331 if (print_info)
1332 printk(KERN_INFO "ata%u(%u): applying bridge limits\n",
1333 ap->id, dev->devno);
5a529139 1334 dev->udma_mask &= ATA_UDMA5;
4b2f3ede 1335 dev->max_sectors = ATA_MAX_SECTORS;
6f2f3812
BC
1336 }
1337
1338 if (ap->ops->dev_config)
4b2f3ede
TH
1339 ap->ops->dev_config(ap, dev);
1340
1da177e4 1341 DPRINTK("EXIT, drv_stat = 0x%x\n", ata_chk_status(ap));
ffeae418 1342 return 0;
1da177e4
LT
1343
1344err_out_nosup:
1da177e4 1345 DPRINTK("EXIT, err\n");
ffeae418 1346 return rc;
6f2f3812
BC
1347}
1348
1da177e4
LT
1349/**
1350 * ata_bus_probe - Reset and probe ATA bus
1351 * @ap: Bus to probe
1352 *
0cba632b
JG
1353 * Master ATA bus probing function. Initiates a hardware-dependent
1354 * bus reset, then attempts to identify any devices found on
1355 * the bus.
1356 *
1da177e4 1357 * LOCKING:
0cba632b 1358 * PCI/etc. bus probe sem.
1da177e4
LT
1359 *
1360 * RETURNS:
1361 * Zero on success, non-zero on error.
1362 */
1363
1364static int ata_bus_probe(struct ata_port *ap)
1365{
28ca5c57
TH
1366 unsigned int classes[ATA_MAX_DEVICES];
1367 unsigned int i, rc, found = 0;
1da177e4 1368
28ca5c57 1369 ata_port_probe(ap);
c19ba8af 1370
2044470c
TH
1371 /* reset and determine device classes */
1372 for (i = 0; i < ATA_MAX_DEVICES; i++)
1373 classes[i] = ATA_DEV_UNKNOWN;
c19ba8af 1374
2044470c 1375 if (ap->ops->probe_reset) {
c19ba8af 1376 rc = ap->ops->probe_reset(ap, classes);
28ca5c57
TH
1377 if (rc) {
1378 printk("ata%u: reset failed (errno=%d)\n", ap->id, rc);
1379 return rc;
c19ba8af 1380 }
28ca5c57 1381 } else {
c19ba8af
TH
1382 ap->ops->phy_reset(ap);
1383
2044470c
TH
1384 if (!(ap->flags & ATA_FLAG_PORT_DISABLED))
1385 for (i = 0; i < ATA_MAX_DEVICES; i++)
28ca5c57 1386 classes[i] = ap->device[i].class;
2044470c 1387
28ca5c57
TH
1388 ata_port_probe(ap);
1389 }
1da177e4 1390
2044470c
TH
1391 for (i = 0; i < ATA_MAX_DEVICES; i++)
1392 if (classes[i] == ATA_DEV_UNKNOWN)
1393 classes[i] = ATA_DEV_NONE;
1394
28ca5c57 1395 /* read IDENTIFY page and configure devices */
1da177e4 1396 for (i = 0; i < ATA_MAX_DEVICES; i++) {
ffeae418
TH
1397 struct ata_device *dev = &ap->device[i];
1398
28ca5c57
TH
1399 dev->class = classes[i];
1400
ffeae418
TH
1401 if (!ata_dev_present(dev))
1402 continue;
1403
1404 WARN_ON(dev->id != NULL);
1405 if (ata_dev_read_id(ap, dev, &dev->class, 1, &dev->id)) {
1406 dev->class = ATA_DEV_NONE;
1407 continue;
1408 }
1409
4c2d721a 1410 if (ata_dev_configure(ap, dev, 1)) {
fcef978f 1411 ata_dev_disable(ap, dev);
ffeae418 1412 continue;
1da177e4 1413 }
ffeae418 1414
ffeae418 1415 found = 1;
1da177e4
LT
1416 }
1417
28ca5c57 1418 if (!found)
1da177e4
LT
1419 goto err_out_disable;
1420
1421 ata_set_mode(ap);
1422 if (ap->flags & ATA_FLAG_PORT_DISABLED)
1423 goto err_out_disable;
1424
1425 return 0;
1426
1427err_out_disable:
1428 ap->ops->port_disable(ap);
1da177e4
LT
1429 return -1;
1430}
1431
1432/**
0cba632b
JG
1433 * ata_port_probe - Mark port as enabled
1434 * @ap: Port for which we indicate enablement
1da177e4 1435 *
0cba632b
JG
1436 * Modify @ap data structure such that the system
1437 * thinks that the entire port is enabled.
1438 *
1439 * LOCKING: host_set lock, or some other form of
1440 * serialization.
1da177e4
LT
1441 */
1442
1443void ata_port_probe(struct ata_port *ap)
1444{
1445 ap->flags &= ~ATA_FLAG_PORT_DISABLED;
1446}
1447
3be680b7
TH
1448/**
1449 * sata_print_link_status - Print SATA link status
1450 * @ap: SATA port to printk link status about
1451 *
1452 * This function prints link speed and status of a SATA link.
1453 *
1454 * LOCKING:
1455 * None.
1456 */
1457static void sata_print_link_status(struct ata_port *ap)
1458{
1459 u32 sstatus, tmp;
1460 const char *speed;
1461
1462 if (!ap->ops->scr_read)
1463 return;
1464
1465 sstatus = scr_read(ap, SCR_STATUS);
1466
1467 if (sata_dev_present(ap)) {
1468 tmp = (sstatus >> 4) & 0xf;
1469 if (tmp & (1 << 0))
1470 speed = "1.5";
1471 else if (tmp & (1 << 1))
1472 speed = "3.0";
1473 else
1474 speed = "<unknown>";
1475 printk(KERN_INFO "ata%u: SATA link up %s Gbps (SStatus %X)\n",
1476 ap->id, speed, sstatus);
1477 } else {
1478 printk(KERN_INFO "ata%u: SATA link down (SStatus %X)\n",
1479 ap->id, sstatus);
1480 }
1481}
1482
1da177e4 1483/**
780a87f7
JG
1484 * __sata_phy_reset - Wake/reset a low-level SATA PHY
1485 * @ap: SATA port associated with target SATA PHY.
1da177e4 1486 *
780a87f7
JG
1487 * This function issues commands to standard SATA Sxxx
1488 * PHY registers, to wake up the phy (and device), and
1489 * clear any reset condition.
1da177e4
LT
1490 *
1491 * LOCKING:
0cba632b 1492 * PCI/etc. bus probe sem.
1da177e4
LT
1493 *
1494 */
1495void __sata_phy_reset(struct ata_port *ap)
1496{
1497 u32 sstatus;
1498 unsigned long timeout = jiffies + (HZ * 5);
1499
1500 if (ap->flags & ATA_FLAG_SATA_RESET) {
cdcca89e
BR
1501 /* issue phy wake/reset */
1502 scr_write_flush(ap, SCR_CONTROL, 0x301);
62ba2841
TH
1503 /* Couldn't find anything in SATA I/II specs, but
1504 * AHCI-1.1 10.4.2 says at least 1 ms. */
1505 mdelay(1);
1da177e4 1506 }
cdcca89e 1507 scr_write_flush(ap, SCR_CONTROL, 0x300); /* phy wake/clear reset */
1da177e4
LT
1508
1509 /* wait for phy to become ready, if necessary */
1510 do {
1511 msleep(200);
1512 sstatus = scr_read(ap, SCR_STATUS);
1513 if ((sstatus & 0xf) != 1)
1514 break;
1515 } while (time_before(jiffies, timeout));
1516
3be680b7
TH
1517 /* print link status */
1518 sata_print_link_status(ap);
656563e3 1519
3be680b7
TH
1520 /* TODO: phy layer with polling, timeouts, etc. */
1521 if (sata_dev_present(ap))
1da177e4 1522 ata_port_probe(ap);
3be680b7 1523 else
1da177e4 1524 ata_port_disable(ap);
1da177e4
LT
1525
1526 if (ap->flags & ATA_FLAG_PORT_DISABLED)
1527 return;
1528
1529 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
1530 ata_port_disable(ap);
1531 return;
1532 }
1533
1534 ap->cbl = ATA_CBL_SATA;
1535}
1536
1537/**
780a87f7
JG
1538 * sata_phy_reset - Reset SATA bus.
1539 * @ap: SATA port associated with target SATA PHY.
1da177e4 1540 *
780a87f7
JG
1541 * This function resets the SATA bus, and then probes
1542 * the bus for devices.
1da177e4
LT
1543 *
1544 * LOCKING:
0cba632b 1545 * PCI/etc. bus probe sem.
1da177e4
LT
1546 *
1547 */
1548void sata_phy_reset(struct ata_port *ap)
1549{
1550 __sata_phy_reset(ap);
1551 if (ap->flags & ATA_FLAG_PORT_DISABLED)
1552 return;
1553 ata_bus_reset(ap);
1554}
1555
ebdfca6e
AC
1556/**
1557 * ata_dev_pair - return other device on cable
1558 * @ap: port
1559 * @adev: device
1560 *
1561 * Obtain the other device on the same cable, or if none is
1562 * present NULL is returned
1563 */
2e9edbf8 1564
ebdfca6e
AC
1565struct ata_device *ata_dev_pair(struct ata_port *ap, struct ata_device *adev)
1566{
1567 struct ata_device *pair = &ap->device[1 - adev->devno];
1568 if (!ata_dev_present(pair))
1569 return NULL;
1570 return pair;
1571}
1572
1da177e4 1573/**
780a87f7
JG
1574 * ata_port_disable - Disable port.
1575 * @ap: Port to be disabled.
1da177e4 1576 *
780a87f7
JG
1577 * Modify @ap data structure such that the system
1578 * thinks that the entire port is disabled, and should
1579 * never attempt to probe or communicate with devices
1580 * on this port.
1581 *
1582 * LOCKING: host_set lock, or some other form of
1583 * serialization.
1da177e4
LT
1584 */
1585
1586void ata_port_disable(struct ata_port *ap)
1587{
1588 ap->device[0].class = ATA_DEV_NONE;
1589 ap->device[1].class = ATA_DEV_NONE;
1590 ap->flags |= ATA_FLAG_PORT_DISABLED;
1591}
1592
452503f9
AC
1593/*
1594 * This mode timing computation functionality is ported over from
1595 * drivers/ide/ide-timing.h and was originally written by Vojtech Pavlik
1596 */
1597/*
1598 * PIO 0-5, MWDMA 0-2 and UDMA 0-6 timings (in nanoseconds).
1599 * These were taken from ATA/ATAPI-6 standard, rev 0a, except
1600 * for PIO 5, which is a nonstandard extension and UDMA6, which
2e9edbf8 1601 * is currently supported only by Maxtor drives.
452503f9
AC
1602 */
1603
1604static const struct ata_timing ata_timing[] = {
1605
1606 { XFER_UDMA_6, 0, 0, 0, 0, 0, 0, 0, 15 },
1607 { XFER_UDMA_5, 0, 0, 0, 0, 0, 0, 0, 20 },
1608 { XFER_UDMA_4, 0, 0, 0, 0, 0, 0, 0, 30 },
1609 { XFER_UDMA_3, 0, 0, 0, 0, 0, 0, 0, 45 },
1610
1611 { XFER_UDMA_2, 0, 0, 0, 0, 0, 0, 0, 60 },
1612 { XFER_UDMA_1, 0, 0, 0, 0, 0, 0, 0, 80 },
1613 { XFER_UDMA_0, 0, 0, 0, 0, 0, 0, 0, 120 },
1614
1615/* { XFER_UDMA_SLOW, 0, 0, 0, 0, 0, 0, 0, 150 }, */
2e9edbf8 1616
452503f9
AC
1617 { XFER_MW_DMA_2, 25, 0, 0, 0, 70, 25, 120, 0 },
1618 { XFER_MW_DMA_1, 45, 0, 0, 0, 80, 50, 150, 0 },
1619 { XFER_MW_DMA_0, 60, 0, 0, 0, 215, 215, 480, 0 },
2e9edbf8 1620
452503f9
AC
1621 { XFER_SW_DMA_2, 60, 0, 0, 0, 120, 120, 240, 0 },
1622 { XFER_SW_DMA_1, 90, 0, 0, 0, 240, 240, 480, 0 },
1623 { XFER_SW_DMA_0, 120, 0, 0, 0, 480, 480, 960, 0 },
1624
1625/* { XFER_PIO_5, 20, 50, 30, 100, 50, 30, 100, 0 }, */
1626 { XFER_PIO_4, 25, 70, 25, 120, 70, 25, 120, 0 },
1627 { XFER_PIO_3, 30, 80, 70, 180, 80, 70, 180, 0 },
1628
1629 { XFER_PIO_2, 30, 290, 40, 330, 100, 90, 240, 0 },
1630 { XFER_PIO_1, 50, 290, 93, 383, 125, 100, 383, 0 },
1631 { XFER_PIO_0, 70, 290, 240, 600, 165, 150, 600, 0 },
1632
1633/* { XFER_PIO_SLOW, 120, 290, 240, 960, 290, 240, 960, 0 }, */
1634
1635 { 0xFF }
1636};
1637
1638#define ENOUGH(v,unit) (((v)-1)/(unit)+1)
1639#define EZ(v,unit) ((v)?ENOUGH(v,unit):0)
1640
1641static void ata_timing_quantize(const struct ata_timing *t, struct ata_timing *q, int T, int UT)
1642{
1643 q->setup = EZ(t->setup * 1000, T);
1644 q->act8b = EZ(t->act8b * 1000, T);
1645 q->rec8b = EZ(t->rec8b * 1000, T);
1646 q->cyc8b = EZ(t->cyc8b * 1000, T);
1647 q->active = EZ(t->active * 1000, T);
1648 q->recover = EZ(t->recover * 1000, T);
1649 q->cycle = EZ(t->cycle * 1000, T);
1650 q->udma = EZ(t->udma * 1000, UT);
1651}
1652
1653void ata_timing_merge(const struct ata_timing *a, const struct ata_timing *b,
1654 struct ata_timing *m, unsigned int what)
1655{
1656 if (what & ATA_TIMING_SETUP ) m->setup = max(a->setup, b->setup);
1657 if (what & ATA_TIMING_ACT8B ) m->act8b = max(a->act8b, b->act8b);
1658 if (what & ATA_TIMING_REC8B ) m->rec8b = max(a->rec8b, b->rec8b);
1659 if (what & ATA_TIMING_CYC8B ) m->cyc8b = max(a->cyc8b, b->cyc8b);
1660 if (what & ATA_TIMING_ACTIVE ) m->active = max(a->active, b->active);
1661 if (what & ATA_TIMING_RECOVER) m->recover = max(a->recover, b->recover);
1662 if (what & ATA_TIMING_CYCLE ) m->cycle = max(a->cycle, b->cycle);
1663 if (what & ATA_TIMING_UDMA ) m->udma = max(a->udma, b->udma);
1664}
1665
1666static const struct ata_timing* ata_timing_find_mode(unsigned short speed)
1667{
1668 const struct ata_timing *t;
1669
1670 for (t = ata_timing; t->mode != speed; t++)
91190758 1671 if (t->mode == 0xFF)
452503f9 1672 return NULL;
2e9edbf8 1673 return t;
452503f9
AC
1674}
1675
1676int ata_timing_compute(struct ata_device *adev, unsigned short speed,
1677 struct ata_timing *t, int T, int UT)
1678{
1679 const struct ata_timing *s;
1680 struct ata_timing p;
1681
1682 /*
2e9edbf8 1683 * Find the mode.
75b1f2f8 1684 */
452503f9
AC
1685
1686 if (!(s = ata_timing_find_mode(speed)))
1687 return -EINVAL;
1688
75b1f2f8
AL
1689 memcpy(t, s, sizeof(*s));
1690
452503f9
AC
1691 /*
1692 * If the drive is an EIDE drive, it can tell us it needs extended
1693 * PIO/MW_DMA cycle timing.
1694 */
1695
1696 if (adev->id[ATA_ID_FIELD_VALID] & 2) { /* EIDE drive */
1697 memset(&p, 0, sizeof(p));
1698 if(speed >= XFER_PIO_0 && speed <= XFER_SW_DMA_0) {
1699 if (speed <= XFER_PIO_2) p.cycle = p.cyc8b = adev->id[ATA_ID_EIDE_PIO];
1700 else p.cycle = p.cyc8b = adev->id[ATA_ID_EIDE_PIO_IORDY];
1701 } else if(speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2) {
1702 p.cycle = adev->id[ATA_ID_EIDE_DMA_MIN];
1703 }
1704 ata_timing_merge(&p, t, t, ATA_TIMING_CYCLE | ATA_TIMING_CYC8B);
1705 }
1706
1707 /*
1708 * Convert the timing to bus clock counts.
1709 */
1710
75b1f2f8 1711 ata_timing_quantize(t, t, T, UT);
452503f9
AC
1712
1713 /*
c893a3ae
RD
1714 * Even in DMA/UDMA modes we still use PIO access for IDENTIFY,
1715 * S.M.A.R.T * and some other commands. We have to ensure that the
1716 * DMA cycle timing is slower/equal than the fastest PIO timing.
452503f9
AC
1717 */
1718
1719 if (speed > XFER_PIO_4) {
1720 ata_timing_compute(adev, adev->pio_mode, &p, T, UT);
1721 ata_timing_merge(&p, t, t, ATA_TIMING_ALL);
1722 }
1723
1724 /*
c893a3ae 1725 * Lengthen active & recovery time so that cycle time is correct.
452503f9
AC
1726 */
1727
1728 if (t->act8b + t->rec8b < t->cyc8b) {
1729 t->act8b += (t->cyc8b - (t->act8b + t->rec8b)) / 2;
1730 t->rec8b = t->cyc8b - t->act8b;
1731 }
1732
1733 if (t->active + t->recover < t->cycle) {
1734 t->active += (t->cycle - (t->active + t->recover)) / 2;
1735 t->recover = t->cycle - t->active;
1736 }
1737
1738 return 0;
1739}
1740
83206a29 1741static int ata_dev_set_mode(struct ata_port *ap, struct ata_device *dev)
1da177e4 1742{
83206a29
TH
1743 unsigned int err_mask;
1744 int rc;
1da177e4
LT
1745
1746 if (dev->xfer_shift == ATA_SHIFT_PIO)
1747 dev->flags |= ATA_DFLAG_PIO;
1748
83206a29
TH
1749 err_mask = ata_dev_set_xfermode(ap, dev);
1750 if (err_mask) {
1751 printk(KERN_ERR
1752 "ata%u: failed to set xfermode (err_mask=0x%x)\n",
1753 ap->id, err_mask);
1754 return -EIO;
1755 }
1da177e4 1756
83206a29
TH
1757 rc = ata_dev_revalidate(ap, dev, 0);
1758 if (rc) {
1759 printk(KERN_ERR
1760 "ata%u: failed to revalidate after set xfermode\n",
1761 ap->id);
1762 return rc;
48a8a14f 1763 }
1da177e4 1764
23e71c3d
TH
1765 DPRINTK("xfer_shift=%u, xfer_mode=0x%x\n",
1766 dev->xfer_shift, (int)dev->xfer_mode);
1da177e4
LT
1767
1768 printk(KERN_INFO "ata%u: dev %u configured for %s\n",
23e71c3d
TH
1769 ap->id, dev->devno,
1770 ata_mode_string(ata_xfer_mode2mask(dev->xfer_mode)));
83206a29 1771 return 0;
1da177e4
LT
1772}
1773
1774static int ata_host_set_pio(struct ata_port *ap)
1775{
a6d5a51c 1776 int i;
1da177e4
LT
1777
1778 for (i = 0; i < ATA_MAX_DEVICES; i++) {
1779 struct ata_device *dev = &ap->device[i];
a6d5a51c
TH
1780
1781 if (!ata_dev_present(dev))
1782 continue;
1783
1784 if (!dev->pio_mode) {
88f93a31 1785 printk(KERN_WARNING "ata%u: no PIO support for device %d.\n", ap->id, i);
a6d5a51c 1786 return -1;
1da177e4 1787 }
a6d5a51c
TH
1788
1789 dev->xfer_mode = dev->pio_mode;
1790 dev->xfer_shift = ATA_SHIFT_PIO;
1791 if (ap->ops->set_piomode)
1792 ap->ops->set_piomode(ap, dev);
1da177e4
LT
1793 }
1794
1795 return 0;
1796}
1797
a6d5a51c 1798static void ata_host_set_dma(struct ata_port *ap)
1da177e4
LT
1799{
1800 int i;
1801
1802 for (i = 0; i < ATA_MAX_DEVICES; i++) {
1803 struct ata_device *dev = &ap->device[i];
a6d5a51c
TH
1804
1805 if (!ata_dev_present(dev) || !dev->dma_mode)
1806 continue;
1807
1808 dev->xfer_mode = dev->dma_mode;
1809 dev->xfer_shift = ata_xfer_mode2shift(dev->dma_mode);
1810 if (ap->ops->set_dmamode)
1811 ap->ops->set_dmamode(ap, dev);
1da177e4
LT
1812 }
1813}
1814
1815/**
1816 * ata_set_mode - Program timings and issue SET FEATURES - XFER
1817 * @ap: port on which timings will be programmed
1818 *
780a87f7
JG
1819 * Set ATA device disk transfer mode (PIO3, UDMA6, etc.).
1820 *
1da177e4 1821 * LOCKING:
0cba632b 1822 * PCI/etc. bus probe sem.
1da177e4
LT
1823 */
1824static void ata_set_mode(struct ata_port *ap)
1825{
a6d5a51c 1826 int i, rc;
1da177e4 1827
a6d5a51c
TH
1828 /* step 1: calculate xfer_mask */
1829 for (i = 0; i < ATA_MAX_DEVICES; i++) {
1830 struct ata_device *dev = &ap->device[i];
acf356b1 1831 unsigned int pio_mask, dma_mask;
a6d5a51c
TH
1832
1833 if (!ata_dev_present(dev))
1834 continue;
1835
acf356b1 1836 ata_dev_xfermask(ap, dev);
1da177e4 1837
acf356b1 1838 /* TODO: let LLDD filter dev->*_mask here */
1da177e4 1839
acf356b1
TH
1840 pio_mask = ata_pack_xfermask(dev->pio_mask, 0, 0);
1841 dma_mask = ata_pack_xfermask(0, dev->mwdma_mask, dev->udma_mask);
1842 dev->pio_mode = ata_xfer_mask2mode(pio_mask);
1843 dev->dma_mode = ata_xfer_mask2mode(dma_mask);
a6d5a51c
TH
1844 }
1845
1846 /* step 2: always set host PIO timings */
1847 rc = ata_host_set_pio(ap);
1da177e4
LT
1848 if (rc)
1849 goto err_out;
1850
a6d5a51c
TH
1851 /* step 3: set host DMA timings */
1852 ata_host_set_dma(ap);
1da177e4
LT
1853
1854 /* step 4: update devices' xfer mode */
83206a29
TH
1855 for (i = 0; i < ATA_MAX_DEVICES; i++) {
1856 struct ata_device *dev = &ap->device[i];
1da177e4 1857
83206a29
TH
1858 if (!ata_dev_present(dev))
1859 continue;
1860
1861 if (ata_dev_set_mode(ap, dev))
1862 goto err_out;
1863 }
1da177e4
LT
1864
1865 if (ap->ops->post_set_mode)
1866 ap->ops->post_set_mode(ap);
1867
1da177e4
LT
1868 return;
1869
1870err_out:
1871 ata_port_disable(ap);
1872}
1873
1fdffbce
JG
1874/**
1875 * ata_tf_to_host - issue ATA taskfile to host controller
1876 * @ap: port to which command is being issued
1877 * @tf: ATA taskfile register set
1878 *
1879 * Issues ATA taskfile register set to ATA host controller,
1880 * with proper synchronization with interrupt handler and
1881 * other threads.
1882 *
1883 * LOCKING:
1884 * spin_lock_irqsave(host_set lock)
1885 */
1886
1887static inline void ata_tf_to_host(struct ata_port *ap,
1888 const struct ata_taskfile *tf)
1889{
1890 ap->ops->tf_load(ap, tf);
1891 ap->ops->exec_command(ap, tf);
1892}
1893
1da177e4
LT
1894/**
1895 * ata_busy_sleep - sleep until BSY clears, or timeout
1896 * @ap: port containing status register to be polled
1897 * @tmout_pat: impatience timeout
1898 * @tmout: overall timeout
1899 *
780a87f7
JG
1900 * Sleep until ATA Status register bit BSY clears,
1901 * or a timeout occurs.
1902 *
1903 * LOCKING: None.
1da177e4
LT
1904 */
1905
6f8b9958
TH
1906unsigned int ata_busy_sleep (struct ata_port *ap,
1907 unsigned long tmout_pat, unsigned long tmout)
1da177e4
LT
1908{
1909 unsigned long timer_start, timeout;
1910 u8 status;
1911
1912 status = ata_busy_wait(ap, ATA_BUSY, 300);
1913 timer_start = jiffies;
1914 timeout = timer_start + tmout_pat;
1915 while ((status & ATA_BUSY) && (time_before(jiffies, timeout))) {
1916 msleep(50);
1917 status = ata_busy_wait(ap, ATA_BUSY, 3);
1918 }
1919
1920 if (status & ATA_BUSY)
1921 printk(KERN_WARNING "ata%u is slow to respond, "
1922 "please be patient\n", ap->id);
1923
1924 timeout = timer_start + tmout;
1925 while ((status & ATA_BUSY) && (time_before(jiffies, timeout))) {
1926 msleep(50);
1927 status = ata_chk_status(ap);
1928 }
1929
1930 if (status & ATA_BUSY) {
1931 printk(KERN_ERR "ata%u failed to respond (%lu secs)\n",
1932 ap->id, tmout / HZ);
1933 return 1;
1934 }
1935
1936 return 0;
1937}
1938
1939static void ata_bus_post_reset(struct ata_port *ap, unsigned int devmask)
1940{
1941 struct ata_ioports *ioaddr = &ap->ioaddr;
1942 unsigned int dev0 = devmask & (1 << 0);
1943 unsigned int dev1 = devmask & (1 << 1);
1944 unsigned long timeout;
1945
1946 /* if device 0 was found in ata_devchk, wait for its
1947 * BSY bit to clear
1948 */
1949 if (dev0)
1950 ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
1951
1952 /* if device 1 was found in ata_devchk, wait for
1953 * register access, then wait for BSY to clear
1954 */
1955 timeout = jiffies + ATA_TMOUT_BOOT;
1956 while (dev1) {
1957 u8 nsect, lbal;
1958
1959 ap->ops->dev_select(ap, 1);
1960 if (ap->flags & ATA_FLAG_MMIO) {
1961 nsect = readb((void __iomem *) ioaddr->nsect_addr);
1962 lbal = readb((void __iomem *) ioaddr->lbal_addr);
1963 } else {
1964 nsect = inb(ioaddr->nsect_addr);
1965 lbal = inb(ioaddr->lbal_addr);
1966 }
1967 if ((nsect == 1) && (lbal == 1))
1968 break;
1969 if (time_after(jiffies, timeout)) {
1970 dev1 = 0;
1971 break;
1972 }
1973 msleep(50); /* give drive a breather */
1974 }
1975 if (dev1)
1976 ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
1977
1978 /* is all this really necessary? */
1979 ap->ops->dev_select(ap, 0);
1980 if (dev1)
1981 ap->ops->dev_select(ap, 1);
1982 if (dev0)
1983 ap->ops->dev_select(ap, 0);
1984}
1985
1da177e4
LT
1986static unsigned int ata_bus_softreset(struct ata_port *ap,
1987 unsigned int devmask)
1988{
1989 struct ata_ioports *ioaddr = &ap->ioaddr;
1990
1991 DPRINTK("ata%u: bus reset via SRST\n", ap->id);
1992
1993 /* software reset. causes dev0 to be selected */
1994 if (ap->flags & ATA_FLAG_MMIO) {
1995 writeb(ap->ctl, (void __iomem *) ioaddr->ctl_addr);
1996 udelay(20); /* FIXME: flush */
1997 writeb(ap->ctl | ATA_SRST, (void __iomem *) ioaddr->ctl_addr);
1998 udelay(20); /* FIXME: flush */
1999 writeb(ap->ctl, (void __iomem *) ioaddr->ctl_addr);
2000 } else {
2001 outb(ap->ctl, ioaddr->ctl_addr);
2002 udelay(10);
2003 outb(ap->ctl | ATA_SRST, ioaddr->ctl_addr);
2004 udelay(10);
2005 outb(ap->ctl, ioaddr->ctl_addr);
2006 }
2007
2008 /* spec mandates ">= 2ms" before checking status.
2009 * We wait 150ms, because that was the magic delay used for
2010 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
2011 * between when the ATA command register is written, and then
2012 * status is checked. Because waiting for "a while" before
2013 * checking status is fine, post SRST, we perform this magic
2014 * delay here as well.
09c7ad79
AC
2015 *
2016 * Old drivers/ide uses the 2mS rule and then waits for ready
1da177e4
LT
2017 */
2018 msleep(150);
2019
2e9edbf8
JG
2020
2021 /* Before we perform post reset processing we want to see if
09c7ad79
AC
2022 the bus shows 0xFF because the odd clown forgets the D7 pulldown
2023 resistor */
2e9edbf8 2024
09c7ad79
AC
2025 if (ata_check_status(ap) == 0xFF)
2026 return 1; /* Positive is failure for some reason */
2027
1da177e4
LT
2028 ata_bus_post_reset(ap, devmask);
2029
2030 return 0;
2031}
2032
2033/**
2034 * ata_bus_reset - reset host port and associated ATA channel
2035 * @ap: port to reset
2036 *
2037 * This is typically the first time we actually start issuing
2038 * commands to the ATA channel. We wait for BSY to clear, then
2039 * issue EXECUTE DEVICE DIAGNOSTIC command, polling for its
2040 * result. Determine what devices, if any, are on the channel
2041 * by looking at the device 0/1 error register. Look at the signature
2042 * stored in each device's taskfile registers, to determine if
2043 * the device is ATA or ATAPI.
2044 *
2045 * LOCKING:
0cba632b
JG
2046 * PCI/etc. bus probe sem.
2047 * Obtains host_set lock.
1da177e4
LT
2048 *
2049 * SIDE EFFECTS:
2050 * Sets ATA_FLAG_PORT_DISABLED if bus reset fails.
2051 */
2052
2053void ata_bus_reset(struct ata_port *ap)
2054{
2055 struct ata_ioports *ioaddr = &ap->ioaddr;
2056 unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
2057 u8 err;
aec5c3c1 2058 unsigned int dev0, dev1 = 0, devmask = 0;
1da177e4
LT
2059
2060 DPRINTK("ENTER, host %u, port %u\n", ap->id, ap->port_no);
2061
2062 /* determine if device 0/1 are present */
2063 if (ap->flags & ATA_FLAG_SATA_RESET)
2064 dev0 = 1;
2065 else {
2066 dev0 = ata_devchk(ap, 0);
2067 if (slave_possible)
2068 dev1 = ata_devchk(ap, 1);
2069 }
2070
2071 if (dev0)
2072 devmask |= (1 << 0);
2073 if (dev1)
2074 devmask |= (1 << 1);
2075
2076 /* select device 0 again */
2077 ap->ops->dev_select(ap, 0);
2078
2079 /* issue bus reset */
2080 if (ap->flags & ATA_FLAG_SRST)
aec5c3c1
TH
2081 if (ata_bus_softreset(ap, devmask))
2082 goto err_out;
1da177e4
LT
2083
2084 /*
2085 * determine by signature whether we have ATA or ATAPI devices
2086 */
b4dc7623 2087 ap->device[0].class = ata_dev_try_classify(ap, 0, &err);
1da177e4 2088 if ((slave_possible) && (err != 0x81))
b4dc7623 2089 ap->device[1].class = ata_dev_try_classify(ap, 1, &err);
1da177e4
LT
2090
2091 /* re-enable interrupts */
2092 if (ap->ioaddr.ctl_addr) /* FIXME: hack. create a hook instead */
2093 ata_irq_on(ap);
2094
2095 /* is double-select really necessary? */
2096 if (ap->device[1].class != ATA_DEV_NONE)
2097 ap->ops->dev_select(ap, 1);
2098 if (ap->device[0].class != ATA_DEV_NONE)
2099 ap->ops->dev_select(ap, 0);
2100
2101 /* if no devices were detected, disable this port */
2102 if ((ap->device[0].class == ATA_DEV_NONE) &&
2103 (ap->device[1].class == ATA_DEV_NONE))
2104 goto err_out;
2105
2106 if (ap->flags & (ATA_FLAG_SATA_RESET | ATA_FLAG_SRST)) {
2107 /* set up device control for ATA_FLAG_SATA_RESET */
2108 if (ap->flags & ATA_FLAG_MMIO)
2109 writeb(ap->ctl, (void __iomem *) ioaddr->ctl_addr);
2110 else
2111 outb(ap->ctl, ioaddr->ctl_addr);
2112 }
2113
2114 DPRINTK("EXIT\n");
2115 return;
2116
2117err_out:
2118 printk(KERN_ERR "ata%u: disabling port\n", ap->id);
2119 ap->ops->port_disable(ap);
2120
2121 DPRINTK("EXIT\n");
2122}
2123
7a7921e8
TH
2124static int sata_phy_resume(struct ata_port *ap)
2125{
2126 unsigned long timeout = jiffies + (HZ * 5);
2127 u32 sstatus;
2128
2129 scr_write_flush(ap, SCR_CONTROL, 0x300);
2130
2131 /* Wait for phy to become ready, if necessary. */
2132 do {
2133 msleep(200);
2134 sstatus = scr_read(ap, SCR_STATUS);
2135 if ((sstatus & 0xf) != 1)
2136 return 0;
2137 } while (time_before(jiffies, timeout));
2138
2139 return -1;
2140}
2141
8a19ac89
TH
2142/**
2143 * ata_std_probeinit - initialize probing
2144 * @ap: port to be probed
2145 *
2146 * @ap is about to be probed. Initialize it. This function is
2147 * to be used as standard callback for ata_drive_probe_reset().
3a39746a
TH
2148 *
2149 * NOTE!!! Do not use this function as probeinit if a low level
2150 * driver implements only hardreset. Just pass NULL as probeinit
2151 * in that case. Using this function is probably okay but doing
2152 * so makes reset sequence different from the original
2153 * ->phy_reset implementation and Jeff nervous. :-P
8a19ac89
TH
2154 */
2155extern void ata_std_probeinit(struct ata_port *ap)
2156{
3a39746a 2157 if (ap->flags & ATA_FLAG_SATA && ap->ops->scr_read) {
8a19ac89 2158 sata_phy_resume(ap);
3a39746a
TH
2159 if (sata_dev_present(ap))
2160 ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
2161 }
8a19ac89
TH
2162}
2163
c2bd5804
TH
2164/**
2165 * ata_std_softreset - reset host port via ATA SRST
2166 * @ap: port to reset
2167 * @verbose: fail verbosely
2168 * @classes: resulting classes of attached devices
2169 *
2170 * Reset host port using ATA SRST. This function is to be used
2171 * as standard callback for ata_drive_*_reset() functions.
2172 *
2173 * LOCKING:
2174 * Kernel thread context (may sleep)
2175 *
2176 * RETURNS:
2177 * 0 on success, -errno otherwise.
2178 */
2179int ata_std_softreset(struct ata_port *ap, int verbose, unsigned int *classes)
2180{
2181 unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
2182 unsigned int devmask = 0, err_mask;
2183 u8 err;
2184
2185 DPRINTK("ENTER\n");
2186
3a39746a
TH
2187 if (ap->ops->scr_read && !sata_dev_present(ap)) {
2188 classes[0] = ATA_DEV_NONE;
2189 goto out;
2190 }
2191
c2bd5804
TH
2192 /* determine if device 0/1 are present */
2193 if (ata_devchk(ap, 0))
2194 devmask |= (1 << 0);
2195 if (slave_possible && ata_devchk(ap, 1))
2196 devmask |= (1 << 1);
2197
c2bd5804
TH
2198 /* select device 0 again */
2199 ap->ops->dev_select(ap, 0);
2200
2201 /* issue bus reset */
2202 DPRINTK("about to softreset, devmask=%x\n", devmask);
2203 err_mask = ata_bus_softreset(ap, devmask);
2204 if (err_mask) {
2205 if (verbose)
2206 printk(KERN_ERR "ata%u: SRST failed (err_mask=0x%x)\n",
2207 ap->id, err_mask);
2208 else
2209 DPRINTK("EXIT, softreset failed (err_mask=0x%x)\n",
2210 err_mask);
2211 return -EIO;
2212 }
2213
2214 /* determine by signature whether we have ATA or ATAPI devices */
2215 classes[0] = ata_dev_try_classify(ap, 0, &err);
2216 if (slave_possible && err != 0x81)
2217 classes[1] = ata_dev_try_classify(ap, 1, &err);
2218
3a39746a 2219 out:
c2bd5804
TH
2220 DPRINTK("EXIT, classes[0]=%u [1]=%u\n", classes[0], classes[1]);
2221 return 0;
2222}
2223
2224/**
2225 * sata_std_hardreset - reset host port via SATA phy reset
2226 * @ap: port to reset
2227 * @verbose: fail verbosely
2228 * @class: resulting class of attached device
2229 *
2230 * SATA phy-reset host port using DET bits of SControl register.
2231 * This function is to be used as standard callback for
2232 * ata_drive_*_reset().
2233 *
2234 * LOCKING:
2235 * Kernel thread context (may sleep)
2236 *
2237 * RETURNS:
2238 * 0 on success, -errno otherwise.
2239 */
2240int sata_std_hardreset(struct ata_port *ap, int verbose, unsigned int *class)
2241{
c2bd5804
TH
2242 DPRINTK("ENTER\n");
2243
2244 /* Issue phy wake/reset */
2245 scr_write_flush(ap, SCR_CONTROL, 0x301);
2246
2247 /*
2248 * Couldn't find anything in SATA I/II specs, but AHCI-1.1
2249 * 10.4.2 says at least 1 ms.
2250 */
2251 msleep(1);
2252
7a7921e8
TH
2253 /* Bring phy back */
2254 sata_phy_resume(ap);
c2bd5804 2255
c2bd5804
TH
2256 /* TODO: phy layer with polling, timeouts, etc. */
2257 if (!sata_dev_present(ap)) {
2258 *class = ATA_DEV_NONE;
2259 DPRINTK("EXIT, link offline\n");
2260 return 0;
2261 }
2262
2263 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
2264 if (verbose)
2265 printk(KERN_ERR "ata%u: COMRESET failed "
2266 "(device not ready)\n", ap->id);
2267 else
2268 DPRINTK("EXIT, device not ready\n");
2269 return -EIO;
2270 }
2271
3a39746a
TH
2272 ap->ops->dev_select(ap, 0); /* probably unnecessary */
2273
c2bd5804
TH
2274 *class = ata_dev_try_classify(ap, 0, NULL);
2275
2276 DPRINTK("EXIT, class=%u\n", *class);
2277 return 0;
2278}
2279
2280/**
2281 * ata_std_postreset - standard postreset callback
2282 * @ap: the target ata_port
2283 * @classes: classes of attached devices
2284 *
2285 * This function is invoked after a successful reset. Note that
2286 * the device might have been reset more than once using
2287 * different reset methods before postreset is invoked.
c2bd5804
TH
2288 *
2289 * This function is to be used as standard callback for
2290 * ata_drive_*_reset().
2291 *
2292 * LOCKING:
2293 * Kernel thread context (may sleep)
2294 */
2295void ata_std_postreset(struct ata_port *ap, unsigned int *classes)
2296{
2297 DPRINTK("ENTER\n");
2298
56497bd5 2299 /* set cable type if it isn't already set */
c2bd5804
TH
2300 if (ap->cbl == ATA_CBL_NONE && ap->flags & ATA_FLAG_SATA)
2301 ap->cbl = ATA_CBL_SATA;
2302
2303 /* print link status */
2304 if (ap->cbl == ATA_CBL_SATA)
2305 sata_print_link_status(ap);
2306
3a39746a
TH
2307 /* re-enable interrupts */
2308 if (ap->ioaddr.ctl_addr) /* FIXME: hack. create a hook instead */
2309 ata_irq_on(ap);
c2bd5804
TH
2310
2311 /* is double-select really necessary? */
2312 if (classes[0] != ATA_DEV_NONE)
2313 ap->ops->dev_select(ap, 1);
2314 if (classes[1] != ATA_DEV_NONE)
2315 ap->ops->dev_select(ap, 0);
2316
3a39746a
TH
2317 /* bail out if no device is present */
2318 if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
2319 DPRINTK("EXIT, no device\n");
2320 return;
2321 }
2322
2323 /* set up device control */
2324 if (ap->ioaddr.ctl_addr) {
2325 if (ap->flags & ATA_FLAG_MMIO)
2326 writeb(ap->ctl, (void __iomem *) ap->ioaddr.ctl_addr);
2327 else
2328 outb(ap->ctl, ap->ioaddr.ctl_addr);
2329 }
c2bd5804
TH
2330
2331 DPRINTK("EXIT\n");
2332}
2333
2334/**
2335 * ata_std_probe_reset - standard probe reset method
2336 * @ap: prot to perform probe-reset
2337 * @classes: resulting classes of attached devices
2338 *
2339 * The stock off-the-shelf ->probe_reset method.
2340 *
2341 * LOCKING:
2342 * Kernel thread context (may sleep)
2343 *
2344 * RETURNS:
2345 * 0 on success, -errno otherwise.
2346 */
2347int ata_std_probe_reset(struct ata_port *ap, unsigned int *classes)
2348{
2349 ata_reset_fn_t hardreset;
2350
2351 hardreset = NULL;
b911fc3a 2352 if (ap->flags & ATA_FLAG_SATA && ap->ops->scr_read)
c2bd5804
TH
2353 hardreset = sata_std_hardreset;
2354
8a19ac89 2355 return ata_drive_probe_reset(ap, ata_std_probeinit,
7944ea95 2356 ata_std_softreset, hardreset,
c2bd5804
TH
2357 ata_std_postreset, classes);
2358}
2359
a62c0fc5
TH
2360static int do_probe_reset(struct ata_port *ap, ata_reset_fn_t reset,
2361 ata_postreset_fn_t postreset,
2362 unsigned int *classes)
2363{
2364 int i, rc;
2365
2366 for (i = 0; i < ATA_MAX_DEVICES; i++)
2367 classes[i] = ATA_DEV_UNKNOWN;
2368
2369 rc = reset(ap, 0, classes);
2370 if (rc)
2371 return rc;
2372
2373 /* If any class isn't ATA_DEV_UNKNOWN, consider classification
2374 * is complete and convert all ATA_DEV_UNKNOWN to
2375 * ATA_DEV_NONE.
2376 */
2377 for (i = 0; i < ATA_MAX_DEVICES; i++)
2378 if (classes[i] != ATA_DEV_UNKNOWN)
2379 break;
2380
2381 if (i < ATA_MAX_DEVICES)
2382 for (i = 0; i < ATA_MAX_DEVICES; i++)
2383 if (classes[i] == ATA_DEV_UNKNOWN)
2384 classes[i] = ATA_DEV_NONE;
2385
2386 if (postreset)
2387 postreset(ap, classes);
2388
2389 return classes[0] != ATA_DEV_UNKNOWN ? 0 : -ENODEV;
2390}
2391
2392/**
2393 * ata_drive_probe_reset - Perform probe reset with given methods
2394 * @ap: port to reset
7944ea95 2395 * @probeinit: probeinit method (can be NULL)
a62c0fc5
TH
2396 * @softreset: softreset method (can be NULL)
2397 * @hardreset: hardreset method (can be NULL)
2398 * @postreset: postreset method (can be NULL)
2399 * @classes: resulting classes of attached devices
2400 *
2401 * Reset the specified port and classify attached devices using
2402 * given methods. This function prefers softreset but tries all
2403 * possible reset sequences to reset and classify devices. This
2404 * function is intended to be used for constructing ->probe_reset
2405 * callback by low level drivers.
2406 *
2407 * Reset methods should follow the following rules.
2408 *
2409 * - Return 0 on sucess, -errno on failure.
2410 * - If classification is supported, fill classes[] with
2411 * recognized class codes.
2412 * - If classification is not supported, leave classes[] alone.
2413 * - If verbose is non-zero, print error message on failure;
2414 * otherwise, shut up.
2415 *
2416 * LOCKING:
2417 * Kernel thread context (may sleep)
2418 *
2419 * RETURNS:
2420 * 0 on success, -EINVAL if no reset method is avaliable, -ENODEV
2421 * if classification fails, and any error code from reset
2422 * methods.
2423 */
7944ea95 2424int ata_drive_probe_reset(struct ata_port *ap, ata_probeinit_fn_t probeinit,
a62c0fc5
TH
2425 ata_reset_fn_t softreset, ata_reset_fn_t hardreset,
2426 ata_postreset_fn_t postreset, unsigned int *classes)
2427{
2428 int rc = -EINVAL;
2429
7944ea95
TH
2430 if (probeinit)
2431 probeinit(ap);
2432
a62c0fc5
TH
2433 if (softreset) {
2434 rc = do_probe_reset(ap, softreset, postreset, classes);
2435 if (rc == 0)
2436 return 0;
2437 }
2438
2439 if (!hardreset)
2440 return rc;
2441
2442 rc = do_probe_reset(ap, hardreset, postreset, classes);
2443 if (rc == 0 || rc != -ENODEV)
2444 return rc;
2445
2446 if (softreset)
2447 rc = do_probe_reset(ap, softreset, postreset, classes);
2448
2449 return rc;
2450}
2451
623a3128
TH
2452/**
2453 * ata_dev_same_device - Determine whether new ID matches configured device
2454 * @ap: port on which the device to compare against resides
2455 * @dev: device to compare against
2456 * @new_class: class of the new device
2457 * @new_id: IDENTIFY page of the new device
2458 *
2459 * Compare @new_class and @new_id against @dev and determine
2460 * whether @dev is the device indicated by @new_class and
2461 * @new_id.
2462 *
2463 * LOCKING:
2464 * None.
2465 *
2466 * RETURNS:
2467 * 1 if @dev matches @new_class and @new_id, 0 otherwise.
2468 */
2469static int ata_dev_same_device(struct ata_port *ap, struct ata_device *dev,
2470 unsigned int new_class, const u16 *new_id)
2471{
2472 const u16 *old_id = dev->id;
2473 unsigned char model[2][41], serial[2][21];
2474 u64 new_n_sectors;
2475
2476 if (dev->class != new_class) {
2477 printk(KERN_INFO
2478 "ata%u: dev %u class mismatch %d != %d\n",
2479 ap->id, dev->devno, dev->class, new_class);
2480 return 0;
2481 }
2482
2483 ata_id_c_string(old_id, model[0], ATA_ID_PROD_OFS, sizeof(model[0]));
2484 ata_id_c_string(new_id, model[1], ATA_ID_PROD_OFS, sizeof(model[1]));
2485 ata_id_c_string(old_id, serial[0], ATA_ID_SERNO_OFS, sizeof(serial[0]));
2486 ata_id_c_string(new_id, serial[1], ATA_ID_SERNO_OFS, sizeof(serial[1]));
2487 new_n_sectors = ata_id_n_sectors(new_id);
2488
2489 if (strcmp(model[0], model[1])) {
2490 printk(KERN_INFO
2491 "ata%u: dev %u model number mismatch '%s' != '%s'\n",
2492 ap->id, dev->devno, model[0], model[1]);
2493 return 0;
2494 }
2495
2496 if (strcmp(serial[0], serial[1])) {
2497 printk(KERN_INFO
2498 "ata%u: dev %u serial number mismatch '%s' != '%s'\n",
2499 ap->id, dev->devno, serial[0], serial[1]);
2500 return 0;
2501 }
2502
2503 if (dev->class == ATA_DEV_ATA && dev->n_sectors != new_n_sectors) {
2504 printk(KERN_INFO
2505 "ata%u: dev %u n_sectors mismatch %llu != %llu\n",
2506 ap->id, dev->devno, (unsigned long long)dev->n_sectors,
2507 (unsigned long long)new_n_sectors);
2508 return 0;
2509 }
2510
2511 return 1;
2512}
2513
2514/**
2515 * ata_dev_revalidate - Revalidate ATA device
2516 * @ap: port on which the device to revalidate resides
2517 * @dev: device to revalidate
2518 * @post_reset: is this revalidation after reset?
2519 *
2520 * Re-read IDENTIFY page and make sure @dev is still attached to
2521 * the port.
2522 *
2523 * LOCKING:
2524 * Kernel thread context (may sleep)
2525 *
2526 * RETURNS:
2527 * 0 on success, negative errno otherwise
2528 */
2529int ata_dev_revalidate(struct ata_port *ap, struct ata_device *dev,
2530 int post_reset)
1da177e4 2531{
623a3128
TH
2532 unsigned int class;
2533 u16 *id;
2534 int rc;
2535
2536 if (!ata_dev_present(dev))
2537 return -ENODEV;
2538
2539 class = dev->class;
2540 id = NULL;
2541
2542 /* allocate & read ID data */
2543 rc = ata_dev_read_id(ap, dev, &class, post_reset, &id);
2544 if (rc)
2545 goto fail;
2546
2547 /* is the device still there? */
2548 if (!ata_dev_same_device(ap, dev, class, id)) {
2549 rc = -ENODEV;
2550 goto fail;
2551 }
2552
2553 kfree(dev->id);
2554 dev->id = id;
2555
2556 /* configure device according to the new ID */
2557 return ata_dev_configure(ap, dev, 0);
2558
2559 fail:
2560 printk(KERN_ERR "ata%u: dev %u revalidation failed (errno=%d)\n",
2561 ap->id, dev->devno, rc);
2562 kfree(id);
2563 return rc;
1da177e4
LT
2564}
2565
98ac62de 2566static const char * const ata_dma_blacklist [] = {
f4b15fef
AC
2567 "WDC AC11000H", NULL,
2568 "WDC AC22100H", NULL,
2569 "WDC AC32500H", NULL,
2570 "WDC AC33100H", NULL,
2571 "WDC AC31600H", NULL,
2572 "WDC AC32100H", "24.09P07",
2573 "WDC AC23200L", "21.10N21",
2574 "Compaq CRD-8241B", NULL,
2575 "CRD-8400B", NULL,
2576 "CRD-8480B", NULL,
2577 "CRD-8482B", NULL,
2578 "CRD-84", NULL,
2579 "SanDisk SDP3B", NULL,
2580 "SanDisk SDP3B-64", NULL,
2581 "SANYO CD-ROM CRD", NULL,
2582 "HITACHI CDR-8", NULL,
2e9edbf8 2583 "HITACHI CDR-8335", NULL,
f4b15fef 2584 "HITACHI CDR-8435", NULL,
2e9edbf8
JG
2585 "Toshiba CD-ROM XM-6202B", NULL,
2586 "TOSHIBA CD-ROM XM-1702BC", NULL,
2587 "CD-532E-A", NULL,
2588 "E-IDE CD-ROM CR-840", NULL,
2589 "CD-ROM Drive/F5A", NULL,
2590 "WPI CDD-820", NULL,
f4b15fef 2591 "SAMSUNG CD-ROM SC-148C", NULL,
2e9edbf8 2592 "SAMSUNG CD-ROM SC", NULL,
f4b15fef
AC
2593 "SanDisk SDP3B-64", NULL,
2594 "ATAPI CD-ROM DRIVE 40X MAXIMUM",NULL,
2595 "_NEC DV5800A", NULL,
2596 "SAMSUNG CD-ROM SN-124", "N001"
1da177e4 2597};
2e9edbf8 2598
f4b15fef
AC
2599static int ata_strim(char *s, size_t len)
2600{
2601 len = strnlen(s, len);
2602
2603 /* ATAPI specifies that empty space is blank-filled; remove blanks */
2604 while ((len > 0) && (s[len - 1] == ' ')) {
2605 len--;
2606 s[len] = 0;
2607 }
2608 return len;
2609}
1da177e4 2610
057ace5e 2611static int ata_dma_blacklisted(const struct ata_device *dev)
1da177e4 2612{
f4b15fef
AC
2613 unsigned char model_num[40];
2614 unsigned char model_rev[16];
2615 unsigned int nlen, rlen;
1da177e4
LT
2616 int i;
2617
f4b15fef
AC
2618 ata_id_string(dev->id, model_num, ATA_ID_PROD_OFS,
2619 sizeof(model_num));
2620 ata_id_string(dev->id, model_rev, ATA_ID_FW_REV_OFS,
2621 sizeof(model_rev));
2622 nlen = ata_strim(model_num, sizeof(model_num));
2623 rlen = ata_strim(model_rev, sizeof(model_rev));
1da177e4 2624
f4b15fef
AC
2625 for (i = 0; i < ARRAY_SIZE(ata_dma_blacklist); i += 2) {
2626 if (!strncmp(ata_dma_blacklist[i], model_num, nlen)) {
2627 if (ata_dma_blacklist[i+1] == NULL)
2628 return 1;
2629 if (!strncmp(ata_dma_blacklist[i], model_rev, rlen))
2630 return 1;
2631 }
2632 }
1da177e4
LT
2633 return 0;
2634}
2635
1da177e4 2636/**
a6d5a51c
TH
2637 * ata_dev_xfermask - Compute supported xfermask of the given device
2638 * @ap: Port on which the device to compute xfermask for resides
2639 * @dev: Device to compute xfermask for
1da177e4 2640 *
acf356b1
TH
2641 * Compute supported xfermask of @dev and store it in
2642 * dev->*_mask. This function is responsible for applying all
2643 * known limits including host controller limits, device
2644 * blacklist, etc...
0cba632b 2645 *
1da177e4 2646 * LOCKING:
a6d5a51c 2647 * None.
1da177e4 2648 */
acf356b1 2649static void ata_dev_xfermask(struct ata_port *ap, struct ata_device *dev)
1da177e4 2650{
a6d5a51c
TH
2651 unsigned long xfer_mask;
2652 int i;
1da177e4 2653
a6d5a51c
TH
2654 xfer_mask = ata_pack_xfermask(ap->pio_mask, ap->mwdma_mask,
2655 ap->udma_mask);
1da177e4 2656
a6d5a51c
TH
2657 /* use port-wide xfermask for now */
2658 for (i = 0; i < ATA_MAX_DEVICES; i++) {
2659 struct ata_device *d = &ap->device[i];
2660 if (!ata_dev_present(d))
2661 continue;
acf356b1
TH
2662 xfer_mask &= ata_pack_xfermask(d->pio_mask, d->mwdma_mask,
2663 d->udma_mask);
a6d5a51c
TH
2664 xfer_mask &= ata_id_xfermask(d->id);
2665 if (ata_dma_blacklisted(d))
2666 xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
1da177e4
LT
2667 }
2668
a6d5a51c
TH
2669 if (ata_dma_blacklisted(dev))
2670 printk(KERN_WARNING "ata%u: dev %u is on DMA blacklist, "
2671 "disabling DMA\n", ap->id, dev->devno);
2672
acf356b1
TH
2673 ata_unpack_xfermask(xfer_mask, &dev->pio_mask, &dev->mwdma_mask,
2674 &dev->udma_mask);
1da177e4
LT
2675}
2676
2677/**
2678 * ata_dev_set_xfermode - Issue SET FEATURES - XFER MODE command
2679 * @ap: Port associated with device @dev
2680 * @dev: Device to which command will be sent
2681 *
780a87f7
JG
2682 * Issue SET FEATURES - XFER MODE command to device @dev
2683 * on port @ap.
2684 *
1da177e4 2685 * LOCKING:
0cba632b 2686 * PCI/etc. bus probe sem.
83206a29
TH
2687 *
2688 * RETURNS:
2689 * 0 on success, AC_ERR_* mask otherwise.
1da177e4
LT
2690 */
2691
83206a29
TH
2692static unsigned int ata_dev_set_xfermode(struct ata_port *ap,
2693 struct ata_device *dev)
1da177e4 2694{
a0123703 2695 struct ata_taskfile tf;
83206a29 2696 unsigned int err_mask;
1da177e4
LT
2697
2698 /* set up set-features taskfile */
2699 DPRINTK("set features - xfer mode\n");
2700
a0123703
TH
2701 ata_tf_init(ap, &tf, dev->devno);
2702 tf.command = ATA_CMD_SET_FEATURES;
2703 tf.feature = SETFEATURES_XFER;
2704 tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
2705 tf.protocol = ATA_PROT_NODATA;
2706 tf.nsect = dev->xfer_mode;
1da177e4 2707
83206a29 2708 err_mask = ata_exec_internal(ap, dev, &tf, DMA_NONE, NULL, 0);
1da177e4 2709
83206a29
TH
2710 DPRINTK("EXIT, err_mask=%x\n", err_mask);
2711 return err_mask;
1da177e4
LT
2712}
2713
8bf62ece
AL
2714/**
2715 * ata_dev_init_params - Issue INIT DEV PARAMS command
2716 * @ap: Port associated with device @dev
2717 * @dev: Device to which command will be sent
2718 *
2719 * LOCKING:
6aff8f1f
TH
2720 * Kernel thread context (may sleep)
2721 *
2722 * RETURNS:
2723 * 0 on success, AC_ERR_* mask otherwise.
8bf62ece
AL
2724 */
2725
6aff8f1f
TH
2726static unsigned int ata_dev_init_params(struct ata_port *ap,
2727 struct ata_device *dev)
8bf62ece 2728{
a0123703 2729 struct ata_taskfile tf;
6aff8f1f 2730 unsigned int err_mask;
8bf62ece
AL
2731 u16 sectors = dev->id[6];
2732 u16 heads = dev->id[3];
2733
2734 /* Number of sectors per track 1-255. Number of heads 1-16 */
2735 if (sectors < 1 || sectors > 255 || heads < 1 || heads > 16)
6aff8f1f 2736 return 0;
8bf62ece
AL
2737
2738 /* set up init dev params taskfile */
2739 DPRINTK("init dev params \n");
2740
a0123703
TH
2741 ata_tf_init(ap, &tf, dev->devno);
2742 tf.command = ATA_CMD_INIT_DEV_PARAMS;
2743 tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
2744 tf.protocol = ATA_PROT_NODATA;
2745 tf.nsect = sectors;
2746 tf.device |= (heads - 1) & 0x0f; /* max head = num. of heads - 1 */
8bf62ece 2747
6aff8f1f 2748 err_mask = ata_exec_internal(ap, dev, &tf, DMA_NONE, NULL, 0);
8bf62ece 2749
6aff8f1f
TH
2750 DPRINTK("EXIT, err_mask=%x\n", err_mask);
2751 return err_mask;
8bf62ece
AL
2752}
2753
1da177e4 2754/**
0cba632b
JG
2755 * ata_sg_clean - Unmap DMA memory associated with command
2756 * @qc: Command containing DMA memory to be released
2757 *
2758 * Unmap all mapped DMA memory associated with this command.
1da177e4
LT
2759 *
2760 * LOCKING:
0cba632b 2761 * spin_lock_irqsave(host_set lock)
1da177e4
LT
2762 */
2763
2764static void ata_sg_clean(struct ata_queued_cmd *qc)
2765{
2766 struct ata_port *ap = qc->ap;
cedc9a47 2767 struct scatterlist *sg = qc->__sg;
1da177e4 2768 int dir = qc->dma_dir;
cedc9a47 2769 void *pad_buf = NULL;
1da177e4 2770
a4631474
TH
2771 WARN_ON(!(qc->flags & ATA_QCFLAG_DMAMAP));
2772 WARN_ON(sg == NULL);
1da177e4
LT
2773
2774 if (qc->flags & ATA_QCFLAG_SINGLE)
f131883e 2775 WARN_ON(qc->n_elem > 1);
1da177e4 2776
2c13b7ce 2777 VPRINTK("unmapping %u sg elements\n", qc->n_elem);
1da177e4 2778
cedc9a47
JG
2779 /* if we padded the buffer out to 32-bit bound, and data
2780 * xfer direction is from-device, we must copy from the
2781 * pad buffer back into the supplied buffer
2782 */
2783 if (qc->pad_len && !(qc->tf.flags & ATA_TFLAG_WRITE))
2784 pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
2785
2786 if (qc->flags & ATA_QCFLAG_SG) {
e1410f2d 2787 if (qc->n_elem)
2f1f610b 2788 dma_unmap_sg(ap->dev, sg, qc->n_elem, dir);
cedc9a47
JG
2789 /* restore last sg */
2790 sg[qc->orig_n_elem - 1].length += qc->pad_len;
2791 if (pad_buf) {
2792 struct scatterlist *psg = &qc->pad_sgent;
2793 void *addr = kmap_atomic(psg->page, KM_IRQ0);
2794 memcpy(addr + psg->offset, pad_buf, qc->pad_len);
dfa15988 2795 kunmap_atomic(addr, KM_IRQ0);
cedc9a47
JG
2796 }
2797 } else {
2e242fa9 2798 if (qc->n_elem)
2f1f610b 2799 dma_unmap_single(ap->dev,
e1410f2d
JG
2800 sg_dma_address(&sg[0]), sg_dma_len(&sg[0]),
2801 dir);
cedc9a47
JG
2802 /* restore sg */
2803 sg->length += qc->pad_len;
2804 if (pad_buf)
2805 memcpy(qc->buf_virt + sg->length - qc->pad_len,
2806 pad_buf, qc->pad_len);
2807 }
1da177e4
LT
2808
2809 qc->flags &= ~ATA_QCFLAG_DMAMAP;
cedc9a47 2810 qc->__sg = NULL;
1da177e4
LT
2811}
2812
2813/**
2814 * ata_fill_sg - Fill PCI IDE PRD table
2815 * @qc: Metadata associated with taskfile to be transferred
2816 *
780a87f7
JG
2817 * Fill PCI IDE PRD (scatter-gather) table with segments
2818 * associated with the current disk command.
2819 *
1da177e4 2820 * LOCKING:
780a87f7 2821 * spin_lock_irqsave(host_set lock)
1da177e4
LT
2822 *
2823 */
2824static void ata_fill_sg(struct ata_queued_cmd *qc)
2825{
1da177e4 2826 struct ata_port *ap = qc->ap;
cedc9a47
JG
2827 struct scatterlist *sg;
2828 unsigned int idx;
1da177e4 2829
a4631474 2830 WARN_ON(qc->__sg == NULL);
f131883e 2831 WARN_ON(qc->n_elem == 0 && qc->pad_len == 0);
1da177e4
LT
2832
2833 idx = 0;
cedc9a47 2834 ata_for_each_sg(sg, qc) {
1da177e4
LT
2835 u32 addr, offset;
2836 u32 sg_len, len;
2837
2838 /* determine if physical DMA addr spans 64K boundary.
2839 * Note h/w doesn't support 64-bit, so we unconditionally
2840 * truncate dma_addr_t to u32.
2841 */
2842 addr = (u32) sg_dma_address(sg);
2843 sg_len = sg_dma_len(sg);
2844
2845 while (sg_len) {
2846 offset = addr & 0xffff;
2847 len = sg_len;
2848 if ((offset + sg_len) > 0x10000)
2849 len = 0x10000 - offset;
2850
2851 ap->prd[idx].addr = cpu_to_le32(addr);
2852 ap->prd[idx].flags_len = cpu_to_le32(len & 0xffff);
2853 VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
2854
2855 idx++;
2856 sg_len -= len;
2857 addr += len;
2858 }
2859 }
2860
2861 if (idx)
2862 ap->prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
2863}
2864/**
2865 * ata_check_atapi_dma - Check whether ATAPI DMA can be supported
2866 * @qc: Metadata associated with taskfile to check
2867 *
780a87f7
JG
2868 * Allow low-level driver to filter ATA PACKET commands, returning
2869 * a status indicating whether or not it is OK to use DMA for the
2870 * supplied PACKET command.
2871 *
1da177e4 2872 * LOCKING:
0cba632b
JG
2873 * spin_lock_irqsave(host_set lock)
2874 *
1da177e4
LT
2875 * RETURNS: 0 when ATAPI DMA can be used
2876 * nonzero otherwise
2877 */
2878int ata_check_atapi_dma(struct ata_queued_cmd *qc)
2879{
2880 struct ata_port *ap = qc->ap;
2881 int rc = 0; /* Assume ATAPI DMA is OK by default */
2882
2883 if (ap->ops->check_atapi_dma)
2884 rc = ap->ops->check_atapi_dma(qc);
2885
c2bbc551
AL
2886 /* We don't support polling DMA.
2887 * Use PIO if the LLDD handles only interrupts in
2888 * the HSM_ST_LAST state and the ATAPI device
2889 * generates CDB interrupts.
2890 */
2891 if ((ap->flags & ATA_FLAG_PIO_POLLING) &&
2892 (qc->dev->flags & ATA_DFLAG_CDB_INTR))
2893 rc = 1;
2894
1da177e4
LT
2895 return rc;
2896}
2897/**
2898 * ata_qc_prep - Prepare taskfile for submission
2899 * @qc: Metadata associated with taskfile to be prepared
2900 *
780a87f7
JG
2901 * Prepare ATA taskfile for submission.
2902 *
1da177e4
LT
2903 * LOCKING:
2904 * spin_lock_irqsave(host_set lock)
2905 */
2906void ata_qc_prep(struct ata_queued_cmd *qc)
2907{
2908 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
2909 return;
2910
2911 ata_fill_sg(qc);
2912}
2913
e46834cd
BK
2914void ata_noop_qc_prep(struct ata_queued_cmd *qc) { }
2915
0cba632b
JG
2916/**
2917 * ata_sg_init_one - Associate command with memory buffer
2918 * @qc: Command to be associated
2919 * @buf: Memory buffer
2920 * @buflen: Length of memory buffer, in bytes.
2921 *
2922 * Initialize the data-related elements of queued_cmd @qc
2923 * to point to a single memory buffer, @buf of byte length @buflen.
2924 *
2925 * LOCKING:
2926 * spin_lock_irqsave(host_set lock)
2927 */
2928
1da177e4
LT
2929void ata_sg_init_one(struct ata_queued_cmd *qc, void *buf, unsigned int buflen)
2930{
2931 struct scatterlist *sg;
2932
2933 qc->flags |= ATA_QCFLAG_SINGLE;
2934
2935 memset(&qc->sgent, 0, sizeof(qc->sgent));
cedc9a47 2936 qc->__sg = &qc->sgent;
1da177e4 2937 qc->n_elem = 1;
cedc9a47 2938 qc->orig_n_elem = 1;
1da177e4
LT
2939 qc->buf_virt = buf;
2940
cedc9a47 2941 sg = qc->__sg;
f0612bbc 2942 sg_init_one(sg, buf, buflen);
1da177e4
LT
2943}
2944
0cba632b
JG
2945/**
2946 * ata_sg_init - Associate command with scatter-gather table.
2947 * @qc: Command to be associated
2948 * @sg: Scatter-gather table.
2949 * @n_elem: Number of elements in s/g table.
2950 *
2951 * Initialize the data-related elements of queued_cmd @qc
2952 * to point to a scatter-gather table @sg, containing @n_elem
2953 * elements.
2954 *
2955 * LOCKING:
2956 * spin_lock_irqsave(host_set lock)
2957 */
2958
1da177e4
LT
2959void ata_sg_init(struct ata_queued_cmd *qc, struct scatterlist *sg,
2960 unsigned int n_elem)
2961{
2962 qc->flags |= ATA_QCFLAG_SG;
cedc9a47 2963 qc->__sg = sg;
1da177e4 2964 qc->n_elem = n_elem;
cedc9a47 2965 qc->orig_n_elem = n_elem;
1da177e4
LT
2966}
2967
2968/**
0cba632b
JG
2969 * ata_sg_setup_one - DMA-map the memory buffer associated with a command.
2970 * @qc: Command with memory buffer to be mapped.
2971 *
2972 * DMA-map the memory buffer associated with queued_cmd @qc.
1da177e4
LT
2973 *
2974 * LOCKING:
2975 * spin_lock_irqsave(host_set lock)
2976 *
2977 * RETURNS:
0cba632b 2978 * Zero on success, negative on error.
1da177e4
LT
2979 */
2980
2981static int ata_sg_setup_one(struct ata_queued_cmd *qc)
2982{
2983 struct ata_port *ap = qc->ap;
2984 int dir = qc->dma_dir;
cedc9a47 2985 struct scatterlist *sg = qc->__sg;
1da177e4 2986 dma_addr_t dma_address;
2e242fa9 2987 int trim_sg = 0;
1da177e4 2988
cedc9a47
JG
2989 /* we must lengthen transfers to end on a 32-bit boundary */
2990 qc->pad_len = sg->length & 3;
2991 if (qc->pad_len) {
2992 void *pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
2993 struct scatterlist *psg = &qc->pad_sgent;
2994
a4631474 2995 WARN_ON(qc->dev->class != ATA_DEV_ATAPI);
cedc9a47
JG
2996
2997 memset(pad_buf, 0, ATA_DMA_PAD_SZ);
2998
2999 if (qc->tf.flags & ATA_TFLAG_WRITE)
3000 memcpy(pad_buf, qc->buf_virt + sg->length - qc->pad_len,
3001 qc->pad_len);
3002
3003 sg_dma_address(psg) = ap->pad_dma + (qc->tag * ATA_DMA_PAD_SZ);
3004 sg_dma_len(psg) = ATA_DMA_PAD_SZ;
3005 /* trim sg */
3006 sg->length -= qc->pad_len;
2e242fa9
TH
3007 if (sg->length == 0)
3008 trim_sg = 1;
cedc9a47
JG
3009
3010 DPRINTK("padding done, sg->length=%u pad_len=%u\n",
3011 sg->length, qc->pad_len);
3012 }
3013
2e242fa9
TH
3014 if (trim_sg) {
3015 qc->n_elem--;
e1410f2d
JG
3016 goto skip_map;
3017 }
3018
2f1f610b 3019 dma_address = dma_map_single(ap->dev, qc->buf_virt,
32529e01 3020 sg->length, dir);
537a95d9
TH
3021 if (dma_mapping_error(dma_address)) {
3022 /* restore sg */
3023 sg->length += qc->pad_len;
1da177e4 3024 return -1;
537a95d9 3025 }
1da177e4
LT
3026
3027 sg_dma_address(sg) = dma_address;
32529e01 3028 sg_dma_len(sg) = sg->length;
1da177e4 3029
2e242fa9 3030skip_map:
1da177e4
LT
3031 DPRINTK("mapped buffer of %d bytes for %s\n", sg_dma_len(sg),
3032 qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
3033
3034 return 0;
3035}
3036
3037/**
0cba632b
JG
3038 * ata_sg_setup - DMA-map the scatter-gather table associated with a command.
3039 * @qc: Command with scatter-gather table to be mapped.
3040 *
3041 * DMA-map the scatter-gather table associated with queued_cmd @qc.
1da177e4
LT
3042 *
3043 * LOCKING:
3044 * spin_lock_irqsave(host_set lock)
3045 *
3046 * RETURNS:
0cba632b 3047 * Zero on success, negative on error.
1da177e4
LT
3048 *
3049 */
3050
3051static int ata_sg_setup(struct ata_queued_cmd *qc)
3052{
3053 struct ata_port *ap = qc->ap;
cedc9a47
JG
3054 struct scatterlist *sg = qc->__sg;
3055 struct scatterlist *lsg = &sg[qc->n_elem - 1];
e1410f2d 3056 int n_elem, pre_n_elem, dir, trim_sg = 0;
1da177e4
LT
3057
3058 VPRINTK("ENTER, ata%u\n", ap->id);
a4631474 3059 WARN_ON(!(qc->flags & ATA_QCFLAG_SG));
1da177e4 3060
cedc9a47
JG
3061 /* we must lengthen transfers to end on a 32-bit boundary */
3062 qc->pad_len = lsg->length & 3;
3063 if (qc->pad_len) {
3064 void *pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
3065 struct scatterlist *psg = &qc->pad_sgent;
3066 unsigned int offset;
3067
a4631474 3068 WARN_ON(qc->dev->class != ATA_DEV_ATAPI);
cedc9a47
JG
3069
3070 memset(pad_buf, 0, ATA_DMA_PAD_SZ);
3071
3072 /*
3073 * psg->page/offset are used to copy to-be-written
3074 * data in this function or read data in ata_sg_clean.
3075 */
3076 offset = lsg->offset + lsg->length - qc->pad_len;
3077 psg->page = nth_page(lsg->page, offset >> PAGE_SHIFT);
3078 psg->offset = offset_in_page(offset);
3079
3080 if (qc->tf.flags & ATA_TFLAG_WRITE) {
3081 void *addr = kmap_atomic(psg->page, KM_IRQ0);
3082 memcpy(pad_buf, addr + psg->offset, qc->pad_len);
dfa15988 3083 kunmap_atomic(addr, KM_IRQ0);
cedc9a47
JG
3084 }
3085
3086 sg_dma_address(psg) = ap->pad_dma + (qc->tag * ATA_DMA_PAD_SZ);
3087 sg_dma_len(psg) = ATA_DMA_PAD_SZ;
3088 /* trim last sg */
3089 lsg->length -= qc->pad_len;
e1410f2d
JG
3090 if (lsg->length == 0)
3091 trim_sg = 1;
cedc9a47
JG
3092
3093 DPRINTK("padding done, sg[%d].length=%u pad_len=%u\n",
3094 qc->n_elem - 1, lsg->length, qc->pad_len);
3095 }
3096
e1410f2d
JG
3097 pre_n_elem = qc->n_elem;
3098 if (trim_sg && pre_n_elem)
3099 pre_n_elem--;
3100
3101 if (!pre_n_elem) {
3102 n_elem = 0;
3103 goto skip_map;
3104 }
3105
1da177e4 3106 dir = qc->dma_dir;
2f1f610b 3107 n_elem = dma_map_sg(ap->dev, sg, pre_n_elem, dir);
537a95d9
TH
3108 if (n_elem < 1) {
3109 /* restore last sg */
3110 lsg->length += qc->pad_len;
1da177e4 3111 return -1;
537a95d9 3112 }
1da177e4
LT
3113
3114 DPRINTK("%d sg elements mapped\n", n_elem);
3115
e1410f2d 3116skip_map:
1da177e4
LT
3117 qc->n_elem = n_elem;
3118
3119 return 0;
3120}
3121
40e8c82c
TH
3122/**
3123 * ata_poll_qc_complete - turn irq back on and finish qc
3124 * @qc: Command to complete
8e8b77dd 3125 * @err_mask: ATA status register content
40e8c82c
TH
3126 *
3127 * LOCKING:
3128 * None. (grabs host lock)
3129 */
3130
a22e2eb0 3131void ata_poll_qc_complete(struct ata_queued_cmd *qc)
40e8c82c
TH
3132{
3133 struct ata_port *ap = qc->ap;
b8f6153e 3134 unsigned long flags;
40e8c82c 3135
b8f6153e 3136 spin_lock_irqsave(&ap->host_set->lock, flags);
40e8c82c 3137 ata_irq_on(ap);
a22e2eb0 3138 ata_qc_complete(qc);
b8f6153e 3139 spin_unlock_irqrestore(&ap->host_set->lock, flags);
40e8c82c
TH
3140}
3141
0baab86b 3142/**
c893a3ae 3143 * swap_buf_le16 - swap halves of 16-bit words in place
0baab86b
EF
3144 * @buf: Buffer to swap
3145 * @buf_words: Number of 16-bit words in buffer.
3146 *
3147 * Swap halves of 16-bit words if needed to convert from
3148 * little-endian byte order to native cpu byte order, or
3149 * vice-versa.
3150 *
3151 * LOCKING:
6f0ef4fa 3152 * Inherited from caller.
0baab86b 3153 */
1da177e4
LT
3154void swap_buf_le16(u16 *buf, unsigned int buf_words)
3155{
3156#ifdef __BIG_ENDIAN
3157 unsigned int i;
3158
3159 for (i = 0; i < buf_words; i++)
3160 buf[i] = le16_to_cpu(buf[i]);
3161#endif /* __BIG_ENDIAN */
3162}
3163
6ae4cfb5
AL
3164/**
3165 * ata_mmio_data_xfer - Transfer data by MMIO
3166 * @ap: port to read/write
3167 * @buf: data buffer
3168 * @buflen: buffer length
344babaa 3169 * @write_data: read/write
6ae4cfb5
AL
3170 *
3171 * Transfer data from/to the device data register by MMIO.
3172 *
3173 * LOCKING:
3174 * Inherited from caller.
6ae4cfb5
AL
3175 */
3176
1da177e4
LT
3177static void ata_mmio_data_xfer(struct ata_port *ap, unsigned char *buf,
3178 unsigned int buflen, int write_data)
3179{
3180 unsigned int i;
3181 unsigned int words = buflen >> 1;
3182 u16 *buf16 = (u16 *) buf;
3183 void __iomem *mmio = (void __iomem *)ap->ioaddr.data_addr;
3184
6ae4cfb5 3185 /* Transfer multiple of 2 bytes */
1da177e4
LT
3186 if (write_data) {
3187 for (i = 0; i < words; i++)
3188 writew(le16_to_cpu(buf16[i]), mmio);
3189 } else {
3190 for (i = 0; i < words; i++)
3191 buf16[i] = cpu_to_le16(readw(mmio));
3192 }
6ae4cfb5
AL
3193
3194 /* Transfer trailing 1 byte, if any. */
3195 if (unlikely(buflen & 0x01)) {
3196 u16 align_buf[1] = { 0 };
3197 unsigned char *trailing_buf = buf + buflen - 1;
3198
3199 if (write_data) {
3200 memcpy(align_buf, trailing_buf, 1);
3201 writew(le16_to_cpu(align_buf[0]), mmio);
3202 } else {
3203 align_buf[0] = cpu_to_le16(readw(mmio));
3204 memcpy(trailing_buf, align_buf, 1);
3205 }
3206 }
1da177e4
LT
3207}
3208
6ae4cfb5
AL
3209/**
3210 * ata_pio_data_xfer - Transfer data by PIO
3211 * @ap: port to read/write
3212 * @buf: data buffer
3213 * @buflen: buffer length
344babaa 3214 * @write_data: read/write
6ae4cfb5
AL
3215 *
3216 * Transfer data from/to the device data register by PIO.
3217 *
3218 * LOCKING:
3219 * Inherited from caller.
6ae4cfb5
AL
3220 */
3221
1da177e4
LT
3222static void ata_pio_data_xfer(struct ata_port *ap, unsigned char *buf,
3223 unsigned int buflen, int write_data)
3224{
6ae4cfb5 3225 unsigned int words = buflen >> 1;
1da177e4 3226
6ae4cfb5 3227 /* Transfer multiple of 2 bytes */
1da177e4 3228 if (write_data)
6ae4cfb5 3229 outsw(ap->ioaddr.data_addr, buf, words);
1da177e4 3230 else
6ae4cfb5
AL
3231 insw(ap->ioaddr.data_addr, buf, words);
3232
3233 /* Transfer trailing 1 byte, if any. */
3234 if (unlikely(buflen & 0x01)) {
3235 u16 align_buf[1] = { 0 };
3236 unsigned char *trailing_buf = buf + buflen - 1;
3237
3238 if (write_data) {
3239 memcpy(align_buf, trailing_buf, 1);
3240 outw(le16_to_cpu(align_buf[0]), ap->ioaddr.data_addr);
3241 } else {
3242 align_buf[0] = cpu_to_le16(inw(ap->ioaddr.data_addr));
3243 memcpy(trailing_buf, align_buf, 1);
3244 }
3245 }
1da177e4
LT
3246}
3247
6ae4cfb5
AL
3248/**
3249 * ata_data_xfer - Transfer data from/to the data register.
3250 * @ap: port to read/write
3251 * @buf: data buffer
3252 * @buflen: buffer length
3253 * @do_write: read/write
3254 *
3255 * Transfer data from/to the device data register.
3256 *
3257 * LOCKING:
3258 * Inherited from caller.
6ae4cfb5
AL
3259 */
3260
1da177e4
LT
3261static void ata_data_xfer(struct ata_port *ap, unsigned char *buf,
3262 unsigned int buflen, int do_write)
3263{
a1bd9e68
AC
3264 /* Make the crap hardware pay the costs not the good stuff */
3265 if (unlikely(ap->flags & ATA_FLAG_IRQ_MASK)) {
3266 unsigned long flags;
3267 local_irq_save(flags);
3268 if (ap->flags & ATA_FLAG_MMIO)
3269 ata_mmio_data_xfer(ap, buf, buflen, do_write);
3270 else
3271 ata_pio_data_xfer(ap, buf, buflen, do_write);
3272 local_irq_restore(flags);
3273 } else {
3274 if (ap->flags & ATA_FLAG_MMIO)
3275 ata_mmio_data_xfer(ap, buf, buflen, do_write);
3276 else
3277 ata_pio_data_xfer(ap, buf, buflen, do_write);
3278 }
1da177e4
LT
3279}
3280
6ae4cfb5
AL
3281/**
3282 * ata_pio_sector - Transfer ATA_SECT_SIZE (512 bytes) of data.
3283 * @qc: Command on going
3284 *
3285 * Transfer ATA_SECT_SIZE of data from/to the ATA device.
3286 *
3287 * LOCKING:
3288 * Inherited from caller.
3289 */
3290
1da177e4
LT
3291static void ata_pio_sector(struct ata_queued_cmd *qc)
3292{
3293 int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
cedc9a47 3294 struct scatterlist *sg = qc->__sg;
1da177e4
LT
3295 struct ata_port *ap = qc->ap;
3296 struct page *page;
3297 unsigned int offset;
3298 unsigned char *buf;
3299
3300 if (qc->cursect == (qc->nsect - 1))
14be71f4 3301 ap->hsm_task_state = HSM_ST_LAST;
1da177e4
LT
3302
3303 page = sg[qc->cursg].page;
3304 offset = sg[qc->cursg].offset + qc->cursg_ofs * ATA_SECT_SIZE;
3305
3306 /* get the current page and offset */
3307 page = nth_page(page, (offset >> PAGE_SHIFT));
3308 offset %= PAGE_SIZE;
3309
1da177e4
LT
3310 DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
3311
91b8b313
AL
3312 if (PageHighMem(page)) {
3313 unsigned long flags;
3314
3315 local_irq_save(flags);
3316 buf = kmap_atomic(page, KM_IRQ0);
083958d3 3317
91b8b313
AL
3318 /* do the actual data transfer */
3319 ata_data_xfer(ap, buf + offset, ATA_SECT_SIZE, do_write);
1da177e4 3320
91b8b313
AL
3321 kunmap_atomic(buf, KM_IRQ0);
3322 local_irq_restore(flags);
3323 } else {
3324 buf = page_address(page);
3325 ata_data_xfer(ap, buf + offset, ATA_SECT_SIZE, do_write);
3326 }
7282aa4b
AL
3327
3328 qc->cursect++;
3329 qc->cursg_ofs++;
3330
3331 if ((qc->cursg_ofs * ATA_SECT_SIZE) == (&sg[qc->cursg])->length) {
3332 qc->cursg++;
3333 qc->cursg_ofs = 0;
3334 }
1da177e4
LT
3335}
3336
07f6f7d0
AL
3337/**
3338 * ata_pio_sectors - Transfer one or many 512-byte sectors.
3339 * @qc: Command on going
3340 *
3341 * Transfer one or many ATA_SECT_SIZE of data from/to the
3342 * ATA device for the DRQ request.
3343 *
3344 * LOCKING:
3345 * Inherited from caller.
3346 */
3347
3348static void ata_pio_sectors(struct ata_queued_cmd *qc)
3349{
3350 if (is_multi_taskfile(&qc->tf)) {
3351 /* READ/WRITE MULTIPLE */
3352 unsigned int nsect;
3353
587005de 3354 WARN_ON(qc->dev->multi_count == 0);
07f6f7d0
AL
3355
3356 nsect = min(qc->nsect - qc->cursect, qc->dev->multi_count);
3357 while (nsect--)
3358 ata_pio_sector(qc);
3359 } else
3360 ata_pio_sector(qc);
3361}
3362
c71c1857
AL
3363/**
3364 * atapi_send_cdb - Write CDB bytes to hardware
3365 * @ap: Port to which ATAPI device is attached.
3366 * @qc: Taskfile currently active
3367 *
3368 * When device has indicated its readiness to accept
3369 * a CDB, this function is called. Send the CDB.
3370 *
3371 * LOCKING:
3372 * caller.
3373 */
3374
3375static void atapi_send_cdb(struct ata_port *ap, struct ata_queued_cmd *qc)
3376{
3377 /* send SCSI cdb */
3378 DPRINTK("send cdb\n");
db024d53 3379 WARN_ON(qc->dev->cdb_len < 12);
c71c1857 3380
db024d53 3381 ata_data_xfer(ap, qc->cdb, qc->dev->cdb_len, 1);
c71c1857
AL
3382 ata_altstatus(ap); /* flush */
3383
3384 switch (qc->tf.protocol) {
3385 case ATA_PROT_ATAPI:
3386 ap->hsm_task_state = HSM_ST;
3387 break;
3388 case ATA_PROT_ATAPI_NODATA:
3389 ap->hsm_task_state = HSM_ST_LAST;
3390 break;
3391 case ATA_PROT_ATAPI_DMA:
3392 ap->hsm_task_state = HSM_ST_LAST;
3393 /* initiate bmdma */
3394 ap->ops->bmdma_start(qc);
3395 break;
3396 }
3397}
3398
6ae4cfb5
AL
3399/**
3400 * __atapi_pio_bytes - Transfer data from/to the ATAPI device.
3401 * @qc: Command on going
3402 * @bytes: number of bytes
3403 *
3404 * Transfer Transfer data from/to the ATAPI device.
3405 *
3406 * LOCKING:
3407 * Inherited from caller.
3408 *
3409 */
3410
1da177e4
LT
3411static void __atapi_pio_bytes(struct ata_queued_cmd *qc, unsigned int bytes)
3412{
3413 int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
cedc9a47 3414 struct scatterlist *sg = qc->__sg;
1da177e4
LT
3415 struct ata_port *ap = qc->ap;
3416 struct page *page;
3417 unsigned char *buf;
3418 unsigned int offset, count;
3419
563a6e1f 3420 if (qc->curbytes + bytes >= qc->nbytes)
14be71f4 3421 ap->hsm_task_state = HSM_ST_LAST;
1da177e4
LT
3422
3423next_sg:
563a6e1f 3424 if (unlikely(qc->cursg >= qc->n_elem)) {
7fb6ec28 3425 /*
563a6e1f
AL
3426 * The end of qc->sg is reached and the device expects
3427 * more data to transfer. In order not to overrun qc->sg
3428 * and fulfill length specified in the byte count register,
3429 * - for read case, discard trailing data from the device
3430 * - for write case, padding zero data to the device
3431 */
3432 u16 pad_buf[1] = { 0 };
3433 unsigned int words = bytes >> 1;
3434 unsigned int i;
3435
3436 if (words) /* warning if bytes > 1 */
7fb6ec28 3437 printk(KERN_WARNING "ata%u: %u bytes trailing data\n",
563a6e1f
AL
3438 ap->id, bytes);
3439
3440 for (i = 0; i < words; i++)
3441 ata_data_xfer(ap, (unsigned char*)pad_buf, 2, do_write);
3442
14be71f4 3443 ap->hsm_task_state = HSM_ST_LAST;
563a6e1f
AL
3444 return;
3445 }
3446
cedc9a47 3447 sg = &qc->__sg[qc->cursg];
1da177e4 3448
1da177e4
LT
3449 page = sg->page;
3450 offset = sg->offset + qc->cursg_ofs;
3451
3452 /* get the current page and offset */
3453 page = nth_page(page, (offset >> PAGE_SHIFT));
3454 offset %= PAGE_SIZE;
3455
6952df03 3456 /* don't overrun current sg */
32529e01 3457 count = min(sg->length - qc->cursg_ofs, bytes);
1da177e4
LT
3458
3459 /* don't cross page boundaries */
3460 count = min(count, (unsigned int)PAGE_SIZE - offset);
3461
7282aa4b
AL
3462 DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
3463
91b8b313
AL
3464 if (PageHighMem(page)) {
3465 unsigned long flags;
3466
3467 local_irq_save(flags);
3468 buf = kmap_atomic(page, KM_IRQ0);
083958d3 3469
91b8b313
AL
3470 /* do the actual data transfer */
3471 ata_data_xfer(ap, buf + offset, count, do_write);
7282aa4b 3472
91b8b313
AL
3473 kunmap_atomic(buf, KM_IRQ0);
3474 local_irq_restore(flags);
3475 } else {
3476 buf = page_address(page);
3477 ata_data_xfer(ap, buf + offset, count, do_write);
3478 }
7282aa4b 3479
1da177e4
LT
3480 bytes -= count;
3481 qc->curbytes += count;
3482 qc->cursg_ofs += count;
3483
32529e01 3484 if (qc->cursg_ofs == sg->length) {
1da177e4
LT
3485 qc->cursg++;
3486 qc->cursg_ofs = 0;
3487 }
3488
563a6e1f 3489 if (bytes)
1da177e4 3490 goto next_sg;
1da177e4
LT
3491}
3492
6ae4cfb5
AL
3493/**
3494 * atapi_pio_bytes - Transfer data from/to the ATAPI device.
3495 * @qc: Command on going
3496 *
3497 * Transfer Transfer data from/to the ATAPI device.
3498 *
3499 * LOCKING:
3500 * Inherited from caller.
6ae4cfb5
AL
3501 */
3502
1da177e4
LT
3503static void atapi_pio_bytes(struct ata_queued_cmd *qc)
3504{
3505 struct ata_port *ap = qc->ap;
3506 struct ata_device *dev = qc->dev;
3507 unsigned int ireason, bc_lo, bc_hi, bytes;
3508 int i_write, do_write = (qc->tf.flags & ATA_TFLAG_WRITE) ? 1 : 0;
3509
3510 ap->ops->tf_read(ap, &qc->tf);
3511 ireason = qc->tf.nsect;
3512 bc_lo = qc->tf.lbam;
3513 bc_hi = qc->tf.lbah;
3514 bytes = (bc_hi << 8) | bc_lo;
3515
3516 /* shall be cleared to zero, indicating xfer of data */
3517 if (ireason & (1 << 0))
3518 goto err_out;
3519
3520 /* make sure transfer direction matches expected */
3521 i_write = ((ireason & (1 << 1)) == 0) ? 1 : 0;
3522 if (do_write != i_write)
3523 goto err_out;
3524
312f7da2
AL
3525 VPRINTK("ata%u: xfering %d bytes\n", ap->id, bytes);
3526
1da177e4
LT
3527 __atapi_pio_bytes(qc, bytes);
3528
3529 return;
3530
3531err_out:
3532 printk(KERN_INFO "ata%u: dev %u: ATAPI check failed\n",
3533 ap->id, dev->devno);
11a56d24 3534 qc->err_mask |= AC_ERR_HSM;
14be71f4 3535 ap->hsm_task_state = HSM_ST_ERR;
1da177e4
LT
3536}
3537
c234fb00
AL
3538/**
3539 * ata_hsm_ok_in_wq - Check if the qc can be handled in the workqueue.
3540 * @ap: the target ata_port
3541 * @qc: qc on going
3542 *
3543 * RETURNS:
3544 * 1 if ok in workqueue, 0 otherwise.
3545 */
3546
3547static inline int ata_hsm_ok_in_wq(struct ata_port *ap, struct ata_queued_cmd *qc)
3548{
3549 if (qc->tf.flags & ATA_TFLAG_POLLING)
3550 return 1;
3551
3552 if (ap->hsm_task_state == HSM_ST_FIRST) {
3553 if (qc->tf.protocol == ATA_PROT_PIO &&
3554 (qc->tf.flags & ATA_TFLAG_WRITE))
3555 return 1;
3556
3557 if (is_atapi_taskfile(&qc->tf) &&
3558 !(qc->dev->flags & ATA_DFLAG_CDB_INTR))
3559 return 1;
3560 }
3561
3562 return 0;
3563}
3564
bb5cb290
AL
3565/**
3566 * ata_hsm_move - move the HSM to the next state.
3567 * @ap: the target ata_port
3568 * @qc: qc on going
3569 * @status: current device status
3570 * @in_wq: 1 if called from workqueue, 0 otherwise
3571 *
3572 * RETURNS:
3573 * 1 when poll next status needed, 0 otherwise.
3574 */
3575
3576static int ata_hsm_move(struct ata_port *ap, struct ata_queued_cmd *qc,
3577 u8 status, int in_wq)
e2cec771 3578{
bb5cb290
AL
3579 unsigned long flags = 0;
3580 int poll_next;
3581
6912ccd5
AL
3582 WARN_ON((qc->flags & ATA_QCFLAG_ACTIVE) == 0);
3583
bb5cb290
AL
3584 /* Make sure ata_qc_issue_prot() does not throw things
3585 * like DMA polling into the workqueue. Notice that
3586 * in_wq is not equivalent to (qc->tf.flags & ATA_TFLAG_POLLING).
3587 */
c234fb00 3588 WARN_ON(in_wq != ata_hsm_ok_in_wq(ap, qc));
bb5cb290 3589
e2cec771 3590fsm_start:
999bb6f4
AL
3591 DPRINTK("ata%u: protocol %d task_state %d (dev_stat 0x%X)\n",
3592 ap->id, qc->tf.protocol, ap->hsm_task_state, status);
3593
e2cec771
AL
3594 switch (ap->hsm_task_state) {
3595 case HSM_ST_FIRST:
bb5cb290
AL
3596 /* Send first data block or PACKET CDB */
3597
3598 /* If polling, we will stay in the work queue after
3599 * sending the data. Otherwise, interrupt handler
3600 * takes over after sending the data.
3601 */
3602 poll_next = (qc->tf.flags & ATA_TFLAG_POLLING);
3603
e2cec771
AL
3604 /* check device status */
3605 if (unlikely((status & (ATA_BUSY | ATA_DRQ)) != ATA_DRQ)) {
3606 /* Wrong status. Let EH handle this */
3607 qc->err_mask |= AC_ERR_HSM;
3608 ap->hsm_task_state = HSM_ST_ERR;
3609 goto fsm_start;
3610 }
3611
71601958
AL
3612 /* Device should not ask for data transfer (DRQ=1)
3613 * when it finds something wrong.
3614 * Anyway, we respect DRQ here and let HSM go on
3615 * without changing hsm_task_state to HSM_ST_ERR.
3616 */
3617 if (unlikely(status & (ATA_ERR | ATA_DF))) {
3618 printk(KERN_WARNING "ata%d: DRQ=1 with device error, dev_stat 0x%X\n",
3619 ap->id, status);
3620 qc->err_mask |= AC_ERR_DEV;
3621 }
3622
bb5cb290
AL
3623 /* Send the CDB (atapi) or the first data block (ata pio out).
3624 * During the state transition, interrupt handler shouldn't
3625 * be invoked before the data transfer is complete and
3626 * hsm_task_state is changed. Hence, the following locking.
3627 */
3628 if (in_wq)
3629 spin_lock_irqsave(&ap->host_set->lock, flags);
3630
3631 if (qc->tf.protocol == ATA_PROT_PIO) {
3632 /* PIO data out protocol.
3633 * send first data block.
3634 */
e2cec771 3635
bb5cb290
AL
3636 /* ata_pio_sectors() might change the state
3637 * to HSM_ST_LAST. so, the state is changed here
3638 * before ata_pio_sectors().
3639 */
3640 ap->hsm_task_state = HSM_ST;
3641 ata_pio_sectors(qc);
3642 ata_altstatus(ap); /* flush */
3643 } else
3644 /* send CDB */
3645 atapi_send_cdb(ap, qc);
3646
3647 if (in_wq)
3648 spin_unlock_irqrestore(&ap->host_set->lock, flags);
3649
3650 /* if polling, ata_pio_task() handles the rest.
3651 * otherwise, interrupt handler takes over from here.
3652 */
e2cec771
AL
3653 break;
3654
3655 case HSM_ST:
3656 /* complete command or read/write the data register */
3657 if (qc->tf.protocol == ATA_PROT_ATAPI) {
3658 /* ATAPI PIO protocol */
3659 if ((status & ATA_DRQ) == 0) {
3660 /* no more data to transfer */
3661 ap->hsm_task_state = HSM_ST_LAST;
3662 goto fsm_start;
3663 }
3664
71601958
AL
3665 /* Device should not ask for data transfer (DRQ=1)
3666 * when it finds something wrong.
3667 * Anyway, we respect DRQ here and let HSM go on
3668 * without changing hsm_task_state to HSM_ST_ERR.
3669 */
3670 if (unlikely(status & (ATA_ERR | ATA_DF))) {
3671 printk(KERN_WARNING "ata%d: DRQ=1 with device error, dev_stat 0x%X\n",
3672 ap->id, status);
3673 qc->err_mask |= AC_ERR_DEV;
3674 }
3675
e2cec771
AL
3676 atapi_pio_bytes(qc);
3677
3678 if (unlikely(ap->hsm_task_state == HSM_ST_ERR))
3679 /* bad ireason reported by device */
3680 goto fsm_start;
3681
3682 } else {
3683 /* ATA PIO protocol */
3684 if (unlikely((status & ATA_DRQ) == 0)) {
3685 /* handle BSY=0, DRQ=0 as error */
3686 qc->err_mask |= AC_ERR_HSM;
3687 ap->hsm_task_state = HSM_ST_ERR;
3688 goto fsm_start;
3689 }
3690
71601958
AL
3691 /* Some devices may ask for data transfer (DRQ=1)
3692 * alone with ERR=1 for PIO reads.
3693 * We respect DRQ here and let HSM go on without
3694 * changing hsm_task_state to HSM_ST_ERR.
3695 */
3696 if (unlikely(status & (ATA_ERR | ATA_DF))) {
3697 /* For writes, ERR=1 DRQ=1 doesn't make
3698 * sense since the data block has been
3699 * transferred to the device.
3700 */
3701 WARN_ON(qc->tf.flags & ATA_TFLAG_WRITE);
3702
3703 /* data might be corrputed */
3704 qc->err_mask |= AC_ERR_DEV;
3705 }
3706
e2cec771
AL
3707 ata_pio_sectors(qc);
3708
3709 if (ap->hsm_task_state == HSM_ST_LAST &&
3710 (!(qc->tf.flags & ATA_TFLAG_WRITE))) {
3711 /* all data read */
3712 ata_altstatus(ap);
52a32205 3713 status = ata_wait_idle(ap);
e2cec771
AL
3714 goto fsm_start;
3715 }
3716 }
3717
3718 ata_altstatus(ap); /* flush */
bb5cb290 3719 poll_next = 1;
e2cec771
AL
3720 break;
3721
3722 case HSM_ST_LAST:
6912ccd5
AL
3723 if (unlikely(!ata_ok(status))) {
3724 qc->err_mask |= __ac_err_mask(status);
e2cec771
AL
3725 ap->hsm_task_state = HSM_ST_ERR;
3726 goto fsm_start;
3727 }
3728
3729 /* no more data to transfer */
3730 DPRINTK("ata%u: command complete, drv_stat 0x%x\n",
3731 ap->id, status);
3732
6912ccd5
AL
3733 WARN_ON(qc->err_mask);
3734
e2cec771
AL
3735 ap->hsm_task_state = HSM_ST_IDLE;
3736
3737 /* complete taskfile transaction */
bb5cb290
AL
3738 if (in_wq)
3739 ata_poll_qc_complete(qc);
3740 else
3741 ata_qc_complete(qc);
3742
3743 poll_next = 0;
e2cec771
AL
3744 break;
3745
3746 case HSM_ST_ERR:
3747 if (qc->tf.command != ATA_CMD_PACKET)
6912ccd5
AL
3748 printk(KERN_ERR "ata%u: command error, drv_stat 0x%x\n",
3749 ap->id, status);
e2cec771
AL
3750
3751 /* make sure qc->err_mask is available to
3752 * know what's wrong and recover
3753 */
3754 WARN_ON(qc->err_mask == 0);
3755
3756 ap->hsm_task_state = HSM_ST_IDLE;
bb5cb290 3757
999bb6f4 3758 /* complete taskfile transaction */
bb5cb290
AL
3759 if (in_wq)
3760 ata_poll_qc_complete(qc);
3761 else
3762 ata_qc_complete(qc);
3763
3764 poll_next = 0;
e2cec771
AL
3765 break;
3766 default:
bb5cb290 3767 poll_next = 0;
6912ccd5 3768 BUG();
e2cec771
AL
3769 }
3770
bb5cb290 3771 return poll_next;
e2cec771
AL
3772}
3773
1da177e4
LT
3774static void ata_pio_task(void *_data)
3775{
3776 struct ata_port *ap = _data;
a1af3734
AL
3777 struct ata_queued_cmd *qc;
3778 u8 status;
3779 int poll_next;
7fb6ec28
JG
3780
3781fsm_start:
a1af3734 3782 WARN_ON(ap->hsm_task_state == HSM_ST_IDLE);
1da177e4 3783
a1af3734
AL
3784 qc = ata_qc_from_tag(ap, ap->active_tag);
3785 WARN_ON(qc == NULL);
467b16d4 3786
a1af3734
AL
3787 /*
3788 * This is purely heuristic. This is a fast path.
3789 * Sometimes when we enter, BSY will be cleared in
3790 * a chk-status or two. If not, the drive is probably seeking
3791 * or something. Snooze for a couple msecs, then
3792 * chk-status again. If still busy, queue delayed work.
3793 */
3794 status = ata_busy_wait(ap, ATA_BUSY, 5);
3795 if (status & ATA_BUSY) {
3796 msleep(2);
3797 status = ata_busy_wait(ap, ATA_BUSY, 10);
3798 if (status & ATA_BUSY) {
3799 ata_port_queue_task(ap, ata_pio_task, ap, ATA_SHORT_PAUSE);
3800 return;
3801 }
1da177e4
LT
3802 }
3803
a1af3734
AL
3804 /* move the HSM */
3805 poll_next = ata_hsm_move(ap, qc, status, 1);
3806
3807 /* another command or interrupt handler
3808 * may be running at this point.
3809 */
3810 if (poll_next)
7fb6ec28 3811 goto fsm_start;
1da177e4
LT
3812}
3813
1da177e4
LT
3814/**
3815 * ata_qc_timeout - Handle timeout of queued command
3816 * @qc: Command that timed out
3817 *
3818 * Some part of the kernel (currently, only the SCSI layer)
3819 * has noticed that the active command on port @ap has not
3820 * completed after a specified length of time. Handle this
3821 * condition by disabling DMA (if necessary) and completing
3822 * transactions, with error if necessary.
3823 *
3824 * This also handles the case of the "lost interrupt", where
3825 * for some reason (possibly hardware bug, possibly driver bug)
3826 * an interrupt was not delivered to the driver, even though the
3827 * transaction completed successfully.
3828 *
3829 * LOCKING:
0cba632b 3830 * Inherited from SCSI layer (none, can sleep)
1da177e4
LT
3831 */
3832
3833static void ata_qc_timeout(struct ata_queued_cmd *qc)
3834{
3835 struct ata_port *ap = qc->ap;
b8f6153e 3836 struct ata_host_set *host_set = ap->host_set;
1da177e4 3837 u8 host_stat = 0, drv_stat;
b8f6153e 3838 unsigned long flags;
1da177e4
LT
3839
3840 DPRINTK("ENTER\n");
3841
c18d06f8
TH
3842 ap->hsm_task_state = HSM_ST_IDLE;
3843
b8f6153e
JG
3844 spin_lock_irqsave(&host_set->lock, flags);
3845
1da177e4
LT
3846 switch (qc->tf.protocol) {
3847
3848 case ATA_PROT_DMA:
3849 case ATA_PROT_ATAPI_DMA:
3850 host_stat = ap->ops->bmdma_status(ap);
3851
3852 /* before we do anything else, clear DMA-Start bit */
b73fc89f 3853 ap->ops->bmdma_stop(qc);
1da177e4
LT
3854
3855 /* fall through */
3856
3857 default:
3858 ata_altstatus(ap);
3859 drv_stat = ata_chk_status(ap);
3860
3861 /* ack bmdma irq events */
3862 ap->ops->irq_clear(ap);
3863
3864 printk(KERN_ERR "ata%u: command 0x%x timeout, stat 0x%x host_stat 0x%x\n",
3865 ap->id, qc->tf.command, drv_stat, host_stat);
3866
312f7da2
AL
3867 ap->hsm_task_state = HSM_ST_IDLE;
3868
1da177e4 3869 /* complete taskfile transaction */
555a8965 3870 qc->err_mask |= AC_ERR_TIMEOUT;
1da177e4
LT
3871 break;
3872 }
b8f6153e
JG
3873
3874 spin_unlock_irqrestore(&host_set->lock, flags);
3875
a72ec4ce
TH
3876 ata_eh_qc_complete(qc);
3877
1da177e4
LT
3878 DPRINTK("EXIT\n");
3879}
3880
3881/**
3882 * ata_eng_timeout - Handle timeout of queued command
3883 * @ap: Port on which timed-out command is active
3884 *
3885 * Some part of the kernel (currently, only the SCSI layer)
3886 * has noticed that the active command on port @ap has not
3887 * completed after a specified length of time. Handle this
3888 * condition by disabling DMA (if necessary) and completing
3889 * transactions, with error if necessary.
3890 *
3891 * This also handles the case of the "lost interrupt", where
3892 * for some reason (possibly hardware bug, possibly driver bug)
3893 * an interrupt was not delivered to the driver, even though the
3894 * transaction completed successfully.
3895 *
3896 * LOCKING:
3897 * Inherited from SCSI layer (none, can sleep)
3898 */
3899
3900void ata_eng_timeout(struct ata_port *ap)
3901{
1da177e4
LT
3902 DPRINTK("ENTER\n");
3903
f6379020 3904 ata_qc_timeout(ata_qc_from_tag(ap, ap->active_tag));
1da177e4 3905
1da177e4
LT
3906 DPRINTK("EXIT\n");
3907}
3908
3909/**
3910 * ata_qc_new - Request an available ATA command, for queueing
3911 * @ap: Port associated with device @dev
3912 * @dev: Device from whom we request an available command structure
3913 *
3914 * LOCKING:
0cba632b 3915 * None.
1da177e4
LT
3916 */
3917
3918static struct ata_queued_cmd *ata_qc_new(struct ata_port *ap)
3919{
3920 struct ata_queued_cmd *qc = NULL;
3921 unsigned int i;
3922
3923 for (i = 0; i < ATA_MAX_QUEUE; i++)
3924 if (!test_and_set_bit(i, &ap->qactive)) {
3925 qc = ata_qc_from_tag(ap, i);
3926 break;
3927 }
3928
3929 if (qc)
3930 qc->tag = i;
3931
3932 return qc;
3933}
3934
3935/**
3936 * ata_qc_new_init - Request an available ATA command, and initialize it
3937 * @ap: Port associated with device @dev
3938 * @dev: Device from whom we request an available command structure
3939 *
3940 * LOCKING:
0cba632b 3941 * None.
1da177e4
LT
3942 */
3943
3944struct ata_queued_cmd *ata_qc_new_init(struct ata_port *ap,
3945 struct ata_device *dev)
3946{
3947 struct ata_queued_cmd *qc;
3948
3949 qc = ata_qc_new(ap);
3950 if (qc) {
1da177e4
LT
3951 qc->scsicmd = NULL;
3952 qc->ap = ap;
3953 qc->dev = dev;
1da177e4 3954
2c13b7ce 3955 ata_qc_reinit(qc);
1da177e4
LT
3956 }
3957
3958 return qc;
3959}
3960
1da177e4
LT
3961/**
3962 * ata_qc_free - free unused ata_queued_cmd
3963 * @qc: Command to complete
3964 *
3965 * Designed to free unused ata_queued_cmd object
3966 * in case something prevents using it.
3967 *
3968 * LOCKING:
0cba632b 3969 * spin_lock_irqsave(host_set lock)
1da177e4
LT
3970 */
3971void ata_qc_free(struct ata_queued_cmd *qc)
3972{
4ba946e9
TH
3973 struct ata_port *ap = qc->ap;
3974 unsigned int tag;
3975
a4631474 3976 WARN_ON(qc == NULL); /* ata_qc_from_tag _might_ return NULL */
1da177e4 3977
4ba946e9
TH
3978 qc->flags = 0;
3979 tag = qc->tag;
3980 if (likely(ata_tag_valid(tag))) {
3981 if (tag == ap->active_tag)
3982 ap->active_tag = ATA_TAG_POISON;
3983 qc->tag = ATA_TAG_POISON;
3984 clear_bit(tag, &ap->qactive);
3985 }
1da177e4
LT
3986}
3987
76014427 3988void __ata_qc_complete(struct ata_queued_cmd *qc)
1da177e4 3989{
a4631474
TH
3990 WARN_ON(qc == NULL); /* ata_qc_from_tag _might_ return NULL */
3991 WARN_ON(!(qc->flags & ATA_QCFLAG_ACTIVE));
1da177e4
LT
3992
3993 if (likely(qc->flags & ATA_QCFLAG_DMAMAP))
3994 ata_sg_clean(qc);
3995
3f3791d3
AL
3996 /* atapi: mark qc as inactive to prevent the interrupt handler
3997 * from completing the command twice later, before the error handler
3998 * is called. (when rc != 0 and atapi request sense is needed)
3999 */
4000 qc->flags &= ~ATA_QCFLAG_ACTIVE;
4001
1da177e4 4002 /* call completion callback */
77853bf2 4003 qc->complete_fn(qc);
1da177e4
LT
4004}
4005
4006static inline int ata_should_dma_map(struct ata_queued_cmd *qc)
4007{
4008 struct ata_port *ap = qc->ap;
4009
4010 switch (qc->tf.protocol) {
4011 case ATA_PROT_DMA:
4012 case ATA_PROT_ATAPI_DMA:
4013 return 1;
4014
4015 case ATA_PROT_ATAPI:
4016 case ATA_PROT_PIO:
1da177e4
LT
4017 if (ap->flags & ATA_FLAG_PIO_DMA)
4018 return 1;
4019
4020 /* fall through */
4021
4022 default:
4023 return 0;
4024 }
4025
4026 /* never reached */
4027}
4028
4029/**
4030 * ata_qc_issue - issue taskfile to device
4031 * @qc: command to issue to device
4032 *
4033 * Prepare an ATA command to submission to device.
4034 * This includes mapping the data into a DMA-able
4035 * area, filling in the S/G table, and finally
4036 * writing the taskfile to hardware, starting the command.
4037 *
4038 * LOCKING:
4039 * spin_lock_irqsave(host_set lock)
4040 *
4041 * RETURNS:
9a3d9eb0 4042 * Zero on success, AC_ERR_* mask on failure
1da177e4
LT
4043 */
4044
9a3d9eb0 4045unsigned int ata_qc_issue(struct ata_queued_cmd *qc)
1da177e4
LT
4046{
4047 struct ata_port *ap = qc->ap;
4048
4049 if (ata_should_dma_map(qc)) {
4050 if (qc->flags & ATA_QCFLAG_SG) {
4051 if (ata_sg_setup(qc))
8e436af9 4052 goto sg_err;
1da177e4
LT
4053 } else if (qc->flags & ATA_QCFLAG_SINGLE) {
4054 if (ata_sg_setup_one(qc))
8e436af9 4055 goto sg_err;
1da177e4
LT
4056 }
4057 } else {
4058 qc->flags &= ~ATA_QCFLAG_DMAMAP;
4059 }
4060
4061 ap->ops->qc_prep(qc);
4062
4063 qc->ap->active_tag = qc->tag;
4064 qc->flags |= ATA_QCFLAG_ACTIVE;
4065
4066 return ap->ops->qc_issue(qc);
4067
8e436af9
TH
4068sg_err:
4069 qc->flags &= ~ATA_QCFLAG_DMAMAP;
9a3d9eb0 4070 return AC_ERR_SYSTEM;
1da177e4
LT
4071}
4072
0baab86b 4073
1da177e4
LT
4074/**
4075 * ata_qc_issue_prot - issue taskfile to device in proto-dependent manner
4076 * @qc: command to issue to device
4077 *
4078 * Using various libata functions and hooks, this function
4079 * starts an ATA command. ATA commands are grouped into
4080 * classes called "protocols", and issuing each type of protocol
4081 * is slightly different.
4082 *
0baab86b
EF
4083 * May be used as the qc_issue() entry in ata_port_operations.
4084 *
1da177e4
LT
4085 * LOCKING:
4086 * spin_lock_irqsave(host_set lock)
4087 *
4088 * RETURNS:
9a3d9eb0 4089 * Zero on success, AC_ERR_* mask on failure
1da177e4
LT
4090 */
4091
9a3d9eb0 4092unsigned int ata_qc_issue_prot(struct ata_queued_cmd *qc)
1da177e4
LT
4093{
4094 struct ata_port *ap = qc->ap;
4095
e50362ec
AL
4096 /* Use polling pio if the LLD doesn't handle
4097 * interrupt driven pio and atapi CDB interrupt.
4098 */
4099 if (ap->flags & ATA_FLAG_PIO_POLLING) {
4100 switch (qc->tf.protocol) {
4101 case ATA_PROT_PIO:
4102 case ATA_PROT_ATAPI:
4103 case ATA_PROT_ATAPI_NODATA:
4104 qc->tf.flags |= ATA_TFLAG_POLLING;
4105 break;
4106 case ATA_PROT_ATAPI_DMA:
4107 if (qc->dev->flags & ATA_DFLAG_CDB_INTR)
c2bbc551 4108 /* see ata_check_atapi_dma() */
e50362ec
AL
4109 BUG();
4110 break;
4111 default:
4112 break;
4113 }
4114 }
4115
312f7da2 4116 /* select the device */
1da177e4
LT
4117 ata_dev_select(ap, qc->dev->devno, 1, 0);
4118
312f7da2 4119 /* start the command */
1da177e4
LT
4120 switch (qc->tf.protocol) {
4121 case ATA_PROT_NODATA:
312f7da2
AL
4122 if (qc->tf.flags & ATA_TFLAG_POLLING)
4123 ata_qc_set_polling(qc);
4124
e5338254 4125 ata_tf_to_host(ap, &qc->tf);
312f7da2
AL
4126 ap->hsm_task_state = HSM_ST_LAST;
4127
4128 if (qc->tf.flags & ATA_TFLAG_POLLING)
46e202ec 4129 ata_port_queue_task(ap, ata_pio_task, ap, 0);
312f7da2 4130
1da177e4
LT
4131 break;
4132
4133 case ATA_PROT_DMA:
587005de 4134 WARN_ON(qc->tf.flags & ATA_TFLAG_POLLING);
312f7da2 4135
1da177e4
LT
4136 ap->ops->tf_load(ap, &qc->tf); /* load tf registers */
4137 ap->ops->bmdma_setup(qc); /* set up bmdma */
4138 ap->ops->bmdma_start(qc); /* initiate bmdma */
312f7da2 4139 ap->hsm_task_state = HSM_ST_LAST;
1da177e4
LT
4140 break;
4141
312f7da2
AL
4142 case ATA_PROT_PIO:
4143 if (qc->tf.flags & ATA_TFLAG_POLLING)
4144 ata_qc_set_polling(qc);
4145
e5338254 4146 ata_tf_to_host(ap, &qc->tf);
312f7da2 4147
54f00389
AL
4148 if (qc->tf.flags & ATA_TFLAG_WRITE) {
4149 /* PIO data out protocol */
4150 ap->hsm_task_state = HSM_ST_FIRST;
ce1e7a2a 4151 ata_port_queue_task(ap, ata_pio_task, ap, 0);
54f00389
AL
4152
4153 /* always send first data block using
e27486db 4154 * the ata_pio_task() codepath.
54f00389 4155 */
312f7da2 4156 } else {
54f00389
AL
4157 /* PIO data in protocol */
4158 ap->hsm_task_state = HSM_ST;
4159
4160 if (qc->tf.flags & ATA_TFLAG_POLLING)
ce1e7a2a 4161 ata_port_queue_task(ap, ata_pio_task, ap, 0);
54f00389
AL
4162
4163 /* if polling, ata_pio_task() handles the rest.
4164 * otherwise, interrupt handler takes over from here.
4165 */
312f7da2
AL
4166 }
4167
1da177e4
LT
4168 break;
4169
4170 case ATA_PROT_ATAPI:
1da177e4 4171 case ATA_PROT_ATAPI_NODATA:
312f7da2
AL
4172 if (qc->tf.flags & ATA_TFLAG_POLLING)
4173 ata_qc_set_polling(qc);
4174
e5338254 4175 ata_tf_to_host(ap, &qc->tf);
f6ef65e6 4176
312f7da2
AL
4177 ap->hsm_task_state = HSM_ST_FIRST;
4178
4179 /* send cdb by polling if no cdb interrupt */
4180 if ((!(qc->dev->flags & ATA_DFLAG_CDB_INTR)) ||
4181 (qc->tf.flags & ATA_TFLAG_POLLING))
13ee4628 4182 ata_port_queue_task(ap, ata_pio_task, ap, 0);
1da177e4
LT
4183 break;
4184
4185 case ATA_PROT_ATAPI_DMA:
587005de 4186 WARN_ON(qc->tf.flags & ATA_TFLAG_POLLING);
312f7da2 4187
1da177e4
LT
4188 ap->ops->tf_load(ap, &qc->tf); /* load tf registers */
4189 ap->ops->bmdma_setup(qc); /* set up bmdma */
312f7da2
AL
4190 ap->hsm_task_state = HSM_ST_FIRST;
4191
4192 /* send cdb by polling if no cdb interrupt */
4193 if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
13ee4628 4194 ata_port_queue_task(ap, ata_pio_task, ap, 0);
1da177e4
LT
4195 break;
4196
4197 default:
4198 WARN_ON(1);
9a3d9eb0 4199 return AC_ERR_SYSTEM;
1da177e4
LT
4200 }
4201
4202 return 0;
4203}
4204
1da177e4
LT
4205/**
4206 * ata_host_intr - Handle host interrupt for given (port, task)
4207 * @ap: Port on which interrupt arrived (possibly...)
4208 * @qc: Taskfile currently active in engine
4209 *
4210 * Handle host interrupt for given queued command. Currently,
4211 * only DMA interrupts are handled. All other commands are
4212 * handled via polling with interrupts disabled (nIEN bit).
4213 *
4214 * LOCKING:
4215 * spin_lock_irqsave(host_set lock)
4216 *
4217 * RETURNS:
4218 * One if interrupt was handled, zero if not (shared irq).
4219 */
4220
4221inline unsigned int ata_host_intr (struct ata_port *ap,
4222 struct ata_queued_cmd *qc)
4223{
312f7da2 4224 u8 status, host_stat = 0;
1da177e4 4225
312f7da2
AL
4226 VPRINTK("ata%u: protocol %d task_state %d\n",
4227 ap->id, qc->tf.protocol, ap->hsm_task_state);
1da177e4 4228
312f7da2
AL
4229 /* Check whether we are expecting interrupt in this state */
4230 switch (ap->hsm_task_state) {
4231 case HSM_ST_FIRST:
6912ccd5
AL
4232 /* Some pre-ATAPI-4 devices assert INTRQ
4233 * at this state when ready to receive CDB.
4234 */
4235
312f7da2
AL
4236 /* Check the ATA_DFLAG_CDB_INTR flag is enough here.
4237 * The flag was turned on only for atapi devices.
4238 * No need to check is_atapi_taskfile(&qc->tf) again.
4239 */
4240 if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
1da177e4 4241 goto idle_irq;
312f7da2
AL
4242 break;
4243 case HSM_ST_LAST:
4244 if (qc->tf.protocol == ATA_PROT_DMA ||
4245 qc->tf.protocol == ATA_PROT_ATAPI_DMA) {
4246 /* check status of DMA engine */
4247 host_stat = ap->ops->bmdma_status(ap);
4248 VPRINTK("ata%u: host_stat 0x%X\n", ap->id, host_stat);
4249
4250 /* if it's not our irq... */
4251 if (!(host_stat & ATA_DMA_INTR))
4252 goto idle_irq;
4253
4254 /* before we do anything else, clear DMA-Start bit */
4255 ap->ops->bmdma_stop(qc);
a4f16610
AL
4256
4257 if (unlikely(host_stat & ATA_DMA_ERR)) {
4258 /* error when transfering data to/from memory */
4259 qc->err_mask |= AC_ERR_HOST_BUS;
4260 ap->hsm_task_state = HSM_ST_ERR;
4261 }
312f7da2
AL
4262 }
4263 break;
4264 case HSM_ST:
4265 break;
4266 default:
4267 goto idle_irq;
4268 }
1da177e4 4269
312f7da2
AL
4270 /* check altstatus */
4271 status = ata_altstatus(ap);
4272 if (status & ATA_BUSY)
4273 goto idle_irq;
1da177e4 4274
312f7da2
AL
4275 /* check main status, clearing INTRQ */
4276 status = ata_chk_status(ap);
4277 if (unlikely(status & ATA_BUSY))
4278 goto idle_irq;
1da177e4 4279
312f7da2
AL
4280 /* ack bmdma irq events */
4281 ap->ops->irq_clear(ap);
1da177e4 4282
bb5cb290 4283 ata_hsm_move(ap, qc, status, 0);
1da177e4
LT
4284 return 1; /* irq handled */
4285
4286idle_irq:
4287 ap->stats.idle_irq++;
4288
4289#ifdef ATA_IRQ_TRAP
4290 if ((ap->stats.idle_irq % 1000) == 0) {
1da177e4
LT
4291 ata_irq_ack(ap, 0); /* debug trap */
4292 printk(KERN_WARNING "ata%d: irq trap\n", ap->id);
23cfce89 4293 return 1;
1da177e4
LT
4294 }
4295#endif
4296 return 0; /* irq not handled */
4297}
4298
4299/**
4300 * ata_interrupt - Default ATA host interrupt handler
0cba632b
JG
4301 * @irq: irq line (unused)
4302 * @dev_instance: pointer to our ata_host_set information structure
1da177e4
LT
4303 * @regs: unused
4304 *
0cba632b
JG
4305 * Default interrupt handler for PCI IDE devices. Calls
4306 * ata_host_intr() for each port that is not disabled.
4307 *
1da177e4 4308 * LOCKING:
0cba632b 4309 * Obtains host_set lock during operation.
1da177e4
LT
4310 *
4311 * RETURNS:
0cba632b 4312 * IRQ_NONE or IRQ_HANDLED.
1da177e4
LT
4313 */
4314
4315irqreturn_t ata_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
4316{
4317 struct ata_host_set *host_set = dev_instance;
4318 unsigned int i;
4319 unsigned int handled = 0;
4320 unsigned long flags;
4321
4322 /* TODO: make _irqsave conditional on x86 PCI IDE legacy mode */
4323 spin_lock_irqsave(&host_set->lock, flags);
4324
4325 for (i = 0; i < host_set->n_ports; i++) {
4326 struct ata_port *ap;
4327
4328 ap = host_set->ports[i];
c1389503 4329 if (ap &&
312f7da2 4330 !(ap->flags & ATA_FLAG_PORT_DISABLED)) {
1da177e4
LT
4331 struct ata_queued_cmd *qc;
4332
4333 qc = ata_qc_from_tag(ap, ap->active_tag);
312f7da2 4334 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)) &&
21b1ed74 4335 (qc->flags & ATA_QCFLAG_ACTIVE))
1da177e4
LT
4336 handled |= ata_host_intr(ap, qc);
4337 }
4338 }
4339
4340 spin_unlock_irqrestore(&host_set->lock, flags);
4341
4342 return IRQ_RETVAL(handled);
4343}
4344
0baab86b 4345
9b847548
JA
4346/*
4347 * Execute a 'simple' command, that only consists of the opcode 'cmd' itself,
4348 * without filling any other registers
4349 */
4350static int ata_do_simple_cmd(struct ata_port *ap, struct ata_device *dev,
4351 u8 cmd)
4352{
4353 struct ata_taskfile tf;
4354 int err;
4355
4356 ata_tf_init(ap, &tf, dev->devno);
4357
4358 tf.command = cmd;
4359 tf.flags |= ATA_TFLAG_DEVICE;
4360 tf.protocol = ATA_PROT_NODATA;
4361
4362 err = ata_exec_internal(ap, dev, &tf, DMA_NONE, NULL, 0);
4363 if (err)
4364 printk(KERN_ERR "%s: ata command failed: %d\n",
4365 __FUNCTION__, err);
4366
4367 return err;
4368}
4369
4370static int ata_flush_cache(struct ata_port *ap, struct ata_device *dev)
4371{
4372 u8 cmd;
4373
4374 if (!ata_try_flush_cache(dev))
4375 return 0;
4376
4377 if (ata_id_has_flush_ext(dev->id))
4378 cmd = ATA_CMD_FLUSH_EXT;
4379 else
4380 cmd = ATA_CMD_FLUSH;
4381
4382 return ata_do_simple_cmd(ap, dev, cmd);
4383}
4384
4385static int ata_standby_drive(struct ata_port *ap, struct ata_device *dev)
4386{
4387 return ata_do_simple_cmd(ap, dev, ATA_CMD_STANDBYNOW1);
4388}
4389
4390static int ata_start_drive(struct ata_port *ap, struct ata_device *dev)
4391{
4392 return ata_do_simple_cmd(ap, dev, ATA_CMD_IDLEIMMEDIATE);
4393}
4394
4395/**
4396 * ata_device_resume - wakeup a previously suspended devices
c893a3ae
RD
4397 * @ap: port the device is connected to
4398 * @dev: the device to resume
9b847548
JA
4399 *
4400 * Kick the drive back into action, by sending it an idle immediate
4401 * command and making sure its transfer mode matches between drive
4402 * and host.
4403 *
4404 */
4405int ata_device_resume(struct ata_port *ap, struct ata_device *dev)
4406{
4407 if (ap->flags & ATA_FLAG_SUSPENDED) {
4408 ap->flags &= ~ATA_FLAG_SUSPENDED;
4409 ata_set_mode(ap);
4410 }
4411 if (!ata_dev_present(dev))
4412 return 0;
4413 if (dev->class == ATA_DEV_ATA)
4414 ata_start_drive(ap, dev);
4415
4416 return 0;
4417}
4418
4419/**
4420 * ata_device_suspend - prepare a device for suspend
c893a3ae
RD
4421 * @ap: port the device is connected to
4422 * @dev: the device to suspend
9b847548
JA
4423 *
4424 * Flush the cache on the drive, if appropriate, then issue a
4425 * standbynow command.
9b847548 4426 */
082776e4 4427int ata_device_suspend(struct ata_port *ap, struct ata_device *dev, pm_message_t state)
9b847548
JA
4428{
4429 if (!ata_dev_present(dev))
4430 return 0;
4431 if (dev->class == ATA_DEV_ATA)
4432 ata_flush_cache(ap, dev);
4433
082776e4
NC
4434 if (state.event != PM_EVENT_FREEZE)
4435 ata_standby_drive(ap, dev);
9b847548
JA
4436 ap->flags |= ATA_FLAG_SUSPENDED;
4437 return 0;
4438}
4439
332b5a52
AL
4440/**
4441 * ata_port_start - Set port up for dma.
4442 * @ap: Port to initialize
4443 *
4444 * Called just after data structures for each port are
4445 * initialized. Allocates space for PRD table.
4446 *
4447 * May be used as the port_start() entry in ata_port_operations.
4448 *
4449 * LOCKING:
4450 * Inherited from caller.
4451 */
4452
1da177e4
LT
4453int ata_port_start (struct ata_port *ap)
4454{
2f1f610b 4455 struct device *dev = ap->dev;
6037d6bb 4456 int rc;
1da177e4
LT
4457
4458 ap->prd = dma_alloc_coherent(dev, ATA_PRD_TBL_SZ, &ap->prd_dma, GFP_KERNEL);
4459 if (!ap->prd)
4460 return -ENOMEM;
4461
6037d6bb
JG
4462 rc = ata_pad_alloc(ap, dev);
4463 if (rc) {
cedc9a47 4464 dma_free_coherent(dev, ATA_PRD_TBL_SZ, ap->prd, ap->prd_dma);
6037d6bb 4465 return rc;
cedc9a47
JG
4466 }
4467
1da177e4
LT
4468 DPRINTK("prd alloc, virt %p, dma %llx\n", ap->prd, (unsigned long long) ap->prd_dma);
4469
4470 return 0;
4471}
4472
0baab86b
EF
4473
4474/**
4475 * ata_port_stop - Undo ata_port_start()
4476 * @ap: Port to shut down
4477 *
4478 * Frees the PRD table.
4479 *
4480 * May be used as the port_stop() entry in ata_port_operations.
4481 *
4482 * LOCKING:
6f0ef4fa 4483 * Inherited from caller.
0baab86b
EF
4484 */
4485
1da177e4
LT
4486void ata_port_stop (struct ata_port *ap)
4487{
2f1f610b 4488 struct device *dev = ap->dev;
1da177e4
LT
4489
4490 dma_free_coherent(dev, ATA_PRD_TBL_SZ, ap->prd, ap->prd_dma);
6037d6bb 4491 ata_pad_free(ap, dev);
1da177e4
LT
4492}
4493
aa8f0dc6
JG
4494void ata_host_stop (struct ata_host_set *host_set)
4495{
4496 if (host_set->mmio_base)
4497 iounmap(host_set->mmio_base);
4498}
4499
4500
1da177e4
LT
4501/**
4502 * ata_host_remove - Unregister SCSI host structure with upper layers
4503 * @ap: Port to unregister
4504 * @do_unregister: 1 if we fully unregister, 0 to just stop the port
4505 *
4506 * LOCKING:
6f0ef4fa 4507 * Inherited from caller.
1da177e4
LT
4508 */
4509
4510static void ata_host_remove(struct ata_port *ap, unsigned int do_unregister)
4511{
4512 struct Scsi_Host *sh = ap->host;
4513
4514 DPRINTK("ENTER\n");
4515
4516 if (do_unregister)
4517 scsi_remove_host(sh);
4518
4519 ap->ops->port_stop(ap);
4520}
4521
4522/**
4523 * ata_host_init - Initialize an ata_port structure
4524 * @ap: Structure to initialize
4525 * @host: associated SCSI mid-layer structure
4526 * @host_set: Collection of hosts to which @ap belongs
4527 * @ent: Probe information provided by low-level driver
4528 * @port_no: Port number associated with this ata_port
4529 *
0cba632b
JG
4530 * Initialize a new ata_port structure, and its associated
4531 * scsi_host.
4532 *
1da177e4 4533 * LOCKING:
0cba632b 4534 * Inherited from caller.
1da177e4
LT
4535 */
4536
4537static void ata_host_init(struct ata_port *ap, struct Scsi_Host *host,
4538 struct ata_host_set *host_set,
057ace5e 4539 const struct ata_probe_ent *ent, unsigned int port_no)
1da177e4
LT
4540{
4541 unsigned int i;
4542
4543 host->max_id = 16;
4544 host->max_lun = 1;
4545 host->max_channel = 1;
4546 host->unique_id = ata_unique_id++;
4547 host->max_cmd_len = 12;
12413197 4548
1da177e4
LT
4549 ap->flags = ATA_FLAG_PORT_DISABLED;
4550 ap->id = host->unique_id;
4551 ap->host = host;
4552 ap->ctl = ATA_DEVCTL_OBS;
4553 ap->host_set = host_set;
2f1f610b 4554 ap->dev = ent->dev;
1da177e4
LT
4555 ap->port_no = port_no;
4556 ap->hard_port_no =
4557 ent->legacy_mode ? ent->hard_port_no : port_no;
4558 ap->pio_mask = ent->pio_mask;
4559 ap->mwdma_mask = ent->mwdma_mask;
4560 ap->udma_mask = ent->udma_mask;
4561 ap->flags |= ent->host_flags;
4562 ap->ops = ent->port_ops;
4563 ap->cbl = ATA_CBL_NONE;
4564 ap->active_tag = ATA_TAG_POISON;
4565 ap->last_ctl = 0xFF;
4566
86e45b6b 4567 INIT_WORK(&ap->port_task, NULL, NULL);
a72ec4ce 4568 INIT_LIST_HEAD(&ap->eh_done_q);
1da177e4 4569
acf356b1
TH
4570 for (i = 0; i < ATA_MAX_DEVICES; i++) {
4571 struct ata_device *dev = &ap->device[i];
4572 dev->devno = i;
4573 dev->pio_mask = UINT_MAX;
4574 dev->mwdma_mask = UINT_MAX;
4575 dev->udma_mask = UINT_MAX;
4576 }
1da177e4
LT
4577
4578#ifdef ATA_IRQ_TRAP
4579 ap->stats.unhandled_irq = 1;
4580 ap->stats.idle_irq = 1;
4581#endif
4582
4583 memcpy(&ap->ioaddr, &ent->port[port_no], sizeof(struct ata_ioports));
4584}
4585
4586/**
4587 * ata_host_add - Attach low-level ATA driver to system
4588 * @ent: Information provided by low-level driver
4589 * @host_set: Collections of ports to which we add
4590 * @port_no: Port number associated with this host
4591 *
0cba632b
JG
4592 * Attach low-level ATA driver to system.
4593 *
1da177e4 4594 * LOCKING:
0cba632b 4595 * PCI/etc. bus probe sem.
1da177e4
LT
4596 *
4597 * RETURNS:
0cba632b 4598 * New ata_port on success, for NULL on error.
1da177e4
LT
4599 */
4600
057ace5e 4601static struct ata_port * ata_host_add(const struct ata_probe_ent *ent,
1da177e4
LT
4602 struct ata_host_set *host_set,
4603 unsigned int port_no)
4604{
4605 struct Scsi_Host *host;
4606 struct ata_port *ap;
4607 int rc;
4608
4609 DPRINTK("ENTER\n");
aec5c3c1
TH
4610
4611 if (!ent->port_ops->probe_reset &&
4612 !(ent->host_flags & (ATA_FLAG_SATA_RESET | ATA_FLAG_SRST))) {
4613 printk(KERN_ERR "ata%u: no reset mechanism available\n",
4614 port_no);
4615 return NULL;
4616 }
4617
1da177e4
LT
4618 host = scsi_host_alloc(ent->sht, sizeof(struct ata_port));
4619 if (!host)
4620 return NULL;
4621
30afc84c
TH
4622 host->transportt = &ata_scsi_transport_template;
4623
1da177e4
LT
4624 ap = (struct ata_port *) &host->hostdata[0];
4625
4626 ata_host_init(ap, host, host_set, ent, port_no);
4627
4628 rc = ap->ops->port_start(ap);
4629 if (rc)
4630 goto err_out;
4631
4632 return ap;
4633
4634err_out:
4635 scsi_host_put(host);
4636 return NULL;
4637}
4638
4639/**
0cba632b
JG
4640 * ata_device_add - Register hardware device with ATA and SCSI layers
4641 * @ent: Probe information describing hardware device to be registered
4642 *
4643 * This function processes the information provided in the probe
4644 * information struct @ent, allocates the necessary ATA and SCSI
4645 * host information structures, initializes them, and registers
4646 * everything with requisite kernel subsystems.
4647 *
4648 * This function requests irqs, probes the ATA bus, and probes
4649 * the SCSI bus.
1da177e4
LT
4650 *
4651 * LOCKING:
0cba632b 4652 * PCI/etc. bus probe sem.
1da177e4
LT
4653 *
4654 * RETURNS:
0cba632b 4655 * Number of ports registered. Zero on error (no ports registered).
1da177e4
LT
4656 */
4657
057ace5e 4658int ata_device_add(const struct ata_probe_ent *ent)
1da177e4
LT
4659{
4660 unsigned int count = 0, i;
4661 struct device *dev = ent->dev;
4662 struct ata_host_set *host_set;
4663
4664 DPRINTK("ENTER\n");
4665 /* alloc a container for our list of ATA ports (buses) */
57f3bda8 4666 host_set = kzalloc(sizeof(struct ata_host_set) +
1da177e4
LT
4667 (ent->n_ports * sizeof(void *)), GFP_KERNEL);
4668 if (!host_set)
4669 return 0;
1da177e4
LT
4670 spin_lock_init(&host_set->lock);
4671
4672 host_set->dev = dev;
4673 host_set->n_ports = ent->n_ports;
4674 host_set->irq = ent->irq;
4675 host_set->mmio_base = ent->mmio_base;
4676 host_set->private_data = ent->private_data;
4677 host_set->ops = ent->port_ops;
4678
4679 /* register each port bound to this device */
4680 for (i = 0; i < ent->n_ports; i++) {
4681 struct ata_port *ap;
4682 unsigned long xfer_mode_mask;
4683
4684 ap = ata_host_add(ent, host_set, i);
4685 if (!ap)
4686 goto err_out;
4687
4688 host_set->ports[i] = ap;
4689 xfer_mode_mask =(ap->udma_mask << ATA_SHIFT_UDMA) |
4690 (ap->mwdma_mask << ATA_SHIFT_MWDMA) |
4691 (ap->pio_mask << ATA_SHIFT_PIO);
4692
4693 /* print per-port info to dmesg */
4694 printk(KERN_INFO "ata%u: %cATA max %s cmd 0x%lX ctl 0x%lX "
4695 "bmdma 0x%lX irq %lu\n",
4696 ap->id,
4697 ap->flags & ATA_FLAG_SATA ? 'S' : 'P',
4698 ata_mode_string(xfer_mode_mask),
4699 ap->ioaddr.cmd_addr,
4700 ap->ioaddr.ctl_addr,
4701 ap->ioaddr.bmdma_addr,
4702 ent->irq);
4703
4704 ata_chk_status(ap);
4705 host_set->ops->irq_clear(ap);
4706 count++;
4707 }
4708
57f3bda8
RD
4709 if (!count)
4710 goto err_free_ret;
1da177e4
LT
4711
4712 /* obtain irq, that is shared between channels */
4713 if (request_irq(ent->irq, ent->port_ops->irq_handler, ent->irq_flags,
4714 DRV_NAME, host_set))
4715 goto err_out;
4716
4717 /* perform each probe synchronously */
4718 DPRINTK("probe begin\n");
4719 for (i = 0; i < count; i++) {
4720 struct ata_port *ap;
4721 int rc;
4722
4723 ap = host_set->ports[i];
4724
c893a3ae 4725 DPRINTK("ata%u: bus probe begin\n", ap->id);
1da177e4 4726 rc = ata_bus_probe(ap);
c893a3ae 4727 DPRINTK("ata%u: bus probe end\n", ap->id);
1da177e4
LT
4728
4729 if (rc) {
4730 /* FIXME: do something useful here?
4731 * Current libata behavior will
4732 * tear down everything when
4733 * the module is removed
4734 * or the h/w is unplugged.
4735 */
4736 }
4737
4738 rc = scsi_add_host(ap->host, dev);
4739 if (rc) {
4740 printk(KERN_ERR "ata%u: scsi_add_host failed\n",
4741 ap->id);
4742 /* FIXME: do something useful here */
4743 /* FIXME: handle unconditional calls to
4744 * scsi_scan_host and ata_host_remove, below,
4745 * at the very least
4746 */
4747 }
4748 }
4749
4750 /* probes are done, now scan each port's disk(s) */
c893a3ae 4751 DPRINTK("host probe begin\n");
1da177e4
LT
4752 for (i = 0; i < count; i++) {
4753 struct ata_port *ap = host_set->ports[i];
4754
644dd0cc 4755 ata_scsi_scan_host(ap);
1da177e4
LT
4756 }
4757
4758 dev_set_drvdata(dev, host_set);
4759
4760 VPRINTK("EXIT, returning %u\n", ent->n_ports);
4761 return ent->n_ports; /* success */
4762
4763err_out:
4764 for (i = 0; i < count; i++) {
4765 ata_host_remove(host_set->ports[i], 1);
4766 scsi_host_put(host_set->ports[i]->host);
4767 }
57f3bda8 4768err_free_ret:
1da177e4
LT
4769 kfree(host_set);
4770 VPRINTK("EXIT, returning 0\n");
4771 return 0;
4772}
4773
17b14451
AC
4774/**
4775 * ata_host_set_remove - PCI layer callback for device removal
4776 * @host_set: ATA host set that was removed
4777 *
2e9edbf8 4778 * Unregister all objects associated with this host set. Free those
17b14451
AC
4779 * objects.
4780 *
4781 * LOCKING:
4782 * Inherited from calling layer (may sleep).
4783 */
4784
17b14451
AC
4785void ata_host_set_remove(struct ata_host_set *host_set)
4786{
4787 struct ata_port *ap;
4788 unsigned int i;
4789
4790 for (i = 0; i < host_set->n_ports; i++) {
4791 ap = host_set->ports[i];
4792 scsi_remove_host(ap->host);
4793 }
4794
4795 free_irq(host_set->irq, host_set);
4796
4797 for (i = 0; i < host_set->n_ports; i++) {
4798 ap = host_set->ports[i];
4799
4800 ata_scsi_release(ap->host);
4801
4802 if ((ap->flags & ATA_FLAG_NO_LEGACY) == 0) {
4803 struct ata_ioports *ioaddr = &ap->ioaddr;
4804
4805 if (ioaddr->cmd_addr == 0x1f0)
4806 release_region(0x1f0, 8);
4807 else if (ioaddr->cmd_addr == 0x170)
4808 release_region(0x170, 8);
4809 }
4810
4811 scsi_host_put(ap->host);
4812 }
4813
4814 if (host_set->ops->host_stop)
4815 host_set->ops->host_stop(host_set);
4816
4817 kfree(host_set);
4818}
4819
1da177e4
LT
4820/**
4821 * ata_scsi_release - SCSI layer callback hook for host unload
4822 * @host: libata host to be unloaded
4823 *
4824 * Performs all duties necessary to shut down a libata port...
4825 * Kill port kthread, disable port, and release resources.
4826 *
4827 * LOCKING:
4828 * Inherited from SCSI layer.
4829 *
4830 * RETURNS:
4831 * One.
4832 */
4833
4834int ata_scsi_release(struct Scsi_Host *host)
4835{
4836 struct ata_port *ap = (struct ata_port *) &host->hostdata[0];
d9572b1d 4837 int i;
1da177e4
LT
4838
4839 DPRINTK("ENTER\n");
4840
4841 ap->ops->port_disable(ap);
4842 ata_host_remove(ap, 0);
d9572b1d
TH
4843 for (i = 0; i < ATA_MAX_DEVICES; i++)
4844 kfree(ap->device[i].id);
1da177e4
LT
4845
4846 DPRINTK("EXIT\n");
4847 return 1;
4848}
4849
4850/**
4851 * ata_std_ports - initialize ioaddr with standard port offsets.
4852 * @ioaddr: IO address structure to be initialized
0baab86b
EF
4853 *
4854 * Utility function which initializes data_addr, error_addr,
4855 * feature_addr, nsect_addr, lbal_addr, lbam_addr, lbah_addr,
4856 * device_addr, status_addr, and command_addr to standard offsets
4857 * relative to cmd_addr.
4858 *
4859 * Does not set ctl_addr, altstatus_addr, bmdma_addr, or scr_addr.
1da177e4 4860 */
0baab86b 4861
1da177e4
LT
4862void ata_std_ports(struct ata_ioports *ioaddr)
4863{
4864 ioaddr->data_addr = ioaddr->cmd_addr + ATA_REG_DATA;
4865 ioaddr->error_addr = ioaddr->cmd_addr + ATA_REG_ERR;
4866 ioaddr->feature_addr = ioaddr->cmd_addr + ATA_REG_FEATURE;
4867 ioaddr->nsect_addr = ioaddr->cmd_addr + ATA_REG_NSECT;
4868 ioaddr->lbal_addr = ioaddr->cmd_addr + ATA_REG_LBAL;
4869 ioaddr->lbam_addr = ioaddr->cmd_addr + ATA_REG_LBAM;
4870 ioaddr->lbah_addr = ioaddr->cmd_addr + ATA_REG_LBAH;
4871 ioaddr->device_addr = ioaddr->cmd_addr + ATA_REG_DEVICE;
4872 ioaddr->status_addr = ioaddr->cmd_addr + ATA_REG_STATUS;
4873 ioaddr->command_addr = ioaddr->cmd_addr + ATA_REG_CMD;
4874}
4875
0baab86b 4876
374b1873
JG
4877#ifdef CONFIG_PCI
4878
4879void ata_pci_host_stop (struct ata_host_set *host_set)
4880{
4881 struct pci_dev *pdev = to_pci_dev(host_set->dev);
4882
4883 pci_iounmap(pdev, host_set->mmio_base);
4884}
4885
1da177e4
LT
4886/**
4887 * ata_pci_remove_one - PCI layer callback for device removal
4888 * @pdev: PCI device that was removed
4889 *
4890 * PCI layer indicates to libata via this hook that
6f0ef4fa 4891 * hot-unplug or module unload event has occurred.
1da177e4
LT
4892 * Handle this by unregistering all objects associated
4893 * with this PCI device. Free those objects. Then finally
4894 * release PCI resources and disable device.
4895 *
4896 * LOCKING:
4897 * Inherited from PCI layer (may sleep).
4898 */
4899
4900void ata_pci_remove_one (struct pci_dev *pdev)
4901{
4902 struct device *dev = pci_dev_to_dev(pdev);
4903 struct ata_host_set *host_set = dev_get_drvdata(dev);
1da177e4 4904
17b14451 4905 ata_host_set_remove(host_set);
1da177e4
LT
4906 pci_release_regions(pdev);
4907 pci_disable_device(pdev);
4908 dev_set_drvdata(dev, NULL);
4909}
4910
4911/* move to PCI subsystem */
057ace5e 4912int pci_test_config_bits(struct pci_dev *pdev, const struct pci_bits *bits)
1da177e4
LT
4913{
4914 unsigned long tmp = 0;
4915
4916 switch (bits->width) {
4917 case 1: {
4918 u8 tmp8 = 0;
4919 pci_read_config_byte(pdev, bits->reg, &tmp8);
4920 tmp = tmp8;
4921 break;
4922 }
4923 case 2: {
4924 u16 tmp16 = 0;
4925 pci_read_config_word(pdev, bits->reg, &tmp16);
4926 tmp = tmp16;
4927 break;
4928 }
4929 case 4: {
4930 u32 tmp32 = 0;
4931 pci_read_config_dword(pdev, bits->reg, &tmp32);
4932 tmp = tmp32;
4933 break;
4934 }
4935
4936 default:
4937 return -EINVAL;
4938 }
4939
4940 tmp &= bits->mask;
4941
4942 return (tmp == bits->val) ? 1 : 0;
4943}
9b847548
JA
4944
4945int ata_pci_device_suspend(struct pci_dev *pdev, pm_message_t state)
4946{
4947 pci_save_state(pdev);
4948 pci_disable_device(pdev);
4949 pci_set_power_state(pdev, PCI_D3hot);
4950 return 0;
4951}
4952
4953int ata_pci_device_resume(struct pci_dev *pdev)
4954{
4955 pci_set_power_state(pdev, PCI_D0);
4956 pci_restore_state(pdev);
4957 pci_enable_device(pdev);
4958 pci_set_master(pdev);
4959 return 0;
4960}
1da177e4
LT
4961#endif /* CONFIG_PCI */
4962
4963
1da177e4
LT
4964static int __init ata_init(void)
4965{
4966 ata_wq = create_workqueue("ata");
4967 if (!ata_wq)
4968 return -ENOMEM;
4969
4970 printk(KERN_DEBUG "libata version " DRV_VERSION " loaded.\n");
4971 return 0;
4972}
4973
4974static void __exit ata_exit(void)
4975{
4976 destroy_workqueue(ata_wq);
4977}
4978
4979module_init(ata_init);
4980module_exit(ata_exit);
4981
67846b30
JG
4982static unsigned long ratelimit_time;
4983static spinlock_t ata_ratelimit_lock = SPIN_LOCK_UNLOCKED;
4984
4985int ata_ratelimit(void)
4986{
4987 int rc;
4988 unsigned long flags;
4989
4990 spin_lock_irqsave(&ata_ratelimit_lock, flags);
4991
4992 if (time_after(jiffies, ratelimit_time)) {
4993 rc = 1;
4994 ratelimit_time = jiffies + (HZ/5);
4995 } else
4996 rc = 0;
4997
4998 spin_unlock_irqrestore(&ata_ratelimit_lock, flags);
4999
5000 return rc;
5001}
5002
1da177e4
LT
5003/*
5004 * libata is essentially a library of internal helper functions for
5005 * low-level ATA host controller drivers. As such, the API/ABI is
5006 * likely to change as new drivers are added and updated.
5007 * Do not depend on ABI/API stability.
5008 */
5009
5010EXPORT_SYMBOL_GPL(ata_std_bios_param);
5011EXPORT_SYMBOL_GPL(ata_std_ports);
5012EXPORT_SYMBOL_GPL(ata_device_add);
17b14451 5013EXPORT_SYMBOL_GPL(ata_host_set_remove);
1da177e4
LT
5014EXPORT_SYMBOL_GPL(ata_sg_init);
5015EXPORT_SYMBOL_GPL(ata_sg_init_one);
76014427 5016EXPORT_SYMBOL_GPL(__ata_qc_complete);
1da177e4
LT
5017EXPORT_SYMBOL_GPL(ata_qc_issue_prot);
5018EXPORT_SYMBOL_GPL(ata_eng_timeout);
5019EXPORT_SYMBOL_GPL(ata_tf_load);
5020EXPORT_SYMBOL_GPL(ata_tf_read);
5021EXPORT_SYMBOL_GPL(ata_noop_dev_select);
5022EXPORT_SYMBOL_GPL(ata_std_dev_select);
5023EXPORT_SYMBOL_GPL(ata_tf_to_fis);
5024EXPORT_SYMBOL_GPL(ata_tf_from_fis);
5025EXPORT_SYMBOL_GPL(ata_check_status);
5026EXPORT_SYMBOL_GPL(ata_altstatus);
1da177e4
LT
5027EXPORT_SYMBOL_GPL(ata_exec_command);
5028EXPORT_SYMBOL_GPL(ata_port_start);
5029EXPORT_SYMBOL_GPL(ata_port_stop);
aa8f0dc6 5030EXPORT_SYMBOL_GPL(ata_host_stop);
1da177e4
LT
5031EXPORT_SYMBOL_GPL(ata_interrupt);
5032EXPORT_SYMBOL_GPL(ata_qc_prep);
e46834cd 5033EXPORT_SYMBOL_GPL(ata_noop_qc_prep);
1da177e4
LT
5034EXPORT_SYMBOL_GPL(ata_bmdma_setup);
5035EXPORT_SYMBOL_GPL(ata_bmdma_start);
5036EXPORT_SYMBOL_GPL(ata_bmdma_irq_clear);
5037EXPORT_SYMBOL_GPL(ata_bmdma_status);
5038EXPORT_SYMBOL_GPL(ata_bmdma_stop);
5039EXPORT_SYMBOL_GPL(ata_port_probe);
5040EXPORT_SYMBOL_GPL(sata_phy_reset);
5041EXPORT_SYMBOL_GPL(__sata_phy_reset);
5042EXPORT_SYMBOL_GPL(ata_bus_reset);
8a19ac89 5043EXPORT_SYMBOL_GPL(ata_std_probeinit);
c2bd5804
TH
5044EXPORT_SYMBOL_GPL(ata_std_softreset);
5045EXPORT_SYMBOL_GPL(sata_std_hardreset);
5046EXPORT_SYMBOL_GPL(ata_std_postreset);
5047EXPORT_SYMBOL_GPL(ata_std_probe_reset);
a62c0fc5 5048EXPORT_SYMBOL_GPL(ata_drive_probe_reset);
623a3128 5049EXPORT_SYMBOL_GPL(ata_dev_revalidate);
2e9edbf8
JG
5050EXPORT_SYMBOL_GPL(ata_dev_classify);
5051EXPORT_SYMBOL_GPL(ata_dev_pair);
1da177e4 5052EXPORT_SYMBOL_GPL(ata_port_disable);
67846b30 5053EXPORT_SYMBOL_GPL(ata_ratelimit);
6f8b9958 5054EXPORT_SYMBOL_GPL(ata_busy_sleep);
86e45b6b 5055EXPORT_SYMBOL_GPL(ata_port_queue_task);
1da177e4
LT
5056EXPORT_SYMBOL_GPL(ata_scsi_ioctl);
5057EXPORT_SYMBOL_GPL(ata_scsi_queuecmd);
5058EXPORT_SYMBOL_GPL(ata_scsi_error);
5059EXPORT_SYMBOL_GPL(ata_scsi_slave_config);
5060EXPORT_SYMBOL_GPL(ata_scsi_release);
5061EXPORT_SYMBOL_GPL(ata_host_intr);
6a62a04d
TH
5062EXPORT_SYMBOL_GPL(ata_id_string);
5063EXPORT_SYMBOL_GPL(ata_id_c_string);
1da177e4 5064EXPORT_SYMBOL_GPL(ata_scsi_simulate);
a72ec4ce
TH
5065EXPORT_SYMBOL_GPL(ata_eh_qc_complete);
5066EXPORT_SYMBOL_GPL(ata_eh_qc_retry);
1da177e4 5067
1bc4ccff 5068EXPORT_SYMBOL_GPL(ata_pio_need_iordy);
452503f9
AC
5069EXPORT_SYMBOL_GPL(ata_timing_compute);
5070EXPORT_SYMBOL_GPL(ata_timing_merge);
5071
1da177e4
LT
5072#ifdef CONFIG_PCI
5073EXPORT_SYMBOL_GPL(pci_test_config_bits);
374b1873 5074EXPORT_SYMBOL_GPL(ata_pci_host_stop);
1da177e4
LT
5075EXPORT_SYMBOL_GPL(ata_pci_init_native_mode);
5076EXPORT_SYMBOL_GPL(ata_pci_init_one);
5077EXPORT_SYMBOL_GPL(ata_pci_remove_one);
9b847548
JA
5078EXPORT_SYMBOL_GPL(ata_pci_device_suspend);
5079EXPORT_SYMBOL_GPL(ata_pci_device_resume);
67951ade
AC
5080EXPORT_SYMBOL_GPL(ata_pci_default_filter);
5081EXPORT_SYMBOL_GPL(ata_pci_clear_simplex);
1da177e4 5082#endif /* CONFIG_PCI */
9b847548
JA
5083
5084EXPORT_SYMBOL_GPL(ata_device_suspend);
5085EXPORT_SYMBOL_GPL(ata_device_resume);
5086EXPORT_SYMBOL_GPL(ata_scsi_device_suspend);
5087EXPORT_SYMBOL_GPL(ata_scsi_device_resume);
This page took 0.479227 seconds and 5 git commands to generate.