spi: rspi: Don't consider DMA configuration failures fatal
[deliverable/linux.git] / drivers / spi / spi-rspi.c
CommitLineData
0b2182dd
SY
1/*
2 * SH RSPI driver
3 *
93722206 4 * Copyright (C) 2012, 2013 Renesas Solutions Corp.
880c6d11 5 * Copyright (C) 2014 Glider bvba
0b2182dd
SY
6 *
7 * Based on spi-sh.c:
8 * Copyright (C) 2011 Renesas Solutions Corp.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 *
23 */
24
25#include <linux/module.h>
26#include <linux/kernel.h>
27#include <linux/sched.h>
28#include <linux/errno.h>
0b2182dd
SY
29#include <linux/interrupt.h>
30#include <linux/platform_device.h>
31#include <linux/io.h>
32#include <linux/clk.h>
a3633fe7
SY
33#include <linux/dmaengine.h>
34#include <linux/dma-mapping.h>
426ef76d 35#include <linux/of_device.h>
490c9774 36#include <linux/pm_runtime.h>
a3633fe7 37#include <linux/sh_dma.h>
0b2182dd 38#include <linux/spi/spi.h>
a3633fe7 39#include <linux/spi/rspi.h>
0b2182dd 40
6ab4865b
GU
41#define RSPI_SPCR 0x00 /* Control Register */
42#define RSPI_SSLP 0x01 /* Slave Select Polarity Register */
43#define RSPI_SPPCR 0x02 /* Pin Control Register */
44#define RSPI_SPSR 0x03 /* Status Register */
45#define RSPI_SPDR 0x04 /* Data Register */
46#define RSPI_SPSCR 0x08 /* Sequence Control Register */
47#define RSPI_SPSSR 0x09 /* Sequence Status Register */
48#define RSPI_SPBR 0x0a /* Bit Rate Register */
49#define RSPI_SPDCR 0x0b /* Data Control Register */
50#define RSPI_SPCKD 0x0c /* Clock Delay Register */
51#define RSPI_SSLND 0x0d /* Slave Select Negation Delay Register */
52#define RSPI_SPND 0x0e /* Next-Access Delay Register */
862d357f 53#define RSPI_SPCR2 0x0f /* Control Register 2 (SH only) */
6ab4865b
GU
54#define RSPI_SPCMD0 0x10 /* Command Register 0 */
55#define RSPI_SPCMD1 0x12 /* Command Register 1 */
56#define RSPI_SPCMD2 0x14 /* Command Register 2 */
57#define RSPI_SPCMD3 0x16 /* Command Register 3 */
58#define RSPI_SPCMD4 0x18 /* Command Register 4 */
59#define RSPI_SPCMD5 0x1a /* Command Register 5 */
60#define RSPI_SPCMD6 0x1c /* Command Register 6 */
61#define RSPI_SPCMD7 0x1e /* Command Register 7 */
880c6d11
GU
62#define RSPI_SPCMD(i) (RSPI_SPCMD0 + (i) * 2)
63#define RSPI_NUM_SPCMD 8
64#define RSPI_RZ_NUM_SPCMD 4
65#define QSPI_NUM_SPCMD 4
862d357f
GU
66
67/* RSPI on RZ only */
6ab4865b
GU
68#define RSPI_SPBFCR 0x20 /* Buffer Control Register */
69#define RSPI_SPBFDR 0x22 /* Buffer Data Count Setting Register */
0b2182dd 70
862d357f 71/* QSPI only */
fbe5072b
GU
72#define QSPI_SPBFCR 0x18 /* Buffer Control Register */
73#define QSPI_SPBDCR 0x1a /* Buffer Data Count Register */
74#define QSPI_SPBMUL0 0x1c /* Transfer Data Length Multiplier Setting Register 0 */
75#define QSPI_SPBMUL1 0x20 /* Transfer Data Length Multiplier Setting Register 1 */
76#define QSPI_SPBMUL2 0x24 /* Transfer Data Length Multiplier Setting Register 2 */
77#define QSPI_SPBMUL3 0x28 /* Transfer Data Length Multiplier Setting Register 3 */
880c6d11 78#define QSPI_SPBMUL(i) (QSPI_SPBMUL0 + (i) * 4)
5ce0ba88 79
6ab4865b
GU
80/* SPCR - Control Register */
81#define SPCR_SPRIE 0x80 /* Receive Interrupt Enable */
82#define SPCR_SPE 0x40 /* Function Enable */
83#define SPCR_SPTIE 0x20 /* Transmit Interrupt Enable */
84#define SPCR_SPEIE 0x10 /* Error Interrupt Enable */
85#define SPCR_MSTR 0x08 /* Master/Slave Mode Select */
86#define SPCR_MODFEN 0x04 /* Mode Fault Error Detection Enable */
87/* RSPI on SH only */
88#define SPCR_TXMD 0x02 /* TX Only Mode (vs. Full Duplex) */
89#define SPCR_SPMS 0x01 /* 3-wire Mode (vs. 4-wire) */
fbe5072b
GU
90/* QSPI on R-Car M2 only */
91#define SPCR_WSWAP 0x02 /* Word Swap of read-data for DMAC */
92#define SPCR_BSWAP 0x01 /* Byte Swap of read-data for DMAC */
6ab4865b
GU
93
94/* SSLP - Slave Select Polarity Register */
95#define SSLP_SSL1P 0x02 /* SSL1 Signal Polarity Setting */
96#define SSLP_SSL0P 0x01 /* SSL0 Signal Polarity Setting */
97
98/* SPPCR - Pin Control Register */
99#define SPPCR_MOIFE 0x20 /* MOSI Idle Value Fixing Enable */
100#define SPPCR_MOIFV 0x10 /* MOSI Idle Fixed Value */
0b2182dd 101#define SPPCR_SPOM 0x04
6ab4865b
GU
102#define SPPCR_SPLP2 0x02 /* Loopback Mode 2 (non-inverting) */
103#define SPPCR_SPLP 0x01 /* Loopback Mode (inverting) */
104
fbe5072b
GU
105#define SPPCR_IO3FV 0x04 /* Single-/Dual-SPI Mode IO3 Output Fixed Value */
106#define SPPCR_IO2FV 0x04 /* Single-/Dual-SPI Mode IO2 Output Fixed Value */
107
6ab4865b
GU
108/* SPSR - Status Register */
109#define SPSR_SPRF 0x80 /* Receive Buffer Full Flag */
110#define SPSR_TEND 0x40 /* Transmit End */
111#define SPSR_SPTEF 0x20 /* Transmit Buffer Empty Flag */
112#define SPSR_PERF 0x08 /* Parity Error Flag */
113#define SPSR_MODF 0x04 /* Mode Fault Error Flag */
114#define SPSR_IDLNF 0x02 /* RSPI Idle Flag */
862d357f 115#define SPSR_OVRF 0x01 /* Overrun Error Flag (RSPI only) */
6ab4865b
GU
116
117/* SPSCR - Sequence Control Register */
118#define SPSCR_SPSLN_MASK 0x07 /* Sequence Length Specification */
119
120/* SPSSR - Sequence Status Register */
121#define SPSSR_SPECM_MASK 0x70 /* Command Error Mask */
122#define SPSSR_SPCP_MASK 0x07 /* Command Pointer Mask */
123
124/* SPDCR - Data Control Register */
125#define SPDCR_TXDMY 0x80 /* Dummy Data Transmission Enable */
126#define SPDCR_SPLW1 0x40 /* Access Width Specification (RZ) */
127#define SPDCR_SPLW0 0x20 /* Access Width Specification (RZ) */
128#define SPDCR_SPLLWORD (SPDCR_SPLW1 | SPDCR_SPLW0)
129#define SPDCR_SPLWORD SPDCR_SPLW1
130#define SPDCR_SPLBYTE SPDCR_SPLW0
131#define SPDCR_SPLW 0x20 /* Access Width Specification (SH) */
862d357f 132#define SPDCR_SPRDTD 0x10 /* Receive Transmit Data Select (SH) */
0b2182dd
SY
133#define SPDCR_SLSEL1 0x08
134#define SPDCR_SLSEL0 0x04
862d357f 135#define SPDCR_SLSEL_MASK 0x0c /* SSL1 Output Select (SH) */
0b2182dd
SY
136#define SPDCR_SPFC1 0x02
137#define SPDCR_SPFC0 0x01
862d357f 138#define SPDCR_SPFC_MASK 0x03 /* Frame Count Setting (1-4) (SH) */
0b2182dd 139
6ab4865b
GU
140/* SPCKD - Clock Delay Register */
141#define SPCKD_SCKDL_MASK 0x07 /* Clock Delay Setting (1-8) */
0b2182dd 142
6ab4865b
GU
143/* SSLND - Slave Select Negation Delay Register */
144#define SSLND_SLNDL_MASK 0x07 /* SSL Negation Delay Setting (1-8) */
0b2182dd 145
6ab4865b
GU
146/* SPND - Next-Access Delay Register */
147#define SPND_SPNDL_MASK 0x07 /* Next-Access Delay Setting (1-8) */
0b2182dd 148
6ab4865b
GU
149/* SPCR2 - Control Register 2 */
150#define SPCR2_PTE 0x08 /* Parity Self-Test Enable */
151#define SPCR2_SPIE 0x04 /* Idle Interrupt Enable */
152#define SPCR2_SPOE 0x02 /* Odd Parity Enable (vs. Even) */
153#define SPCR2_SPPE 0x01 /* Parity Enable */
0b2182dd 154
6ab4865b
GU
155/* SPCMDn - Command Registers */
156#define SPCMD_SCKDEN 0x8000 /* Clock Delay Setting Enable */
157#define SPCMD_SLNDEN 0x4000 /* SSL Negation Delay Setting Enable */
158#define SPCMD_SPNDEN 0x2000 /* Next-Access Delay Enable */
159#define SPCMD_LSBF 0x1000 /* LSB First */
160#define SPCMD_SPB_MASK 0x0f00 /* Data Length Setting */
0b2182dd 161#define SPCMD_SPB_8_TO_16(bit) (((bit - 1) << 8) & SPCMD_SPB_MASK)
880c6d11 162#define SPCMD_SPB_8BIT 0x0000 /* QSPI only */
5ce0ba88 163#define SPCMD_SPB_16BIT 0x0100
0b2182dd
SY
164#define SPCMD_SPB_20BIT 0x0000
165#define SPCMD_SPB_24BIT 0x0100
166#define SPCMD_SPB_32BIT 0x0200
6ab4865b 167#define SPCMD_SSLKP 0x0080 /* SSL Signal Level Keeping */
fbe5072b
GU
168#define SPCMD_SPIMOD_MASK 0x0060 /* SPI Operating Mode (QSPI only) */
169#define SPCMD_SPIMOD1 0x0040
170#define SPCMD_SPIMOD0 0x0020
171#define SPCMD_SPIMOD_SINGLE 0
172#define SPCMD_SPIMOD_DUAL SPCMD_SPIMOD0
173#define SPCMD_SPIMOD_QUAD SPCMD_SPIMOD1
174#define SPCMD_SPRW 0x0010 /* SPI Read/Write Access (Dual/Quad) */
6ab4865b
GU
175#define SPCMD_SSLA_MASK 0x0030 /* SSL Assert Signal Setting (RSPI) */
176#define SPCMD_BRDV_MASK 0x000c /* Bit Rate Division Setting */
177#define SPCMD_CPOL 0x0002 /* Clock Polarity Setting */
178#define SPCMD_CPHA 0x0001 /* Clock Phase Setting */
179
180/* SPBFCR - Buffer Control Register */
862d357f
GU
181#define SPBFCR_TXRST 0x80 /* Transmit Buffer Data Reset */
182#define SPBFCR_RXRST 0x40 /* Receive Buffer Data Reset */
6ab4865b
GU
183#define SPBFCR_TXTRG_MASK 0x30 /* Transmit Buffer Data Triggering Number */
184#define SPBFCR_RXTRG_MASK 0x07 /* Receive Buffer Data Triggering Number */
5ce0ba88 185
0b2182dd
SY
186struct rspi_data {
187 void __iomem *addr;
188 u32 max_speed_hz;
189 struct spi_master *master;
0b2182dd 190 wait_queue_head_t wait;
0b2182dd 191 struct clk *clk;
348e5153 192 u16 spcmd;
06a7a3cf
GU
193 u8 spsr;
194 u8 sppcr;
93722206 195 int rx_irq, tx_irq;
5ce0ba88 196 const struct spi_ops *ops;
a3633fe7
SY
197
198 /* for dmaengine */
a3633fe7
SY
199 struct dma_chan *chan_tx;
200 struct dma_chan *chan_rx;
a3633fe7 201
a3633fe7 202 unsigned dma_callbacked:1;
74da7686 203 unsigned byte_access:1;
0b2182dd
SY
204};
205
baf588f4 206static void rspi_write8(const struct rspi_data *rspi, u8 data, u16 offset)
0b2182dd
SY
207{
208 iowrite8(data, rspi->addr + offset);
209}
210
baf588f4 211static void rspi_write16(const struct rspi_data *rspi, u16 data, u16 offset)
0b2182dd
SY
212{
213 iowrite16(data, rspi->addr + offset);
214}
215
baf588f4 216static void rspi_write32(const struct rspi_data *rspi, u32 data, u16 offset)
5ce0ba88
HCM
217{
218 iowrite32(data, rspi->addr + offset);
219}
220
baf588f4 221static u8 rspi_read8(const struct rspi_data *rspi, u16 offset)
0b2182dd
SY
222{
223 return ioread8(rspi->addr + offset);
224}
225
baf588f4 226static u16 rspi_read16(const struct rspi_data *rspi, u16 offset)
0b2182dd
SY
227{
228 return ioread16(rspi->addr + offset);
229}
230
74da7686
GU
231static void rspi_write_data(const struct rspi_data *rspi, u16 data)
232{
233 if (rspi->byte_access)
234 rspi_write8(rspi, data, RSPI_SPDR);
235 else /* 16 bit */
236 rspi_write16(rspi, data, RSPI_SPDR);
237}
238
239static u16 rspi_read_data(const struct rspi_data *rspi)
240{
241 if (rspi->byte_access)
242 return rspi_read8(rspi, RSPI_SPDR);
243 else /* 16 bit */
244 return rspi_read16(rspi, RSPI_SPDR);
245}
246
5ce0ba88
HCM
247/* optional functions */
248struct spi_ops {
74da7686 249 int (*set_config_register)(struct rspi_data *rspi, int access_size);
eb557f75
GU
250 int (*transfer_one)(struct spi_master *master, struct spi_device *spi,
251 struct spi_transfer *xfer);
880c6d11 252 u16 mode_bits;
b42e0359 253 u16 flags;
5ce0ba88
HCM
254};
255
256/*
862d357f 257 * functions for RSPI on legacy SH
5ce0ba88 258 */
74da7686 259static int rspi_set_config_register(struct rspi_data *rspi, int access_size)
0b2182dd 260{
5ce0ba88
HCM
261 int spbr;
262
06a7a3cf
GU
263 /* Sets output mode, MOSI signal, and (optionally) loopback */
264 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
0b2182dd 265
5ce0ba88 266 /* Sets transfer bit rate */
3beb61db
GU
267 spbr = DIV_ROUND_UP(clk_get_rate(rspi->clk),
268 2 * rspi->max_speed_hz) - 1;
5ce0ba88
HCM
269 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
270
74da7686
GU
271 /* Disable dummy transmission, set 16-bit word access, 1 frame */
272 rspi_write8(rspi, 0, RSPI_SPDCR);
273 rspi->byte_access = 0;
0b2182dd 274
5ce0ba88
HCM
275 /* Sets RSPCK, SSL, next-access delay value */
276 rspi_write8(rspi, 0x00, RSPI_SPCKD);
277 rspi_write8(rspi, 0x00, RSPI_SSLND);
278 rspi_write8(rspi, 0x00, RSPI_SPND);
279
280 /* Sets parity, interrupt mask */
281 rspi_write8(rspi, 0x00, RSPI_SPCR2);
282
283 /* Sets SPCMD */
880c6d11
GU
284 rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size);
285 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
5ce0ba88
HCM
286
287 /* Sets RSPI mode */
288 rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
289
290 return 0;
0b2182dd
SY
291}
292
862d357f
GU
293/*
294 * functions for RSPI on RZ
295 */
296static int rspi_rz_set_config_register(struct rspi_data *rspi, int access_size)
297{
298 int spbr;
299
06a7a3cf
GU
300 /* Sets output mode, MOSI signal, and (optionally) loopback */
301 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
862d357f
GU
302
303 /* Sets transfer bit rate */
3beb61db
GU
304 spbr = DIV_ROUND_UP(clk_get_rate(rspi->clk),
305 2 * rspi->max_speed_hz) - 1;
862d357f
GU
306 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
307
308 /* Disable dummy transmission, set byte access */
309 rspi_write8(rspi, SPDCR_SPLBYTE, RSPI_SPDCR);
310 rspi->byte_access = 1;
311
312 /* Sets RSPCK, SSL, next-access delay value */
313 rspi_write8(rspi, 0x00, RSPI_SPCKD);
314 rspi_write8(rspi, 0x00, RSPI_SSLND);
315 rspi_write8(rspi, 0x00, RSPI_SPND);
316
317 /* Sets SPCMD */
318 rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size);
319 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
320
321 /* Sets RSPI mode */
322 rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
323
324 return 0;
325}
326
5ce0ba88
HCM
327/*
328 * functions for QSPI
329 */
74da7686 330static int qspi_set_config_register(struct rspi_data *rspi, int access_size)
5ce0ba88 331{
5ce0ba88
HCM
332 int spbr;
333
06a7a3cf
GU
334 /* Sets output mode, MOSI signal, and (optionally) loopback */
335 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
5ce0ba88
HCM
336
337 /* Sets transfer bit rate */
3beb61db 338 spbr = DIV_ROUND_UP(clk_get_rate(rspi->clk), 2 * rspi->max_speed_hz);
5ce0ba88
HCM
339 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
340
74da7686
GU
341 /* Disable dummy transmission, set byte access */
342 rspi_write8(rspi, 0, RSPI_SPDCR);
343 rspi->byte_access = 1;
5ce0ba88
HCM
344
345 /* Sets RSPCK, SSL, next-access delay value */
346 rspi_write8(rspi, 0x00, RSPI_SPCKD);
347 rspi_write8(rspi, 0x00, RSPI_SSLND);
348 rspi_write8(rspi, 0x00, RSPI_SPND);
349
350 /* Data Length Setting */
351 if (access_size == 8)
880c6d11 352 rspi->spcmd |= SPCMD_SPB_8BIT;
5ce0ba88 353 else if (access_size == 16)
880c6d11 354 rspi->spcmd |= SPCMD_SPB_16BIT;
8e1c8096 355 else
880c6d11 356 rspi->spcmd |= SPCMD_SPB_32BIT;
5ce0ba88 357
880c6d11 358 rspi->spcmd |= SPCMD_SCKDEN | SPCMD_SLNDEN | SPCMD_SPNDEN;
5ce0ba88
HCM
359
360 /* Resets transfer data length */
361 rspi_write32(rspi, 0, QSPI_SPBMUL0);
362
363 /* Resets transmit and receive buffer */
364 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
365 /* Sets buffer to allow normal operation */
366 rspi_write8(rspi, 0x00, QSPI_SPBFCR);
367
368 /* Sets SPCMD */
880c6d11 369 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
5ce0ba88 370
880c6d11 371 /* Enables SPI function in master mode */
5ce0ba88
HCM
372 rspi_write8(rspi, SPCR_SPE | SPCR_MSTR, RSPI_SPCR);
373
374 return 0;
375}
376
377#define set_config_register(spi, n) spi->ops->set_config_register(spi, n)
378
baf588f4 379static void rspi_enable_irq(const struct rspi_data *rspi, u8 enable)
0b2182dd
SY
380{
381 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | enable, RSPI_SPCR);
382}
383
baf588f4 384static void rspi_disable_irq(const struct rspi_data *rspi, u8 disable)
0b2182dd
SY
385{
386 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~disable, RSPI_SPCR);
387}
388
389static int rspi_wait_for_interrupt(struct rspi_data *rspi, u8 wait_mask,
390 u8 enable_bit)
391{
392 int ret;
393
394 rspi->spsr = rspi_read8(rspi, RSPI_SPSR);
5dd1ad23
GU
395 if (rspi->spsr & wait_mask)
396 return 0;
397
0b2182dd
SY
398 rspi_enable_irq(rspi, enable_bit);
399 ret = wait_event_timeout(rspi->wait, rspi->spsr & wait_mask, HZ);
400 if (ret == 0 && !(rspi->spsr & wait_mask))
401 return -ETIMEDOUT;
402
403 return 0;
404}
405
5f684c34
GU
406static inline int rspi_wait_for_tx_empty(struct rspi_data *rspi)
407{
408 return rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE);
409}
410
411static inline int rspi_wait_for_rx_full(struct rspi_data *rspi)
412{
413 return rspi_wait_for_interrupt(rspi, SPSR_SPRF, SPCR_SPRIE);
414}
415
35301c99
GU
416static int rspi_data_out(struct rspi_data *rspi, u8 data)
417{
5f684c34
GU
418 int error = rspi_wait_for_tx_empty(rspi);
419 if (error < 0) {
35301c99 420 dev_err(&rspi->master->dev, "transmit timeout\n");
5f684c34 421 return error;
35301c99
GU
422 }
423 rspi_write_data(rspi, data);
424 return 0;
425}
426
427static int rspi_data_in(struct rspi_data *rspi)
428{
5f684c34 429 int error;
35301c99
GU
430 u8 data;
431
5f684c34
GU
432 error = rspi_wait_for_rx_full(rspi);
433 if (error < 0) {
35301c99 434 dev_err(&rspi->master->dev, "receive timeout\n");
5f684c34 435 return error;
35301c99
GU
436 }
437 data = rspi_read_data(rspi);
438 return data;
439}
440
6837b8e9
GU
441static int rspi_pio_transfer(struct rspi_data *rspi, const u8 *tx, u8 *rx,
442 unsigned int n)
35301c99 443{
6837b8e9
GU
444 while (n-- > 0) {
445 if (tx) {
446 int ret = rspi_data_out(rspi, *tx++);
447 if (ret < 0)
448 return ret;
449 }
450 if (rx) {
451 int ret = rspi_data_in(rspi);
452 if (ret < 0)
453 return ret;
454 *rx++ = ret;
455 }
456 }
35301c99 457
6837b8e9 458 return 0;
35301c99
GU
459}
460
a3633fe7
SY
461static void rspi_dma_complete(void *arg)
462{
463 struct rspi_data *rspi = arg;
464
465 rspi->dma_callbacked = 1;
466 wake_up_interruptible(&rspi->wait);
467}
468
c132f094
GU
469static int rspi_dma_map_sg(struct scatterlist *sg, const void *buf,
470 unsigned len, struct dma_chan *chan,
a3633fe7
SY
471 enum dma_transfer_direction dir)
472{
473 sg_init_table(sg, 1);
474 sg_set_buf(sg, buf, len);
475 sg_dma_len(sg) = len;
476 return dma_map_sg(chan->device->dev, sg, 1, dir);
477}
478
479static void rspi_dma_unmap_sg(struct scatterlist *sg, struct dma_chan *chan,
480 enum dma_transfer_direction dir)
481{
482 dma_unmap_sg(chan->device->dev, sg, 1, dir);
483}
484
a3633fe7
SY
485static int rspi_send_dma(struct rspi_data *rspi, struct spi_transfer *t)
486{
487 struct scatterlist sg;
9c5de2c1 488 const void *buf = t->tx_buf;
a3633fe7 489 struct dma_async_tx_descriptor *desc;
9c5de2c1 490 unsigned int len = t->len;
a3633fe7
SY
491 int ret = 0;
492
9c5de2c1
GU
493 if (!rspi_dma_map_sg(&sg, buf, len, rspi->chan_tx, DMA_TO_DEVICE))
494 return -EFAULT;
a3633fe7 495
a3633fe7
SY
496 desc = dmaengine_prep_slave_sg(rspi->chan_tx, &sg, 1, DMA_TO_DEVICE,
497 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
498 if (!desc) {
499 ret = -EIO;
500 goto end;
501 }
502
503 /*
504 * DMAC needs SPTIE, but if SPTIE is set, this IRQ routine will be
505 * called. So, this driver disables the IRQ while DMA transfer.
506 */
93722206 507 disable_irq(rspi->tx_irq);
a3633fe7
SY
508
509 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | SPCR_TXMD, RSPI_SPCR);
510 rspi_enable_irq(rspi, SPCR_SPTIE);
511 rspi->dma_callbacked = 0;
512
513 desc->callback = rspi_dma_complete;
514 desc->callback_param = rspi;
515 dmaengine_submit(desc);
516 dma_async_issue_pending(rspi->chan_tx);
517
518 ret = wait_event_interruptible_timeout(rspi->wait,
519 rspi->dma_callbacked, HZ);
520 if (ret > 0 && rspi->dma_callbacked)
521 ret = 0;
522 else if (!ret)
523 ret = -ETIMEDOUT;
524 rspi_disable_irq(rspi, SPCR_SPTIE);
525
93722206 526 enable_irq(rspi->tx_irq);
a3633fe7
SY
527
528end:
529 rspi_dma_unmap_sg(&sg, rspi->chan_tx, DMA_TO_DEVICE);
a3633fe7
SY
530 return ret;
531}
532
baf588f4 533static void rspi_receive_init(const struct rspi_data *rspi)
0b2182dd 534{
97b95c11 535 u8 spsr;
0b2182dd
SY
536
537 spsr = rspi_read8(rspi, RSPI_SPSR);
538 if (spsr & SPSR_SPRF)
74da7686 539 rspi_read_data(rspi); /* dummy read */
0b2182dd
SY
540 if (spsr & SPSR_OVRF)
541 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPSR) & ~SPSR_OVRF,
df900e67 542 RSPI_SPSR);
a3633fe7
SY
543}
544
862d357f
GU
545static void rspi_rz_receive_init(const struct rspi_data *rspi)
546{
547 rspi_receive_init(rspi);
548 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, RSPI_SPBFCR);
549 rspi_write8(rspi, 0, RSPI_SPBFCR);
550}
551
baf588f4 552static void qspi_receive_init(const struct rspi_data *rspi)
cb52c673 553{
97b95c11 554 u8 spsr;
cb52c673
HCM
555
556 spsr = rspi_read8(rspi, RSPI_SPSR);
557 if (spsr & SPSR_SPRF)
74da7686 558 rspi_read_data(rspi); /* dummy read */
cb52c673 559 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
340a15e6 560 rspi_write8(rspi, 0, QSPI_SPBFCR);
cb52c673
HCM
561}
562
b42e0359 563static int rspi_send_receive_dma(struct rspi_data *rspi, struct spi_transfer *t)
a3633fe7 564{
b42e0359
GU
565 struct scatterlist sg_rx, sg_tx;
566 const void *tx_buf = t->tx_buf;
567 void *rx_buf = t->rx_buf;
568 struct dma_async_tx_descriptor *desc_tx, *desc_rx;
9c5de2c1 569 unsigned int len = t->len;
a3633fe7
SY
570 int ret = 0;
571
b42e0359
GU
572 /* prepare transmit transfer */
573 if (!rspi_dma_map_sg(&sg_tx, tx_buf, len, rspi->chan_tx,
574 DMA_TO_DEVICE))
575 return -EFAULT;
576
577 desc_tx = dmaengine_prep_slave_sg(rspi->chan_tx, &sg_tx, 1,
a3633fe7 578 DMA_TO_DEVICE, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
b42e0359 579 if (!desc_tx) {
a3633fe7 580 ret = -EIO;
b42e0359 581 goto end_tx_mapped;
a3633fe7
SY
582 }
583
584 /* prepare receive transfer */
b42e0359 585 if (!rspi_dma_map_sg(&sg_rx, rx_buf, len, rspi->chan_rx,
a3633fe7
SY
586 DMA_FROM_DEVICE)) {
587 ret = -EFAULT;
b42e0359 588 goto end_tx_mapped;
a3633fe7
SY
589
590 }
b42e0359
GU
591 desc_rx = dmaengine_prep_slave_sg(rspi->chan_rx, &sg_rx, 1,
592 DMA_FROM_DEVICE,
593 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
594 if (!desc_rx) {
a3633fe7
SY
595 ret = -EIO;
596 goto end;
597 }
598
599 rspi_receive_init(rspi);
600
601 /*
602 * DMAC needs SPTIE, but if SPTIE is set, this IRQ routine will be
603 * called. So, this driver disables the IRQ while DMA transfer.
604 */
93722206
GU
605 disable_irq(rspi->tx_irq);
606 if (rspi->rx_irq != rspi->tx_irq)
607 disable_irq(rspi->rx_irq);
a3633fe7
SY
608
609 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~SPCR_TXMD, RSPI_SPCR);
610 rspi_enable_irq(rspi, SPCR_SPTIE | SPCR_SPRIE);
611 rspi->dma_callbacked = 0;
612
b42e0359
GU
613 desc_rx->callback = rspi_dma_complete;
614 desc_rx->callback_param = rspi;
615 dmaengine_submit(desc_rx);
a3633fe7
SY
616 dma_async_issue_pending(rspi->chan_rx);
617
b42e0359
GU
618 desc_tx->callback = NULL; /* No callback */
619 dmaengine_submit(desc_tx);
a3633fe7
SY
620 dma_async_issue_pending(rspi->chan_tx);
621
622 ret = wait_event_interruptible_timeout(rspi->wait,
623 rspi->dma_callbacked, HZ);
624 if (ret > 0 && rspi->dma_callbacked)
625 ret = 0;
626 else if (!ret)
627 ret = -ETIMEDOUT;
628 rspi_disable_irq(rspi, SPCR_SPTIE | SPCR_SPRIE);
629
93722206
GU
630 enable_irq(rspi->tx_irq);
631 if (rspi->rx_irq != rspi->tx_irq)
632 enable_irq(rspi->rx_irq);
a3633fe7
SY
633
634end:
b42e0359
GU
635 rspi_dma_unmap_sg(&sg_rx, rspi->chan_rx, DMA_FROM_DEVICE);
636end_tx_mapped:
637 rspi_dma_unmap_sg(&sg_tx, rspi->chan_tx, DMA_TO_DEVICE);
a3633fe7
SY
638 return ret;
639}
640
baf588f4 641static int rspi_is_dma(const struct rspi_data *rspi, struct spi_transfer *t)
a3633fe7 642{
a3633fe7 643 /* If the module receives data by DMAC, it also needs TX DMAC */
b42e0359
GU
644 if (t->rx_buf)
645 return rspi->chan_tx && rspi->chan_rx;
646
647 if (rspi->chan_tx)
a3633fe7
SY
648 return 1;
649
650 return 0;
651}
652
8449fd76
GU
653static int rspi_transfer_out_in(struct rspi_data *rspi,
654 struct spi_transfer *xfer)
655{
b42e0359 656 u8 spcr;
6837b8e9 657 int ret;
8449fd76 658
8449fd76 659 spcr = rspi_read8(rspi, RSPI_SPCR);
6837b8e9 660 if (xfer->rx_buf) {
32c64261 661 rspi_receive_init(rspi);
8449fd76 662 spcr &= ~SPCR_TXMD;
32c64261 663 } else {
8449fd76 664 spcr |= SPCR_TXMD;
32c64261 665 }
8449fd76
GU
666 rspi_write8(rspi, spcr, RSPI_SPCR);
667
6837b8e9
GU
668 ret = rspi_pio_transfer(rspi, xfer->tx_buf, xfer->rx_buf, xfer->len);
669 if (ret < 0)
670 return ret;
8449fd76
GU
671
672 /* Wait for the last transmission */
5f684c34 673 rspi_wait_for_tx_empty(rspi);
8449fd76
GU
674
675 return 0;
676}
677
79d23495
GU
678static int rspi_transfer_one(struct spi_master *master, struct spi_device *spi,
679 struct spi_transfer *xfer)
0b2182dd 680{
79d23495 681 struct rspi_data *rspi = spi_master_get_devdata(master);
8449fd76
GU
682
683 if (!rspi_is_dma(rspi, xfer))
684 return rspi_transfer_out_in(rspi, xfer);
0b2182dd 685
8449fd76 686 if (xfer->rx_buf)
b42e0359
GU
687 return rspi_send_receive_dma(rspi, xfer);
688 else
689 return rspi_send_dma(rspi, xfer);
eb557f75
GU
690}
691
862d357f
GU
692static int rspi_rz_transfer_out_in(struct rspi_data *rspi,
693 struct spi_transfer *xfer)
694{
6837b8e9 695 int ret;
862d357f
GU
696
697 rspi_rz_receive_init(rspi);
698
6837b8e9
GU
699 ret = rspi_pio_transfer(rspi, xfer->tx_buf, xfer->rx_buf, xfer->len);
700 if (ret < 0)
701 return ret;
862d357f
GU
702
703 /* Wait for the last transmission */
5f684c34 704 rspi_wait_for_tx_empty(rspi);
862d357f
GU
705
706 return 0;
707}
708
709static int rspi_rz_transfer_one(struct spi_master *master,
710 struct spi_device *spi,
711 struct spi_transfer *xfer)
712{
713 struct rspi_data *rspi = spi_master_get_devdata(master);
714
715 return rspi_rz_transfer_out_in(rspi, xfer);
716}
717
340a15e6
GU
718static int qspi_transfer_out_in(struct rspi_data *rspi,
719 struct spi_transfer *xfer)
eb557f75 720{
6837b8e9 721 int ret;
eb557f75 722
340a15e6
GU
723 qspi_receive_init(rspi);
724
6837b8e9
GU
725 ret = rspi_pio_transfer(rspi, xfer->tx_buf, xfer->rx_buf, xfer->len);
726 if (ret < 0)
727 return ret;
340a15e6
GU
728
729 /* Wait for the last transmission */
5f684c34 730 rspi_wait_for_tx_empty(rspi);
340a15e6
GU
731
732 return 0;
733}
734
880c6d11
GU
735static int qspi_transfer_out(struct rspi_data *rspi, struct spi_transfer *xfer)
736{
880c6d11
GU
737 int ret;
738
6837b8e9
GU
739 ret = rspi_pio_transfer(rspi, xfer->tx_buf, NULL, xfer->len);
740 if (ret < 0)
741 return ret;
880c6d11
GU
742
743 /* Wait for the last transmission */
5f684c34 744 rspi_wait_for_tx_empty(rspi);
880c6d11
GU
745
746 return 0;
747}
748
749static int qspi_transfer_in(struct rspi_data *rspi, struct spi_transfer *xfer)
750{
6837b8e9 751 return rspi_pio_transfer(rspi, NULL, xfer->rx_buf, xfer->len);
880c6d11
GU
752}
753
340a15e6
GU
754static int qspi_transfer_one(struct spi_master *master, struct spi_device *spi,
755 struct spi_transfer *xfer)
756{
757 struct rspi_data *rspi = spi_master_get_devdata(master);
758
ba824d49
GU
759 if (spi->mode & SPI_LOOP) {
760 return qspi_transfer_out_in(rspi, xfer);
b42e0359 761 } else if (xfer->tx_nbits > SPI_NBITS_SINGLE) {
880c6d11
GU
762 /* Quad or Dual SPI Write */
763 return qspi_transfer_out(rspi, xfer);
b42e0359 764 } else if (xfer->rx_nbits > SPI_NBITS_SINGLE) {
880c6d11
GU
765 /* Quad or Dual SPI Read */
766 return qspi_transfer_in(rspi, xfer);
767 } else {
768 /* Single SPI Transfer */
769 return qspi_transfer_out_in(rspi, xfer);
770 }
0b2182dd
SY
771}
772
773static int rspi_setup(struct spi_device *spi)
774{
775 struct rspi_data *rspi = spi_master_get_devdata(spi->master);
776
0b2182dd
SY
777 rspi->max_speed_hz = spi->max_speed_hz;
778
348e5153
GU
779 rspi->spcmd = SPCMD_SSLKP;
780 if (spi->mode & SPI_CPOL)
781 rspi->spcmd |= SPCMD_CPOL;
782 if (spi->mode & SPI_CPHA)
783 rspi->spcmd |= SPCMD_CPHA;
784
06a7a3cf
GU
785 /* CMOS output mode and MOSI signal from previous transfer */
786 rspi->sppcr = 0;
787 if (spi->mode & SPI_LOOP)
788 rspi->sppcr |= SPPCR_SPLP;
789
5ce0ba88 790 set_config_register(rspi, 8);
0b2182dd
SY
791
792 return 0;
793}
794
880c6d11
GU
795static u16 qspi_transfer_mode(const struct spi_transfer *xfer)
796{
797 if (xfer->tx_buf)
798 switch (xfer->tx_nbits) {
799 case SPI_NBITS_QUAD:
800 return SPCMD_SPIMOD_QUAD;
801 case SPI_NBITS_DUAL:
802 return SPCMD_SPIMOD_DUAL;
803 default:
804 return 0;
805 }
806 if (xfer->rx_buf)
807 switch (xfer->rx_nbits) {
808 case SPI_NBITS_QUAD:
809 return SPCMD_SPIMOD_QUAD | SPCMD_SPRW;
810 case SPI_NBITS_DUAL:
811 return SPCMD_SPIMOD_DUAL | SPCMD_SPRW;
812 default:
813 return 0;
814 }
815
816 return 0;
817}
818
819static int qspi_setup_sequencer(struct rspi_data *rspi,
820 const struct spi_message *msg)
821{
822 const struct spi_transfer *xfer;
823 unsigned int i = 0, len = 0;
824 u16 current_mode = 0xffff, mode;
825
826 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
827 mode = qspi_transfer_mode(xfer);
828 if (mode == current_mode) {
829 len += xfer->len;
830 continue;
831 }
832
833 /* Transfer mode change */
834 if (i) {
835 /* Set transfer data length of previous transfer */
836 rspi_write32(rspi, len, QSPI_SPBMUL(i - 1));
837 }
838
839 if (i >= QSPI_NUM_SPCMD) {
840 dev_err(&msg->spi->dev,
841 "Too many different transfer modes");
842 return -EINVAL;
843 }
844
845 /* Program transfer mode for this transfer */
846 rspi_write16(rspi, rspi->spcmd | mode, RSPI_SPCMD(i));
847 current_mode = mode;
848 len = xfer->len;
849 i++;
850 }
851 if (i) {
852 /* Set final transfer data length and sequence length */
853 rspi_write32(rspi, len, QSPI_SPBMUL(i - 1));
854 rspi_write8(rspi, i - 1, RSPI_SPSCR);
855 }
856
857 return 0;
858}
859
79d23495 860static int rspi_prepare_message(struct spi_master *master,
880c6d11 861 struct spi_message *msg)
79d23495
GU
862{
863 struct rspi_data *rspi = spi_master_get_devdata(master);
880c6d11 864 int ret;
0b2182dd 865
880c6d11
GU
866 if (msg->spi->mode &
867 (SPI_TX_DUAL | SPI_TX_QUAD | SPI_RX_DUAL | SPI_RX_QUAD)) {
868 /* Setup sequencer for messages with multiple transfer modes */
869 ret = qspi_setup_sequencer(rspi, msg);
870 if (ret < 0)
871 return ret;
872 }
873
874 /* Enable SPI function in master mode */
79d23495 875 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | SPCR_SPE, RSPI_SPCR);
0b2182dd
SY
876 return 0;
877}
878
79d23495 879static int rspi_unprepare_message(struct spi_master *master,
880c6d11 880 struct spi_message *msg)
0b2182dd 881{
79d23495
GU
882 struct rspi_data *rspi = spi_master_get_devdata(master);
883
880c6d11 884 /* Disable SPI function */
79d23495 885 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~SPCR_SPE, RSPI_SPCR);
880c6d11
GU
886
887 /* Reset sequencer for Single SPI Transfers */
888 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
889 rspi_write8(rspi, 0, RSPI_SPSCR);
79d23495 890 return 0;
0b2182dd
SY
891}
892
93722206 893static irqreturn_t rspi_irq_mux(int irq, void *_sr)
0b2182dd 894{
c132f094 895 struct rspi_data *rspi = _sr;
97b95c11 896 u8 spsr;
0b2182dd 897 irqreturn_t ret = IRQ_NONE;
97b95c11 898 u8 disable_irq = 0;
0b2182dd
SY
899
900 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
901 if (spsr & SPSR_SPRF)
902 disable_irq |= SPCR_SPRIE;
903 if (spsr & SPSR_SPTEF)
904 disable_irq |= SPCR_SPTIE;
905
906 if (disable_irq) {
907 ret = IRQ_HANDLED;
908 rspi_disable_irq(rspi, disable_irq);
909 wake_up(&rspi->wait);
910 }
911
912 return ret;
913}
914
93722206
GU
915static irqreturn_t rspi_irq_rx(int irq, void *_sr)
916{
917 struct rspi_data *rspi = _sr;
918 u8 spsr;
919
920 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
921 if (spsr & SPSR_SPRF) {
922 rspi_disable_irq(rspi, SPCR_SPRIE);
923 wake_up(&rspi->wait);
924 return IRQ_HANDLED;
925 }
926
927 return 0;
928}
929
930static irqreturn_t rspi_irq_tx(int irq, void *_sr)
931{
932 struct rspi_data *rspi = _sr;
933 u8 spsr;
934
935 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
936 if (spsr & SPSR_SPTEF) {
937 rspi_disable_irq(rspi, SPCR_SPTIE);
938 wake_up(&rspi->wait);
939 return IRQ_HANDLED;
940 }
941
942 return 0;
943}
944
fd4a319b 945static int rspi_request_dma(struct rspi_data *rspi,
0243c536 946 struct platform_device *pdev)
a3633fe7 947{
baf588f4 948 const struct rspi_plat_data *rspi_pd = dev_get_platdata(&pdev->dev);
e2b05099 949 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
a3633fe7 950 dma_cap_mask_t mask;
0243c536
SY
951 struct dma_slave_config cfg;
952 int ret;
a3633fe7 953
e2b05099 954 if (!res || !rspi_pd)
0243c536 955 return 0; /* The driver assumes no error. */
a3633fe7 956
a3633fe7
SY
957 /* If the module receives data by DMAC, it also needs TX DMAC */
958 if (rspi_pd->dma_rx_id && rspi_pd->dma_tx_id) {
959 dma_cap_zero(mask);
960 dma_cap_set(DMA_SLAVE, mask);
0243c536
SY
961 rspi->chan_rx = dma_request_channel(mask, shdma_chan_filter,
962 (void *)rspi_pd->dma_rx_id);
963 if (rspi->chan_rx) {
964 cfg.slave_id = rspi_pd->dma_rx_id;
965 cfg.direction = DMA_DEV_TO_MEM;
e2b05099
GL
966 cfg.dst_addr = 0;
967 cfg.src_addr = res->start + RSPI_SPDR;
0243c536
SY
968 ret = dmaengine_slave_config(rspi->chan_rx, &cfg);
969 if (!ret)
970 dev_info(&pdev->dev, "Use DMA when rx.\n");
971 else
972 return ret;
973 }
a3633fe7
SY
974 }
975 if (rspi_pd->dma_tx_id) {
976 dma_cap_zero(mask);
977 dma_cap_set(DMA_SLAVE, mask);
0243c536
SY
978 rspi->chan_tx = dma_request_channel(mask, shdma_chan_filter,
979 (void *)rspi_pd->dma_tx_id);
980 if (rspi->chan_tx) {
981 cfg.slave_id = rspi_pd->dma_tx_id;
982 cfg.direction = DMA_MEM_TO_DEV;
e2b05099
GL
983 cfg.dst_addr = res->start + RSPI_SPDR;
984 cfg.src_addr = 0;
0243c536
SY
985 ret = dmaengine_slave_config(rspi->chan_tx, &cfg);
986 if (!ret)
987 dev_info(&pdev->dev, "Use DMA when tx\n");
988 else
989 return ret;
990 }
a3633fe7 991 }
0243c536
SY
992
993 return 0;
a3633fe7
SY
994}
995
fd4a319b 996static void rspi_release_dma(struct rspi_data *rspi)
a3633fe7
SY
997{
998 if (rspi->chan_tx)
999 dma_release_channel(rspi->chan_tx);
1000 if (rspi->chan_rx)
1001 dma_release_channel(rspi->chan_rx);
1002}
1003
fd4a319b 1004static int rspi_remove(struct platform_device *pdev)
0b2182dd 1005{
5ffbe2d9 1006 struct rspi_data *rspi = platform_get_drvdata(pdev);
0b2182dd 1007
a3633fe7 1008 rspi_release_dma(rspi);
490c9774 1009 pm_runtime_disable(&pdev->dev);
0b2182dd
SY
1010
1011 return 0;
1012}
1013
426ef76d 1014static const struct spi_ops rspi_ops = {
b42e0359
GU
1015 .set_config_register = rspi_set_config_register,
1016 .transfer_one = rspi_transfer_one,
1017 .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP,
1018 .flags = SPI_MASTER_MUST_TX,
426ef76d
GU
1019};
1020
1021static const struct spi_ops rspi_rz_ops = {
b42e0359
GU
1022 .set_config_register = rspi_rz_set_config_register,
1023 .transfer_one = rspi_rz_transfer_one,
1024 .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP,
1025 .flags = SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX,
426ef76d
GU
1026};
1027
1028static const struct spi_ops qspi_ops = {
b42e0359
GU
1029 .set_config_register = qspi_set_config_register,
1030 .transfer_one = qspi_transfer_one,
1031 .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP |
1032 SPI_TX_DUAL | SPI_TX_QUAD |
1033 SPI_RX_DUAL | SPI_RX_QUAD,
1034 .flags = SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX,
426ef76d
GU
1035};
1036
1037#ifdef CONFIG_OF
1038static const struct of_device_id rspi_of_match[] = {
1039 /* RSPI on legacy SH */
1040 { .compatible = "renesas,rspi", .data = &rspi_ops },
1041 /* RSPI on RZ/A1H */
1042 { .compatible = "renesas,rspi-rz", .data = &rspi_rz_ops },
1043 /* QSPI on R-Car Gen2 */
1044 { .compatible = "renesas,qspi", .data = &qspi_ops },
1045 { /* sentinel */ }
1046};
1047
1048MODULE_DEVICE_TABLE(of, rspi_of_match);
1049
1050static int rspi_parse_dt(struct device *dev, struct spi_master *master)
1051{
1052 u32 num_cs;
1053 int error;
1054
1055 /* Parse DT properties */
1056 error = of_property_read_u32(dev->of_node, "num-cs", &num_cs);
1057 if (error) {
1058 dev_err(dev, "of_property_read_u32 num-cs failed %d\n", error);
1059 return error;
1060 }
1061
1062 master->num_chipselect = num_cs;
1063 return 0;
1064}
1065#else
64b67def 1066#define rspi_of_match NULL
426ef76d
GU
1067static inline int rspi_parse_dt(struct device *dev, struct spi_master *master)
1068{
1069 return -EINVAL;
1070}
1071#endif /* CONFIG_OF */
1072
93722206
GU
1073static int rspi_request_irq(struct device *dev, unsigned int irq,
1074 irq_handler_t handler, const char *suffix,
1075 void *dev_id)
1076{
1077 const char *base = dev_name(dev);
1078 size_t len = strlen(base) + strlen(suffix) + 2;
1079 char *name = devm_kzalloc(dev, len, GFP_KERNEL);
1080 if (!name)
1081 return -ENOMEM;
1082 snprintf(name, len, "%s:%s", base, suffix);
1083 return devm_request_irq(dev, irq, handler, 0, name, dev_id);
1084}
1085
fd4a319b 1086static int rspi_probe(struct platform_device *pdev)
0b2182dd
SY
1087{
1088 struct resource *res;
1089 struct spi_master *master;
1090 struct rspi_data *rspi;
93722206 1091 int ret;
426ef76d
GU
1092 const struct of_device_id *of_id;
1093 const struct rspi_plat_data *rspi_pd;
5ce0ba88 1094 const struct spi_ops *ops;
0b2182dd 1095
0b2182dd
SY
1096 master = spi_alloc_master(&pdev->dev, sizeof(struct rspi_data));
1097 if (master == NULL) {
1098 dev_err(&pdev->dev, "spi_alloc_master error.\n");
1099 return -ENOMEM;
1100 }
1101
426ef76d
GU
1102 of_id = of_match_device(rspi_of_match, &pdev->dev);
1103 if (of_id) {
1104 ops = of_id->data;
1105 ret = rspi_parse_dt(&pdev->dev, master);
1106 if (ret)
1107 goto error1;
1108 } else {
1109 ops = (struct spi_ops *)pdev->id_entry->driver_data;
1110 rspi_pd = dev_get_platdata(&pdev->dev);
1111 if (rspi_pd && rspi_pd->num_chipselect)
1112 master->num_chipselect = rspi_pd->num_chipselect;
1113 else
1114 master->num_chipselect = 2; /* default */
1115 };
1116
1117 /* ops parameter check */
1118 if (!ops->set_config_register) {
1119 dev_err(&pdev->dev, "there is no set_config_register\n");
1120 ret = -ENODEV;
1121 goto error1;
1122 }
1123
0b2182dd 1124 rspi = spi_master_get_devdata(master);
24b5a82c 1125 platform_set_drvdata(pdev, rspi);
5ce0ba88 1126 rspi->ops = ops;
0b2182dd 1127 rspi->master = master;
5d79e9ac
LP
1128
1129 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1130 rspi->addr = devm_ioremap_resource(&pdev->dev, res);
1131 if (IS_ERR(rspi->addr)) {
1132 ret = PTR_ERR(rspi->addr);
0b2182dd
SY
1133 goto error1;
1134 }
1135
29f397b7 1136 rspi->clk = devm_clk_get(&pdev->dev, NULL);
0b2182dd
SY
1137 if (IS_ERR(rspi->clk)) {
1138 dev_err(&pdev->dev, "cannot get clock\n");
1139 ret = PTR_ERR(rspi->clk);
5d79e9ac 1140 goto error1;
0b2182dd 1141 }
17fe0d9a 1142
490c9774 1143 pm_runtime_enable(&pdev->dev);
0b2182dd 1144
0b2182dd
SY
1145 init_waitqueue_head(&rspi->wait);
1146
0b2182dd
SY
1147 master->bus_num = pdev->id;
1148 master->setup = rspi_setup;
490c9774 1149 master->auto_runtime_pm = true;
eb557f75 1150 master->transfer_one = ops->transfer_one;
79d23495
GU
1151 master->prepare_message = rspi_prepare_message;
1152 master->unprepare_message = rspi_unprepare_message;
880c6d11 1153 master->mode_bits = ops->mode_bits;
b42e0359 1154 master->flags = ops->flags;
426ef76d 1155 master->dev.of_node = pdev->dev.of_node;
0b2182dd 1156
93722206
GU
1157 ret = platform_get_irq_byname(pdev, "rx");
1158 if (ret < 0) {
1159 ret = platform_get_irq_byname(pdev, "mux");
1160 if (ret < 0)
1161 ret = platform_get_irq(pdev, 0);
1162 if (ret >= 0)
1163 rspi->rx_irq = rspi->tx_irq = ret;
1164 } else {
1165 rspi->rx_irq = ret;
1166 ret = platform_get_irq_byname(pdev, "tx");
1167 if (ret >= 0)
1168 rspi->tx_irq = ret;
1169 }
1170 if (ret < 0) {
1171 dev_err(&pdev->dev, "platform_get_irq error\n");
1172 goto error2;
1173 }
1174
1175 if (rspi->rx_irq == rspi->tx_irq) {
1176 /* Single multiplexed interrupt */
1177 ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_mux,
1178 "mux", rspi);
1179 } else {
1180 /* Multi-interrupt mode, only SPRI and SPTI are used */
1181 ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_rx,
1182 "rx", rspi);
1183 if (!ret)
1184 ret = rspi_request_irq(&pdev->dev, rspi->tx_irq,
1185 rspi_irq_tx, "tx", rspi);
1186 }
0b2182dd
SY
1187 if (ret < 0) {
1188 dev_err(&pdev->dev, "request_irq error\n");
fcb4ed74 1189 goto error2;
0b2182dd
SY
1190 }
1191
0243c536 1192 ret = rspi_request_dma(rspi, pdev);
27e105a6
GU
1193 if (ret < 0)
1194 dev_warn(&pdev->dev, "DMA not available, using PIO\n");
a3633fe7 1195
9e03d05e 1196 ret = devm_spi_register_master(&pdev->dev, master);
0b2182dd
SY
1197 if (ret < 0) {
1198 dev_err(&pdev->dev, "spi_register_master error.\n");
fcb4ed74 1199 goto error3;
0b2182dd
SY
1200 }
1201
1202 dev_info(&pdev->dev, "probed\n");
1203
1204 return 0;
1205
fcb4ed74 1206error3:
5d79e9ac 1207 rspi_release_dma(rspi);
fcb4ed74 1208error2:
490c9774 1209 pm_runtime_disable(&pdev->dev);
0b2182dd
SY
1210error1:
1211 spi_master_put(master);
1212
1213 return ret;
1214}
1215
5ce0ba88
HCM
1216static struct platform_device_id spi_driver_ids[] = {
1217 { "rspi", (kernel_ulong_t)&rspi_ops },
862d357f 1218 { "rspi-rz", (kernel_ulong_t)&rspi_rz_ops },
5ce0ba88
HCM
1219 { "qspi", (kernel_ulong_t)&qspi_ops },
1220 {},
1221};
1222
1223MODULE_DEVICE_TABLE(platform, spi_driver_ids);
1224
0b2182dd
SY
1225static struct platform_driver rspi_driver = {
1226 .probe = rspi_probe,
fd4a319b 1227 .remove = rspi_remove,
5ce0ba88 1228 .id_table = spi_driver_ids,
0b2182dd 1229 .driver = {
5ce0ba88 1230 .name = "renesas_spi",
0b2182dd 1231 .owner = THIS_MODULE,
426ef76d 1232 .of_match_table = of_match_ptr(rspi_of_match),
0b2182dd
SY
1233 },
1234};
1235module_platform_driver(rspi_driver);
1236
1237MODULE_DESCRIPTION("Renesas RSPI bus driver");
1238MODULE_LICENSE("GPL v2");
1239MODULE_AUTHOR("Yoshihiro Shimoda");
1240MODULE_ALIAS("platform:rspi");
This page took 0.268693 seconds and 5 git commands to generate.