TTY: switch tty_flip_buffer_push
[deliverable/linux.git] / drivers / tty / serial / atmel_serial.c
CommitLineData
1e6c9c28 1/*
7192f92c 2 * Driver for Atmel AT91 / AT32 Serial ports
1e6c9c28
AV
3 * Copyright (C) 2003 Rick Bronson
4 *
5 * Based on drivers/char/serial_sa1100.c, by Deep Blue Solutions Ltd.
6 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
7 *
a6670615
CC
8 * DMA support added by Chip Coldwell.
9 *
1e6c9c28
AV
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 *
24 */
1e6c9c28
AV
25#include <linux/module.h>
26#include <linux/tty.h>
27#include <linux/ioport.h>
28#include <linux/slab.h>
29#include <linux/init.h>
30#include <linux/serial.h>
afefc415 31#include <linux/clk.h>
1e6c9c28
AV
32#include <linux/console.h>
33#include <linux/sysrq.h>
34#include <linux/tty_flip.h>
afefc415 35#include <linux/platform_device.h>
5fbe46b6
NF
36#include <linux/of.h>
37#include <linux/of_device.h>
a6670615 38#include <linux/dma-mapping.h>
93a3ddc2 39#include <linux/atmel_pdc.h>
fa3218d8 40#include <linux/atmel_serial.h>
e8faff73 41#include <linux/uaccess.h>
784557de 42#include <linux/pinctrl/consumer.h>
bcd2360c 43#include <linux/platform_data/atmel.h>
1e6c9c28
AV
44
45#include <asm/io.h>
f7512e7c 46#include <asm/ioctls.h>
1e6c9c28 47
acca9b83 48#ifdef CONFIG_ARM
a09e64fb 49#include <mach/cpu.h>
60e8972d 50#include <asm/gpio.h>
acca9b83 51#endif
1e6c9c28 52
a6670615
CC
53#define PDC_BUFFER_SIZE 512
54/* Revisit: We should calculate this based on the actual port settings */
55#define PDC_RX_TIMEOUT (3 * 10) /* 3 bytes */
56
749c4e60 57#if defined(CONFIG_SERIAL_ATMEL_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
1e6c9c28
AV
58#define SUPPORT_SYSRQ
59#endif
60
61#include <linux/serial_core.h>
62
e8faff73
CS
63static void atmel_start_rx(struct uart_port *port);
64static void atmel_stop_rx(struct uart_port *port);
65
749c4e60 66#ifdef CONFIG_SERIAL_ATMEL_TTYAT
1e6c9c28
AV
67
68/* Use device name ttyAT, major 204 and minor 154-169. This is necessary if we
69 * should coexist with the 8250 driver, such as if we have an external 16C550
70 * UART. */
7192f92c 71#define SERIAL_ATMEL_MAJOR 204
1e6c9c28 72#define MINOR_START 154
7192f92c 73#define ATMEL_DEVICENAME "ttyAT"
1e6c9c28
AV
74
75#else
76
77/* Use device name ttyS, major 4, minor 64-68. This is the usual serial port
78 * name, but it is legally reserved for the 8250 driver. */
7192f92c 79#define SERIAL_ATMEL_MAJOR TTY_MAJOR
1e6c9c28 80#define MINOR_START 64
7192f92c 81#define ATMEL_DEVICENAME "ttyS"
1e6c9c28
AV
82
83#endif
84
7192f92c 85#define ATMEL_ISR_PASS_LIMIT 256
1e6c9c28 86
b843aa21 87/* UART registers. CR is write-only, hence no GET macro */
544fc728
HS
88#define UART_PUT_CR(port,v) __raw_writel(v, (port)->membase + ATMEL_US_CR)
89#define UART_GET_MR(port) __raw_readl((port)->membase + ATMEL_US_MR)
90#define UART_PUT_MR(port,v) __raw_writel(v, (port)->membase + ATMEL_US_MR)
91#define UART_PUT_IER(port,v) __raw_writel(v, (port)->membase + ATMEL_US_IER)
92#define UART_PUT_IDR(port,v) __raw_writel(v, (port)->membase + ATMEL_US_IDR)
93#define UART_GET_IMR(port) __raw_readl((port)->membase + ATMEL_US_IMR)
94#define UART_GET_CSR(port) __raw_readl((port)->membase + ATMEL_US_CSR)
95#define UART_GET_CHAR(port) __raw_readl((port)->membase + ATMEL_US_RHR)
96#define UART_PUT_CHAR(port,v) __raw_writel(v, (port)->membase + ATMEL_US_THR)
97#define UART_GET_BRGR(port) __raw_readl((port)->membase + ATMEL_US_BRGR)
98#define UART_PUT_BRGR(port,v) __raw_writel(v, (port)->membase + ATMEL_US_BRGR)
99#define UART_PUT_RTOR(port,v) __raw_writel(v, (port)->membase + ATMEL_US_RTOR)
e8faff73 100#define UART_PUT_TTGR(port, v) __raw_writel(v, (port)->membase + ATMEL_US_TTGR)
544fc728 101
1e6c9c28 102 /* PDC registers */
544fc728
HS
103#define UART_PUT_PTCR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_PTCR)
104#define UART_GET_PTSR(port) __raw_readl((port)->membase + ATMEL_PDC_PTSR)
105
106#define UART_PUT_RPR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_RPR)
107#define UART_GET_RPR(port) __raw_readl((port)->membase + ATMEL_PDC_RPR)
108#define UART_PUT_RCR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_RCR)
109#define UART_PUT_RNPR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_RNPR)
110#define UART_PUT_RNCR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_RNCR)
111
112#define UART_PUT_TPR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_TPR)
113#define UART_PUT_TCR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_TCR)
39d4c922 114#define UART_GET_TCR(port) __raw_readl((port)->membase + ATMEL_PDC_TCR)
1e6c9c28 115
71f2e2b8
HS
116static int (*atmel_open_hook)(struct uart_port *);
117static void (*atmel_close_hook)(struct uart_port *);
1e6c9c28 118
a6670615
CC
119struct atmel_dma_buffer {
120 unsigned char *buf;
121 dma_addr_t dma_addr;
122 unsigned int dma_size;
123 unsigned int ofs;
124};
125
1ecc26bd
RB
126struct atmel_uart_char {
127 u16 status;
128 u16 ch;
129};
130
131#define ATMEL_SERIAL_RINGSIZE 1024
132
afefc415
AV
133/*
134 * We wrap our port structure around the generic uart_port.
135 */
7192f92c 136struct atmel_uart_port {
afefc415
AV
137 struct uart_port uart; /* uart */
138 struct clk *clk; /* uart clock */
f05596db
AS
139 int may_wakeup; /* cached value of device_may_wakeup for times we need to disable it */
140 u32 backup_imr; /* IMR saved during suspend */
9e6077bd 141 int break_active; /* break being received */
1ecc26bd 142
a6670615
CC
143 short use_dma_rx; /* enable PDC receiver */
144 short pdc_rx_idx; /* current PDC RX buffer */
145 struct atmel_dma_buffer pdc_rx[2]; /* PDC receier */
146
147 short use_dma_tx; /* enable PDC transmitter */
148 struct atmel_dma_buffer pdc_tx; /* PDC transmitter */
149
1ecc26bd
RB
150 struct tasklet_struct tasklet;
151 unsigned int irq_status;
152 unsigned int irq_status_prev;
153
154 struct circ_buf rx_ring;
e8faff73
CS
155
156 struct serial_rs485 rs485; /* rs485 settings */
157 unsigned int tx_done_mask;
afefc415
AV
158};
159
7192f92c 160static struct atmel_uart_port atmel_ports[ATMEL_MAX_UART];
4cbf9f48 161static unsigned long atmel_ports_in_use;
afefc415 162
1e6c9c28 163#ifdef SUPPORT_SYSRQ
7192f92c 164static struct console atmel_console;
1e6c9c28
AV
165#endif
166
5fbe46b6
NF
167#if defined(CONFIG_OF)
168static const struct of_device_id atmel_serial_dt_ids[] = {
169 { .compatible = "atmel,at91rm9200-usart" },
170 { .compatible = "atmel,at91sam9260-usart" },
171 { /* sentinel */ }
172};
173
174MODULE_DEVICE_TABLE(of, atmel_serial_dt_ids);
175#endif
176
c811ab8c
HS
177static inline struct atmel_uart_port *
178to_atmel_uart_port(struct uart_port *uart)
179{
180 return container_of(uart, struct atmel_uart_port, uart);
181}
182
a6670615
CC
183#ifdef CONFIG_SERIAL_ATMEL_PDC
184static bool atmel_use_dma_rx(struct uart_port *port)
185{
c811ab8c 186 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
a6670615
CC
187
188 return atmel_port->use_dma_rx;
189}
190
191static bool atmel_use_dma_tx(struct uart_port *port)
192{
c811ab8c 193 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
a6670615
CC
194
195 return atmel_port->use_dma_tx;
196}
197#else
198static bool atmel_use_dma_rx(struct uart_port *port)
199{
200 return false;
201}
202
203static bool atmel_use_dma_tx(struct uart_port *port)
204{
205 return false;
206}
207#endif
208
e8faff73
CS
209/* Enable or disable the rs485 support */
210void atmel_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
211{
212 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
213 unsigned int mode;
dbf1115d 214 unsigned long flags;
e8faff73 215
dbf1115d 216 spin_lock_irqsave(&port->lock, flags);
e8faff73
CS
217
218 /* Disable interrupts */
219 UART_PUT_IDR(port, atmel_port->tx_done_mask);
220
221 mode = UART_GET_MR(port);
222
223 /* Resetting serial mode to RS232 (0x0) */
224 mode &= ~ATMEL_US_USMODE;
225
226 atmel_port->rs485 = *rs485conf;
227
228 if (rs485conf->flags & SER_RS485_ENABLED) {
229 dev_dbg(port->dev, "Setting UART to RS485\n");
230 atmel_port->tx_done_mask = ATMEL_US_TXEMPTY;
93f3350c 231 if ((rs485conf->delay_rts_after_send) > 0)
1b633184 232 UART_PUT_TTGR(port, rs485conf->delay_rts_after_send);
e8faff73
CS
233 mode |= ATMEL_US_USMODE_RS485;
234 } else {
235 dev_dbg(port->dev, "Setting UART to RS232\n");
236 if (atmel_use_dma_tx(port))
237 atmel_port->tx_done_mask = ATMEL_US_ENDTX |
238 ATMEL_US_TXBUFE;
239 else
240 atmel_port->tx_done_mask = ATMEL_US_TXRDY;
241 }
242 UART_PUT_MR(port, mode);
243
244 /* Enable interrupts */
245 UART_PUT_IER(port, atmel_port->tx_done_mask);
246
dbf1115d 247 spin_unlock_irqrestore(&port->lock, flags);
e8faff73
CS
248
249}
250
1e6c9c28
AV
251/*
252 * Return TIOCSER_TEMT when transmitter FIFO and Shift register is empty.
253 */
7192f92c 254static u_int atmel_tx_empty(struct uart_port *port)
1e6c9c28 255{
7192f92c 256 return (UART_GET_CSR(port) & ATMEL_US_TXEMPTY) ? TIOCSER_TEMT : 0;
1e6c9c28
AV
257}
258
259/*
260 * Set state of the modem control output lines
261 */
7192f92c 262static void atmel_set_mctrl(struct uart_port *port, u_int mctrl)
1e6c9c28
AV
263{
264 unsigned int control = 0;
afefc415 265 unsigned int mode;
e8faff73 266 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1e6c9c28 267
c2f5ccfb 268#ifdef CONFIG_ARCH_AT91RM9200
79da7a61 269 if (cpu_is_at91rm9200()) {
afefc415 270 /*
b843aa21
RB
271 * AT91RM9200 Errata #39: RTS0 is not internally connected
272 * to PA21. We need to drive the pin manually.
afefc415 273 */
72729910 274 if (port->mapbase == AT91RM9200_BASE_US0) {
afefc415 275 if (mctrl & TIOCM_RTS)
20e65276 276 at91_set_gpio_value(AT91_PIN_PA21, 0);
afefc415 277 else
20e65276 278 at91_set_gpio_value(AT91_PIN_PA21, 1);
afefc415 279 }
1e6c9c28 280 }
acca9b83 281#endif
1e6c9c28
AV
282
283 if (mctrl & TIOCM_RTS)
7192f92c 284 control |= ATMEL_US_RTSEN;
1e6c9c28 285 else
7192f92c 286 control |= ATMEL_US_RTSDIS;
1e6c9c28
AV
287
288 if (mctrl & TIOCM_DTR)
7192f92c 289 control |= ATMEL_US_DTREN;
1e6c9c28 290 else
7192f92c 291 control |= ATMEL_US_DTRDIS;
1e6c9c28 292
afefc415
AV
293 UART_PUT_CR(port, control);
294
295 /* Local loopback mode? */
7192f92c 296 mode = UART_GET_MR(port) & ~ATMEL_US_CHMODE;
afefc415 297 if (mctrl & TIOCM_LOOP)
7192f92c 298 mode |= ATMEL_US_CHMODE_LOC_LOOP;
afefc415 299 else
7192f92c 300 mode |= ATMEL_US_CHMODE_NORMAL;
e8faff73
CS
301
302 /* Resetting serial mode to RS232 (0x0) */
303 mode &= ~ATMEL_US_USMODE;
304
305 if (atmel_port->rs485.flags & SER_RS485_ENABLED) {
306 dev_dbg(port->dev, "Setting UART to RS485\n");
93f3350c 307 if ((atmel_port->rs485.delay_rts_after_send) > 0)
1b633184
CS
308 UART_PUT_TTGR(port,
309 atmel_port->rs485.delay_rts_after_send);
e8faff73
CS
310 mode |= ATMEL_US_USMODE_RS485;
311 } else {
312 dev_dbg(port->dev, "Setting UART to RS232\n");
313 }
afefc415 314 UART_PUT_MR(port, mode);
1e6c9c28
AV
315}
316
317/*
318 * Get state of the modem control input lines
319 */
7192f92c 320static u_int atmel_get_mctrl(struct uart_port *port)
1e6c9c28
AV
321{
322 unsigned int status, ret = 0;
323
324 status = UART_GET_CSR(port);
325
326 /*
327 * The control signals are active low.
328 */
7192f92c 329 if (!(status & ATMEL_US_DCD))
1e6c9c28 330 ret |= TIOCM_CD;
7192f92c 331 if (!(status & ATMEL_US_CTS))
1e6c9c28 332 ret |= TIOCM_CTS;
7192f92c 333 if (!(status & ATMEL_US_DSR))
1e6c9c28 334 ret |= TIOCM_DSR;
7192f92c 335 if (!(status & ATMEL_US_RI))
1e6c9c28
AV
336 ret |= TIOCM_RI;
337
338 return ret;
339}
340
341/*
342 * Stop transmitting.
343 */
7192f92c 344static void atmel_stop_tx(struct uart_port *port)
1e6c9c28 345{
e8faff73
CS
346 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
347
a6670615
CC
348 if (atmel_use_dma_tx(port)) {
349 /* disable PDC transmit */
350 UART_PUT_PTCR(port, ATMEL_PDC_TXTDIS);
e8faff73
CS
351 }
352 /* Disable interrupts */
353 UART_PUT_IDR(port, atmel_port->tx_done_mask);
354
83cac9f3
BR
355 if ((atmel_port->rs485.flags & SER_RS485_ENABLED) &&
356 !(atmel_port->rs485.flags & SER_RS485_RX_DURING_TX))
e8faff73 357 atmel_start_rx(port);
1e6c9c28
AV
358}
359
360/*
361 * Start transmitting.
362 */
7192f92c 363static void atmel_start_tx(struct uart_port *port)
1e6c9c28 364{
e8faff73
CS
365 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
366
a6670615
CC
367 if (atmel_use_dma_tx(port)) {
368 if (UART_GET_PTSR(port) & ATMEL_PDC_TXTEN)
369 /* The transmitter is already running. Yes, we
370 really need this.*/
371 return;
372
83cac9f3
BR
373 if ((atmel_port->rs485.flags & SER_RS485_ENABLED) &&
374 !(atmel_port->rs485.flags & SER_RS485_RX_DURING_TX))
e8faff73
CS
375 atmel_stop_rx(port);
376
a6670615
CC
377 /* re-enable PDC transmit */
378 UART_PUT_PTCR(port, ATMEL_PDC_TXTEN);
e8faff73
CS
379 }
380 /* Enable interrupts */
381 UART_PUT_IER(port, atmel_port->tx_done_mask);
382}
383
384/*
385 * start receiving - port is in process of being opened.
386 */
387static void atmel_start_rx(struct uart_port *port)
388{
389 UART_PUT_CR(port, ATMEL_US_RSTSTA); /* reset status and receiver */
390
57c36868
SG
391 UART_PUT_CR(port, ATMEL_US_RXEN);
392
e8faff73
CS
393 if (atmel_use_dma_rx(port)) {
394 /* enable PDC controller */
395 UART_PUT_IER(port, ATMEL_US_ENDRX | ATMEL_US_TIMEOUT |
396 port->read_status_mask);
397 UART_PUT_PTCR(port, ATMEL_PDC_RXTEN);
398 } else {
399 UART_PUT_IER(port, ATMEL_US_RXRDY);
400 }
1e6c9c28
AV
401}
402
403/*
404 * Stop receiving - port is in process of being closed.
405 */
7192f92c 406static void atmel_stop_rx(struct uart_port *port)
1e6c9c28 407{
57c36868
SG
408 UART_PUT_CR(port, ATMEL_US_RXDIS);
409
a6670615
CC
410 if (atmel_use_dma_rx(port)) {
411 /* disable PDC receive */
412 UART_PUT_PTCR(port, ATMEL_PDC_RXTDIS);
e8faff73
CS
413 UART_PUT_IDR(port, ATMEL_US_ENDRX | ATMEL_US_TIMEOUT |
414 port->read_status_mask);
415 } else {
a6670615 416 UART_PUT_IDR(port, ATMEL_US_RXRDY);
e8faff73 417 }
1e6c9c28
AV
418}
419
420/*
421 * Enable modem status interrupts
422 */
7192f92c 423static void atmel_enable_ms(struct uart_port *port)
1e6c9c28 424{
b843aa21
RB
425 UART_PUT_IER(port, ATMEL_US_RIIC | ATMEL_US_DSRIC
426 | ATMEL_US_DCDIC | ATMEL_US_CTSIC);
1e6c9c28
AV
427}
428
429/*
430 * Control the transmission of a break signal
431 */
7192f92c 432static void atmel_break_ctl(struct uart_port *port, int break_state)
1e6c9c28
AV
433{
434 if (break_state != 0)
7192f92c 435 UART_PUT_CR(port, ATMEL_US_STTBRK); /* start break */
1e6c9c28 436 else
7192f92c 437 UART_PUT_CR(port, ATMEL_US_STPBRK); /* stop break */
1e6c9c28
AV
438}
439
1ecc26bd
RB
440/*
441 * Stores the incoming character in the ring buffer
442 */
443static void
444atmel_buffer_rx_char(struct uart_port *port, unsigned int status,
445 unsigned int ch)
446{
c811ab8c 447 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1ecc26bd
RB
448 struct circ_buf *ring = &atmel_port->rx_ring;
449 struct atmel_uart_char *c;
450
451 if (!CIRC_SPACE(ring->head, ring->tail, ATMEL_SERIAL_RINGSIZE))
452 /* Buffer overflow, ignore char */
453 return;
454
455 c = &((struct atmel_uart_char *)ring->buf)[ring->head];
456 c->status = status;
457 c->ch = ch;
458
459 /* Make sure the character is stored before we update head. */
460 smp_wmb();
461
462 ring->head = (ring->head + 1) & (ATMEL_SERIAL_RINGSIZE - 1);
463}
464
a6670615
CC
465/*
466 * Deal with parity, framing and overrun errors.
467 */
468static void atmel_pdc_rxerr(struct uart_port *port, unsigned int status)
469{
470 /* clear error */
471 UART_PUT_CR(port, ATMEL_US_RSTSTA);
472
473 if (status & ATMEL_US_RXBRK) {
474 /* ignore side-effect */
475 status &= ~(ATMEL_US_PARE | ATMEL_US_FRAME);
476 port->icount.brk++;
477 }
478 if (status & ATMEL_US_PARE)
479 port->icount.parity++;
480 if (status & ATMEL_US_FRAME)
481 port->icount.frame++;
482 if (status & ATMEL_US_OVRE)
483 port->icount.overrun++;
484}
485
1e6c9c28
AV
486/*
487 * Characters received (called from interrupt handler)
488 */
7d12e780 489static void atmel_rx_chars(struct uart_port *port)
1e6c9c28 490{
c811ab8c 491 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1ecc26bd 492 unsigned int status, ch;
1e6c9c28 493
afefc415 494 status = UART_GET_CSR(port);
7192f92c 495 while (status & ATMEL_US_RXRDY) {
1e6c9c28
AV
496 ch = UART_GET_CHAR(port);
497
1e6c9c28
AV
498 /*
499 * note that the error handling code is
500 * out of the main execution path
501 */
9e6077bd
HS
502 if (unlikely(status & (ATMEL_US_PARE | ATMEL_US_FRAME
503 | ATMEL_US_OVRE | ATMEL_US_RXBRK)
504 || atmel_port->break_active)) {
1ecc26bd 505
b843aa21
RB
506 /* clear error */
507 UART_PUT_CR(port, ATMEL_US_RSTSTA);
1ecc26bd 508
9e6077bd
HS
509 if (status & ATMEL_US_RXBRK
510 && !atmel_port->break_active) {
9e6077bd
HS
511 atmel_port->break_active = 1;
512 UART_PUT_IER(port, ATMEL_US_RXBRK);
9e6077bd
HS
513 } else {
514 /*
515 * This is either the end-of-break
516 * condition or we've received at
517 * least one character without RXBRK
518 * being set. In both cases, the next
519 * RXBRK will indicate start-of-break.
520 */
521 UART_PUT_IDR(port, ATMEL_US_RXBRK);
522 status &= ~ATMEL_US_RXBRK;
523 atmel_port->break_active = 0;
afefc415 524 }
1e6c9c28
AV
525 }
526
1ecc26bd 527 atmel_buffer_rx_char(port, status, ch);
afefc415 528 status = UART_GET_CSR(port);
1e6c9c28
AV
529 }
530
1ecc26bd 531 tasklet_schedule(&atmel_port->tasklet);
1e6c9c28
AV
532}
533
534/*
1ecc26bd
RB
535 * Transmit characters (called from tasklet with TXRDY interrupt
536 * disabled)
1e6c9c28 537 */
7192f92c 538static void atmel_tx_chars(struct uart_port *port)
1e6c9c28 539{
ebd2c8f6 540 struct circ_buf *xmit = &port->state->xmit;
e8faff73 541 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1e6c9c28 542
e8faff73 543 if (port->x_char && UART_GET_CSR(port) & atmel_port->tx_done_mask) {
1e6c9c28
AV
544 UART_PUT_CHAR(port, port->x_char);
545 port->icount.tx++;
546 port->x_char = 0;
1e6c9c28 547 }
1ecc26bd 548 if (uart_circ_empty(xmit) || uart_tx_stopped(port))
1e6c9c28 549 return;
1e6c9c28 550
e8faff73 551 while (UART_GET_CSR(port) & atmel_port->tx_done_mask) {
1e6c9c28
AV
552 UART_PUT_CHAR(port, xmit->buf[xmit->tail]);
553 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
554 port->icount.tx++;
555 if (uart_circ_empty(xmit))
556 break;
557 }
558
559 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
560 uart_write_wakeup(port);
561
1ecc26bd 562 if (!uart_circ_empty(xmit))
e8faff73
CS
563 /* Enable interrupts */
564 UART_PUT_IER(port, atmel_port->tx_done_mask);
1e6c9c28
AV
565}
566
b843aa21
RB
567/*
568 * receive interrupt handler.
569 */
570static void
571atmel_handle_receive(struct uart_port *port, unsigned int pending)
572{
c811ab8c 573 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
b843aa21 574
a6670615
CC
575 if (atmel_use_dma_rx(port)) {
576 /*
577 * PDC receive. Just schedule the tasklet and let it
578 * figure out the details.
579 *
580 * TODO: We're not handling error flags correctly at
581 * the moment.
582 */
583 if (pending & (ATMEL_US_ENDRX | ATMEL_US_TIMEOUT)) {
584 UART_PUT_IDR(port, (ATMEL_US_ENDRX
585 | ATMEL_US_TIMEOUT));
586 tasklet_schedule(&atmel_port->tasklet);
587 }
588
589 if (pending & (ATMEL_US_RXBRK | ATMEL_US_OVRE |
590 ATMEL_US_FRAME | ATMEL_US_PARE))
591 atmel_pdc_rxerr(port, pending);
592 }
593
b843aa21
RB
594 /* Interrupt receive */
595 if (pending & ATMEL_US_RXRDY)
596 atmel_rx_chars(port);
597 else if (pending & ATMEL_US_RXBRK) {
598 /*
599 * End of break detected. If it came along with a
600 * character, atmel_rx_chars will handle it.
601 */
602 UART_PUT_CR(port, ATMEL_US_RSTSTA);
603 UART_PUT_IDR(port, ATMEL_US_RXBRK);
604 atmel_port->break_active = 0;
605 }
606}
607
608/*
1ecc26bd 609 * transmit interrupt handler. (Transmit is IRQF_NODELAY safe)
b843aa21
RB
610 */
611static void
612atmel_handle_transmit(struct uart_port *port, unsigned int pending)
613{
c811ab8c 614 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1ecc26bd 615
e8faff73
CS
616 if (pending & atmel_port->tx_done_mask) {
617 /* Either PDC or interrupt transmission */
618 UART_PUT_IDR(port, atmel_port->tx_done_mask);
619 tasklet_schedule(&atmel_port->tasklet);
1ecc26bd 620 }
b843aa21
RB
621}
622
623/*
624 * status flags interrupt handler.
625 */
626static void
627atmel_handle_status(struct uart_port *port, unsigned int pending,
628 unsigned int status)
629{
c811ab8c 630 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1ecc26bd 631
b843aa21 632 if (pending & (ATMEL_US_RIIC | ATMEL_US_DSRIC | ATMEL_US_DCDIC
1ecc26bd
RB
633 | ATMEL_US_CTSIC)) {
634 atmel_port->irq_status = status;
635 tasklet_schedule(&atmel_port->tasklet);
636 }
b843aa21
RB
637}
638
1e6c9c28
AV
639/*
640 * Interrupt handler
641 */
7d12e780 642static irqreturn_t atmel_interrupt(int irq, void *dev_id)
1e6c9c28
AV
643{
644 struct uart_port *port = dev_id;
645 unsigned int status, pending, pass_counter = 0;
646
a6670615
CC
647 do {
648 status = UART_GET_CSR(port);
649 pending = status & UART_GET_IMR(port);
650 if (!pending)
651 break;
652
b843aa21
RB
653 atmel_handle_receive(port, pending);
654 atmel_handle_status(port, pending, status);
655 atmel_handle_transmit(port, pending);
a6670615 656 } while (pass_counter++ < ATMEL_ISR_PASS_LIMIT);
afefc415 657
0400b697 658 return pass_counter ? IRQ_HANDLED : IRQ_NONE;
a6670615 659}
1e6c9c28 660
a6670615
CC
661/*
662 * Called from tasklet with ENDTX and TXBUFE interrupts disabled.
663 */
664static void atmel_tx_dma(struct uart_port *port)
665{
c811ab8c 666 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
ebd2c8f6 667 struct circ_buf *xmit = &port->state->xmit;
a6670615
CC
668 struct atmel_dma_buffer *pdc = &atmel_port->pdc_tx;
669 int count;
670
ba0657ff
MT
671 /* nothing left to transmit? */
672 if (UART_GET_TCR(port))
673 return;
674
a6670615
CC
675 xmit->tail += pdc->ofs;
676 xmit->tail &= UART_XMIT_SIZE - 1;
677
678 port->icount.tx += pdc->ofs;
679 pdc->ofs = 0;
680
ba0657ff 681 /* more to transmit - setup next transfer */
a6670615 682
ba0657ff
MT
683 /* disable PDC transmit */
684 UART_PUT_PTCR(port, ATMEL_PDC_TXTDIS);
685
1f14081d 686 if (!uart_circ_empty(xmit) && !uart_tx_stopped(port)) {
a6670615
CC
687 dma_sync_single_for_device(port->dev,
688 pdc->dma_addr,
689 pdc->dma_size,
690 DMA_TO_DEVICE);
691
692 count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
693 pdc->ofs = count;
694
695 UART_PUT_TPR(port, pdc->dma_addr + xmit->tail);
696 UART_PUT_TCR(port, count);
e8faff73 697 /* re-enable PDC transmit */
a6670615 698 UART_PUT_PTCR(port, ATMEL_PDC_TXTEN);
e8faff73
CS
699 /* Enable interrupts */
700 UART_PUT_IER(port, atmel_port->tx_done_mask);
701 } else {
83cac9f3
BR
702 if ((atmel_port->rs485.flags & SER_RS485_ENABLED) &&
703 !(atmel_port->rs485.flags & SER_RS485_RX_DURING_TX)) {
e8faff73
CS
704 /* DMA done, stop TX, start RX for RS485 */
705 atmel_start_rx(port);
706 }
1e6c9c28 707 }
a6670615
CC
708
709 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
710 uart_write_wakeup(port);
1e6c9c28
AV
711}
712
1ecc26bd
RB
713static void atmel_rx_from_ring(struct uart_port *port)
714{
c811ab8c 715 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1ecc26bd
RB
716 struct circ_buf *ring = &atmel_port->rx_ring;
717 unsigned int flg;
718 unsigned int status;
719
720 while (ring->head != ring->tail) {
721 struct atmel_uart_char c;
722
723 /* Make sure c is loaded after head. */
724 smp_rmb();
725
726 c = ((struct atmel_uart_char *)ring->buf)[ring->tail];
727
728 ring->tail = (ring->tail + 1) & (ATMEL_SERIAL_RINGSIZE - 1);
729
730 port->icount.rx++;
731 status = c.status;
732 flg = TTY_NORMAL;
733
734 /*
735 * note that the error handling code is
736 * out of the main execution path
737 */
738 if (unlikely(status & (ATMEL_US_PARE | ATMEL_US_FRAME
739 | ATMEL_US_OVRE | ATMEL_US_RXBRK))) {
740 if (status & ATMEL_US_RXBRK) {
741 /* ignore side-effect */
742 status &= ~(ATMEL_US_PARE | ATMEL_US_FRAME);
743
744 port->icount.brk++;
745 if (uart_handle_break(port))
746 continue;
747 }
748 if (status & ATMEL_US_PARE)
749 port->icount.parity++;
750 if (status & ATMEL_US_FRAME)
751 port->icount.frame++;
752 if (status & ATMEL_US_OVRE)
753 port->icount.overrun++;
754
755 status &= port->read_status_mask;
756
757 if (status & ATMEL_US_RXBRK)
758 flg = TTY_BREAK;
759 else if (status & ATMEL_US_PARE)
760 flg = TTY_PARITY;
761 else if (status & ATMEL_US_FRAME)
762 flg = TTY_FRAME;
763 }
764
765
766 if (uart_handle_sysrq_char(port, c.ch))
767 continue;
768
769 uart_insert_char(port, status, ATMEL_US_OVRE, c.ch, flg);
770 }
771
772 /*
773 * Drop the lock here since it might end up calling
774 * uart_start(), which takes the lock.
775 */
776 spin_unlock(&port->lock);
2e124b4a 777 tty_flip_buffer_push(&port->state->port);
1ecc26bd
RB
778 spin_lock(&port->lock);
779}
780
a6670615
CC
781static void atmel_rx_from_dma(struct uart_port *port)
782{
c811ab8c 783 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
05c7cd39 784 struct tty_port *tport = &port->state->port;
a6670615
CC
785 struct atmel_dma_buffer *pdc;
786 int rx_idx = atmel_port->pdc_rx_idx;
787 unsigned int head;
788 unsigned int tail;
789 unsigned int count;
790
791 do {
792 /* Reset the UART timeout early so that we don't miss one */
793 UART_PUT_CR(port, ATMEL_US_STTTO);
794
795 pdc = &atmel_port->pdc_rx[rx_idx];
796 head = UART_GET_RPR(port) - pdc->dma_addr;
797 tail = pdc->ofs;
798
799 /* If the PDC has switched buffers, RPR won't contain
800 * any address within the current buffer. Since head
801 * is unsigned, we just need a one-way comparison to
802 * find out.
803 *
804 * In this case, we just need to consume the entire
805 * buffer and resubmit it for DMA. This will clear the
806 * ENDRX bit as well, so that we can safely re-enable
807 * all interrupts below.
808 */
809 head = min(head, pdc->dma_size);
810
811 if (likely(head != tail)) {
812 dma_sync_single_for_cpu(port->dev, pdc->dma_addr,
813 pdc->dma_size, DMA_FROM_DEVICE);
814
815 /*
816 * head will only wrap around when we recycle
817 * the DMA buffer, and when that happens, we
818 * explicitly set tail to 0. So head will
819 * always be greater than tail.
820 */
821 count = head - tail;
822
05c7cd39
JS
823 tty_insert_flip_string(tport, pdc->buf + pdc->ofs,
824 count);
a6670615
CC
825
826 dma_sync_single_for_device(port->dev, pdc->dma_addr,
827 pdc->dma_size, DMA_FROM_DEVICE);
828
829 port->icount.rx += count;
830 pdc->ofs = head;
831 }
832
833 /*
834 * If the current buffer is full, we need to check if
835 * the next one contains any additional data.
836 */
837 if (head >= pdc->dma_size) {
838 pdc->ofs = 0;
839 UART_PUT_RNPR(port, pdc->dma_addr);
840 UART_PUT_RNCR(port, pdc->dma_size);
841
842 rx_idx = !rx_idx;
843 atmel_port->pdc_rx_idx = rx_idx;
844 }
845 } while (head >= pdc->dma_size);
846
847 /*
848 * Drop the lock here since it might end up calling
849 * uart_start(), which takes the lock.
850 */
851 spin_unlock(&port->lock);
2e124b4a 852 tty_flip_buffer_push(tport);
a6670615
CC
853 spin_lock(&port->lock);
854
855 UART_PUT_IER(port, ATMEL_US_ENDRX | ATMEL_US_TIMEOUT);
856}
857
1ecc26bd
RB
858/*
859 * tasklet handling tty stuff outside the interrupt handler.
860 */
861static void atmel_tasklet_func(unsigned long data)
862{
863 struct uart_port *port = (struct uart_port *)data;
c811ab8c 864 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1ecc26bd
RB
865 unsigned int status;
866 unsigned int status_change;
867
868 /* The interrupt handler does not take the lock */
869 spin_lock(&port->lock);
870
a6670615
CC
871 if (atmel_use_dma_tx(port))
872 atmel_tx_dma(port);
873 else
874 atmel_tx_chars(port);
1ecc26bd
RB
875
876 status = atmel_port->irq_status;
877 status_change = status ^ atmel_port->irq_status_prev;
878
879 if (status_change & (ATMEL_US_RI | ATMEL_US_DSR
880 | ATMEL_US_DCD | ATMEL_US_CTS)) {
881 /* TODO: All reads to CSR will clear these interrupts! */
882 if (status_change & ATMEL_US_RI)
883 port->icount.rng++;
884 if (status_change & ATMEL_US_DSR)
885 port->icount.dsr++;
886 if (status_change & ATMEL_US_DCD)
887 uart_handle_dcd_change(port, !(status & ATMEL_US_DCD));
888 if (status_change & ATMEL_US_CTS)
889 uart_handle_cts_change(port, !(status & ATMEL_US_CTS));
890
bdc04e31 891 wake_up_interruptible(&port->state->port.delta_msr_wait);
1ecc26bd
RB
892
893 atmel_port->irq_status_prev = status;
894 }
895
a6670615
CC
896 if (atmel_use_dma_rx(port))
897 atmel_rx_from_dma(port);
898 else
899 atmel_rx_from_ring(port);
1ecc26bd
RB
900
901 spin_unlock(&port->lock);
902}
903
1e6c9c28
AV
904/*
905 * Perform initialization and enable port for reception
906 */
7192f92c 907static int atmel_startup(struct uart_port *port)
1e6c9c28 908{
c811ab8c 909 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
ebd2c8f6 910 struct tty_struct *tty = port->state->port.tty;
1e6c9c28
AV
911 int retval;
912
913 /*
914 * Ensure that no interrupts are enabled otherwise when
915 * request_irq() is called we could get stuck trying to
916 * handle an unexpected interrupt
917 */
918 UART_PUT_IDR(port, -1);
919
920 /*
921 * Allocate the IRQ
922 */
b843aa21 923 retval = request_irq(port->irq, atmel_interrupt, IRQF_SHARED,
ae161068 924 tty ? tty->name : "atmel_serial", port);
1e6c9c28 925 if (retval) {
7192f92c 926 printk("atmel_serial: atmel_startup - Can't get irq\n");
1e6c9c28
AV
927 return retval;
928 }
929
a6670615
CC
930 /*
931 * Initialize DMA (if necessary)
932 */
933 if (atmel_use_dma_rx(port)) {
934 int i;
935
936 for (i = 0; i < 2; i++) {
937 struct atmel_dma_buffer *pdc = &atmel_port->pdc_rx[i];
938
939 pdc->buf = kmalloc(PDC_BUFFER_SIZE, GFP_KERNEL);
940 if (pdc->buf == NULL) {
941 if (i != 0) {
942 dma_unmap_single(port->dev,
943 atmel_port->pdc_rx[0].dma_addr,
944 PDC_BUFFER_SIZE,
945 DMA_FROM_DEVICE);
946 kfree(atmel_port->pdc_rx[0].buf);
947 }
948 free_irq(port->irq, port);
949 return -ENOMEM;
950 }
951 pdc->dma_addr = dma_map_single(port->dev,
952 pdc->buf,
953 PDC_BUFFER_SIZE,
954 DMA_FROM_DEVICE);
955 pdc->dma_size = PDC_BUFFER_SIZE;
956 pdc->ofs = 0;
957 }
958
959 atmel_port->pdc_rx_idx = 0;
960
961 UART_PUT_RPR(port, atmel_port->pdc_rx[0].dma_addr);
962 UART_PUT_RCR(port, PDC_BUFFER_SIZE);
963
964 UART_PUT_RNPR(port, atmel_port->pdc_rx[1].dma_addr);
965 UART_PUT_RNCR(port, PDC_BUFFER_SIZE);
966 }
967 if (atmel_use_dma_tx(port)) {
968 struct atmel_dma_buffer *pdc = &atmel_port->pdc_tx;
ebd2c8f6 969 struct circ_buf *xmit = &port->state->xmit;
a6670615
CC
970
971 pdc->buf = xmit->buf;
972 pdc->dma_addr = dma_map_single(port->dev,
973 pdc->buf,
974 UART_XMIT_SIZE,
975 DMA_TO_DEVICE);
976 pdc->dma_size = UART_XMIT_SIZE;
977 pdc->ofs = 0;
978 }
979
1e6c9c28
AV
980 /*
981 * If there is a specific "open" function (to register
982 * control line interrupts)
983 */
71f2e2b8
HS
984 if (atmel_open_hook) {
985 retval = atmel_open_hook(port);
1e6c9c28
AV
986 if (retval) {
987 free_irq(port->irq, port);
988 return retval;
989 }
990 }
991
27c0c8e5
AN
992 /* Save current CSR for comparison in atmel_tasklet_func() */
993 atmel_port->irq_status_prev = UART_GET_CSR(port);
994 atmel_port->irq_status = atmel_port->irq_status_prev;
995
1e6c9c28
AV
996 /*
997 * Finally, enable the serial port
998 */
7192f92c 999 UART_PUT_CR(port, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
b843aa21
RB
1000 /* enable xmit & rcvr */
1001 UART_PUT_CR(port, ATMEL_US_TXEN | ATMEL_US_RXEN);
afefc415 1002
a6670615
CC
1003 if (atmel_use_dma_rx(port)) {
1004 /* set UART timeout */
1005 UART_PUT_RTOR(port, PDC_RX_TIMEOUT);
1006 UART_PUT_CR(port, ATMEL_US_STTTO);
1007
1008 UART_PUT_IER(port, ATMEL_US_ENDRX | ATMEL_US_TIMEOUT);
1009 /* enable PDC controller */
1010 UART_PUT_PTCR(port, ATMEL_PDC_RXTEN);
1011 } else {
1012 /* enable receive only */
1013 UART_PUT_IER(port, ATMEL_US_RXRDY);
1014 }
afefc415 1015
1e6c9c28
AV
1016 return 0;
1017}
1018
1019/*
1020 * Disable the port
1021 */
7192f92c 1022static void atmel_shutdown(struct uart_port *port)
1e6c9c28 1023{
c811ab8c 1024 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
a6670615
CC
1025 /*
1026 * Ensure everything is stopped.
1027 */
1028 atmel_stop_rx(port);
1029 atmel_stop_tx(port);
1030
1031 /*
1032 * Shut-down the DMA.
1033 */
1034 if (atmel_use_dma_rx(port)) {
1035 int i;
1036
1037 for (i = 0; i < 2; i++) {
1038 struct atmel_dma_buffer *pdc = &atmel_port->pdc_rx[i];
1039
1040 dma_unmap_single(port->dev,
1041 pdc->dma_addr,
1042 pdc->dma_size,
1043 DMA_FROM_DEVICE);
1044 kfree(pdc->buf);
1045 }
1046 }
1047 if (atmel_use_dma_tx(port)) {
1048 struct atmel_dma_buffer *pdc = &atmel_port->pdc_tx;
1049
1050 dma_unmap_single(port->dev,
1051 pdc->dma_addr,
1052 pdc->dma_size,
1053 DMA_TO_DEVICE);
1054 }
1055
1e6c9c28
AV
1056 /*
1057 * Disable all interrupts, port and break condition.
1058 */
7192f92c 1059 UART_PUT_CR(port, ATMEL_US_RSTSTA);
1e6c9c28
AV
1060 UART_PUT_IDR(port, -1);
1061
1062 /*
1063 * Free the interrupt
1064 */
1065 free_irq(port->irq, port);
1066
1067 /*
1068 * If there is a specific "close" function (to unregister
1069 * control line interrupts)
1070 */
71f2e2b8
HS
1071 if (atmel_close_hook)
1072 atmel_close_hook(port);
1e6c9c28
AV
1073}
1074
9afd561a
HS
1075/*
1076 * Flush any TX data submitted for DMA. Called when the TX circular
1077 * buffer is reset.
1078 */
1079static void atmel_flush_buffer(struct uart_port *port)
1080{
1081 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1082
1083 if (atmel_use_dma_tx(port)) {
1084 UART_PUT_TCR(port, 0);
1085 atmel_port->pdc_tx.ofs = 0;
1086 }
1087}
1088
1e6c9c28
AV
1089/*
1090 * Power / Clock management.
1091 */
b843aa21
RB
1092static void atmel_serial_pm(struct uart_port *port, unsigned int state,
1093 unsigned int oldstate)
1e6c9c28 1094{
c811ab8c 1095 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
afefc415 1096
1e6c9c28 1097 switch (state) {
b843aa21
RB
1098 case 0:
1099 /*
1100 * Enable the peripheral clock for this serial port.
1101 * This is called on uart_open() or a resume event.
1102 */
1103 clk_enable(atmel_port->clk);
f05596db
AS
1104
1105 /* re-enable interrupts if we disabled some on suspend */
1106 UART_PUT_IER(port, atmel_port->backup_imr);
b843aa21
RB
1107 break;
1108 case 3:
f05596db
AS
1109 /* Back up the interrupt mask and disable all interrupts */
1110 atmel_port->backup_imr = UART_GET_IMR(port);
1111 UART_PUT_IDR(port, -1);
1112
b843aa21
RB
1113 /*
1114 * Disable the peripheral clock for this serial port.
1115 * This is called on uart_close() or a suspend event.
1116 */
1117 clk_disable(atmel_port->clk);
1118 break;
1119 default:
1120 printk(KERN_ERR "atmel_serial: unknown pm %d\n", state);
1e6c9c28
AV
1121 }
1122}
1123
1124/*
1125 * Change the port parameters
1126 */
b843aa21
RB
1127static void atmel_set_termios(struct uart_port *port, struct ktermios *termios,
1128 struct ktermios *old)
1e6c9c28
AV
1129{
1130 unsigned long flags;
1131 unsigned int mode, imr, quot, baud;
e8faff73 1132 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1e6c9c28 1133
03abeac0 1134 /* Get current mode register */
b843aa21 1135 mode = UART_GET_MR(port) & ~(ATMEL_US_USCLKS | ATMEL_US_CHRL
8e706c4d
PM
1136 | ATMEL_US_NBSTOP | ATMEL_US_PAR
1137 | ATMEL_US_USMODE);
03abeac0 1138
b843aa21 1139 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 16);
1e6c9c28
AV
1140 quot = uart_get_divisor(port, baud);
1141
b843aa21 1142 if (quot > 65535) { /* BRGR is 16-bit, so switch to slower clock */
03abeac0
AV
1143 quot /= 8;
1144 mode |= ATMEL_US_USCLKS_MCK_DIV8;
1145 }
1e6c9c28
AV
1146
1147 /* byte size */
1148 switch (termios->c_cflag & CSIZE) {
1149 case CS5:
7192f92c 1150 mode |= ATMEL_US_CHRL_5;
1e6c9c28
AV
1151 break;
1152 case CS6:
7192f92c 1153 mode |= ATMEL_US_CHRL_6;
1e6c9c28
AV
1154 break;
1155 case CS7:
7192f92c 1156 mode |= ATMEL_US_CHRL_7;
1e6c9c28
AV
1157 break;
1158 default:
7192f92c 1159 mode |= ATMEL_US_CHRL_8;
1e6c9c28
AV
1160 break;
1161 }
1162
1163 /* stop bits */
1164 if (termios->c_cflag & CSTOPB)
7192f92c 1165 mode |= ATMEL_US_NBSTOP_2;
1e6c9c28
AV
1166
1167 /* parity */
1168 if (termios->c_cflag & PARENB) {
b843aa21
RB
1169 /* Mark or Space parity */
1170 if (termios->c_cflag & CMSPAR) {
1e6c9c28 1171 if (termios->c_cflag & PARODD)
7192f92c 1172 mode |= ATMEL_US_PAR_MARK;
1e6c9c28 1173 else
7192f92c 1174 mode |= ATMEL_US_PAR_SPACE;
b843aa21 1175 } else if (termios->c_cflag & PARODD)
7192f92c 1176 mode |= ATMEL_US_PAR_ODD;
1e6c9c28 1177 else
7192f92c 1178 mode |= ATMEL_US_PAR_EVEN;
b843aa21 1179 } else
7192f92c 1180 mode |= ATMEL_US_PAR_NONE;
1e6c9c28 1181
8e706c4d
PM
1182 /* hardware handshake (RTS/CTS) */
1183 if (termios->c_cflag & CRTSCTS)
1184 mode |= ATMEL_US_USMODE_HWHS;
1185 else
1186 mode |= ATMEL_US_USMODE_NORMAL;
1187
1e6c9c28
AV
1188 spin_lock_irqsave(&port->lock, flags);
1189
7192f92c 1190 port->read_status_mask = ATMEL_US_OVRE;
1e6c9c28 1191 if (termios->c_iflag & INPCK)
7192f92c 1192 port->read_status_mask |= (ATMEL_US_FRAME | ATMEL_US_PARE);
1e6c9c28 1193 if (termios->c_iflag & (BRKINT | PARMRK))
7192f92c 1194 port->read_status_mask |= ATMEL_US_RXBRK;
1e6c9c28 1195
a6670615
CC
1196 if (atmel_use_dma_rx(port))
1197 /* need to enable error interrupts */
1198 UART_PUT_IER(port, port->read_status_mask);
1199
1e6c9c28
AV
1200 /*
1201 * Characters to ignore
1202 */
1203 port->ignore_status_mask = 0;
1204 if (termios->c_iflag & IGNPAR)
7192f92c 1205 port->ignore_status_mask |= (ATMEL_US_FRAME | ATMEL_US_PARE);
1e6c9c28 1206 if (termios->c_iflag & IGNBRK) {
7192f92c 1207 port->ignore_status_mask |= ATMEL_US_RXBRK;
1e6c9c28
AV
1208 /*
1209 * If we're ignoring parity and break indicators,
1210 * ignore overruns too (for real raw support).
1211 */
1212 if (termios->c_iflag & IGNPAR)
7192f92c 1213 port->ignore_status_mask |= ATMEL_US_OVRE;
1e6c9c28 1214 }
b843aa21 1215 /* TODO: Ignore all characters if CREAD is set.*/
1e6c9c28
AV
1216
1217 /* update the per-port timeout */
1218 uart_update_timeout(port, termios->c_cflag, baud);
1219
0ccad870
HS
1220 /*
1221 * save/disable interrupts. The tty layer will ensure that the
1222 * transmitter is empty if requested by the caller, so there's
1223 * no need to wait for it here.
1224 */
b843aa21
RB
1225 imr = UART_GET_IMR(port);
1226 UART_PUT_IDR(port, -1);
1e6c9c28
AV
1227
1228 /* disable receiver and transmitter */
7192f92c 1229 UART_PUT_CR(port, ATMEL_US_TXDIS | ATMEL_US_RXDIS);
1e6c9c28 1230
e8faff73
CS
1231 /* Resetting serial mode to RS232 (0x0) */
1232 mode &= ~ATMEL_US_USMODE;
1233
1234 if (atmel_port->rs485.flags & SER_RS485_ENABLED) {
1235 dev_dbg(port->dev, "Setting UART to RS485\n");
93f3350c 1236 if ((atmel_port->rs485.delay_rts_after_send) > 0)
1b633184
CS
1237 UART_PUT_TTGR(port,
1238 atmel_port->rs485.delay_rts_after_send);
e8faff73
CS
1239 mode |= ATMEL_US_USMODE_RS485;
1240 } else {
1241 dev_dbg(port->dev, "Setting UART to RS232\n");
1242 }
1243
1e6c9c28
AV
1244 /* set the parity, stop bits and data size */
1245 UART_PUT_MR(port, mode);
1246
1247 /* set the baud rate */
1248 UART_PUT_BRGR(port, quot);
7192f92c
HS
1249 UART_PUT_CR(port, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
1250 UART_PUT_CR(port, ATMEL_US_TXEN | ATMEL_US_RXEN);
1e6c9c28
AV
1251
1252 /* restore interrupts */
1253 UART_PUT_IER(port, imr);
1254
1255 /* CTS flow-control and modem-status interrupts */
1256 if (UART_ENABLE_MS(port, termios->c_cflag))
1257 port->ops->enable_ms(port);
1258
1259 spin_unlock_irqrestore(&port->lock, flags);
1260}
1261
42bd7a4f
VP
1262static void atmel_set_ldisc(struct uart_port *port, int new)
1263{
b54bf3b2 1264 if (new == N_PPS) {
42bd7a4f
VP
1265 port->flags |= UPF_HARDPPS_CD;
1266 atmel_enable_ms(port);
1267 } else {
1268 port->flags &= ~UPF_HARDPPS_CD;
1269 }
1270}
1271
1e6c9c28
AV
1272/*
1273 * Return string describing the specified port
1274 */
7192f92c 1275static const char *atmel_type(struct uart_port *port)
1e6c9c28 1276{
9ab4f88b 1277 return (port->type == PORT_ATMEL) ? "ATMEL_SERIAL" : NULL;
1e6c9c28
AV
1278}
1279
1280/*
1281 * Release the memory region(s) being used by 'port'.
1282 */
7192f92c 1283static void atmel_release_port(struct uart_port *port)
1e6c9c28 1284{
afefc415
AV
1285 struct platform_device *pdev = to_platform_device(port->dev);
1286 int size = pdev->resource[0].end - pdev->resource[0].start + 1;
1287
1288 release_mem_region(port->mapbase, size);
1289
1290 if (port->flags & UPF_IOREMAP) {
1291 iounmap(port->membase);
1292 port->membase = NULL;
1293 }
1e6c9c28
AV
1294}
1295
1296/*
1297 * Request the memory region(s) being used by 'port'.
1298 */
7192f92c 1299static int atmel_request_port(struct uart_port *port)
1e6c9c28 1300{
afefc415
AV
1301 struct platform_device *pdev = to_platform_device(port->dev);
1302 int size = pdev->resource[0].end - pdev->resource[0].start + 1;
1303
7192f92c 1304 if (!request_mem_region(port->mapbase, size, "atmel_serial"))
afefc415
AV
1305 return -EBUSY;
1306
1307 if (port->flags & UPF_IOREMAP) {
1308 port->membase = ioremap(port->mapbase, size);
1309 if (port->membase == NULL) {
1310 release_mem_region(port->mapbase, size);
1311 return -ENOMEM;
1312 }
1313 }
1e6c9c28 1314
afefc415 1315 return 0;
1e6c9c28
AV
1316}
1317
1318/*
1319 * Configure/autoconfigure the port.
1320 */
7192f92c 1321static void atmel_config_port(struct uart_port *port, int flags)
1e6c9c28
AV
1322{
1323 if (flags & UART_CONFIG_TYPE) {
9ab4f88b 1324 port->type = PORT_ATMEL;
7192f92c 1325 atmel_request_port(port);
1e6c9c28
AV
1326 }
1327}
1328
1329/*
1330 * Verify the new serial_struct (for TIOCSSERIAL).
1331 */
7192f92c 1332static int atmel_verify_port(struct uart_port *port, struct serial_struct *ser)
1e6c9c28
AV
1333{
1334 int ret = 0;
9ab4f88b 1335 if (ser->type != PORT_UNKNOWN && ser->type != PORT_ATMEL)
1e6c9c28
AV
1336 ret = -EINVAL;
1337 if (port->irq != ser->irq)
1338 ret = -EINVAL;
1339 if (ser->io_type != SERIAL_IO_MEM)
1340 ret = -EINVAL;
1341 if (port->uartclk / 16 != ser->baud_base)
1342 ret = -EINVAL;
1343 if ((void *)port->mapbase != ser->iomem_base)
1344 ret = -EINVAL;
1345 if (port->iobase != ser->port)
1346 ret = -EINVAL;
1347 if (ser->hub6 != 0)
1348 ret = -EINVAL;
1349 return ret;
1350}
1351
8fe2d541
AT
1352#ifdef CONFIG_CONSOLE_POLL
1353static int atmel_poll_get_char(struct uart_port *port)
1354{
1355 while (!(UART_GET_CSR(port) & ATMEL_US_RXRDY))
1356 cpu_relax();
1357
1358 return UART_GET_CHAR(port);
1359}
1360
1361static void atmel_poll_put_char(struct uart_port *port, unsigned char ch)
1362{
1363 while (!(UART_GET_CSR(port) & ATMEL_US_TXRDY))
1364 cpu_relax();
1365
1366 UART_PUT_CHAR(port, ch);
1367}
1368#endif
1369
e8faff73
CS
1370static int
1371atmel_ioctl(struct uart_port *port, unsigned int cmd, unsigned long arg)
1372{
1373 struct serial_rs485 rs485conf;
1374
1375 switch (cmd) {
1376 case TIOCSRS485:
1377 if (copy_from_user(&rs485conf, (struct serial_rs485 *) arg,
1378 sizeof(rs485conf)))
1379 return -EFAULT;
1380
1381 atmel_config_rs485(port, &rs485conf);
1382 break;
1383
1384 case TIOCGRS485:
1385 if (copy_to_user((struct serial_rs485 *) arg,
1386 &(to_atmel_uart_port(port)->rs485),
1387 sizeof(rs485conf)))
1388 return -EFAULT;
1389 break;
1390
1391 default:
1392 return -ENOIOCTLCMD;
1393 }
1394 return 0;
1395}
1396
1397
1398
7192f92c
HS
1399static struct uart_ops atmel_pops = {
1400 .tx_empty = atmel_tx_empty,
1401 .set_mctrl = atmel_set_mctrl,
1402 .get_mctrl = atmel_get_mctrl,
1403 .stop_tx = atmel_stop_tx,
1404 .start_tx = atmel_start_tx,
1405 .stop_rx = atmel_stop_rx,
1406 .enable_ms = atmel_enable_ms,
1407 .break_ctl = atmel_break_ctl,
1408 .startup = atmel_startup,
1409 .shutdown = atmel_shutdown,
9afd561a 1410 .flush_buffer = atmel_flush_buffer,
7192f92c 1411 .set_termios = atmel_set_termios,
42bd7a4f 1412 .set_ldisc = atmel_set_ldisc,
7192f92c
HS
1413 .type = atmel_type,
1414 .release_port = atmel_release_port,
1415 .request_port = atmel_request_port,
1416 .config_port = atmel_config_port,
1417 .verify_port = atmel_verify_port,
1418 .pm = atmel_serial_pm,
e8faff73 1419 .ioctl = atmel_ioctl,
8fe2d541
AT
1420#ifdef CONFIG_CONSOLE_POLL
1421 .poll_get_char = atmel_poll_get_char,
1422 .poll_put_char = atmel_poll_put_char,
1423#endif
1e6c9c28
AV
1424};
1425
9671f099 1426static void atmel_of_init_port(struct atmel_uart_port *atmel_port,
5fbe46b6
NF
1427 struct device_node *np)
1428{
1429 u32 rs485_delay[2];
1430
1431 /* DMA/PDC usage specification */
1432 if (of_get_property(np, "atmel,use-dma-rx", NULL))
1433 atmel_port->use_dma_rx = 1;
1434 else
1435 atmel_port->use_dma_rx = 0;
1436 if (of_get_property(np, "atmel,use-dma-tx", NULL))
1437 atmel_port->use_dma_tx = 1;
1438 else
1439 atmel_port->use_dma_tx = 0;
1440
1441 /* rs485 properties */
1442 if (of_property_read_u32_array(np, "rs485-rts-delay",
1443 rs485_delay, 2) == 0) {
1444 struct serial_rs485 *rs485conf = &atmel_port->rs485;
1445
1446 rs485conf->delay_rts_before_send = rs485_delay[0];
1447 rs485conf->delay_rts_after_send = rs485_delay[1];
1448 rs485conf->flags = 0;
1449
5fbe46b6
NF
1450 if (of_get_property(np, "rs485-rx-during-tx", NULL))
1451 rs485conf->flags |= SER_RS485_RX_DURING_TX;
1452
1453 if (of_get_property(np, "linux,rs485-enabled-at-boot-time", NULL))
1454 rs485conf->flags |= SER_RS485_ENABLED;
1455 }
1456}
1457
afefc415
AV
1458/*
1459 * Configure the port from the platform device resource info.
1460 */
9671f099 1461static void atmel_init_port(struct atmel_uart_port *atmel_port,
b843aa21 1462 struct platform_device *pdev)
1e6c9c28 1463{
7192f92c 1464 struct uart_port *port = &atmel_port->uart;
1acfc7ec 1465 struct atmel_uart_data *pdata = pdev->dev.platform_data;
afefc415 1466
5fbe46b6
NF
1467 if (pdev->dev.of_node) {
1468 atmel_of_init_port(atmel_port, pdev->dev.of_node);
1469 } else {
1470 atmel_port->use_dma_rx = pdata->use_dma_rx;
1471 atmel_port->use_dma_tx = pdata->use_dma_tx;
1472 atmel_port->rs485 = pdata->rs485;
1473 }
afefc415 1474
e8faff73
CS
1475 port->iotype = UPIO_MEM;
1476 port->flags = UPF_BOOT_AUTOCONF;
1477 port->ops = &atmel_pops;
1478 port->fifosize = 1;
e8faff73 1479 port->dev = &pdev->dev;
afefc415
AV
1480 port->mapbase = pdev->resource[0].start;
1481 port->irq = pdev->resource[1].start;
1482
1ecc26bd
RB
1483 tasklet_init(&atmel_port->tasklet, atmel_tasklet_func,
1484 (unsigned long)port);
1485
1486 memset(&atmel_port->rx_ring, 0, sizeof(atmel_port->rx_ring));
1487
5fbe46b6 1488 if (pdata && pdata->regs) {
75d35213 1489 /* Already mapped by setup code */
1acfc7ec 1490 port->membase = pdata->regs;
588edbf3 1491 } else {
afefc415
AV
1492 port->flags |= UPF_IOREMAP;
1493 port->membase = NULL;
1494 }
1e6c9c28 1495
b843aa21
RB
1496 /* for console, the clock could already be configured */
1497 if (!atmel_port->clk) {
7192f92c
HS
1498 atmel_port->clk = clk_get(&pdev->dev, "usart");
1499 clk_enable(atmel_port->clk);
1500 port->uartclk = clk_get_rate(atmel_port->clk);
06a7f058
DB
1501 clk_disable(atmel_port->clk);
1502 /* only enable clock when USART is in use */
afefc415 1503 }
a6670615 1504
e8faff73
CS
1505 /* Use TXEMPTY for interrupt when rs485 else TXRDY or ENDTX|TXBUFE */
1506 if (atmel_port->rs485.flags & SER_RS485_ENABLED)
1507 atmel_port->tx_done_mask = ATMEL_US_TXEMPTY;
1508 else if (atmel_use_dma_tx(port)) {
a6670615 1509 port->fifosize = PDC_BUFFER_SIZE;
e8faff73
CS
1510 atmel_port->tx_done_mask = ATMEL_US_ENDTX | ATMEL_US_TXBUFE;
1511 } else {
1512 atmel_port->tx_done_mask = ATMEL_US_TXRDY;
1513 }
1e6c9c28
AV
1514}
1515
69f6a27b
JCPV
1516struct platform_device *atmel_default_console_device; /* the serial console device */
1517
749c4e60 1518#ifdef CONFIG_SERIAL_ATMEL_CONSOLE
7192f92c 1519static void atmel_console_putchar(struct uart_port *port, int ch)
d358788f 1520{
7192f92c 1521 while (!(UART_GET_CSR(port) & ATMEL_US_TXRDY))
829dd811 1522 cpu_relax();
d358788f
RK
1523 UART_PUT_CHAR(port, ch);
1524}
1e6c9c28
AV
1525
1526/*
1527 * Interrupts are disabled on entering
1528 */
7192f92c 1529static void atmel_console_write(struct console *co, const char *s, u_int count)
1e6c9c28 1530{
7192f92c 1531 struct uart_port *port = &atmel_ports[co->index].uart;
e8faff73 1532 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
d358788f 1533 unsigned int status, imr;
39d4c922 1534 unsigned int pdc_tx;
1e6c9c28
AV
1535
1536 /*
b843aa21 1537 * First, save IMR and then disable interrupts
1e6c9c28 1538 */
b843aa21 1539 imr = UART_GET_IMR(port);
e8faff73 1540 UART_PUT_IDR(port, ATMEL_US_RXRDY | atmel_port->tx_done_mask);
1e6c9c28 1541
39d4c922
MP
1542 /* Store PDC transmit status and disable it */
1543 pdc_tx = UART_GET_PTSR(port) & ATMEL_PDC_TXTEN;
1544 UART_PUT_PTCR(port, ATMEL_PDC_TXTDIS);
1545
7192f92c 1546 uart_console_write(port, s, count, atmel_console_putchar);
1e6c9c28
AV
1547
1548 /*
b843aa21
RB
1549 * Finally, wait for transmitter to become empty
1550 * and restore IMR
1e6c9c28
AV
1551 */
1552 do {
1553 status = UART_GET_CSR(port);
7192f92c 1554 } while (!(status & ATMEL_US_TXRDY));
39d4c922
MP
1555
1556 /* Restore PDC transmit status */
1557 if (pdc_tx)
1558 UART_PUT_PTCR(port, ATMEL_PDC_TXTEN);
1559
b843aa21
RB
1560 /* set interrupts back the way they were */
1561 UART_PUT_IER(port, imr);
1e6c9c28
AV
1562}
1563
1564/*
b843aa21
RB
1565 * If the port was already initialised (eg, by a boot loader),
1566 * try to determine the current setup.
1e6c9c28 1567 */
b843aa21
RB
1568static void __init atmel_console_get_options(struct uart_port *port, int *baud,
1569 int *parity, int *bits)
1e6c9c28
AV
1570{
1571 unsigned int mr, quot;
1572
1c0fd82f
HS
1573 /*
1574 * If the baud rate generator isn't running, the port wasn't
1575 * initialized by the boot loader.
1576 */
9c81c5c9 1577 quot = UART_GET_BRGR(port) & ATMEL_US_CD;
1c0fd82f
HS
1578 if (!quot)
1579 return;
1e6c9c28 1580
7192f92c
HS
1581 mr = UART_GET_MR(port) & ATMEL_US_CHRL;
1582 if (mr == ATMEL_US_CHRL_8)
1e6c9c28
AV
1583 *bits = 8;
1584 else
1585 *bits = 7;
1586
7192f92c
HS
1587 mr = UART_GET_MR(port) & ATMEL_US_PAR;
1588 if (mr == ATMEL_US_PAR_EVEN)
1e6c9c28 1589 *parity = 'e';
7192f92c 1590 else if (mr == ATMEL_US_PAR_ODD)
1e6c9c28
AV
1591 *parity = 'o';
1592
4d5e392c
HS
1593 /*
1594 * The serial core only rounds down when matching this to a
1595 * supported baud rate. Make sure we don't end up slightly
1596 * lower than one of those, as it would make us fall through
1597 * to a much lower baud rate than we really want.
1598 */
4d5e392c 1599 *baud = port->uartclk / (16 * (quot - 1));
1e6c9c28
AV
1600}
1601
7192f92c 1602static int __init atmel_console_setup(struct console *co, char *options)
1e6c9c28 1603{
7192f92c 1604 struct uart_port *port = &atmel_ports[co->index].uart;
1e6c9c28
AV
1605 int baud = 115200;
1606 int bits = 8;
1607 int parity = 'n';
1608 int flow = 'n';
1609
b843aa21
RB
1610 if (port->membase == NULL) {
1611 /* Port not initialized yet - delay setup */
afefc415 1612 return -ENODEV;
b843aa21 1613 }
1e6c9c28 1614
06a7f058
DB
1615 clk_enable(atmel_ports[co->index].clk);
1616
b843aa21 1617 UART_PUT_IDR(port, -1);
7192f92c
HS
1618 UART_PUT_CR(port, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
1619 UART_PUT_CR(port, ATMEL_US_TXEN | ATMEL_US_RXEN);
1e6c9c28
AV
1620
1621 if (options)
1622 uart_parse_options(options, &baud, &parity, &bits, &flow);
1623 else
7192f92c 1624 atmel_console_get_options(port, &baud, &parity, &bits);
1e6c9c28
AV
1625
1626 return uart_set_options(port, co, baud, parity, bits, flow);
1627}
1628
7192f92c 1629static struct uart_driver atmel_uart;
1e6c9c28 1630
7192f92c
HS
1631static struct console atmel_console = {
1632 .name = ATMEL_DEVICENAME,
1633 .write = atmel_console_write,
1e6c9c28 1634 .device = uart_console_device,
7192f92c 1635 .setup = atmel_console_setup,
1e6c9c28
AV
1636 .flags = CON_PRINTBUFFER,
1637 .index = -1,
7192f92c 1638 .data = &atmel_uart,
1e6c9c28
AV
1639};
1640
06a7f058 1641#define ATMEL_CONSOLE_DEVICE (&atmel_console)
1e6c9c28 1642
afefc415
AV
1643/*
1644 * Early console initialization (before VM subsystem initialized).
1645 */
7192f92c 1646static int __init atmel_console_init(void)
1e6c9c28 1647{
73e2798b 1648 if (atmel_default_console_device) {
0d0a3cc1
VN
1649 struct atmel_uart_data *pdata =
1650 atmel_default_console_device->dev.platform_data;
efb8d21b 1651 int id = pdata->num;
4cbf9f48
NF
1652 struct atmel_uart_port *port = &atmel_ports[id];
1653
4cbf9f48
NF
1654 port->backup_imr = 0;
1655 port->uart.line = id;
0d0a3cc1 1656
4cbf9f48
NF
1657 add_preferred_console(ATMEL_DEVICENAME, id, NULL);
1658 atmel_init_port(port, atmel_default_console_device);
7192f92c 1659 register_console(&atmel_console);
afefc415 1660 }
1e6c9c28 1661
1e6c9c28
AV
1662 return 0;
1663}
b843aa21 1664
7192f92c 1665console_initcall(atmel_console_init);
1e6c9c28 1666
afefc415
AV
1667/*
1668 * Late console initialization.
1669 */
7192f92c 1670static int __init atmel_late_console_init(void)
afefc415 1671{
b843aa21
RB
1672 if (atmel_default_console_device
1673 && !(atmel_console.flags & CON_ENABLED))
7192f92c 1674 register_console(&atmel_console);
afefc415
AV
1675
1676 return 0;
1677}
b843aa21 1678
7192f92c 1679core_initcall(atmel_late_console_init);
afefc415 1680
dfa7f343
HS
1681static inline bool atmel_is_console_port(struct uart_port *port)
1682{
1683 return port->cons && port->cons->index == port->line;
1684}
1685
1e6c9c28 1686#else
7192f92c 1687#define ATMEL_CONSOLE_DEVICE NULL
dfa7f343
HS
1688
1689static inline bool atmel_is_console_port(struct uart_port *port)
1690{
1691 return false;
1692}
1e6c9c28
AV
1693#endif
1694
7192f92c 1695static struct uart_driver atmel_uart = {
b843aa21
RB
1696 .owner = THIS_MODULE,
1697 .driver_name = "atmel_serial",
1698 .dev_name = ATMEL_DEVICENAME,
1699 .major = SERIAL_ATMEL_MAJOR,
1700 .minor = MINOR_START,
1701 .nr = ATMEL_MAX_UART,
1702 .cons = ATMEL_CONSOLE_DEVICE,
1e6c9c28
AV
1703};
1704
afefc415 1705#ifdef CONFIG_PM
f826caa4
HS
1706static bool atmel_serial_clk_will_stop(void)
1707{
1708#ifdef CONFIG_ARCH_AT91
1709 return at91_suspend_entering_slow_clock();
1710#else
1711 return false;
1712#endif
1713}
1714
b843aa21
RB
1715static int atmel_serial_suspend(struct platform_device *pdev,
1716 pm_message_t state)
1e6c9c28 1717{
afefc415 1718 struct uart_port *port = platform_get_drvdata(pdev);
c811ab8c 1719 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
afefc415 1720
e1c609ef
HS
1721 if (atmel_is_console_port(port) && console_suspend_enabled) {
1722 /* Drain the TX shifter */
1723 while (!(UART_GET_CSR(port) & ATMEL_US_TXEMPTY))
1724 cpu_relax();
1725 }
1726
f05596db
AS
1727 /* we can not wake up if we're running on slow clock */
1728 atmel_port->may_wakeup = device_may_wakeup(&pdev->dev);
1729 if (atmel_serial_clk_will_stop())
1730 device_set_wakeup_enable(&pdev->dev, 0);
1731
1732 uart_suspend_port(&atmel_uart, port);
1e6c9c28 1733
afefc415
AV
1734 return 0;
1735}
1e6c9c28 1736
7192f92c 1737static int atmel_serial_resume(struct platform_device *pdev)
afefc415
AV
1738{
1739 struct uart_port *port = platform_get_drvdata(pdev);
c811ab8c 1740 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
1e6c9c28 1741
f05596db
AS
1742 uart_resume_port(&atmel_uart, port);
1743 device_set_wakeup_enable(&pdev->dev, atmel_port->may_wakeup);
1e6c9c28
AV
1744
1745 return 0;
1746}
afefc415 1747#else
7192f92c
HS
1748#define atmel_serial_suspend NULL
1749#define atmel_serial_resume NULL
afefc415 1750#endif
1e6c9c28 1751
9671f099 1752static int atmel_serial_probe(struct platform_device *pdev)
1e6c9c28 1753{
7192f92c 1754 struct atmel_uart_port *port;
5fbe46b6 1755 struct device_node *np = pdev->dev.of_node;
deba1a0d 1756 struct atmel_uart_data *pdata = pdev->dev.platform_data;
1ecc26bd 1757 void *data;
4cbf9f48 1758 int ret = -ENODEV;
784557de 1759 struct pinctrl *pinctrl;
1e6c9c28 1760
9d09daf8 1761 BUILD_BUG_ON(ATMEL_SERIAL_RINGSIZE & (ATMEL_SERIAL_RINGSIZE - 1));
1ecc26bd 1762
5fbe46b6
NF
1763 if (np)
1764 ret = of_alias_get_id(np, "serial");
1765 else
1766 if (pdata)
1767 ret = pdata->num;
4cbf9f48
NF
1768
1769 if (ret < 0)
5fbe46b6 1770 /* port id not found in platform data nor device-tree aliases:
4cbf9f48
NF
1771 * auto-enumerate it */
1772 ret = find_first_zero_bit(&atmel_ports_in_use,
1773 sizeof(atmel_ports_in_use));
1774
1775 if (ret > ATMEL_MAX_UART) {
1776 ret = -ENODEV;
1777 goto err;
1778 }
1779
1780 if (test_and_set_bit(ret, &atmel_ports_in_use)) {
1781 /* port already in use */
1782 ret = -EBUSY;
1783 goto err;
1784 }
1785
1786 port = &atmel_ports[ret];
f05596db 1787 port->backup_imr = 0;
4cbf9f48 1788 port->uart.line = ret;
f05596db 1789
7192f92c 1790 atmel_init_port(port, pdev);
1e6c9c28 1791
784557de
JCPV
1792 pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
1793 if (IS_ERR(pinctrl)) {
1794 ret = PTR_ERR(pinctrl);
1795 goto err;
1796 }
1797
a6670615
CC
1798 if (!atmel_use_dma_rx(&port->uart)) {
1799 ret = -ENOMEM;
6433471d
HS
1800 data = kmalloc(sizeof(struct atmel_uart_char)
1801 * ATMEL_SERIAL_RINGSIZE, GFP_KERNEL);
a6670615
CC
1802 if (!data)
1803 goto err_alloc_ring;
1804 port->rx_ring.buf = data;
1805 }
1ecc26bd 1806
7192f92c 1807 ret = uart_add_one_port(&atmel_uart, &port->uart);
dfa7f343
HS
1808 if (ret)
1809 goto err_add_port;
1810
8da14b5f 1811#ifdef CONFIG_SERIAL_ATMEL_CONSOLE
06a7f058
DB
1812 if (atmel_is_console_port(&port->uart)
1813 && ATMEL_CONSOLE_DEVICE->flags & CON_ENABLED) {
1814 /*
1815 * The serial core enabled the clock for us, so undo
1816 * the clk_enable() in atmel_console_setup()
1817 */
1818 clk_disable(port->clk);
1819 }
8da14b5f 1820#endif
06a7f058 1821
dfa7f343
HS
1822 device_init_wakeup(&pdev->dev, 1);
1823 platform_set_drvdata(pdev, port);
1824
5dfbd1d7
CS
1825 if (port->rs485.flags & SER_RS485_ENABLED) {
1826 UART_PUT_MR(&port->uart, ATMEL_US_USMODE_NORMAL);
1827 UART_PUT_CR(&port->uart, ATMEL_US_RTSEN);
1828 }
1829
dfa7f343
HS
1830 return 0;
1831
1832err_add_port:
1ecc26bd
RB
1833 kfree(port->rx_ring.buf);
1834 port->rx_ring.buf = NULL;
1835err_alloc_ring:
dfa7f343 1836 if (!atmel_is_console_port(&port->uart)) {
dfa7f343
HS
1837 clk_put(port->clk);
1838 port->clk = NULL;
afefc415 1839 }
4cbf9f48 1840err:
afefc415
AV
1841 return ret;
1842}
1843
ae8d8a14 1844static int atmel_serial_remove(struct platform_device *pdev)
afefc415
AV
1845{
1846 struct uart_port *port = platform_get_drvdata(pdev);
c811ab8c 1847 struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
afefc415
AV
1848 int ret = 0;
1849
afefc415
AV
1850 device_init_wakeup(&pdev->dev, 0);
1851 platform_set_drvdata(pdev, NULL);
1852
dfa7f343
HS
1853 ret = uart_remove_one_port(&atmel_uart, port);
1854
1ecc26bd
RB
1855 tasklet_kill(&atmel_port->tasklet);
1856 kfree(atmel_port->rx_ring.buf);
1857
dfa7f343
HS
1858 /* "port" is allocated statically, so we shouldn't free it */
1859
4cbf9f48
NF
1860 clear_bit(port->line, &atmel_ports_in_use);
1861
dfa7f343 1862 clk_put(atmel_port->clk);
afefc415
AV
1863
1864 return ret;
1865}
1866
7192f92c
HS
1867static struct platform_driver atmel_serial_driver = {
1868 .probe = atmel_serial_probe,
2d47b716 1869 .remove = atmel_serial_remove,
7192f92c
HS
1870 .suspend = atmel_serial_suspend,
1871 .resume = atmel_serial_resume,
afefc415 1872 .driver = {
1e8ea802 1873 .name = "atmel_usart",
afefc415 1874 .owner = THIS_MODULE,
5fbe46b6 1875 .of_match_table = of_match_ptr(atmel_serial_dt_ids),
afefc415
AV
1876 },
1877};
1878
7192f92c 1879static int __init atmel_serial_init(void)
afefc415
AV
1880{
1881 int ret;
1882
7192f92c 1883 ret = uart_register_driver(&atmel_uart);
afefc415
AV
1884 if (ret)
1885 return ret;
1886
7192f92c 1887 ret = platform_driver_register(&atmel_serial_driver);
afefc415 1888 if (ret)
7192f92c 1889 uart_unregister_driver(&atmel_uart);
afefc415
AV
1890
1891 return ret;
1892}
1893
7192f92c 1894static void __exit atmel_serial_exit(void)
afefc415 1895{
7192f92c
HS
1896 platform_driver_unregister(&atmel_serial_driver);
1897 uart_unregister_driver(&atmel_uart);
1e6c9c28
AV
1898}
1899
7192f92c
HS
1900module_init(atmel_serial_init);
1901module_exit(atmel_serial_exit);
1e6c9c28
AV
1902
1903MODULE_AUTHOR("Rick Bronson");
7192f92c 1904MODULE_DESCRIPTION("Atmel AT91 / AT32 serial port driver");
1e6c9c28 1905MODULE_LICENSE("GPL");
e169c139 1906MODULE_ALIAS("platform:atmel_usart");
This page took 0.698974 seconds and 5 git commands to generate.