gdb: remove gdbarch_info_init
[deliverable/binutils-gdb.git] / gdb / i386-tdep.c
CommitLineData
c906108c 1/* Intel 386 target-dependent stuff.
349c5d5f 2
3666a048 3 Copyright (C) 1988-2021 Free Software Foundation, Inc.
c906108c 4
c5aa993b 5 This file is part of GDB.
c906108c 6
c5aa993b
JM
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
a9762ec7 9 the Free Software Foundation; either version 3 of the License, or
c5aa993b 10 (at your option) any later version.
c906108c 11
c5aa993b
JM
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
c906108c 16
c5aa993b 17 You should have received a copy of the GNU General Public License
a9762ec7 18 along with this program. If not, see <http://www.gnu.org/licenses/>. */
c906108c
SS
19
20#include "defs.h"
1903f0e6 21#include "opcode/i386.h"
acd5c798
MK
22#include "arch-utils.h"
23#include "command.h"
24#include "dummy-frame.h"
82ca8957 25#include "dwarf2/frame.h"
c906108c 26#include "frame.h"
acd5c798
MK
27#include "frame-base.h"
28#include "frame-unwind.h"
c906108c 29#include "inferior.h"
45741a9c 30#include "infrun.h"
acd5c798 31#include "gdbcmd.h"
c906108c 32#include "gdbcore.h"
e6bb342a 33#include "gdbtypes.h"
dfe01d39 34#include "objfiles.h"
acd5c798
MK
35#include "osabi.h"
36#include "regcache.h"
37#include "reggroups.h"
473f17b0 38#include "regset.h"
c0d1d883 39#include "symfile.h"
c906108c 40#include "symtab.h"
acd5c798 41#include "target.h"
3b2ca824 42#include "target-float.h"
fd0407d6 43#include "value.h"
a89aa300 44#include "dis-asm.h"
7a697b8d 45#include "disasm.h"
c8d5aac9 46#include "remote.h"
d2a7c97a 47#include "i386-tdep.h"
61113f8b 48#include "i387-tdep.h"
268a13a5 49#include "gdbsupport/x86-xstate.h"
1d509aa6 50#include "x86-tdep.h"
4c5e7a93 51#include "expop.h"
d2a7c97a 52
7ad10968 53#include "record.h"
d02ed0bb 54#include "record-full.h"
22916b07
YQ
55#include "target-descriptions.h"
56#include "arch/i386.h"
90884b2b 57
6710bf39
SS
58#include "ax.h"
59#include "ax-gdb.h"
60
55aa24fb
SDJ
61#include "stap-probe.h"
62#include "user-regs.h"
63#include "cli/cli-utils.h"
64#include "expression.h"
65#include "parser-defs.h"
66#include <ctype.h>
325fac50 67#include <algorithm>
7d7571f0 68#include <unordered_set>
c2fd7fae 69#include "producer.h"
55aa24fb 70
c4fc7f1b 71/* Register names. */
c40e1eab 72
27087b7f 73static const char * const i386_register_names[] =
fc633446
MK
74{
75 "eax", "ecx", "edx", "ebx",
76 "esp", "ebp", "esi", "edi",
77 "eip", "eflags", "cs", "ss",
78 "ds", "es", "fs", "gs",
79 "st0", "st1", "st2", "st3",
80 "st4", "st5", "st6", "st7",
81 "fctrl", "fstat", "ftag", "fiseg",
82 "fioff", "foseg", "fooff", "fop",
83 "xmm0", "xmm1", "xmm2", "xmm3",
84 "xmm4", "xmm5", "xmm6", "xmm7",
85 "mxcsr"
86};
87
27087b7f 88static const char * const i386_zmm_names[] =
01f9f808
MS
89{
90 "zmm0", "zmm1", "zmm2", "zmm3",
91 "zmm4", "zmm5", "zmm6", "zmm7"
92};
93
27087b7f 94static const char * const i386_zmmh_names[] =
01f9f808
MS
95{
96 "zmm0h", "zmm1h", "zmm2h", "zmm3h",
97 "zmm4h", "zmm5h", "zmm6h", "zmm7h"
98};
99
27087b7f 100static const char * const i386_k_names[] =
01f9f808
MS
101{
102 "k0", "k1", "k2", "k3",
103 "k4", "k5", "k6", "k7"
104};
105
27087b7f 106static const char * const i386_ymm_names[] =
c131fcee
L
107{
108 "ymm0", "ymm1", "ymm2", "ymm3",
109 "ymm4", "ymm5", "ymm6", "ymm7",
110};
111
27087b7f 112static const char * const i386_ymmh_names[] =
c131fcee
L
113{
114 "ymm0h", "ymm1h", "ymm2h", "ymm3h",
115 "ymm4h", "ymm5h", "ymm6h", "ymm7h",
116};
117
27087b7f 118static const char * const i386_mpx_names[] =
1dbcd68c
WT
119{
120 "bnd0raw", "bnd1raw", "bnd2raw", "bnd3raw", "bndcfgu", "bndstatus"
121};
122
27087b7f 123static const char * const i386_pkeys_names[] =
51547df6
MS
124{
125 "pkru"
126};
127
1dbcd68c
WT
128/* Register names for MPX pseudo-registers. */
129
27087b7f 130static const char * const i386_bnd_names[] =
1dbcd68c
WT
131{
132 "bnd0", "bnd1", "bnd2", "bnd3"
133};
134
c4fc7f1b 135/* Register names for MMX pseudo-registers. */
28fc6740 136
27087b7f 137static const char * const i386_mmx_names[] =
28fc6740
AC
138{
139 "mm0", "mm1", "mm2", "mm3",
140 "mm4", "mm5", "mm6", "mm7"
141};
c40e1eab 142
1ba53b71
L
143/* Register names for byte pseudo-registers. */
144
27087b7f 145static const char * const i386_byte_names[] =
1ba53b71
L
146{
147 "al", "cl", "dl", "bl",
148 "ah", "ch", "dh", "bh"
149};
150
151/* Register names for word pseudo-registers. */
152
27087b7f 153static const char * const i386_word_names[] =
1ba53b71
L
154{
155 "ax", "cx", "dx", "bx",
9cad29ac 156 "", "bp", "si", "di"
1ba53b71
L
157};
158
01f9f808
MS
159/* Constant used for reading/writing pseudo registers. In 64-bit mode, we have
160 16 lower ZMM regs that extend corresponding xmm/ymm registers. In addition,
161 we have 16 upper ZMM regs that have to be handled differently. */
162
163const int num_lower_zmm_regs = 16;
164
1ba53b71 165/* MMX register? */
c40e1eab 166
28fc6740 167static int
5716833c 168i386_mmx_regnum_p (struct gdbarch *gdbarch, int regnum)
28fc6740 169{
1ba53b71
L
170 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
171 int mm0_regnum = tdep->mm0_regnum;
5716833c
MK
172
173 if (mm0_regnum < 0)
174 return 0;
175
1ba53b71
L
176 regnum -= mm0_regnum;
177 return regnum >= 0 && regnum < tdep->num_mmx_regs;
178}
179
180/* Byte register? */
181
182int
183i386_byte_regnum_p (struct gdbarch *gdbarch, int regnum)
184{
185 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
186
187 regnum -= tdep->al_regnum;
188 return regnum >= 0 && regnum < tdep->num_byte_regs;
189}
190
191/* Word register? */
192
193int
194i386_word_regnum_p (struct gdbarch *gdbarch, int regnum)
195{
196 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
197
198 regnum -= tdep->ax_regnum;
199 return regnum >= 0 && regnum < tdep->num_word_regs;
200}
201
202/* Dword register? */
203
204int
205i386_dword_regnum_p (struct gdbarch *gdbarch, int regnum)
206{
207 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
208 int eax_regnum = tdep->eax_regnum;
209
210 if (eax_regnum < 0)
211 return 0;
212
213 regnum -= eax_regnum;
214 return regnum >= 0 && regnum < tdep->num_dword_regs;
28fc6740
AC
215}
216
01f9f808
MS
217/* AVX512 register? */
218
219int
220i386_zmmh_regnum_p (struct gdbarch *gdbarch, int regnum)
221{
222 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
223 int zmm0h_regnum = tdep->zmm0h_regnum;
224
225 if (zmm0h_regnum < 0)
226 return 0;
227
228 regnum -= zmm0h_regnum;
229 return regnum >= 0 && regnum < tdep->num_zmm_regs;
230}
231
232int
233i386_zmm_regnum_p (struct gdbarch *gdbarch, int regnum)
234{
235 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
236 int zmm0_regnum = tdep->zmm0_regnum;
237
238 if (zmm0_regnum < 0)
239 return 0;
240
241 regnum -= zmm0_regnum;
242 return regnum >= 0 && regnum < tdep->num_zmm_regs;
243}
244
245int
246i386_k_regnum_p (struct gdbarch *gdbarch, int regnum)
247{
248 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
249 int k0_regnum = tdep->k0_regnum;
250
251 if (k0_regnum < 0)
252 return 0;
253
254 regnum -= k0_regnum;
255 return regnum >= 0 && regnum < I387_NUM_K_REGS;
256}
257
9191d390 258static int
c131fcee
L
259i386_ymmh_regnum_p (struct gdbarch *gdbarch, int regnum)
260{
261 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
262 int ymm0h_regnum = tdep->ymm0h_regnum;
263
264 if (ymm0h_regnum < 0)
265 return 0;
266
267 regnum -= ymm0h_regnum;
268 return regnum >= 0 && regnum < tdep->num_ymm_regs;
269}
270
271/* AVX register? */
272
273int
274i386_ymm_regnum_p (struct gdbarch *gdbarch, int regnum)
275{
276 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
277 int ymm0_regnum = tdep->ymm0_regnum;
278
279 if (ymm0_regnum < 0)
280 return 0;
281
282 regnum -= ymm0_regnum;
283 return regnum >= 0 && regnum < tdep->num_ymm_regs;
284}
285
01f9f808
MS
286static int
287i386_ymmh_avx512_regnum_p (struct gdbarch *gdbarch, int regnum)
288{
289 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
290 int ymm16h_regnum = tdep->ymm16h_regnum;
291
292 if (ymm16h_regnum < 0)
293 return 0;
294
295 regnum -= ymm16h_regnum;
296 return regnum >= 0 && regnum < tdep->num_ymm_avx512_regs;
297}
298
299int
300i386_ymm_avx512_regnum_p (struct gdbarch *gdbarch, int regnum)
301{
302 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
303 int ymm16_regnum = tdep->ymm16_regnum;
304
305 if (ymm16_regnum < 0)
306 return 0;
307
308 regnum -= ymm16_regnum;
309 return regnum >= 0 && regnum < tdep->num_ymm_avx512_regs;
310}
311
1dbcd68c
WT
312/* BND register? */
313
314int
315i386_bnd_regnum_p (struct gdbarch *gdbarch, int regnum)
316{
317 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
318 int bnd0_regnum = tdep->bnd0_regnum;
319
320 if (bnd0_regnum < 0)
321 return 0;
322
323 regnum -= bnd0_regnum;
324 return regnum >= 0 && regnum < I387_NUM_BND_REGS;
325}
326
5716833c 327/* SSE register? */
23a34459 328
c131fcee
L
329int
330i386_xmm_regnum_p (struct gdbarch *gdbarch, int regnum)
23a34459 331{
5716833c 332 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
c131fcee 333 int num_xmm_regs = I387_NUM_XMM_REGS (tdep);
5716833c 334
c131fcee 335 if (num_xmm_regs == 0)
5716833c
MK
336 return 0;
337
c131fcee
L
338 regnum -= I387_XMM0_REGNUM (tdep);
339 return regnum >= 0 && regnum < num_xmm_regs;
23a34459
AC
340}
341
01f9f808
MS
342/* XMM_512 register? */
343
344int
345i386_xmm_avx512_regnum_p (struct gdbarch *gdbarch, int regnum)
346{
347 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
348 int num_xmm_avx512_regs = I387_NUM_XMM_AVX512_REGS (tdep);
349
350 if (num_xmm_avx512_regs == 0)
351 return 0;
352
353 regnum -= I387_XMM16_REGNUM (tdep);
354 return regnum >= 0 && regnum < num_xmm_avx512_regs;
355}
356
5716833c
MK
357static int
358i386_mxcsr_regnum_p (struct gdbarch *gdbarch, int regnum)
23a34459 359{
5716833c
MK
360 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
361
20a6ec49 362 if (I387_NUM_XMM_REGS (tdep) == 0)
5716833c
MK
363 return 0;
364
20a6ec49 365 return (regnum == I387_MXCSR_REGNUM (tdep));
23a34459
AC
366}
367
5716833c 368/* FP register? */
23a34459
AC
369
370int
20a6ec49 371i386_fp_regnum_p (struct gdbarch *gdbarch, int regnum)
23a34459 372{
20a6ec49
MD
373 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
374
375 if (I387_ST0_REGNUM (tdep) < 0)
5716833c
MK
376 return 0;
377
20a6ec49
MD
378 return (I387_ST0_REGNUM (tdep) <= regnum
379 && regnum < I387_FCTRL_REGNUM (tdep));
23a34459
AC
380}
381
382int
20a6ec49 383i386_fpc_regnum_p (struct gdbarch *gdbarch, int regnum)
23a34459 384{
20a6ec49
MD
385 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
386
387 if (I387_ST0_REGNUM (tdep) < 0)
5716833c
MK
388 return 0;
389
20a6ec49
MD
390 return (I387_FCTRL_REGNUM (tdep) <= regnum
391 && regnum < I387_XMM0_REGNUM (tdep));
23a34459
AC
392}
393
1dbcd68c
WT
394/* BNDr (raw) register? */
395
396static int
397i386_bndr_regnum_p (struct gdbarch *gdbarch, int regnum)
398{
399 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
400
401 if (I387_BND0R_REGNUM (tdep) < 0)
402 return 0;
403
404 regnum -= tdep->bnd0r_regnum;
405 return regnum >= 0 && regnum < I387_NUM_BND_REGS;
406}
407
408/* BND control register? */
409
410static int
411i386_mpx_ctrl_regnum_p (struct gdbarch *gdbarch, int regnum)
412{
413 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
414
415 if (I387_BNDCFGU_REGNUM (tdep) < 0)
416 return 0;
417
418 regnum -= I387_BNDCFGU_REGNUM (tdep);
419 return regnum >= 0 && regnum < I387_NUM_MPX_CTRL_REGS;
420}
421
51547df6
MS
422/* PKRU register? */
423
424bool
425i386_pkru_regnum_p (struct gdbarch *gdbarch, int regnum)
426{
427 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
428 int pkru_regnum = tdep->pkru_regnum;
429
430 if (pkru_regnum < 0)
431 return false;
432
433 regnum -= pkru_regnum;
434 return regnum >= 0 && regnum < I387_NUM_PKEYS_REGS;
435}
436
c131fcee
L
437/* Return the name of register REGNUM, or the empty string if it is
438 an anonymous register. */
439
440static const char *
441i386_register_name (struct gdbarch *gdbarch, int regnum)
442{
443 /* Hide the upper YMM registers. */
444 if (i386_ymmh_regnum_p (gdbarch, regnum))
445 return "";
446
01f9f808
MS
447 /* Hide the upper YMM16-31 registers. */
448 if (i386_ymmh_avx512_regnum_p (gdbarch, regnum))
449 return "";
450
451 /* Hide the upper ZMM registers. */
452 if (i386_zmmh_regnum_p (gdbarch, regnum))
453 return "";
454
c131fcee
L
455 return tdesc_register_name (gdbarch, regnum);
456}
457
30b0e2d8 458/* Return the name of register REGNUM. */
fc633446 459
1ba53b71 460const char *
90884b2b 461i386_pseudo_register_name (struct gdbarch *gdbarch, int regnum)
fc633446 462{
1ba53b71 463 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1dbcd68c
WT
464 if (i386_bnd_regnum_p (gdbarch, regnum))
465 return i386_bnd_names[regnum - tdep->bnd0_regnum];
1ba53b71
L
466 if (i386_mmx_regnum_p (gdbarch, regnum))
467 return i386_mmx_names[regnum - I387_MM0_REGNUM (tdep)];
c131fcee
L
468 else if (i386_ymm_regnum_p (gdbarch, regnum))
469 return i386_ymm_names[regnum - tdep->ymm0_regnum];
01f9f808
MS
470 else if (i386_zmm_regnum_p (gdbarch, regnum))
471 return i386_zmm_names[regnum - tdep->zmm0_regnum];
1ba53b71
L
472 else if (i386_byte_regnum_p (gdbarch, regnum))
473 return i386_byte_names[regnum - tdep->al_regnum];
474 else if (i386_word_regnum_p (gdbarch, regnum))
475 return i386_word_names[regnum - tdep->ax_regnum];
476
477 internal_error (__FILE__, __LINE__, _("invalid regnum"));
fc633446
MK
478}
479
c4fc7f1b 480/* Convert a dbx register number REG to the appropriate register
85540d8c
MK
481 number used by GDB. */
482
8201327c 483static int
d3f73121 484i386_dbx_reg_to_regnum (struct gdbarch *gdbarch, int reg)
85540d8c 485{
20a6ec49
MD
486 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
487
c4fc7f1b
MK
488 /* This implements what GCC calls the "default" register map
489 (dbx_register_map[]). */
490
85540d8c
MK
491 if (reg >= 0 && reg <= 7)
492 {
9872ad24 493 /* General-purpose registers. The debug info calls %ebp
dda83cd7 494 register 4, and %esp register 5. */
9872ad24 495 if (reg == 4)
dda83cd7 496 return 5;
9872ad24 497 else if (reg == 5)
dda83cd7 498 return 4;
9872ad24 499 else return reg;
85540d8c
MK
500 }
501 else if (reg >= 12 && reg <= 19)
502 {
503 /* Floating-point registers. */
20a6ec49 504 return reg - 12 + I387_ST0_REGNUM (tdep);
85540d8c
MK
505 }
506 else if (reg >= 21 && reg <= 28)
507 {
508 /* SSE registers. */
c131fcee
L
509 int ymm0_regnum = tdep->ymm0_regnum;
510
511 if (ymm0_regnum >= 0
512 && i386_xmm_regnum_p (gdbarch, reg))
513 return reg - 21 + ymm0_regnum;
514 else
515 return reg - 21 + I387_XMM0_REGNUM (tdep);
85540d8c
MK
516 }
517 else if (reg >= 29 && reg <= 36)
518 {
519 /* MMX registers. */
20a6ec49 520 return reg - 29 + I387_MM0_REGNUM (tdep);
85540d8c
MK
521 }
522
523 /* This will hopefully provoke a warning. */
f6efe3f8 524 return gdbarch_num_cooked_regs (gdbarch);
85540d8c
MK
525}
526
0fde2c53 527/* Convert SVR4 DWARF register number REG to the appropriate register number
c4fc7f1b 528 used by GDB. */
85540d8c 529
8201327c 530static int
0fde2c53 531i386_svr4_dwarf_reg_to_regnum (struct gdbarch *gdbarch, int reg)
85540d8c 532{
20a6ec49
MD
533 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
534
c4fc7f1b
MK
535 /* This implements the GCC register map that tries to be compatible
536 with the SVR4 C compiler for DWARF (svr4_dbx_register_map[]). */
537
538 /* The SVR4 register numbering includes %eip and %eflags, and
85540d8c
MK
539 numbers the floating point registers differently. */
540 if (reg >= 0 && reg <= 9)
541 {
acd5c798 542 /* General-purpose registers. */
85540d8c
MK
543 return reg;
544 }
545 else if (reg >= 11 && reg <= 18)
546 {
547 /* Floating-point registers. */
20a6ec49 548 return reg - 11 + I387_ST0_REGNUM (tdep);
85540d8c 549 }
c6f4c129 550 else if (reg >= 21 && reg <= 36)
85540d8c 551 {
c4fc7f1b 552 /* The SSE and MMX registers have the same numbers as with dbx. */
d3f73121 553 return i386_dbx_reg_to_regnum (gdbarch, reg);
85540d8c
MK
554 }
555
c6f4c129
JB
556 switch (reg)
557 {
20a6ec49
MD
558 case 37: return I387_FCTRL_REGNUM (tdep);
559 case 38: return I387_FSTAT_REGNUM (tdep);
560 case 39: return I387_MXCSR_REGNUM (tdep);
c6f4c129
JB
561 case 40: return I386_ES_REGNUM;
562 case 41: return I386_CS_REGNUM;
563 case 42: return I386_SS_REGNUM;
564 case 43: return I386_DS_REGNUM;
565 case 44: return I386_FS_REGNUM;
566 case 45: return I386_GS_REGNUM;
567 }
568
0fde2c53
DE
569 return -1;
570}
571
572/* Wrapper on i386_svr4_dwarf_reg_to_regnum to return
573 num_regs + num_pseudo_regs for other debug formats. */
574
8f10c932 575int
0fde2c53
DE
576i386_svr4_reg_to_regnum (struct gdbarch *gdbarch, int reg)
577{
578 int regnum = i386_svr4_dwarf_reg_to_regnum (gdbarch, reg);
579
580 if (regnum == -1)
f6efe3f8 581 return gdbarch_num_cooked_regs (gdbarch);
0fde2c53 582 return regnum;
85540d8c 583}
5716833c 584
fc338970 585\f
917317f4 586
fc338970
MK
587/* This is the variable that is set with "set disassembly-flavor", and
588 its legitimate values. */
53904c9e
AC
589static const char att_flavor[] = "att";
590static const char intel_flavor[] = "intel";
40478521 591static const char *const valid_flavors[] =
c5aa993b 592{
c906108c
SS
593 att_flavor,
594 intel_flavor,
595 NULL
596};
53904c9e 597static const char *disassembly_flavor = att_flavor;
acd5c798 598\f
c906108c 599
acd5c798
MK
600/* Use the program counter to determine the contents and size of a
601 breakpoint instruction. Return a pointer to a string of bytes that
602 encode a breakpoint instruction, store the length of the string in
603 *LEN and optionally adjust *PC to point to the correct memory
604 location for inserting the breakpoint.
c906108c 605
acd5c798
MK
606 On the i386 we have a single breakpoint that fits in a single byte
607 and can be inserted anywhere.
c906108c 608
acd5c798 609 This function is 64-bit safe. */
63c0089f 610
04180708
YQ
611constexpr gdb_byte i386_break_insn[] = { 0xcc }; /* int 3 */
612
613typedef BP_MANIPULATION (i386_break_insn) i386_breakpoint;
63c0089f 614
237fc4c9
PA
615\f
616/* Displaced instruction handling. */
617
1903f0e6
DE
618/* Skip the legacy instruction prefixes in INSN.
619 Not all prefixes are valid for any particular insn
620 but we needn't care, the insn will fault if it's invalid.
621 The result is a pointer to the first opcode byte,
622 or NULL if we run off the end of the buffer. */
623
624static gdb_byte *
625i386_skip_prefixes (gdb_byte *insn, size_t max_len)
626{
627 gdb_byte *end = insn + max_len;
628
629 while (insn < end)
630 {
631 switch (*insn)
632 {
633 case DATA_PREFIX_OPCODE:
634 case ADDR_PREFIX_OPCODE:
635 case CS_PREFIX_OPCODE:
636 case DS_PREFIX_OPCODE:
637 case ES_PREFIX_OPCODE:
638 case FS_PREFIX_OPCODE:
639 case GS_PREFIX_OPCODE:
640 case SS_PREFIX_OPCODE:
641 case LOCK_PREFIX_OPCODE:
642 case REPE_PREFIX_OPCODE:
643 case REPNE_PREFIX_OPCODE:
644 ++insn;
645 continue;
646 default:
647 return insn;
648 }
649 }
650
651 return NULL;
652}
237fc4c9
PA
653
654static int
1903f0e6 655i386_absolute_jmp_p (const gdb_byte *insn)
237fc4c9 656{
1777feb0 657 /* jmp far (absolute address in operand). */
237fc4c9
PA
658 if (insn[0] == 0xea)
659 return 1;
660
661 if (insn[0] == 0xff)
662 {
1777feb0 663 /* jump near, absolute indirect (/4). */
237fc4c9 664 if ((insn[1] & 0x38) == 0x20)
dda83cd7 665 return 1;
237fc4c9 666
1777feb0 667 /* jump far, absolute indirect (/5). */
237fc4c9 668 if ((insn[1] & 0x38) == 0x28)
dda83cd7 669 return 1;
237fc4c9
PA
670 }
671
672 return 0;
673}
674
c2170eef
MM
675/* Return non-zero if INSN is a jump, zero otherwise. */
676
677static int
678i386_jmp_p (const gdb_byte *insn)
679{
680 /* jump short, relative. */
681 if (insn[0] == 0xeb)
682 return 1;
683
684 /* jump near, relative. */
685 if (insn[0] == 0xe9)
686 return 1;
687
688 return i386_absolute_jmp_p (insn);
689}
690
237fc4c9 691static int
1903f0e6 692i386_absolute_call_p (const gdb_byte *insn)
237fc4c9 693{
1777feb0 694 /* call far, absolute. */
237fc4c9
PA
695 if (insn[0] == 0x9a)
696 return 1;
697
698 if (insn[0] == 0xff)
699 {
1777feb0 700 /* Call near, absolute indirect (/2). */
237fc4c9 701 if ((insn[1] & 0x38) == 0x10)
dda83cd7 702 return 1;
237fc4c9 703
1777feb0 704 /* Call far, absolute indirect (/3). */
237fc4c9 705 if ((insn[1] & 0x38) == 0x18)
dda83cd7 706 return 1;
237fc4c9
PA
707 }
708
709 return 0;
710}
711
712static int
1903f0e6 713i386_ret_p (const gdb_byte *insn)
237fc4c9
PA
714{
715 switch (insn[0])
716 {
1777feb0 717 case 0xc2: /* ret near, pop N bytes. */
237fc4c9 718 case 0xc3: /* ret near */
1777feb0 719 case 0xca: /* ret far, pop N bytes. */
237fc4c9
PA
720 case 0xcb: /* ret far */
721 case 0xcf: /* iret */
722 return 1;
723
724 default:
725 return 0;
726 }
727}
728
729static int
1903f0e6 730i386_call_p (const gdb_byte *insn)
237fc4c9
PA
731{
732 if (i386_absolute_call_p (insn))
733 return 1;
734
1777feb0 735 /* call near, relative. */
237fc4c9
PA
736 if (insn[0] == 0xe8)
737 return 1;
738
739 return 0;
740}
741
237fc4c9
PA
742/* Return non-zero if INSN is a system call, and set *LENGTHP to its
743 length in bytes. Otherwise, return zero. */
1903f0e6 744
237fc4c9 745static int
b55078be 746i386_syscall_p (const gdb_byte *insn, int *lengthp)
237fc4c9 747{
9a7f938f
JK
748 /* Is it 'int $0x80'? */
749 if ((insn[0] == 0xcd && insn[1] == 0x80)
750 /* Or is it 'sysenter'? */
751 || (insn[0] == 0x0f && insn[1] == 0x34)
752 /* Or is it 'syscall'? */
753 || (insn[0] == 0x0f && insn[1] == 0x05))
237fc4c9
PA
754 {
755 *lengthp = 2;
756 return 1;
757 }
758
759 return 0;
760}
761
c2170eef
MM
762/* The gdbarch insn_is_call method. */
763
764static int
765i386_insn_is_call (struct gdbarch *gdbarch, CORE_ADDR addr)
766{
767 gdb_byte buf[I386_MAX_INSN_LEN], *insn;
768
769 read_code (addr, buf, I386_MAX_INSN_LEN);
770 insn = i386_skip_prefixes (buf, I386_MAX_INSN_LEN);
771
772 return i386_call_p (insn);
773}
774
775/* The gdbarch insn_is_ret method. */
776
777static int
778i386_insn_is_ret (struct gdbarch *gdbarch, CORE_ADDR addr)
779{
780 gdb_byte buf[I386_MAX_INSN_LEN], *insn;
781
782 read_code (addr, buf, I386_MAX_INSN_LEN);
783 insn = i386_skip_prefixes (buf, I386_MAX_INSN_LEN);
784
785 return i386_ret_p (insn);
786}
787
788/* The gdbarch insn_is_jump method. */
789
790static int
791i386_insn_is_jump (struct gdbarch *gdbarch, CORE_ADDR addr)
792{
793 gdb_byte buf[I386_MAX_INSN_LEN], *insn;
794
795 read_code (addr, buf, I386_MAX_INSN_LEN);
796 insn = i386_skip_prefixes (buf, I386_MAX_INSN_LEN);
797
798 return i386_jmp_p (insn);
799}
800
c2508e90 801/* Some kernels may run one past a syscall insn, so we have to cope. */
b55078be 802
1152d984 803displaced_step_copy_insn_closure_up
b55078be
DE
804i386_displaced_step_copy_insn (struct gdbarch *gdbarch,
805 CORE_ADDR from, CORE_ADDR to,
806 struct regcache *regs)
807{
808 size_t len = gdbarch_max_insn_length (gdbarch);
1152d984
SM
809 std::unique_ptr<i386_displaced_step_copy_insn_closure> closure
810 (new i386_displaced_step_copy_insn_closure (len));
cfba9872 811 gdb_byte *buf = closure->buf.data ();
b55078be
DE
812
813 read_memory (from, buf, len);
814
815 /* GDB may get control back after the insn after the syscall.
816 Presumably this is a kernel bug.
817 If this is a syscall, make sure there's a nop afterwards. */
818 {
819 int syscall_length;
820 gdb_byte *insn;
821
822 insn = i386_skip_prefixes (buf, len);
823 if (insn != NULL && i386_syscall_p (insn, &syscall_length))
824 insn[syscall_length] = NOP_OPCODE;
825 }
826
827 write_memory (to, buf, len);
828
136821d9 829 displaced_debug_printf ("%s->%s: %s",
dda83cd7 830 paddress (gdbarch, from), paddress (gdbarch, to),
136821d9 831 displaced_step_dump_bytes (buf, len).c_str ());
b55078be 832
6d0cf446 833 /* This is a work around for a problem with g++ 4.8. */
1152d984 834 return displaced_step_copy_insn_closure_up (closure.release ());
b55078be
DE
835}
836
237fc4c9
PA
837/* Fix up the state of registers and memory after having single-stepped
838 a displaced instruction. */
1903f0e6 839
237fc4c9
PA
840void
841i386_displaced_step_fixup (struct gdbarch *gdbarch,
1152d984 842 struct displaced_step_copy_insn_closure *closure_,
dda83cd7
SM
843 CORE_ADDR from, CORE_ADDR to,
844 struct regcache *regs)
237fc4c9 845{
e17a4113
UW
846 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
847
237fc4c9
PA
848 /* The offset we applied to the instruction's address.
849 This could well be negative (when viewed as a signed 32-bit
850 value), but ULONGEST won't reflect that, so take care when
851 applying it. */
852 ULONGEST insn_offset = to - from;
853
1152d984
SM
854 i386_displaced_step_copy_insn_closure *closure
855 = (i386_displaced_step_copy_insn_closure *) closure_;
cfba9872 856 gdb_byte *insn = closure->buf.data ();
1903f0e6
DE
857 /* The start of the insn, needed in case we see some prefixes. */
858 gdb_byte *insn_start = insn;
237fc4c9 859
136821d9
SM
860 displaced_debug_printf ("fixup (%s, %s), insn = 0x%02x 0x%02x ...",
861 paddress (gdbarch, from), paddress (gdbarch, to),
862 insn[0], insn[1]);
237fc4c9
PA
863
864 /* The list of issues to contend with here is taken from
865 resume_execution in arch/i386/kernel/kprobes.c, Linux 2.6.20.
866 Yay for Free Software! */
867
868 /* Relocate the %eip, if necessary. */
869
1903f0e6
DE
870 /* The instruction recognizers we use assume any leading prefixes
871 have been skipped. */
872 {
873 /* This is the size of the buffer in closure. */
874 size_t max_insn_len = gdbarch_max_insn_length (gdbarch);
875 gdb_byte *opcode = i386_skip_prefixes (insn, max_insn_len);
876 /* If there are too many prefixes, just ignore the insn.
877 It will fault when run. */
878 if (opcode != NULL)
879 insn = opcode;
880 }
881
237fc4c9
PA
882 /* Except in the case of absolute or indirect jump or call
883 instructions, or a return instruction, the new eip is relative to
884 the displaced instruction; make it relative. Well, signal
885 handler returns don't need relocation either, but we use the
886 value of %eip to recognize those; see below. */
887 if (! i386_absolute_jmp_p (insn)
888 && ! i386_absolute_call_p (insn)
889 && ! i386_ret_p (insn))
890 {
891 ULONGEST orig_eip;
b55078be 892 int insn_len;
237fc4c9
PA
893
894 regcache_cooked_read_unsigned (regs, I386_EIP_REGNUM, &orig_eip);
895
896 /* A signal trampoline system call changes the %eip, resuming
dda83cd7
SM
897 execution of the main program after the signal handler has
898 returned. That makes them like 'return' instructions; we
899 shouldn't relocate %eip.
900
901 But most system calls don't, and we do need to relocate %eip.
902
903 Our heuristic for distinguishing these cases: if stepping
904 over the system call instruction left control directly after
905 the instruction, the we relocate --- control almost certainly
906 doesn't belong in the displaced copy. Otherwise, we assume
907 the instruction has put control where it belongs, and leave
908 it unrelocated. Goodness help us if there are PC-relative
909 system calls. */
237fc4c9 910 if (i386_syscall_p (insn, &insn_len)
dda83cd7 911 && orig_eip != to + (insn - insn_start) + insn_len
b55078be
DE
912 /* GDB can get control back after the insn after the syscall.
913 Presumably this is a kernel bug.
914 i386_displaced_step_copy_insn ensures its a nop,
915 we add one to the length for it. */
136821d9
SM
916 && orig_eip != to + (insn - insn_start) + insn_len + 1)
917 displaced_debug_printf ("syscall changed %%eip; not relocating");
237fc4c9 918 else
dda83cd7
SM
919 {
920 ULONGEST eip = (orig_eip - insn_offset) & 0xffffffffUL;
237fc4c9 921
1903f0e6
DE
922 /* If we just stepped over a breakpoint insn, we don't backup
923 the pc on purpose; this is to match behaviour without
924 stepping. */
237fc4c9 925
dda83cd7 926 regcache_cooked_write_unsigned (regs, I386_EIP_REGNUM, eip);
237fc4c9 927
136821d9
SM
928 displaced_debug_printf ("relocated %%eip from %s to %s",
929 paddress (gdbarch, orig_eip),
930 paddress (gdbarch, eip));
dda83cd7 931 }
237fc4c9
PA
932 }
933
934 /* If the instruction was PUSHFL, then the TF bit will be set in the
935 pushed value, and should be cleared. We'll leave this for later,
936 since GDB already messes up the TF flag when stepping over a
937 pushfl. */
938
939 /* If the instruction was a call, the return address now atop the
940 stack is the address following the copied instruction. We need
941 to make it the address following the original instruction. */
942 if (i386_call_p (insn))
943 {
944 ULONGEST esp;
945 ULONGEST retaddr;
946 const ULONGEST retaddr_len = 4;
947
948 regcache_cooked_read_unsigned (regs, I386_ESP_REGNUM, &esp);
b75f0b83 949 retaddr = read_memory_unsigned_integer (esp, retaddr_len, byte_order);
237fc4c9 950 retaddr = (retaddr - insn_offset) & 0xffffffffUL;
e17a4113 951 write_memory_unsigned_integer (esp, retaddr_len, byte_order, retaddr);
237fc4c9 952
136821d9
SM
953 displaced_debug_printf ("relocated return addr at %s to %s",
954 paddress (gdbarch, esp),
955 paddress (gdbarch, retaddr));
237fc4c9
PA
956 }
957}
dde08ee1
PA
958
959static void
960append_insns (CORE_ADDR *to, ULONGEST len, const gdb_byte *buf)
961{
962 target_write_memory (*to, buf, len);
963 *to += len;
964}
965
966static void
967i386_relocate_instruction (struct gdbarch *gdbarch,
968 CORE_ADDR *to, CORE_ADDR oldloc)
969{
970 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
971 gdb_byte buf[I386_MAX_INSN_LEN];
972 int offset = 0, rel32, newrel;
973 int insn_length;
974 gdb_byte *insn = buf;
975
976 read_memory (oldloc, buf, I386_MAX_INSN_LEN);
977
978 insn_length = gdb_buffered_insn_length (gdbarch, insn,
979 I386_MAX_INSN_LEN, oldloc);
980
981 /* Get past the prefixes. */
982 insn = i386_skip_prefixes (insn, I386_MAX_INSN_LEN);
983
984 /* Adjust calls with 32-bit relative addresses as push/jump, with
985 the address pushed being the location where the original call in
986 the user program would return to. */
987 if (insn[0] == 0xe8)
988 {
989 gdb_byte push_buf[16];
990 unsigned int ret_addr;
991
992 /* Where "ret" in the original code will return to. */
993 ret_addr = oldloc + insn_length;
1777feb0 994 push_buf[0] = 0x68; /* pushq $... */
144db827 995 store_unsigned_integer (&push_buf[1], 4, byte_order, ret_addr);
dde08ee1
PA
996 /* Push the push. */
997 append_insns (to, 5, push_buf);
998
999 /* Convert the relative call to a relative jump. */
1000 insn[0] = 0xe9;
1001
1002 /* Adjust the destination offset. */
1003 rel32 = extract_signed_integer (insn + 1, 4, byte_order);
1004 newrel = (oldloc - *to) + rel32;
f4a1794a
KY
1005 store_signed_integer (insn + 1, 4, byte_order, newrel);
1006
136821d9
SM
1007 displaced_debug_printf ("adjusted insn rel32=%s at %s to rel32=%s at %s",
1008 hex_string (rel32), paddress (gdbarch, oldloc),
1009 hex_string (newrel), paddress (gdbarch, *to));
dde08ee1
PA
1010
1011 /* Write the adjusted jump into its displaced location. */
1012 append_insns (to, 5, insn);
1013 return;
1014 }
1015
1016 /* Adjust jumps with 32-bit relative addresses. Calls are already
1017 handled above. */
1018 if (insn[0] == 0xe9)
1019 offset = 1;
1020 /* Adjust conditional jumps. */
1021 else if (insn[0] == 0x0f && (insn[1] & 0xf0) == 0x80)
1022 offset = 2;
1023
1024 if (offset)
1025 {
1026 rel32 = extract_signed_integer (insn + offset, 4, byte_order);
1027 newrel = (oldloc - *to) + rel32;
f4a1794a 1028 store_signed_integer (insn + offset, 4, byte_order, newrel);
136821d9
SM
1029 displaced_debug_printf ("adjusted insn rel32=%s at %s to rel32=%s at %s",
1030 hex_string (rel32), paddress (gdbarch, oldloc),
1031 hex_string (newrel), paddress (gdbarch, *to));
dde08ee1
PA
1032 }
1033
1034 /* Write the adjusted instructions into their displaced
1035 location. */
1036 append_insns (to, insn_length, buf);
1037}
1038
fc338970 1039\f
acd5c798
MK
1040#ifdef I386_REGNO_TO_SYMMETRY
1041#error "The Sequent Symmetry is no longer supported."
1042#endif
c906108c 1043
acd5c798
MK
1044/* According to the System V ABI, the registers %ebp, %ebx, %edi, %esi
1045 and %esp "belong" to the calling function. Therefore these
1046 registers should be saved if they're going to be modified. */
c906108c 1047
acd5c798
MK
1048/* The maximum number of saved registers. This should include all
1049 registers mentioned above, and %eip. */
a3386186 1050#define I386_NUM_SAVED_REGS I386_NUM_GREGS
acd5c798
MK
1051
1052struct i386_frame_cache
c906108c 1053{
acd5c798
MK
1054 /* Base address. */
1055 CORE_ADDR base;
8fbca658 1056 int base_p;
772562f8 1057 LONGEST sp_offset;
acd5c798
MK
1058 CORE_ADDR pc;
1059
fd13a04a
AC
1060 /* Saved registers. */
1061 CORE_ADDR saved_regs[I386_NUM_SAVED_REGS];
acd5c798 1062 CORE_ADDR saved_sp;
e0c62198 1063 int saved_sp_reg;
acd5c798
MK
1064 int pc_in_eax;
1065
1066 /* Stack space reserved for local variables. */
1067 long locals;
1068};
1069
1070/* Allocate and initialize a frame cache. */
1071
1072static struct i386_frame_cache *
fd13a04a 1073i386_alloc_frame_cache (void)
acd5c798
MK
1074{
1075 struct i386_frame_cache *cache;
1076 int i;
1077
1078 cache = FRAME_OBSTACK_ZALLOC (struct i386_frame_cache);
1079
1080 /* Base address. */
8fbca658 1081 cache->base_p = 0;
acd5c798
MK
1082 cache->base = 0;
1083 cache->sp_offset = -4;
1084 cache->pc = 0;
1085
fd13a04a
AC
1086 /* Saved registers. We initialize these to -1 since zero is a valid
1087 offset (that's where %ebp is supposed to be stored). */
1088 for (i = 0; i < I386_NUM_SAVED_REGS; i++)
1089 cache->saved_regs[i] = -1;
acd5c798 1090 cache->saved_sp = 0;
e0c62198 1091 cache->saved_sp_reg = -1;
acd5c798
MK
1092 cache->pc_in_eax = 0;
1093
1094 /* Frameless until proven otherwise. */
1095 cache->locals = -1;
1096
1097 return cache;
1098}
c906108c 1099
acd5c798
MK
1100/* If the instruction at PC is a jump, return the address of its
1101 target. Otherwise, return PC. */
c906108c 1102
acd5c798 1103static CORE_ADDR
e17a4113 1104i386_follow_jump (struct gdbarch *gdbarch, CORE_ADDR pc)
acd5c798 1105{
e17a4113 1106 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
63c0089f 1107 gdb_byte op;
acd5c798
MK
1108 long delta = 0;
1109 int data16 = 0;
c906108c 1110
0865b04a 1111 if (target_read_code (pc, &op, 1))
3dcabaa8
MS
1112 return pc;
1113
acd5c798 1114 if (op == 0x66)
c906108c 1115 {
c906108c 1116 data16 = 1;
0865b04a
YQ
1117
1118 op = read_code_unsigned_integer (pc + 1, 1, byte_order);
c906108c
SS
1119 }
1120
acd5c798 1121 switch (op)
c906108c
SS
1122 {
1123 case 0xe9:
fc338970 1124 /* Relative jump: if data16 == 0, disp32, else disp16. */
c906108c
SS
1125 if (data16)
1126 {
e17a4113 1127 delta = read_memory_integer (pc + 2, 2, byte_order);
c906108c 1128
fc338970 1129 /* Include the size of the jmp instruction (including the
dda83cd7 1130 0x66 prefix). */
acd5c798 1131 delta += 4;
c906108c
SS
1132 }
1133 else
1134 {
e17a4113 1135 delta = read_memory_integer (pc + 1, 4, byte_order);
c906108c 1136
acd5c798
MK
1137 /* Include the size of the jmp instruction. */
1138 delta += 5;
c906108c
SS
1139 }
1140 break;
1141 case 0xeb:
fc338970 1142 /* Relative jump, disp8 (ignore data16). */
e17a4113 1143 delta = read_memory_integer (pc + data16 + 1, 1, byte_order);
c906108c 1144
acd5c798 1145 delta += data16 + 2;
c906108c
SS
1146 break;
1147 }
c906108c 1148
acd5c798
MK
1149 return pc + delta;
1150}
fc338970 1151
acd5c798
MK
1152/* Check whether PC points at a prologue for a function returning a
1153 structure or union. If so, it updates CACHE and returns the
1154 address of the first instruction after the code sequence that
1155 removes the "hidden" argument from the stack or CURRENT_PC,
1156 whichever is smaller. Otherwise, return PC. */
c906108c 1157
acd5c798
MK
1158static CORE_ADDR
1159i386_analyze_struct_return (CORE_ADDR pc, CORE_ADDR current_pc,
1160 struct i386_frame_cache *cache)
c906108c 1161{
acd5c798
MK
1162 /* Functions that return a structure or union start with:
1163
dda83cd7
SM
1164 popl %eax 0x58
1165 xchgl %eax, (%esp) 0x87 0x04 0x24
acd5c798
MK
1166 or xchgl %eax, 0(%esp) 0x87 0x44 0x24 0x00
1167
1168 (the System V compiler puts out the second `xchg' instruction,
1169 and the assembler doesn't try to optimize it, so the 'sib' form
1170 gets generated). This sequence is used to get the address of the
1171 return buffer for a function that returns a structure. */
63c0089f
MK
1172 static gdb_byte proto1[3] = { 0x87, 0x04, 0x24 };
1173 static gdb_byte proto2[4] = { 0x87, 0x44, 0x24, 0x00 };
1174 gdb_byte buf[4];
1175 gdb_byte op;
c906108c 1176
acd5c798
MK
1177 if (current_pc <= pc)
1178 return pc;
1179
0865b04a 1180 if (target_read_code (pc, &op, 1))
3dcabaa8 1181 return pc;
c906108c 1182
acd5c798
MK
1183 if (op != 0x58) /* popl %eax */
1184 return pc;
c906108c 1185
0865b04a 1186 if (target_read_code (pc + 1, buf, 4))
3dcabaa8
MS
1187 return pc;
1188
acd5c798
MK
1189 if (memcmp (buf, proto1, 3) != 0 && memcmp (buf, proto2, 4) != 0)
1190 return pc;
c906108c 1191
acd5c798 1192 if (current_pc == pc)
c906108c 1193 {
acd5c798
MK
1194 cache->sp_offset += 4;
1195 return current_pc;
c906108c
SS
1196 }
1197
acd5c798 1198 if (current_pc == pc + 1)
c906108c 1199 {
acd5c798
MK
1200 cache->pc_in_eax = 1;
1201 return current_pc;
1202 }
1203
1204 if (buf[1] == proto1[1])
1205 return pc + 4;
1206 else
1207 return pc + 5;
1208}
1209
1210static CORE_ADDR
1211i386_skip_probe (CORE_ADDR pc)
1212{
1213 /* A function may start with
fc338970 1214
dda83cd7
SM
1215 pushl constant
1216 call _probe
acd5c798 1217 addl $4, %esp
fc338970 1218
acd5c798
MK
1219 followed by
1220
dda83cd7 1221 pushl %ebp
fc338970 1222
acd5c798 1223 etc. */
63c0089f
MK
1224 gdb_byte buf[8];
1225 gdb_byte op;
fc338970 1226
0865b04a 1227 if (target_read_code (pc, &op, 1))
3dcabaa8 1228 return pc;
acd5c798
MK
1229
1230 if (op == 0x68 || op == 0x6a)
1231 {
1232 int delta;
c906108c 1233
acd5c798
MK
1234 /* Skip past the `pushl' instruction; it has either a one-byte or a
1235 four-byte operand, depending on the opcode. */
c906108c 1236 if (op == 0x68)
acd5c798 1237 delta = 5;
c906108c 1238 else
acd5c798 1239 delta = 2;
c906108c 1240
acd5c798
MK
1241 /* Read the following 8 bytes, which should be `call _probe' (6
1242 bytes) followed by `addl $4,%esp' (2 bytes). */
1243 read_memory (pc + delta, buf, sizeof (buf));
c906108c 1244 if (buf[0] == 0xe8 && buf[6] == 0xc4 && buf[7] == 0x4)
acd5c798 1245 pc += delta + sizeof (buf);
c906108c
SS
1246 }
1247
acd5c798
MK
1248 return pc;
1249}
1250
92dd43fa
MK
1251/* GCC 4.1 and later, can put code in the prologue to realign the
1252 stack pointer. Check whether PC points to such code, and update
1253 CACHE accordingly. Return the first instruction after the code
1254 sequence or CURRENT_PC, whichever is smaller. If we don't
1255 recognize the code, return PC. */
1256
1257static CORE_ADDR
1258i386_analyze_stack_align (CORE_ADDR pc, CORE_ADDR current_pc,
1259 struct i386_frame_cache *cache)
1260{
e0c62198
L
1261 /* There are 2 code sequences to re-align stack before the frame
1262 gets set up:
1263
1264 1. Use a caller-saved saved register:
1265
1266 leal 4(%esp), %reg
1267 andl $-XXX, %esp
1268 pushl -4(%reg)
1269
1270 2. Use a callee-saved saved register:
1271
1272 pushl %reg
1273 leal 8(%esp), %reg
1274 andl $-XXX, %esp
1275 pushl -4(%reg)
1276
1277 "andl $-XXX, %esp" can be either 3 bytes or 6 bytes:
1278
24b21115
SM
1279 0x83 0xe4 0xf0 andl $-16, %esp
1280 0x81 0xe4 0x00 0xff 0xff 0xff andl $-256, %esp
e0c62198
L
1281 */
1282
1283 gdb_byte buf[14];
1284 int reg;
1285 int offset, offset_and;
1286 static int regnums[8] = {
1287 I386_EAX_REGNUM, /* %eax */
1288 I386_ECX_REGNUM, /* %ecx */
1289 I386_EDX_REGNUM, /* %edx */
1290 I386_EBX_REGNUM, /* %ebx */
1291 I386_ESP_REGNUM, /* %esp */
1292 I386_EBP_REGNUM, /* %ebp */
1293 I386_ESI_REGNUM, /* %esi */
1294 I386_EDI_REGNUM /* %edi */
92dd43fa 1295 };
92dd43fa 1296
0865b04a 1297 if (target_read_code (pc, buf, sizeof buf))
e0c62198
L
1298 return pc;
1299
1300 /* Check caller-saved saved register. The first instruction has
1301 to be "leal 4(%esp), %reg". */
1302 if (buf[0] == 0x8d && buf[2] == 0x24 && buf[3] == 0x4)
1303 {
1304 /* MOD must be binary 10 and R/M must be binary 100. */
1305 if ((buf[1] & 0xc7) != 0x44)
1306 return pc;
1307
1308 /* REG has register number. */
1309 reg = (buf[1] >> 3) & 7;
1310 offset = 4;
1311 }
1312 else
1313 {
1314 /* Check callee-saved saved register. The first instruction
1315 has to be "pushl %reg". */
1316 if ((buf[0] & 0xf8) != 0x50)
1317 return pc;
1318
1319 /* Get register. */
1320 reg = buf[0] & 0x7;
1321
1322 /* The next instruction has to be "leal 8(%esp), %reg". */
1323 if (buf[1] != 0x8d || buf[3] != 0x24 || buf[4] != 0x8)
1324 return pc;
1325
1326 /* MOD must be binary 10 and R/M must be binary 100. */
1327 if ((buf[2] & 0xc7) != 0x44)
1328 return pc;
1329
1330 /* REG has register number. Registers in pushl and leal have to
1331 be the same. */
1332 if (reg != ((buf[2] >> 3) & 7))
1333 return pc;
1334
1335 offset = 5;
1336 }
1337
1338 /* Rigister can't be %esp nor %ebp. */
1339 if (reg == 4 || reg == 5)
1340 return pc;
1341
1342 /* The next instruction has to be "andl $-XXX, %esp". */
1343 if (buf[offset + 1] != 0xe4
1344 || (buf[offset] != 0x81 && buf[offset] != 0x83))
1345 return pc;
1346
1347 offset_and = offset;
1348 offset += buf[offset] == 0x81 ? 6 : 3;
1349
1350 /* The next instruction has to be "pushl -4(%reg)". 8bit -4 is
1351 0xfc. REG must be binary 110 and MOD must be binary 01. */
1352 if (buf[offset] != 0xff
1353 || buf[offset + 2] != 0xfc
1354 || (buf[offset + 1] & 0xf8) != 0x70)
1355 return pc;
1356
1357 /* R/M has register. Registers in leal and pushl have to be the
1358 same. */
1359 if (reg != (buf[offset + 1] & 7))
92dd43fa
MK
1360 return pc;
1361
e0c62198
L
1362 if (current_pc > pc + offset_and)
1363 cache->saved_sp_reg = regnums[reg];
92dd43fa 1364
325fac50 1365 return std::min (pc + offset + 3, current_pc);
92dd43fa
MK
1366}
1367
37bdc87e 1368/* Maximum instruction length we need to handle. */
237fc4c9 1369#define I386_MAX_MATCHED_INSN_LEN 6
37bdc87e
MK
1370
1371/* Instruction description. */
1372struct i386_insn
1373{
1374 size_t len;
237fc4c9
PA
1375 gdb_byte insn[I386_MAX_MATCHED_INSN_LEN];
1376 gdb_byte mask[I386_MAX_MATCHED_INSN_LEN];
37bdc87e
MK
1377};
1378
a3fcb948 1379/* Return whether instruction at PC matches PATTERN. */
37bdc87e 1380
a3fcb948
JG
1381static int
1382i386_match_pattern (CORE_ADDR pc, struct i386_insn pattern)
37bdc87e 1383{
63c0089f 1384 gdb_byte op;
37bdc87e 1385
0865b04a 1386 if (target_read_code (pc, &op, 1))
a3fcb948 1387 return 0;
37bdc87e 1388
a3fcb948 1389 if ((op & pattern.mask[0]) == pattern.insn[0])
37bdc87e 1390 {
a3fcb948
JG
1391 gdb_byte buf[I386_MAX_MATCHED_INSN_LEN - 1];
1392 int insn_matched = 1;
1393 size_t i;
37bdc87e 1394
a3fcb948
JG
1395 gdb_assert (pattern.len > 1);
1396 gdb_assert (pattern.len <= I386_MAX_MATCHED_INSN_LEN);
3dcabaa8 1397
0865b04a 1398 if (target_read_code (pc + 1, buf, pattern.len - 1))
a3fcb948 1399 return 0;
613e8135 1400
a3fcb948
JG
1401 for (i = 1; i < pattern.len; i++)
1402 {
1403 if ((buf[i - 1] & pattern.mask[i]) != pattern.insn[i])
1404 insn_matched = 0;
37bdc87e 1405 }
a3fcb948
JG
1406 return insn_matched;
1407 }
1408 return 0;
1409}
1410
1411/* Search for the instruction at PC in the list INSN_PATTERNS. Return
1412 the first instruction description that matches. Otherwise, return
1413 NULL. */
1414
1415static struct i386_insn *
1416i386_match_insn (CORE_ADDR pc, struct i386_insn *insn_patterns)
1417{
1418 struct i386_insn *pattern;
1419
1420 for (pattern = insn_patterns; pattern->len > 0; pattern++)
1421 {
1422 if (i386_match_pattern (pc, *pattern))
1423 return pattern;
37bdc87e
MK
1424 }
1425
1426 return NULL;
1427}
1428
a3fcb948
JG
1429/* Return whether PC points inside a sequence of instructions that
1430 matches INSN_PATTERNS. */
1431
1432static int
1433i386_match_insn_block (CORE_ADDR pc, struct i386_insn *insn_patterns)
1434{
1435 CORE_ADDR current_pc;
1436 int ix, i;
a3fcb948
JG
1437 struct i386_insn *insn;
1438
1439 insn = i386_match_insn (pc, insn_patterns);
1440 if (insn == NULL)
1441 return 0;
1442
8bbdd3f4 1443 current_pc = pc;
a3fcb948
JG
1444 ix = insn - insn_patterns;
1445 for (i = ix - 1; i >= 0; i--)
1446 {
8bbdd3f4
MK
1447 current_pc -= insn_patterns[i].len;
1448
a3fcb948
JG
1449 if (!i386_match_pattern (current_pc, insn_patterns[i]))
1450 return 0;
a3fcb948
JG
1451 }
1452
1453 current_pc = pc + insn->len;
1454 for (insn = insn_patterns + ix + 1; insn->len > 0; insn++)
1455 {
1456 if (!i386_match_pattern (current_pc, *insn))
1457 return 0;
1458
1459 current_pc += insn->len;
1460 }
1461
1462 return 1;
1463}
1464
37bdc87e
MK
1465/* Some special instructions that might be migrated by GCC into the
1466 part of the prologue that sets up the new stack frame. Because the
1467 stack frame hasn't been setup yet, no registers have been saved
1468 yet, and only the scratch registers %eax, %ecx and %edx can be
1469 touched. */
1470
6bd434d6 1471static i386_insn i386_frame_setup_skip_insns[] =
37bdc87e 1472{
1777feb0 1473 /* Check for `movb imm8, r' and `movl imm32, r'.
37bdc87e
MK
1474
1475 ??? Should we handle 16-bit operand-sizes here? */
1476
1477 /* `movb imm8, %al' and `movb imm8, %ah' */
1478 /* `movb imm8, %cl' and `movb imm8, %ch' */
1479 { 2, { 0xb0, 0x00 }, { 0xfa, 0x00 } },
1480 /* `movb imm8, %dl' and `movb imm8, %dh' */
1481 { 2, { 0xb2, 0x00 }, { 0xfb, 0x00 } },
1482 /* `movl imm32, %eax' and `movl imm32, %ecx' */
1483 { 5, { 0xb8 }, { 0xfe } },
1484 /* `movl imm32, %edx' */
1485 { 5, { 0xba }, { 0xff } },
1486
1487 /* Check for `mov imm32, r32'. Note that there is an alternative
1488 encoding for `mov m32, %eax'.
1489
85102364 1490 ??? Should we handle SIB addressing here?
37bdc87e
MK
1491 ??? Should we handle 16-bit operand-sizes here? */
1492
1493 /* `movl m32, %eax' */
1494 { 5, { 0xa1 }, { 0xff } },
1495 /* `movl m32, %eax' and `mov; m32, %ecx' */
1496 { 6, { 0x89, 0x05 }, {0xff, 0xf7 } },
1497 /* `movl m32, %edx' */
1498 { 6, { 0x89, 0x15 }, {0xff, 0xff } },
1499
1500 /* Check for `xorl r32, r32' and the equivalent `subl r32, r32'.
1501 Because of the symmetry, there are actually two ways to encode
1502 these instructions; opcode bytes 0x29 and 0x2b for `subl' and
1503 opcode bytes 0x31 and 0x33 for `xorl'. */
1504
1505 /* `subl %eax, %eax' */
1506 { 2, { 0x29, 0xc0 }, { 0xfd, 0xff } },
1507 /* `subl %ecx, %ecx' */
1508 { 2, { 0x29, 0xc9 }, { 0xfd, 0xff } },
1509 /* `subl %edx, %edx' */
1510 { 2, { 0x29, 0xd2 }, { 0xfd, 0xff } },
1511 /* `xorl %eax, %eax' */
1512 { 2, { 0x31, 0xc0 }, { 0xfd, 0xff } },
1513 /* `xorl %ecx, %ecx' */
1514 { 2, { 0x31, 0xc9 }, { 0xfd, 0xff } },
1515 /* `xorl %edx, %edx' */
1516 { 2, { 0x31, 0xd2 }, { 0xfd, 0xff } },
1517 { 0 }
1518};
1519
14f9473c
VC
1520/* Check whether PC points to an endbr32 instruction. */
1521static CORE_ADDR
1522i386_skip_endbr (CORE_ADDR pc)
1523{
1524 static const gdb_byte endbr32[] = { 0xf3, 0x0f, 0x1e, 0xfb };
1525
1526 gdb_byte buf[sizeof (endbr32)];
1527
1528 /* Stop there if we can't read the code */
1529 if (target_read_code (pc, buf, sizeof (endbr32)))
1530 return pc;
1531
1532 /* If the instruction isn't an endbr32, stop */
1533 if (memcmp (buf, endbr32, sizeof (endbr32)) != 0)
1534 return pc;
1535
1536 return pc + sizeof (endbr32);
1537}
e11481da
PM
1538
1539/* Check whether PC points to a no-op instruction. */
1540static CORE_ADDR
1541i386_skip_noop (CORE_ADDR pc)
1542{
1543 gdb_byte op;
1544 int check = 1;
1545
0865b04a 1546 if (target_read_code (pc, &op, 1))
3dcabaa8 1547 return pc;
e11481da
PM
1548
1549 while (check)
1550 {
1551 check = 0;
1552 /* Ignore `nop' instruction. */
1553 if (op == 0x90)
1554 {
1555 pc += 1;
0865b04a 1556 if (target_read_code (pc, &op, 1))
3dcabaa8 1557 return pc;
e11481da
PM
1558 check = 1;
1559 }
1560 /* Ignore no-op instruction `mov %edi, %edi'.
1561 Microsoft system dlls often start with
1562 a `mov %edi,%edi' instruction.
1563 The 5 bytes before the function start are
1564 filled with `nop' instructions.
1565 This pattern can be used for hot-patching:
1566 The `mov %edi, %edi' instruction can be replaced by a
1567 near jump to the location of the 5 `nop' instructions
1568 which can be replaced by a 32-bit jump to anywhere
1569 in the 32-bit address space. */
1570
1571 else if (op == 0x8b)
1572 {
0865b04a 1573 if (target_read_code (pc + 1, &op, 1))
3dcabaa8
MS
1574 return pc;
1575
e11481da
PM
1576 if (op == 0xff)
1577 {
1578 pc += 2;
0865b04a 1579 if (target_read_code (pc, &op, 1))
3dcabaa8
MS
1580 return pc;
1581
e11481da
PM
1582 check = 1;
1583 }
1584 }
1585 }
1586 return pc;
1587}
1588
acd5c798
MK
1589/* Check whether PC points at a code that sets up a new stack frame.
1590 If so, it updates CACHE and returns the address of the first
37bdc87e
MK
1591 instruction after the sequence that sets up the frame or LIMIT,
1592 whichever is smaller. If we don't recognize the code, return PC. */
acd5c798
MK
1593
1594static CORE_ADDR
e17a4113
UW
1595i386_analyze_frame_setup (struct gdbarch *gdbarch,
1596 CORE_ADDR pc, CORE_ADDR limit,
acd5c798
MK
1597 struct i386_frame_cache *cache)
1598{
e17a4113 1599 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
37bdc87e 1600 struct i386_insn *insn;
63c0089f 1601 gdb_byte op;
26604a34 1602 int skip = 0;
acd5c798 1603
37bdc87e
MK
1604 if (limit <= pc)
1605 return limit;
acd5c798 1606
0865b04a 1607 if (target_read_code (pc, &op, 1))
3dcabaa8 1608 return pc;
acd5c798 1609
c906108c 1610 if (op == 0x55) /* pushl %ebp */
c5aa993b 1611 {
acd5c798
MK
1612 /* Take into account that we've executed the `pushl %ebp' that
1613 starts this instruction sequence. */
fd13a04a 1614 cache->saved_regs[I386_EBP_REGNUM] = 0;
acd5c798 1615 cache->sp_offset += 4;
37bdc87e 1616 pc++;
acd5c798
MK
1617
1618 /* If that's all, return now. */
37bdc87e
MK
1619 if (limit <= pc)
1620 return limit;
26604a34 1621
b4632131 1622 /* Check for some special instructions that might be migrated by
37bdc87e
MK
1623 GCC into the prologue and skip them. At this point in the
1624 prologue, code should only touch the scratch registers %eax,
30baf67b 1625 %ecx and %edx, so while the number of possibilities is sheer,
37bdc87e 1626 it is limited.
5daa5b4e 1627
26604a34
MK
1628 Make sure we only skip these instructions if we later see the
1629 `movl %esp, %ebp' that actually sets up the frame. */
37bdc87e 1630 while (pc + skip < limit)
26604a34 1631 {
37bdc87e
MK
1632 insn = i386_match_insn (pc + skip, i386_frame_setup_skip_insns);
1633 if (insn == NULL)
1634 break;
b4632131 1635
37bdc87e 1636 skip += insn->len;
26604a34
MK
1637 }
1638
37bdc87e
MK
1639 /* If that's all, return now. */
1640 if (limit <= pc + skip)
1641 return limit;
1642
0865b04a 1643 if (target_read_code (pc + skip, &op, 1))
3dcabaa8 1644 return pc + skip;
37bdc87e 1645
30f8135b
YQ
1646 /* The i386 prologue looks like
1647
1648 push %ebp
1649 mov %esp,%ebp
1650 sub $0x10,%esp
1651
1652 and a different prologue can be generated for atom.
1653
1654 push %ebp
1655 lea (%esp),%ebp
1656 lea -0x10(%esp),%esp
1657
1658 We handle both of them here. */
1659
acd5c798 1660 switch (op)
c906108c 1661 {
30f8135b 1662 /* Check for `movl %esp, %ebp' -- can be written in two ways. */
c906108c 1663 case 0x8b:
0865b04a 1664 if (read_code_unsigned_integer (pc + skip + 1, 1, byte_order)
e17a4113 1665 != 0xec)
37bdc87e 1666 return pc;
30f8135b 1667 pc += (skip + 2);
c906108c
SS
1668 break;
1669 case 0x89:
0865b04a 1670 if (read_code_unsigned_integer (pc + skip + 1, 1, byte_order)
e17a4113 1671 != 0xe5)
37bdc87e 1672 return pc;
30f8135b
YQ
1673 pc += (skip + 2);
1674 break;
1675 case 0x8d: /* Check for 'lea (%ebp), %ebp'. */
0865b04a 1676 if (read_code_unsigned_integer (pc + skip + 1, 2, byte_order)
30f8135b
YQ
1677 != 0x242c)
1678 return pc;
1679 pc += (skip + 3);
c906108c
SS
1680 break;
1681 default:
37bdc87e 1682 return pc;
c906108c 1683 }
acd5c798 1684
26604a34
MK
1685 /* OK, we actually have a frame. We just don't know how large
1686 it is yet. Set its size to zero. We'll adjust it if
1687 necessary. We also now commit to skipping the special
1688 instructions mentioned before. */
acd5c798
MK
1689 cache->locals = 0;
1690
1691 /* If that's all, return now. */
37bdc87e
MK
1692 if (limit <= pc)
1693 return limit;
acd5c798 1694
fc338970
MK
1695 /* Check for stack adjustment
1696
acd5c798 1697 subl $XXX, %esp
30f8135b
YQ
1698 or
1699 lea -XXX(%esp),%esp
fc338970 1700
fd35795f 1701 NOTE: You can't subtract a 16-bit immediate from a 32-bit
fc338970 1702 reg, so we don't have to worry about a data16 prefix. */
0865b04a 1703 if (target_read_code (pc, &op, 1))
3dcabaa8 1704 return pc;
c906108c
SS
1705 if (op == 0x83)
1706 {
fd35795f 1707 /* `subl' with 8-bit immediate. */
0865b04a 1708 if (read_code_unsigned_integer (pc + 1, 1, byte_order) != 0xec)
fc338970 1709 /* Some instruction starting with 0x83 other than `subl'. */
37bdc87e 1710 return pc;
acd5c798 1711
37bdc87e
MK
1712 /* `subl' with signed 8-bit immediate (though it wouldn't
1713 make sense to be negative). */
0865b04a 1714 cache->locals = read_code_integer (pc + 2, 1, byte_order);
37bdc87e 1715 return pc + 3;
c906108c
SS
1716 }
1717 else if (op == 0x81)
1718 {
fd35795f 1719 /* Maybe it is `subl' with a 32-bit immediate. */
0865b04a 1720 if (read_code_unsigned_integer (pc + 1, 1, byte_order) != 0xec)
fc338970 1721 /* Some instruction starting with 0x81 other than `subl'. */
37bdc87e 1722 return pc;
acd5c798 1723
fd35795f 1724 /* It is `subl' with a 32-bit immediate. */
0865b04a 1725 cache->locals = read_code_integer (pc + 2, 4, byte_order);
37bdc87e 1726 return pc + 6;
c906108c 1727 }
30f8135b
YQ
1728 else if (op == 0x8d)
1729 {
1730 /* The ModR/M byte is 0x64. */
0865b04a 1731 if (read_code_unsigned_integer (pc + 1, 1, byte_order) != 0x64)
30f8135b
YQ
1732 return pc;
1733 /* 'lea' with 8-bit displacement. */
0865b04a 1734 cache->locals = -1 * read_code_integer (pc + 3, 1, byte_order);
30f8135b
YQ
1735 return pc + 4;
1736 }
c906108c
SS
1737 else
1738 {
30f8135b 1739 /* Some instruction other than `subl' nor 'lea'. */
37bdc87e 1740 return pc;
c906108c
SS
1741 }
1742 }
37bdc87e 1743 else if (op == 0xc8) /* enter */
c906108c 1744 {
0865b04a 1745 cache->locals = read_code_unsigned_integer (pc + 1, 2, byte_order);
acd5c798 1746 return pc + 4;
c906108c 1747 }
21d0e8a4 1748
acd5c798 1749 return pc;
21d0e8a4
MK
1750}
1751
acd5c798
MK
1752/* Check whether PC points at code that saves registers on the stack.
1753 If so, it updates CACHE and returns the address of the first
1754 instruction after the register saves or CURRENT_PC, whichever is
1755 smaller. Otherwise, return PC. */
6bff26de
MK
1756
1757static CORE_ADDR
acd5c798
MK
1758i386_analyze_register_saves (CORE_ADDR pc, CORE_ADDR current_pc,
1759 struct i386_frame_cache *cache)
6bff26de 1760{
99ab4326 1761 CORE_ADDR offset = 0;
63c0089f 1762 gdb_byte op;
99ab4326 1763 int i;
c0d1d883 1764
99ab4326
MK
1765 if (cache->locals > 0)
1766 offset -= cache->locals;
1767 for (i = 0; i < 8 && pc < current_pc; i++)
1768 {
0865b04a 1769 if (target_read_code (pc, &op, 1))
3dcabaa8 1770 return pc;
99ab4326
MK
1771 if (op < 0x50 || op > 0x57)
1772 break;
0d17c81d 1773
99ab4326
MK
1774 offset -= 4;
1775 cache->saved_regs[op - 0x50] = offset;
1776 cache->sp_offset += 4;
1777 pc++;
6bff26de
MK
1778 }
1779
acd5c798 1780 return pc;
22797942
AC
1781}
1782
acd5c798
MK
1783/* Do a full analysis of the prologue at PC and update CACHE
1784 accordingly. Bail out early if CURRENT_PC is reached. Return the
1785 address where the analysis stopped.
ed84f6c1 1786
fc338970
MK
1787 We handle these cases:
1788
1789 The startup sequence can be at the start of the function, or the
1790 function can start with a branch to startup code at the end.
1791
1792 %ebp can be set up with either the 'enter' instruction, or "pushl
1793 %ebp, movl %esp, %ebp" (`enter' is too slow to be useful, but was
1794 once used in the System V compiler).
1795
1796 Local space is allocated just below the saved %ebp by either the
fd35795f
MK
1797 'enter' instruction, or by "subl $<size>, %esp". 'enter' has a
1798 16-bit unsigned argument for space to allocate, and the 'addl'
1799 instruction could have either a signed byte, or 32-bit immediate.
fc338970
MK
1800
1801 Next, the registers used by this function are pushed. With the
1802 System V compiler they will always be in the order: %edi, %esi,
1803 %ebx (and sometimes a harmless bug causes it to also save but not
1804 restore %eax); however, the code below is willing to see the pushes
1805 in any order, and will handle up to 8 of them.
1806
1807 If the setup sequence is at the end of the function, then the next
1808 instruction will be a branch back to the start. */
c906108c 1809
acd5c798 1810static CORE_ADDR
e17a4113
UW
1811i386_analyze_prologue (struct gdbarch *gdbarch,
1812 CORE_ADDR pc, CORE_ADDR current_pc,
acd5c798 1813 struct i386_frame_cache *cache)
c906108c 1814{
14f9473c 1815 pc = i386_skip_endbr (pc);
e11481da 1816 pc = i386_skip_noop (pc);
e17a4113 1817 pc = i386_follow_jump (gdbarch, pc);
acd5c798
MK
1818 pc = i386_analyze_struct_return (pc, current_pc, cache);
1819 pc = i386_skip_probe (pc);
92dd43fa 1820 pc = i386_analyze_stack_align (pc, current_pc, cache);
e17a4113 1821 pc = i386_analyze_frame_setup (gdbarch, pc, current_pc, cache);
acd5c798 1822 return i386_analyze_register_saves (pc, current_pc, cache);
c906108c
SS
1823}
1824
fc338970 1825/* Return PC of first real instruction. */
c906108c 1826
3a1e71e3 1827static CORE_ADDR
6093d2eb 1828i386_skip_prologue (struct gdbarch *gdbarch, CORE_ADDR start_pc)
c906108c 1829{
e17a4113
UW
1830 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
1831
63c0089f 1832 static gdb_byte pic_pat[6] =
acd5c798
MK
1833 {
1834 0xe8, 0, 0, 0, 0, /* call 0x0 */
1835 0x5b, /* popl %ebx */
c5aa993b 1836 };
acd5c798
MK
1837 struct i386_frame_cache cache;
1838 CORE_ADDR pc;
63c0089f 1839 gdb_byte op;
acd5c798 1840 int i;
56bf0743 1841 CORE_ADDR func_addr;
4e879fc2 1842
56bf0743
KB
1843 if (find_pc_partial_function (start_pc, NULL, &func_addr, NULL))
1844 {
1845 CORE_ADDR post_prologue_pc
1846 = skip_prologue_using_sal (gdbarch, func_addr);
43f3e411 1847 struct compunit_symtab *cust = find_pc_compunit_symtab (func_addr);
56bf0743 1848
c2fd7fae 1849 /* LLVM backend (Clang/Flang) always emits a line note before the
16e311ab
FW
1850 prologue and another one after. We trust clang and newer Intel
1851 compilers to emit usable line notes. */
56bf0743 1852 if (post_prologue_pc
43f3e411
DE
1853 && (cust != NULL
1854 && COMPUNIT_PRODUCER (cust) != NULL
16e311ab
FW
1855 && (producer_is_llvm (COMPUNIT_PRODUCER (cust))
1856 || producer_is_icc_ge_19 (COMPUNIT_PRODUCER (cust)))))
1857 return std::max (start_pc, post_prologue_pc);
56bf0743
KB
1858 }
1859
e0f33b1f 1860 cache.locals = -1;
e17a4113 1861 pc = i386_analyze_prologue (gdbarch, start_pc, 0xffffffff, &cache);
acd5c798
MK
1862 if (cache.locals < 0)
1863 return start_pc;
c5aa993b 1864
acd5c798 1865 /* Found valid frame setup. */
c906108c 1866
fc338970
MK
1867 /* The native cc on SVR4 in -K PIC mode inserts the following code
1868 to get the address of the global offset table (GOT) into register
acd5c798
MK
1869 %ebx:
1870
dda83cd7 1871 call 0x0
fc338970 1872 popl %ebx
dda83cd7
SM
1873 movl %ebx,x(%ebp) (optional)
1874 addl y,%ebx
fc338970 1875
c906108c
SS
1876 This code is with the rest of the prologue (at the end of the
1877 function), so we have to skip it to get to the first real
1878 instruction at the start of the function. */
c5aa993b 1879
c906108c
SS
1880 for (i = 0; i < 6; i++)
1881 {
0865b04a 1882 if (target_read_code (pc + i, &op, 1))
3dcabaa8
MS
1883 return pc;
1884
c5aa993b 1885 if (pic_pat[i] != op)
c906108c
SS
1886 break;
1887 }
1888 if (i == 6)
1889 {
acd5c798
MK
1890 int delta = 6;
1891
0865b04a 1892 if (target_read_code (pc + delta, &op, 1))
3dcabaa8 1893 return pc;
c906108c 1894
c5aa993b 1895 if (op == 0x89) /* movl %ebx, x(%ebp) */
c906108c 1896 {
0865b04a 1897 op = read_code_unsigned_integer (pc + delta + 1, 1, byte_order);
acd5c798 1898
fc338970 1899 if (op == 0x5d) /* One byte offset from %ebp. */
acd5c798 1900 delta += 3;
fc338970 1901 else if (op == 0x9d) /* Four byte offset from %ebp. */
acd5c798 1902 delta += 6;
fc338970 1903 else /* Unexpected instruction. */
acd5c798
MK
1904 delta = 0;
1905
dda83cd7 1906 if (target_read_code (pc + delta, &op, 1))
3dcabaa8 1907 return pc;
c906108c 1908 }
acd5c798 1909
c5aa993b 1910 /* addl y,%ebx */
acd5c798 1911 if (delta > 0 && op == 0x81
0865b04a 1912 && read_code_unsigned_integer (pc + delta + 1, 1, byte_order)
e17a4113 1913 == 0xc3)
c906108c 1914 {
acd5c798 1915 pc += delta + 6;
c906108c
SS
1916 }
1917 }
c5aa993b 1918
e63bbc88
MK
1919 /* If the function starts with a branch (to startup code at the end)
1920 the last instruction should bring us back to the first
1921 instruction of the real code. */
e17a4113
UW
1922 if (i386_follow_jump (gdbarch, start_pc) != start_pc)
1923 pc = i386_follow_jump (gdbarch, pc);
e63bbc88
MK
1924
1925 return pc;
c906108c
SS
1926}
1927
4309257c
PM
1928/* Check that the code pointed to by PC corresponds to a call to
1929 __main, skip it if so. Return PC otherwise. */
1930
1931CORE_ADDR
1932i386_skip_main_prologue (struct gdbarch *gdbarch, CORE_ADDR pc)
1933{
e17a4113 1934 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
4309257c
PM
1935 gdb_byte op;
1936
0865b04a 1937 if (target_read_code (pc, &op, 1))
3dcabaa8 1938 return pc;
4309257c
PM
1939 if (op == 0xe8)
1940 {
1941 gdb_byte buf[4];
1942
0865b04a 1943 if (target_read_code (pc + 1, buf, sizeof buf) == 0)
24b21115 1944 {
4309257c
PM
1945 /* Make sure address is computed correctly as a 32bit
1946 integer even if CORE_ADDR is 64 bit wide. */
24b21115
SM
1947 struct bound_minimal_symbol s;
1948 CORE_ADDR call_dest;
4309257c 1949
e17a4113 1950 call_dest = pc + 5 + extract_signed_integer (buf, 4, byte_order);
4309257c 1951 call_dest = call_dest & 0xffffffffU;
24b21115
SM
1952 s = lookup_minimal_symbol_by_pc (call_dest);
1953 if (s.minsym != NULL
1954 && s.minsym->linkage_name () != NULL
1955 && strcmp (s.minsym->linkage_name (), "__main") == 0)
1956 pc += 5;
1957 }
4309257c
PM
1958 }
1959
1960 return pc;
1961}
1962
acd5c798 1963/* This function is 64-bit safe. */
93924b6b 1964
acd5c798
MK
1965static CORE_ADDR
1966i386_unwind_pc (struct gdbarch *gdbarch, struct frame_info *next_frame)
93924b6b 1967{
63c0089f 1968 gdb_byte buf[8];
acd5c798 1969
875f8d0e 1970 frame_unwind_register (next_frame, gdbarch_pc_regnum (gdbarch), buf);
0dfff4cb 1971 return extract_typed_address (buf, builtin_type (gdbarch)->builtin_func_ptr);
93924b6b 1972}
acd5c798 1973\f
93924b6b 1974
acd5c798 1975/* Normal frames. */
c5aa993b 1976
8fbca658
PA
1977static void
1978i386_frame_cache_1 (struct frame_info *this_frame,
1979 struct i386_frame_cache *cache)
a7769679 1980{
e17a4113
UW
1981 struct gdbarch *gdbarch = get_frame_arch (this_frame);
1982 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
63c0089f 1983 gdb_byte buf[4];
acd5c798
MK
1984 int i;
1985
8fbca658 1986 cache->pc = get_frame_func (this_frame);
acd5c798
MK
1987
1988 /* In principle, for normal frames, %ebp holds the frame pointer,
1989 which holds the base address for the current stack frame.
1990 However, for functions that don't need it, the frame pointer is
1991 optional. For these "frameless" functions the frame pointer is
1992 actually the frame pointer of the calling frame. Signal
1993 trampolines are just a special case of a "frameless" function.
1994 They (usually) share their frame pointer with the frame that was
1995 in progress when the signal occurred. */
1996
10458914 1997 get_frame_register (this_frame, I386_EBP_REGNUM, buf);
e17a4113 1998 cache->base = extract_unsigned_integer (buf, 4, byte_order);
acd5c798 1999 if (cache->base == 0)
620fa63a
PA
2000 {
2001 cache->base_p = 1;
2002 return;
2003 }
acd5c798
MK
2004
2005 /* For normal frames, %eip is stored at 4(%ebp). */
fd13a04a 2006 cache->saved_regs[I386_EIP_REGNUM] = 4;
acd5c798 2007
acd5c798 2008 if (cache->pc != 0)
e17a4113
UW
2009 i386_analyze_prologue (gdbarch, cache->pc, get_frame_pc (this_frame),
2010 cache);
acd5c798
MK
2011
2012 if (cache->locals < 0)
2013 {
2014 /* We didn't find a valid frame, which means that CACHE->base
2015 currently holds the frame pointer for our calling frame. If
2016 we're at the start of a function, or somewhere half-way its
2017 prologue, the function's frame probably hasn't been fully
2018 setup yet. Try to reconstruct the base address for the stack
2019 frame by looking at the stack pointer. For truly "frameless"
2020 functions this might work too. */
2021
e0c62198 2022 if (cache->saved_sp_reg != -1)
92dd43fa 2023 {
8fbca658
PA
2024 /* Saved stack pointer has been saved. */
2025 get_frame_register (this_frame, cache->saved_sp_reg, buf);
2026 cache->saved_sp = extract_unsigned_integer (buf, 4, byte_order);
2027
92dd43fa
MK
2028 /* We're halfway aligning the stack. */
2029 cache->base = ((cache->saved_sp - 4) & 0xfffffff0) - 4;
2030 cache->saved_regs[I386_EIP_REGNUM] = cache->saved_sp - 4;
2031
2032 /* This will be added back below. */
2033 cache->saved_regs[I386_EIP_REGNUM] -= cache->base;
2034 }
7618e12b 2035 else if (cache->pc != 0
0865b04a 2036 || target_read_code (get_frame_pc (this_frame), buf, 1))
92dd43fa 2037 {
7618e12b
DJ
2038 /* We're in a known function, but did not find a frame
2039 setup. Assume that the function does not use %ebp.
2040 Alternatively, we may have jumped to an invalid
2041 address; in that case there is definitely no new
2042 frame in %ebp. */
10458914 2043 get_frame_register (this_frame, I386_ESP_REGNUM, buf);
e17a4113
UW
2044 cache->base = extract_unsigned_integer (buf, 4, byte_order)
2045 + cache->sp_offset;
92dd43fa 2046 }
7618e12b
DJ
2047 else
2048 /* We're in an unknown function. We could not find the start
2049 of the function to analyze the prologue; our best option is
2050 to assume a typical frame layout with the caller's %ebp
2051 saved. */
2052 cache->saved_regs[I386_EBP_REGNUM] = 0;
acd5c798
MK
2053 }
2054
8fbca658
PA
2055 if (cache->saved_sp_reg != -1)
2056 {
2057 /* Saved stack pointer has been saved (but the SAVED_SP_REG
2058 register may be unavailable). */
2059 if (cache->saved_sp == 0
ca9d61b9
JB
2060 && deprecated_frame_register_read (this_frame,
2061 cache->saved_sp_reg, buf))
8fbca658
PA
2062 cache->saved_sp = extract_unsigned_integer (buf, 4, byte_order);
2063 }
acd5c798
MK
2064 /* Now that we have the base address for the stack frame we can
2065 calculate the value of %esp in the calling frame. */
8fbca658 2066 else if (cache->saved_sp == 0)
92dd43fa 2067 cache->saved_sp = cache->base + 8;
a7769679 2068
acd5c798
MK
2069 /* Adjust all the saved registers such that they contain addresses
2070 instead of offsets. */
2071 for (i = 0; i < I386_NUM_SAVED_REGS; i++)
fd13a04a
AC
2072 if (cache->saved_regs[i] != -1)
2073 cache->saved_regs[i] += cache->base;
acd5c798 2074
8fbca658
PA
2075 cache->base_p = 1;
2076}
2077
2078static struct i386_frame_cache *
2079i386_frame_cache (struct frame_info *this_frame, void **this_cache)
2080{
8fbca658
PA
2081 struct i386_frame_cache *cache;
2082
2083 if (*this_cache)
9a3c8263 2084 return (struct i386_frame_cache *) *this_cache;
8fbca658
PA
2085
2086 cache = i386_alloc_frame_cache ();
2087 *this_cache = cache;
2088
a70b8144 2089 try
8fbca658
PA
2090 {
2091 i386_frame_cache_1 (this_frame, cache);
2092 }
230d2906 2093 catch (const gdb_exception_error &ex)
7556d4a4
PA
2094 {
2095 if (ex.error != NOT_AVAILABLE_ERROR)
eedc3f4f 2096 throw;
7556d4a4 2097 }
8fbca658 2098
acd5c798 2099 return cache;
a7769679
MK
2100}
2101
3a1e71e3 2102static void
10458914 2103i386_frame_this_id (struct frame_info *this_frame, void **this_cache,
acd5c798 2104 struct frame_id *this_id)
c906108c 2105{
10458914 2106 struct i386_frame_cache *cache = i386_frame_cache (this_frame, this_cache);
acd5c798 2107
5ce0145d
PA
2108 if (!cache->base_p)
2109 (*this_id) = frame_id_build_unavailable_stack (cache->pc);
2110 else if (cache->base == 0)
2111 {
2112 /* This marks the outermost frame. */
2113 }
2114 else
2115 {
2116 /* See the end of i386_push_dummy_call. */
2117 (*this_id) = frame_id_build (cache->base + 8, cache->pc);
2118 }
acd5c798
MK
2119}
2120
8fbca658
PA
2121static enum unwind_stop_reason
2122i386_frame_unwind_stop_reason (struct frame_info *this_frame,
2123 void **this_cache)
2124{
2125 struct i386_frame_cache *cache = i386_frame_cache (this_frame, this_cache);
2126
2127 if (!cache->base_p)
2128 return UNWIND_UNAVAILABLE;
2129
2130 /* This marks the outermost frame. */
2131 if (cache->base == 0)
2132 return UNWIND_OUTERMOST;
2133
2134 return UNWIND_NO_REASON;
2135}
2136
10458914
DJ
2137static struct value *
2138i386_frame_prev_register (struct frame_info *this_frame, void **this_cache,
2139 int regnum)
acd5c798 2140{
10458914 2141 struct i386_frame_cache *cache = i386_frame_cache (this_frame, this_cache);
acd5c798
MK
2142
2143 gdb_assert (regnum >= 0);
2144
2145 /* The System V ABI says that:
2146
2147 "The flags register contains the system flags, such as the
2148 direction flag and the carry flag. The direction flag must be
2149 set to the forward (that is, zero) direction before entry and
2150 upon exit from a function. Other user flags have no specified
2151 role in the standard calling sequence and are not preserved."
2152
2153 To guarantee the "upon exit" part of that statement we fake a
2154 saved flags register that has its direction flag cleared.
2155
2156 Note that GCC doesn't seem to rely on the fact that the direction
2157 flag is cleared after a function return; it always explicitly
2158 clears the flag before operations where it matters.
2159
2160 FIXME: kettenis/20030316: I'm not quite sure whether this is the
2161 right thing to do. The way we fake the flags register here makes
2162 it impossible to change it. */
2163
2164 if (regnum == I386_EFLAGS_REGNUM)
2165 {
10458914 2166 ULONGEST val;
c5aa993b 2167
10458914
DJ
2168 val = get_frame_register_unsigned (this_frame, regnum);
2169 val &= ~(1 << 10);
2170 return frame_unwind_got_constant (this_frame, regnum, val);
acd5c798 2171 }
1211c4e4 2172
acd5c798 2173 if (regnum == I386_EIP_REGNUM && cache->pc_in_eax)
10458914 2174 return frame_unwind_got_register (this_frame, regnum, I386_EAX_REGNUM);
acd5c798 2175
fcf250e2
UW
2176 if (regnum == I386_ESP_REGNUM
2177 && (cache->saved_sp != 0 || cache->saved_sp_reg != -1))
8fbca658
PA
2178 {
2179 /* If the SP has been saved, but we don't know where, then this
2180 means that SAVED_SP_REG register was found unavailable back
2181 when we built the cache. */
fcf250e2 2182 if (cache->saved_sp == 0)
8fbca658
PA
2183 return frame_unwind_got_register (this_frame, regnum,
2184 cache->saved_sp_reg);
2185 else
2186 return frame_unwind_got_constant (this_frame, regnum,
2187 cache->saved_sp);
2188 }
acd5c798 2189
fd13a04a 2190 if (regnum < I386_NUM_SAVED_REGS && cache->saved_regs[regnum] != -1)
10458914
DJ
2191 return frame_unwind_got_memory (this_frame, regnum,
2192 cache->saved_regs[regnum]);
fd13a04a 2193
10458914 2194 return frame_unwind_got_register (this_frame, regnum, regnum);
acd5c798
MK
2195}
2196
2197static const struct frame_unwind i386_frame_unwind =
2198{
2199 NORMAL_FRAME,
8fbca658 2200 i386_frame_unwind_stop_reason,
acd5c798 2201 i386_frame_this_id,
10458914
DJ
2202 i386_frame_prev_register,
2203 NULL,
2204 default_frame_sniffer
acd5c798 2205};
06da04c6
MS
2206
2207/* Normal frames, but in a function epilogue. */
2208
c9cf6e20
MG
2209/* Implement the stack_frame_destroyed_p gdbarch method.
2210
2211 The epilogue is defined here as the 'ret' instruction, which will
06da04c6
MS
2212 follow any instruction such as 'leave' or 'pop %ebp' that destroys
2213 the function's stack frame. */
2214
2215static int
c9cf6e20 2216i386_stack_frame_destroyed_p (struct gdbarch *gdbarch, CORE_ADDR pc)
06da04c6
MS
2217{
2218 gdb_byte insn;
43f3e411 2219 struct compunit_symtab *cust;
e0d00bc7 2220
43f3e411
DE
2221 cust = find_pc_compunit_symtab (pc);
2222 if (cust != NULL && COMPUNIT_EPILOGUE_UNWIND_VALID (cust))
e0d00bc7 2223 return 0;
06da04c6
MS
2224
2225 if (target_read_memory (pc, &insn, 1))
2226 return 0; /* Can't read memory at pc. */
2227
2228 if (insn != 0xc3) /* 'ret' instruction. */
2229 return 0;
2230
2231 return 1;
2232}
2233
2234static int
2235i386_epilogue_frame_sniffer (const struct frame_unwind *self,
2236 struct frame_info *this_frame,
2237 void **this_prologue_cache)
2238{
2239 if (frame_relative_level (this_frame) == 0)
c9cf6e20
MG
2240 return i386_stack_frame_destroyed_p (get_frame_arch (this_frame),
2241 get_frame_pc (this_frame));
06da04c6
MS
2242 else
2243 return 0;
2244}
2245
2246static struct i386_frame_cache *
2247i386_epilogue_frame_cache (struct frame_info *this_frame, void **this_cache)
2248{
06da04c6 2249 struct i386_frame_cache *cache;
0d6c2135 2250 CORE_ADDR sp;
06da04c6
MS
2251
2252 if (*this_cache)
9a3c8263 2253 return (struct i386_frame_cache *) *this_cache;
06da04c6
MS
2254
2255 cache = i386_alloc_frame_cache ();
2256 *this_cache = cache;
2257
a70b8144 2258 try
8fbca658 2259 {
0d6c2135 2260 cache->pc = get_frame_func (this_frame);
06da04c6 2261
0d6c2135
MK
2262 /* At this point the stack looks as if we just entered the
2263 function, with the return address at the top of the
2264 stack. */
2265 sp = get_frame_register_unsigned (this_frame, I386_ESP_REGNUM);
2266 cache->base = sp + cache->sp_offset;
8fbca658 2267 cache->saved_sp = cache->base + 8;
8fbca658 2268 cache->saved_regs[I386_EIP_REGNUM] = cache->base + 4;
06da04c6 2269
8fbca658
PA
2270 cache->base_p = 1;
2271 }
230d2906 2272 catch (const gdb_exception_error &ex)
7556d4a4
PA
2273 {
2274 if (ex.error != NOT_AVAILABLE_ERROR)
eedc3f4f 2275 throw;
7556d4a4 2276 }
06da04c6
MS
2277
2278 return cache;
2279}
2280
8fbca658
PA
2281static enum unwind_stop_reason
2282i386_epilogue_frame_unwind_stop_reason (struct frame_info *this_frame,
2283 void **this_cache)
2284{
0d6c2135
MK
2285 struct i386_frame_cache *cache =
2286 i386_epilogue_frame_cache (this_frame, this_cache);
8fbca658
PA
2287
2288 if (!cache->base_p)
2289 return UNWIND_UNAVAILABLE;
2290
2291 return UNWIND_NO_REASON;
2292}
2293
06da04c6
MS
2294static void
2295i386_epilogue_frame_this_id (struct frame_info *this_frame,
2296 void **this_cache,
2297 struct frame_id *this_id)
2298{
0d6c2135
MK
2299 struct i386_frame_cache *cache =
2300 i386_epilogue_frame_cache (this_frame, this_cache);
06da04c6 2301
8fbca658 2302 if (!cache->base_p)
5ce0145d
PA
2303 (*this_id) = frame_id_build_unavailable_stack (cache->pc);
2304 else
2305 (*this_id) = frame_id_build (cache->base + 8, cache->pc);
06da04c6
MS
2306}
2307
0d6c2135
MK
2308static struct value *
2309i386_epilogue_frame_prev_register (struct frame_info *this_frame,
2310 void **this_cache, int regnum)
2311{
2312 /* Make sure we've initialized the cache. */
2313 i386_epilogue_frame_cache (this_frame, this_cache);
2314
2315 return i386_frame_prev_register (this_frame, this_cache, regnum);
2316}
2317
06da04c6
MS
2318static const struct frame_unwind i386_epilogue_frame_unwind =
2319{
2320 NORMAL_FRAME,
8fbca658 2321 i386_epilogue_frame_unwind_stop_reason,
06da04c6 2322 i386_epilogue_frame_this_id,
0d6c2135 2323 i386_epilogue_frame_prev_register,
06da04c6
MS
2324 NULL,
2325 i386_epilogue_frame_sniffer
2326};
acd5c798
MK
2327\f
2328
a3fcb948
JG
2329/* Stack-based trampolines. */
2330
2331/* These trampolines are used on cross x86 targets, when taking the
2332 address of a nested function. When executing these trampolines,
2333 no stack frame is set up, so we are in a similar situation as in
2334 epilogues and i386_epilogue_frame_this_id can be re-used. */
2335
2336/* Static chain passed in register. */
2337
6bd434d6 2338static i386_insn i386_tramp_chain_in_reg_insns[] =
a3fcb948
JG
2339{
2340 /* `movl imm32, %eax' and `movl imm32, %ecx' */
2341 { 5, { 0xb8 }, { 0xfe } },
2342
2343 /* `jmp imm32' */
2344 { 5, { 0xe9 }, { 0xff } },
2345
2346 {0}
2347};
2348
2349/* Static chain passed on stack (when regparm=3). */
2350
6bd434d6 2351static i386_insn i386_tramp_chain_on_stack_insns[] =
a3fcb948
JG
2352{
2353 /* `push imm32' */
2354 { 5, { 0x68 }, { 0xff } },
2355
2356 /* `jmp imm32' */
2357 { 5, { 0xe9 }, { 0xff } },
2358
2359 {0}
2360};
2361
2362/* Return whether PC points inside a stack trampoline. */
2363
2364static int
6df81a63 2365i386_in_stack_tramp_p (CORE_ADDR pc)
a3fcb948
JG
2366{
2367 gdb_byte insn;
2c02bd72 2368 const char *name;
a3fcb948
JG
2369
2370 /* A stack trampoline is detected if no name is associated
2371 to the current pc and if it points inside a trampoline
2372 sequence. */
2373
2374 find_pc_partial_function (pc, &name, NULL, NULL);
2375 if (name)
2376 return 0;
2377
2378 if (target_read_memory (pc, &insn, 1))
2379 return 0;
2380
2381 if (!i386_match_insn_block (pc, i386_tramp_chain_in_reg_insns)
2382 && !i386_match_insn_block (pc, i386_tramp_chain_on_stack_insns))
2383 return 0;
2384
2385 return 1;
2386}
2387
2388static int
2389i386_stack_tramp_frame_sniffer (const struct frame_unwind *self,
0d6c2135
MK
2390 struct frame_info *this_frame,
2391 void **this_cache)
a3fcb948
JG
2392{
2393 if (frame_relative_level (this_frame) == 0)
6df81a63 2394 return i386_in_stack_tramp_p (get_frame_pc (this_frame));
a3fcb948
JG
2395 else
2396 return 0;
2397}
2398
2399static const struct frame_unwind i386_stack_tramp_frame_unwind =
2400{
2401 NORMAL_FRAME,
2402 i386_epilogue_frame_unwind_stop_reason,
2403 i386_epilogue_frame_this_id,
0d6c2135 2404 i386_epilogue_frame_prev_register,
a3fcb948
JG
2405 NULL,
2406 i386_stack_tramp_frame_sniffer
2407};
2408\f
6710bf39
SS
2409/* Generate a bytecode expression to get the value of the saved PC. */
2410
2411static void
2412i386_gen_return_address (struct gdbarch *gdbarch,
2413 struct agent_expr *ax, struct axs_value *value,
2414 CORE_ADDR scope)
2415{
2416 /* The following sequence assumes the traditional use of the base
2417 register. */
2418 ax_reg (ax, I386_EBP_REGNUM);
2419 ax_const_l (ax, 4);
2420 ax_simple (ax, aop_add);
2421 value->type = register_type (gdbarch, I386_EIP_REGNUM);
2422 value->kind = axs_lvalue_memory;
2423}
2424\f
a3fcb948 2425
acd5c798
MK
2426/* Signal trampolines. */
2427
2428static struct i386_frame_cache *
10458914 2429i386_sigtramp_frame_cache (struct frame_info *this_frame, void **this_cache)
acd5c798 2430{
e17a4113
UW
2431 struct gdbarch *gdbarch = get_frame_arch (this_frame);
2432 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2433 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
acd5c798 2434 struct i386_frame_cache *cache;
acd5c798 2435 CORE_ADDR addr;
63c0089f 2436 gdb_byte buf[4];
acd5c798
MK
2437
2438 if (*this_cache)
9a3c8263 2439 return (struct i386_frame_cache *) *this_cache;
acd5c798 2440
fd13a04a 2441 cache = i386_alloc_frame_cache ();
acd5c798 2442
a70b8144 2443 try
a3386186 2444 {
8fbca658
PA
2445 get_frame_register (this_frame, I386_ESP_REGNUM, buf);
2446 cache->base = extract_unsigned_integer (buf, 4, byte_order) - 4;
a3386186 2447
8fbca658
PA
2448 addr = tdep->sigcontext_addr (this_frame);
2449 if (tdep->sc_reg_offset)
2450 {
2451 int i;
a3386186 2452
8fbca658
PA
2453 gdb_assert (tdep->sc_num_regs <= I386_NUM_SAVED_REGS);
2454
2455 for (i = 0; i < tdep->sc_num_regs; i++)
2456 if (tdep->sc_reg_offset[i] != -1)
2457 cache->saved_regs[i] = addr + tdep->sc_reg_offset[i];
2458 }
2459 else
2460 {
2461 cache->saved_regs[I386_EIP_REGNUM] = addr + tdep->sc_pc_offset;
2462 cache->saved_regs[I386_ESP_REGNUM] = addr + tdep->sc_sp_offset;
2463 }
2464
2465 cache->base_p = 1;
a3386186 2466 }
230d2906 2467 catch (const gdb_exception_error &ex)
7556d4a4
PA
2468 {
2469 if (ex.error != NOT_AVAILABLE_ERROR)
eedc3f4f 2470 throw;
7556d4a4 2471 }
acd5c798
MK
2472
2473 *this_cache = cache;
2474 return cache;
2475}
2476
8fbca658
PA
2477static enum unwind_stop_reason
2478i386_sigtramp_frame_unwind_stop_reason (struct frame_info *this_frame,
2479 void **this_cache)
2480{
2481 struct i386_frame_cache *cache =
2482 i386_sigtramp_frame_cache (this_frame, this_cache);
2483
2484 if (!cache->base_p)
2485 return UNWIND_UNAVAILABLE;
2486
2487 return UNWIND_NO_REASON;
2488}
2489
acd5c798 2490static void
10458914 2491i386_sigtramp_frame_this_id (struct frame_info *this_frame, void **this_cache,
acd5c798
MK
2492 struct frame_id *this_id)
2493{
2494 struct i386_frame_cache *cache =
10458914 2495 i386_sigtramp_frame_cache (this_frame, this_cache);
acd5c798 2496
8fbca658 2497 if (!cache->base_p)
5ce0145d
PA
2498 (*this_id) = frame_id_build_unavailable_stack (get_frame_pc (this_frame));
2499 else
2500 {
2501 /* See the end of i386_push_dummy_call. */
2502 (*this_id) = frame_id_build (cache->base + 8, get_frame_pc (this_frame));
2503 }
acd5c798
MK
2504}
2505
10458914
DJ
2506static struct value *
2507i386_sigtramp_frame_prev_register (struct frame_info *this_frame,
2508 void **this_cache, int regnum)
acd5c798
MK
2509{
2510 /* Make sure we've initialized the cache. */
10458914 2511 i386_sigtramp_frame_cache (this_frame, this_cache);
acd5c798 2512
10458914 2513 return i386_frame_prev_register (this_frame, this_cache, regnum);
c906108c 2514}
c0d1d883 2515
10458914
DJ
2516static int
2517i386_sigtramp_frame_sniffer (const struct frame_unwind *self,
2518 struct frame_info *this_frame,
2519 void **this_prologue_cache)
acd5c798 2520{
10458914 2521 struct gdbarch_tdep *tdep = gdbarch_tdep (get_frame_arch (this_frame));
acd5c798 2522
911bc6ee
MK
2523 /* We shouldn't even bother if we don't have a sigcontext_addr
2524 handler. */
2525 if (tdep->sigcontext_addr == NULL)
10458914 2526 return 0;
1c3545ae 2527
911bc6ee
MK
2528 if (tdep->sigtramp_p != NULL)
2529 {
10458914
DJ
2530 if (tdep->sigtramp_p (this_frame))
2531 return 1;
911bc6ee
MK
2532 }
2533
2534 if (tdep->sigtramp_start != 0)
2535 {
10458914 2536 CORE_ADDR pc = get_frame_pc (this_frame);
911bc6ee
MK
2537
2538 gdb_assert (tdep->sigtramp_end != 0);
2539 if (pc >= tdep->sigtramp_start && pc < tdep->sigtramp_end)
10458914 2540 return 1;
911bc6ee 2541 }
acd5c798 2542
10458914 2543 return 0;
acd5c798 2544}
10458914
DJ
2545
2546static const struct frame_unwind i386_sigtramp_frame_unwind =
2547{
2548 SIGTRAMP_FRAME,
8fbca658 2549 i386_sigtramp_frame_unwind_stop_reason,
10458914
DJ
2550 i386_sigtramp_frame_this_id,
2551 i386_sigtramp_frame_prev_register,
2552 NULL,
2553 i386_sigtramp_frame_sniffer
2554};
acd5c798
MK
2555\f
2556
2557static CORE_ADDR
10458914 2558i386_frame_base_address (struct frame_info *this_frame, void **this_cache)
acd5c798 2559{
10458914 2560 struct i386_frame_cache *cache = i386_frame_cache (this_frame, this_cache);
acd5c798
MK
2561
2562 return cache->base;
2563}
2564
2565static const struct frame_base i386_frame_base =
2566{
2567 &i386_frame_unwind,
2568 i386_frame_base_address,
2569 i386_frame_base_address,
2570 i386_frame_base_address
2571};
2572
acd5c798 2573static struct frame_id
10458914 2574i386_dummy_id (struct gdbarch *gdbarch, struct frame_info *this_frame)
acd5c798 2575{
acd5c798
MK
2576 CORE_ADDR fp;
2577
10458914 2578 fp = get_frame_register_unsigned (this_frame, I386_EBP_REGNUM);
acd5c798 2579
3e210248 2580 /* See the end of i386_push_dummy_call. */
10458914 2581 return frame_id_build (fp + 8, get_frame_pc (this_frame));
c0d1d883 2582}
e04e5beb
JM
2583
2584/* _Decimal128 function return values need 16-byte alignment on the
2585 stack. */
2586
2587static CORE_ADDR
2588i386_frame_align (struct gdbarch *gdbarch, CORE_ADDR sp)
2589{
2590 return sp & -(CORE_ADDR)16;
2591}
fc338970 2592\f
c906108c 2593
fc338970
MK
2594/* Figure out where the longjmp will land. Slurp the args out of the
2595 stack. We expect the first arg to be a pointer to the jmp_buf
8201327c 2596 structure from which we extract the address that we will land at.
28bcfd30 2597 This address is copied into PC. This routine returns non-zero on
436675d3 2598 success. */
c906108c 2599
8201327c 2600static int
60ade65d 2601i386_get_longjmp_target (struct frame_info *frame, CORE_ADDR *pc)
c906108c 2602{
436675d3 2603 gdb_byte buf[4];
c906108c 2604 CORE_ADDR sp, jb_addr;
20a6ec49 2605 struct gdbarch *gdbarch = get_frame_arch (frame);
e17a4113 2606 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
20a6ec49 2607 int jb_pc_offset = gdbarch_tdep (gdbarch)->jb_pc_offset;
c906108c 2608
8201327c
MK
2609 /* If JB_PC_OFFSET is -1, we have no way to find out where the
2610 longjmp will land. */
2611 if (jb_pc_offset == -1)
c906108c
SS
2612 return 0;
2613
436675d3 2614 get_frame_register (frame, I386_ESP_REGNUM, buf);
e17a4113 2615 sp = extract_unsigned_integer (buf, 4, byte_order);
436675d3 2616 if (target_read_memory (sp + 4, buf, 4))
c906108c
SS
2617 return 0;
2618
e17a4113 2619 jb_addr = extract_unsigned_integer (buf, 4, byte_order);
436675d3 2620 if (target_read_memory (jb_addr + jb_pc_offset, buf, 4))
8201327c 2621 return 0;
c906108c 2622
e17a4113 2623 *pc = extract_unsigned_integer (buf, 4, byte_order);
c906108c
SS
2624 return 1;
2625}
fc338970 2626\f
c906108c 2627
7ccc1c74
JM
2628/* Check whether TYPE must be 16-byte-aligned when passed as a
2629 function argument. 16-byte vectors, _Decimal128 and structures or
2630 unions containing such types must be 16-byte-aligned; other
2631 arguments are 4-byte-aligned. */
2632
2633static int
2634i386_16_byte_align_p (struct type *type)
2635{
2636 type = check_typedef (type);
78134374 2637 if ((type->code () == TYPE_CODE_DECFLOAT
bd63c870 2638 || (type->code () == TYPE_CODE_ARRAY && type->is_vector ()))
7ccc1c74
JM
2639 && TYPE_LENGTH (type) == 16)
2640 return 1;
78134374 2641 if (type->code () == TYPE_CODE_ARRAY)
7ccc1c74 2642 return i386_16_byte_align_p (TYPE_TARGET_TYPE (type));
78134374
SM
2643 if (type->code () == TYPE_CODE_STRUCT
2644 || type->code () == TYPE_CODE_UNION)
7ccc1c74
JM
2645 {
2646 int i;
1f704f76 2647 for (i = 0; i < type->num_fields (); i++)
7ccc1c74 2648 {
b6a6aa07
TV
2649 if (field_is_static (&type->field (i)))
2650 continue;
940da03e 2651 if (i386_16_byte_align_p (type->field (i).type ()))
7ccc1c74
JM
2652 return 1;
2653 }
2654 }
2655 return 0;
2656}
2657
a9b8d892
JK
2658/* Implementation for set_gdbarch_push_dummy_code. */
2659
2660static CORE_ADDR
2661i386_push_dummy_code (struct gdbarch *gdbarch, CORE_ADDR sp, CORE_ADDR funaddr,
2662 struct value **args, int nargs, struct type *value_type,
2663 CORE_ADDR *real_pc, CORE_ADDR *bp_addr,
2664 struct regcache *regcache)
2665{
2666 /* Use 0xcc breakpoint - 1 byte. */
2667 *bp_addr = sp - 1;
2668 *real_pc = funaddr;
2669
2670 /* Keep the stack aligned. */
2671 return sp - 16;
2672}
2673
627c7fb8
HD
2674/* The "push_dummy_call" gdbarch method, optionally with the thiscall
2675 calling convention. */
2676
2677CORE_ADDR
2678i386_thiscall_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
2679 struct regcache *regcache, CORE_ADDR bp_addr,
2680 int nargs, struct value **args, CORE_ADDR sp,
2681 function_call_return_method return_method,
2682 CORE_ADDR struct_addr, bool thiscall)
22f8ba57 2683{
e17a4113 2684 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
63c0089f 2685 gdb_byte buf[4];
acd5c798 2686 int i;
7ccc1c74
JM
2687 int write_pass;
2688 int args_space = 0;
acd5c798 2689
4a612d6f
WT
2690 /* BND registers can be in arbitrary values at the moment of the
2691 inferior call. This can cause boundary violations that are not
2692 due to a real bug or even desired by the user. The best to be done
2693 is set the BND registers to allow access to the whole memory, INIT
2694 state, before pushing the inferior call. */
2695 i387_reset_bnd_regs (gdbarch, regcache);
2696
7ccc1c74
JM
2697 /* Determine the total space required for arguments and struct
2698 return address in a first pass (allowing for 16-byte-aligned
2699 arguments), then push arguments in a second pass. */
2700
2701 for (write_pass = 0; write_pass < 2; write_pass++)
22f8ba57 2702 {
7ccc1c74 2703 int args_space_used = 0;
7ccc1c74 2704
cf84fa6b 2705 if (return_method == return_method_struct)
7ccc1c74
JM
2706 {
2707 if (write_pass)
2708 {
2709 /* Push value address. */
e17a4113 2710 store_unsigned_integer (buf, 4, byte_order, struct_addr);
7ccc1c74
JM
2711 write_memory (sp, buf, 4);
2712 args_space_used += 4;
2713 }
2714 else
2715 args_space += 4;
2716 }
2717
627c7fb8 2718 for (i = thiscall ? 1 : 0; i < nargs; i++)
7ccc1c74
JM
2719 {
2720 int len = TYPE_LENGTH (value_enclosing_type (args[i]));
acd5c798 2721
7ccc1c74
JM
2722 if (write_pass)
2723 {
2724 if (i386_16_byte_align_p (value_enclosing_type (args[i])))
2725 args_space_used = align_up (args_space_used, 16);
acd5c798 2726
7ccc1c74
JM
2727 write_memory (sp + args_space_used,
2728 value_contents_all (args[i]), len);
2729 /* The System V ABI says that:
acd5c798 2730
7ccc1c74
JM
2731 "An argument's size is increased, if necessary, to make it a
2732 multiple of [32-bit] words. This may require tail padding,
2733 depending on the size of the argument."
22f8ba57 2734
7ccc1c74
JM
2735 This makes sure the stack stays word-aligned. */
2736 args_space_used += align_up (len, 4);
2737 }
2738 else
2739 {
2740 if (i386_16_byte_align_p (value_enclosing_type (args[i])))
284c5a60 2741 args_space = align_up (args_space, 16);
7ccc1c74
JM
2742 args_space += align_up (len, 4);
2743 }
2744 }
2745
2746 if (!write_pass)
2747 {
7ccc1c74 2748 sp -= args_space;
284c5a60
MK
2749
2750 /* The original System V ABI only requires word alignment,
2751 but modern incarnations need 16-byte alignment in order
2752 to support SSE. Since wasting a few bytes here isn't
2753 harmful we unconditionally enforce 16-byte alignment. */
2754 sp &= ~0xf;
7ccc1c74 2755 }
22f8ba57
MK
2756 }
2757
acd5c798
MK
2758 /* Store return address. */
2759 sp -= 4;
e17a4113 2760 store_unsigned_integer (buf, 4, byte_order, bp_addr);
acd5c798
MK
2761 write_memory (sp, buf, 4);
2762
2763 /* Finally, update the stack pointer... */
e17a4113 2764 store_unsigned_integer (buf, 4, byte_order, sp);
b66f5587 2765 regcache->cooked_write (I386_ESP_REGNUM, buf);
acd5c798
MK
2766
2767 /* ...and fake a frame pointer. */
b66f5587 2768 regcache->cooked_write (I386_EBP_REGNUM, buf);
acd5c798 2769
627c7fb8
HD
2770 /* The 'this' pointer needs to be in ECX. */
2771 if (thiscall)
2772 regcache->cooked_write (I386_ECX_REGNUM, value_contents_all (args[0]));
2773
3e210248
AC
2774 /* MarkK wrote: This "+ 8" is all over the place:
2775 (i386_frame_this_id, i386_sigtramp_frame_this_id,
10458914 2776 i386_dummy_id). It's there, since all frame unwinders for
3e210248 2777 a given target have to agree (within a certain margin) on the
a45ae3ed
UW
2778 definition of the stack address of a frame. Otherwise frame id
2779 comparison might not work correctly. Since DWARF2/GCC uses the
3e210248
AC
2780 stack address *before* the function call as a frame's CFA. On
2781 the i386, when %ebp is used as a frame pointer, the offset
2782 between the contents %ebp and the CFA as defined by GCC. */
2783 return sp + 8;
22f8ba57
MK
2784}
2785
627c7fb8
HD
2786/* Implement the "push_dummy_call" gdbarch method. */
2787
2788static CORE_ADDR
2789i386_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
2790 struct regcache *regcache, CORE_ADDR bp_addr, int nargs,
2791 struct value **args, CORE_ADDR sp,
2792 function_call_return_method return_method,
2793 CORE_ADDR struct_addr)
2794{
2795 return i386_thiscall_push_dummy_call (gdbarch, function, regcache, bp_addr,
2796 nargs, args, sp, return_method,
2797 struct_addr, false);
2798}
2799
1a309862
MK
2800/* These registers are used for returning integers (and on some
2801 targets also for returning `struct' and `union' values when their
ef9dff19 2802 size and alignment match an integer type). */
acd5c798
MK
2803#define LOW_RETURN_REGNUM I386_EAX_REGNUM /* %eax */
2804#define HIGH_RETURN_REGNUM I386_EDX_REGNUM /* %edx */
1a309862 2805
c5e656c1
MK
2806/* Read, for architecture GDBARCH, a function return value of TYPE
2807 from REGCACHE, and copy that into VALBUF. */
1a309862 2808
3a1e71e3 2809static void
c5e656c1 2810i386_extract_return_value (struct gdbarch *gdbarch, struct type *type,
63c0089f 2811 struct regcache *regcache, gdb_byte *valbuf)
c906108c 2812{
c5e656c1 2813 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1a309862 2814 int len = TYPE_LENGTH (type);
63c0089f 2815 gdb_byte buf[I386_MAX_REGISTER_SIZE];
1a309862 2816
78134374 2817 if (type->code () == TYPE_CODE_FLT)
c906108c 2818 {
5716833c 2819 if (tdep->st0_regnum < 0)
1a309862 2820 {
8a3fe4f8 2821 warning (_("Cannot find floating-point return value."));
1a309862 2822 memset (valbuf, 0, len);
ef9dff19 2823 return;
1a309862
MK
2824 }
2825
c6ba6f0d
MK
2826 /* Floating-point return values can be found in %st(0). Convert
2827 its contents to the desired type. This is probably not
2828 exactly how it would happen on the target itself, but it is
2829 the best we can do. */
0b883586 2830 regcache->raw_read (I386_ST0_REGNUM, buf);
3b2ca824 2831 target_float_convert (buf, i387_ext_type (gdbarch), valbuf, type);
c906108c
SS
2832 }
2833 else
c5aa993b 2834 {
875f8d0e
UW
2835 int low_size = register_size (gdbarch, LOW_RETURN_REGNUM);
2836 int high_size = register_size (gdbarch, HIGH_RETURN_REGNUM);
d4f3574e
SS
2837
2838 if (len <= low_size)
00f8375e 2839 {
0b883586 2840 regcache->raw_read (LOW_RETURN_REGNUM, buf);
00f8375e
MK
2841 memcpy (valbuf, buf, len);
2842 }
d4f3574e
SS
2843 else if (len <= (low_size + high_size))
2844 {
0b883586 2845 regcache->raw_read (LOW_RETURN_REGNUM, buf);
00f8375e 2846 memcpy (valbuf, buf, low_size);
0b883586 2847 regcache->raw_read (HIGH_RETURN_REGNUM, buf);
63c0089f 2848 memcpy (valbuf + low_size, buf, len - low_size);
d4f3574e
SS
2849 }
2850 else
8e65ff28 2851 internal_error (__FILE__, __LINE__,
1777feb0
MS
2852 _("Cannot extract return value of %d bytes long."),
2853 len);
c906108c
SS
2854 }
2855}
2856
c5e656c1
MK
2857/* Write, for architecture GDBARCH, a function return value of TYPE
2858 from VALBUF into REGCACHE. */
ef9dff19 2859
3a1e71e3 2860static void
c5e656c1 2861i386_store_return_value (struct gdbarch *gdbarch, struct type *type,
63c0089f 2862 struct regcache *regcache, const gdb_byte *valbuf)
ef9dff19 2863{
c5e656c1 2864 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
ef9dff19
MK
2865 int len = TYPE_LENGTH (type);
2866
78134374 2867 if (type->code () == TYPE_CODE_FLT)
ef9dff19 2868 {
3d7f4f49 2869 ULONGEST fstat;
63c0089f 2870 gdb_byte buf[I386_MAX_REGISTER_SIZE];
ccb945b8 2871
5716833c 2872 if (tdep->st0_regnum < 0)
ef9dff19 2873 {
8a3fe4f8 2874 warning (_("Cannot set floating-point return value."));
ef9dff19
MK
2875 return;
2876 }
2877
635b0cc1 2878 /* Returning floating-point values is a bit tricky. Apart from
dda83cd7
SM
2879 storing the return value in %st(0), we have to simulate the
2880 state of the FPU at function return point. */
635b0cc1 2881
c6ba6f0d
MK
2882 /* Convert the value found in VALBUF to the extended
2883 floating-point format used by the FPU. This is probably
2884 not exactly how it would happen on the target itself, but
2885 it is the best we can do. */
3b2ca824 2886 target_float_convert (valbuf, type, buf, i387_ext_type (gdbarch));
10eaee5f 2887 regcache->raw_write (I386_ST0_REGNUM, buf);
ccb945b8 2888
635b0cc1 2889 /* Set the top of the floating-point register stack to 7. The
dda83cd7
SM
2890 actual value doesn't really matter, but 7 is what a normal
2891 function return would end up with if the program started out
2892 with a freshly initialized FPU. */
20a6ec49 2893 regcache_raw_read_unsigned (regcache, I387_FSTAT_REGNUM (tdep), &fstat);
ccb945b8 2894 fstat |= (7 << 11);
20a6ec49 2895 regcache_raw_write_unsigned (regcache, I387_FSTAT_REGNUM (tdep), fstat);
ccb945b8 2896
635b0cc1 2897 /* Mark %st(1) through %st(7) as empty. Since we set the top of
dda83cd7
SM
2898 the floating-point register stack to 7, the appropriate value
2899 for the tag word is 0x3fff. */
20a6ec49 2900 regcache_raw_write_unsigned (regcache, I387_FTAG_REGNUM (tdep), 0x3fff);
ef9dff19
MK
2901 }
2902 else
2903 {
875f8d0e
UW
2904 int low_size = register_size (gdbarch, LOW_RETURN_REGNUM);
2905 int high_size = register_size (gdbarch, HIGH_RETURN_REGNUM);
ef9dff19
MK
2906
2907 if (len <= low_size)
4f0420fd 2908 regcache->raw_write_part (LOW_RETURN_REGNUM, 0, len, valbuf);
ef9dff19
MK
2909 else if (len <= (low_size + high_size))
2910 {
10eaee5f 2911 regcache->raw_write (LOW_RETURN_REGNUM, valbuf);
4f0420fd
SM
2912 regcache->raw_write_part (HIGH_RETURN_REGNUM, 0, len - low_size,
2913 valbuf + low_size);
ef9dff19
MK
2914 }
2915 else
8e65ff28 2916 internal_error (__FILE__, __LINE__,
e2e0b3e5 2917 _("Cannot store return value of %d bytes long."), len);
ef9dff19
MK
2918 }
2919}
fc338970 2920\f
ef9dff19 2921
8201327c
MK
2922/* This is the variable that is set with "set struct-convention", and
2923 its legitimate values. */
2924static const char default_struct_convention[] = "default";
2925static const char pcc_struct_convention[] = "pcc";
2926static const char reg_struct_convention[] = "reg";
40478521 2927static const char *const valid_conventions[] =
8201327c
MK
2928{
2929 default_struct_convention,
2930 pcc_struct_convention,
2931 reg_struct_convention,
2932 NULL
2933};
2934static const char *struct_convention = default_struct_convention;
2935
0e4377e1
JB
2936/* Return non-zero if TYPE, which is assumed to be a structure,
2937 a union type, or an array type, should be returned in registers
2938 for architecture GDBARCH. */
c5e656c1 2939
8201327c 2940static int
c5e656c1 2941i386_reg_struct_return_p (struct gdbarch *gdbarch, struct type *type)
8201327c 2942{
c5e656c1 2943 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
78134374 2944 enum type_code code = type->code ();
c5e656c1 2945 int len = TYPE_LENGTH (type);
8201327c 2946
0e4377e1 2947 gdb_assert (code == TYPE_CODE_STRUCT
dda83cd7
SM
2948 || code == TYPE_CODE_UNION
2949 || code == TYPE_CODE_ARRAY);
c5e656c1
MK
2950
2951 if (struct_convention == pcc_struct_convention
2952 || (struct_convention == default_struct_convention
2953 && tdep->struct_return == pcc_struct_return))
2954 return 0;
2955
9edde48e
MK
2956 /* Structures consisting of a single `float', `double' or 'long
2957 double' member are returned in %st(0). */
1f704f76 2958 if (code == TYPE_CODE_STRUCT && type->num_fields () == 1)
9edde48e 2959 {
940da03e 2960 type = check_typedef (type->field (0).type ());
78134374 2961 if (type->code () == TYPE_CODE_FLT)
9edde48e
MK
2962 return (len == 4 || len == 8 || len == 12);
2963 }
2964
c5e656c1
MK
2965 return (len == 1 || len == 2 || len == 4 || len == 8);
2966}
2967
2968/* Determine, for architecture GDBARCH, how a return value of TYPE
2969 should be returned. If it is supposed to be returned in registers,
2970 and READBUF is non-zero, read the appropriate value from REGCACHE,
2971 and copy it into READBUF. If WRITEBUF is non-zero, write the value
2972 from WRITEBUF into REGCACHE. */
2973
2974static enum return_value_convention
6a3a010b 2975i386_return_value (struct gdbarch *gdbarch, struct value *function,
c055b101
CV
2976 struct type *type, struct regcache *regcache,
2977 gdb_byte *readbuf, const gdb_byte *writebuf)
c5e656c1 2978{
78134374 2979 enum type_code code = type->code ();
c5e656c1 2980
5daa78cc
TJB
2981 if (((code == TYPE_CODE_STRUCT
2982 || code == TYPE_CODE_UNION
2983 || code == TYPE_CODE_ARRAY)
2984 && !i386_reg_struct_return_p (gdbarch, type))
405feb71 2985 /* Complex double and long double uses the struct return convention. */
2445fd7b
MK
2986 || (code == TYPE_CODE_COMPLEX && TYPE_LENGTH (type) == 16)
2987 || (code == TYPE_CODE_COMPLEX && TYPE_LENGTH (type) == 24)
5daa78cc
TJB
2988 /* 128-bit decimal float uses the struct return convention. */
2989 || (code == TYPE_CODE_DECFLOAT && TYPE_LENGTH (type) == 16))
31db7b6c
MK
2990 {
2991 /* The System V ABI says that:
2992
2993 "A function that returns a structure or union also sets %eax
2994 to the value of the original address of the caller's area
2995 before it returns. Thus when the caller receives control
2996 again, the address of the returned object resides in register
2997 %eax and can be used to access the object."
2998
2999 So the ABI guarantees that we can always find the return
3000 value just after the function has returned. */
3001
0e4377e1 3002 /* Note that the ABI doesn't mention functions returning arrays,
dda83cd7
SM
3003 which is something possible in certain languages such as Ada.
3004 In this case, the value is returned as if it was wrapped in
3005 a record, so the convention applied to records also applies
3006 to arrays. */
0e4377e1 3007
31db7b6c
MK
3008 if (readbuf)
3009 {
3010 ULONGEST addr;
3011
3012 regcache_raw_read_unsigned (regcache, I386_EAX_REGNUM, &addr);
3013 read_memory (addr, readbuf, TYPE_LENGTH (type));
3014 }
3015
3016 return RETURN_VALUE_ABI_RETURNS_ADDRESS;
3017 }
c5e656c1
MK
3018
3019 /* This special case is for structures consisting of a single
9edde48e
MK
3020 `float', `double' or 'long double' member. These structures are
3021 returned in %st(0). For these structures, we call ourselves
3022 recursively, changing TYPE into the type of the first member of
3023 the structure. Since that should work for all structures that
3024 have only one member, we don't bother to check the member's type
3025 here. */
1f704f76 3026 if (code == TYPE_CODE_STRUCT && type->num_fields () == 1)
c5e656c1 3027 {
940da03e 3028 type = check_typedef (type->field (0).type ());
6a3a010b 3029 return i386_return_value (gdbarch, function, type, regcache,
c055b101 3030 readbuf, writebuf);
c5e656c1
MK
3031 }
3032
3033 if (readbuf)
3034 i386_extract_return_value (gdbarch, type, regcache, readbuf);
3035 if (writebuf)
3036 i386_store_return_value (gdbarch, type, regcache, writebuf);
8201327c 3037
c5e656c1 3038 return RETURN_VALUE_REGISTER_CONVENTION;
8201327c
MK
3039}
3040\f
3041
27067745
UW
3042struct type *
3043i387_ext_type (struct gdbarch *gdbarch)
3044{
3045 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3046
3047 if (!tdep->i387_ext_type)
90884b2b
L
3048 {
3049 tdep->i387_ext_type = tdesc_find_type (gdbarch, "i387_ext");
3050 gdb_assert (tdep->i387_ext_type != NULL);
3051 }
27067745
UW
3052
3053 return tdep->i387_ext_type;
3054}
3055
1dbcd68c
WT
3056/* Construct type for pseudo BND registers. We can't use
3057 tdesc_find_type since a complement of one value has to be used
3058 to describe the upper bound. */
3059
3060static struct type *
3061i386_bnd_type (struct gdbarch *gdbarch)
3062{
3063 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3064
3065
3066 if (!tdep->i386_bnd_type)
3067 {
870f88f7 3068 struct type *t;
1dbcd68c
WT
3069 const struct builtin_type *bt = builtin_type (gdbarch);
3070
3071 /* The type we're building is described bellow: */
3072#if 0
3073 struct __bound128
3074 {
3075 void *lbound;
3076 void *ubound; /* One complement of raw ubound field. */
3077 };
3078#endif
3079
3080 t = arch_composite_type (gdbarch,
3081 "__gdb_builtin_type_bound128", TYPE_CODE_STRUCT);
3082
3083 append_composite_type_field (t, "lbound", bt->builtin_data_ptr);
3084 append_composite_type_field (t, "ubound", bt->builtin_data_ptr);
3085
d0e39ea2 3086 t->set_name ("builtin_type_bound128");
1dbcd68c
WT
3087 tdep->i386_bnd_type = t;
3088 }
3089
3090 return tdep->i386_bnd_type;
3091}
3092
01f9f808
MS
3093/* Construct vector type for pseudo ZMM registers. We can't use
3094 tdesc_find_type since ZMM isn't described in target description. */
3095
3096static struct type *
3097i386_zmm_type (struct gdbarch *gdbarch)
3098{
3099 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3100
3101 if (!tdep->i386_zmm_type)
3102 {
3103 const struct builtin_type *bt = builtin_type (gdbarch);
3104
3105 /* The type we're building is this: */
3106#if 0
3107 union __gdb_builtin_type_vec512i
3108 {
1347d111
FW
3109 int128_t v4_int128[4];
3110 int64_t v8_int64[8];
3111 int32_t v16_int32[16];
3112 int16_t v32_int16[32];
3113 int8_t v64_int8[64];
3114 double v8_double[8];
3115 float v16_float[16];
2a67f09d 3116 bfloat16_t v32_bfloat16[32];
01f9f808
MS
3117 };
3118#endif
3119
3120 struct type *t;
3121
3122 t = arch_composite_type (gdbarch,
3123 "__gdb_builtin_type_vec512i", TYPE_CODE_UNION);
2a67f09d
FW
3124 append_composite_type_field (t, "v32_bfloat16",
3125 init_vector_type (bt->builtin_bfloat16, 32));
01f9f808
MS
3126 append_composite_type_field (t, "v16_float",
3127 init_vector_type (bt->builtin_float, 16));
3128 append_composite_type_field (t, "v8_double",
3129 init_vector_type (bt->builtin_double, 8));
3130 append_composite_type_field (t, "v64_int8",
3131 init_vector_type (bt->builtin_int8, 64));
3132 append_composite_type_field (t, "v32_int16",
3133 init_vector_type (bt->builtin_int16, 32));
3134 append_composite_type_field (t, "v16_int32",
3135 init_vector_type (bt->builtin_int32, 16));
3136 append_composite_type_field (t, "v8_int64",
3137 init_vector_type (bt->builtin_int64, 8));
3138 append_composite_type_field (t, "v4_int128",
3139 init_vector_type (bt->builtin_int128, 4));
3140
2062087b 3141 t->set_is_vector (true);
d0e39ea2 3142 t->set_name ("builtin_type_vec512i");
01f9f808
MS
3143 tdep->i386_zmm_type = t;
3144 }
3145
3146 return tdep->i386_zmm_type;
3147}
3148
c131fcee
L
3149/* Construct vector type for pseudo YMM registers. We can't use
3150 tdesc_find_type since YMM isn't described in target description. */
3151
3152static struct type *
3153i386_ymm_type (struct gdbarch *gdbarch)
3154{
3155 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3156
3157 if (!tdep->i386_ymm_type)
3158 {
3159 const struct builtin_type *bt = builtin_type (gdbarch);
3160
3161 /* The type we're building is this: */
3162#if 0
3163 union __gdb_builtin_type_vec256i
3164 {
dda83cd7
SM
3165 int128_t v2_int128[2];
3166 int64_t v4_int64[4];
3167 int32_t v8_int32[8];
3168 int16_t v16_int16[16];
3169 int8_t v32_int8[32];
3170 double v4_double[4];
3171 float v8_float[8];
3172 bfloat16_t v16_bfloat16[16];
c131fcee
L
3173 };
3174#endif
3175
3176 struct type *t;
3177
3178 t = arch_composite_type (gdbarch,
3179 "__gdb_builtin_type_vec256i", TYPE_CODE_UNION);
2a67f09d
FW
3180 append_composite_type_field (t, "v16_bfloat16",
3181 init_vector_type (bt->builtin_bfloat16, 16));
c131fcee
L
3182 append_composite_type_field (t, "v8_float",
3183 init_vector_type (bt->builtin_float, 8));
3184 append_composite_type_field (t, "v4_double",
3185 init_vector_type (bt->builtin_double, 4));
3186 append_composite_type_field (t, "v32_int8",
3187 init_vector_type (bt->builtin_int8, 32));
3188 append_composite_type_field (t, "v16_int16",
3189 init_vector_type (bt->builtin_int16, 16));
3190 append_composite_type_field (t, "v8_int32",
3191 init_vector_type (bt->builtin_int32, 8));
3192 append_composite_type_field (t, "v4_int64",
3193 init_vector_type (bt->builtin_int64, 4));
3194 append_composite_type_field (t, "v2_int128",
3195 init_vector_type (bt->builtin_int128, 2));
3196
2062087b 3197 t->set_is_vector (true);
d0e39ea2 3198 t->set_name ("builtin_type_vec256i");
c131fcee
L
3199 tdep->i386_ymm_type = t;
3200 }
3201
3202 return tdep->i386_ymm_type;
3203}
3204
794ac428 3205/* Construct vector type for MMX registers. */
90884b2b 3206static struct type *
794ac428
UW
3207i386_mmx_type (struct gdbarch *gdbarch)
3208{
3209 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3210
3211 if (!tdep->i386_mmx_type)
3212 {
df4df182
UW
3213 const struct builtin_type *bt = builtin_type (gdbarch);
3214
794ac428
UW
3215 /* The type we're building is this: */
3216#if 0
3217 union __gdb_builtin_type_vec64i
3218 {
dda83cd7
SM
3219 int64_t uint64;
3220 int32_t v2_int32[2];
3221 int16_t v4_int16[4];
3222 int8_t v8_int8[8];
794ac428
UW
3223 };
3224#endif
3225
3226 struct type *t;
3227
e9bb382b
UW
3228 t = arch_composite_type (gdbarch,
3229 "__gdb_builtin_type_vec64i", TYPE_CODE_UNION);
df4df182
UW
3230
3231 append_composite_type_field (t, "uint64", bt->builtin_int64);
794ac428 3232 append_composite_type_field (t, "v2_int32",
df4df182 3233 init_vector_type (bt->builtin_int32, 2));
794ac428 3234 append_composite_type_field (t, "v4_int16",
df4df182 3235 init_vector_type (bt->builtin_int16, 4));
794ac428 3236 append_composite_type_field (t, "v8_int8",
df4df182 3237 init_vector_type (bt->builtin_int8, 8));
794ac428 3238
2062087b 3239 t->set_is_vector (true);
d0e39ea2 3240 t->set_name ("builtin_type_vec64i");
794ac428
UW
3241 tdep->i386_mmx_type = t;
3242 }
3243
3244 return tdep->i386_mmx_type;
3245}
3246
d7a0d72c 3247/* Return the GDB type object for the "standard" data type of data in
1777feb0 3248 register REGNUM. */
d7a0d72c 3249
fff4548b 3250struct type *
90884b2b 3251i386_pseudo_register_type (struct gdbarch *gdbarch, int regnum)
d7a0d72c 3252{
1dbcd68c
WT
3253 if (i386_bnd_regnum_p (gdbarch, regnum))
3254 return i386_bnd_type (gdbarch);
1ba53b71
L
3255 if (i386_mmx_regnum_p (gdbarch, regnum))
3256 return i386_mmx_type (gdbarch);
c131fcee
L
3257 else if (i386_ymm_regnum_p (gdbarch, regnum))
3258 return i386_ymm_type (gdbarch);
01f9f808
MS
3259 else if (i386_ymm_avx512_regnum_p (gdbarch, regnum))
3260 return i386_ymm_type (gdbarch);
3261 else if (i386_zmm_regnum_p (gdbarch, regnum))
3262 return i386_zmm_type (gdbarch);
1ba53b71
L
3263 else
3264 {
3265 const struct builtin_type *bt = builtin_type (gdbarch);
3266 if (i386_byte_regnum_p (gdbarch, regnum))
3267 return bt->builtin_int8;
3268 else if (i386_word_regnum_p (gdbarch, regnum))
3269 return bt->builtin_int16;
3270 else if (i386_dword_regnum_p (gdbarch, regnum))
3271 return bt->builtin_int32;
01f9f808
MS
3272 else if (i386_k_regnum_p (gdbarch, regnum))
3273 return bt->builtin_int64;
1ba53b71
L
3274 }
3275
3276 internal_error (__FILE__, __LINE__, _("invalid regnum"));
d7a0d72c
MK
3277}
3278
28fc6740 3279/* Map a cooked register onto a raw register or memory. For the i386,
acd5c798 3280 the MMX registers need to be mapped onto floating point registers. */
28fc6740
AC
3281
3282static int
849d0ba8 3283i386_mmx_regnum_to_fp_regnum (readable_regcache *regcache, int regnum)
28fc6740 3284{
ac7936df 3285 struct gdbarch_tdep *tdep = gdbarch_tdep (regcache->arch ());
5716833c 3286 int mmxreg, fpreg;
28fc6740
AC
3287 ULONGEST fstat;
3288 int tos;
c86c27af 3289
5716833c 3290 mmxreg = regnum - tdep->mm0_regnum;
03f50fc8 3291 regcache->raw_read (I387_FSTAT_REGNUM (tdep), &fstat);
28fc6740 3292 tos = (fstat >> 11) & 0x7;
5716833c
MK
3293 fpreg = (mmxreg + tos) % 8;
3294
20a6ec49 3295 return (I387_ST0_REGNUM (tdep) + fpreg);
28fc6740
AC
3296}
3297
3543a589
TT
3298/* A helper function for us by i386_pseudo_register_read_value and
3299 amd64_pseudo_register_read_value. It does all the work but reads
3300 the data into an already-allocated value. */
3301
3302void
3303i386_pseudo_register_read_into_value (struct gdbarch *gdbarch,
849d0ba8 3304 readable_regcache *regcache,
3543a589
TT
3305 int regnum,
3306 struct value *result_value)
28fc6740 3307{
975c21ab 3308 gdb_byte raw_buf[I386_MAX_REGISTER_SIZE];
05d1431c 3309 enum register_status status;
3543a589 3310 gdb_byte *buf = value_contents_raw (result_value);
1ba53b71 3311
5716833c 3312 if (i386_mmx_regnum_p (gdbarch, regnum))
28fc6740 3313 {
c86c27af
MK
3314 int fpnum = i386_mmx_regnum_to_fp_regnum (regcache, regnum);
3315
28fc6740 3316 /* Extract (always little endian). */
03f50fc8 3317 status = regcache->raw_read (fpnum, raw_buf);
05d1431c 3318 if (status != REG_VALID)
3543a589
TT
3319 mark_value_bytes_unavailable (result_value, 0,
3320 TYPE_LENGTH (value_type (result_value)));
3321 else
3322 memcpy (buf, raw_buf, register_size (gdbarch, regnum));
28fc6740
AC
3323 }
3324 else
1ba53b71
L
3325 {
3326 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1dbcd68c
WT
3327 if (i386_bnd_regnum_p (gdbarch, regnum))
3328 {
3329 regnum -= tdep->bnd0_regnum;
1ba53b71 3330
1dbcd68c 3331 /* Extract (always little endian). Read lower 128bits. */
03f50fc8
YQ
3332 status = regcache->raw_read (I387_BND0R_REGNUM (tdep) + regnum,
3333 raw_buf);
1dbcd68c
WT
3334 if (status != REG_VALID)
3335 mark_value_bytes_unavailable (result_value, 0, 16);
3336 else
3337 {
3338 enum bfd_endian byte_order = gdbarch_byte_order (target_gdbarch ());
3339 LONGEST upper, lower;
3340 int size = TYPE_LENGTH (builtin_type (gdbarch)->builtin_data_ptr);
3341
3342 lower = extract_unsigned_integer (raw_buf, 8, byte_order);
3343 upper = extract_unsigned_integer (raw_buf + 8, 8, byte_order);
3344 upper = ~upper;
3345
3346 memcpy (buf, &lower, size);
3347 memcpy (buf + size, &upper, size);
3348 }
3349 }
01f9f808
MS
3350 else if (i386_k_regnum_p (gdbarch, regnum))
3351 {
3352 regnum -= tdep->k0_regnum;
3353
3354 /* Extract (always little endian). */
03f50fc8 3355 status = regcache->raw_read (tdep->k0_regnum + regnum, raw_buf);
01f9f808
MS
3356 if (status != REG_VALID)
3357 mark_value_bytes_unavailable (result_value, 0, 8);
3358 else
3359 memcpy (buf, raw_buf, 8);
3360 }
3361 else if (i386_zmm_regnum_p (gdbarch, regnum))
3362 {
3363 regnum -= tdep->zmm0_regnum;
3364
3365 if (regnum < num_lower_zmm_regs)
3366 {
3367 /* Extract (always little endian). Read lower 128bits. */
03f50fc8
YQ
3368 status = regcache->raw_read (I387_XMM0_REGNUM (tdep) + regnum,
3369 raw_buf);
01f9f808
MS
3370 if (status != REG_VALID)
3371 mark_value_bytes_unavailable (result_value, 0, 16);
3372 else
3373 memcpy (buf, raw_buf, 16);
3374
3375 /* Extract (always little endian). Read upper 128bits. */
03f50fc8
YQ
3376 status = regcache->raw_read (tdep->ymm0h_regnum + regnum,
3377 raw_buf);
01f9f808
MS
3378 if (status != REG_VALID)
3379 mark_value_bytes_unavailable (result_value, 16, 16);
3380 else
3381 memcpy (buf + 16, raw_buf, 16);
3382 }
3383 else
3384 {
3385 /* Extract (always little endian). Read lower 128bits. */
03f50fc8
YQ
3386 status = regcache->raw_read (I387_XMM16_REGNUM (tdep) + regnum
3387 - num_lower_zmm_regs,
3388 raw_buf);
01f9f808
MS
3389 if (status != REG_VALID)
3390 mark_value_bytes_unavailable (result_value, 0, 16);
3391 else
3392 memcpy (buf, raw_buf, 16);
3393
3394 /* Extract (always little endian). Read upper 128bits. */
03f50fc8
YQ
3395 status = regcache->raw_read (I387_YMM16H_REGNUM (tdep) + regnum
3396 - num_lower_zmm_regs,
3397 raw_buf);
01f9f808
MS
3398 if (status != REG_VALID)
3399 mark_value_bytes_unavailable (result_value, 16, 16);
3400 else
3401 memcpy (buf + 16, raw_buf, 16);
3402 }
3403
3404 /* Read upper 256bits. */
03f50fc8
YQ
3405 status = regcache->raw_read (tdep->zmm0h_regnum + regnum,
3406 raw_buf);
01f9f808
MS
3407 if (status != REG_VALID)
3408 mark_value_bytes_unavailable (result_value, 32, 32);
3409 else
3410 memcpy (buf + 32, raw_buf, 32);
3411 }
1dbcd68c 3412 else if (i386_ymm_regnum_p (gdbarch, regnum))
c131fcee
L
3413 {
3414 regnum -= tdep->ymm0_regnum;
3415
1777feb0 3416 /* Extract (always little endian). Read lower 128bits. */
03f50fc8
YQ
3417 status = regcache->raw_read (I387_XMM0_REGNUM (tdep) + regnum,
3418 raw_buf);
05d1431c 3419 if (status != REG_VALID)
3543a589
TT
3420 mark_value_bytes_unavailable (result_value, 0, 16);
3421 else
3422 memcpy (buf, raw_buf, 16);
c131fcee 3423 /* Read upper 128bits. */
03f50fc8
YQ
3424 status = regcache->raw_read (tdep->ymm0h_regnum + regnum,
3425 raw_buf);
05d1431c 3426 if (status != REG_VALID)
3543a589
TT
3427 mark_value_bytes_unavailable (result_value, 16, 32);
3428 else
3429 memcpy (buf + 16, raw_buf, 16);
c131fcee 3430 }
01f9f808
MS
3431 else if (i386_ymm_avx512_regnum_p (gdbarch, regnum))
3432 {
3433 regnum -= tdep->ymm16_regnum;
3434 /* Extract (always little endian). Read lower 128bits. */
03f50fc8
YQ
3435 status = regcache->raw_read (I387_XMM16_REGNUM (tdep) + regnum,
3436 raw_buf);
01f9f808
MS
3437 if (status != REG_VALID)
3438 mark_value_bytes_unavailable (result_value, 0, 16);
3439 else
3440 memcpy (buf, raw_buf, 16);
3441 /* Read upper 128bits. */
03f50fc8
YQ
3442 status = regcache->raw_read (tdep->ymm16h_regnum + regnum,
3443 raw_buf);
01f9f808
MS
3444 if (status != REG_VALID)
3445 mark_value_bytes_unavailable (result_value, 16, 16);
3446 else
3447 memcpy (buf + 16, raw_buf, 16);
3448 }
c131fcee 3449 else if (i386_word_regnum_p (gdbarch, regnum))
1ba53b71
L
3450 {
3451 int gpnum = regnum - tdep->ax_regnum;
3452
3453 /* Extract (always little endian). */
03f50fc8 3454 status = regcache->raw_read (gpnum, raw_buf);
05d1431c 3455 if (status != REG_VALID)
3543a589
TT
3456 mark_value_bytes_unavailable (result_value, 0,
3457 TYPE_LENGTH (value_type (result_value)));
3458 else
3459 memcpy (buf, raw_buf, 2);
1ba53b71
L
3460 }
3461 else if (i386_byte_regnum_p (gdbarch, regnum))
3462 {
1ba53b71
L
3463 int gpnum = regnum - tdep->al_regnum;
3464
3465 /* Extract (always little endian). We read both lower and
3466 upper registers. */
03f50fc8 3467 status = regcache->raw_read (gpnum % 4, raw_buf);
05d1431c 3468 if (status != REG_VALID)
3543a589
TT
3469 mark_value_bytes_unavailable (result_value, 0,
3470 TYPE_LENGTH (value_type (result_value)));
3471 else if (gpnum >= 4)
1ba53b71
L
3472 memcpy (buf, raw_buf + 1, 1);
3473 else
3474 memcpy (buf, raw_buf, 1);
3475 }
3476 else
3477 internal_error (__FILE__, __LINE__, _("invalid regnum"));
3478 }
3543a589
TT
3479}
3480
3481static struct value *
3482i386_pseudo_register_read_value (struct gdbarch *gdbarch,
849d0ba8 3483 readable_regcache *regcache,
3543a589
TT
3484 int regnum)
3485{
3486 struct value *result;
3487
3488 result = allocate_value (register_type (gdbarch, regnum));
3489 VALUE_LVAL (result) = lval_register;
3490 VALUE_REGNUM (result) = regnum;
3491
3492 i386_pseudo_register_read_into_value (gdbarch, regcache, regnum, result);
05d1431c 3493
3543a589 3494 return result;
28fc6740
AC
3495}
3496
1ba53b71 3497void
28fc6740 3498i386_pseudo_register_write (struct gdbarch *gdbarch, struct regcache *regcache,
42835c2b 3499 int regnum, const gdb_byte *buf)
28fc6740 3500{
975c21ab 3501 gdb_byte raw_buf[I386_MAX_REGISTER_SIZE];
1ba53b71 3502
5716833c 3503 if (i386_mmx_regnum_p (gdbarch, regnum))
28fc6740 3504 {
c86c27af
MK
3505 int fpnum = i386_mmx_regnum_to_fp_regnum (regcache, regnum);
3506
28fc6740 3507 /* Read ... */
0b883586 3508 regcache->raw_read (fpnum, raw_buf);
28fc6740 3509 /* ... Modify ... (always little endian). */
1ba53b71 3510 memcpy (raw_buf, buf, register_size (gdbarch, regnum));
28fc6740 3511 /* ... Write. */
10eaee5f 3512 regcache->raw_write (fpnum, raw_buf);
28fc6740
AC
3513 }
3514 else
1ba53b71
L
3515 {
3516 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3517
1dbcd68c
WT
3518 if (i386_bnd_regnum_p (gdbarch, regnum))
3519 {
3520 ULONGEST upper, lower;
3521 int size = TYPE_LENGTH (builtin_type (gdbarch)->builtin_data_ptr);
3522 enum bfd_endian byte_order = gdbarch_byte_order (target_gdbarch ());
3523
3524 /* New values from input value. */
3525 regnum -= tdep->bnd0_regnum;
3526 lower = extract_unsigned_integer (buf, size, byte_order);
3527 upper = extract_unsigned_integer (buf + size, size, byte_order);
3528
3529 /* Fetching register buffer. */
0b883586
SM
3530 regcache->raw_read (I387_BND0R_REGNUM (tdep) + regnum,
3531 raw_buf);
1dbcd68c
WT
3532
3533 upper = ~upper;
3534
3535 /* Set register bits. */
3536 memcpy (raw_buf, &lower, 8);
3537 memcpy (raw_buf + 8, &upper, 8);
3538
10eaee5f 3539 regcache->raw_write (I387_BND0R_REGNUM (tdep) + regnum, raw_buf);
1dbcd68c 3540 }
01f9f808
MS
3541 else if (i386_k_regnum_p (gdbarch, regnum))
3542 {
3543 regnum -= tdep->k0_regnum;
3544
10eaee5f 3545 regcache->raw_write (tdep->k0_regnum + regnum, buf);
01f9f808
MS
3546 }
3547 else if (i386_zmm_regnum_p (gdbarch, regnum))
3548 {
3549 regnum -= tdep->zmm0_regnum;
3550
3551 if (regnum < num_lower_zmm_regs)
3552 {
3553 /* Write lower 128bits. */
10eaee5f 3554 regcache->raw_write (I387_XMM0_REGNUM (tdep) + regnum, buf);
01f9f808 3555 /* Write upper 128bits. */
10eaee5f 3556 regcache->raw_write (I387_YMM0_REGNUM (tdep) + regnum, buf + 16);
01f9f808
MS
3557 }
3558 else
3559 {
3560 /* Write lower 128bits. */
10eaee5f
SM
3561 regcache->raw_write (I387_XMM16_REGNUM (tdep) + regnum
3562 - num_lower_zmm_regs, buf);
01f9f808 3563 /* Write upper 128bits. */
10eaee5f
SM
3564 regcache->raw_write (I387_YMM16H_REGNUM (tdep) + regnum
3565 - num_lower_zmm_regs, buf + 16);
01f9f808
MS
3566 }
3567 /* Write upper 256bits. */
10eaee5f 3568 regcache->raw_write (tdep->zmm0h_regnum + regnum, buf + 32);
01f9f808 3569 }
1dbcd68c 3570 else if (i386_ymm_regnum_p (gdbarch, regnum))
c131fcee
L
3571 {
3572 regnum -= tdep->ymm0_regnum;
3573
3574 /* ... Write lower 128bits. */
10eaee5f 3575 regcache->raw_write (I387_XMM0_REGNUM (tdep) + regnum, buf);
c131fcee 3576 /* ... Write upper 128bits. */
10eaee5f 3577 regcache->raw_write (tdep->ymm0h_regnum + regnum, buf + 16);
c131fcee 3578 }
01f9f808
MS
3579 else if (i386_ymm_avx512_regnum_p (gdbarch, regnum))
3580 {
3581 regnum -= tdep->ymm16_regnum;
3582
3583 /* ... Write lower 128bits. */
10eaee5f 3584 regcache->raw_write (I387_XMM16_REGNUM (tdep) + regnum, buf);
01f9f808 3585 /* ... Write upper 128bits. */
10eaee5f 3586 regcache->raw_write (tdep->ymm16h_regnum + regnum, buf + 16);
01f9f808 3587 }
c131fcee 3588 else if (i386_word_regnum_p (gdbarch, regnum))
1ba53b71
L
3589 {
3590 int gpnum = regnum - tdep->ax_regnum;
3591
3592 /* Read ... */
0b883586 3593 regcache->raw_read (gpnum, raw_buf);
1ba53b71
L
3594 /* ... Modify ... (always little endian). */
3595 memcpy (raw_buf, buf, 2);
3596 /* ... Write. */
10eaee5f 3597 regcache->raw_write (gpnum, raw_buf);
1ba53b71
L
3598 }
3599 else if (i386_byte_regnum_p (gdbarch, regnum))
3600 {
1ba53b71
L
3601 int gpnum = regnum - tdep->al_regnum;
3602
3603 /* Read ... We read both lower and upper registers. */
0b883586 3604 regcache->raw_read (gpnum % 4, raw_buf);
1ba53b71
L
3605 /* ... Modify ... (always little endian). */
3606 if (gpnum >= 4)
3607 memcpy (raw_buf + 1, buf, 1);
3608 else
3609 memcpy (raw_buf, buf, 1);
3610 /* ... Write. */
10eaee5f 3611 regcache->raw_write (gpnum % 4, raw_buf);
1ba53b71
L
3612 }
3613 else
3614 internal_error (__FILE__, __LINE__, _("invalid regnum"));
3615 }
28fc6740 3616}
62e5fd57
MK
3617
3618/* Implement the 'ax_pseudo_register_collect' gdbarch method. */
3619
3620int
3621i386_ax_pseudo_register_collect (struct gdbarch *gdbarch,
3622 struct agent_expr *ax, int regnum)
3623{
3624 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3625
3626 if (i386_mmx_regnum_p (gdbarch, regnum))
3627 {
3628 /* MMX to FPU register mapping depends on current TOS. Let's just
3629 not care and collect everything... */
3630 int i;
3631
3632 ax_reg_mask (ax, I387_FSTAT_REGNUM (tdep));
3633 for (i = 0; i < 8; i++)
3634 ax_reg_mask (ax, I387_ST0_REGNUM (tdep) + i);
3635 return 0;
3636 }
3637 else if (i386_bnd_regnum_p (gdbarch, regnum))
3638 {
3639 regnum -= tdep->bnd0_regnum;
3640 ax_reg_mask (ax, I387_BND0R_REGNUM (tdep) + regnum);
3641 return 0;
3642 }
3643 else if (i386_k_regnum_p (gdbarch, regnum))
3644 {
3645 regnum -= tdep->k0_regnum;
3646 ax_reg_mask (ax, tdep->k0_regnum + regnum);
3647 return 0;
3648 }
3649 else if (i386_zmm_regnum_p (gdbarch, regnum))
3650 {
3651 regnum -= tdep->zmm0_regnum;
3652 if (regnum < num_lower_zmm_regs)
3653 {
3654 ax_reg_mask (ax, I387_XMM0_REGNUM (tdep) + regnum);
3655 ax_reg_mask (ax, tdep->ymm0h_regnum + regnum);
3656 }
3657 else
3658 {
3659 ax_reg_mask (ax, I387_XMM16_REGNUM (tdep) + regnum
3660 - num_lower_zmm_regs);
3661 ax_reg_mask (ax, I387_YMM16H_REGNUM (tdep) + regnum
3662 - num_lower_zmm_regs);
3663 }
3664 ax_reg_mask (ax, tdep->zmm0h_regnum + regnum);
3665 return 0;
3666 }
3667 else if (i386_ymm_regnum_p (gdbarch, regnum))
3668 {
3669 regnum -= tdep->ymm0_regnum;
3670 ax_reg_mask (ax, I387_XMM0_REGNUM (tdep) + regnum);
3671 ax_reg_mask (ax, tdep->ymm0h_regnum + regnum);
3672 return 0;
3673 }
3674 else if (i386_ymm_avx512_regnum_p (gdbarch, regnum))
3675 {
3676 regnum -= tdep->ymm16_regnum;
3677 ax_reg_mask (ax, I387_XMM16_REGNUM (tdep) + regnum);
3678 ax_reg_mask (ax, tdep->ymm16h_regnum + regnum);
3679 return 0;
3680 }
3681 else if (i386_word_regnum_p (gdbarch, regnum))
3682 {
3683 int gpnum = regnum - tdep->ax_regnum;
3684
3685 ax_reg_mask (ax, gpnum);
3686 return 0;
3687 }
3688 else if (i386_byte_regnum_p (gdbarch, regnum))
3689 {
3690 int gpnum = regnum - tdep->al_regnum;
3691
3692 ax_reg_mask (ax, gpnum % 4);
3693 return 0;
3694 }
3695 else
3696 internal_error (__FILE__, __LINE__, _("invalid regnum"));
3697 return 1;
3698}
ff2e87ac
AC
3699\f
3700
ff2e87ac
AC
3701/* Return the register number of the register allocated by GCC after
3702 REGNUM, or -1 if there is no such register. */
3703
3704static int
3705i386_next_regnum (int regnum)
3706{
3707 /* GCC allocates the registers in the order:
3708
3709 %eax, %edx, %ecx, %ebx, %esi, %edi, %ebp, %esp, ...
3710
3711 Since storing a variable in %esp doesn't make any sense we return
3712 -1 for %ebp and for %esp itself. */
3713 static int next_regnum[] =
3714 {
3715 I386_EDX_REGNUM, /* Slot for %eax. */
3716 I386_EBX_REGNUM, /* Slot for %ecx. */
3717 I386_ECX_REGNUM, /* Slot for %edx. */
3718 I386_ESI_REGNUM, /* Slot for %ebx. */
3719 -1, -1, /* Slots for %esp and %ebp. */
3720 I386_EDI_REGNUM, /* Slot for %esi. */
3721 I386_EBP_REGNUM /* Slot for %edi. */
3722 };
3723
de5b9bb9 3724 if (regnum >= 0 && regnum < sizeof (next_regnum) / sizeof (next_regnum[0]))
ff2e87ac 3725 return next_regnum[regnum];
28fc6740 3726
ff2e87ac
AC
3727 return -1;
3728}
3729
3730/* Return nonzero if a value of type TYPE stored in register REGNUM
3731 needs any special handling. */
d7a0d72c 3732
3a1e71e3 3733static int
1777feb0
MS
3734i386_convert_register_p (struct gdbarch *gdbarch,
3735 int regnum, struct type *type)
d7a0d72c 3736{
de5b9bb9
MK
3737 int len = TYPE_LENGTH (type);
3738
ff2e87ac
AC
3739 /* Values may be spread across multiple registers. Most debugging
3740 formats aren't expressive enough to specify the locations, so
3741 some heuristics is involved. Right now we only handle types that
de5b9bb9
MK
3742 have a length that is a multiple of the word size, since GCC
3743 doesn't seem to put any other types into registers. */
3744 if (len > 4 && len % 4 == 0)
3745 {
3746 int last_regnum = regnum;
3747
3748 while (len > 4)
3749 {
3750 last_regnum = i386_next_regnum (last_regnum);
3751 len -= 4;
3752 }
3753
3754 if (last_regnum != -1)
3755 return 1;
3756 }
ff2e87ac 3757
0abe36f5 3758 return i387_convert_register_p (gdbarch, regnum, type);
d7a0d72c
MK
3759}
3760
ff2e87ac
AC
3761/* Read a value of type TYPE from register REGNUM in frame FRAME, and
3762 return its contents in TO. */
ac27f131 3763
8dccd430 3764static int
ff2e87ac 3765i386_register_to_value (struct frame_info *frame, int regnum,
8dccd430
PA
3766 struct type *type, gdb_byte *to,
3767 int *optimizedp, int *unavailablep)
ac27f131 3768{
20a6ec49 3769 struct gdbarch *gdbarch = get_frame_arch (frame);
de5b9bb9 3770 int len = TYPE_LENGTH (type);
de5b9bb9 3771
20a6ec49 3772 if (i386_fp_regnum_p (gdbarch, regnum))
8dccd430
PA
3773 return i387_register_to_value (frame, regnum, type, to,
3774 optimizedp, unavailablep);
ff2e87ac 3775
fd35795f 3776 /* Read a value spread across multiple registers. */
de5b9bb9
MK
3777
3778 gdb_assert (len > 4 && len % 4 == 0);
3d261580 3779
de5b9bb9
MK
3780 while (len > 0)
3781 {
3782 gdb_assert (regnum != -1);
20a6ec49 3783 gdb_assert (register_size (gdbarch, regnum) == 4);
d532c08f 3784
8dccd430 3785 if (!get_frame_register_bytes (frame, regnum, 0,
bdec2917
LM
3786 gdb::make_array_view (to,
3787 register_size (gdbarch,
3788 regnum)),
3789 optimizedp, unavailablep))
8dccd430
PA
3790 return 0;
3791
de5b9bb9
MK
3792 regnum = i386_next_regnum (regnum);
3793 len -= 4;
42835c2b 3794 to += 4;
de5b9bb9 3795 }
8dccd430
PA
3796
3797 *optimizedp = *unavailablep = 0;
3798 return 1;
ac27f131
MK
3799}
3800
ff2e87ac
AC
3801/* Write the contents FROM of a value of type TYPE into register
3802 REGNUM in frame FRAME. */
ac27f131 3803
3a1e71e3 3804static void
ff2e87ac 3805i386_value_to_register (struct frame_info *frame, int regnum,
42835c2b 3806 struct type *type, const gdb_byte *from)
ac27f131 3807{
de5b9bb9 3808 int len = TYPE_LENGTH (type);
de5b9bb9 3809
20a6ec49 3810 if (i386_fp_regnum_p (get_frame_arch (frame), regnum))
c6ba6f0d 3811 {
d532c08f
MK
3812 i387_value_to_register (frame, regnum, type, from);
3813 return;
3814 }
3d261580 3815
fd35795f 3816 /* Write a value spread across multiple registers. */
de5b9bb9
MK
3817
3818 gdb_assert (len > 4 && len % 4 == 0);
ff2e87ac 3819
de5b9bb9
MK
3820 while (len > 0)
3821 {
3822 gdb_assert (regnum != -1);
875f8d0e 3823 gdb_assert (register_size (get_frame_arch (frame), regnum) == 4);
d532c08f 3824
42835c2b 3825 put_frame_register (frame, regnum, from);
de5b9bb9
MK
3826 regnum = i386_next_regnum (regnum);
3827 len -= 4;
42835c2b 3828 from += 4;
de5b9bb9 3829 }
ac27f131 3830}
ff2e87ac 3831\f
7fdafb5a
MK
3832/* Supply register REGNUM from the buffer specified by GREGS and LEN
3833 in the general-purpose register set REGSET to register cache
3834 REGCACHE. If REGNUM is -1, do this for all registers in REGSET. */
ff2e87ac 3835
20187ed5 3836void
473f17b0
MK
3837i386_supply_gregset (const struct regset *regset, struct regcache *regcache,
3838 int regnum, const void *gregs, size_t len)
3839{
ac7936df 3840 struct gdbarch *gdbarch = regcache->arch ();
09424cff 3841 const struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
9a3c8263 3842 const gdb_byte *regs = (const gdb_byte *) gregs;
473f17b0
MK
3843 int i;
3844
1528345d 3845 gdb_assert (len >= tdep->sizeof_gregset);
473f17b0
MK
3846
3847 for (i = 0; i < tdep->gregset_num_regs; i++)
3848 {
3849 if ((regnum == i || regnum == -1)
3850 && tdep->gregset_reg_offset[i] != -1)
73e1c03f 3851 regcache->raw_supply (i, regs + tdep->gregset_reg_offset[i]);
473f17b0
MK
3852 }
3853}
3854
7fdafb5a
MK
3855/* Collect register REGNUM from the register cache REGCACHE and store
3856 it in the buffer specified by GREGS and LEN as described by the
3857 general-purpose register set REGSET. If REGNUM is -1, do this for
3858 all registers in REGSET. */
3859
ecc37a5a 3860static void
7fdafb5a
MK
3861i386_collect_gregset (const struct regset *regset,
3862 const struct regcache *regcache,
3863 int regnum, void *gregs, size_t len)
3864{
ac7936df 3865 struct gdbarch *gdbarch = regcache->arch ();
09424cff 3866 const struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
9a3c8263 3867 gdb_byte *regs = (gdb_byte *) gregs;
7fdafb5a
MK
3868 int i;
3869
1528345d 3870 gdb_assert (len >= tdep->sizeof_gregset);
7fdafb5a
MK
3871
3872 for (i = 0; i < tdep->gregset_num_regs; i++)
3873 {
3874 if ((regnum == i || regnum == -1)
3875 && tdep->gregset_reg_offset[i] != -1)
34a79281 3876 regcache->raw_collect (i, regs + tdep->gregset_reg_offset[i]);
7fdafb5a
MK
3877 }
3878}
3879
3880/* Supply register REGNUM from the buffer specified by FPREGS and LEN
3881 in the floating-point register set REGSET to register cache
3882 REGCACHE. If REGNUM is -1, do this for all registers in REGSET. */
473f17b0
MK
3883
3884static void
3885i386_supply_fpregset (const struct regset *regset, struct regcache *regcache,
3886 int regnum, const void *fpregs, size_t len)
3887{
ac7936df 3888 struct gdbarch *gdbarch = regcache->arch ();
09424cff 3889 const struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
473f17b0 3890
66a72d25
MK
3891 if (len == I387_SIZEOF_FXSAVE)
3892 {
3893 i387_supply_fxsave (regcache, regnum, fpregs);
3894 return;
3895 }
3896
1528345d 3897 gdb_assert (len >= tdep->sizeof_fpregset);
473f17b0
MK
3898 i387_supply_fsave (regcache, regnum, fpregs);
3899}
8446b36a 3900
2f305df1
MK
3901/* Collect register REGNUM from the register cache REGCACHE and store
3902 it in the buffer specified by FPREGS and LEN as described by the
3903 floating-point register set REGSET. If REGNUM is -1, do this for
3904 all registers in REGSET. */
7fdafb5a
MK
3905
3906static void
3907i386_collect_fpregset (const struct regset *regset,
3908 const struct regcache *regcache,
3909 int regnum, void *fpregs, size_t len)
3910{
ac7936df 3911 struct gdbarch *gdbarch = regcache->arch ();
09424cff 3912 const struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
7fdafb5a
MK
3913
3914 if (len == I387_SIZEOF_FXSAVE)
3915 {
3916 i387_collect_fxsave (regcache, regnum, fpregs);
3917 return;
3918 }
3919
1528345d 3920 gdb_assert (len >= tdep->sizeof_fpregset);
7fdafb5a
MK
3921 i387_collect_fsave (regcache, regnum, fpregs);
3922}
3923
ecc37a5a
AA
3924/* Register set definitions. */
3925
3926const struct regset i386_gregset =
3927 {
3928 NULL, i386_supply_gregset, i386_collect_gregset
3929 };
3930
8f0435f7 3931const struct regset i386_fpregset =
ecc37a5a
AA
3932 {
3933 NULL, i386_supply_fpregset, i386_collect_fpregset
3934 };
3935
490496c3 3936/* Default iterator over core file register note sections. */
8446b36a 3937
490496c3
AA
3938void
3939i386_iterate_over_regset_sections (struct gdbarch *gdbarch,
3940 iterate_over_regset_sections_cb *cb,
3941 void *cb_data,
3942 const struct regcache *regcache)
8446b36a
MK
3943{
3944 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3945
a616bb94
AH
3946 cb (".reg", tdep->sizeof_gregset, tdep->sizeof_gregset, &i386_gregset, NULL,
3947 cb_data);
490496c3 3948 if (tdep->sizeof_fpregset)
a616bb94
AH
3949 cb (".reg2", tdep->sizeof_fpregset, tdep->sizeof_fpregset, tdep->fpregset,
3950 NULL, cb_data);
8446b36a 3951}
473f17b0 3952\f
fc338970 3953
fc338970 3954/* Stuff for WIN32 PE style DLL's but is pretty generic really. */
c906108c
SS
3955
3956CORE_ADDR
e17a4113
UW
3957i386_pe_skip_trampoline_code (struct frame_info *frame,
3958 CORE_ADDR pc, char *name)
c906108c 3959{
e17a4113
UW
3960 struct gdbarch *gdbarch = get_frame_arch (frame);
3961 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
3962
3963 /* jmp *(dest) */
3964 if (pc && read_memory_unsigned_integer (pc, 2, byte_order) == 0x25ff)
c906108c 3965 {
e17a4113
UW
3966 unsigned long indirect =
3967 read_memory_unsigned_integer (pc + 2, 4, byte_order);
c906108c 3968 struct minimal_symbol *indsym =
7cbd4a93 3969 indirect ? lookup_minimal_symbol_by_pc (indirect).minsym : 0;
c9d95fa3 3970 const char *symname = indsym ? indsym->linkage_name () : 0;
c906108c 3971
c5aa993b 3972 if (symname)
c906108c 3973 {
61012eef
GB
3974 if (startswith (symname, "__imp_")
3975 || startswith (symname, "_imp_"))
e17a4113
UW
3976 return name ? 1 :
3977 read_memory_unsigned_integer (indirect, 4, byte_order);
c906108c
SS
3978 }
3979 }
fc338970 3980 return 0; /* Not a trampoline. */
c906108c 3981}
fc338970
MK
3982\f
3983
10458914
DJ
3984/* Return whether the THIS_FRAME corresponds to a sigtramp
3985 routine. */
8201327c 3986
4bd207ef 3987int
10458914 3988i386_sigtramp_p (struct frame_info *this_frame)
8201327c 3989{
10458914 3990 CORE_ADDR pc = get_frame_pc (this_frame);
2c02bd72 3991 const char *name;
911bc6ee
MK
3992
3993 find_pc_partial_function (pc, &name, NULL, NULL);
8201327c
MK
3994 return (name && strcmp ("_sigtramp", name) == 0);
3995}
3996\f
3997
fc338970
MK
3998/* We have two flavours of disassembly. The machinery on this page
3999 deals with switching between those. */
c906108c
SS
4000
4001static int
a89aa300 4002i386_print_insn (bfd_vma pc, struct disassemble_info *info)
c906108c 4003{
5e3397bb
MK
4004 gdb_assert (disassembly_flavor == att_flavor
4005 || disassembly_flavor == intel_flavor);
4006
f995bbe8 4007 info->disassembler_options = disassembly_flavor;
5e3397bb 4008
6394c606 4009 return default_print_insn (pc, info);
7a292a7a 4010}
fc338970 4011\f
3ce1502b 4012
8201327c
MK
4013/* There are a few i386 architecture variants that differ only
4014 slightly from the generic i386 target. For now, we don't give them
4015 their own source file, but include them here. As a consequence,
4016 they'll always be included. */
3ce1502b 4017
8201327c 4018/* System V Release 4 (SVR4). */
3ce1502b 4019
10458914
DJ
4020/* Return whether THIS_FRAME corresponds to a SVR4 sigtramp
4021 routine. */
911bc6ee 4022
8201327c 4023static int
10458914 4024i386_svr4_sigtramp_p (struct frame_info *this_frame)
d2a7c97a 4025{
10458914 4026 CORE_ADDR pc = get_frame_pc (this_frame);
2c02bd72 4027 const char *name;
911bc6ee 4028
05b4bd79 4029 /* The origin of these symbols is currently unknown. */
911bc6ee 4030 find_pc_partial_function (pc, &name, NULL, NULL);
8201327c 4031 return (name && (strcmp ("_sigreturn", name) == 0
8201327c
MK
4032 || strcmp ("sigvechandler", name) == 0));
4033}
d2a7c97a 4034
10458914
DJ
4035/* Assuming THIS_FRAME is for a SVR4 sigtramp routine, return the
4036 address of the associated sigcontext (ucontext) structure. */
3ce1502b 4037
3a1e71e3 4038static CORE_ADDR
10458914 4039i386_svr4_sigcontext_addr (struct frame_info *this_frame)
8201327c 4040{
e17a4113
UW
4041 struct gdbarch *gdbarch = get_frame_arch (this_frame);
4042 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
63c0089f 4043 gdb_byte buf[4];
acd5c798 4044 CORE_ADDR sp;
3ce1502b 4045
10458914 4046 get_frame_register (this_frame, I386_ESP_REGNUM, buf);
e17a4113 4047 sp = extract_unsigned_integer (buf, 4, byte_order);
21d0e8a4 4048
e17a4113 4049 return read_memory_unsigned_integer (sp + 8, 4, byte_order);
8201327c 4050}
55aa24fb
SDJ
4051
4052\f
4053
4054/* Implementation of `gdbarch_stap_is_single_operand', as defined in
4055 gdbarch.h. */
4056
4057int
4058i386_stap_is_single_operand (struct gdbarch *gdbarch, const char *s)
4059{
4060 return (*s == '$' /* Literal number. */
4061 || (isdigit (*s) && s[1] == '(' && s[2] == '%') /* Displacement. */
4062 || (*s == '(' && s[1] == '%') /* Register indirection. */
4063 || (*s == '%' && isalpha (s[1]))); /* Register access. */
4064}
4065
5acfdbae
SDJ
4066/* Helper function for i386_stap_parse_special_token.
4067
4068 This function parses operands of the form `-8+3+1(%rbp)', which
4069 must be interpreted as `*(-8 + 3 - 1 + (void *) $eax)'.
4070
af2d9bee 4071 Return true if the operand was parsed successfully, false
5acfdbae
SDJ
4072 otherwise. */
4073
4c5e7a93 4074static expr::operation_up
5acfdbae
SDJ
4075i386_stap_parse_special_token_triplet (struct gdbarch *gdbarch,
4076 struct stap_parse_info *p)
4077{
4078 const char *s = p->arg;
4079
4080 if (isdigit (*s) || *s == '-' || *s == '+')
4081 {
af2d9bee 4082 bool got_minus[3];
5acfdbae
SDJ
4083 int i;
4084 long displacements[3];
4085 const char *start;
5acfdbae 4086 int len;
5acfdbae
SDJ
4087 char *endp;
4088
af2d9bee 4089 got_minus[0] = false;
5acfdbae
SDJ
4090 if (*s == '+')
4091 ++s;
4092 else if (*s == '-')
4093 {
4094 ++s;
af2d9bee 4095 got_minus[0] = true;
5acfdbae
SDJ
4096 }
4097
d7b30f67 4098 if (!isdigit ((unsigned char) *s))
4c5e7a93 4099 return {};
d7b30f67 4100
5acfdbae
SDJ
4101 displacements[0] = strtol (s, &endp, 10);
4102 s = endp;
4103
4104 if (*s != '+' && *s != '-')
4105 {
4106 /* We are not dealing with a triplet. */
4c5e7a93 4107 return {};
5acfdbae
SDJ
4108 }
4109
af2d9bee 4110 got_minus[1] = false;
5acfdbae
SDJ
4111 if (*s == '+')
4112 ++s;
4113 else
4114 {
4115 ++s;
af2d9bee 4116 got_minus[1] = true;
5acfdbae
SDJ
4117 }
4118
d7b30f67 4119 if (!isdigit ((unsigned char) *s))
4c5e7a93 4120 return {};
d7b30f67 4121
5acfdbae
SDJ
4122 displacements[1] = strtol (s, &endp, 10);
4123 s = endp;
4124
4125 if (*s != '+' && *s != '-')
4126 {
4127 /* We are not dealing with a triplet. */
4c5e7a93 4128 return {};
5acfdbae
SDJ
4129 }
4130
af2d9bee 4131 got_minus[2] = false;
5acfdbae
SDJ
4132 if (*s == '+')
4133 ++s;
4134 else
4135 {
4136 ++s;
af2d9bee 4137 got_minus[2] = true;
5acfdbae
SDJ
4138 }
4139
d7b30f67 4140 if (!isdigit ((unsigned char) *s))
4c5e7a93 4141 return {};
d7b30f67 4142
5acfdbae
SDJ
4143 displacements[2] = strtol (s, &endp, 10);
4144 s = endp;
4145
4146 if (*s != '(' || s[1] != '%')
4c5e7a93 4147 return {};
5acfdbae
SDJ
4148
4149 s += 2;
4150 start = s;
4151
4152 while (isalnum (*s))
4153 ++s;
4154
4155 if (*s++ != ')')
4c5e7a93 4156 return {};
5acfdbae 4157
d7b30f67 4158 len = s - start - 1;
4c5e7a93 4159 std::string regname (start, len);
5acfdbae 4160
4c5e7a93 4161 if (user_reg_map_name_to_regnum (gdbarch, regname.c_str (), len) == -1)
5acfdbae 4162 error (_("Invalid register name `%s' on expression `%s'."),
4c5e7a93 4163 regname.c_str (), p->saved_arg);
5acfdbae 4164
4c5e7a93 4165 LONGEST value = 0;
5acfdbae
SDJ
4166 for (i = 0; i < 3; i++)
4167 {
4c5e7a93 4168 LONGEST this_val = displacements[i];
5acfdbae 4169 if (got_minus[i])
4c5e7a93
TT
4170 this_val = -this_val;
4171 value += this_val;
5acfdbae
SDJ
4172 }
4173
4c5e7a93 4174 p->arg = s;
5acfdbae 4175
4c5e7a93 4176 using namespace expr;
5acfdbae 4177
4c5e7a93
TT
4178 struct type *long_type = builtin_type (gdbarch)->builtin_long;
4179 operation_up offset
4180 = make_operation<long_const_operation> (long_type, value);
5acfdbae 4181
4c5e7a93
TT
4182 operation_up reg
4183 = make_operation<register_operation> (std::move (regname));
4184 struct type *void_ptr = builtin_type (gdbarch)->builtin_data_ptr;
4185 reg = make_operation<unop_cast_operation> (std::move (reg), void_ptr);
5acfdbae 4186
4c5e7a93
TT
4187 operation_up sum
4188 = make_operation<add_operation> (std::move (reg), std::move (offset));
4189 struct type *arg_ptr_type = lookup_pointer_type (p->arg_type);
4190 sum = make_operation<unop_cast_operation> (std::move (sum),
4191 arg_ptr_type);
4192 return make_operation<unop_ind_operation> (std::move (sum));
5acfdbae
SDJ
4193 }
4194
4c5e7a93 4195 return {};
5acfdbae
SDJ
4196}
4197
4198/* Helper function for i386_stap_parse_special_token.
4199
4200 This function parses operands of the form `register base +
4201 (register index * size) + offset', as represented in
4202 `(%rcx,%rax,8)', or `[OFFSET](BASE_REG,INDEX_REG[,SIZE])'.
4203
af2d9bee 4204 Return true if the operand was parsed successfully, false
5acfdbae
SDJ
4205 otherwise. */
4206
4c5e7a93 4207static expr::operation_up
5acfdbae
SDJ
4208i386_stap_parse_special_token_three_arg_disp (struct gdbarch *gdbarch,
4209 struct stap_parse_info *p)
4210{
4211 const char *s = p->arg;
4212
4213 if (isdigit (*s) || *s == '(' || *s == '-' || *s == '+')
4214 {
af2d9bee 4215 bool offset_minus = false;
5acfdbae 4216 long offset = 0;
af2d9bee 4217 bool size_minus = false;
5acfdbae
SDJ
4218 long size = 0;
4219 const char *start;
5acfdbae 4220 int len_base;
5acfdbae 4221 int len_index;
5acfdbae
SDJ
4222
4223 if (*s == '+')
4224 ++s;
4225 else if (*s == '-')
4226 {
4227 ++s;
af2d9bee 4228 offset_minus = true;
5acfdbae
SDJ
4229 }
4230
4231 if (offset_minus && !isdigit (*s))
4c5e7a93 4232 return {};
5acfdbae
SDJ
4233
4234 if (isdigit (*s))
4235 {
4236 char *endp;
4237
4238 offset = strtol (s, &endp, 10);
4239 s = endp;
4240 }
4241
4242 if (*s != '(' || s[1] != '%')
4c5e7a93 4243 return {};
5acfdbae
SDJ
4244
4245 s += 2;
4246 start = s;
4247
4248 while (isalnum (*s))
4249 ++s;
4250
4251 if (*s != ',' || s[1] != '%')
4c5e7a93 4252 return {};
5acfdbae
SDJ
4253
4254 len_base = s - start;
4c5e7a93 4255 std::string base (start, len_base);
5acfdbae 4256
4c5e7a93 4257 if (user_reg_map_name_to_regnum (gdbarch, base.c_str (), len_base) == -1)
5acfdbae 4258 error (_("Invalid register name `%s' on expression `%s'."),
4c5e7a93 4259 base.c_str (), p->saved_arg);
5acfdbae
SDJ
4260
4261 s += 2;
4262 start = s;
4263
4264 while (isalnum (*s))
4265 ++s;
4266
4267 len_index = s - start;
4c5e7a93 4268 std::string index (start, len_index);
5acfdbae 4269
4c5e7a93
TT
4270 if (user_reg_map_name_to_regnum (gdbarch, index.c_str (),
4271 len_index) == -1)
5acfdbae 4272 error (_("Invalid register name `%s' on expression `%s'."),
4c5e7a93 4273 index.c_str (), p->saved_arg);
5acfdbae
SDJ
4274
4275 if (*s != ',' && *s != ')')
4c5e7a93 4276 return {};
5acfdbae
SDJ
4277
4278 if (*s == ',')
4279 {
4280 char *endp;
4281
4282 ++s;
4283 if (*s == '+')
4284 ++s;
4285 else if (*s == '-')
4286 {
4287 ++s;
af2d9bee 4288 size_minus = true;
5acfdbae
SDJ
4289 }
4290
4291 size = strtol (s, &endp, 10);
4292 s = endp;
4293
4294 if (*s != ')')
4c5e7a93 4295 return {};
5acfdbae
SDJ
4296 }
4297
4298 ++s;
4c5e7a93
TT
4299 p->arg = s;
4300
4301 using namespace expr;
4302
4303 struct type *long_type = builtin_type (gdbarch)->builtin_long;
4304 operation_up reg = make_operation<register_operation> (std::move (base));
5acfdbae 4305
4c5e7a93 4306 if (offset != 0)
5acfdbae 4307 {
5acfdbae 4308 if (offset_minus)
4c5e7a93
TT
4309 offset = -offset;
4310 operation_up value
4311 = make_operation<long_const_operation> (long_type, offset);
4312 reg = make_operation<add_operation> (std::move (reg),
4313 std::move (value));
5acfdbae
SDJ
4314 }
4315
4c5e7a93
TT
4316 operation_up ind_reg
4317 = make_operation<register_operation> (std::move (index));
5acfdbae 4318
4c5e7a93 4319 if (size != 0)
5acfdbae 4320 {
5acfdbae 4321 if (size_minus)
4c5e7a93
TT
4322 size = -size;
4323 operation_up value
4324 = make_operation<long_const_operation> (long_type, size);
4325 ind_reg = make_operation<mul_operation> (std::move (ind_reg),
4326 std::move (value));
5acfdbae
SDJ
4327 }
4328
4c5e7a93
TT
4329 operation_up sum
4330 = make_operation<add_operation> (std::move (reg),
4331 std::move (ind_reg));
5acfdbae 4332
4c5e7a93
TT
4333 struct type *arg_ptr_type = lookup_pointer_type (p->arg_type);
4334 sum = make_operation<unop_cast_operation> (std::move (sum),
4335 arg_ptr_type);
4336 return make_operation<unop_ind_operation> (std::move (sum));
5acfdbae
SDJ
4337 }
4338
4c5e7a93 4339 return {};
5acfdbae
SDJ
4340}
4341
55aa24fb
SDJ
4342/* Implementation of `gdbarch_stap_parse_special_token', as defined in
4343 gdbarch.h. */
4344
4c5e7a93 4345expr::operation_up
55aa24fb
SDJ
4346i386_stap_parse_special_token (struct gdbarch *gdbarch,
4347 struct stap_parse_info *p)
4348{
55aa24fb
SDJ
4349 /* The special tokens to be parsed here are:
4350
4351 - `register base + (register index * size) + offset', as represented
4352 in `(%rcx,%rax,8)', or `[OFFSET](BASE_REG,INDEX_REG[,SIZE])'.
4353
4354 - Operands of the form `-8+3+1(%rbp)', which must be interpreted as
4355 `*(-8 + 3 - 1 + (void *) $eax)'. */
4356
4c5e7a93
TT
4357 expr::operation_up result
4358 = i386_stap_parse_special_token_triplet (gdbarch, p);
55aa24fb 4359
4c5e7a93
TT
4360 if (result == nullptr)
4361 result = i386_stap_parse_special_token_three_arg_disp (gdbarch, p);
55aa24fb 4362
4c5e7a93 4363 return result;
55aa24fb
SDJ
4364}
4365
7d7571f0
SDJ
4366/* Implementation of 'gdbarch_stap_adjust_register', as defined in
4367 gdbarch.h. */
4368
6b78c3f8 4369static std::string
7d7571f0 4370i386_stap_adjust_register (struct gdbarch *gdbarch, struct stap_parse_info *p,
6b78c3f8 4371 const std::string &regname, int regnum)
7d7571f0
SDJ
4372{
4373 static const std::unordered_set<std::string> reg_assoc
4374 = { "ax", "bx", "cx", "dx",
4375 "si", "di", "bp", "sp" };
4376
6b78c3f8
AB
4377 /* If we are dealing with a register whose size is less than the size
4378 specified by the "[-]N@" prefix, and it is one of the registers that
4379 we know has an extended variant available, then use the extended
4380 version of the register instead. */
4381 if (register_size (gdbarch, regnum) < TYPE_LENGTH (p->arg_type)
4382 && reg_assoc.find (regname) != reg_assoc.end ())
4383 return "e" + regname;
7d7571f0 4384
6b78c3f8
AB
4385 /* Otherwise, just use the requested register. */
4386 return regname;
7d7571f0
SDJ
4387}
4388
8201327c 4389\f
3ce1502b 4390
ac04f72b
TT
4391/* gdbarch gnu_triplet_regexp method. Both arches are acceptable as GDB always
4392 also supplies -m64 or -m32 by gdbarch_gcc_target_options. */
4393
4394static const char *
4395i386_gnu_triplet_regexp (struct gdbarch *gdbarch)
4396{
4397 return "(x86_64|i.86)";
4398}
4399
4400\f
4401
1d509aa6
MM
4402/* Implement the "in_indirect_branch_thunk" gdbarch function. */
4403
4404static bool
4405i386_in_indirect_branch_thunk (struct gdbarch *gdbarch, CORE_ADDR pc)
4406{
4407 return x86_in_indirect_branch_thunk (pc, i386_register_names,
4408 I386_EAX_REGNUM, I386_EIP_REGNUM);
4409}
4410
8201327c 4411/* Generic ELF. */
d2a7c97a 4412
8201327c
MK
4413void
4414i386_elf_init_abi (struct gdbarch_info info, struct gdbarch *gdbarch)
4415{
05c0465e
SDJ
4416 static const char *const stap_integer_prefixes[] = { "$", NULL };
4417 static const char *const stap_register_prefixes[] = { "%", NULL };
4418 static const char *const stap_register_indirection_prefixes[] = { "(",
4419 NULL };
4420 static const char *const stap_register_indirection_suffixes[] = { ")",
4421 NULL };
4422
c4fc7f1b
MK
4423 /* We typically use stabs-in-ELF with the SVR4 register numbering. */
4424 set_gdbarch_stab_reg_to_regnum (gdbarch, i386_svr4_reg_to_regnum);
55aa24fb
SDJ
4425
4426 /* Registering SystemTap handlers. */
05c0465e
SDJ
4427 set_gdbarch_stap_integer_prefixes (gdbarch, stap_integer_prefixes);
4428 set_gdbarch_stap_register_prefixes (gdbarch, stap_register_prefixes);
4429 set_gdbarch_stap_register_indirection_prefixes (gdbarch,
4430 stap_register_indirection_prefixes);
4431 set_gdbarch_stap_register_indirection_suffixes (gdbarch,
4432 stap_register_indirection_suffixes);
55aa24fb
SDJ
4433 set_gdbarch_stap_is_single_operand (gdbarch,
4434 i386_stap_is_single_operand);
4435 set_gdbarch_stap_parse_special_token (gdbarch,
4436 i386_stap_parse_special_token);
7d7571f0
SDJ
4437 set_gdbarch_stap_adjust_register (gdbarch,
4438 i386_stap_adjust_register);
1d509aa6
MM
4439
4440 set_gdbarch_in_indirect_branch_thunk (gdbarch,
4441 i386_in_indirect_branch_thunk);
8201327c 4442}
3ce1502b 4443
8201327c 4444/* System V Release 4 (SVR4). */
3ce1502b 4445
8201327c
MK
4446void
4447i386_svr4_init_abi (struct gdbarch_info info, struct gdbarch *gdbarch)
4448{
4449 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3ce1502b 4450
8201327c
MK
4451 /* System V Release 4 uses ELF. */
4452 i386_elf_init_abi (info, gdbarch);
3ce1502b 4453
dfe01d39 4454 /* System V Release 4 has shared libraries. */
dfe01d39
MK
4455 set_gdbarch_skip_trampoline_code (gdbarch, find_solib_trampoline_target);
4456
911bc6ee 4457 tdep->sigtramp_p = i386_svr4_sigtramp_p;
21d0e8a4 4458 tdep->sigcontext_addr = i386_svr4_sigcontext_addr;
acd5c798
MK
4459 tdep->sc_pc_offset = 36 + 14 * 4;
4460 tdep->sc_sp_offset = 36 + 17 * 4;
3ce1502b 4461
8201327c 4462 tdep->jb_pc_offset = 20;
3ce1502b
MK
4463}
4464
8201327c 4465\f
2acceee2 4466
38c968cf
AC
4467/* i386 register groups. In addition to the normal groups, add "mmx"
4468 and "sse". */
4469
4470static struct reggroup *i386_sse_reggroup;
4471static struct reggroup *i386_mmx_reggroup;
4472
4473static void
4474i386_init_reggroups (void)
4475{
4476 i386_sse_reggroup = reggroup_new ("sse", USER_REGGROUP);
4477 i386_mmx_reggroup = reggroup_new ("mmx", USER_REGGROUP);
4478}
4479
4480static void
4481i386_add_reggroups (struct gdbarch *gdbarch)
4482{
4483 reggroup_add (gdbarch, i386_sse_reggroup);
4484 reggroup_add (gdbarch, i386_mmx_reggroup);
4485 reggroup_add (gdbarch, general_reggroup);
4486 reggroup_add (gdbarch, float_reggroup);
4487 reggroup_add (gdbarch, all_reggroup);
4488 reggroup_add (gdbarch, save_reggroup);
4489 reggroup_add (gdbarch, restore_reggroup);
4490 reggroup_add (gdbarch, vector_reggroup);
4491 reggroup_add (gdbarch, system_reggroup);
4492}
4493
4494int
4495i386_register_reggroup_p (struct gdbarch *gdbarch, int regnum,
4496 struct reggroup *group)
4497{
c131fcee
L
4498 const struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
4499 int fp_regnum_p, mmx_regnum_p, xmm_regnum_p, mxcsr_regnum_p,
01f9f808 4500 ymm_regnum_p, ymmh_regnum_p, ymm_avx512_regnum_p, ymmh_avx512_regnum_p,
798a7429
SM
4501 bndr_regnum_p, bnd_regnum_p, zmm_regnum_p, zmmh_regnum_p,
4502 mpx_ctrl_regnum_p, xmm_avx512_regnum_p,
51547df6 4503 avx512_p, avx_p, sse_p, pkru_regnum_p;
acd5c798 4504
1ba53b71
L
4505 /* Don't include pseudo registers, except for MMX, in any register
4506 groups. */
c131fcee 4507 if (i386_byte_regnum_p (gdbarch, regnum))
1ba53b71
L
4508 return 0;
4509
c131fcee 4510 if (i386_word_regnum_p (gdbarch, regnum))
1ba53b71
L
4511 return 0;
4512
c131fcee 4513 if (i386_dword_regnum_p (gdbarch, regnum))
1ba53b71
L
4514 return 0;
4515
4516 mmx_regnum_p = i386_mmx_regnum_p (gdbarch, regnum);
38c968cf
AC
4517 if (group == i386_mmx_reggroup)
4518 return mmx_regnum_p;
1ba53b71 4519
51547df6 4520 pkru_regnum_p = i386_pkru_regnum_p(gdbarch, regnum);
c131fcee 4521 xmm_regnum_p = i386_xmm_regnum_p (gdbarch, regnum);
01f9f808 4522 xmm_avx512_regnum_p = i386_xmm_avx512_regnum_p (gdbarch, regnum);
c131fcee 4523 mxcsr_regnum_p = i386_mxcsr_regnum_p (gdbarch, regnum);
38c968cf 4524 if (group == i386_sse_reggroup)
01f9f808 4525 return xmm_regnum_p || xmm_avx512_regnum_p || mxcsr_regnum_p;
c131fcee
L
4526
4527 ymm_regnum_p = i386_ymm_regnum_p (gdbarch, regnum);
01f9f808
MS
4528 ymm_avx512_regnum_p = i386_ymm_avx512_regnum_p (gdbarch, regnum);
4529 zmm_regnum_p = i386_zmm_regnum_p (gdbarch, regnum);
4530
22049425
MS
4531 avx512_p = ((tdep->xcr0 & X86_XSTATE_AVX_AVX512_MASK)
4532 == X86_XSTATE_AVX_AVX512_MASK);
4533 avx_p = ((tdep->xcr0 & X86_XSTATE_AVX_AVX512_MASK)
df7e5265 4534 == X86_XSTATE_AVX_MASK) && !avx512_p;
22049425 4535 sse_p = ((tdep->xcr0 & X86_XSTATE_AVX_AVX512_MASK)
df7e5265 4536 == X86_XSTATE_SSE_MASK) && !avx512_p && ! avx_p;
01f9f808 4537
38c968cf 4538 if (group == vector_reggroup)
c131fcee 4539 return (mmx_regnum_p
01f9f808
MS
4540 || (zmm_regnum_p && avx512_p)
4541 || ((ymm_regnum_p || ymm_avx512_regnum_p) && avx_p)
4542 || ((xmm_regnum_p || xmm_avx512_regnum_p) && sse_p)
4543 || mxcsr_regnum_p);
1ba53b71
L
4544
4545 fp_regnum_p = (i386_fp_regnum_p (gdbarch, regnum)
4546 || i386_fpc_regnum_p (gdbarch, regnum));
38c968cf
AC
4547 if (group == float_reggroup)
4548 return fp_regnum_p;
1ba53b71 4549
c131fcee
L
4550 /* For "info reg all", don't include upper YMM registers nor XMM
4551 registers when AVX is supported. */
4552 ymmh_regnum_p = i386_ymmh_regnum_p (gdbarch, regnum);
01f9f808
MS
4553 ymmh_avx512_regnum_p = i386_ymmh_avx512_regnum_p (gdbarch, regnum);
4554 zmmh_regnum_p = i386_zmmh_regnum_p (gdbarch, regnum);
c131fcee 4555 if (group == all_reggroup
01f9f808
MS
4556 && (((xmm_regnum_p || xmm_avx512_regnum_p) && !sse_p)
4557 || ((ymm_regnum_p || ymm_avx512_regnum_p) && !avx_p)
4558 || ymmh_regnum_p
4559 || ymmh_avx512_regnum_p
4560 || zmmh_regnum_p))
c131fcee
L
4561 return 0;
4562
1dbcd68c
WT
4563 bnd_regnum_p = i386_bnd_regnum_p (gdbarch, regnum);
4564 if (group == all_reggroup
df7e5265 4565 && ((bnd_regnum_p && (tdep->xcr0 & X86_XSTATE_MPX_MASK))))
1dbcd68c
WT
4566 return bnd_regnum_p;
4567
4568 bndr_regnum_p = i386_bndr_regnum_p (gdbarch, regnum);
4569 if (group == all_reggroup
df7e5265 4570 && ((bndr_regnum_p && (tdep->xcr0 & X86_XSTATE_MPX_MASK))))
1dbcd68c
WT
4571 return 0;
4572
4573 mpx_ctrl_regnum_p = i386_mpx_ctrl_regnum_p (gdbarch, regnum);
4574 if (group == all_reggroup
df7e5265 4575 && ((mpx_ctrl_regnum_p && (tdep->xcr0 & X86_XSTATE_MPX_MASK))))
1dbcd68c
WT
4576 return mpx_ctrl_regnum_p;
4577
38c968cf 4578 if (group == general_reggroup)
1ba53b71
L
4579 return (!fp_regnum_p
4580 && !mmx_regnum_p
c131fcee
L
4581 && !mxcsr_regnum_p
4582 && !xmm_regnum_p
01f9f808 4583 && !xmm_avx512_regnum_p
c131fcee 4584 && !ymm_regnum_p
1dbcd68c 4585 && !ymmh_regnum_p
01f9f808
MS
4586 && !ymm_avx512_regnum_p
4587 && !ymmh_avx512_regnum_p
1dbcd68c
WT
4588 && !bndr_regnum_p
4589 && !bnd_regnum_p
01f9f808
MS
4590 && !mpx_ctrl_regnum_p
4591 && !zmm_regnum_p
51547df6
MS
4592 && !zmmh_regnum_p
4593 && !pkru_regnum_p);
acd5c798 4594
38c968cf
AC
4595 return default_register_reggroup_p (gdbarch, regnum, group);
4596}
38c968cf 4597\f
acd5c798 4598
f837910f
MK
4599/* Get the ARGIth function argument for the current function. */
4600
42c466d7 4601static CORE_ADDR
143985b7
AF
4602i386_fetch_pointer_argument (struct frame_info *frame, int argi,
4603 struct type *type)
4604{
e17a4113
UW
4605 struct gdbarch *gdbarch = get_frame_arch (frame);
4606 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
f4644a3f 4607 CORE_ADDR sp = get_frame_register_unsigned (frame, I386_ESP_REGNUM);
e17a4113 4608 return read_memory_unsigned_integer (sp + (4 * (argi + 1)), 4, byte_order);
143985b7
AF
4609}
4610
7ad10968
HZ
4611#define PREFIX_REPZ 0x01
4612#define PREFIX_REPNZ 0x02
4613#define PREFIX_LOCK 0x04
4614#define PREFIX_DATA 0x08
4615#define PREFIX_ADDR 0x10
473f17b0 4616
7ad10968
HZ
4617/* operand size */
4618enum
4619{
4620 OT_BYTE = 0,
4621 OT_WORD,
4622 OT_LONG,
cf648174 4623 OT_QUAD,
a3c4230a 4624 OT_DQUAD,
7ad10968 4625};
473f17b0 4626
7ad10968
HZ
4627/* i386 arith/logic operations */
4628enum
4629{
4630 OP_ADDL,
4631 OP_ORL,
4632 OP_ADCL,
4633 OP_SBBL,
4634 OP_ANDL,
4635 OP_SUBL,
4636 OP_XORL,
4637 OP_CMPL,
4638};
5716833c 4639
7ad10968
HZ
4640struct i386_record_s
4641{
cf648174 4642 struct gdbarch *gdbarch;
7ad10968 4643 struct regcache *regcache;
df61f520 4644 CORE_ADDR orig_addr;
7ad10968
HZ
4645 CORE_ADDR addr;
4646 int aflag;
4647 int dflag;
4648 int override;
4649 uint8_t modrm;
4650 uint8_t mod, reg, rm;
4651 int ot;
cf648174
HZ
4652 uint8_t rex_x;
4653 uint8_t rex_b;
4654 int rip_offset;
4655 int popl_esp_hack;
4656 const int *regmap;
7ad10968 4657};
5716833c 4658
99c1624c
PA
4659/* Parse the "modrm" part of the memory address irp->addr points at.
4660 Returns -1 if something goes wrong, 0 otherwise. */
5716833c 4661
7ad10968
HZ
4662static int
4663i386_record_modrm (struct i386_record_s *irp)
4664{
cf648174 4665 struct gdbarch *gdbarch = irp->gdbarch;
5af949e3 4666
4ffa4fc7
PA
4667 if (record_read_memory (gdbarch, irp->addr, &irp->modrm, 1))
4668 return -1;
4669
7ad10968
HZ
4670 irp->addr++;
4671 irp->mod = (irp->modrm >> 6) & 3;
4672 irp->reg = (irp->modrm >> 3) & 7;
4673 irp->rm = irp->modrm & 7;
5716833c 4674
7ad10968
HZ
4675 return 0;
4676}
d2a7c97a 4677
99c1624c
PA
4678/* Extract the memory address that the current instruction writes to,
4679 and return it in *ADDR. Return -1 if something goes wrong. */
8201327c 4680
7ad10968 4681static int
cf648174 4682i386_record_lea_modrm_addr (struct i386_record_s *irp, uint64_t *addr)
7ad10968 4683{
cf648174 4684 struct gdbarch *gdbarch = irp->gdbarch;
60a1502a
MS
4685 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
4686 gdb_byte buf[4];
4687 ULONGEST offset64;
21d0e8a4 4688
7ad10968 4689 *addr = 0;
1e87984a 4690 if (irp->aflag || irp->regmap[X86_RECORD_R8_REGNUM])
7ad10968 4691 {
1e87984a 4692 /* 32/64 bits */
7ad10968
HZ
4693 int havesib = 0;
4694 uint8_t scale = 0;
648d0c8b 4695 uint8_t byte;
7ad10968
HZ
4696 uint8_t index = 0;
4697 uint8_t base = irp->rm;
896fb97d 4698
7ad10968
HZ
4699 if (base == 4)
4700 {
4701 havesib = 1;
4ffa4fc7
PA
4702 if (record_read_memory (gdbarch, irp->addr, &byte, 1))
4703 return -1;
7ad10968 4704 irp->addr++;
648d0c8b
MS
4705 scale = (byte >> 6) & 3;
4706 index = ((byte >> 3) & 7) | irp->rex_x;
4707 base = (byte & 7);
7ad10968 4708 }
cf648174 4709 base |= irp->rex_b;
21d0e8a4 4710
7ad10968
HZ
4711 switch (irp->mod)
4712 {
4713 case 0:
4714 if ((base & 7) == 5)
4715 {
4716 base = 0xff;
4ffa4fc7
PA
4717 if (record_read_memory (gdbarch, irp->addr, buf, 4))
4718 return -1;
7ad10968 4719 irp->addr += 4;
60a1502a 4720 *addr = extract_signed_integer (buf, 4, byte_order);
cf648174
HZ
4721 if (irp->regmap[X86_RECORD_R8_REGNUM] && !havesib)
4722 *addr += irp->addr + irp->rip_offset;
7ad10968 4723 }
7ad10968
HZ
4724 break;
4725 case 1:
4ffa4fc7
PA
4726 if (record_read_memory (gdbarch, irp->addr, buf, 1))
4727 return -1;
7ad10968 4728 irp->addr++;
60a1502a 4729 *addr = (int8_t) buf[0];
7ad10968
HZ
4730 break;
4731 case 2:
4ffa4fc7
PA
4732 if (record_read_memory (gdbarch, irp->addr, buf, 4))
4733 return -1;
60a1502a 4734 *addr = extract_signed_integer (buf, 4, byte_order);
7ad10968
HZ
4735 irp->addr += 4;
4736 break;
4737 }
356a6b3e 4738
60a1502a 4739 offset64 = 0;
7ad10968 4740 if (base != 0xff)
dda83cd7 4741 {
cf648174
HZ
4742 if (base == 4 && irp->popl_esp_hack)
4743 *addr += irp->popl_esp_hack;
4744 regcache_raw_read_unsigned (irp->regcache, irp->regmap[base],
dda83cd7 4745 &offset64);
7ad10968 4746 }
cf648174 4747 if (irp->aflag == 2)
dda83cd7 4748 {
60a1502a 4749 *addr += offset64;
dda83cd7 4750 }
cf648174 4751 else
dda83cd7 4752 *addr = (uint32_t) (offset64 + *addr);
c4fc7f1b 4753
7ad10968
HZ
4754 if (havesib && (index != 4 || scale != 0))
4755 {
cf648174 4756 regcache_raw_read_unsigned (irp->regcache, irp->regmap[index],
dda83cd7 4757 &offset64);
cf648174 4758 if (irp->aflag == 2)
60a1502a 4759 *addr += offset64 << scale;
cf648174 4760 else
60a1502a 4761 *addr = (uint32_t) (*addr + (offset64 << scale));
7ad10968 4762 }
e85596e0
L
4763
4764 if (!irp->aflag)
4765 {
4766 /* Since we are in 64-bit mode with ADDR32 prefix, zero-extend
4767 address from 32-bit to 64-bit. */
4768 *addr = (uint32_t) *addr;
4769 }
7ad10968
HZ
4770 }
4771 else
4772 {
4773 /* 16 bits */
4774 switch (irp->mod)
4775 {
4776 case 0:
4777 if (irp->rm == 6)
4778 {
4ffa4fc7
PA
4779 if (record_read_memory (gdbarch, irp->addr, buf, 2))
4780 return -1;
7ad10968 4781 irp->addr += 2;
60a1502a 4782 *addr = extract_signed_integer (buf, 2, byte_order);
7ad10968
HZ
4783 irp->rm = 0;
4784 goto no_rm;
4785 }
7ad10968
HZ
4786 break;
4787 case 1:
4ffa4fc7
PA
4788 if (record_read_memory (gdbarch, irp->addr, buf, 1))
4789 return -1;
7ad10968 4790 irp->addr++;
60a1502a 4791 *addr = (int8_t) buf[0];
7ad10968
HZ
4792 break;
4793 case 2:
4ffa4fc7
PA
4794 if (record_read_memory (gdbarch, irp->addr, buf, 2))
4795 return -1;
7ad10968 4796 irp->addr += 2;
60a1502a 4797 *addr = extract_signed_integer (buf, 2, byte_order);
7ad10968
HZ
4798 break;
4799 }
c4fc7f1b 4800
7ad10968
HZ
4801 switch (irp->rm)
4802 {
4803 case 0:
cf648174
HZ
4804 regcache_raw_read_unsigned (irp->regcache,
4805 irp->regmap[X86_RECORD_REBX_REGNUM],
dda83cd7 4806 &offset64);
60a1502a 4807 *addr = (uint32_t) (*addr + offset64);
cf648174
HZ
4808 regcache_raw_read_unsigned (irp->regcache,
4809 irp->regmap[X86_RECORD_RESI_REGNUM],
dda83cd7 4810 &offset64);
60a1502a 4811 *addr = (uint32_t) (*addr + offset64);
7ad10968
HZ
4812 break;
4813 case 1:
cf648174
HZ
4814 regcache_raw_read_unsigned (irp->regcache,
4815 irp->regmap[X86_RECORD_REBX_REGNUM],
dda83cd7 4816 &offset64);
60a1502a 4817 *addr = (uint32_t) (*addr + offset64);
cf648174
HZ
4818 regcache_raw_read_unsigned (irp->regcache,
4819 irp->regmap[X86_RECORD_REDI_REGNUM],
dda83cd7 4820 &offset64);
60a1502a 4821 *addr = (uint32_t) (*addr + offset64);
7ad10968
HZ
4822 break;
4823 case 2:
cf648174
HZ
4824 regcache_raw_read_unsigned (irp->regcache,
4825 irp->regmap[X86_RECORD_REBP_REGNUM],
dda83cd7 4826 &offset64);
60a1502a 4827 *addr = (uint32_t) (*addr + offset64);
cf648174
HZ
4828 regcache_raw_read_unsigned (irp->regcache,
4829 irp->regmap[X86_RECORD_RESI_REGNUM],
dda83cd7 4830 &offset64);
60a1502a 4831 *addr = (uint32_t) (*addr + offset64);
7ad10968
HZ
4832 break;
4833 case 3:
cf648174
HZ
4834 regcache_raw_read_unsigned (irp->regcache,
4835 irp->regmap[X86_RECORD_REBP_REGNUM],
dda83cd7 4836 &offset64);
60a1502a 4837 *addr = (uint32_t) (*addr + offset64);
cf648174
HZ
4838 regcache_raw_read_unsigned (irp->regcache,
4839 irp->regmap[X86_RECORD_REDI_REGNUM],
dda83cd7 4840 &offset64);
60a1502a 4841 *addr = (uint32_t) (*addr + offset64);
7ad10968
HZ
4842 break;
4843 case 4:
cf648174
HZ
4844 regcache_raw_read_unsigned (irp->regcache,
4845 irp->regmap[X86_RECORD_RESI_REGNUM],
dda83cd7 4846 &offset64);
60a1502a 4847 *addr = (uint32_t) (*addr + offset64);
7ad10968
HZ
4848 break;
4849 case 5:
cf648174
HZ
4850 regcache_raw_read_unsigned (irp->regcache,
4851 irp->regmap[X86_RECORD_REDI_REGNUM],
dda83cd7 4852 &offset64);
60a1502a 4853 *addr = (uint32_t) (*addr + offset64);
7ad10968
HZ
4854 break;
4855 case 6:
cf648174
HZ
4856 regcache_raw_read_unsigned (irp->regcache,
4857 irp->regmap[X86_RECORD_REBP_REGNUM],
dda83cd7 4858 &offset64);
60a1502a 4859 *addr = (uint32_t) (*addr + offset64);
7ad10968
HZ
4860 break;
4861 case 7:
cf648174
HZ
4862 regcache_raw_read_unsigned (irp->regcache,
4863 irp->regmap[X86_RECORD_REBX_REGNUM],
dda83cd7 4864 &offset64);
60a1502a 4865 *addr = (uint32_t) (*addr + offset64);
7ad10968
HZ
4866 break;
4867 }
4868 *addr &= 0xffff;
4869 }
c4fc7f1b 4870
01fe1b41 4871 no_rm:
7ad10968
HZ
4872 return 0;
4873}
c4fc7f1b 4874
99c1624c
PA
4875/* Record the address and contents of the memory that will be changed
4876 by the current instruction. Return -1 if something goes wrong, 0
4877 otherwise. */
356a6b3e 4878
7ad10968
HZ
4879static int
4880i386_record_lea_modrm (struct i386_record_s *irp)
4881{
cf648174
HZ
4882 struct gdbarch *gdbarch = irp->gdbarch;
4883 uint64_t addr;
356a6b3e 4884
d7877f7e 4885 if (irp->override >= 0)
7ad10968 4886 {
25ea693b 4887 if (record_full_memory_query)
dda83cd7
SM
4888 {
4889 if (yquery (_("\
bb08c432
HZ
4890Process record ignores the memory change of instruction at address %s\n\
4891because it can't get the value of the segment register.\n\
4892Do you want to stop the program?"),
dda83cd7 4893 paddress (gdbarch, irp->orig_addr)))
651ce16a 4894 return -1;
dda83cd7 4895 }
bb08c432 4896
7ad10968
HZ
4897 return 0;
4898 }
61113f8b 4899
7ad10968
HZ
4900 if (i386_record_lea_modrm_addr (irp, &addr))
4901 return -1;
96297dab 4902
25ea693b 4903 if (record_full_arch_list_add_mem (addr, 1 << irp->ot))
7ad10968 4904 return -1;
a62cc96e 4905
7ad10968
HZ
4906 return 0;
4907}
b6197528 4908
99c1624c
PA
4909/* Record the effects of a push operation. Return -1 if something
4910 goes wrong, 0 otherwise. */
cf648174
HZ
4911
4912static int
4913i386_record_push (struct i386_record_s *irp, int size)
4914{
648d0c8b 4915 ULONGEST addr;
cf648174 4916
25ea693b
MM
4917 if (record_full_arch_list_add_reg (irp->regcache,
4918 irp->regmap[X86_RECORD_RESP_REGNUM]))
cf648174
HZ
4919 return -1;
4920 regcache_raw_read_unsigned (irp->regcache,
4921 irp->regmap[X86_RECORD_RESP_REGNUM],
648d0c8b 4922 &addr);
25ea693b 4923 if (record_full_arch_list_add_mem ((CORE_ADDR) addr - size, size))
cf648174
HZ
4924 return -1;
4925
4926 return 0;
4927}
4928
0289bdd7
MS
4929
4930/* Defines contents to record. */
4931#define I386_SAVE_FPU_REGS 0xfffd
4932#define I386_SAVE_FPU_ENV 0xfffe
4933#define I386_SAVE_FPU_ENV_REG_STACK 0xffff
4934
99c1624c
PA
4935/* Record the values of the floating point registers which will be
4936 changed by the current instruction. Returns -1 if something is
4937 wrong, 0 otherwise. */
0289bdd7
MS
4938
4939static int i386_record_floats (struct gdbarch *gdbarch,
dda83cd7
SM
4940 struct i386_record_s *ir,
4941 uint32_t iregnum)
0289bdd7
MS
4942{
4943 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
4944 int i;
4945
4946 /* Oza: Because of floating point insn push/pop of fpu stack is going to
4947 happen. Currently we store st0-st7 registers, but we need not store all
4948 registers all the time, in future we use ftag register and record only
4949 those who are not marked as an empty. */
4950
4951 if (I386_SAVE_FPU_REGS == iregnum)
4952 {
4953 for (i = I387_ST0_REGNUM (tdep); i <= I387_ST0_REGNUM (tdep) + 7; i++)
dda83cd7
SM
4954 {
4955 if (record_full_arch_list_add_reg (ir->regcache, i))
4956 return -1;
4957 }
0289bdd7
MS
4958 }
4959 else if (I386_SAVE_FPU_ENV == iregnum)
4960 {
4961 for (i = I387_FCTRL_REGNUM (tdep); i <= I387_FOP_REGNUM (tdep); i++)
4962 {
25ea693b 4963 if (record_full_arch_list_add_reg (ir->regcache, i))
dda83cd7 4964 return -1;
0289bdd7
MS
4965 }
4966 }
4967 else if (I386_SAVE_FPU_ENV_REG_STACK == iregnum)
4968 {
4969 for (i = I387_ST0_REGNUM (tdep); i <= I387_FOP_REGNUM (tdep); i++)
dda83cd7
SM
4970 if (record_full_arch_list_add_reg (ir->regcache, i))
4971 return -1;
0289bdd7
MS
4972 }
4973 else if ((iregnum >= I387_ST0_REGNUM (tdep)) &&
dda83cd7 4974 (iregnum <= I387_FOP_REGNUM (tdep)))
0289bdd7 4975 {
25ea693b 4976 if (record_full_arch_list_add_reg (ir->regcache,iregnum))
dda83cd7 4977 return -1;
0289bdd7
MS
4978 }
4979 else
4980 {
4981 /* Parameter error. */
4982 return -1;
4983 }
4984 if(I386_SAVE_FPU_ENV != iregnum)
4985 {
4986 for (i = I387_FCTRL_REGNUM (tdep); i <= I387_FOP_REGNUM (tdep); i++)
4987 {
25ea693b 4988 if (record_full_arch_list_add_reg (ir->regcache, i))
dda83cd7 4989 return -1;
0289bdd7
MS
4990 }
4991 }
4992 return 0;
4993}
4994
99c1624c
PA
4995/* Parse the current instruction, and record the values of the
4996 registers and memory that will be changed by the current
4997 instruction. Returns -1 if something goes wrong, 0 otherwise. */
8201327c 4998
25ea693b
MM
4999#define I386_RECORD_FULL_ARCH_LIST_ADD_REG(regnum) \
5000 record_full_arch_list_add_reg (ir.regcache, ir.regmap[(regnum)])
cf648174 5001
a6b808b4 5002int
7ad10968 5003i386_process_record (struct gdbarch *gdbarch, struct regcache *regcache,
648d0c8b 5004 CORE_ADDR input_addr)
7ad10968 5005{
60a1502a 5006 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
7ad10968 5007 int prefixes = 0;
580879fc 5008 int regnum = 0;
425b824a 5009 uint32_t opcode;
f4644a3f 5010 uint8_t opcode8;
648d0c8b 5011 ULONGEST addr;
975c21ab 5012 gdb_byte buf[I386_MAX_REGISTER_SIZE];
7ad10968 5013 struct i386_record_s ir;
0289bdd7 5014 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
cf648174
HZ
5015 uint8_t rex_w = -1;
5016 uint8_t rex_r = 0;
7ad10968 5017
8408d274 5018 memset (&ir, 0, sizeof (struct i386_record_s));
7ad10968 5019 ir.regcache = regcache;
648d0c8b
MS
5020 ir.addr = input_addr;
5021 ir.orig_addr = input_addr;
7ad10968
HZ
5022 ir.aflag = 1;
5023 ir.dflag = 1;
cf648174
HZ
5024 ir.override = -1;
5025 ir.popl_esp_hack = 0;
a3c4230a 5026 ir.regmap = tdep->record_regmap;
cf648174 5027 ir.gdbarch = gdbarch;
7ad10968
HZ
5028
5029 if (record_debug > 1)
5030 fprintf_unfiltered (gdb_stdlog, "Process record: i386_process_record "
dda83cd7 5031 "addr = %s\n",
5af949e3 5032 paddress (gdbarch, ir.addr));
7ad10968
HZ
5033
5034 /* prefixes */
5035 while (1)
5036 {
4ffa4fc7
PA
5037 if (record_read_memory (gdbarch, ir.addr, &opcode8, 1))
5038 return -1;
7ad10968 5039 ir.addr++;
425b824a 5040 switch (opcode8) /* Instruction prefixes */
7ad10968 5041 {
01fe1b41 5042 case REPE_PREFIX_OPCODE:
7ad10968
HZ
5043 prefixes |= PREFIX_REPZ;
5044 break;
01fe1b41 5045 case REPNE_PREFIX_OPCODE:
7ad10968
HZ
5046 prefixes |= PREFIX_REPNZ;
5047 break;
01fe1b41 5048 case LOCK_PREFIX_OPCODE:
7ad10968
HZ
5049 prefixes |= PREFIX_LOCK;
5050 break;
01fe1b41 5051 case CS_PREFIX_OPCODE:
cf648174 5052 ir.override = X86_RECORD_CS_REGNUM;
7ad10968 5053 break;
01fe1b41 5054 case SS_PREFIX_OPCODE:
cf648174 5055 ir.override = X86_RECORD_SS_REGNUM;
7ad10968 5056 break;
01fe1b41 5057 case DS_PREFIX_OPCODE:
cf648174 5058 ir.override = X86_RECORD_DS_REGNUM;
7ad10968 5059 break;
01fe1b41 5060 case ES_PREFIX_OPCODE:
cf648174 5061 ir.override = X86_RECORD_ES_REGNUM;
7ad10968 5062 break;
01fe1b41 5063 case FS_PREFIX_OPCODE:
cf648174 5064 ir.override = X86_RECORD_FS_REGNUM;
7ad10968 5065 break;
01fe1b41 5066 case GS_PREFIX_OPCODE:
cf648174 5067 ir.override = X86_RECORD_GS_REGNUM;
7ad10968 5068 break;
01fe1b41 5069 case DATA_PREFIX_OPCODE:
7ad10968
HZ
5070 prefixes |= PREFIX_DATA;
5071 break;
01fe1b41 5072 case ADDR_PREFIX_OPCODE:
7ad10968
HZ
5073 prefixes |= PREFIX_ADDR;
5074 break;
dda83cd7
SM
5075 case 0x40: /* i386 inc %eax */
5076 case 0x41: /* i386 inc %ecx */
5077 case 0x42: /* i386 inc %edx */
5078 case 0x43: /* i386 inc %ebx */
5079 case 0x44: /* i386 inc %esp */
5080 case 0x45: /* i386 inc %ebp */
5081 case 0x46: /* i386 inc %esi */
5082 case 0x47: /* i386 inc %edi */
5083 case 0x48: /* i386 dec %eax */
5084 case 0x49: /* i386 dec %ecx */
5085 case 0x4a: /* i386 dec %edx */
5086 case 0x4b: /* i386 dec %ebx */
5087 case 0x4c: /* i386 dec %esp */
5088 case 0x4d: /* i386 dec %ebp */
5089 case 0x4e: /* i386 dec %esi */
5090 case 0x4f: /* i386 dec %edi */
5091 if (ir.regmap[X86_RECORD_R8_REGNUM]) /* 64 bit target */
5092 {
5093 /* REX */
5094 rex_w = (opcode8 >> 3) & 1;
5095 rex_r = (opcode8 & 0x4) << 1;
5096 ir.rex_x = (opcode8 & 0x2) << 2;
5097 ir.rex_b = (opcode8 & 0x1) << 3;
5098 }
d691bec7
MS
5099 else /* 32 bit target */
5100 goto out_prefixes;
dda83cd7 5101 break;
7ad10968
HZ
5102 default:
5103 goto out_prefixes;
5104 break;
5105 }
5106 }
01fe1b41 5107 out_prefixes:
cf648174
HZ
5108 if (ir.regmap[X86_RECORD_R8_REGNUM] && rex_w == 1)
5109 {
5110 ir.dflag = 2;
5111 }
5112 else
5113 {
5114 if (prefixes & PREFIX_DATA)
dda83cd7 5115 ir.dflag ^= 1;
cf648174 5116 }
7ad10968
HZ
5117 if (prefixes & PREFIX_ADDR)
5118 ir.aflag ^= 1;
cf648174
HZ
5119 else if (ir.regmap[X86_RECORD_R8_REGNUM])
5120 ir.aflag = 2;
7ad10968 5121
1777feb0 5122 /* Now check op code. */
425b824a 5123 opcode = (uint32_t) opcode8;
01fe1b41 5124 reswitch:
7ad10968
HZ
5125 switch (opcode)
5126 {
5127 case 0x0f:
4ffa4fc7
PA
5128 if (record_read_memory (gdbarch, ir.addr, &opcode8, 1))
5129 return -1;
7ad10968 5130 ir.addr++;
a3c4230a 5131 opcode = (uint32_t) opcode8 | 0x0f00;
7ad10968
HZ
5132 goto reswitch;
5133 break;
93924b6b 5134
a38bba38 5135 case 0x00: /* arith & logic */
7ad10968
HZ
5136 case 0x01:
5137 case 0x02:
5138 case 0x03:
5139 case 0x04:
5140 case 0x05:
5141 case 0x08:
5142 case 0x09:
5143 case 0x0a:
5144 case 0x0b:
5145 case 0x0c:
5146 case 0x0d:
5147 case 0x10:
5148 case 0x11:
5149 case 0x12:
5150 case 0x13:
5151 case 0x14:
5152 case 0x15:
5153 case 0x18:
5154 case 0x19:
5155 case 0x1a:
5156 case 0x1b:
5157 case 0x1c:
5158 case 0x1d:
5159 case 0x20:
5160 case 0x21:
5161 case 0x22:
5162 case 0x23:
5163 case 0x24:
5164 case 0x25:
5165 case 0x28:
5166 case 0x29:
5167 case 0x2a:
5168 case 0x2b:
5169 case 0x2c:
5170 case 0x2d:
5171 case 0x30:
5172 case 0x31:
5173 case 0x32:
5174 case 0x33:
5175 case 0x34:
5176 case 0x35:
5177 case 0x38:
5178 case 0x39:
5179 case 0x3a:
5180 case 0x3b:
5181 case 0x3c:
5182 case 0x3d:
5183 if (((opcode >> 3) & 7) != OP_CMPL)
5184 {
5185 if ((opcode & 1) == 0)
5186 ir.ot = OT_BYTE;
5187 else
5188 ir.ot = ir.dflag + OT_WORD;
93924b6b 5189
7ad10968
HZ
5190 switch ((opcode >> 1) & 3)
5191 {
a38bba38 5192 case 0: /* OP Ev, Gv */
7ad10968
HZ
5193 if (i386_record_modrm (&ir))
5194 return -1;
5195 if (ir.mod != 3)
5196 {
5197 if (i386_record_lea_modrm (&ir))
5198 return -1;
5199 }
5200 else
5201 {
dda83cd7 5202 ir.rm |= ir.rex_b;
cf648174 5203 if (ir.ot == OT_BYTE && !ir.regmap[X86_RECORD_R8_REGNUM])
7ad10968 5204 ir.rm &= 0x3;
25ea693b 5205 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.rm);
7ad10968
HZ
5206 }
5207 break;
a38bba38 5208 case 1: /* OP Gv, Ev */
7ad10968
HZ
5209 if (i386_record_modrm (&ir))
5210 return -1;
dda83cd7 5211 ir.reg |= rex_r;
cf648174 5212 if (ir.ot == OT_BYTE && !ir.regmap[X86_RECORD_R8_REGNUM])
7ad10968 5213 ir.reg &= 0x3;
25ea693b 5214 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.reg);
7ad10968 5215 break;
a38bba38 5216 case 2: /* OP A, Iv */
25ea693b 5217 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REAX_REGNUM);
7ad10968
HZ
5218 break;
5219 }
5220 }
25ea693b 5221 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968 5222 break;
42fdc8df 5223
a38bba38 5224 case 0x80: /* GRP1 */
7ad10968
HZ
5225 case 0x81:
5226 case 0x82:
5227 case 0x83:
5228 if (i386_record_modrm (&ir))
5229 return -1;
8201327c 5230
7ad10968
HZ
5231 if (ir.reg != OP_CMPL)
5232 {
5233 if ((opcode & 1) == 0)
5234 ir.ot = OT_BYTE;
5235 else
5236 ir.ot = ir.dflag + OT_WORD;
28fc6740 5237
7ad10968
HZ
5238 if (ir.mod != 3)
5239 {
dda83cd7
SM
5240 if (opcode == 0x83)
5241 ir.rip_offset = 1;
5242 else
5243 ir.rip_offset = (ir.ot > OT_LONG) ? 4 : (1 << ir.ot);
7ad10968
HZ
5244 if (i386_record_lea_modrm (&ir))
5245 return -1;
5246 }
5247 else
25ea693b 5248 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.rm | ir.rex_b);
7ad10968 5249 }
25ea693b 5250 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968 5251 break;
5e3397bb 5252
a38bba38 5253 case 0x40: /* inc */
7ad10968
HZ
5254 case 0x41:
5255 case 0x42:
5256 case 0x43:
5257 case 0x44:
5258 case 0x45:
5259 case 0x46:
5260 case 0x47:
a38bba38
MS
5261
5262 case 0x48: /* dec */
7ad10968
HZ
5263 case 0x49:
5264 case 0x4a:
5265 case 0x4b:
5266 case 0x4c:
5267 case 0x4d:
5268 case 0x4e:
5269 case 0x4f:
a38bba38 5270
25ea693b
MM
5271 I386_RECORD_FULL_ARCH_LIST_ADD_REG (opcode & 7);
5272 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968 5273 break;
acd5c798 5274
a38bba38 5275 case 0xf6: /* GRP3 */
7ad10968
HZ
5276 case 0xf7:
5277 if ((opcode & 1) == 0)
5278 ir.ot = OT_BYTE;
5279 else
5280 ir.ot = ir.dflag + OT_WORD;
5281 if (i386_record_modrm (&ir))
5282 return -1;
acd5c798 5283
cf648174 5284 if (ir.mod != 3 && ir.reg == 0)
dda83cd7 5285 ir.rip_offset = (ir.ot > OT_LONG) ? 4 : (1 << ir.ot);
cf648174 5286
7ad10968
HZ
5287 switch (ir.reg)
5288 {
a38bba38 5289 case 0: /* test */
25ea693b 5290 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968 5291 break;
a38bba38
MS
5292 case 2: /* not */
5293 case 3: /* neg */
7ad10968
HZ
5294 if (ir.mod != 3)
5295 {
5296 if (i386_record_lea_modrm (&ir))
5297 return -1;
5298 }
5299 else
5300 {
dda83cd7 5301 ir.rm |= ir.rex_b;
cf648174 5302 if (ir.ot == OT_BYTE && !ir.regmap[X86_RECORD_R8_REGNUM])
7ad10968 5303 ir.rm &= 0x3;
25ea693b 5304 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.rm);
7ad10968 5305 }
a38bba38 5306 if (ir.reg == 3) /* neg */
25ea693b 5307 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968 5308 break;
a38bba38
MS
5309 case 4: /* mul */
5310 case 5: /* imul */
5311 case 6: /* div */
5312 case 7: /* idiv */
25ea693b 5313 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REAX_REGNUM);
7ad10968 5314 if (ir.ot != OT_BYTE)
25ea693b
MM
5315 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REDX_REGNUM);
5316 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
5317 break;
5318 default:
5319 ir.addr -= 2;
5320 opcode = opcode << 8 | ir.modrm;
5321 goto no_support;
5322 break;
5323 }
5324 break;
5325
a38bba38
MS
5326 case 0xfe: /* GRP4 */
5327 case 0xff: /* GRP5 */
7ad10968
HZ
5328 if (i386_record_modrm (&ir))
5329 return -1;
5330 if (ir.reg >= 2 && opcode == 0xfe)
5331 {
5332 ir.addr -= 2;
5333 opcode = opcode << 8 | ir.modrm;
5334 goto no_support;
5335 }
7ad10968
HZ
5336 switch (ir.reg)
5337 {
a38bba38
MS
5338 case 0: /* inc */
5339 case 1: /* dec */
dda83cd7 5340 if ((opcode & 1) == 0)
cf648174 5341 ir.ot = OT_BYTE;
dda83cd7 5342 else
cf648174 5343 ir.ot = ir.dflag + OT_WORD;
7ad10968
HZ
5344 if (ir.mod != 3)
5345 {
5346 if (i386_record_lea_modrm (&ir))
5347 return -1;
5348 }
5349 else
5350 {
cf648174
HZ
5351 ir.rm |= ir.rex_b;
5352 if (ir.ot == OT_BYTE && !ir.regmap[X86_RECORD_R8_REGNUM])
7ad10968 5353 ir.rm &= 0x3;
25ea693b 5354 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.rm);
7ad10968 5355 }
25ea693b 5356 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968 5357 break;
a38bba38 5358 case 2: /* call */
dda83cd7
SM
5359 if (ir.regmap[X86_RECORD_R8_REGNUM] && ir.dflag)
5360 ir.dflag = 2;
cf648174 5361 if (i386_record_push (&ir, 1 << (ir.dflag + 1)))
7ad10968 5362 return -1;
25ea693b 5363 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968 5364 break;
a38bba38 5365 case 3: /* lcall */
25ea693b 5366 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_CS_REGNUM);
cf648174 5367 if (i386_record_push (&ir, 1 << (ir.dflag + 1)))
7ad10968 5368 return -1;
25ea693b 5369 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968 5370 break;
a38bba38
MS
5371 case 4: /* jmp */
5372 case 5: /* ljmp */
25ea693b 5373 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
cf648174 5374 break;
a38bba38 5375 case 6: /* push */
dda83cd7
SM
5376 if (ir.regmap[X86_RECORD_R8_REGNUM] && ir.dflag)
5377 ir.dflag = 2;
cf648174
HZ
5378 if (i386_record_push (&ir, 1 << (ir.dflag + 1)))
5379 return -1;
7ad10968
HZ
5380 break;
5381 default:
5382 ir.addr -= 2;
5383 opcode = opcode << 8 | ir.modrm;
5384 goto no_support;
5385 break;
5386 }
5387 break;
5388
a38bba38 5389 case 0x84: /* test */
7ad10968
HZ
5390 case 0x85:
5391 case 0xa8:
5392 case 0xa9:
25ea693b 5393 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
5394 break;
5395
a38bba38 5396 case 0x98: /* CWDE/CBW */
25ea693b 5397 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REAX_REGNUM);
7ad10968
HZ
5398 break;
5399
a38bba38 5400 case 0x99: /* CDQ/CWD */
25ea693b
MM
5401 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REAX_REGNUM);
5402 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REDX_REGNUM);
7ad10968
HZ
5403 break;
5404
a38bba38 5405 case 0x0faf: /* imul */
7ad10968
HZ
5406 case 0x69:
5407 case 0x6b:
5408 ir.ot = ir.dflag + OT_WORD;
5409 if (i386_record_modrm (&ir))
5410 return -1;
cf648174 5411 if (opcode == 0x69)
dda83cd7 5412 ir.rip_offset = (ir.ot > OT_LONG) ? 4 : (1 << ir.ot);
cf648174 5413 else if (opcode == 0x6b)
dda83cd7 5414 ir.rip_offset = 1;
cf648174
HZ
5415 ir.reg |= rex_r;
5416 if (ir.ot == OT_BYTE && !ir.regmap[X86_RECORD_R8_REGNUM])
7ad10968 5417 ir.reg &= 0x3;
25ea693b
MM
5418 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.reg);
5419 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
5420 break;
5421
a38bba38 5422 case 0x0fc0: /* xadd */
7ad10968
HZ
5423 case 0x0fc1:
5424 if ((opcode & 1) == 0)
5425 ir.ot = OT_BYTE;
5426 else
5427 ir.ot = ir.dflag + OT_WORD;
5428 if (i386_record_modrm (&ir))
5429 return -1;
cf648174 5430 ir.reg |= rex_r;
7ad10968
HZ
5431 if (ir.mod == 3)
5432 {
cf648174 5433 if (ir.ot == OT_BYTE && !ir.regmap[X86_RECORD_R8_REGNUM])
7ad10968 5434 ir.reg &= 0x3;
25ea693b 5435 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.reg);
cf648174 5436 if (ir.ot == OT_BYTE && !ir.regmap[X86_RECORD_R8_REGNUM])
7ad10968 5437 ir.rm &= 0x3;
25ea693b 5438 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.rm);
7ad10968
HZ
5439 }
5440 else
5441 {
5442 if (i386_record_lea_modrm (&ir))
5443 return -1;
cf648174 5444 if (ir.ot == OT_BYTE && !ir.regmap[X86_RECORD_R8_REGNUM])
7ad10968 5445 ir.reg &= 0x3;
25ea693b 5446 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.reg);
7ad10968 5447 }
25ea693b 5448 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
5449 break;
5450
a38bba38 5451 case 0x0fb0: /* cmpxchg */
7ad10968
HZ
5452 case 0x0fb1:
5453 if ((opcode & 1) == 0)
5454 ir.ot = OT_BYTE;
5455 else
5456 ir.ot = ir.dflag + OT_WORD;
5457 if (i386_record_modrm (&ir))
5458 return -1;
5459 if (ir.mod == 3)
5460 {
dda83cd7 5461 ir.reg |= rex_r;
25ea693b 5462 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REAX_REGNUM);
cf648174 5463 if (ir.ot == OT_BYTE && !ir.regmap[X86_RECORD_R8_REGNUM])
7ad10968 5464 ir.reg &= 0x3;
25ea693b 5465 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.reg);
7ad10968
HZ
5466 }
5467 else
5468 {
25ea693b 5469 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REAX_REGNUM);
7ad10968
HZ
5470 if (i386_record_lea_modrm (&ir))
5471 return -1;
5472 }
25ea693b 5473 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
5474 break;
5475
20b477a7 5476 case 0x0fc7: /* cmpxchg8b / rdrand / rdseed */
7ad10968
HZ
5477 if (i386_record_modrm (&ir))
5478 return -1;
5479 if (ir.mod == 3)
5480 {
20b477a7
LM
5481 /* rdrand and rdseed use the 3 bits of the REG field of ModR/M as
5482 an extended opcode. rdrand has bits 110 (/6) and rdseed
5483 has bits 111 (/7). */
5484 if (ir.reg == 6 || ir.reg == 7)
5485 {
5486 /* The storage register is described by the 3 R/M bits, but the
5487 REX.B prefix may be used to give access to registers
5488 R8~R15. In this case ir.rex_b + R/M will give us the register
5489 in the range R8~R15.
5490
5491 REX.W may also be used to access 64-bit registers, but we
5492 already record entire registers and not just partial bits
5493 of them. */
5494 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.rex_b + ir.rm);
5495 /* These instructions also set conditional bits. */
5496 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
5497 break;
5498 }
5499 else
5500 {
5501 /* We don't handle this particular instruction yet. */
5502 ir.addr -= 2;
5503 opcode = opcode << 8 | ir.modrm;
5504 goto no_support;
5505 }
7ad10968 5506 }
25ea693b
MM
5507 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REAX_REGNUM);
5508 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REDX_REGNUM);
7ad10968
HZ
5509 if (i386_record_lea_modrm (&ir))
5510 return -1;
25ea693b 5511 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
5512 break;
5513
a38bba38 5514 case 0x50: /* push */
7ad10968
HZ
5515 case 0x51:
5516 case 0x52:
5517 case 0x53:
5518 case 0x54:
5519 case 0x55:
5520 case 0x56:
5521 case 0x57:
5522 case 0x68:
5523 case 0x6a:
cf648174 5524 if (ir.regmap[X86_RECORD_R8_REGNUM] && ir.dflag)
dda83cd7 5525 ir.dflag = 2;
cf648174
HZ
5526 if (i386_record_push (&ir, 1 << (ir.dflag + 1)))
5527 return -1;
5528 break;
5529
a38bba38
MS
5530 case 0x06: /* push es */
5531 case 0x0e: /* push cs */
5532 case 0x16: /* push ss */
5533 case 0x1e: /* push ds */
cf648174 5534 if (ir.regmap[X86_RECORD_R8_REGNUM])
dda83cd7 5535 {
cf648174
HZ
5536 ir.addr -= 1;
5537 goto no_support;
5538 }
5539 if (i386_record_push (&ir, 1 << (ir.dflag + 1)))
5540 return -1;
5541 break;
5542
a38bba38
MS
5543 case 0x0fa0: /* push fs */
5544 case 0x0fa8: /* push gs */
cf648174 5545 if (ir.regmap[X86_RECORD_R8_REGNUM])
dda83cd7 5546 {
cf648174
HZ
5547 ir.addr -= 2;
5548 goto no_support;
5549 }
5550 if (i386_record_push (&ir, 1 << (ir.dflag + 1)))
7ad10968 5551 return -1;
cf648174
HZ
5552 break;
5553
a38bba38 5554 case 0x60: /* pusha */
cf648174 5555 if (ir.regmap[X86_RECORD_R8_REGNUM])
dda83cd7 5556 {
cf648174
HZ
5557 ir.addr -= 1;
5558 goto no_support;
5559 }
5560 if (i386_record_push (&ir, 1 << (ir.dflag + 4)))
7ad10968
HZ
5561 return -1;
5562 break;
5563
a38bba38 5564 case 0x58: /* pop */
7ad10968
HZ
5565 case 0x59:
5566 case 0x5a:
5567 case 0x5b:
5568 case 0x5c:
5569 case 0x5d:
5570 case 0x5e:
5571 case 0x5f:
25ea693b
MM
5572 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RESP_REGNUM);
5573 I386_RECORD_FULL_ARCH_LIST_ADD_REG ((opcode & 0x7) | ir.rex_b);
7ad10968
HZ
5574 break;
5575
a38bba38 5576 case 0x61: /* popa */
cf648174 5577 if (ir.regmap[X86_RECORD_R8_REGNUM])
dda83cd7 5578 {
cf648174
HZ
5579 ir.addr -= 1;
5580 goto no_support;
7ad10968 5581 }
425b824a
MS
5582 for (regnum = X86_RECORD_REAX_REGNUM;
5583 regnum <= X86_RECORD_REDI_REGNUM;
5584 regnum++)
25ea693b 5585 I386_RECORD_FULL_ARCH_LIST_ADD_REG (regnum);
7ad10968
HZ
5586 break;
5587
a38bba38 5588 case 0x8f: /* pop */
cf648174
HZ
5589 if (ir.regmap[X86_RECORD_R8_REGNUM])
5590 ir.ot = ir.dflag ? OT_QUAD : OT_WORD;
5591 else
dda83cd7 5592 ir.ot = ir.dflag + OT_WORD;
7ad10968
HZ
5593 if (i386_record_modrm (&ir))
5594 return -1;
5595 if (ir.mod == 3)
25ea693b 5596 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.rm | ir.rex_b);
7ad10968
HZ
5597 else
5598 {
dda83cd7 5599 ir.popl_esp_hack = 1 << ir.ot;
7ad10968
HZ
5600 if (i386_record_lea_modrm (&ir))
5601 return -1;
5602 }
25ea693b 5603 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RESP_REGNUM);
7ad10968
HZ
5604 break;
5605
a38bba38 5606 case 0xc8: /* enter */
25ea693b 5607 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REBP_REGNUM);
cf648174 5608 if (ir.regmap[X86_RECORD_R8_REGNUM] && ir.dflag)
dda83cd7 5609 ir.dflag = 2;
cf648174 5610 if (i386_record_push (&ir, 1 << (ir.dflag + 1)))
7ad10968
HZ
5611 return -1;
5612 break;
5613
a38bba38 5614 case 0xc9: /* leave */
25ea693b
MM
5615 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RESP_REGNUM);
5616 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REBP_REGNUM);
7ad10968
HZ
5617 break;
5618
a38bba38 5619 case 0x07: /* pop es */
cf648174 5620 if (ir.regmap[X86_RECORD_R8_REGNUM])
dda83cd7 5621 {
cf648174
HZ
5622 ir.addr -= 1;
5623 goto no_support;
5624 }
25ea693b
MM
5625 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RESP_REGNUM);
5626 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_ES_REGNUM);
5627 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
5628 break;
5629
a38bba38 5630 case 0x17: /* pop ss */
cf648174 5631 if (ir.regmap[X86_RECORD_R8_REGNUM])
dda83cd7 5632 {
cf648174
HZ
5633 ir.addr -= 1;
5634 goto no_support;
5635 }
25ea693b
MM
5636 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RESP_REGNUM);
5637 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_SS_REGNUM);
5638 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
5639 break;
5640
a38bba38 5641 case 0x1f: /* pop ds */
cf648174 5642 if (ir.regmap[X86_RECORD_R8_REGNUM])
dda83cd7 5643 {
cf648174
HZ
5644 ir.addr -= 1;
5645 goto no_support;
5646 }
25ea693b
MM
5647 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RESP_REGNUM);
5648 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_DS_REGNUM);
5649 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
5650 break;
5651
a38bba38 5652 case 0x0fa1: /* pop fs */
25ea693b
MM
5653 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RESP_REGNUM);
5654 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_FS_REGNUM);
5655 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
5656 break;
5657
a38bba38 5658 case 0x0fa9: /* pop gs */
25ea693b
MM
5659 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RESP_REGNUM);
5660 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_GS_REGNUM);
5661 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
5662 break;
5663
a38bba38 5664 case 0x88: /* mov */
7ad10968
HZ
5665 case 0x89:
5666 case 0xc6:
5667 case 0xc7:
5668 if ((opcode & 1) == 0)
5669 ir.ot = OT_BYTE;
5670 else
5671 ir.ot = ir.dflag + OT_WORD;
5672
5673 if (i386_record_modrm (&ir))
5674 return -1;
5675
5676 if (ir.mod != 3)
5677 {
dda83cd7 5678 if (opcode == 0xc6 || opcode == 0xc7)
cf648174 5679 ir.rip_offset = (ir.ot > OT_LONG) ? 4 : (1 << ir.ot);
7ad10968
HZ
5680 if (i386_record_lea_modrm (&ir))
5681 return -1;
5682 }
5683 else
5684 {
dda83cd7 5685 if (opcode == 0xc6 || opcode == 0xc7)
cf648174
HZ
5686 ir.rm |= ir.rex_b;
5687 if (ir.ot == OT_BYTE && !ir.regmap[X86_RECORD_R8_REGNUM])
7ad10968 5688 ir.rm &= 0x3;
25ea693b 5689 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.rm);
7ad10968 5690 }
7ad10968 5691 break;
cf648174 5692
a38bba38 5693 case 0x8a: /* mov */
7ad10968
HZ
5694 case 0x8b:
5695 if ((opcode & 1) == 0)
5696 ir.ot = OT_BYTE;
5697 else
5698 ir.ot = ir.dflag + OT_WORD;
7ad10968
HZ
5699 if (i386_record_modrm (&ir))
5700 return -1;
cf648174
HZ
5701 ir.reg |= rex_r;
5702 if (ir.ot == OT_BYTE && !ir.regmap[X86_RECORD_R8_REGNUM])
7ad10968 5703 ir.reg &= 0x3;
25ea693b 5704 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.reg);
cf648174 5705 break;
7ad10968 5706
a38bba38 5707 case 0x8c: /* mov seg */
cf648174 5708 if (i386_record_modrm (&ir))
7ad10968 5709 return -1;
cf648174
HZ
5710 if (ir.reg > 5)
5711 {
5712 ir.addr -= 2;
5713 opcode = opcode << 8 | ir.modrm;
5714 goto no_support;
5715 }
5716
5717 if (ir.mod == 3)
25ea693b 5718 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.rm);
cf648174
HZ
5719 else
5720 {
5721 ir.ot = OT_WORD;
5722 if (i386_record_lea_modrm (&ir))
5723 return -1;
5724 }
7ad10968
HZ
5725 break;
5726
a38bba38 5727 case 0x8e: /* mov seg */
7ad10968
HZ
5728 if (i386_record_modrm (&ir))
5729 return -1;
7ad10968
HZ
5730 switch (ir.reg)
5731 {
5732 case 0:
425b824a 5733 regnum = X86_RECORD_ES_REGNUM;
7ad10968
HZ
5734 break;
5735 case 2:
425b824a 5736 regnum = X86_RECORD_SS_REGNUM;
7ad10968
HZ
5737 break;
5738 case 3:
425b824a 5739 regnum = X86_RECORD_DS_REGNUM;
7ad10968
HZ
5740 break;
5741 case 4:
425b824a 5742 regnum = X86_RECORD_FS_REGNUM;
7ad10968
HZ
5743 break;
5744 case 5:
425b824a 5745 regnum = X86_RECORD_GS_REGNUM;
7ad10968
HZ
5746 break;
5747 default:
5748 ir.addr -= 2;
5749 opcode = opcode << 8 | ir.modrm;
5750 goto no_support;
5751 break;
5752 }
25ea693b
MM
5753 I386_RECORD_FULL_ARCH_LIST_ADD_REG (regnum);
5754 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
5755 break;
5756
a38bba38
MS
5757 case 0x0fb6: /* movzbS */
5758 case 0x0fb7: /* movzwS */
5759 case 0x0fbe: /* movsbS */
5760 case 0x0fbf: /* movswS */
7ad10968
HZ
5761 if (i386_record_modrm (&ir))
5762 return -1;
25ea693b 5763 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.reg | rex_r);
7ad10968
HZ
5764 break;
5765
a38bba38 5766 case 0x8d: /* lea */
7ad10968
HZ
5767 if (i386_record_modrm (&ir))
5768 return -1;
5769 if (ir.mod == 3)
5770 {
5771 ir.addr -= 2;
5772 opcode = opcode << 8 | ir.modrm;
5773 goto no_support;
5774 }
7ad10968 5775 ir.ot = ir.dflag;
cf648174
HZ
5776 ir.reg |= rex_r;
5777 if (ir.ot == OT_BYTE && !ir.regmap[X86_RECORD_R8_REGNUM])
7ad10968 5778 ir.reg &= 0x3;
25ea693b 5779 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.reg);
7ad10968
HZ
5780 break;
5781
a38bba38 5782 case 0xa0: /* mov EAX */
7ad10968 5783 case 0xa1:
a38bba38
MS
5784
5785 case 0xd7: /* xlat */
25ea693b 5786 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REAX_REGNUM);
7ad10968
HZ
5787 break;
5788
a38bba38 5789 case 0xa2: /* mov EAX */
7ad10968 5790 case 0xa3:
d7877f7e 5791 if (ir.override >= 0)
dda83cd7
SM
5792 {
5793 if (record_full_memory_query)
5794 {
5795 if (yquery (_("\
bb08c432
HZ
5796Process record ignores the memory change of instruction at address %s\n\
5797because it can't get the value of the segment register.\n\
5798Do you want to stop the program?"),
dda83cd7
SM
5799 paddress (gdbarch, ir.orig_addr)))
5800 return -1;
5801 }
cf648174
HZ
5802 }
5803 else
5804 {
dda83cd7 5805 if ((opcode & 1) == 0)
cf648174
HZ
5806 ir.ot = OT_BYTE;
5807 else
5808 ir.ot = ir.dflag + OT_WORD;
5809 if (ir.aflag == 2)
5810 {
dda83cd7 5811 if (record_read_memory (gdbarch, ir.addr, buf, 8))
4ffa4fc7 5812 return -1;
cf648174 5813 ir.addr += 8;
60a1502a 5814 addr = extract_unsigned_integer (buf, 8, byte_order);
cf648174 5815 }
dda83cd7 5816 else if (ir.aflag)
cf648174 5817 {
dda83cd7 5818 if (record_read_memory (gdbarch, ir.addr, buf, 4))
4ffa4fc7 5819 return -1;
cf648174 5820 ir.addr += 4;
dda83cd7 5821 addr = extract_unsigned_integer (buf, 4, byte_order);
cf648174 5822 }
dda83cd7 5823 else
cf648174 5824 {
dda83cd7 5825 if (record_read_memory (gdbarch, ir.addr, buf, 2))
4ffa4fc7 5826 return -1;
cf648174 5827 ir.addr += 2;
dda83cd7 5828 addr = extract_unsigned_integer (buf, 2, byte_order);
cf648174 5829 }
25ea693b 5830 if (record_full_arch_list_add_mem (addr, 1 << ir.ot))
cf648174 5831 return -1;
dda83cd7 5832 }
7ad10968
HZ
5833 break;
5834
a38bba38 5835 case 0xb0: /* mov R, Ib */
7ad10968
HZ
5836 case 0xb1:
5837 case 0xb2:
5838 case 0xb3:
5839 case 0xb4:
5840 case 0xb5:
5841 case 0xb6:
5842 case 0xb7:
25ea693b
MM
5843 I386_RECORD_FULL_ARCH_LIST_ADD_REG ((ir.regmap[X86_RECORD_R8_REGNUM])
5844 ? ((opcode & 0x7) | ir.rex_b)
5845 : ((opcode & 0x7) & 0x3));
7ad10968
HZ
5846 break;
5847
a38bba38 5848 case 0xb8: /* mov R, Iv */
7ad10968
HZ
5849 case 0xb9:
5850 case 0xba:
5851 case 0xbb:
5852 case 0xbc:
5853 case 0xbd:
5854 case 0xbe:
5855 case 0xbf:
25ea693b 5856 I386_RECORD_FULL_ARCH_LIST_ADD_REG ((opcode & 0x7) | ir.rex_b);
7ad10968
HZ
5857 break;
5858
a38bba38 5859 case 0x91: /* xchg R, EAX */
7ad10968
HZ
5860 case 0x92:
5861 case 0x93:
5862 case 0x94:
5863 case 0x95:
5864 case 0x96:
5865 case 0x97:
25ea693b
MM
5866 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REAX_REGNUM);
5867 I386_RECORD_FULL_ARCH_LIST_ADD_REG (opcode & 0x7);
7ad10968
HZ
5868 break;
5869
a38bba38 5870 case 0x86: /* xchg Ev, Gv */
7ad10968
HZ
5871 case 0x87:
5872 if ((opcode & 1) == 0)
5873 ir.ot = OT_BYTE;
5874 else
5875 ir.ot = ir.dflag + OT_WORD;
7ad10968
HZ
5876 if (i386_record_modrm (&ir))
5877 return -1;
7ad10968
HZ
5878 if (ir.mod == 3)
5879 {
86839d38 5880 ir.rm |= ir.rex_b;
cf648174
HZ
5881 if (ir.ot == OT_BYTE && !ir.regmap[X86_RECORD_R8_REGNUM])
5882 ir.rm &= 0x3;
25ea693b 5883 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.rm);
7ad10968
HZ
5884 }
5885 else
5886 {
5887 if (i386_record_lea_modrm (&ir))
5888 return -1;
5889 }
cf648174
HZ
5890 ir.reg |= rex_r;
5891 if (ir.ot == OT_BYTE && !ir.regmap[X86_RECORD_R8_REGNUM])
7ad10968 5892 ir.reg &= 0x3;
25ea693b 5893 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.reg);
7ad10968
HZ
5894 break;
5895
a38bba38
MS
5896 case 0xc4: /* les Gv */
5897 case 0xc5: /* lds Gv */
cf648174 5898 if (ir.regmap[X86_RECORD_R8_REGNUM])
dda83cd7 5899 {
cf648174
HZ
5900 ir.addr -= 1;
5901 goto no_support;
5902 }
d3f323f3 5903 /* FALLTHROUGH */
a38bba38
MS
5904 case 0x0fb2: /* lss Gv */
5905 case 0x0fb4: /* lfs Gv */
5906 case 0x0fb5: /* lgs Gv */
7ad10968
HZ
5907 if (i386_record_modrm (&ir))
5908 return -1;
5909 if (ir.mod == 3)
5910 {
5911 if (opcode > 0xff)
5912 ir.addr -= 3;
5913 else
5914 ir.addr -= 2;
5915 opcode = opcode << 8 | ir.modrm;
5916 goto no_support;
5917 }
7ad10968
HZ
5918 switch (opcode)
5919 {
a38bba38 5920 case 0xc4: /* les Gv */
425b824a 5921 regnum = X86_RECORD_ES_REGNUM;
7ad10968 5922 break;
a38bba38 5923 case 0xc5: /* lds Gv */
425b824a 5924 regnum = X86_RECORD_DS_REGNUM;
7ad10968 5925 break;
a38bba38 5926 case 0x0fb2: /* lss Gv */
425b824a 5927 regnum = X86_RECORD_SS_REGNUM;
7ad10968 5928 break;
a38bba38 5929 case 0x0fb4: /* lfs Gv */
425b824a 5930 regnum = X86_RECORD_FS_REGNUM;
7ad10968 5931 break;
a38bba38 5932 case 0x0fb5: /* lgs Gv */
425b824a 5933 regnum = X86_RECORD_GS_REGNUM;
7ad10968
HZ
5934 break;
5935 }
25ea693b
MM
5936 I386_RECORD_FULL_ARCH_LIST_ADD_REG (regnum);
5937 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.reg | rex_r);
5938 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
5939 break;
5940
a38bba38 5941 case 0xc0: /* shifts */
7ad10968
HZ
5942 case 0xc1:
5943 case 0xd0:
5944 case 0xd1:
5945 case 0xd2:
5946 case 0xd3:
5947 if ((opcode & 1) == 0)
5948 ir.ot = OT_BYTE;
5949 else
5950 ir.ot = ir.dflag + OT_WORD;
7ad10968
HZ
5951 if (i386_record_modrm (&ir))
5952 return -1;
7ad10968
HZ
5953 if (ir.mod != 3 && (opcode == 0xd2 || opcode == 0xd3))
5954 {
5955 if (i386_record_lea_modrm (&ir))
5956 return -1;
5957 }
5958 else
5959 {
cf648174
HZ
5960 ir.rm |= ir.rex_b;
5961 if (ir.ot == OT_BYTE && !ir.regmap[X86_RECORD_R8_REGNUM])
7ad10968 5962 ir.rm &= 0x3;
25ea693b 5963 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.rm);
7ad10968 5964 }
25ea693b 5965 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
5966 break;
5967
5968 case 0x0fa4:
5969 case 0x0fa5:
5970 case 0x0fac:
5971 case 0x0fad:
5972 if (i386_record_modrm (&ir))
5973 return -1;
5974 if (ir.mod == 3)
5975 {
25ea693b 5976 if (record_full_arch_list_add_reg (ir.regcache, ir.rm))
7ad10968
HZ
5977 return -1;
5978 }
5979 else
5980 {
5981 if (i386_record_lea_modrm (&ir))
5982 return -1;
5983 }
5984 break;
5985
a38bba38 5986 case 0xd8: /* Floats. */
7ad10968
HZ
5987 case 0xd9:
5988 case 0xda:
5989 case 0xdb:
5990 case 0xdc:
5991 case 0xdd:
5992 case 0xde:
5993 case 0xdf:
5994 if (i386_record_modrm (&ir))
5995 return -1;
5996 ir.reg |= ((opcode & 7) << 3);
5997 if (ir.mod != 3)
5998 {
1777feb0 5999 /* Memory. */
955db0c0 6000 uint64_t addr64;
7ad10968 6001
955db0c0 6002 if (i386_record_lea_modrm_addr (&ir, &addr64))
7ad10968
HZ
6003 return -1;
6004 switch (ir.reg)
6005 {
7ad10968 6006 case 0x02:
dda83cd7
SM
6007 case 0x12:
6008 case 0x22:
6009 case 0x32:
0289bdd7 6010 /* For fcom, ficom nothing to do. */
dda83cd7 6011 break;
7ad10968 6012 case 0x03:
dda83cd7
SM
6013 case 0x13:
6014 case 0x23:
6015 case 0x33:
0289bdd7 6016 /* For fcomp, ficomp pop FPU stack, store all. */
dda83cd7
SM
6017 if (i386_record_floats (gdbarch, &ir, I386_SAVE_FPU_REGS))
6018 return -1;
6019 break;
6020 case 0x00:
6021 case 0x01:
7ad10968
HZ
6022 case 0x04:
6023 case 0x05:
6024 case 0x06:
6025 case 0x07:
6026 case 0x10:
6027 case 0x11:
7ad10968
HZ
6028 case 0x14:
6029 case 0x15:
6030 case 0x16:
6031 case 0x17:
6032 case 0x20:
6033 case 0x21:
7ad10968
HZ
6034 case 0x24:
6035 case 0x25:
6036 case 0x26:
6037 case 0x27:
6038 case 0x30:
6039 case 0x31:
7ad10968
HZ
6040 case 0x34:
6041 case 0x35:
6042 case 0x36:
6043 case 0x37:
dda83cd7
SM
6044 /* For fadd, fmul, fsub, fsubr, fdiv, fdivr, fiadd, fimul,
6045 fisub, fisubr, fidiv, fidivr, modR/M.reg is an extension
6046 of code, always affects st(0) register. */
6047 if (i386_record_floats (gdbarch, &ir, I387_ST0_REGNUM (tdep)))
6048 return -1;
7ad10968
HZ
6049 break;
6050 case 0x08:
6051 case 0x0a:
6052 case 0x0b:
6053 case 0x18:
6054 case 0x19:
6055 case 0x1a:
6056 case 0x1b:
dda83cd7 6057 case 0x1d:
7ad10968
HZ
6058 case 0x28:
6059 case 0x29:
6060 case 0x2a:
6061 case 0x2b:
6062 case 0x38:
6063 case 0x39:
6064 case 0x3a:
6065 case 0x3b:
dda83cd7
SM
6066 case 0x3c:
6067 case 0x3d:
7ad10968
HZ
6068 switch (ir.reg & 7)
6069 {
6070 case 0:
0289bdd7
MS
6071 /* Handling fld, fild. */
6072 if (i386_record_floats (gdbarch, &ir, I386_SAVE_FPU_REGS))
6073 return -1;
7ad10968
HZ
6074 break;
6075 case 1:
6076 switch (ir.reg >> 4)
6077 {
6078 case 0:
25ea693b 6079 if (record_full_arch_list_add_mem (addr64, 4))
7ad10968
HZ
6080 return -1;
6081 break;
6082 case 2:
25ea693b 6083 if (record_full_arch_list_add_mem (addr64, 8))
7ad10968
HZ
6084 return -1;
6085 break;
6086 case 3:
0289bdd7 6087 break;
7ad10968 6088 default:
25ea693b 6089 if (record_full_arch_list_add_mem (addr64, 2))
7ad10968
HZ
6090 return -1;
6091 break;
6092 }
6093 break;
6094 default:
6095 switch (ir.reg >> 4)
6096 {
6097 case 0:
25ea693b 6098 if (record_full_arch_list_add_mem (addr64, 4))
0289bdd7
MS
6099 return -1;
6100 if (3 == (ir.reg & 7))
6101 {
6102 /* For fstp m32fp. */
6103 if (i386_record_floats (gdbarch, &ir,
6104 I386_SAVE_FPU_REGS))
6105 return -1;
6106 }
6107 break;
7ad10968 6108 case 1:
25ea693b 6109 if (record_full_arch_list_add_mem (addr64, 4))
7ad10968 6110 return -1;
0289bdd7
MS
6111 if ((3 == (ir.reg & 7))
6112 || (5 == (ir.reg & 7))
6113 || (7 == (ir.reg & 7)))
6114 {
6115 /* For fstp insn. */
6116 if (i386_record_floats (gdbarch, &ir,
6117 I386_SAVE_FPU_REGS))
6118 return -1;
6119 }
7ad10968
HZ
6120 break;
6121 case 2:
25ea693b 6122 if (record_full_arch_list_add_mem (addr64, 8))
7ad10968 6123 return -1;
0289bdd7
MS
6124 if (3 == (ir.reg & 7))
6125 {
6126 /* For fstp m64fp. */
6127 if (i386_record_floats (gdbarch, &ir,
6128 I386_SAVE_FPU_REGS))
6129 return -1;
6130 }
7ad10968
HZ
6131 break;
6132 case 3:
0289bdd7
MS
6133 if ((3 <= (ir.reg & 7)) && (6 <= (ir.reg & 7)))
6134 {
6135 /* For fistp, fbld, fild, fbstp. */
6136 if (i386_record_floats (gdbarch, &ir,
6137 I386_SAVE_FPU_REGS))
6138 return -1;
6139 }
6140 /* Fall through */
7ad10968 6141 default:
25ea693b 6142 if (record_full_arch_list_add_mem (addr64, 2))
7ad10968
HZ
6143 return -1;
6144 break;
6145 }
6146 break;
6147 }
6148 break;
6149 case 0x0c:
dda83cd7
SM
6150 /* Insn fldenv. */
6151 if (i386_record_floats (gdbarch, &ir,
6152 I386_SAVE_FPU_ENV_REG_STACK))
6153 return -1;
6154 break;
7ad10968 6155 case 0x0d:
dda83cd7
SM
6156 /* Insn fldcw. */
6157 if (i386_record_floats (gdbarch, &ir, I387_FCTRL_REGNUM (tdep)))
6158 return -1;
6159 break;
7ad10968 6160 case 0x2c:
dda83cd7
SM
6161 /* Insn frstor. */
6162 if (i386_record_floats (gdbarch, &ir,
6163 I386_SAVE_FPU_ENV_REG_STACK))
6164 return -1;
7ad10968
HZ
6165 break;
6166 case 0x0e:
6167 if (ir.dflag)
6168 {
25ea693b 6169 if (record_full_arch_list_add_mem (addr64, 28))
7ad10968
HZ
6170 return -1;
6171 }
6172 else
6173 {
25ea693b 6174 if (record_full_arch_list_add_mem (addr64, 14))
7ad10968
HZ
6175 return -1;
6176 }
6177 break;
6178 case 0x0f:
6179 case 0x2f:
25ea693b 6180 if (record_full_arch_list_add_mem (addr64, 2))
7ad10968 6181 return -1;
dda83cd7
SM
6182 /* Insn fstp, fbstp. */
6183 if (i386_record_floats (gdbarch, &ir, I386_SAVE_FPU_REGS))
6184 return -1;
7ad10968
HZ
6185 break;
6186 case 0x1f:
6187 case 0x3e:
25ea693b 6188 if (record_full_arch_list_add_mem (addr64, 10))
7ad10968
HZ
6189 return -1;
6190 break;
6191 case 0x2e:
6192 if (ir.dflag)
6193 {
25ea693b 6194 if (record_full_arch_list_add_mem (addr64, 28))
7ad10968 6195 return -1;
955db0c0 6196 addr64 += 28;
7ad10968
HZ
6197 }
6198 else
6199 {
25ea693b 6200 if (record_full_arch_list_add_mem (addr64, 14))
7ad10968 6201 return -1;
955db0c0 6202 addr64 += 14;
7ad10968 6203 }
25ea693b 6204 if (record_full_arch_list_add_mem (addr64, 80))
7ad10968 6205 return -1;
0289bdd7
MS
6206 /* Insn fsave. */
6207 if (i386_record_floats (gdbarch, &ir,
6208 I386_SAVE_FPU_ENV_REG_STACK))
6209 return -1;
7ad10968
HZ
6210 break;
6211 case 0x3f:
25ea693b 6212 if (record_full_arch_list_add_mem (addr64, 8))
7ad10968 6213 return -1;
0289bdd7
MS
6214 /* Insn fistp. */
6215 if (i386_record_floats (gdbarch, &ir, I386_SAVE_FPU_REGS))
6216 return -1;
7ad10968
HZ
6217 break;
6218 default:
6219 ir.addr -= 2;
6220 opcode = opcode << 8 | ir.modrm;
6221 goto no_support;
6222 break;
6223 }
6224 }
0289bdd7
MS
6225 /* Opcode is an extension of modR/M byte. */
6226 else
dda83cd7 6227 {
0289bdd7
MS
6228 switch (opcode)
6229 {
6230 case 0xd8:
6231 if (i386_record_floats (gdbarch, &ir, I387_ST0_REGNUM (tdep)))
6232 return -1;
6233 break;
6234 case 0xd9:
6235 if (0x0c == (ir.modrm >> 4))
6236 {
6237 if ((ir.modrm & 0x0f) <= 7)
6238 {
6239 if (i386_record_floats (gdbarch, &ir,
6240 I386_SAVE_FPU_REGS))
6241 return -1;
6242 }
dda83cd7 6243 else
0289bdd7
MS
6244 {
6245 if (i386_record_floats (gdbarch, &ir,
6246 I387_ST0_REGNUM (tdep)))
6247 return -1;
6248 /* If only st(0) is changing, then we have already
6249 recorded. */
6250 if ((ir.modrm & 0x0f) - 0x08)
6251 {
6252 if (i386_record_floats (gdbarch, &ir,
6253 I387_ST0_REGNUM (tdep) +
6254 ((ir.modrm & 0x0f) - 0x08)))
6255 return -1;
6256 }
6257 }
6258 }
dda83cd7
SM
6259 else
6260 {
0289bdd7
MS
6261 switch (ir.modrm)
6262 {
6263 case 0xe0:
6264 case 0xe1:
6265 case 0xf0:
6266 case 0xf5:
6267 case 0xf8:
6268 case 0xfa:
6269 case 0xfc:
6270 case 0xfe:
6271 case 0xff:
6272 if (i386_record_floats (gdbarch, &ir,
6273 I387_ST0_REGNUM (tdep)))
6274 return -1;
6275 break;
6276 case 0xf1:
6277 case 0xf2:
6278 case 0xf3:
6279 case 0xf4:
6280 case 0xf6:
6281 case 0xf7:
6282 case 0xe8:
6283 case 0xe9:
6284 case 0xea:
6285 case 0xeb:
6286 case 0xec:
6287 case 0xed:
6288 case 0xee:
6289 case 0xf9:
6290 case 0xfb:
6291 if (i386_record_floats (gdbarch, &ir,
6292 I386_SAVE_FPU_REGS))
6293 return -1;
6294 break;
6295 case 0xfd:
6296 if (i386_record_floats (gdbarch, &ir,
6297 I387_ST0_REGNUM (tdep)))
6298 return -1;
6299 if (i386_record_floats (gdbarch, &ir,
6300 I387_ST0_REGNUM (tdep) + 1))
6301 return -1;
6302 break;
6303 }
6304 }
dda83cd7
SM
6305 break;
6306 case 0xda:
6307 if (0xe9 == ir.modrm)
6308 {
0289bdd7
MS
6309 if (i386_record_floats (gdbarch, &ir, I386_SAVE_FPU_REGS))
6310 return -1;
dda83cd7
SM
6311 }
6312 else if ((0x0c == ir.modrm >> 4) || (0x0d == ir.modrm >> 4))
6313 {
0289bdd7
MS
6314 if (i386_record_floats (gdbarch, &ir,
6315 I387_ST0_REGNUM (tdep)))
6316 return -1;
6317 if (((ir.modrm & 0x0f) > 0) && ((ir.modrm & 0x0f) <= 7))
6318 {
6319 if (i386_record_floats (gdbarch, &ir,
6320 I387_ST0_REGNUM (tdep) +
6321 (ir.modrm & 0x0f)))
6322 return -1;
6323 }
6324 else if ((ir.modrm & 0x0f) - 0x08)
6325 {
6326 if (i386_record_floats (gdbarch, &ir,
6327 I387_ST0_REGNUM (tdep) +
6328 ((ir.modrm & 0x0f) - 0x08)))
6329 return -1;
6330 }
dda83cd7
SM
6331 }
6332 break;
6333 case 0xdb:
6334 if (0xe3 == ir.modrm)
6335 {
0289bdd7
MS
6336 if (i386_record_floats (gdbarch, &ir, I386_SAVE_FPU_ENV))
6337 return -1;
dda83cd7
SM
6338 }
6339 else if ((0x0c == ir.modrm >> 4) || (0x0d == ir.modrm >> 4))
6340 {
0289bdd7
MS
6341 if (i386_record_floats (gdbarch, &ir,
6342 I387_ST0_REGNUM (tdep)))
6343 return -1;
6344 if (((ir.modrm & 0x0f) > 0) && ((ir.modrm & 0x0f) <= 7))
6345 {
6346 if (i386_record_floats (gdbarch, &ir,
6347 I387_ST0_REGNUM (tdep) +
6348 (ir.modrm & 0x0f)))
6349 return -1;
6350 }
6351 else if ((ir.modrm & 0x0f) - 0x08)
6352 {
6353 if (i386_record_floats (gdbarch, &ir,
6354 I387_ST0_REGNUM (tdep) +
6355 ((ir.modrm & 0x0f) - 0x08)))
6356 return -1;
6357 }
dda83cd7
SM
6358 }
6359 break;
6360 case 0xdc:
6361 if ((0x0c == ir.modrm >> 4)
0289bdd7
MS
6362 || (0x0d == ir.modrm >> 4)
6363 || (0x0f == ir.modrm >> 4))
dda83cd7 6364 {
0289bdd7
MS
6365 if ((ir.modrm & 0x0f) <= 7)
6366 {
6367 if (i386_record_floats (gdbarch, &ir,
6368 I387_ST0_REGNUM (tdep) +
6369 (ir.modrm & 0x0f)))
6370 return -1;
6371 }
6372 else
6373 {
6374 if (i386_record_floats (gdbarch, &ir,
6375 I387_ST0_REGNUM (tdep) +
6376 ((ir.modrm & 0x0f) - 0x08)))
6377 return -1;
6378 }
dda83cd7 6379 }
0289bdd7 6380 break;
dda83cd7
SM
6381 case 0xdd:
6382 if (0x0c == ir.modrm >> 4)
6383 {
6384 if (i386_record_floats (gdbarch, &ir,
6385 I387_FTAG_REGNUM (tdep)))
6386 return -1;
6387 }
6388 else if ((0x0d == ir.modrm >> 4) || (0x0e == ir.modrm >> 4))
6389 {
6390 if ((ir.modrm & 0x0f) <= 7)
6391 {
0289bdd7
MS
6392 if (i386_record_floats (gdbarch, &ir,
6393 I387_ST0_REGNUM (tdep) +
6394 (ir.modrm & 0x0f)))
6395 return -1;
dda83cd7
SM
6396 }
6397 else
6398 {
6399 if (i386_record_floats (gdbarch, &ir,
0289bdd7 6400 I386_SAVE_FPU_REGS))
dda83cd7
SM
6401 return -1;
6402 }
6403 }
6404 break;
6405 case 0xde:
6406 if ((0x0c == ir.modrm >> 4)
0289bdd7
MS
6407 || (0x0e == ir.modrm >> 4)
6408 || (0x0f == ir.modrm >> 4)
6409 || (0xd9 == ir.modrm))
dda83cd7 6410 {
0289bdd7
MS
6411 if (i386_record_floats (gdbarch, &ir, I386_SAVE_FPU_REGS))
6412 return -1;
dda83cd7
SM
6413 }
6414 break;
6415 case 0xdf:
6416 if (0xe0 == ir.modrm)
6417 {
25ea693b
MM
6418 if (record_full_arch_list_add_reg (ir.regcache,
6419 I386_EAX_REGNUM))
0289bdd7 6420 return -1;
dda83cd7
SM
6421 }
6422 else if ((0x0f == ir.modrm >> 4) || (0x0e == ir.modrm >> 4))
6423 {
0289bdd7
MS
6424 if (i386_record_floats (gdbarch, &ir, I386_SAVE_FPU_REGS))
6425 return -1;
dda83cd7
SM
6426 }
6427 break;
0289bdd7
MS
6428 }
6429 }
7ad10968 6430 break;
7ad10968 6431 /* string ops */
a38bba38 6432 case 0xa4: /* movsS */
7ad10968 6433 case 0xa5:
a38bba38 6434 case 0xaa: /* stosS */
7ad10968 6435 case 0xab:
a38bba38 6436 case 0x6c: /* insS */
7ad10968 6437 case 0x6d:
cf648174 6438 regcache_raw_read_unsigned (ir.regcache,
dda83cd7
SM
6439 ir.regmap[X86_RECORD_RECX_REGNUM],
6440 &addr);
648d0c8b 6441 if (addr)
dda83cd7
SM
6442 {
6443 ULONGEST es, ds;
77d7dc92 6444
dda83cd7 6445 if ((opcode & 1) == 0)
77d7dc92 6446 ir.ot = OT_BYTE;
dda83cd7 6447 else
77d7dc92 6448 ir.ot = ir.dflag + OT_WORD;
dda83cd7
SM
6449 regcache_raw_read_unsigned (ir.regcache,
6450 ir.regmap[X86_RECORD_REDI_REGNUM],
6451 &addr);
6452
6453 regcache_raw_read_unsigned (ir.regcache,
6454 ir.regmap[X86_RECORD_ES_REGNUM],
6455 &es);
6456 regcache_raw_read_unsigned (ir.regcache,
6457 ir.regmap[X86_RECORD_DS_REGNUM],
6458 &ds);
6459 if (ir.aflag && (es != ds))
6460 {
6461 /* addr += ((uint32_t) read_register (I386_ES_REGNUM)) << 4; */
6462 if (record_full_memory_query)
6463 {
6464 if (yquery (_("\
bb08c432
HZ
6465Process record ignores the memory change of instruction at address %s\n\
6466because it can't get the value of the segment register.\n\
6467Do you want to stop the program?"),
dda83cd7
SM
6468 paddress (gdbarch, ir.orig_addr)))
6469 return -1;
6470 }
6471 }
6472 else
6473 {
6474 if (record_full_arch_list_add_mem (addr, 1 << ir.ot))
6475 return -1;
6476 }
6477
6478 if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ))
6479 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RECX_REGNUM);
6480 if (opcode == 0xa4 || opcode == 0xa5)
6481 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RESI_REGNUM);
6482 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REDI_REGNUM);
6483 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
77d7dc92 6484 }
cf648174 6485 break;
7ad10968 6486
a38bba38 6487 case 0xa6: /* cmpsS */
cf648174 6488 case 0xa7:
25ea693b
MM
6489 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REDI_REGNUM);
6490 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RESI_REGNUM);
cf648174 6491 if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ))
dda83cd7 6492 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RECX_REGNUM);
25ea693b 6493 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
6494 break;
6495
a38bba38 6496 case 0xac: /* lodsS */
7ad10968 6497 case 0xad:
25ea693b
MM
6498 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REAX_REGNUM);
6499 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RESI_REGNUM);
7ad10968 6500 if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ))
dda83cd7 6501 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RECX_REGNUM);
25ea693b 6502 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
6503 break;
6504
a38bba38 6505 case 0xae: /* scasS */
7ad10968 6506 case 0xaf:
25ea693b 6507 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REDI_REGNUM);
7ad10968 6508 if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ))
dda83cd7 6509 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RECX_REGNUM);
25ea693b 6510 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
6511 break;
6512
a38bba38 6513 case 0x6e: /* outsS */
cf648174 6514 case 0x6f:
25ea693b 6515 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RESI_REGNUM);
7ad10968 6516 if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ))
dda83cd7 6517 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RECX_REGNUM);
25ea693b 6518 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
6519 break;
6520
a38bba38 6521 case 0xe4: /* port I/O */
7ad10968
HZ
6522 case 0xe5:
6523 case 0xec:
6524 case 0xed:
25ea693b
MM
6525 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
6526 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REAX_REGNUM);
7ad10968
HZ
6527 break;
6528
6529 case 0xe6:
6530 case 0xe7:
6531 case 0xee:
6532 case 0xef:
6533 break;
6534
6535 /* control */
a38bba38
MS
6536 case 0xc2: /* ret im */
6537 case 0xc3: /* ret */
25ea693b
MM
6538 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RESP_REGNUM);
6539 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
cf648174
HZ
6540 break;
6541
a38bba38
MS
6542 case 0xca: /* lret im */
6543 case 0xcb: /* lret */
6544 case 0xcf: /* iret */
25ea693b
MM
6545 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_CS_REGNUM);
6546 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RESP_REGNUM);
6547 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
6548 break;
6549
a38bba38 6550 case 0xe8: /* call im */
cf648174 6551 if (ir.regmap[X86_RECORD_R8_REGNUM] && ir.dflag)
dda83cd7 6552 ir.dflag = 2;
cf648174 6553 if (i386_record_push (&ir, 1 << (ir.dflag + 1)))
dda83cd7 6554 return -1;
7ad10968
HZ
6555 break;
6556
a38bba38 6557 case 0x9a: /* lcall im */
cf648174 6558 if (ir.regmap[X86_RECORD_R8_REGNUM])
dda83cd7
SM
6559 {
6560 ir.addr -= 1;
6561 goto no_support;
6562 }
25ea693b 6563 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_CS_REGNUM);
cf648174 6564 if (i386_record_push (&ir, 1 << (ir.dflag + 1)))
dda83cd7 6565 return -1;
7ad10968
HZ
6566 break;
6567
a38bba38
MS
6568 case 0xe9: /* jmp im */
6569 case 0xea: /* ljmp im */
6570 case 0xeb: /* jmp Jb */
6571 case 0x70: /* jcc Jb */
7ad10968
HZ
6572 case 0x71:
6573 case 0x72:
6574 case 0x73:
6575 case 0x74:
6576 case 0x75:
6577 case 0x76:
6578 case 0x77:
6579 case 0x78:
6580 case 0x79:
6581 case 0x7a:
6582 case 0x7b:
6583 case 0x7c:
6584 case 0x7d:
6585 case 0x7e:
6586 case 0x7f:
a38bba38 6587 case 0x0f80: /* jcc Jv */
7ad10968
HZ
6588 case 0x0f81:
6589 case 0x0f82:
6590 case 0x0f83:
6591 case 0x0f84:
6592 case 0x0f85:
6593 case 0x0f86:
6594 case 0x0f87:
6595 case 0x0f88:
6596 case 0x0f89:
6597 case 0x0f8a:
6598 case 0x0f8b:
6599 case 0x0f8c:
6600 case 0x0f8d:
6601 case 0x0f8e:
6602 case 0x0f8f:
6603 break;
6604
a38bba38 6605 case 0x0f90: /* setcc Gv */
7ad10968
HZ
6606 case 0x0f91:
6607 case 0x0f92:
6608 case 0x0f93:
6609 case 0x0f94:
6610 case 0x0f95:
6611 case 0x0f96:
6612 case 0x0f97:
6613 case 0x0f98:
6614 case 0x0f99:
6615 case 0x0f9a:
6616 case 0x0f9b:
6617 case 0x0f9c:
6618 case 0x0f9d:
6619 case 0x0f9e:
6620 case 0x0f9f:
25ea693b 6621 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
6622 ir.ot = OT_BYTE;
6623 if (i386_record_modrm (&ir))
6624 return -1;
6625 if (ir.mod == 3)
dda83cd7 6626 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.rex_b ? (ir.rm | ir.rex_b)
25ea693b 6627 : (ir.rm & 0x3));
7ad10968
HZ
6628 else
6629 {
6630 if (i386_record_lea_modrm (&ir))
6631 return -1;
6632 }
6633 break;
6634
a38bba38 6635 case 0x0f40: /* cmov Gv, Ev */
7ad10968
HZ
6636 case 0x0f41:
6637 case 0x0f42:
6638 case 0x0f43:
6639 case 0x0f44:
6640 case 0x0f45:
6641 case 0x0f46:
6642 case 0x0f47:
6643 case 0x0f48:
6644 case 0x0f49:
6645 case 0x0f4a:
6646 case 0x0f4b:
6647 case 0x0f4c:
6648 case 0x0f4d:
6649 case 0x0f4e:
6650 case 0x0f4f:
6651 if (i386_record_modrm (&ir))
6652 return -1;
cf648174 6653 ir.reg |= rex_r;
7ad10968
HZ
6654 if (ir.dflag == OT_BYTE)
6655 ir.reg &= 0x3;
25ea693b 6656 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.reg);
7ad10968
HZ
6657 break;
6658
6659 /* flags */
a38bba38 6660 case 0x9c: /* pushf */
25ea693b 6661 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
cf648174 6662 if (ir.regmap[X86_RECORD_R8_REGNUM] && ir.dflag)
dda83cd7 6663 ir.dflag = 2;
cf648174 6664 if (i386_record_push (&ir, 1 << (ir.dflag + 1)))
dda83cd7 6665 return -1;
7ad10968
HZ
6666 break;
6667
a38bba38 6668 case 0x9d: /* popf */
25ea693b
MM
6669 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RESP_REGNUM);
6670 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
6671 break;
6672
a38bba38 6673 case 0x9e: /* sahf */
cf648174 6674 if (ir.regmap[X86_RECORD_R8_REGNUM])
dda83cd7
SM
6675 {
6676 ir.addr -= 1;
6677 goto no_support;
6678 }
d3f323f3 6679 /* FALLTHROUGH */
a38bba38
MS
6680 case 0xf5: /* cmc */
6681 case 0xf8: /* clc */
6682 case 0xf9: /* stc */
6683 case 0xfc: /* cld */
6684 case 0xfd: /* std */
25ea693b 6685 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
6686 break;
6687
a38bba38 6688 case 0x9f: /* lahf */
cf648174 6689 if (ir.regmap[X86_RECORD_R8_REGNUM])
dda83cd7
SM
6690 {
6691 ir.addr -= 1;
6692 goto no_support;
6693 }
25ea693b
MM
6694 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
6695 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REAX_REGNUM);
7ad10968
HZ
6696 break;
6697
6698 /* bit operations */
a38bba38 6699 case 0x0fba: /* bt/bts/btr/btc Gv, im */
7ad10968
HZ
6700 ir.ot = ir.dflag + OT_WORD;
6701 if (i386_record_modrm (&ir))
6702 return -1;
6703 if (ir.reg < 4)
6704 {
cf648174 6705 ir.addr -= 2;
7ad10968
HZ
6706 opcode = opcode << 8 | ir.modrm;
6707 goto no_support;
6708 }
cf648174 6709 if (ir.reg != 4)
7ad10968 6710 {
dda83cd7
SM
6711 if (ir.mod == 3)
6712 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.rm | ir.rex_b);
7ad10968
HZ
6713 else
6714 {
cf648174 6715 if (i386_record_lea_modrm (&ir))
7ad10968
HZ
6716 return -1;
6717 }
6718 }
25ea693b 6719 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
6720 break;
6721
a38bba38 6722 case 0x0fa3: /* bt Gv, Ev */
25ea693b 6723 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
cf648174
HZ
6724 break;
6725
a38bba38
MS
6726 case 0x0fab: /* bts */
6727 case 0x0fb3: /* btr */
6728 case 0x0fbb: /* btc */
cf648174
HZ
6729 ir.ot = ir.dflag + OT_WORD;
6730 if (i386_record_modrm (&ir))
dda83cd7 6731 return -1;
cf648174 6732 if (ir.mod == 3)
dda83cd7 6733 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.rm | ir.rex_b);
cf648174 6734 else
dda83cd7
SM
6735 {
6736 uint64_t addr64;
6737 if (i386_record_lea_modrm_addr (&ir, &addr64))
6738 return -1;
6739 regcache_raw_read_unsigned (ir.regcache,
6740 ir.regmap[ir.reg | rex_r],
6741 &addr);
6742 switch (ir.dflag)
6743 {
6744 case 0:
6745 addr64 += ((int16_t) addr >> 4) << 4;
6746 break;
6747 case 1:
6748 addr64 += ((int32_t) addr >> 5) << 5;
6749 break;
6750 case 2:
6751 addr64 += ((int64_t) addr >> 6) << 6;
6752 break;
6753 }
6754 if (record_full_arch_list_add_mem (addr64, 1 << ir.ot))
6755 return -1;
6756 if (i386_record_lea_modrm (&ir))
6757 return -1;
6758 }
25ea693b 6759 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
6760 break;
6761
a38bba38
MS
6762 case 0x0fbc: /* bsf */
6763 case 0x0fbd: /* bsr */
25ea693b
MM
6764 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.reg | rex_r);
6765 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
6766 break;
6767
6768 /* bcd */
a38bba38
MS
6769 case 0x27: /* daa */
6770 case 0x2f: /* das */
6771 case 0x37: /* aaa */
6772 case 0x3f: /* aas */
6773 case 0xd4: /* aam */
6774 case 0xd5: /* aad */
cf648174 6775 if (ir.regmap[X86_RECORD_R8_REGNUM])
dda83cd7
SM
6776 {
6777 ir.addr -= 1;
6778 goto no_support;
6779 }
25ea693b
MM
6780 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REAX_REGNUM);
6781 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
6782 break;
6783
6784 /* misc */
a38bba38 6785 case 0x90: /* nop */
7ad10968
HZ
6786 if (prefixes & PREFIX_LOCK)
6787 {
6788 ir.addr -= 1;
6789 goto no_support;
6790 }
6791 break;
6792
a38bba38 6793 case 0x9b: /* fwait */
4ffa4fc7
PA
6794 if (record_read_memory (gdbarch, ir.addr, &opcode8, 1))
6795 return -1;
425b824a 6796 opcode = (uint32_t) opcode8;
0289bdd7
MS
6797 ir.addr++;
6798 goto reswitch;
7ad10968
HZ
6799 break;
6800
7ad10968 6801 /* XXX */
a38bba38 6802 case 0xcc: /* int3 */
a3c4230a 6803 printf_unfiltered (_("Process record does not support instruction "
7ad10968
HZ
6804 "int3.\n"));
6805 ir.addr -= 1;
6806 goto no_support;
6807 break;
6808
7ad10968 6809 /* XXX */
a38bba38 6810 case 0xcd: /* int */
7ad10968
HZ
6811 {
6812 int ret;
425b824a 6813 uint8_t interrupt;
4ffa4fc7
PA
6814 if (record_read_memory (gdbarch, ir.addr, &interrupt, 1))
6815 return -1;
7ad10968 6816 ir.addr++;
425b824a 6817 if (interrupt != 0x80
a3c4230a 6818 || tdep->i386_intx80_record == NULL)
7ad10968 6819 {
a3c4230a 6820 printf_unfiltered (_("Process record does not support "
7ad10968 6821 "instruction int 0x%02x.\n"),
425b824a 6822 interrupt);
7ad10968
HZ
6823 ir.addr -= 2;
6824 goto no_support;
6825 }
a3c4230a 6826 ret = tdep->i386_intx80_record (ir.regcache);
7ad10968
HZ
6827 if (ret)
6828 return ret;
6829 }
6830 break;
6831
7ad10968 6832 /* XXX */
a38bba38 6833 case 0xce: /* into */
a3c4230a 6834 printf_unfiltered (_("Process record does not support "
7ad10968
HZ
6835 "instruction into.\n"));
6836 ir.addr -= 1;
6837 goto no_support;
6838 break;
6839
a38bba38
MS
6840 case 0xfa: /* cli */
6841 case 0xfb: /* sti */
7ad10968
HZ
6842 break;
6843
a38bba38 6844 case 0x62: /* bound */
a3c4230a 6845 printf_unfiltered (_("Process record does not support "
7ad10968
HZ
6846 "instruction bound.\n"));
6847 ir.addr -= 1;
6848 goto no_support;
6849 break;
6850
a38bba38 6851 case 0x0fc8: /* bswap reg */
7ad10968
HZ
6852 case 0x0fc9:
6853 case 0x0fca:
6854 case 0x0fcb:
6855 case 0x0fcc:
6856 case 0x0fcd:
6857 case 0x0fce:
6858 case 0x0fcf:
25ea693b 6859 I386_RECORD_FULL_ARCH_LIST_ADD_REG ((opcode & 7) | ir.rex_b);
7ad10968
HZ
6860 break;
6861
a38bba38 6862 case 0xd6: /* salc */
cf648174 6863 if (ir.regmap[X86_RECORD_R8_REGNUM])
dda83cd7
SM
6864 {
6865 ir.addr -= 1;
6866 goto no_support;
6867 }
25ea693b
MM
6868 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REAX_REGNUM);
6869 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
6870 break;
6871
a38bba38
MS
6872 case 0xe0: /* loopnz */
6873 case 0xe1: /* loopz */
6874 case 0xe2: /* loop */
6875 case 0xe3: /* jecxz */
25ea693b
MM
6876 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RECX_REGNUM);
6877 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
6878 break;
6879
a38bba38 6880 case 0x0f30: /* wrmsr */
a3c4230a 6881 printf_unfiltered (_("Process record does not support "
7ad10968
HZ
6882 "instruction wrmsr.\n"));
6883 ir.addr -= 2;
6884 goto no_support;
6885 break;
6886
a38bba38 6887 case 0x0f32: /* rdmsr */
a3c4230a 6888 printf_unfiltered (_("Process record does not support "
7ad10968
HZ
6889 "instruction rdmsr.\n"));
6890 ir.addr -= 2;
6891 goto no_support;
6892 break;
6893
a38bba38 6894 case 0x0f31: /* rdtsc */
25ea693b
MM
6895 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REAX_REGNUM);
6896 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REDX_REGNUM);
7ad10968
HZ
6897 break;
6898
a38bba38 6899 case 0x0f34: /* sysenter */
7ad10968
HZ
6900 {
6901 int ret;
dda83cd7
SM
6902 if (ir.regmap[X86_RECORD_R8_REGNUM])
6903 {
6904 ir.addr -= 2;
6905 goto no_support;
6906 }
a3c4230a 6907 if (tdep->i386_sysenter_record == NULL)
7ad10968 6908 {
a3c4230a 6909 printf_unfiltered (_("Process record does not support "
7ad10968
HZ
6910 "instruction sysenter.\n"));
6911 ir.addr -= 2;
6912 goto no_support;
6913 }
a3c4230a 6914 ret = tdep->i386_sysenter_record (ir.regcache);
7ad10968
HZ
6915 if (ret)
6916 return ret;
6917 }
6918 break;
6919
a38bba38 6920 case 0x0f35: /* sysexit */
a3c4230a 6921 printf_unfiltered (_("Process record does not support "
7ad10968
HZ
6922 "instruction sysexit.\n"));
6923 ir.addr -= 2;
6924 goto no_support;
6925 break;
6926
a38bba38 6927 case 0x0f05: /* syscall */
cf648174
HZ
6928 {
6929 int ret;
a3c4230a 6930 if (tdep->i386_syscall_record == NULL)
cf648174 6931 {
a3c4230a 6932 printf_unfiltered (_("Process record does not support "
cf648174
HZ
6933 "instruction syscall.\n"));
6934 ir.addr -= 2;
6935 goto no_support;
6936 }
a3c4230a 6937 ret = tdep->i386_syscall_record (ir.regcache);
cf648174
HZ
6938 if (ret)
6939 return ret;
6940 }
6941 break;
6942
a38bba38 6943 case 0x0f07: /* sysret */
a3c4230a 6944 printf_unfiltered (_("Process record does not support "
dda83cd7 6945 "instruction sysret.\n"));
cf648174
HZ
6946 ir.addr -= 2;
6947 goto no_support;
6948 break;
6949
a38bba38 6950 case 0x0fa2: /* cpuid */
25ea693b
MM
6951 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REAX_REGNUM);
6952 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RECX_REGNUM);
6953 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REDX_REGNUM);
6954 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REBX_REGNUM);
7ad10968
HZ
6955 break;
6956
a38bba38 6957 case 0xf4: /* hlt */
a3c4230a 6958 printf_unfiltered (_("Process record does not support "
7ad10968
HZ
6959 "instruction hlt.\n"));
6960 ir.addr -= 1;
6961 goto no_support;
6962 break;
6963
6964 case 0x0f00:
6965 if (i386_record_modrm (&ir))
6966 return -1;
6967 switch (ir.reg)
6968 {
a38bba38
MS
6969 case 0: /* sldt */
6970 case 1: /* str */
7ad10968 6971 if (ir.mod == 3)
dda83cd7 6972 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.rm | ir.rex_b);
7ad10968
HZ
6973 else
6974 {
6975 ir.ot = OT_WORD;
6976 if (i386_record_lea_modrm (&ir))
6977 return -1;
6978 }
6979 break;
a38bba38
MS
6980 case 2: /* lldt */
6981 case 3: /* ltr */
7ad10968 6982 break;
a38bba38
MS
6983 case 4: /* verr */
6984 case 5: /* verw */
dda83cd7 6985 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
6986 break;
6987 default:
6988 ir.addr -= 3;
6989 opcode = opcode << 8 | ir.modrm;
6990 goto no_support;
6991 break;
6992 }
6993 break;
6994
6995 case 0x0f01:
6996 if (i386_record_modrm (&ir))
6997 return -1;
6998 switch (ir.reg)
6999 {
a38bba38 7000 case 0: /* sgdt */
7ad10968 7001 {
955db0c0 7002 uint64_t addr64;
7ad10968
HZ
7003
7004 if (ir.mod == 3)
7005 {
7006 ir.addr -= 3;
7007 opcode = opcode << 8 | ir.modrm;
7008 goto no_support;
7009 }
d7877f7e 7010 if (ir.override >= 0)
7ad10968 7011 {
dda83cd7
SM
7012 if (record_full_memory_query)
7013 {
7014 if (yquery (_("\
bb08c432
HZ
7015Process record ignores the memory change of instruction at address %s\n\
7016because it can't get the value of the segment register.\n\
7017Do you want to stop the program?"),
dda83cd7 7018 paddress (gdbarch, ir.orig_addr)))
651ce16a 7019 return -1;
dda83cd7 7020 }
7ad10968
HZ
7021 }
7022 else
7023 {
955db0c0 7024 if (i386_record_lea_modrm_addr (&ir, &addr64))
7ad10968 7025 return -1;
25ea693b 7026 if (record_full_arch_list_add_mem (addr64, 2))
7ad10968 7027 return -1;
955db0c0 7028 addr64 += 2;
dda83cd7
SM
7029 if (ir.regmap[X86_RECORD_R8_REGNUM])
7030 {
7031 if (record_full_arch_list_add_mem (addr64, 8))
cf648174 7032 return -1;
dda83cd7
SM
7033 }
7034 else
7035 {
7036 if (record_full_arch_list_add_mem (addr64, 4))
cf648174 7037 return -1;
dda83cd7 7038 }
7ad10968
HZ
7039 }
7040 }
7041 break;
7042 case 1:
7043 if (ir.mod == 3)
7044 {
7045 switch (ir.rm)
7046 {
a38bba38 7047 case 0: /* monitor */
7ad10968 7048 break;
a38bba38 7049 case 1: /* mwait */
25ea693b 7050 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
7051 break;
7052 default:
7053 ir.addr -= 3;
7054 opcode = opcode << 8 | ir.modrm;
7055 goto no_support;
7056 break;
7057 }
7058 }
7059 else
7060 {
7061 /* sidt */
d7877f7e 7062 if (ir.override >= 0)
7ad10968 7063 {
dda83cd7
SM
7064 if (record_full_memory_query)
7065 {
7066 if (yquery (_("\
bb08c432
HZ
7067Process record ignores the memory change of instruction at address %s\n\
7068because it can't get the value of the segment register.\n\
7069Do you want to stop the program?"),
dda83cd7
SM
7070 paddress (gdbarch, ir.orig_addr)))
7071 return -1;
7072 }
7ad10968
HZ
7073 }
7074 else
7075 {
955db0c0 7076 uint64_t addr64;
7ad10968 7077
955db0c0 7078 if (i386_record_lea_modrm_addr (&ir, &addr64))
7ad10968 7079 return -1;
25ea693b 7080 if (record_full_arch_list_add_mem (addr64, 2))
7ad10968 7081 return -1;
955db0c0 7082 addr64 += 2;
dda83cd7
SM
7083 if (ir.regmap[X86_RECORD_R8_REGNUM])
7084 {
7085 if (record_full_arch_list_add_mem (addr64, 8))
7086 return -1;
7087 }
7088 else
7089 {
7090 if (record_full_arch_list_add_mem (addr64, 4))
7091 return -1;
7092 }
7ad10968
HZ
7093 }
7094 }
7095 break;
a38bba38 7096 case 2: /* lgdt */
3800e645
MS
7097 if (ir.mod == 3)
7098 {
7099 /* xgetbv */
7100 if (ir.rm == 0)
7101 {
25ea693b
MM
7102 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REAX_REGNUM);
7103 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REDX_REGNUM);
3800e645
MS
7104 break;
7105 }
7106 /* xsetbv */
7107 else if (ir.rm == 1)
7108 break;
7109 }
da0e1563 7110 /* Fall through. */
a38bba38 7111 case 3: /* lidt */
7ad10968
HZ
7112 if (ir.mod == 3)
7113 {
7114 ir.addr -= 3;
7115 opcode = opcode << 8 | ir.modrm;
7116 goto no_support;
7117 }
7118 break;
a38bba38 7119 case 4: /* smsw */
7ad10968
HZ
7120 if (ir.mod == 3)
7121 {
25ea693b 7122 if (record_full_arch_list_add_reg (ir.regcache, ir.rm | ir.rex_b))
7ad10968
HZ
7123 return -1;
7124 }
7125 else
7126 {
7127 ir.ot = OT_WORD;
7128 if (i386_record_lea_modrm (&ir))
7129 return -1;
7130 }
25ea693b 7131 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968 7132 break;
a38bba38 7133 case 6: /* lmsw */
25ea693b 7134 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
cf648174 7135 break;
a38bba38 7136 case 7: /* invlpg */
cf648174
HZ
7137 if (ir.mod == 3)
7138 {
7139 if (ir.rm == 0 && ir.regmap[X86_RECORD_R8_REGNUM])
dda83cd7 7140 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_GS_REGNUM);
cf648174 7141 else
dda83cd7
SM
7142 {
7143 ir.addr -= 3;
7144 opcode = opcode << 8 | ir.modrm;
7145 goto no_support;
7146 }
cf648174
HZ
7147 }
7148 else
25ea693b 7149 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
cf648174
HZ
7150 break;
7151 default:
7152 ir.addr -= 3;
7153 opcode = opcode << 8 | ir.modrm;
7154 goto no_support;
7ad10968
HZ
7155 break;
7156 }
7157 break;
7158
a38bba38
MS
7159 case 0x0f08: /* invd */
7160 case 0x0f09: /* wbinvd */
7ad10968
HZ
7161 break;
7162
a38bba38 7163 case 0x63: /* arpl */
7ad10968
HZ
7164 if (i386_record_modrm (&ir))
7165 return -1;
cf648174 7166 if (ir.mod == 3 || ir.regmap[X86_RECORD_R8_REGNUM])
dda83cd7
SM
7167 {
7168 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.regmap[X86_RECORD_R8_REGNUM]
25ea693b 7169 ? (ir.reg | rex_r) : ir.rm);
dda83cd7 7170 }
7ad10968 7171 else
dda83cd7
SM
7172 {
7173 ir.ot = ir.dflag ? OT_LONG : OT_WORD;
7174 if (i386_record_lea_modrm (&ir))
7175 return -1;
7176 }
cf648174 7177 if (!ir.regmap[X86_RECORD_R8_REGNUM])
dda83cd7 7178 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
7179 break;
7180
a38bba38
MS
7181 case 0x0f02: /* lar */
7182 case 0x0f03: /* lsl */
7ad10968
HZ
7183 if (i386_record_modrm (&ir))
7184 return -1;
25ea693b
MM
7185 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.reg | rex_r);
7186 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
7187 break;
7188
7189 case 0x0f18:
cf648174
HZ
7190 if (i386_record_modrm (&ir))
7191 return -1;
7192 if (ir.mod == 3 && ir.reg == 3)
dda83cd7 7193 {
cf648174
HZ
7194 ir.addr -= 3;
7195 opcode = opcode << 8 | ir.modrm;
7196 goto no_support;
7197 }
7ad10968
HZ
7198 break;
7199
7ad10968
HZ
7200 case 0x0f19:
7201 case 0x0f1a:
7202 case 0x0f1b:
7203 case 0x0f1c:
7204 case 0x0f1d:
7205 case 0x0f1e:
7206 case 0x0f1f:
a38bba38 7207 /* nop (multi byte) */
7ad10968
HZ
7208 break;
7209
a38bba38
MS
7210 case 0x0f20: /* mov reg, crN */
7211 case 0x0f22: /* mov crN, reg */
7ad10968
HZ
7212 if (i386_record_modrm (&ir))
7213 return -1;
7214 if ((ir.modrm & 0xc0) != 0xc0)
7215 {
cf648174 7216 ir.addr -= 3;
7ad10968
HZ
7217 opcode = opcode << 8 | ir.modrm;
7218 goto no_support;
7219 }
7220 switch (ir.reg)
7221 {
7222 case 0:
7223 case 2:
7224 case 3:
7225 case 4:
7226 case 8:
7227 if (opcode & 2)
25ea693b 7228 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968 7229 else
dda83cd7 7230 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.rm | ir.rex_b);
7ad10968
HZ
7231 break;
7232 default:
cf648174 7233 ir.addr -= 3;
7ad10968
HZ
7234 opcode = opcode << 8 | ir.modrm;
7235 goto no_support;
7236 break;
7237 }
7238 break;
7239
a38bba38
MS
7240 case 0x0f21: /* mov reg, drN */
7241 case 0x0f23: /* mov drN, reg */
7ad10968
HZ
7242 if (i386_record_modrm (&ir))
7243 return -1;
7244 if ((ir.modrm & 0xc0) != 0xc0 || ir.reg == 4
7245 || ir.reg == 5 || ir.reg >= 8)
7246 {
cf648174 7247 ir.addr -= 3;
7ad10968
HZ
7248 opcode = opcode << 8 | ir.modrm;
7249 goto no_support;
7250 }
7251 if (opcode & 2)
dda83cd7 7252 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968 7253 else
25ea693b 7254 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.rm | ir.rex_b);
7ad10968
HZ
7255 break;
7256
a38bba38 7257 case 0x0f06: /* clts */
25ea693b 7258 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7ad10968
HZ
7259 break;
7260
a3c4230a
HZ
7261 /* MMX 3DNow! SSE SSE2 SSE3 SSSE3 SSE4 */
7262
7263 case 0x0f0d: /* 3DNow! prefetch */
7264 break;
7265
7266 case 0x0f0e: /* 3DNow! femms */
7267 case 0x0f77: /* emms */
7268 if (i386_fpc_regnum_p (gdbarch, I387_FTAG_REGNUM(tdep)))
dda83cd7 7269 goto no_support;
25ea693b 7270 record_full_arch_list_add_reg (ir.regcache, I387_FTAG_REGNUM(tdep));
a3c4230a
HZ
7271 break;
7272
7273 case 0x0f0f: /* 3DNow! data */
7274 if (i386_record_modrm (&ir))
7275 return -1;
4ffa4fc7
PA
7276 if (record_read_memory (gdbarch, ir.addr, &opcode8, 1))
7277 return -1;
a3c4230a
HZ
7278 ir.addr++;
7279 switch (opcode8)
dda83cd7
SM
7280 {
7281 case 0x0c: /* 3DNow! pi2fw */
7282 case 0x0d: /* 3DNow! pi2fd */
7283 case 0x1c: /* 3DNow! pf2iw */
7284 case 0x1d: /* 3DNow! pf2id */
7285 case 0x8a: /* 3DNow! pfnacc */
7286 case 0x8e: /* 3DNow! pfpnacc */
7287 case 0x90: /* 3DNow! pfcmpge */
7288 case 0x94: /* 3DNow! pfmin */
7289 case 0x96: /* 3DNow! pfrcp */
7290 case 0x97: /* 3DNow! pfrsqrt */
7291 case 0x9a: /* 3DNow! pfsub */
7292 case 0x9e: /* 3DNow! pfadd */
7293 case 0xa0: /* 3DNow! pfcmpgt */
7294 case 0xa4: /* 3DNow! pfmax */
7295 case 0xa6: /* 3DNow! pfrcpit1 */
7296 case 0xa7: /* 3DNow! pfrsqit1 */
7297 case 0xaa: /* 3DNow! pfsubr */
7298 case 0xae: /* 3DNow! pfacc */
7299 case 0xb0: /* 3DNow! pfcmpeq */
7300 case 0xb4: /* 3DNow! pfmul */
7301 case 0xb6: /* 3DNow! pfrcpit2 */
7302 case 0xb7: /* 3DNow! pmulhrw */
7303 case 0xbb: /* 3DNow! pswapd */
7304 case 0xbf: /* 3DNow! pavgusb */
7305 if (!i386_mmx_regnum_p (gdbarch, I387_MM0_REGNUM (tdep) + ir.reg))
7306 goto no_support_3dnow_data;
7307 record_full_arch_list_add_reg (ir.regcache, ir.reg);
7308 break;
7309
7310 default:
a3c4230a 7311no_support_3dnow_data:
dda83cd7
SM
7312 opcode = (opcode << 8) | opcode8;
7313 goto no_support;
7314 break;
7315 }
a3c4230a
HZ
7316 break;
7317
7318 case 0x0faa: /* rsm */
25ea693b
MM
7319 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7320 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REAX_REGNUM);
7321 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RECX_REGNUM);
7322 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REDX_REGNUM);
7323 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REBX_REGNUM);
7324 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RESP_REGNUM);
7325 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REBP_REGNUM);
7326 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_RESI_REGNUM);
7327 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REDI_REGNUM);
a3c4230a
HZ
7328 break;
7329
7330 case 0x0fae:
7331 if (i386_record_modrm (&ir))
7332 return -1;
7333 switch(ir.reg)
dda83cd7
SM
7334 {
7335 case 0: /* fxsave */
7336 {
7337 uint64_t tmpu64;
a3c4230a 7338
dda83cd7 7339 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
a3c4230a
HZ
7340 if (i386_record_lea_modrm_addr (&ir, &tmpu64))
7341 return -1;
dda83cd7
SM
7342 if (record_full_arch_list_add_mem (tmpu64, 512))
7343 return -1;
7344 }
7345 break;
a3c4230a 7346
dda83cd7
SM
7347 case 1: /* fxrstor */
7348 {
7349 int i;
a3c4230a 7350
dda83cd7 7351 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
a3c4230a 7352
dda83cd7
SM
7353 for (i = I387_MM0_REGNUM (tdep);
7354 i386_mmx_regnum_p (gdbarch, i); i++)
7355 record_full_arch_list_add_reg (ir.regcache, i);
a3c4230a 7356
dda83cd7
SM
7357 for (i = I387_XMM0_REGNUM (tdep);
7358 i386_xmm_regnum_p (gdbarch, i); i++)
7359 record_full_arch_list_add_reg (ir.regcache, i);
a3c4230a 7360
dda83cd7
SM
7361 if (i386_mxcsr_regnum_p (gdbarch, I387_MXCSR_REGNUM(tdep)))
7362 record_full_arch_list_add_reg (ir.regcache,
25ea693b 7363 I387_MXCSR_REGNUM(tdep));
a3c4230a 7364
dda83cd7
SM
7365 for (i = I387_ST0_REGNUM (tdep);
7366 i386_fp_regnum_p (gdbarch, i); i++)
7367 record_full_arch_list_add_reg (ir.regcache, i);
7368
7369 for (i = I387_FCTRL_REGNUM (tdep);
7370 i386_fpc_regnum_p (gdbarch, i); i++)
7371 record_full_arch_list_add_reg (ir.regcache, i);
7372 }
7373 break;
7374
7375 case 2: /* ldmxcsr */
7376 if (!i386_mxcsr_regnum_p (gdbarch, I387_MXCSR_REGNUM(tdep)))
7377 goto no_support;
7378 record_full_arch_list_add_reg (ir.regcache, I387_MXCSR_REGNUM(tdep));
7379 break;
7380
7381 case 3: /* stmxcsr */
7382 ir.ot = OT_LONG;
7383 if (i386_record_lea_modrm (&ir))
7384 return -1;
7385 break;
7386
7387 case 5: /* lfence */
7388 case 6: /* mfence */
7389 case 7: /* sfence clflush */
7390 break;
7391
7392 default:
7393 opcode = (opcode << 8) | ir.modrm;
7394 goto no_support;
7395 break;
7396 }
a3c4230a
HZ
7397 break;
7398
7399 case 0x0fc3: /* movnti */
7400 ir.ot = (ir.dflag == 2) ? OT_QUAD : OT_LONG;
7401 if (i386_record_modrm (&ir))
7402 return -1;
7403 if (ir.mod == 3)
dda83cd7 7404 goto no_support;
a3c4230a
HZ
7405 ir.reg |= rex_r;
7406 if (i386_record_lea_modrm (&ir))
dda83cd7 7407 return -1;
a3c4230a
HZ
7408 break;
7409
7410 /* Add prefix to opcode. */
7411 case 0x0f10:
7412 case 0x0f11:
7413 case 0x0f12:
7414 case 0x0f13:
7415 case 0x0f14:
7416 case 0x0f15:
7417 case 0x0f16:
7418 case 0x0f17:
7419 case 0x0f28:
7420 case 0x0f29:
7421 case 0x0f2a:
7422 case 0x0f2b:
7423 case 0x0f2c:
7424 case 0x0f2d:
7425 case 0x0f2e:
7426 case 0x0f2f:
7427 case 0x0f38:
7428 case 0x0f39:
7429 case 0x0f3a:
7430 case 0x0f50:
7431 case 0x0f51:
7432 case 0x0f52:
7433 case 0x0f53:
7434 case 0x0f54:
7435 case 0x0f55:
7436 case 0x0f56:
7437 case 0x0f57:
7438 case 0x0f58:
7439 case 0x0f59:
7440 case 0x0f5a:
7441 case 0x0f5b:
7442 case 0x0f5c:
7443 case 0x0f5d:
7444 case 0x0f5e:
7445 case 0x0f5f:
7446 case 0x0f60:
7447 case 0x0f61:
7448 case 0x0f62:
7449 case 0x0f63:
7450 case 0x0f64:
7451 case 0x0f65:
7452 case 0x0f66:
7453 case 0x0f67:
7454 case 0x0f68:
7455 case 0x0f69:
7456 case 0x0f6a:
7457 case 0x0f6b:
7458 case 0x0f6c:
7459 case 0x0f6d:
7460 case 0x0f6e:
7461 case 0x0f6f:
7462 case 0x0f70:
7463 case 0x0f71:
7464 case 0x0f72:
7465 case 0x0f73:
7466 case 0x0f74:
7467 case 0x0f75:
7468 case 0x0f76:
7469 case 0x0f7c:
7470 case 0x0f7d:
7471 case 0x0f7e:
7472 case 0x0f7f:
7473 case 0x0fb8:
7474 case 0x0fc2:
7475 case 0x0fc4:
7476 case 0x0fc5:
7477 case 0x0fc6:
7478 case 0x0fd0:
7479 case 0x0fd1:
7480 case 0x0fd2:
7481 case 0x0fd3:
7482 case 0x0fd4:
7483 case 0x0fd5:
7484 case 0x0fd6:
7485 case 0x0fd7:
7486 case 0x0fd8:
7487 case 0x0fd9:
7488 case 0x0fda:
7489 case 0x0fdb:
7490 case 0x0fdc:
7491 case 0x0fdd:
7492 case 0x0fde:
7493 case 0x0fdf:
7494 case 0x0fe0:
7495 case 0x0fe1:
7496 case 0x0fe2:
7497 case 0x0fe3:
7498 case 0x0fe4:
7499 case 0x0fe5:
7500 case 0x0fe6:
7501 case 0x0fe7:
7502 case 0x0fe8:
7503 case 0x0fe9:
7504 case 0x0fea:
7505 case 0x0feb:
7506 case 0x0fec:
7507 case 0x0fed:
7508 case 0x0fee:
7509 case 0x0fef:
7510 case 0x0ff0:
7511 case 0x0ff1:
7512 case 0x0ff2:
7513 case 0x0ff3:
7514 case 0x0ff4:
7515 case 0x0ff5:
7516 case 0x0ff6:
7517 case 0x0ff7:
7518 case 0x0ff8:
7519 case 0x0ff9:
7520 case 0x0ffa:
7521 case 0x0ffb:
7522 case 0x0ffc:
7523 case 0x0ffd:
7524 case 0x0ffe:
f9fda3f5
L
7525 /* Mask out PREFIX_ADDR. */
7526 switch ((prefixes & ~PREFIX_ADDR))
dda83cd7
SM
7527 {
7528 case PREFIX_REPNZ:
7529 opcode |= 0xf20000;
7530 break;
7531 case PREFIX_DATA:
7532 opcode |= 0x660000;
7533 break;
7534 case PREFIX_REPZ:
7535 opcode |= 0xf30000;
7536 break;
7537 }
a3c4230a
HZ
7538reswitch_prefix_add:
7539 switch (opcode)
dda83cd7
SM
7540 {
7541 case 0x0f38:
7542 case 0x660f38:
7543 case 0xf20f38:
7544 case 0x0f3a:
7545 case 0x660f3a:
7546 if (record_read_memory (gdbarch, ir.addr, &opcode8, 1))
4ffa4fc7 7547 return -1;
dda83cd7
SM
7548 ir.addr++;
7549 opcode = (uint32_t) opcode8 | opcode << 8;
7550 goto reswitch_prefix_add;
7551 break;
7552
7553 case 0x0f10: /* movups */
7554 case 0x660f10: /* movupd */
7555 case 0xf30f10: /* movss */
7556 case 0xf20f10: /* movsd */
7557 case 0x0f12: /* movlps */
7558 case 0x660f12: /* movlpd */
7559 case 0xf30f12: /* movsldup */
7560 case 0xf20f12: /* movddup */
7561 case 0x0f14: /* unpcklps */
7562 case 0x660f14: /* unpcklpd */
7563 case 0x0f15: /* unpckhps */
7564 case 0x660f15: /* unpckhpd */
7565 case 0x0f16: /* movhps */
7566 case 0x660f16: /* movhpd */
7567 case 0xf30f16: /* movshdup */
7568 case 0x0f28: /* movaps */
7569 case 0x660f28: /* movapd */
7570 case 0x0f2a: /* cvtpi2ps */
7571 case 0x660f2a: /* cvtpi2pd */
7572 case 0xf30f2a: /* cvtsi2ss */
7573 case 0xf20f2a: /* cvtsi2sd */
7574 case 0x0f2c: /* cvttps2pi */
7575 case 0x660f2c: /* cvttpd2pi */
7576 case 0x0f2d: /* cvtps2pi */
7577 case 0x660f2d: /* cvtpd2pi */
7578 case 0x660f3800: /* pshufb */
7579 case 0x660f3801: /* phaddw */
7580 case 0x660f3802: /* phaddd */
7581 case 0x660f3803: /* phaddsw */
7582 case 0x660f3804: /* pmaddubsw */
7583 case 0x660f3805: /* phsubw */
7584 case 0x660f3806: /* phsubd */
7585 case 0x660f3807: /* phsubsw */
7586 case 0x660f3808: /* psignb */
7587 case 0x660f3809: /* psignw */
7588 case 0x660f380a: /* psignd */
7589 case 0x660f380b: /* pmulhrsw */
7590 case 0x660f3810: /* pblendvb */
7591 case 0x660f3814: /* blendvps */
7592 case 0x660f3815: /* blendvpd */
7593 case 0x660f381c: /* pabsb */
7594 case 0x660f381d: /* pabsw */
7595 case 0x660f381e: /* pabsd */
7596 case 0x660f3820: /* pmovsxbw */
7597 case 0x660f3821: /* pmovsxbd */
7598 case 0x660f3822: /* pmovsxbq */
7599 case 0x660f3823: /* pmovsxwd */
7600 case 0x660f3824: /* pmovsxwq */
7601 case 0x660f3825: /* pmovsxdq */
7602 case 0x660f3828: /* pmuldq */
7603 case 0x660f3829: /* pcmpeqq */
7604 case 0x660f382a: /* movntdqa */
7605 case 0x660f3a08: /* roundps */
7606 case 0x660f3a09: /* roundpd */
7607 case 0x660f3a0a: /* roundss */
7608 case 0x660f3a0b: /* roundsd */
7609 case 0x660f3a0c: /* blendps */
7610 case 0x660f3a0d: /* blendpd */
7611 case 0x660f3a0e: /* pblendw */
7612 case 0x660f3a0f: /* palignr */
7613 case 0x660f3a20: /* pinsrb */
7614 case 0x660f3a21: /* insertps */
7615 case 0x660f3a22: /* pinsrd pinsrq */
7616 case 0x660f3a40: /* dpps */
7617 case 0x660f3a41: /* dppd */
7618 case 0x660f3a42: /* mpsadbw */
7619 case 0x660f3a60: /* pcmpestrm */
7620 case 0x660f3a61: /* pcmpestri */
7621 case 0x660f3a62: /* pcmpistrm */
7622 case 0x660f3a63: /* pcmpistri */
7623 case 0x0f51: /* sqrtps */
7624 case 0x660f51: /* sqrtpd */
7625 case 0xf20f51: /* sqrtsd */
7626 case 0xf30f51: /* sqrtss */
7627 case 0x0f52: /* rsqrtps */
7628 case 0xf30f52: /* rsqrtss */
7629 case 0x0f53: /* rcpps */
7630 case 0xf30f53: /* rcpss */
7631 case 0x0f54: /* andps */
7632 case 0x660f54: /* andpd */
7633 case 0x0f55: /* andnps */
7634 case 0x660f55: /* andnpd */
7635 case 0x0f56: /* orps */
7636 case 0x660f56: /* orpd */
7637 case 0x0f57: /* xorps */
7638 case 0x660f57: /* xorpd */
7639 case 0x0f58: /* addps */
7640 case 0x660f58: /* addpd */
7641 case 0xf20f58: /* addsd */
7642 case 0xf30f58: /* addss */
7643 case 0x0f59: /* mulps */
7644 case 0x660f59: /* mulpd */
7645 case 0xf20f59: /* mulsd */
7646 case 0xf30f59: /* mulss */
7647 case 0x0f5a: /* cvtps2pd */
7648 case 0x660f5a: /* cvtpd2ps */
7649 case 0xf20f5a: /* cvtsd2ss */
7650 case 0xf30f5a: /* cvtss2sd */
7651 case 0x0f5b: /* cvtdq2ps */
7652 case 0x660f5b: /* cvtps2dq */
7653 case 0xf30f5b: /* cvttps2dq */
7654 case 0x0f5c: /* subps */
7655 case 0x660f5c: /* subpd */
7656 case 0xf20f5c: /* subsd */
7657 case 0xf30f5c: /* subss */
7658 case 0x0f5d: /* minps */
7659 case 0x660f5d: /* minpd */
7660 case 0xf20f5d: /* minsd */
7661 case 0xf30f5d: /* minss */
7662 case 0x0f5e: /* divps */
7663 case 0x660f5e: /* divpd */
7664 case 0xf20f5e: /* divsd */
7665 case 0xf30f5e: /* divss */
7666 case 0x0f5f: /* maxps */
7667 case 0x660f5f: /* maxpd */
7668 case 0xf20f5f: /* maxsd */
7669 case 0xf30f5f: /* maxss */
7670 case 0x660f60: /* punpcklbw */
7671 case 0x660f61: /* punpcklwd */
7672 case 0x660f62: /* punpckldq */
7673 case 0x660f63: /* packsswb */
7674 case 0x660f64: /* pcmpgtb */
7675 case 0x660f65: /* pcmpgtw */
7676 case 0x660f66: /* pcmpgtd */
7677 case 0x660f67: /* packuswb */
7678 case 0x660f68: /* punpckhbw */
7679 case 0x660f69: /* punpckhwd */
7680 case 0x660f6a: /* punpckhdq */
7681 case 0x660f6b: /* packssdw */
7682 case 0x660f6c: /* punpcklqdq */
7683 case 0x660f6d: /* punpckhqdq */
7684 case 0x660f6e: /* movd */
7685 case 0x660f6f: /* movdqa */
7686 case 0xf30f6f: /* movdqu */
7687 case 0x660f70: /* pshufd */
7688 case 0xf20f70: /* pshuflw */
7689 case 0xf30f70: /* pshufhw */
7690 case 0x660f74: /* pcmpeqb */
7691 case 0x660f75: /* pcmpeqw */
7692 case 0x660f76: /* pcmpeqd */
7693 case 0x660f7c: /* haddpd */
7694 case 0xf20f7c: /* haddps */
7695 case 0x660f7d: /* hsubpd */
7696 case 0xf20f7d: /* hsubps */
7697 case 0xf30f7e: /* movq */
7698 case 0x0fc2: /* cmpps */
7699 case 0x660fc2: /* cmppd */
7700 case 0xf20fc2: /* cmpsd */
7701 case 0xf30fc2: /* cmpss */
7702 case 0x660fc4: /* pinsrw */
7703 case 0x0fc6: /* shufps */
7704 case 0x660fc6: /* shufpd */
7705 case 0x660fd0: /* addsubpd */
7706 case 0xf20fd0: /* addsubps */
7707 case 0x660fd1: /* psrlw */
7708 case 0x660fd2: /* psrld */
7709 case 0x660fd3: /* psrlq */
7710 case 0x660fd4: /* paddq */
7711 case 0x660fd5: /* pmullw */
7712 case 0xf30fd6: /* movq2dq */
7713 case 0x660fd8: /* psubusb */
7714 case 0x660fd9: /* psubusw */
7715 case 0x660fda: /* pminub */
7716 case 0x660fdb: /* pand */
7717 case 0x660fdc: /* paddusb */
7718 case 0x660fdd: /* paddusw */
7719 case 0x660fde: /* pmaxub */
7720 case 0x660fdf: /* pandn */
7721 case 0x660fe0: /* pavgb */
7722 case 0x660fe1: /* psraw */
7723 case 0x660fe2: /* psrad */
7724 case 0x660fe3: /* pavgw */
7725 case 0x660fe4: /* pmulhuw */
7726 case 0x660fe5: /* pmulhw */
7727 case 0x660fe6: /* cvttpd2dq */
7728 case 0xf20fe6: /* cvtpd2dq */
7729 case 0xf30fe6: /* cvtdq2pd */
7730 case 0x660fe8: /* psubsb */
7731 case 0x660fe9: /* psubsw */
7732 case 0x660fea: /* pminsw */
7733 case 0x660feb: /* por */
7734 case 0x660fec: /* paddsb */
7735 case 0x660fed: /* paddsw */
7736 case 0x660fee: /* pmaxsw */
7737 case 0x660fef: /* pxor */
7738 case 0xf20ff0: /* lddqu */
7739 case 0x660ff1: /* psllw */
7740 case 0x660ff2: /* pslld */
7741 case 0x660ff3: /* psllq */
7742 case 0x660ff4: /* pmuludq */
7743 case 0x660ff5: /* pmaddwd */
7744 case 0x660ff6: /* psadbw */
7745 case 0x660ff8: /* psubb */
7746 case 0x660ff9: /* psubw */
7747 case 0x660ffa: /* psubd */
7748 case 0x660ffb: /* psubq */
7749 case 0x660ffc: /* paddb */
7750 case 0x660ffd: /* paddw */
7751 case 0x660ffe: /* paddd */
7752 if (i386_record_modrm (&ir))
a3c4230a 7753 return -1;
dda83cd7
SM
7754 ir.reg |= rex_r;
7755 if (!i386_xmm_regnum_p (gdbarch, I387_XMM0_REGNUM (tdep) + ir.reg))
7756 goto no_support;
7757 record_full_arch_list_add_reg (ir.regcache,
25ea693b 7758 I387_XMM0_REGNUM (tdep) + ir.reg);
dda83cd7
SM
7759 if ((opcode & 0xfffffffc) == 0x660f3a60)
7760 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
7761 break;
7762
7763 case 0x0f11: /* movups */
7764 case 0x660f11: /* movupd */
7765 case 0xf30f11: /* movss */
7766 case 0xf20f11: /* movsd */
7767 case 0x0f13: /* movlps */
7768 case 0x660f13: /* movlpd */
7769 case 0x0f17: /* movhps */
7770 case 0x660f17: /* movhpd */
7771 case 0x0f29: /* movaps */
7772 case 0x660f29: /* movapd */
7773 case 0x660f3a14: /* pextrb */
7774 case 0x660f3a15: /* pextrw */
7775 case 0x660f3a16: /* pextrd pextrq */
7776 case 0x660f3a17: /* extractps */
7777 case 0x660f7f: /* movdqa */
7778 case 0xf30f7f: /* movdqu */
7779 if (i386_record_modrm (&ir))
a3c4230a 7780 return -1;
dda83cd7
SM
7781 if (ir.mod == 3)
7782 {
7783 if (opcode == 0x0f13 || opcode == 0x660f13
7784 || opcode == 0x0f17 || opcode == 0x660f17)
7785 goto no_support;
7786 ir.rm |= ir.rex_b;
7787 if (!i386_xmm_regnum_p (gdbarch,
1777feb0 7788 I387_XMM0_REGNUM (tdep) + ir.rm))
dda83cd7
SM
7789 goto no_support;
7790 record_full_arch_list_add_reg (ir.regcache,
25ea693b 7791 I387_XMM0_REGNUM (tdep) + ir.rm);
dda83cd7
SM
7792 }
7793 else
7794 {
7795 switch (opcode)
7796 {
7797 case 0x660f3a14:
7798 ir.ot = OT_BYTE;
7799 break;
7800 case 0x660f3a15:
7801 ir.ot = OT_WORD;
7802 break;
7803 case 0x660f3a16:
7804 ir.ot = OT_LONG;
7805 break;
7806 case 0x660f3a17:
7807 ir.ot = OT_QUAD;
7808 break;
7809 default:
7810 ir.ot = OT_DQUAD;
7811 break;
7812 }
7813 if (i386_record_lea_modrm (&ir))
7814 return -1;
7815 }
7816 break;
7817
7818 case 0x0f2b: /* movntps */
7819 case 0x660f2b: /* movntpd */
7820 case 0x0fe7: /* movntq */
7821 case 0x660fe7: /* movntdq */
7822 if (ir.mod == 3)
7823 goto no_support;
7824 if (opcode == 0x0fe7)
7825 ir.ot = OT_QUAD;
7826 else
7827 ir.ot = OT_DQUAD;
7828 if (i386_record_lea_modrm (&ir))
a3c4230a 7829 return -1;
dda83cd7
SM
7830 break;
7831
7832 case 0xf30f2c: /* cvttss2si */
7833 case 0xf20f2c: /* cvttsd2si */
7834 case 0xf30f2d: /* cvtss2si */
7835 case 0xf20f2d: /* cvtsd2si */
7836 case 0xf20f38f0: /* crc32 */
7837 case 0xf20f38f1: /* crc32 */
7838 case 0x0f50: /* movmskps */
7839 case 0x660f50: /* movmskpd */
7840 case 0x0fc5: /* pextrw */
7841 case 0x660fc5: /* pextrw */
7842 case 0x0fd7: /* pmovmskb */
7843 case 0x660fd7: /* pmovmskb */
7844 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.reg | rex_r);
7845 break;
7846
7847 case 0x0f3800: /* pshufb */
7848 case 0x0f3801: /* phaddw */
7849 case 0x0f3802: /* phaddd */
7850 case 0x0f3803: /* phaddsw */
7851 case 0x0f3804: /* pmaddubsw */
7852 case 0x0f3805: /* phsubw */
7853 case 0x0f3806: /* phsubd */
7854 case 0x0f3807: /* phsubsw */
7855 case 0x0f3808: /* psignb */
7856 case 0x0f3809: /* psignw */
7857 case 0x0f380a: /* psignd */
7858 case 0x0f380b: /* pmulhrsw */
7859 case 0x0f381c: /* pabsb */
7860 case 0x0f381d: /* pabsw */
7861 case 0x0f381e: /* pabsd */
7862 case 0x0f382b: /* packusdw */
7863 case 0x0f3830: /* pmovzxbw */
7864 case 0x0f3831: /* pmovzxbd */
7865 case 0x0f3832: /* pmovzxbq */
7866 case 0x0f3833: /* pmovzxwd */
7867 case 0x0f3834: /* pmovzxwq */
7868 case 0x0f3835: /* pmovzxdq */
7869 case 0x0f3837: /* pcmpgtq */
7870 case 0x0f3838: /* pminsb */
7871 case 0x0f3839: /* pminsd */
7872 case 0x0f383a: /* pminuw */
7873 case 0x0f383b: /* pminud */
7874 case 0x0f383c: /* pmaxsb */
7875 case 0x0f383d: /* pmaxsd */
7876 case 0x0f383e: /* pmaxuw */
7877 case 0x0f383f: /* pmaxud */
7878 case 0x0f3840: /* pmulld */
7879 case 0x0f3841: /* phminposuw */
7880 case 0x0f3a0f: /* palignr */
7881 case 0x0f60: /* punpcklbw */
7882 case 0x0f61: /* punpcklwd */
7883 case 0x0f62: /* punpckldq */
7884 case 0x0f63: /* packsswb */
7885 case 0x0f64: /* pcmpgtb */
7886 case 0x0f65: /* pcmpgtw */
7887 case 0x0f66: /* pcmpgtd */
7888 case 0x0f67: /* packuswb */
7889 case 0x0f68: /* punpckhbw */
7890 case 0x0f69: /* punpckhwd */
7891 case 0x0f6a: /* punpckhdq */
7892 case 0x0f6b: /* packssdw */
7893 case 0x0f6e: /* movd */
7894 case 0x0f6f: /* movq */
7895 case 0x0f70: /* pshufw */
7896 case 0x0f74: /* pcmpeqb */
7897 case 0x0f75: /* pcmpeqw */
7898 case 0x0f76: /* pcmpeqd */
7899 case 0x0fc4: /* pinsrw */
7900 case 0x0fd1: /* psrlw */
7901 case 0x0fd2: /* psrld */
7902 case 0x0fd3: /* psrlq */
7903 case 0x0fd4: /* paddq */
7904 case 0x0fd5: /* pmullw */
7905 case 0xf20fd6: /* movdq2q */
7906 case 0x0fd8: /* psubusb */
7907 case 0x0fd9: /* psubusw */
7908 case 0x0fda: /* pminub */
7909 case 0x0fdb: /* pand */
7910 case 0x0fdc: /* paddusb */
7911 case 0x0fdd: /* paddusw */
7912 case 0x0fde: /* pmaxub */
7913 case 0x0fdf: /* pandn */
7914 case 0x0fe0: /* pavgb */
7915 case 0x0fe1: /* psraw */
7916 case 0x0fe2: /* psrad */
7917 case 0x0fe3: /* pavgw */
7918 case 0x0fe4: /* pmulhuw */
7919 case 0x0fe5: /* pmulhw */
7920 case 0x0fe8: /* psubsb */
7921 case 0x0fe9: /* psubsw */
7922 case 0x0fea: /* pminsw */
7923 case 0x0feb: /* por */
7924 case 0x0fec: /* paddsb */
7925 case 0x0fed: /* paddsw */
7926 case 0x0fee: /* pmaxsw */
7927 case 0x0fef: /* pxor */
7928 case 0x0ff1: /* psllw */
7929 case 0x0ff2: /* pslld */
7930 case 0x0ff3: /* psllq */
7931 case 0x0ff4: /* pmuludq */
7932 case 0x0ff5: /* pmaddwd */
7933 case 0x0ff6: /* psadbw */
7934 case 0x0ff8: /* psubb */
7935 case 0x0ff9: /* psubw */
7936 case 0x0ffa: /* psubd */
7937 case 0x0ffb: /* psubq */
7938 case 0x0ffc: /* paddb */
7939 case 0x0ffd: /* paddw */
7940 case 0x0ffe: /* paddd */
7941 if (i386_record_modrm (&ir))
7942 return -1;
7943 if (!i386_mmx_regnum_p (gdbarch, I387_MM0_REGNUM (tdep) + ir.reg))
7944 goto no_support;
7945 record_full_arch_list_add_reg (ir.regcache,
25ea693b 7946 I387_MM0_REGNUM (tdep) + ir.reg);
dda83cd7 7947 break;
a3c4230a 7948
dda83cd7
SM
7949 case 0x0f71: /* psllw */
7950 case 0x0f72: /* pslld */
7951 case 0x0f73: /* psllq */
7952 if (i386_record_modrm (&ir))
a3c4230a 7953 return -1;
dda83cd7
SM
7954 if (!i386_mmx_regnum_p (gdbarch, I387_MM0_REGNUM (tdep) + ir.rm))
7955 goto no_support;
7956 record_full_arch_list_add_reg (ir.regcache,
25ea693b 7957 I387_MM0_REGNUM (tdep) + ir.rm);
dda83cd7 7958 break;
a3c4230a 7959
dda83cd7
SM
7960 case 0x660f71: /* psllw */
7961 case 0x660f72: /* pslld */
7962 case 0x660f73: /* psllq */
7963 if (i386_record_modrm (&ir))
a3c4230a 7964 return -1;
dda83cd7
SM
7965 ir.rm |= ir.rex_b;
7966 if (!i386_xmm_regnum_p (gdbarch, I387_XMM0_REGNUM (tdep) + ir.rm))
7967 goto no_support;
7968 record_full_arch_list_add_reg (ir.regcache,
25ea693b 7969 I387_XMM0_REGNUM (tdep) + ir.rm);
dda83cd7 7970 break;
a3c4230a 7971
dda83cd7
SM
7972 case 0x0f7e: /* movd */
7973 case 0x660f7e: /* movd */
7974 if (i386_record_modrm (&ir))
a3c4230a 7975 return -1;
dda83cd7
SM
7976 if (ir.mod == 3)
7977 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.rm | ir.rex_b);
7978 else
7979 {
7980 if (ir.dflag == 2)
7981 ir.ot = OT_QUAD;
7982 else
7983 ir.ot = OT_LONG;
7984 if (i386_record_lea_modrm (&ir))
7985 return -1;
7986 }
7987 break;
7988
7989 case 0x0f7f: /* movq */
7990 if (i386_record_modrm (&ir))
a3c4230a 7991 return -1;
dda83cd7
SM
7992 if (ir.mod == 3)
7993 {
7994 if (!i386_mmx_regnum_p (gdbarch, I387_MM0_REGNUM (tdep) + ir.rm))
7995 goto no_support;
7996 record_full_arch_list_add_reg (ir.regcache,
25ea693b 7997 I387_MM0_REGNUM (tdep) + ir.rm);
dda83cd7
SM
7998 }
7999 else
8000 {
8001 ir.ot = OT_QUAD;
8002 if (i386_record_lea_modrm (&ir))
8003 return -1;
8004 }
8005 break;
8006
8007 case 0xf30fb8: /* popcnt */
8008 if (i386_record_modrm (&ir))
a3c4230a 8009 return -1;
dda83cd7
SM
8010 I386_RECORD_FULL_ARCH_LIST_ADD_REG (ir.reg);
8011 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
8012 break;
a3c4230a 8013
dda83cd7
SM
8014 case 0x660fd6: /* movq */
8015 if (i386_record_modrm (&ir))
a3c4230a 8016 return -1;
dda83cd7
SM
8017 if (ir.mod == 3)
8018 {
8019 ir.rm |= ir.rex_b;
8020 if (!i386_xmm_regnum_p (gdbarch,
1777feb0 8021 I387_XMM0_REGNUM (tdep) + ir.rm))
dda83cd7
SM
8022 goto no_support;
8023 record_full_arch_list_add_reg (ir.regcache,
25ea693b 8024 I387_XMM0_REGNUM (tdep) + ir.rm);
dda83cd7
SM
8025 }
8026 else
8027 {
8028 ir.ot = OT_QUAD;
8029 if (i386_record_lea_modrm (&ir))
8030 return -1;
8031 }
8032 break;
8033
8034 case 0x660f3817: /* ptest */
8035 case 0x0f2e: /* ucomiss */
8036 case 0x660f2e: /* ucomisd */
8037 case 0x0f2f: /* comiss */
8038 case 0x660f2f: /* comisd */
8039 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_EFLAGS_REGNUM);
8040 break;
8041
8042 case 0x0ff7: /* maskmovq */
8043 regcache_raw_read_unsigned (ir.regcache,
8044 ir.regmap[X86_RECORD_REDI_REGNUM],
8045 &addr);
8046 if (record_full_arch_list_add_mem (addr, 64))
8047 return -1;
8048 break;
8049
8050 case 0x660ff7: /* maskmovdqu */
8051 regcache_raw_read_unsigned (ir.regcache,
8052 ir.regmap[X86_RECORD_REDI_REGNUM],
8053 &addr);
8054 if (record_full_arch_list_add_mem (addr, 128))
8055 return -1;
8056 break;
8057
8058 default:
8059 goto no_support;
8060 break;
8061 }
a3c4230a 8062 break;
7ad10968
HZ
8063
8064 default:
7ad10968
HZ
8065 goto no_support;
8066 break;
8067 }
8068
cf648174 8069 /* In the future, maybe still need to deal with need_dasm. */
25ea693b
MM
8070 I386_RECORD_FULL_ARCH_LIST_ADD_REG (X86_RECORD_REIP_REGNUM);
8071 if (record_full_arch_list_add_end ())
7ad10968
HZ
8072 return -1;
8073
8074 return 0;
8075
01fe1b41 8076 no_support:
a3c4230a 8077 printf_unfiltered (_("Process record does not support instruction 0x%02x "
dda83cd7
SM
8078 "at address %s.\n"),
8079 (unsigned int) (opcode),
8080 paddress (gdbarch, ir.orig_addr));
7ad10968
HZ
8081 return -1;
8082}
8083
cf648174
HZ
8084static const int i386_record_regmap[] =
8085{
8086 I386_EAX_REGNUM, I386_ECX_REGNUM, I386_EDX_REGNUM, I386_EBX_REGNUM,
8087 I386_ESP_REGNUM, I386_EBP_REGNUM, I386_ESI_REGNUM, I386_EDI_REGNUM,
8088 0, 0, 0, 0, 0, 0, 0, 0,
8089 I386_EIP_REGNUM, I386_EFLAGS_REGNUM, I386_CS_REGNUM, I386_SS_REGNUM,
8090 I386_DS_REGNUM, I386_ES_REGNUM, I386_FS_REGNUM, I386_GS_REGNUM
8091};
8092
7a697b8d 8093/* Check that the given address appears suitable for a fast
405f8e94 8094 tracepoint, which on x86-64 means that we need an instruction of at
7a697b8d
SS
8095 least 5 bytes, so that we can overwrite it with a 4-byte-offset
8096 jump and not have to worry about program jumps to an address in the
405f8e94
SS
8097 middle of the tracepoint jump. On x86, it may be possible to use
8098 4-byte jumps with a 2-byte offset to a trampoline located in the
8099 bottom 64 KiB of memory. Returns 1 if OK, and writes a size
7a697b8d
SS
8100 of instruction to replace, and 0 if not, plus an explanatory
8101 string. */
8102
8103static int
6b940e6a 8104i386_fast_tracepoint_valid_at (struct gdbarch *gdbarch, CORE_ADDR addr,
281d762b 8105 std::string *msg)
7a697b8d
SS
8106{
8107 int len, jumplen;
7a697b8d 8108
405f8e94
SS
8109 /* Ask the target for the minimum instruction length supported. */
8110 jumplen = target_get_min_fast_tracepoint_insn_len ();
8111
8112 if (jumplen < 0)
8113 {
8114 /* If the target does not support the get_min_fast_tracepoint_insn_len
8115 operation, assume that fast tracepoints will always be implemented
8116 using 4-byte relative jumps on both x86 and x86-64. */
8117 jumplen = 5;
8118 }
8119 else if (jumplen == 0)
8120 {
8121 /* If the target does support get_min_fast_tracepoint_insn_len but
8122 returns zero, then the IPA has not loaded yet. In this case,
8123 we optimistically assume that truncated 2-byte relative jumps
8124 will be available on x86, and compensate later if this assumption
8125 turns out to be incorrect. On x86-64 architectures, 4-byte relative
8126 jumps will always be used. */
8127 jumplen = (register_size (gdbarch, 0) == 8) ? 5 : 4;
8128 }
7a697b8d 8129
7a697b8d 8130 /* Check for fit. */
be85ce7d 8131 len = gdb_insn_length (gdbarch, addr);
405f8e94 8132
7a697b8d
SS
8133 if (len < jumplen)
8134 {
8135 /* Return a bit of target-specific detail to add to the caller's
8136 generic failure message. */
8137 if (msg)
281d762b
TT
8138 *msg = string_printf (_("; instruction is only %d bytes long, "
8139 "need at least %d bytes for the jump"),
8140 len, jumplen);
7a697b8d
SS
8141 return 0;
8142 }
405f8e94
SS
8143 else
8144 {
8145 if (msg)
281d762b 8146 msg->clear ();
405f8e94
SS
8147 return 1;
8148 }
7a697b8d
SS
8149}
8150
00d5215e
UW
8151/* Return a floating-point format for a floating-point variable of
8152 length LEN in bits. If non-NULL, NAME is the name of its type.
8153 If no suitable type is found, return NULL. */
8154
cb8c24b6 8155static const struct floatformat **
00d5215e
UW
8156i386_floatformat_for_type (struct gdbarch *gdbarch,
8157 const char *name, int len)
8158{
8159 if (len == 128 && name)
8160 if (strcmp (name, "__float128") == 0
8161 || strcmp (name, "_Float128") == 0
34d11c68
AB
8162 || strcmp (name, "complex _Float128") == 0
8163 || strcmp (name, "complex(kind=16)") == 0
8d624a9d
FW
8164 || strcmp (name, "complex*32") == 0
8165 || strcmp (name, "COMPLEX*32") == 0
e56798df
AKS
8166 || strcmp (name, "quad complex") == 0
8167 || strcmp (name, "real(kind=16)") == 0
8d624a9d
FW
8168 || strcmp (name, "real*16") == 0
8169 || strcmp (name, "REAL*16") == 0)
00d5215e
UW
8170 return floatformats_ia64_quad;
8171
8172 return default_floatformat_for_type (gdbarch, name, len);
8173}
8174
90884b2b
L
8175static int
8176i386_validate_tdesc_p (struct gdbarch_tdep *tdep,
8177 struct tdesc_arch_data *tdesc_data)
8178{
8179 const struct target_desc *tdesc = tdep->tdesc;
c131fcee 8180 const struct tdesc_feature *feature_core;
01f9f808
MS
8181
8182 const struct tdesc_feature *feature_sse, *feature_avx, *feature_mpx,
1163a4b7 8183 *feature_avx512, *feature_pkeys, *feature_segments;
90884b2b
L
8184 int i, num_regs, valid_p;
8185
8186 if (! tdesc_has_registers (tdesc))
8187 return 0;
8188
8189 /* Get core registers. */
8190 feature_core = tdesc_find_feature (tdesc, "org.gnu.gdb.i386.core");
3a13a53b
L
8191 if (feature_core == NULL)
8192 return 0;
90884b2b
L
8193
8194 /* Get SSE registers. */
c131fcee 8195 feature_sse = tdesc_find_feature (tdesc, "org.gnu.gdb.i386.sse");
90884b2b 8196
c131fcee
L
8197 /* Try AVX registers. */
8198 feature_avx = tdesc_find_feature (tdesc, "org.gnu.gdb.i386.avx");
8199
1dbcd68c
WT
8200 /* Try MPX registers. */
8201 feature_mpx = tdesc_find_feature (tdesc, "org.gnu.gdb.i386.mpx");
8202
01f9f808
MS
8203 /* Try AVX512 registers. */
8204 feature_avx512 = tdesc_find_feature (tdesc, "org.gnu.gdb.i386.avx512");
8205
1163a4b7
JB
8206 /* Try segment base registers. */
8207 feature_segments = tdesc_find_feature (tdesc, "org.gnu.gdb.i386.segments");
8208
51547df6
MS
8209 /* Try PKEYS */
8210 feature_pkeys = tdesc_find_feature (tdesc, "org.gnu.gdb.i386.pkeys");
8211
90884b2b
L
8212 valid_p = 1;
8213
c131fcee 8214 /* The XCR0 bits. */
01f9f808
MS
8215 if (feature_avx512)
8216 {
8217 /* AVX512 register description requires AVX register description. */
8218 if (!feature_avx)
8219 return 0;
8220
a1fa17ee 8221 tdep->xcr0 = X86_XSTATE_AVX_AVX512_MASK;
01f9f808
MS
8222
8223 /* It may have been set by OSABI initialization function. */
8224 if (tdep->k0_regnum < 0)
8225 {
8226 tdep->k_register_names = i386_k_names;
8227 tdep->k0_regnum = I386_K0_REGNUM;
8228 }
8229
8230 for (i = 0; i < I387_NUM_K_REGS; i++)
8231 valid_p &= tdesc_numbered_register (feature_avx512, tdesc_data,
8232 tdep->k0_regnum + i,
8233 i386_k_names[i]);
8234
8235 if (tdep->num_zmm_regs == 0)
8236 {
8237 tdep->zmmh_register_names = i386_zmmh_names;
8238 tdep->num_zmm_regs = 8;
8239 tdep->zmm0h_regnum = I386_ZMM0H_REGNUM;
8240 }
8241
8242 for (i = 0; i < tdep->num_zmm_regs; i++)
8243 valid_p &= tdesc_numbered_register (feature_avx512, tdesc_data,
8244 tdep->zmm0h_regnum + i,
8245 tdep->zmmh_register_names[i]);
8246
8247 for (i = 0; i < tdep->num_xmm_avx512_regs; i++)
8248 valid_p &= tdesc_numbered_register (feature_avx512, tdesc_data,
8249 tdep->xmm16_regnum + i,
8250 tdep->xmm_avx512_register_names[i]);
8251
8252 for (i = 0; i < tdep->num_ymm_avx512_regs; i++)
8253 valid_p &= tdesc_numbered_register (feature_avx512, tdesc_data,
8254 tdep->ymm16h_regnum + i,
8255 tdep->ymm16h_register_names[i]);
8256 }
c131fcee
L
8257 if (feature_avx)
8258 {
3a13a53b
L
8259 /* AVX register description requires SSE register description. */
8260 if (!feature_sse)
8261 return 0;
8262
01f9f808 8263 if (!feature_avx512)
df7e5265 8264 tdep->xcr0 = X86_XSTATE_AVX_MASK;
c131fcee
L
8265
8266 /* It may have been set by OSABI initialization function. */
8267 if (tdep->num_ymm_regs == 0)
8268 {
8269 tdep->ymmh_register_names = i386_ymmh_names;
8270 tdep->num_ymm_regs = 8;
8271 tdep->ymm0h_regnum = I386_YMM0H_REGNUM;
8272 }
8273
8274 for (i = 0; i < tdep->num_ymm_regs; i++)
8275 valid_p &= tdesc_numbered_register (feature_avx, tdesc_data,
8276 tdep->ymm0h_regnum + i,
8277 tdep->ymmh_register_names[i]);
8278 }
3a13a53b 8279 else if (feature_sse)
df7e5265 8280 tdep->xcr0 = X86_XSTATE_SSE_MASK;
3a13a53b
L
8281 else
8282 {
df7e5265 8283 tdep->xcr0 = X86_XSTATE_X87_MASK;
3a13a53b
L
8284 tdep->num_xmm_regs = 0;
8285 }
c131fcee 8286
90884b2b
L
8287 num_regs = tdep->num_core_regs;
8288 for (i = 0; i < num_regs; i++)
8289 valid_p &= tdesc_numbered_register (feature_core, tdesc_data, i,
8290 tdep->register_names[i]);
8291
3a13a53b
L
8292 if (feature_sse)
8293 {
8294 /* Need to include %mxcsr, so add one. */
8295 num_regs += tdep->num_xmm_regs + 1;
8296 for (; i < num_regs; i++)
8297 valid_p &= tdesc_numbered_register (feature_sse, tdesc_data, i,
8298 tdep->register_names[i]);
8299 }
90884b2b 8300
1dbcd68c
WT
8301 if (feature_mpx)
8302 {
df7e5265 8303 tdep->xcr0 |= X86_XSTATE_MPX_MASK;
1dbcd68c
WT
8304
8305 if (tdep->bnd0r_regnum < 0)
8306 {
8307 tdep->mpx_register_names = i386_mpx_names;
8308 tdep->bnd0r_regnum = I386_BND0R_REGNUM;
8309 tdep->bndcfgu_regnum = I386_BNDCFGU_REGNUM;
8310 }
8311
8312 for (i = 0; i < I387_NUM_MPX_REGS; i++)
8313 valid_p &= tdesc_numbered_register (feature_mpx, tdesc_data,
8314 I387_BND0R_REGNUM (tdep) + i,
8315 tdep->mpx_register_names[i]);
8316 }
8317
1163a4b7
JB
8318 if (feature_segments)
8319 {
8320 if (tdep->fsbase_regnum < 0)
8321 tdep->fsbase_regnum = I386_FSBASE_REGNUM;
8322 valid_p &= tdesc_numbered_register (feature_segments, tdesc_data,
8323 tdep->fsbase_regnum, "fs_base");
8324 valid_p &= tdesc_numbered_register (feature_segments, tdesc_data,
8325 tdep->fsbase_regnum + 1, "gs_base");
8326 }
8327
51547df6
MS
8328 if (feature_pkeys)
8329 {
8330 tdep->xcr0 |= X86_XSTATE_PKRU;
8331 if (tdep->pkru_regnum < 0)
8332 {
8333 tdep->pkeys_register_names = i386_pkeys_names;
8334 tdep->pkru_regnum = I386_PKRU_REGNUM;
8335 tdep->num_pkeys_regs = 1;
8336 }
8337
8338 for (i = 0; i < I387_NUM_PKEYS_REGS; i++)
8339 valid_p &= tdesc_numbered_register (feature_pkeys, tdesc_data,
8340 I387_PKRU_REGNUM (tdep) + i,
8341 tdep->pkeys_register_names[i]);
8342 }
8343
90884b2b
L
8344 return valid_p;
8345}
8346
2b4424c3
TT
8347\f
8348
8349/* Implement the type_align gdbarch function. */
8350
8351static ULONGEST
8352i386_type_align (struct gdbarch *gdbarch, struct type *type)
8353{
8354 type = check_typedef (type);
8355
8356 if (gdbarch_ptr_bit (gdbarch) == 32)
8357 {
78134374
SM
8358 if ((type->code () == TYPE_CODE_INT
8359 || type->code () == TYPE_CODE_FLT)
2b4424c3
TT
8360 && TYPE_LENGTH (type) > 4)
8361 return 4;
8362
8363 /* Handle x86's funny long double. */
78134374 8364 if (type->code () == TYPE_CODE_FLT
2b4424c3
TT
8365 && gdbarch_long_double_bit (gdbarch) == TYPE_LENGTH (type) * 8)
8366 return 4;
8367 }
8368
5561fc30 8369 return 0;
2b4424c3
TT
8370}
8371
7ad10968 8372\f
ad9eb1fd
DE
8373/* Note: This is called for both i386 and amd64. */
8374
7ad10968
HZ
8375static struct gdbarch *
8376i386_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
8377{
8378 struct gdbarch_tdep *tdep;
8379 struct gdbarch *gdbarch;
90884b2b 8380 const struct target_desc *tdesc;
1ba53b71 8381 int mm0_regnum;
c131fcee 8382 int ymm0_regnum;
1dbcd68c
WT
8383 int bnd0_regnum;
8384 int num_bnd_cooked;
7ad10968
HZ
8385
8386 /* If there is already a candidate, use it. */
8387 arches = gdbarch_list_lookup_by_info (arches, &info);
8388 if (arches != NULL)
8389 return arches->gdbarch;
8390
ad9eb1fd 8391 /* Allocate space for the new architecture. Assume i386 for now. */
fc270c35 8392 tdep = XCNEW (struct gdbarch_tdep);
7ad10968
HZ
8393 gdbarch = gdbarch_alloc (&info, tdep);
8394
8395 /* General-purpose registers. */
7ad10968
HZ
8396 tdep->gregset_reg_offset = NULL;
8397 tdep->gregset_num_regs = I386_NUM_GREGS;
8398 tdep->sizeof_gregset = 0;
8399
8400 /* Floating-point registers. */
7ad10968 8401 tdep->sizeof_fpregset = I387_SIZEOF_FSAVE;
8f0435f7 8402 tdep->fpregset = &i386_fpregset;
7ad10968
HZ
8403
8404 /* The default settings include the FPU registers, the MMX registers
8405 and the SSE registers. This can be overridden for a specific ABI
8406 by adjusting the members `st0_regnum', `mm0_regnum' and
8407 `num_xmm_regs' of `struct gdbarch_tdep', otherwise the registers
3a13a53b 8408 will show up in the output of "info all-registers". */
7ad10968
HZ
8409
8410 tdep->st0_regnum = I386_ST0_REGNUM;
8411
7ad10968
HZ
8412 /* I386_NUM_XREGS includes %mxcsr, so substract one. */
8413 tdep->num_xmm_regs = I386_NUM_XREGS - 1;
8414
8415 tdep->jb_pc_offset = -1;
8416 tdep->struct_return = pcc_struct_return;
8417 tdep->sigtramp_start = 0;
8418 tdep->sigtramp_end = 0;
8419 tdep->sigtramp_p = i386_sigtramp_p;
8420 tdep->sigcontext_addr = NULL;
8421 tdep->sc_reg_offset = NULL;
8422 tdep->sc_pc_offset = -1;
8423 tdep->sc_sp_offset = -1;
8424
c131fcee
L
8425 tdep->xsave_xcr0_offset = -1;
8426
cf648174
HZ
8427 tdep->record_regmap = i386_record_regmap;
8428
2b4424c3 8429 set_gdbarch_type_align (gdbarch, i386_type_align);
205c306f 8430
7ad10968
HZ
8431 /* The format used for `long double' on almost all i386 targets is
8432 the i387 extended floating-point format. In fact, of all targets
8433 in the GCC 2.95 tree, only OSF/1 does it different, and insists
8434 on having a `long double' that's not `long' at all. */
8435 set_gdbarch_long_double_format (gdbarch, floatformats_i387_ext);
8436
8437 /* Although the i387 extended floating-point has only 80 significant
8438 bits, a `long double' actually takes up 96, probably to enforce
8439 alignment. */
8440 set_gdbarch_long_double_bit (gdbarch, 96);
8441
2a67f09d
FW
8442 /* Support of bfloat16 format. */
8443 set_gdbarch_bfloat16_format (gdbarch, floatformats_bfloat16);
8444
00d5215e
UW
8445 /* Support for floating-point data type variants. */
8446 set_gdbarch_floatformat_for_type (gdbarch, i386_floatformat_for_type);
8447
7ad10968
HZ
8448 /* Register numbers of various important registers. */
8449 set_gdbarch_sp_regnum (gdbarch, I386_ESP_REGNUM); /* %esp */
8450 set_gdbarch_pc_regnum (gdbarch, I386_EIP_REGNUM); /* %eip */
8451 set_gdbarch_ps_regnum (gdbarch, I386_EFLAGS_REGNUM); /* %eflags */
8452 set_gdbarch_fp0_regnum (gdbarch, I386_ST0_REGNUM); /* %st(0) */
8453
8454 /* NOTE: kettenis/20040418: GCC does have two possible register
8455 numbering schemes on the i386: dbx and SVR4. These schemes
8456 differ in how they number %ebp, %esp, %eflags, and the
8457 floating-point registers, and are implemented by the arrays
8458 dbx_register_map[] and svr4_dbx_register_map in
8459 gcc/config/i386.c. GCC also defines a third numbering scheme in
8460 gcc/config/i386.c, which it designates as the "default" register
8461 map used in 64bit mode. This last register numbering scheme is
8462 implemented in dbx64_register_map, and is used for AMD64; see
8463 amd64-tdep.c.
8464
8465 Currently, each GCC i386 target always uses the same register
8466 numbering scheme across all its supported debugging formats
8467 i.e. SDB (COFF), stabs and DWARF 2. This is because
8468 gcc/sdbout.c, gcc/dbxout.c and gcc/dwarf2out.c all use the
8469 DBX_REGISTER_NUMBER macro which is defined by each target's
8470 respective config header in a manner independent of the requested
8471 output debugging format.
8472
8473 This does not match the arrangement below, which presumes that
8474 the SDB and stabs numbering schemes differ from the DWARF and
8475 DWARF 2 ones. The reason for this arrangement is that it is
8476 likely to get the numbering scheme for the target's
8477 default/native debug format right. For targets where GCC is the
8478 native compiler (FreeBSD, NetBSD, OpenBSD, GNU/Linux) or for
8479 targets where the native toolchain uses a different numbering
8480 scheme for a particular debug format (stabs-in-ELF on Solaris)
8481 the defaults below will have to be overridden, like
8482 i386_elf_init_abi() does. */
8483
8484 /* Use the dbx register numbering scheme for stabs and COFF. */
8485 set_gdbarch_stab_reg_to_regnum (gdbarch, i386_dbx_reg_to_regnum);
8486 set_gdbarch_sdb_reg_to_regnum (gdbarch, i386_dbx_reg_to_regnum);
8487
8488 /* Use the SVR4 register numbering scheme for DWARF 2. */
0fde2c53 8489 set_gdbarch_dwarf2_reg_to_regnum (gdbarch, i386_svr4_dwarf_reg_to_regnum);
7ad10968
HZ
8490
8491 /* We don't set gdbarch_stab_reg_to_regnum, since ECOFF doesn't seem to
8492 be in use on any of the supported i386 targets. */
8493
8494 set_gdbarch_print_float_info (gdbarch, i387_print_float_info);
8495
8496 set_gdbarch_get_longjmp_target (gdbarch, i386_get_longjmp_target);
8497
8498 /* Call dummy code. */
a9b8d892
JK
8499 set_gdbarch_call_dummy_location (gdbarch, ON_STACK);
8500 set_gdbarch_push_dummy_code (gdbarch, i386_push_dummy_code);
7ad10968 8501 set_gdbarch_push_dummy_call (gdbarch, i386_push_dummy_call);
e04e5beb 8502 set_gdbarch_frame_align (gdbarch, i386_frame_align);
7ad10968
HZ
8503
8504 set_gdbarch_convert_register_p (gdbarch, i386_convert_register_p);
8505 set_gdbarch_register_to_value (gdbarch, i386_register_to_value);
8506 set_gdbarch_value_to_register (gdbarch, i386_value_to_register);
8507
8508 set_gdbarch_return_value (gdbarch, i386_return_value);
8509
8510 set_gdbarch_skip_prologue (gdbarch, i386_skip_prologue);
8511
8512 /* Stack grows downward. */
8513 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
8514
04180708
YQ
8515 set_gdbarch_breakpoint_kind_from_pc (gdbarch, i386_breakpoint::kind_from_pc);
8516 set_gdbarch_sw_breakpoint_from_kind (gdbarch, i386_breakpoint::bp_from_kind);
8517
7ad10968
HZ
8518 set_gdbarch_decr_pc_after_break (gdbarch, 1);
8519 set_gdbarch_max_insn_length (gdbarch, I386_MAX_INSN_LEN);
8520
8521 set_gdbarch_frame_args_skip (gdbarch, 8);
8522
7ad10968
HZ
8523 set_gdbarch_print_insn (gdbarch, i386_print_insn);
8524
8525 set_gdbarch_dummy_id (gdbarch, i386_dummy_id);
8526
8527 set_gdbarch_unwind_pc (gdbarch, i386_unwind_pc);
8528
8529 /* Add the i386 register groups. */
8530 i386_add_reggroups (gdbarch);
90884b2b 8531 tdep->register_reggroup_p = i386_register_reggroup_p;
38c968cf 8532
143985b7
AF
8533 /* Helper for function argument information. */
8534 set_gdbarch_fetch_pointer_argument (gdbarch, i386_fetch_pointer_argument);
8535
06da04c6 8536 /* Hook the function epilogue frame unwinder. This unwinder is
0d6c2135
MK
8537 appended to the list first, so that it supercedes the DWARF
8538 unwinder in function epilogues (where the DWARF unwinder
06da04c6
MS
8539 currently fails). */
8540 frame_unwind_append_unwinder (gdbarch, &i386_epilogue_frame_unwind);
8541
8542 /* Hook in the DWARF CFI frame unwinder. This unwinder is appended
0d6c2135 8543 to the list before the prologue-based unwinders, so that DWARF
06da04c6 8544 CFI info will be used if it is available. */
10458914 8545 dwarf2_append_unwinders (gdbarch);
6405b0a6 8546
acd5c798 8547 frame_base_set_default (gdbarch, &i386_frame_base);
6c0e89ed 8548
1ba53b71 8549 /* Pseudo registers may be changed by amd64_init_abi. */
3543a589
TT
8550 set_gdbarch_pseudo_register_read_value (gdbarch,
8551 i386_pseudo_register_read_value);
90884b2b 8552 set_gdbarch_pseudo_register_write (gdbarch, i386_pseudo_register_write);
62e5fd57
MK
8553 set_gdbarch_ax_pseudo_register_collect (gdbarch,
8554 i386_ax_pseudo_register_collect);
90884b2b
L
8555
8556 set_tdesc_pseudo_register_type (gdbarch, i386_pseudo_register_type);
8557 set_tdesc_pseudo_register_name (gdbarch, i386_pseudo_register_name);
8558
c131fcee
L
8559 /* Override the normal target description method to make the AVX
8560 upper halves anonymous. */
8561 set_gdbarch_register_name (gdbarch, i386_register_name);
8562
8563 /* Even though the default ABI only includes general-purpose registers,
8564 floating-point registers and the SSE registers, we have to leave a
01f9f808 8565 gap for the upper AVX, MPX and AVX512 registers. */
1163a4b7 8566 set_gdbarch_num_regs (gdbarch, I386_NUM_REGS);
90884b2b 8567
ac04f72b
TT
8568 set_gdbarch_gnu_triplet_regexp (gdbarch, i386_gnu_triplet_regexp);
8569
90884b2b
L
8570 /* Get the x86 target description from INFO. */
8571 tdesc = info.target_desc;
8572 if (! tdesc_has_registers (tdesc))
1163a4b7 8573 tdesc = i386_target_description (X86_XSTATE_SSE_MASK, false);
90884b2b
L
8574 tdep->tdesc = tdesc;
8575
8576 tdep->num_core_regs = I386_NUM_GREGS + I387_NUM_REGS;
8577 tdep->register_names = i386_register_names;
8578
c131fcee
L
8579 /* No upper YMM registers. */
8580 tdep->ymmh_register_names = NULL;
8581 tdep->ymm0h_regnum = -1;
8582
01f9f808
MS
8583 /* No upper ZMM registers. */
8584 tdep->zmmh_register_names = NULL;
8585 tdep->zmm0h_regnum = -1;
8586
8587 /* No high XMM registers. */
8588 tdep->xmm_avx512_register_names = NULL;
8589 tdep->xmm16_regnum = -1;
8590
8591 /* No upper YMM16-31 registers. */
8592 tdep->ymm16h_register_names = NULL;
8593 tdep->ymm16h_regnum = -1;
8594
1ba53b71
L
8595 tdep->num_byte_regs = 8;
8596 tdep->num_word_regs = 8;
8597 tdep->num_dword_regs = 0;
8598 tdep->num_mmx_regs = 8;
c131fcee 8599 tdep->num_ymm_regs = 0;
1ba53b71 8600
1dbcd68c
WT
8601 /* No MPX registers. */
8602 tdep->bnd0r_regnum = -1;
8603 tdep->bndcfgu_regnum = -1;
8604
01f9f808
MS
8605 /* No AVX512 registers. */
8606 tdep->k0_regnum = -1;
8607 tdep->num_zmm_regs = 0;
8608 tdep->num_ymm_avx512_regs = 0;
8609 tdep->num_xmm_avx512_regs = 0;
8610
51547df6
MS
8611 /* No PKEYS registers */
8612 tdep->pkru_regnum = -1;
8613 tdep->num_pkeys_regs = 0;
8614
1163a4b7
JB
8615 /* No segment base registers. */
8616 tdep->fsbase_regnum = -1;
8617
c1e1314d 8618 tdesc_arch_data_up tdesc_data = tdesc_data_alloc ();
90884b2b 8619
dde08ee1
PA
8620 set_gdbarch_relocate_instruction (gdbarch, i386_relocate_instruction);
8621
6710bf39
SS
8622 set_gdbarch_gen_return_address (gdbarch, i386_gen_return_address);
8623
c2170eef
MM
8624 set_gdbarch_insn_is_call (gdbarch, i386_insn_is_call);
8625 set_gdbarch_insn_is_ret (gdbarch, i386_insn_is_ret);
8626 set_gdbarch_insn_is_jump (gdbarch, i386_insn_is_jump);
8627
ad9eb1fd
DE
8628 /* Hook in ABI-specific overrides, if they have been registered.
8629 Note: If INFO specifies a 64 bit arch, this is where we turn
8630 a 32-bit i386 into a 64-bit amd64. */
c1e1314d 8631 info.tdesc_data = tdesc_data.get ();
4be87837 8632 gdbarch_init_osabi (info, gdbarch);
3ce1502b 8633
c1e1314d 8634 if (!i386_validate_tdesc_p (tdep, tdesc_data.get ()))
c131fcee 8635 {
c131fcee
L
8636 xfree (tdep);
8637 gdbarch_free (gdbarch);
8638 return NULL;
8639 }
8640
1dbcd68c
WT
8641 num_bnd_cooked = (tdep->bnd0r_regnum > 0 ? I387_NUM_BND_REGS : 0);
8642
1ba53b71
L
8643 /* Wire in pseudo registers. Number of pseudo registers may be
8644 changed. */
8645 set_gdbarch_num_pseudo_regs (gdbarch, (tdep->num_byte_regs
8646 + tdep->num_word_regs
8647 + tdep->num_dword_regs
c131fcee 8648 + tdep->num_mmx_regs
1dbcd68c 8649 + tdep->num_ymm_regs
01f9f808
MS
8650 + num_bnd_cooked
8651 + tdep->num_ymm_avx512_regs
8652 + tdep->num_zmm_regs));
1ba53b71 8653
90884b2b
L
8654 /* Target description may be changed. */
8655 tdesc = tdep->tdesc;
8656
c1e1314d 8657 tdesc_use_registers (gdbarch, tdesc, std::move (tdesc_data));
90884b2b
L
8658
8659 /* Override gdbarch_register_reggroup_p set in tdesc_use_registers. */
8660 set_gdbarch_register_reggroup_p (gdbarch, tdep->register_reggroup_p);
8661
1ba53b71
L
8662 /* Make %al the first pseudo-register. */
8663 tdep->al_regnum = gdbarch_num_regs (gdbarch);
8664 tdep->ax_regnum = tdep->al_regnum + tdep->num_byte_regs;
8665
c131fcee 8666 ymm0_regnum = tdep->ax_regnum + tdep->num_word_regs;
1ba53b71
L
8667 if (tdep->num_dword_regs)
8668 {
1c6272a6 8669 /* Support dword pseudo-register if it hasn't been disabled. */
c131fcee
L
8670 tdep->eax_regnum = ymm0_regnum;
8671 ymm0_regnum += tdep->num_dword_regs;
1ba53b71
L
8672 }
8673 else
8674 tdep->eax_regnum = -1;
8675
c131fcee
L
8676 mm0_regnum = ymm0_regnum;
8677 if (tdep->num_ymm_regs)
8678 {
1c6272a6 8679 /* Support YMM pseudo-register if it is available. */
c131fcee
L
8680 tdep->ymm0_regnum = ymm0_regnum;
8681 mm0_regnum += tdep->num_ymm_regs;
8682 }
8683 else
8684 tdep->ymm0_regnum = -1;
8685
01f9f808
MS
8686 if (tdep->num_ymm_avx512_regs)
8687 {
8688 /* Support YMM16-31 pseudo registers if available. */
8689 tdep->ymm16_regnum = mm0_regnum;
8690 mm0_regnum += tdep->num_ymm_avx512_regs;
8691 }
8692 else
8693 tdep->ymm16_regnum = -1;
8694
8695 if (tdep->num_zmm_regs)
8696 {
8697 /* Support ZMM pseudo-register if it is available. */
8698 tdep->zmm0_regnum = mm0_regnum;
8699 mm0_regnum += tdep->num_zmm_regs;
8700 }
8701 else
8702 tdep->zmm0_regnum = -1;
8703
1dbcd68c 8704 bnd0_regnum = mm0_regnum;
1ba53b71
L
8705 if (tdep->num_mmx_regs != 0)
8706 {
1c6272a6 8707 /* Support MMX pseudo-register if MMX hasn't been disabled. */
1ba53b71 8708 tdep->mm0_regnum = mm0_regnum;
1dbcd68c 8709 bnd0_regnum += tdep->num_mmx_regs;
1ba53b71
L
8710 }
8711 else
8712 tdep->mm0_regnum = -1;
8713
1dbcd68c
WT
8714 if (tdep->bnd0r_regnum > 0)
8715 tdep->bnd0_regnum = bnd0_regnum;
8716 else
8717 tdep-> bnd0_regnum = -1;
8718
06da04c6 8719 /* Hook in the legacy prologue-based unwinders last (fallback). */
a3fcb948 8720 frame_unwind_append_unwinder (gdbarch, &i386_stack_tramp_frame_unwind);
10458914
DJ
8721 frame_unwind_append_unwinder (gdbarch, &i386_sigtramp_frame_unwind);
8722 frame_unwind_append_unwinder (gdbarch, &i386_frame_unwind);
acd5c798 8723
8446b36a
MK
8724 /* If we have a register mapping, enable the generic core file
8725 support, unless it has already been enabled. */
8726 if (tdep->gregset_reg_offset
8f0435f7 8727 && !gdbarch_iterate_over_regset_sections_p (gdbarch))
490496c3
AA
8728 set_gdbarch_iterate_over_regset_sections
8729 (gdbarch, i386_iterate_over_regset_sections);
8446b36a 8730
7a697b8d
SS
8731 set_gdbarch_fast_tracepoint_valid_at (gdbarch,
8732 i386_fast_tracepoint_valid_at);
8733
a62cc96e
AC
8734 return gdbarch;
8735}
8736
8201327c
MK
8737\f
8738
97de3545
JB
8739/* Return the target description for a specified XSAVE feature mask. */
8740
8741const struct target_desc *
1163a4b7 8742i386_target_description (uint64_t xcr0, bool segments)
97de3545 8743{
22916b07 8744 static target_desc *i386_tdescs \
1163a4b7 8745 [2/*SSE*/][2/*AVX*/][2/*MPX*/][2/*AVX512*/][2/*PKRU*/][2/*segments*/] = {};
22916b07
YQ
8746 target_desc **tdesc;
8747
8748 tdesc = &i386_tdescs[(xcr0 & X86_XSTATE_SSE) ? 1 : 0]
8749 [(xcr0 & X86_XSTATE_AVX) ? 1 : 0]
8750 [(xcr0 & X86_XSTATE_MPX) ? 1 : 0]
8751 [(xcr0 & X86_XSTATE_AVX512) ? 1 : 0]
1163a4b7
JB
8752 [(xcr0 & X86_XSTATE_PKRU) ? 1 : 0]
8753 [segments ? 1 : 0];
22916b07
YQ
8754
8755 if (*tdesc == NULL)
1163a4b7 8756 *tdesc = i386_create_target_description (xcr0, false, segments);
22916b07
YQ
8757
8758 return *tdesc;
97de3545
JB
8759}
8760
29c1c244
WT
8761#define MPX_BASE_MASK (~(ULONGEST) 0xfff)
8762
8763/* Find the bound directory base address. */
8764
8765static unsigned long
8766i386_mpx_bd_base (void)
8767{
8768 struct regcache *rcache;
8769 struct gdbarch_tdep *tdep;
8770 ULONGEST ret;
8771 enum register_status regstatus;
29c1c244
WT
8772
8773 rcache = get_current_regcache ();
ac7936df 8774 tdep = gdbarch_tdep (rcache->arch ());
29c1c244
WT
8775
8776 regstatus = regcache_raw_read_unsigned (rcache, tdep->bndcfgu_regnum, &ret);
8777
8778 if (regstatus != REG_VALID)
8779 error (_("BNDCFGU register invalid, read status %d."), regstatus);
8780
8781 return ret & MPX_BASE_MASK;
8782}
8783
012b3a21 8784int
29c1c244
WT
8785i386_mpx_enabled (void)
8786{
8787 const struct gdbarch_tdep *tdep = gdbarch_tdep (get_current_arch ());
8788 const struct target_desc *tdesc = tdep->tdesc;
8789
8790 return (tdesc_find_feature (tdesc, "org.gnu.gdb.i386.mpx") != NULL);
8791}
8792
8793#define MPX_BD_MASK 0xfffffff00000ULL /* select bits [47:20] */
8794#define MPX_BT_MASK 0x0000000ffff8 /* select bits [19:3] */
8795#define MPX_BD_MASK_32 0xfffff000 /* select bits [31:12] */
8796#define MPX_BT_MASK_32 0x00000ffc /* select bits [11:2] */
8797
8798/* Find the bound table entry given the pointer location and the base
8799 address of the table. */
8800
8801static CORE_ADDR
8802i386_mpx_get_bt_entry (CORE_ADDR ptr, CORE_ADDR bd_base)
8803{
8804 CORE_ADDR offset1;
8805 CORE_ADDR offset2;
8806 CORE_ADDR mpx_bd_mask, bd_ptr_r_shift, bd_ptr_l_shift;
8807 CORE_ADDR bt_mask, bt_select_r_shift, bt_select_l_shift;
8808 CORE_ADDR bd_entry_addr;
8809 CORE_ADDR bt_addr;
8810 CORE_ADDR bd_entry;
8811 struct gdbarch *gdbarch = get_current_arch ();
8812 struct type *data_ptr_type = builtin_type (gdbarch)->builtin_data_ptr;
8813
8814
8815 if (gdbarch_ptr_bit (gdbarch) == 64)
8816 {
966f0aef 8817 mpx_bd_mask = (CORE_ADDR) MPX_BD_MASK;
29c1c244
WT
8818 bd_ptr_r_shift = 20;
8819 bd_ptr_l_shift = 3;
8820 bt_select_r_shift = 3;
8821 bt_select_l_shift = 5;
966f0aef
WT
8822 bt_mask = (CORE_ADDR) MPX_BT_MASK;
8823
8824 if ( sizeof (CORE_ADDR) == 4)
e00b3c9b
WT
8825 error (_("bound table examination not supported\
8826 for 64-bit process with 32-bit GDB"));
29c1c244
WT
8827 }
8828 else
8829 {
8830 mpx_bd_mask = MPX_BD_MASK_32;
8831 bd_ptr_r_shift = 12;
8832 bd_ptr_l_shift = 2;
8833 bt_select_r_shift = 2;
8834 bt_select_l_shift = 4;
8835 bt_mask = MPX_BT_MASK_32;
8836 }
8837
8838 offset1 = ((ptr & mpx_bd_mask) >> bd_ptr_r_shift) << bd_ptr_l_shift;
8839 bd_entry_addr = bd_base + offset1;
8840 bd_entry = read_memory_typed_address (bd_entry_addr, data_ptr_type);
8841
8842 if ((bd_entry & 0x1) == 0)
8843 error (_("Invalid bounds directory entry at %s."),
8844 paddress (get_current_arch (), bd_entry_addr));
8845
8846 /* Clearing status bit. */
8847 bd_entry--;
8848 bt_addr = bd_entry & ~bt_select_r_shift;
8849 offset2 = ((ptr & bt_mask) >> bt_select_r_shift) << bt_select_l_shift;
8850
8851 return bt_addr + offset2;
8852}
8853
8854/* Print routine for the mpx bounds. */
8855
8856static void
8857i386_mpx_print_bounds (const CORE_ADDR bt_entry[4])
8858{
8859 struct ui_out *uiout = current_uiout;
34f8ac9f 8860 LONGEST size;
29c1c244
WT
8861 struct gdbarch *gdbarch = get_current_arch ();
8862 CORE_ADDR onecompl = ~((CORE_ADDR) 0);
8863 int bounds_in_map = ((~bt_entry[1] == 0 && bt_entry[0] == onecompl) ? 1 : 0);
8864
8865 if (bounds_in_map == 1)
8866 {
112e8700
SM
8867 uiout->text ("Null bounds on map:");
8868 uiout->text (" pointer value = ");
8869 uiout->field_core_addr ("pointer-value", gdbarch, bt_entry[2]);
8870 uiout->text (".");
8871 uiout->text ("\n");
29c1c244
WT
8872 }
8873 else
8874 {
112e8700
SM
8875 uiout->text ("{lbound = ");
8876 uiout->field_core_addr ("lower-bound", gdbarch, bt_entry[0]);
8877 uiout->text (", ubound = ");
29c1c244
WT
8878
8879 /* The upper bound is stored in 1's complement. */
112e8700
SM
8880 uiout->field_core_addr ("upper-bound", gdbarch, ~bt_entry[1]);
8881 uiout->text ("}: pointer value = ");
8882 uiout->field_core_addr ("pointer-value", gdbarch, bt_entry[2]);
29c1c244
WT
8883
8884 if (gdbarch_ptr_bit (gdbarch) == 64)
8885 size = ( (~(int64_t) bt_entry[1]) - (int64_t) bt_entry[0]);
8886 else
8887 size = ( ~((int32_t) bt_entry[1]) - (int32_t) bt_entry[0]);
8888
8889 /* In case the bounds are 0x0 and 0xffff... the difference will be -1.
8890 -1 represents in this sense full memory access, and there is no need
8891 one to the size. */
8892
8893 size = (size > -1 ? size + 1 : size);
112e8700 8894 uiout->text (", size = ");
33eca680 8895 uiout->field_string ("size", plongest (size));
29c1c244 8896
112e8700
SM
8897 uiout->text (", metadata = ");
8898 uiout->field_core_addr ("metadata", gdbarch, bt_entry[3]);
8899 uiout->text ("\n");
29c1c244
WT
8900 }
8901}
8902
8903/* Implement the command "show mpx bound". */
8904
8905static void
c4a3e68e 8906i386_mpx_info_bounds (const char *args, int from_tty)
29c1c244
WT
8907{
8908 CORE_ADDR bd_base = 0;
8909 CORE_ADDR addr;
8910 CORE_ADDR bt_entry_addr = 0;
8911 CORE_ADDR bt_entry[4];
8912 int i;
8913 struct gdbarch *gdbarch = get_current_arch ();
8914 struct type *data_ptr_type = builtin_type (gdbarch)->builtin_data_ptr;
8915
ae71e7b5
MR
8916 if (gdbarch_bfd_arch_info (gdbarch)->arch != bfd_arch_i386
8917 || !i386_mpx_enabled ())
118ca224 8918 {
bc504a31 8919 printf_unfiltered (_("Intel Memory Protection Extensions not "
118ca224
PP
8920 "supported on this target.\n"));
8921 return;
8922 }
29c1c244
WT
8923
8924 if (args == NULL)
118ca224
PP
8925 {
8926 printf_unfiltered (_("Address of pointer variable expected.\n"));
8927 return;
8928 }
29c1c244
WT
8929
8930 addr = parse_and_eval_address (args);
8931
8932 bd_base = i386_mpx_bd_base ();
8933 bt_entry_addr = i386_mpx_get_bt_entry (addr, bd_base);
8934
8935 memset (bt_entry, 0, sizeof (bt_entry));
8936
8937 for (i = 0; i < 4; i++)
8938 bt_entry[i] = read_memory_typed_address (bt_entry_addr
132874d7 8939 + i * TYPE_LENGTH (data_ptr_type),
29c1c244
WT
8940 data_ptr_type);
8941
8942 i386_mpx_print_bounds (bt_entry);
8943}
8944
8945/* Implement the command "set mpx bound". */
8946
8947static void
c4a3e68e 8948i386_mpx_set_bounds (const char *args, int from_tty)
29c1c244
WT
8949{
8950 CORE_ADDR bd_base = 0;
8951 CORE_ADDR addr, lower, upper;
8952 CORE_ADDR bt_entry_addr = 0;
8953 CORE_ADDR bt_entry[2];
8954 const char *input = args;
8955 int i;
8956 struct gdbarch *gdbarch = get_current_arch ();
8957 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
8958 struct type *data_ptr_type = builtin_type (gdbarch)->builtin_data_ptr;
8959
ae71e7b5
MR
8960 if (gdbarch_bfd_arch_info (gdbarch)->arch != bfd_arch_i386
8961 || !i386_mpx_enabled ())
bc504a31 8962 error (_("Intel Memory Protection Extensions not supported\
29c1c244
WT
8963 on this target."));
8964
8965 if (args == NULL)
8966 error (_("Pointer value expected."));
8967
8968 addr = value_as_address (parse_to_comma_and_eval (&input));
8969
8970 if (input[0] == ',')
8971 ++input;
8972 if (input[0] == '\0')
8973 error (_("wrong number of arguments: missing lower and upper bound."));
8974 lower = value_as_address (parse_to_comma_and_eval (&input));
8975
8976 if (input[0] == ',')
8977 ++input;
8978 if (input[0] == '\0')
8979 error (_("Wrong number of arguments; Missing upper bound."));
8980 upper = value_as_address (parse_to_comma_and_eval (&input));
8981
8982 bd_base = i386_mpx_bd_base ();
8983 bt_entry_addr = i386_mpx_get_bt_entry (addr, bd_base);
8984 for (i = 0; i < 2; i++)
8985 bt_entry[i] = read_memory_typed_address (bt_entry_addr
132874d7 8986 + i * TYPE_LENGTH (data_ptr_type),
29c1c244
WT
8987 data_ptr_type);
8988 bt_entry[0] = (uint64_t) lower;
8989 bt_entry[1] = ~(uint64_t) upper;
8990
8991 for (i = 0; i < 2; i++)
132874d7
AB
8992 write_memory_unsigned_integer (bt_entry_addr
8993 + i * TYPE_LENGTH (data_ptr_type),
8994 TYPE_LENGTH (data_ptr_type), byte_order,
29c1c244
WT
8995 bt_entry[i]);
8996}
8997
8998static struct cmd_list_element *mpx_set_cmdlist, *mpx_show_cmdlist;
8999
6c265988 9000void _initialize_i386_tdep ();
c906108c 9001void
6c265988 9002_initialize_i386_tdep ()
c906108c 9003{
a62cc96e
AC
9004 register_gdbarch_init (bfd_arch_i386, i386_gdbarch_init);
9005
fc338970 9006 /* Add the variable that controls the disassembly flavor. */
7ab04401
AC
9007 add_setshow_enum_cmd ("disassembly-flavor", no_class, valid_flavors,
9008 &disassembly_flavor, _("\
9009Set the disassembly flavor."), _("\
9010Show the disassembly flavor."), _("\
9011The valid values are \"att\" and \"intel\", and the default value is \"att\"."),
9012 NULL,
9013 NULL, /* FIXME: i18n: */
9014 &setlist, &showlist);
8201327c
MK
9015
9016 /* Add the variable that controls the convention for returning
9017 structs. */
7ab04401
AC
9018 add_setshow_enum_cmd ("struct-convention", no_class, valid_conventions,
9019 &struct_convention, _("\
9020Set the convention for returning small structs."), _("\
9021Show the convention for returning small structs."), _("\
9022Valid values are \"default\", \"pcc\" and \"reg\", and the default value\n\
9023is \"default\"."),
9024 NULL,
9025 NULL, /* FIXME: i18n: */
9026 &setlist, &showlist);
8201327c 9027
29c1c244
WT
9028 /* Add "mpx" prefix for the set commands. */
9029
0743fc83 9030 add_basic_prefix_cmd ("mpx", class_support, _("\
bc504a31 9031Set Intel Memory Protection Extensions specific variables."),
2f822da5 9032 &mpx_set_cmdlist,
0743fc83 9033 0 /* allow-unknown */, &setlist);
29c1c244
WT
9034
9035 /* Add "mpx" prefix for the show commands. */
9036
0743fc83 9037 add_show_prefix_cmd ("mpx", class_support, _("\
bc504a31 9038Show Intel Memory Protection Extensions specific variables."),
2f822da5 9039 &mpx_show_cmdlist,
0743fc83 9040 0 /* allow-unknown */, &showlist);
29c1c244
WT
9041
9042 /* Add "bound" command for the show mpx commands list. */
9043
9044 add_cmd ("bound", no_class, i386_mpx_info_bounds,
9045 "Show the memory bounds for a given array/pointer storage\
9046 in the bound table.",
9047 &mpx_show_cmdlist);
9048
9049 /* Add "bound" command for the set mpx commands list. */
9050
9051 add_cmd ("bound", no_class, i386_mpx_set_bounds,
9052 "Set the memory bounds for a given array/pointer storage\
9053 in the bound table.",
9054 &mpx_set_cmdlist);
9055
05816f70 9056 gdbarch_register_osabi (bfd_arch_i386, 0, GDB_OSABI_SVR4,
8201327c 9057 i386_svr4_init_abi);
38c968cf 9058
209bd28e 9059 /* Initialize the i386-specific register groups. */
38c968cf 9060 i386_init_reggroups ();
90884b2b 9061
c8d5aac9
L
9062 /* Tell remote stub that we support XML target description. */
9063 register_remote_support_xml ("i386");
c906108c 9064}
This page took 2.776124 seconds and 4 git commands to generate.