Merge drm-fixes into drm-next.
[deliverable/linux.git] / drivers / gpu / drm / drm_dp_helper.c
CommitLineData
a4fc5ed6
KP
1/*
2 * Copyright © 2009 Keith Packard
3 *
4 * Permission to use, copy, modify, distribute, and sell this software and its
5 * documentation for any purpose is hereby granted without fee, provided that
6 * the above copyright notice appear in all copies and that both that copyright
7 * notice and this permission notice appear in supporting documentation, and
8 * that the name of the copyright holders not be used in advertising or
9 * publicity pertaining to distribution of the software without specific,
10 * written prior permission. The copyright holders make no representations
11 * about the suitability of this software for any purpose. It is provided "as
12 * is" without express or implied warranty.
13 *
14 * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
15 * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
16 * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
17 * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
18 * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
19 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
20 * OF THIS SOFTWARE.
21 */
22
23#include <linux/kernel.h>
24#include <linux/module.h>
25#include <linux/delay.h>
a4fc5ed6
KP
26#include <linux/init.h>
27#include <linux/errno.h>
28#include <linux/sched.h>
29#include <linux/i2c.h>
760285e7 30#include <drm/drm_dp_helper.h>
e94cb37b 31#include <drm/drm_dp_aux_dev.h>
760285e7 32#include <drm/drmP.h>
a4fc5ed6 33
28164fda
DV
34/**
35 * DOC: dp helpers
36 *
37 * These functions contain some common logic and helpers at various abstraction
38 * levels to deal with Display Port sink devices and related things like DP aux
39 * channel transfers, EDID reading over DP aux channels, decoding certain DPCD
40 * blocks, ...
41 */
42
1ffdff13 43/* Helpers for DP link training */
0aec2881 44static u8 dp_link_status(const u8 link_status[DP_LINK_STATUS_SIZE], int r)
1ffdff13
DV
45{
46 return link_status[r - DP_LANE0_1_STATUS];
47}
48
0aec2881 49static u8 dp_get_lane_status(const u8 link_status[DP_LINK_STATUS_SIZE],
1ffdff13
DV
50 int lane)
51{
52 int i = DP_LANE0_1_STATUS + (lane >> 1);
53 int s = (lane & 1) * 4;
54 u8 l = dp_link_status(link_status, i);
55 return (l >> s) & 0xf;
56}
57
0aec2881 58bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
1ffdff13
DV
59 int lane_count)
60{
61 u8 lane_align;
62 u8 lane_status;
63 int lane;
64
65 lane_align = dp_link_status(link_status,
66 DP_LANE_ALIGN_STATUS_UPDATED);
67 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
68 return false;
69 for (lane = 0; lane < lane_count; lane++) {
70 lane_status = dp_get_lane_status(link_status, lane);
71 if ((lane_status & DP_CHANNEL_EQ_BITS) != DP_CHANNEL_EQ_BITS)
72 return false;
73 }
74 return true;
75}
76EXPORT_SYMBOL(drm_dp_channel_eq_ok);
77
0aec2881 78bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
1ffdff13
DV
79 int lane_count)
80{
81 int lane;
82 u8 lane_status;
83
84 for (lane = 0; lane < lane_count; lane++) {
85 lane_status = dp_get_lane_status(link_status, lane);
86 if ((lane_status & DP_LANE_CR_DONE) == 0)
87 return false;
88 }
89 return true;
90}
91EXPORT_SYMBOL(drm_dp_clock_recovery_ok);
0f037bde 92
0aec2881 93u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
0f037bde
DV
94 int lane)
95{
96 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
97 int s = ((lane & 1) ?
98 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
99 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
100 u8 l = dp_link_status(link_status, i);
101
102 return ((l >> s) & 0x3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
103}
104EXPORT_SYMBOL(drm_dp_get_adjust_request_voltage);
105
0aec2881 106u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
0f037bde
DV
107 int lane)
108{
109 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
110 int s = ((lane & 1) ?
111 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
112 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
113 u8 l = dp_link_status(link_status, i);
114
115 return ((l >> s) & 0x3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
116}
117EXPORT_SYMBOL(drm_dp_get_adjust_request_pre_emphasis);
118
0aec2881 119void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) {
1a644cd4
DV
120 if (dpcd[DP_TRAINING_AUX_RD_INTERVAL] == 0)
121 udelay(100);
122 else
123 mdelay(dpcd[DP_TRAINING_AUX_RD_INTERVAL] * 4);
124}
125EXPORT_SYMBOL(drm_dp_link_train_clock_recovery_delay);
126
0aec2881 127void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) {
1a644cd4
DV
128 if (dpcd[DP_TRAINING_AUX_RD_INTERVAL] == 0)
129 udelay(400);
130 else
131 mdelay(dpcd[DP_TRAINING_AUX_RD_INTERVAL] * 4);
132}
133EXPORT_SYMBOL(drm_dp_link_train_channel_eq_delay);
3b5c662e
DV
134
135u8 drm_dp_link_rate_to_bw_code(int link_rate)
136{
137 switch (link_rate) {
138 case 162000:
139 default:
140 return DP_LINK_BW_1_62;
141 case 270000:
142 return DP_LINK_BW_2_7;
143 case 540000:
144 return DP_LINK_BW_5_4;
145 }
146}
147EXPORT_SYMBOL(drm_dp_link_rate_to_bw_code);
148
149int drm_dp_bw_code_to_link_rate(u8 link_bw)
150{
151 switch (link_bw) {
152 case DP_LINK_BW_1_62:
153 default:
154 return 162000;
155 case DP_LINK_BW_2_7:
156 return 270000;
157 case DP_LINK_BW_5_4:
158 return 540000;
159 }
160}
161EXPORT_SYMBOL(drm_dp_bw_code_to_link_rate);
c197db75 162
79a2b161
VS
163#define AUX_RETRY_INTERVAL 500 /* us */
164
c197db75
TR
165/**
166 * DOC: dp helpers
167 *
168 * The DisplayPort AUX channel is an abstraction to allow generic, driver-
169 * independent access to AUX functionality. Drivers can take advantage of
170 * this by filling in the fields of the drm_dp_aux structure.
171 *
172 * Transactions are described using a hardware-independent drm_dp_aux_msg
173 * structure, which is passed into a driver's .transfer() implementation.
174 * Both native and I2C-over-AUX transactions are supported.
c197db75
TR
175 */
176
177static int drm_dp_dpcd_access(struct drm_dp_aux *aux, u8 request,
178 unsigned int offset, void *buffer, size_t size)
179{
180 struct drm_dp_aux_msg msg;
181 unsigned int retry;
182 int err;
183
184 memset(&msg, 0, sizeof(msg));
185 msg.address = offset;
186 msg.request = request;
187 msg.buffer = buffer;
188 msg.size = size;
189
190 /*
191 * The specification doesn't give any recommendation on how often to
19a93f04
DA
192 * retry native transactions. We used to retry 7 times like for
193 * aux i2c transactions but real world devices this wasn't
194 * sufficient, bump to 32 which makes Dell 4k monitors happier.
c197db75 195 */
19a93f04 196 for (retry = 0; retry < 32; retry++) {
4f71d0cb
DA
197
198 mutex_lock(&aux->hw_mutex);
c197db75 199 err = aux->transfer(aux, &msg);
4f71d0cb 200 mutex_unlock(&aux->hw_mutex);
c197db75
TR
201 if (err < 0) {
202 if (err == -EBUSY)
203 continue;
204
205 return err;
206 }
207
c197db75
TR
208
209 switch (msg.reply & DP_AUX_NATIVE_REPLY_MASK) {
210 case DP_AUX_NATIVE_REPLY_ACK:
aa17edff
DA
211 if (err < size)
212 return -EPROTO;
c197db75
TR
213 return err;
214
215 case DP_AUX_NATIVE_REPLY_NACK:
216 return -EIO;
217
218 case DP_AUX_NATIVE_REPLY_DEFER:
79a2b161 219 usleep_range(AUX_RETRY_INTERVAL, AUX_RETRY_INTERVAL + 100);
c197db75
TR
220 break;
221 }
222 }
223
743b1e32 224 DRM_DEBUG_KMS("too many retries, giving up\n");
c197db75
TR
225 return -EIO;
226}
227
228/**
229 * drm_dp_dpcd_read() - read a series of bytes from the DPCD
230 * @aux: DisplayPort AUX channel
231 * @offset: address of the (first) register to read
232 * @buffer: buffer to store the register values
233 * @size: number of bytes in @buffer
234 *
235 * Returns the number of bytes transferred on success, or a negative error
236 * code on failure. -EIO is returned if the request was NAKed by the sink or
237 * if the retry count was exceeded. If not all bytes were transferred, this
238 * function returns -EPROTO. Errors from the underlying AUX channel transfer
239 * function, with the exception of -EBUSY (which causes the transaction to
240 * be retried), are propagated to the caller.
241 */
242ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
243 void *buffer, size_t size)
244{
245 return drm_dp_dpcd_access(aux, DP_AUX_NATIVE_READ, offset, buffer,
246 size);
247}
248EXPORT_SYMBOL(drm_dp_dpcd_read);
249
250/**
251 * drm_dp_dpcd_write() - write a series of bytes to the DPCD
252 * @aux: DisplayPort AUX channel
253 * @offset: address of the (first) register to write
254 * @buffer: buffer containing the values to write
255 * @size: number of bytes in @buffer
256 *
257 * Returns the number of bytes transferred on success, or a negative error
258 * code on failure. -EIO is returned if the request was NAKed by the sink or
259 * if the retry count was exceeded. If not all bytes were transferred, this
260 * function returns -EPROTO. Errors from the underlying AUX channel transfer
261 * function, with the exception of -EBUSY (which causes the transaction to
262 * be retried), are propagated to the caller.
263 */
264ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
265 void *buffer, size_t size)
266{
267 return drm_dp_dpcd_access(aux, DP_AUX_NATIVE_WRITE, offset, buffer,
268 size);
269}
270EXPORT_SYMBOL(drm_dp_dpcd_write);
8d4adc6a
TR
271
272/**
273 * drm_dp_dpcd_read_link_status() - read DPCD link status (bytes 0x202-0x207)
274 * @aux: DisplayPort AUX channel
275 * @status: buffer to store the link status in (must be at least 6 bytes)
276 *
277 * Returns the number of bytes transferred on success or a negative error
278 * code on failure.
279 */
280int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
281 u8 status[DP_LINK_STATUS_SIZE])
282{
283 return drm_dp_dpcd_read(aux, DP_LANE0_1_STATUS, status,
284 DP_LINK_STATUS_SIZE);
285}
286EXPORT_SYMBOL(drm_dp_dpcd_read_link_status);
516c0f7c
TR
287
288/**
289 * drm_dp_link_probe() - probe a DisplayPort link for capabilities
290 * @aux: DisplayPort AUX channel
291 * @link: pointer to structure in which to return link capabilities
292 *
293 * The structure filled in by this function can usually be passed directly
294 * into drm_dp_link_power_up() and drm_dp_link_configure() to power up and
295 * configure the link based on the link's capabilities.
296 *
297 * Returns 0 on success or a negative error code on failure.
298 */
299int drm_dp_link_probe(struct drm_dp_aux *aux, struct drm_dp_link *link)
300{
301 u8 values[3];
302 int err;
303
304 memset(link, 0, sizeof(*link));
305
306 err = drm_dp_dpcd_read(aux, DP_DPCD_REV, values, sizeof(values));
307 if (err < 0)
308 return err;
309
310 link->revision = values[0];
311 link->rate = drm_dp_bw_code_to_link_rate(values[1]);
312 link->num_lanes = values[2] & DP_MAX_LANE_COUNT_MASK;
313
314 if (values[2] & DP_ENHANCED_FRAME_CAP)
315 link->capabilities |= DP_LINK_CAP_ENHANCED_FRAMING;
316
317 return 0;
318}
319EXPORT_SYMBOL(drm_dp_link_probe);
320
321/**
322 * drm_dp_link_power_up() - power up a DisplayPort link
323 * @aux: DisplayPort AUX channel
324 * @link: pointer to a structure containing the link configuration
325 *
326 * Returns 0 on success or a negative error code on failure.
327 */
328int drm_dp_link_power_up(struct drm_dp_aux *aux, struct drm_dp_link *link)
329{
330 u8 value;
331 int err;
332
333 /* DP_SET_POWER register is only available on DPCD v1.1 and later */
334 if (link->revision < 0x11)
335 return 0;
336
337 err = drm_dp_dpcd_readb(aux, DP_SET_POWER, &value);
338 if (err < 0)
339 return err;
340
341 value &= ~DP_SET_POWER_MASK;
342 value |= DP_SET_POWER_D0;
343
344 err = drm_dp_dpcd_writeb(aux, DP_SET_POWER, value);
345 if (err < 0)
346 return err;
347
348 /*
349 * According to the DP 1.1 specification, a "Sink Device must exit the
350 * power saving state within 1 ms" (Section 2.5.3.1, Table 5-52, "Sink
351 * Control Field" (register 0x600).
352 */
353 usleep_range(1000, 2000);
354
355 return 0;
356}
357EXPORT_SYMBOL(drm_dp_link_power_up);
358
d816f077
RC
359/**
360 * drm_dp_link_power_down() - power down a DisplayPort link
361 * @aux: DisplayPort AUX channel
362 * @link: pointer to a structure containing the link configuration
363 *
364 * Returns 0 on success or a negative error code on failure.
365 */
366int drm_dp_link_power_down(struct drm_dp_aux *aux, struct drm_dp_link *link)
367{
368 u8 value;
369 int err;
370
371 /* DP_SET_POWER register is only available on DPCD v1.1 and later */
372 if (link->revision < 0x11)
373 return 0;
374
375 err = drm_dp_dpcd_readb(aux, DP_SET_POWER, &value);
376 if (err < 0)
377 return err;
378
379 value &= ~DP_SET_POWER_MASK;
380 value |= DP_SET_POWER_D3;
381
382 err = drm_dp_dpcd_writeb(aux, DP_SET_POWER, value);
383 if (err < 0)
384 return err;
385
386 return 0;
387}
388EXPORT_SYMBOL(drm_dp_link_power_down);
389
516c0f7c
TR
390/**
391 * drm_dp_link_configure() - configure a DisplayPort link
392 * @aux: DisplayPort AUX channel
393 * @link: pointer to a structure containing the link configuration
394 *
395 * Returns 0 on success or a negative error code on failure.
396 */
397int drm_dp_link_configure(struct drm_dp_aux *aux, struct drm_dp_link *link)
398{
399 u8 values[2];
400 int err;
401
402 values[0] = drm_dp_link_rate_to_bw_code(link->rate);
403 values[1] = link->num_lanes;
404
405 if (link->capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
406 values[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
407
408 err = drm_dp_dpcd_write(aux, DP_LINK_BW_SET, values, sizeof(values));
409 if (err < 0)
410 return err;
411
412 return 0;
413}
414EXPORT_SYMBOL(drm_dp_link_configure);
88759686
TR
415
416/*
417 * I2C-over-AUX implementation
418 */
419
420static u32 drm_dp_i2c_functionality(struct i2c_adapter *adapter)
421{
422 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
423 I2C_FUNC_SMBUS_READ_BLOCK_DATA |
424 I2C_FUNC_SMBUS_BLOCK_PROC_CALL |
425 I2C_FUNC_10BIT_ADDR;
426}
427
68ec2a2a
VS
428static void drm_dp_i2c_msg_write_status_update(struct drm_dp_aux_msg *msg)
429{
430 /*
431 * In case of i2c defer or short i2c ack reply to a write,
432 * we need to switch to WRITE_STATUS_UPDATE to drain the
433 * rest of the message
434 */
435 if ((msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_I2C_WRITE) {
436 msg->request &= DP_AUX_I2C_MOT;
437 msg->request |= DP_AUX_I2C_WRITE_STATUS_UPDATE;
438 }
439}
440
4efa83c8
VS
441#define AUX_PRECHARGE_LEN 10 /* 10 to 16 */
442#define AUX_SYNC_LEN (16 + 4) /* preamble + AUX_SYNC_END */
443#define AUX_STOP_LEN 4
444#define AUX_CMD_LEN 4
445#define AUX_ADDRESS_LEN 20
446#define AUX_REPLY_PAD_LEN 4
447#define AUX_LENGTH_LEN 8
448
449/*
450 * Calculate the duration of the AUX request/reply in usec. Gives the
451 * "best" case estimate, ie. successful while as short as possible.
452 */
453static int drm_dp_aux_req_duration(const struct drm_dp_aux_msg *msg)
454{
455 int len = AUX_PRECHARGE_LEN + AUX_SYNC_LEN + AUX_STOP_LEN +
456 AUX_CMD_LEN + AUX_ADDRESS_LEN + AUX_LENGTH_LEN;
457
458 if ((msg->request & DP_AUX_I2C_READ) == 0)
459 len += msg->size * 8;
460
461 return len;
462}
463
464static int drm_dp_aux_reply_duration(const struct drm_dp_aux_msg *msg)
465{
466 int len = AUX_PRECHARGE_LEN + AUX_SYNC_LEN + AUX_STOP_LEN +
467 AUX_CMD_LEN + AUX_REPLY_PAD_LEN;
468
469 /*
470 * For read we expect what was asked. For writes there will
471 * be 0 or 1 data bytes. Assume 0 for the "best" case.
472 */
473 if (msg->request & DP_AUX_I2C_READ)
474 len += msg->size * 8;
475
476 return len;
477}
478
479#define I2C_START_LEN 1
480#define I2C_STOP_LEN 1
481#define I2C_ADDR_LEN 9 /* ADDRESS + R/W + ACK/NACK */
482#define I2C_DATA_LEN 9 /* DATA + ACK/NACK */
483
484/*
485 * Calculate the length of the i2c transfer in usec, assuming
486 * the i2c bus speed is as specified. Gives the the "worst"
487 * case estimate, ie. successful while as long as possible.
488 * Doesn't account the the "MOT" bit, and instead assumes each
489 * message includes a START, ADDRESS and STOP. Neither does it
490 * account for additional random variables such as clock stretching.
491 */
492static int drm_dp_i2c_msg_duration(const struct drm_dp_aux_msg *msg,
493 int i2c_speed_khz)
494{
495 /* AUX bitrate is 1MHz, i2c bitrate as specified */
496 return DIV_ROUND_UP((I2C_START_LEN + I2C_ADDR_LEN +
497 msg->size * I2C_DATA_LEN +
498 I2C_STOP_LEN) * 1000, i2c_speed_khz);
499}
500
501/*
502 * Deterine how many retries should be attempted to successfully transfer
503 * the specified message, based on the estimated durations of the
504 * i2c and AUX transfers.
505 */
506static int drm_dp_i2c_retry_count(const struct drm_dp_aux_msg *msg,
507 int i2c_speed_khz)
508{
509 int aux_time_us = drm_dp_aux_req_duration(msg) +
510 drm_dp_aux_reply_duration(msg);
511 int i2c_time_us = drm_dp_i2c_msg_duration(msg, i2c_speed_khz);
512
513 return DIV_ROUND_UP(i2c_time_us, aux_time_us + AUX_RETRY_INTERVAL);
514}
515
f36203be
VS
516/*
517 * FIXME currently assumes 10 kHz as some real world devices seem
518 * to require it. We should query/set the speed via DPCD if supported.
519 */
520static int dp_aux_i2c_speed_khz __read_mostly = 10;
521module_param_unsafe(dp_aux_i2c_speed_khz, int, 0644);
522MODULE_PARM_DESC(dp_aux_i2c_speed_khz,
523 "Assumed speed of the i2c bus in kHz, (1-400, default 10)");
524
88759686
TR
525/*
526 * Transfer a single I2C-over-AUX message and handle various error conditions,
732d50b4
AD
527 * retrying the transaction as appropriate. It is assumed that the
528 * aux->transfer function does not modify anything in the msg other than the
529 * reply field.
1d002fa7
SF
530 *
531 * Returns bytes transferred on success, or a negative error code on failure.
88759686
TR
532 */
533static int drm_dp_i2c_do_msg(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
534{
396aa445 535 unsigned int retry, defer_i2c;
1d002fa7 536 int ret;
88759686
TR
537 /*
538 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device
539 * is required to retry at least seven times upon receiving AUX_DEFER
540 * before giving up the AUX transaction.
4efa83c8
VS
541 *
542 * We also try to account for the i2c bus speed.
88759686 543 */
f36203be 544 int max_retries = max(7, drm_dp_i2c_retry_count(msg, dp_aux_i2c_speed_khz));
4efa83c8
VS
545
546 for (retry = 0, defer_i2c = 0; retry < (max_retries + defer_i2c); retry++) {
4f71d0cb 547 mutex_lock(&aux->hw_mutex);
1d002fa7 548 ret = aux->transfer(aux, msg);
4f71d0cb 549 mutex_unlock(&aux->hw_mutex);
1d002fa7
SF
550 if (ret < 0) {
551 if (ret == -EBUSY)
88759686
TR
552 continue;
553
1d002fa7
SF
554 DRM_DEBUG_KMS("transaction failed: %d\n", ret);
555 return ret;
88759686
TR
556 }
557
88759686
TR
558
559 switch (msg->reply & DP_AUX_NATIVE_REPLY_MASK) {
560 case DP_AUX_NATIVE_REPLY_ACK:
561 /*
562 * For I2C-over-AUX transactions this isn't enough, we
563 * need to check for the I2C ACK reply.
564 */
565 break;
566
567 case DP_AUX_NATIVE_REPLY_NACK:
fb8c5e49 568 DRM_DEBUG_KMS("native nack (result=%d, size=%zu)\n", ret, msg->size);
88759686
TR
569 return -EREMOTEIO;
570
571 case DP_AUX_NATIVE_REPLY_DEFER:
747552b9 572 DRM_DEBUG_KMS("native defer\n");
88759686
TR
573 /*
574 * We could check for I2C bit rate capabilities and if
575 * available adjust this interval. We could also be
576 * more careful with DP-to-legacy adapters where a
577 * long legacy cable may force very low I2C bit rates.
578 *
579 * For now just defer for long enough to hopefully be
580 * safe for all use-cases.
581 */
79a2b161 582 usleep_range(AUX_RETRY_INTERVAL, AUX_RETRY_INTERVAL + 100);
88759686
TR
583 continue;
584
585 default:
586 DRM_ERROR("invalid native reply %#04x\n", msg->reply);
587 return -EREMOTEIO;
588 }
589
590 switch (msg->reply & DP_AUX_I2C_REPLY_MASK) {
591 case DP_AUX_I2C_REPLY_ACK:
592 /*
593 * Both native ACK and I2C ACK replies received. We
594 * can assume the transfer was successful.
595 */
68ec2a2a
VS
596 if (ret != msg->size)
597 drm_dp_i2c_msg_write_status_update(msg);
1d002fa7 598 return ret;
88759686
TR
599
600 case DP_AUX_I2C_REPLY_NACK:
fb8c5e49 601 DRM_DEBUG_KMS("I2C nack (result=%d, size=%zu\n", ret, msg->size);
e9cf6194 602 aux->i2c_nack_count++;
88759686
TR
603 return -EREMOTEIO;
604
605 case DP_AUX_I2C_REPLY_DEFER:
606 DRM_DEBUG_KMS("I2C defer\n");
396aa445
TP
607 /* DP Compliance Test 4.2.2.5 Requirement:
608 * Must have at least 7 retries for I2C defers on the
609 * transaction to pass this test
610 */
e9cf6194 611 aux->i2c_defer_count++;
396aa445
TP
612 if (defer_i2c < 7)
613 defer_i2c++;
79a2b161 614 usleep_range(AUX_RETRY_INTERVAL, AUX_RETRY_INTERVAL + 100);
68ec2a2a 615 drm_dp_i2c_msg_write_status_update(msg);
646db260 616
88759686
TR
617 continue;
618
619 default:
620 DRM_ERROR("invalid I2C reply %#04x\n", msg->reply);
621 return -EREMOTEIO;
622 }
623 }
624
743b1e32 625 DRM_DEBUG_KMS("too many retries, giving up\n");
88759686
TR
626 return -EREMOTEIO;
627}
628
68ec2a2a
VS
629static void drm_dp_i2c_msg_set_request(struct drm_dp_aux_msg *msg,
630 const struct i2c_msg *i2c_msg)
631{
632 msg->request = (i2c_msg->flags & I2C_M_RD) ?
633 DP_AUX_I2C_READ : DP_AUX_I2C_WRITE;
634 msg->request |= DP_AUX_I2C_MOT;
635}
636
1d002fa7
SF
637/*
638 * Keep retrying drm_dp_i2c_do_msg until all data has been transferred.
639 *
640 * Returns an error code on failure, or a recommended transfer size on success.
641 */
642static int drm_dp_i2c_drain_msg(struct drm_dp_aux *aux, struct drm_dp_aux_msg *orig_msg)
643{
644 int err, ret = orig_msg->size;
645 struct drm_dp_aux_msg msg = *orig_msg;
646
647 while (msg.size > 0) {
648 err = drm_dp_i2c_do_msg(aux, &msg);
649 if (err <= 0)
650 return err == 0 ? -EPROTO : err;
651
652 if (err < msg.size && err < ret) {
653 DRM_DEBUG_KMS("Partial I2C reply: requested %zu bytes got %d bytes\n",
654 msg.size, err);
655 ret = err;
656 }
657
658 msg.size -= err;
659 msg.buffer += err;
660 }
661
662 return ret;
663}
664
665/*
666 * Bizlink designed DP->DVI-D Dual Link adapters require the I2C over AUX
667 * packets to be as large as possible. If not, the I2C transactions never
668 * succeed. Hence the default is maximum.
669 */
670static int dp_aux_i2c_transfer_size __read_mostly = DP_AUX_MAX_PAYLOAD_BYTES;
671module_param_unsafe(dp_aux_i2c_transfer_size, int, 0644);
672MODULE_PARM_DESC(dp_aux_i2c_transfer_size,
673 "Number of bytes to transfer in a single I2C over DP AUX CH message, (1-16, default 16)");
674
88759686
TR
675static int drm_dp_i2c_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs,
676 int num)
677{
678 struct drm_dp_aux *aux = adapter->algo_data;
679 unsigned int i, j;
1d002fa7 680 unsigned transfer_size;
ccdb516e
AD
681 struct drm_dp_aux_msg msg;
682 int err = 0;
88759686 683
1d002fa7
SF
684 dp_aux_i2c_transfer_size = clamp(dp_aux_i2c_transfer_size, 1, DP_AUX_MAX_PAYLOAD_BYTES);
685
ccdb516e 686 memset(&msg, 0, sizeof(msg));
88759686 687
ccdb516e
AD
688 for (i = 0; i < num; i++) {
689 msg.address = msgs[i].addr;
68ec2a2a 690 drm_dp_i2c_msg_set_request(&msg, &msgs[i]);
ccdb516e
AD
691 /* Send a bare address packet to start the transaction.
692 * Zero sized messages specify an address only (bare
693 * address) transaction.
694 */
695 msg.buffer = NULL;
696 msg.size = 0;
697 err = drm_dp_i2c_do_msg(aux, &msg);
68ec2a2a
VS
698
699 /*
700 * Reset msg.request in case in case it got
701 * changed into a WRITE_STATUS_UPDATE.
702 */
703 drm_dp_i2c_msg_set_request(&msg, &msgs[i]);
704
ccdb516e
AD
705 if (err < 0)
706 break;
1d002fa7
SF
707 /* We want each transaction to be as large as possible, but
708 * we'll go to smaller sizes if the hardware gives us a
709 * short reply.
88759686 710 */
1d002fa7
SF
711 transfer_size = dp_aux_i2c_transfer_size;
712 for (j = 0; j < msgs[i].len; j += msg.size) {
88759686 713 msg.buffer = msgs[i].buf + j;
1d002fa7 714 msg.size = min(transfer_size, msgs[i].len - j);
88759686 715
1d002fa7 716 err = drm_dp_i2c_drain_msg(aux, &msg);
68ec2a2a
VS
717
718 /*
719 * Reset msg.request in case in case it got
720 * changed into a WRITE_STATUS_UPDATE.
721 */
722 drm_dp_i2c_msg_set_request(&msg, &msgs[i]);
723
88759686 724 if (err < 0)
ccdb516e 725 break;
1d002fa7 726 transfer_size = err;
88759686 727 }
ccdb516e
AD
728 if (err < 0)
729 break;
88759686 730 }
ccdb516e
AD
731 if (err >= 0)
732 err = num;
733 /* Send a bare address packet to close out the transaction.
734 * Zero sized messages specify an address only (bare
735 * address) transaction.
736 */
737 msg.request &= ~DP_AUX_I2C_MOT;
738 msg.buffer = NULL;
739 msg.size = 0;
740 (void)drm_dp_i2c_do_msg(aux, &msg);
88759686 741
ccdb516e 742 return err;
88759686
TR
743}
744
745static const struct i2c_algorithm drm_dp_i2c_algo = {
746 .functionality = drm_dp_i2c_functionality,
747 .master_xfer = drm_dp_i2c_xfer,
748};
749
750/**
4f71d0cb 751 * drm_dp_aux_register() - initialise and register aux channel
88759686
TR
752 * @aux: DisplayPort AUX channel
753 *
754 * Returns 0 on success or a negative error code on failure.
755 */
4f71d0cb 756int drm_dp_aux_register(struct drm_dp_aux *aux)
88759686 757{
e94cb37b
RA
758 int ret;
759
4f71d0cb
DA
760 mutex_init(&aux->hw_mutex);
761
88759686
TR
762 aux->ddc.algo = &drm_dp_i2c_algo;
763 aux->ddc.algo_data = aux;
764 aux->ddc.retries = 3;
765
766 aux->ddc.class = I2C_CLASS_DDC;
767 aux->ddc.owner = THIS_MODULE;
768 aux->ddc.dev.parent = aux->dev;
769 aux->ddc.dev.of_node = aux->dev->of_node;
770
9dc40560
JN
771 strlcpy(aux->ddc.name, aux->name ? aux->name : dev_name(aux->dev),
772 sizeof(aux->ddc.name));
88759686 773
e94cb37b
RA
774 ret = drm_dp_aux_register_devnode(aux);
775 if (ret)
776 return ret;
777
778 ret = i2c_add_adapter(&aux->ddc);
779 if (ret) {
780 drm_dp_aux_unregister_devnode(aux);
781 return ret;
782 }
783
784 return 0;
88759686 785}
4f71d0cb 786EXPORT_SYMBOL(drm_dp_aux_register);
88759686
TR
787
788/**
4f71d0cb 789 * drm_dp_aux_unregister() - unregister an AUX adapter
88759686
TR
790 * @aux: DisplayPort AUX channel
791 */
4f71d0cb 792void drm_dp_aux_unregister(struct drm_dp_aux *aux)
88759686 793{
e94cb37b 794 drm_dp_aux_unregister_devnode(aux);
88759686
TR
795 i2c_del_adapter(&aux->ddc);
796}
4f71d0cb 797EXPORT_SYMBOL(drm_dp_aux_unregister);
This page took 0.404834 seconds and 5 git commands to generate.