gdb: add target_ops::supports_displaced_step
[deliverable/binutils-gdb.git] / opcodes / i386-opc.h
CommitLineData
0b1cf022 1/* Declarations for Intel 80386 opcode table
b3adc24a 2 Copyright (C) 2007-2020 Free Software Foundation, Inc.
0b1cf022 3
9b201bb5 4 This file is part of the GNU opcodes library.
0b1cf022 5
9b201bb5 6 This library is free software; you can redistribute it and/or modify
0b1cf022 7 it under the terms of the GNU General Public License as published by
9b201bb5 8 the Free Software Foundation; either version 3, or (at your option)
0b1cf022
L
9 any later version.
10
9b201bb5
NC
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
0b1cf022
L
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
20
21#include "opcode/i386.h"
40fb9820
L
22#ifdef HAVE_LIMITS_H
23#include <limits.h>
24#endif
25
26#ifndef CHAR_BIT
27#define CHAR_BIT 8
28#endif
29
30/* Position of cpu flags bitfiled. */
31
52a6c1fe
L
32enum
33{
34 /* i186 or better required */
35 Cpu186 = 0,
36 /* i286 or better required */
37 Cpu286,
38 /* i386 or better required */
39 Cpu386,
40 /* i486 or better required */
41 Cpu486,
42 /* i585 or better required */
43 Cpu586,
44 /* i686 or better required */
45 Cpu686,
d871f3f4
L
46 /* CMOV Instruction support required */
47 CpuCMOV,
48 /* FXSR Instruction support required */
49 CpuFXSR,
b49dfb4a 50 /* CLFLUSH Instruction support required */
52a6c1fe 51 CpuClflush,
22109423
L
52 /* NOP Instruction support required */
53 CpuNop,
b49dfb4a 54 /* SYSCALL Instructions support required */
52a6c1fe
L
55 CpuSYSCALL,
56 /* Floating point support required */
57 Cpu8087,
58 /* i287 support required */
59 Cpu287,
60 /* i387 support required */
61 Cpu387,
62 /* i686 and floating point support required */
63 Cpu687,
64 /* SSE3 and floating point support required */
65 CpuFISTTP,
66 /* MMX support required */
67 CpuMMX,
68 /* SSE support required */
69 CpuSSE,
70 /* SSE2 support required */
71 CpuSSE2,
72 /* 3dnow! support required */
73 Cpu3dnow,
74 /* 3dnow! Extensions support required */
75 Cpu3dnowA,
76 /* SSE3 support required */
77 CpuSSE3,
78 /* VIA PadLock required */
79 CpuPadLock,
80 /* AMD Secure Virtual Machine Ext-s required */
81 CpuSVME,
82 /* VMX Instructions required */
83 CpuVMX,
84 /* SMX Instructions required */
85 CpuSMX,
86 /* SSSE3 support required */
87 CpuSSSE3,
88 /* SSE4a support required */
89 CpuSSE4a,
272a84b1
L
90 /* LZCNT support required */
91 CpuLZCNT,
92 /* POPCNT support required */
93 CpuPOPCNT,
52a6c1fe
L
94 /* SSE4.1 support required */
95 CpuSSE4_1,
96 /* SSE4.2 support required */
97 CpuSSE4_2,
98 /* AVX support required */
99 CpuAVX,
6c30d220
L
100 /* AVX2 support required */
101 CpuAVX2,
43234a1e
L
102 /* Intel AVX-512 Foundation Instructions support required */
103 CpuAVX512F,
104 /* Intel AVX-512 Conflict Detection Instructions support required */
105 CpuAVX512CD,
106 /* Intel AVX-512 Exponential and Reciprocal Instructions support
107 required */
108 CpuAVX512ER,
109 /* Intel AVX-512 Prefetch Instructions support required */
110 CpuAVX512PF,
b28d1bda
IT
111 /* Intel AVX-512 VL Instructions support required. */
112 CpuAVX512VL,
90a915bf
IT
113 /* Intel AVX-512 DQ Instructions support required. */
114 CpuAVX512DQ,
1ba585e8
IT
115 /* Intel AVX-512 BW Instructions support required. */
116 CpuAVX512BW,
52a6c1fe
L
117 /* Intel L1OM support required */
118 CpuL1OM,
7a9068fe
L
119 /* Intel K1OM support required */
120 CpuK1OM,
7b6d09fb
L
121 /* Intel IAMCU support required */
122 CpuIAMCU,
b49dfb4a 123 /* Xsave/xrstor New Instructions support required */
52a6c1fe 124 CpuXsave,
b49dfb4a 125 /* Xsaveopt New Instructions support required */
c7b8aa3a 126 CpuXsaveopt,
52a6c1fe
L
127 /* AES support required */
128 CpuAES,
129 /* PCLMUL support required */
130 CpuPCLMUL,
131 /* FMA support required */
132 CpuFMA,
133 /* FMA4 support required */
134 CpuFMA4,
5dd85c99
SP
135 /* XOP support required */
136 CpuXOP,
f88c9eb0
SP
137 /* LWP support required */
138 CpuLWP,
f12dc422
L
139 /* BMI support required */
140 CpuBMI,
2a2a0f38
QN
141 /* TBM support required */
142 CpuTBM,
b49dfb4a 143 /* MOVBE Instruction support required */
52a6c1fe 144 CpuMovbe,
60aa667e
L
145 /* CMPXCHG16B instruction support required. */
146 CpuCX16,
52a6c1fe
L
147 /* EPT Instructions required */
148 CpuEPT,
b49dfb4a 149 /* RDTSCP Instruction support required */
52a6c1fe 150 CpuRdtscp,
77321f53 151 /* FSGSBASE Instructions required */
c7b8aa3a
L
152 CpuFSGSBase,
153 /* RDRND Instructions required */
154 CpuRdRnd,
155 /* F16C Instructions required */
156 CpuF16C,
6c30d220
L
157 /* Intel BMI2 support required */
158 CpuBMI2,
42164a71
L
159 /* HLE support required */
160 CpuHLE,
161 /* RTM support required */
162 CpuRTM,
6c30d220
L
163 /* INVPCID Instructions required */
164 CpuINVPCID,
8729a6f6
L
165 /* VMFUNC Instruction required */
166 CpuVMFUNC,
7e8b059b
L
167 /* Intel MPX Instructions required */
168 CpuMPX,
52a6c1fe
L
169 /* 64bit support available, used by -march= in assembler. */
170 CpuLM,
e2e1fcde
L
171 /* RDRSEED instruction required. */
172 CpuRDSEED,
173 /* Multi-presisionn add-carry instructions are required. */
174 CpuADX,
7b458c12 175 /* Supports prefetchw and prefetch instructions. */
e2e1fcde 176 CpuPRFCHW,
5c111e37
L
177 /* SMAP instructions required. */
178 CpuSMAP,
a0046408
L
179 /* SHA instructions required. */
180 CpuSHA,
963f3586
IT
181 /* CLFLUSHOPT instruction required */
182 CpuClflushOpt,
183 /* XSAVES/XRSTORS instruction required */
184 CpuXSAVES,
185 /* XSAVEC instruction required */
186 CpuXSAVEC,
dcf893b5
IT
187 /* PREFETCHWT1 instruction required */
188 CpuPREFETCHWT1,
2cf200a4
IT
189 /* SE1 instruction required */
190 CpuSE1,
c5e7287a
IT
191 /* CLWB instruction required */
192 CpuCLWB,
2cc1b5aa
IT
193 /* Intel AVX-512 IFMA Instructions support required. */
194 CpuAVX512IFMA,
14f195c9
IT
195 /* Intel AVX-512 VBMI Instructions support required. */
196 CpuAVX512VBMI,
920d2ddc
IT
197 /* Intel AVX-512 4FMAPS Instructions support required. */
198 CpuAVX512_4FMAPS,
47acf0bd
IT
199 /* Intel AVX-512 4VNNIW Instructions support required. */
200 CpuAVX512_4VNNIW,
620214f7
IT
201 /* Intel AVX-512 VPOPCNTDQ Instructions support required. */
202 CpuAVX512_VPOPCNTDQ,
53467f57
IT
203 /* Intel AVX-512 VBMI2 Instructions support required. */
204 CpuAVX512_VBMI2,
8cfcb765
IT
205 /* Intel AVX-512 VNNI Instructions support required. */
206 CpuAVX512_VNNI,
ee6872be
IT
207 /* Intel AVX-512 BITALG Instructions support required. */
208 CpuAVX512_BITALG,
d6aab7a1
XG
209 /* Intel AVX-512 BF16 Instructions support required. */
210 CpuAVX512_BF16,
9186c494
L
211 /* Intel AVX-512 VP2INTERSECT Instructions support required. */
212 CpuAVX512_VP2INTERSECT,
9916071f
AP
213 /* mwaitx instruction required */
214 CpuMWAITX,
43e65147 215 /* Clzero instruction required */
029f3522 216 CpuCLZERO,
8eab4136
L
217 /* OSPKE instruction required */
218 CpuOSPKE,
8bc52696
AF
219 /* RDPID instruction required */
220 CpuRDPID,
6b40c462
L
221 /* PTWRITE instruction required */
222 CpuPTWRITE,
d777820b
IT
223 /* CET instructions support required */
224 CpuIBT,
225 CpuSHSTK,
48521003
IT
226 /* GFNI instructions required */
227 CpuGFNI,
8dcf1fad
IT
228 /* VAES instructions required */
229 CpuVAES,
ff1982d5
IT
230 /* VPCLMULQDQ instructions required */
231 CpuVPCLMULQDQ,
3233d7d0
IT
232 /* WBNOINVD instructions required */
233 CpuWBNOINVD,
be3a8dca
IT
234 /* PCONFIG instructions required */
235 CpuPCONFIG,
de89d0a3
IT
236 /* WAITPKG instructions required */
237 CpuWAITPKG,
c48935d7
IT
238 /* CLDEMOTE instruction required */
239 CpuCLDEMOTE,
c0a30a9f
L
240 /* MOVDIRI instruction support required */
241 CpuMOVDIRI,
242 /* MOVDIRR64B instruction required */
243 CpuMOVDIR64B,
5d79adc4
L
244 /* ENQCMD instruction required */
245 CpuENQCMD,
4b27d27c
L
246 /* SERIALIZE instruction required */
247 CpuSERIALIZE,
142861df
JB
248 /* RDPRU instruction required */
249 CpuRDPRU,
250 /* MCOMMIT instruction required */
251 CpuMCOMMIT,
a847e322
JB
252 /* SEV-ES instruction(s) required */
253 CpuSEV_ES,
bb651e8b
CL
254 /* TSXLDTRK instruction required */
255 CpuTSXLDTRK,
52a6c1fe
L
256 /* 64bit support required */
257 Cpu64,
258 /* Not supported in the 64bit mode */
259 CpuNo64,
260 /* The last bitfield in i386_cpu_flags. */
e92bae62 261 CpuMax = CpuNo64
52a6c1fe 262};
40fb9820
L
263
264#define CpuNumOfUints \
265 (CpuMax / sizeof (unsigned int) / CHAR_BIT + 1)
266#define CpuNumOfBits \
267 (CpuNumOfUints * sizeof (unsigned int) * CHAR_BIT)
268
269/* If you get a compiler error for zero width of the unused field,
270 comment it out. */
8cfcb765 271#define CpuUnused (CpuMax + 1)
53467f57 272
40fb9820
L
273/* We can check if an instruction is available with array instead
274 of bitfield. */
275typedef union i386_cpu_flags
276{
277 struct
278 {
279 unsigned int cpui186:1;
280 unsigned int cpui286:1;
281 unsigned int cpui386:1;
282 unsigned int cpui486:1;
283 unsigned int cpui586:1;
284 unsigned int cpui686:1;
d871f3f4
L
285 unsigned int cpucmov:1;
286 unsigned int cpufxsr:1;
bd5295b2 287 unsigned int cpuclflush:1;
22109423 288 unsigned int cpunop:1;
bd5295b2 289 unsigned int cpusyscall:1;
309d3373
JB
290 unsigned int cpu8087:1;
291 unsigned int cpu287:1;
292 unsigned int cpu387:1;
293 unsigned int cpu687:1;
294 unsigned int cpufisttp:1;
40fb9820 295 unsigned int cpummx:1;
40fb9820
L
296 unsigned int cpusse:1;
297 unsigned int cpusse2:1;
298 unsigned int cpua3dnow:1;
299 unsigned int cpua3dnowa:1;
300 unsigned int cpusse3:1;
301 unsigned int cpupadlock:1;
302 unsigned int cpusvme:1;
303 unsigned int cpuvmx:1;
47dd174c 304 unsigned int cpusmx:1;
40fb9820
L
305 unsigned int cpussse3:1;
306 unsigned int cpusse4a:1;
272a84b1
L
307 unsigned int cpulzcnt:1;
308 unsigned int cpupopcnt:1;
40fb9820
L
309 unsigned int cpusse4_1:1;
310 unsigned int cpusse4_2:1;
c0f3af97 311 unsigned int cpuavx:1;
6c30d220 312 unsigned int cpuavx2:1;
43234a1e
L
313 unsigned int cpuavx512f:1;
314 unsigned int cpuavx512cd:1;
315 unsigned int cpuavx512er:1;
316 unsigned int cpuavx512pf:1;
b28d1bda 317 unsigned int cpuavx512vl:1;
90a915bf 318 unsigned int cpuavx512dq:1;
1ba585e8 319 unsigned int cpuavx512bw:1;
8a9036a4 320 unsigned int cpul1om:1;
7a9068fe 321 unsigned int cpuk1om:1;
7b6d09fb 322 unsigned int cpuiamcu:1;
475a2301 323 unsigned int cpuxsave:1;
c7b8aa3a 324 unsigned int cpuxsaveopt:1;
c0f3af97 325 unsigned int cpuaes:1;
594ab6a3 326 unsigned int cpupclmul:1;
c0f3af97 327 unsigned int cpufma:1;
922d8de8 328 unsigned int cpufma4:1;
5dd85c99 329 unsigned int cpuxop:1;
f88c9eb0 330 unsigned int cpulwp:1;
f12dc422 331 unsigned int cpubmi:1;
2a2a0f38 332 unsigned int cputbm:1;
f1f8f695 333 unsigned int cpumovbe:1;
60aa667e 334 unsigned int cpucx16:1;
f1f8f695 335 unsigned int cpuept:1;
1b7f3fb0 336 unsigned int cpurdtscp:1;
c7b8aa3a
L
337 unsigned int cpufsgsbase:1;
338 unsigned int cpurdrnd:1;
339 unsigned int cpuf16c:1;
6c30d220 340 unsigned int cpubmi2:1;
42164a71
L
341 unsigned int cpuhle:1;
342 unsigned int cpurtm:1;
6c30d220 343 unsigned int cpuinvpcid:1;
8729a6f6 344 unsigned int cpuvmfunc:1;
7e8b059b 345 unsigned int cpumpx:1;
40fb9820 346 unsigned int cpulm:1;
e2e1fcde
L
347 unsigned int cpurdseed:1;
348 unsigned int cpuadx:1;
349 unsigned int cpuprfchw:1;
5c111e37 350 unsigned int cpusmap:1;
a0046408 351 unsigned int cpusha:1;
963f3586
IT
352 unsigned int cpuclflushopt:1;
353 unsigned int cpuxsaves:1;
354 unsigned int cpuxsavec:1;
dcf893b5 355 unsigned int cpuprefetchwt1:1;
2cf200a4 356 unsigned int cpuse1:1;
c5e7287a 357 unsigned int cpuclwb:1;
2cc1b5aa 358 unsigned int cpuavx512ifma:1;
14f195c9 359 unsigned int cpuavx512vbmi:1;
920d2ddc 360 unsigned int cpuavx512_4fmaps:1;
47acf0bd 361 unsigned int cpuavx512_4vnniw:1;
620214f7 362 unsigned int cpuavx512_vpopcntdq:1;
53467f57 363 unsigned int cpuavx512_vbmi2:1;
8cfcb765 364 unsigned int cpuavx512_vnni:1;
ee6872be 365 unsigned int cpuavx512_bitalg:1;
d6aab7a1 366 unsigned int cpuavx512_bf16:1;
9186c494 367 unsigned int cpuavx512_vp2intersect:1;
9916071f 368 unsigned int cpumwaitx:1;
029f3522 369 unsigned int cpuclzero:1;
8eab4136 370 unsigned int cpuospke:1;
8bc52696 371 unsigned int cpurdpid:1;
6b40c462 372 unsigned int cpuptwrite:1;
d777820b
IT
373 unsigned int cpuibt:1;
374 unsigned int cpushstk:1;
48521003 375 unsigned int cpugfni:1;
8dcf1fad 376 unsigned int cpuvaes:1;
ff1982d5 377 unsigned int cpuvpclmulqdq:1;
3233d7d0 378 unsigned int cpuwbnoinvd:1;
be3a8dca 379 unsigned int cpupconfig:1;
de89d0a3 380 unsigned int cpuwaitpkg:1;
c48935d7 381 unsigned int cpucldemote:1;
c0a30a9f
L
382 unsigned int cpumovdiri:1;
383 unsigned int cpumovdir64b:1;
5d79adc4 384 unsigned int cpuenqcmd:1;
4b27d27c 385 unsigned int cpuserialize:1;
142861df
JB
386 unsigned int cpurdpru:1;
387 unsigned int cpumcommit:1;
a847e322 388 unsigned int cpusev_es:1;
bb651e8b 389 unsigned int cputsxldtrk:1;
40fb9820
L
390 unsigned int cpu64:1;
391 unsigned int cpuno64:1;
392#ifdef CpuUnused
393 unsigned int unused:(CpuNumOfBits - CpuUnused);
394#endif
395 } bitfield;
396 unsigned int array[CpuNumOfUints];
397} i386_cpu_flags;
398
399/* Position of opcode_modifier bits. */
400
52a6c1fe
L
401enum
402{
403 /* has direction bit. */
404 D = 0,
507916b8
JB
405 /* set if operands can be both bytes and words/dwords/qwords, encoded the
406 canonical way; the base_opcode field should hold the encoding for byte
407 operands */
52a6c1fe 408 W,
86fa6981
L
409 /* load form instruction. Must be placed before store form. */
410 Load,
52a6c1fe
L
411 /* insn has a modrm byte. */
412 Modrm,
0cfa3eb3
JB
413 /* special case for jump insns; value has to be 1 */
414#define JUMP 1
52a6c1fe 415 /* call and jump */
0cfa3eb3 416#define JUMP_DWORD 2
52a6c1fe 417 /* loop and jecxz */
0cfa3eb3 418#define JUMP_BYTE 3
52a6c1fe 419 /* special case for intersegment leaps/calls */
0cfa3eb3 420#define JUMP_INTERSEGMENT 4
6f2f06be 421 /* absolute address for jump */
0cfa3eb3
JB
422#define JUMP_ABSOLUTE 5
423 Jump,
52a6c1fe
L
424 /* FP insn memory format bit, sized by 0x4 */
425 FloatMF,
426 /* src/dest swap for floats. */
427 FloatR,
52a6c1fe 428 /* needs size prefix if in 32-bit mode */
673fe0f0 429#define SIZE16 1
52a6c1fe 430 /* needs size prefix if in 16-bit mode */
673fe0f0 431#define SIZE32 2
52a6c1fe 432 /* needs size prefix if in 64-bit mode */
673fe0f0
JB
433#define SIZE64 3
434 Size,
56ffb741
L
435 /* check register size. */
436 CheckRegSize,
52a6c1fe
L
437 /* instruction ignores operand size prefix and in Intel mode ignores
438 mnemonic size suffix check. */
3cd7f3e3 439#define IGNORESIZE 1
52a6c1fe 440 /* default insn size depends on mode */
3cd7f3e3
L
441#define DEFAULTSIZE 2
442 MnemonicSize,
601e8564
JB
443 /* any memory size */
444 Anysize,
52a6c1fe
L
445 /* b suffix on instruction illegal */
446 No_bSuf,
447 /* w suffix on instruction illegal */
448 No_wSuf,
449 /* l suffix on instruction illegal */
450 No_lSuf,
451 /* s suffix on instruction illegal */
452 No_sSuf,
453 /* q suffix on instruction illegal */
454 No_qSuf,
455 /* long double suffix on instruction illegal */
456 No_ldSuf,
457 /* instruction needs FWAIT */
458 FWait,
51c8edf6
JB
459 /* IsString provides for a quick test for string instructions, and
460 its actual value also indicates which of the operands (if any)
461 requires use of the %es segment. */
462#define IS_STRING_ES_OP0 2
463#define IS_STRING_ES_OP1 3
52a6c1fe 464 IsString,
dfd69174
JB
465 /* RegMem is for instructions with a modrm byte where the register
466 destination operand should be encoded in the mod and regmem fields.
467 Normally, it will be encoded in the reg field. We add a RegMem
468 flag to indicate that it should be encoded in the regmem field. */
469 RegMem,
7e8b059b
L
470 /* quick test if branch instruction is MPX supported */
471 BNDPrefixOk,
04ef582a
L
472 /* quick test if NOTRACK prefix is supported */
473 NoTrackPrefixOk,
c32fa91d
L
474 /* quick test for lockable instructions */
475 IsLockable,
52a6c1fe
L
476 /* fake an extra reg operand for clr, imul and special register
477 processing for some instructions. */
478 RegKludge,
52a6c1fe
L
479 /* An implicit xmm0 as the first operand */
480 Implicit1stXmm0,
42164a71
L
481 /* The HLE prefix is OK:
482 1. With a LOCK prefix.
483 2. With or without a LOCK prefix.
484 3. With a RELEASE (0xf3) prefix.
485 */
82c2def5
L
486#define HLEPrefixNone 0
487#define HLEPrefixLock 1
488#define HLEPrefixAny 2
489#define HLEPrefixRelease 3
42164a71 490 HLEPrefixOk,
29c048b6
RM
491 /* An instruction on which a "rep" prefix is acceptable. */
492 RepPrefixOk,
52a6c1fe
L
493 /* Convert to DWORD */
494 ToDword,
495 /* Convert to QWORD */
496 ToQword,
75c0a438
L
497 /* Address prefix changes register operand */
498 AddrPrefixOpReg,
52a6c1fe
L
499 /* opcode is a prefix */
500 IsPrefix,
501 /* instruction has extension in 8 bit imm */
502 ImmExt,
503 /* instruction don't need Rex64 prefix. */
504 NoRex64,
52a6c1fe
L
505 /* deprecated fp insn, gets a warning */
506 Ugh,
507 /* insn has VEX prefix:
10c17abd 508 1: 128bit VEX prefix (or operand dependent).
2bf05e57 509 2: 256bit VEX prefix.
712366da 510 3: Scalar VEX prefix.
52a6c1fe 511 */
712366da
L
512#define VEX128 1
513#define VEX256 2
514#define VEXScalar 3
52a6c1fe 515 Vex,
2426c15f
L
516 /* How to encode VEX.vvvv:
517 0: VEX.vvvv must be 1111b.
a2a7d12c 518 1: VEX.NDS. Register-only source is encoded in VEX.vvvv where
2426c15f 519 the content of source registers will be preserved.
29c048b6 520 VEX.DDS. The second register operand is encoded in VEX.vvvv
2426c15f
L
521 where the content of first source register will be overwritten
522 by the result.
6c30d220
L
523 VEX.NDD2. The second destination register operand is encoded in
524 VEX.vvvv for instructions with 2 destination register operands.
525 For assembler, there are no difference between VEX.NDS, VEX.DDS
526 and VEX.NDD2.
527 2. VEX.NDD. Register destination is encoded in VEX.vvvv for
528 instructions with 1 destination register operand.
2426c15f
L
529 3. VEX.LWP. Register destination is encoded in VEX.vvvv and one
530 of the operands can access a memory location.
531 */
532#define VEXXDS 1
533#define VEXNDD 2
534#define VEXLWP 3
535 VexVVVV,
1ef99a7b
L
536 /* How the VEX.W bit is used:
537 0: Set by the REX.W bit.
538 1: VEX.W0. Should always be 0.
539 2: VEX.W1. Should always be 1.
6865c043 540 3: VEX.WIG. The VEX.W bit is ignored.
1ef99a7b
L
541 */
542#define VEXW0 1
543#define VEXW1 2
6865c043 544#define VEXWIG 3
1ef99a7b 545 VexW,
7f399153
L
546 /* VEX opcode prefix:
547 0: VEX 0x0F opcode prefix.
548 1: VEX 0x0F38 opcode prefix.
549 2: VEX 0x0F3A opcode prefix
550 3: XOP 0x08 opcode prefix.
551 4: XOP 0x09 opcode prefix
552 5: XOP 0x0A opcode prefix.
553 */
554#define VEX0F 0
555#define VEX0F38 1
556#define VEX0F3A 2
557#define XOP08 3
558#define XOP09 4
559#define XOP0A 5
560 VexOpcode,
8cd7925b 561 /* number of VEX source operands:
8c43a48b
L
562 0: <= 2 source operands.
563 1: 2 XOP source operands.
8cd7925b
L
564 2: 3 source operands.
565 */
8c43a48b 566#define XOP2SOURCES 1
8cd7925b
L
567#define VEX3SOURCES 2
568 VexSources,
6c30d220
L
569 /* Instruction with vector SIB byte:
570 1: 128bit vector register.
571 2: 256bit vector register.
43234a1e 572 3: 512bit vector register.
6c30d220
L
573 */
574#define VecSIB128 1
575#define VecSIB256 2
43234a1e 576#define VecSIB512 3
6c30d220 577 VecSIB,
52a6c1fe
L
578 /* SSE to AVX support required */
579 SSE2AVX,
580 /* No AVX equivalent */
581 NoAVX,
43234a1e
L
582
583 /* insn has EVEX prefix:
584 1: 512bit EVEX prefix.
585 2: 128bit EVEX prefix.
586 3: 256bit EVEX prefix.
587 4: Length-ignored (LIG) EVEX prefix.
e771e7c9 588 5: Length determined from actual operands.
43234a1e
L
589 */
590#define EVEX512 1
591#define EVEX128 2
592#define EVEX256 3
593#define EVEXLIG 4
e771e7c9 594#define EVEXDYN 5
43234a1e
L
595 EVex,
596
597 /* AVX512 masking support:
ae2387fe 598 1: Zeroing or merging masking depending on operands.
43234a1e
L
599 2: Merging-masking.
600 3: Both zeroing and merging masking.
601 */
ae2387fe 602#define DYNAMIC_MASKING 1
43234a1e
L
603#define MERGING_MASKING 2
604#define BOTH_MASKING 3
605 Masking,
606
4a1b91ea
L
607 /* AVX512 broadcast support. The number of bytes to broadcast is
608 1 << (Broadcast - 1):
609 1: Byte broadcast.
610 2: Word broadcast.
611 3: Dword broadcast.
612 4: Qword broadcast.
613 */
614#define BYTE_BROADCAST 1
615#define WORD_BROADCAST 2
616#define DWORD_BROADCAST 3
617#define QWORD_BROADCAST 4
43234a1e
L
618 Broadcast,
619
620 /* Static rounding control is supported. */
621 StaticRounding,
622
623 /* Supress All Exceptions is supported. */
624 SAE,
625
7091c612
JB
626 /* Compressed Disp8*N attribute. */
627#define DISP8_SHIFT_VL 7
43234a1e
L
628 Disp8MemShift,
629
630 /* Default mask isn't allowed. */
631 NoDefMask,
632
920d2ddc
IT
633 /* The second operand must be a vector register, {x,y,z}mmN, where N is a multiple of 4.
634 It implicitly denotes the register group of {x,y,z}mmN - {x,y,z}mm(N + 3).
635 */
636 ImplicitQuadGroup,
637
b6f8c7c4
L
638 /* Support encoding optimization. */
639 Optimize,
640
52a6c1fe
L
641 /* AT&T mnemonic. */
642 ATTMnemonic,
643 /* AT&T syntax. */
644 ATTSyntax,
645 /* Intel syntax. */
646 IntelSyntax,
4b5aaf5f
L
647 /* ISA64: Don't change the order without other code adjustments.
648 0: Common to AMD64 and Intel64.
649 1: AMD64.
650 2: Intel64.
651 3: Only in Intel64.
652 */
653#define AMD64 1
654#define INTEL64 2
655#define INTEL64ONLY 3
656 ISA64,
52a6c1fe 657 /* The last bitfield in i386_opcode_modifier. */
1d942ae9 658 Opcode_Modifier_Num
52a6c1fe 659};
40fb9820
L
660
661typedef struct i386_opcode_modifier
662{
663 unsigned int d:1;
664 unsigned int w:1;
86fa6981 665 unsigned int load:1;
40fb9820 666 unsigned int modrm:1;
0cfa3eb3 667 unsigned int jump:3;
40fb9820
L
668 unsigned int floatmf:1;
669 unsigned int floatr:1;
673fe0f0 670 unsigned int size:2;
56ffb741 671 unsigned int checkregsize:1;
3cd7f3e3 672 unsigned int mnemonicsize:2;
601e8564 673 unsigned int anysize:1;
40fb9820
L
674 unsigned int no_bsuf:1;
675 unsigned int no_wsuf:1;
676 unsigned int no_lsuf:1;
677 unsigned int no_ssuf:1;
678 unsigned int no_qsuf:1;
7ce189b3 679 unsigned int no_ldsuf:1;
40fb9820 680 unsigned int fwait:1;
51c8edf6 681 unsigned int isstring:2;
dfd69174 682 unsigned int regmem:1;
7e8b059b 683 unsigned int bndprefixok:1;
04ef582a 684 unsigned int notrackprefixok:1;
c32fa91d 685 unsigned int islockable:1;
40fb9820 686 unsigned int regkludge:1;
c0f3af97 687 unsigned int implicit1stxmm0:1;
42164a71 688 unsigned int hleprefixok:2;
29c048b6 689 unsigned int repprefixok:1;
ca61edf2
L
690 unsigned int todword:1;
691 unsigned int toqword:1;
75c0a438 692 unsigned int addrprefixopreg:1;
40fb9820
L
693 unsigned int isprefix:1;
694 unsigned int immext:1;
695 unsigned int norex64:1;
40fb9820 696 unsigned int ugh:1;
2bf05e57 697 unsigned int vex:2;
2426c15f 698 unsigned int vexvvvv:2;
1ef99a7b 699 unsigned int vexw:2;
7f399153 700 unsigned int vexopcode:3;
8cd7925b 701 unsigned int vexsources:2;
6c30d220 702 unsigned int vecsib:2;
c0f3af97 703 unsigned int sse2avx:1;
81f8a913 704 unsigned int noavx:1;
43234a1e
L
705 unsigned int evex:3;
706 unsigned int masking:2;
4a1b91ea 707 unsigned int broadcast:3;
43234a1e
L
708 unsigned int staticrounding:1;
709 unsigned int sae:1;
710 unsigned int disp8memshift:3;
711 unsigned int nodefmask:1;
920d2ddc 712 unsigned int implicitquadgroup:1;
b6f8c7c4 713 unsigned int optimize:1;
1efbbeb4 714 unsigned int attmnemonic:1;
e1d4d893 715 unsigned int attsyntax:1;
5c07affc 716 unsigned int intelsyntax:1;
4b5aaf5f 717 unsigned int isa64:2;
40fb9820
L
718} i386_opcode_modifier;
719
bab6aec1
JB
720/* Operand classes. */
721
722#define CLASS_WIDTH 4
723enum operand_class
724{
725 ClassNone,
726 Reg, /* GPRs and FP regs, distinguished by operand size */
00cee14f 727 SReg, /* Segment register */
4a5c67ed
JB
728 RegCR, /* Control register */
729 RegDR, /* Debug register */
730 RegTR, /* Test register */
3528c362
JB
731 RegMMX, /* MMX register */
732 RegSIMD, /* XMM/YMM/ZMM registers, distinguished by operand size */
f74a6307
JB
733 RegMask, /* Vector Mask register */
734 RegBND, /* Bound register */
bab6aec1
JB
735};
736
75e5731b
JB
737/* Special operand instances. */
738
739#define INSTANCE_WIDTH 3
740enum operand_instance
741{
742 InstanceNone,
743 Accum, /* Accumulator %al/%ax/%eax/%rax/%st(0)/%xmm0 */
474da251
JB
744 RegC, /* %cl / %cx / %ecx / %rcx, e.g. register to hold shift count */
745 RegD, /* %dl / %dx / %edx / %rdx, e.g. register to hold I/O port addr */
746 RegB, /* %bl / %bx / %ebx / %rbx */
75e5731b
JB
747};
748
40fb9820
L
749/* Position of operand_type bits. */
750
52a6c1fe
L
751enum
752{
75e5731b
JB
753 /* Class and Instance */
754 ClassInstance = CLASS_WIDTH + INSTANCE_WIDTH - 1,
52a6c1fe
L
755 /* 1 bit immediate */
756 Imm1,
757 /* 8 bit immediate */
758 Imm8,
759 /* 8 bit immediate sign extended */
760 Imm8S,
761 /* 16 bit immediate */
762 Imm16,
763 /* 32 bit immediate */
764 Imm32,
765 /* 32 bit immediate sign extended */
766 Imm32S,
767 /* 64 bit immediate */
768 Imm64,
769 /* 8bit/16bit/32bit displacements are used in different ways,
770 depending on the instruction. For jumps, they specify the
771 size of the PC relative displacement, for instructions with
772 memory operand, they specify the size of the offset relative
773 to the base register, and for instructions with memory offset
774 such as `mov 1234,%al' they specify the size of the offset
775 relative to the segment base. */
776 /* 8 bit displacement */
777 Disp8,
778 /* 16 bit displacement */
779 Disp16,
780 /* 32 bit displacement */
781 Disp32,
782 /* 32 bit signed displacement */
783 Disp32S,
784 /* 64 bit displacement */
785 Disp64,
52a6c1fe
L
786 /* Register which can be used for base or index in memory operand. */
787 BaseIndex,
11a322db 788 /* BYTE size. */
52a6c1fe 789 Byte,
11a322db 790 /* WORD size. 2 byte */
52a6c1fe 791 Word,
11a322db 792 /* DWORD size. 4 byte */
52a6c1fe 793 Dword,
11a322db 794 /* FWORD size. 6 byte */
52a6c1fe 795 Fword,
11a322db 796 /* QWORD size. 8 byte */
52a6c1fe 797 Qword,
11a322db 798 /* TBYTE size. 10 byte */
52a6c1fe 799 Tbyte,
11a322db 800 /* XMMWORD size. */
52a6c1fe 801 Xmmword,
11a322db 802 /* YMMWORD size. */
52a6c1fe 803 Ymmword,
11a322db 804 /* ZMMWORD size. */
43234a1e 805 Zmmword,
52a6c1fe
L
806 /* Unspecified memory size. */
807 Unspecified,
40fb9820 808
bab6aec1 809 /* The number of bits in i386_operand_type. */
f0a85b07 810 OTNum
52a6c1fe 811};
40fb9820
L
812
813#define OTNumOfUints \
f0a85b07 814 ((OTNum - 1) / sizeof (unsigned int) / CHAR_BIT + 1)
40fb9820
L
815#define OTNumOfBits \
816 (OTNumOfUints * sizeof (unsigned int) * CHAR_BIT)
817
818/* If you get a compiler error for zero width of the unused field,
601e8564 819 comment it out. */
f0a85b07 820#define OTUnused OTNum
40fb9820
L
821
822typedef union i386_operand_type
823{
824 struct
825 {
bab6aec1 826 unsigned int class:CLASS_WIDTH;
75e5731b 827 unsigned int instance:INSTANCE_WIDTH;
7d5e4556 828 unsigned int imm1:1;
40fb9820
L
829 unsigned int imm8:1;
830 unsigned int imm8s:1;
831 unsigned int imm16:1;
832 unsigned int imm32:1;
833 unsigned int imm32s:1;
834 unsigned int imm64:1;
40fb9820
L
835 unsigned int disp8:1;
836 unsigned int disp16:1;
837 unsigned int disp32:1;
838 unsigned int disp32s:1;
839 unsigned int disp64:1;
7d5e4556 840 unsigned int baseindex:1;
7d5e4556
L
841 unsigned int byte:1;
842 unsigned int word:1;
843 unsigned int dword:1;
844 unsigned int fword:1;
845 unsigned int qword:1;
846 unsigned int tbyte:1;
847 unsigned int xmmword:1;
c0f3af97 848 unsigned int ymmword:1;
43234a1e 849 unsigned int zmmword:1;
7d5e4556 850 unsigned int unspecified:1;
40fb9820
L
851#ifdef OTUnused
852 unsigned int unused:(OTNumOfBits - OTUnused);
853#endif
854 } bitfield;
855 unsigned int array[OTNumOfUints];
856} i386_operand_type;
0b1cf022 857
d3ce72d0 858typedef struct insn_template
0b1cf022
L
859{
860 /* instruction name sans width suffix ("mov" for movl insns) */
861 char *name;
862
0b1cf022
L
863 /* base_opcode is the fundamental opcode byte without optional
864 prefix(es). */
865 unsigned int base_opcode;
866#define Opcode_D 0x2 /* Direction bit:
867 set if Reg --> Regmem;
868 unset if Regmem --> Reg. */
869#define Opcode_FloatR 0x8 /* Bit to swap src/dest for float insns. */
870#define Opcode_FloatD 0x400 /* Direction bit for float insns. */
dbbc8b7e
JB
871#define Opcode_SIMD_FloatD 0x1 /* Direction bit for SIMD fp insns. */
872#define Opcode_SIMD_IntD 0x10 /* Direction bit for SIMD int insns. */
0b1cf022
L
873
874 /* extension_opcode is the 3 bit extension for group <n> insns.
875 This field is also used to store the 8-bit opcode suffix for the
876 AMD 3DNow! instructions.
29c048b6 877 If this template has no extension opcode (the usual case) use None
c1e679ec 878 Instructions */
a2cebd03 879 unsigned short extension_opcode;
0b1cf022
L
880#define None 0xffff /* If no extension_opcode is possible. */
881
4dffcebc
L
882 /* Opcode length. */
883 unsigned char opcode_length;
884
a2cebd03
JB
885 /* how many operands */
886 unsigned char operands;
887
0b1cf022 888 /* cpu feature flags */
40fb9820 889 i386_cpu_flags cpu_flags;
0b1cf022
L
890
891 /* the bits in opcode_modifier are used to generate the final opcode from
892 the base_opcode. These bits also are used to detect alternate forms of
893 the same instruction */
40fb9820 894 i386_opcode_modifier opcode_modifier;
0b1cf022
L
895
896 /* operand_types[i] describes the type of operand i. This is made
897 by OR'ing together all of the possible type masks. (e.g.
898 'operand_types[i] = Reg|Imm' specifies that operand i can be
899 either a register or an immediate operand. */
40fb9820 900 i386_operand_type operand_types[MAX_OPERANDS];
0b1cf022 901}
d3ce72d0 902insn_template;
0b1cf022 903
d3ce72d0 904extern const insn_template i386_optab[];
0b1cf022
L
905
906/* these are for register name --> number & type hash lookup */
907typedef struct
908{
909 char *reg_name;
40fb9820 910 i386_operand_type reg_type;
a60de03c 911 unsigned char reg_flags;
0b1cf022
L
912#define RegRex 0x1 /* Extended register. */
913#define RegRex64 0x2 /* Extended 8 bit register. */
43234a1e 914#define RegVRex 0x4 /* Extended vector register. */
a60de03c 915 unsigned char reg_num;
e968fc9b 916#define RegIP ((unsigned char ) ~0)
db51cc60 917/* EIZ and RIZ are fake index registers. */
e968fc9b 918#define RegIZ (RegIP - 1)
b7240065
JB
919/* FLAT is a fake segment register (Intel mode). */
920#define RegFlat ((unsigned char) ~0)
a60de03c
JB
921 signed char dw2_regnum[2];
922#define Dw2Inval (-1)
0b1cf022
L
923}
924reg_entry;
925
926/* Entries in i386_regtab. */
927#define REGNAM_AL 1
928#define REGNAM_AX 25
929#define REGNAM_EAX 41
930
931extern const reg_entry i386_regtab[];
c3fe08fa 932extern const unsigned int i386_regtab_size;
0b1cf022
L
933
934typedef struct
935{
936 char *seg_name;
937 unsigned int seg_prefix;
938}
939seg_entry;
940
941extern const seg_entry cs;
942extern const seg_entry ds;
943extern const seg_entry ss;
944extern const seg_entry es;
945extern const seg_entry fs;
946extern const seg_entry gs;
This page took 0.706669 seconds and 4 git commands to generate.