gdb: add target_ops::supports_displaced_step
[deliverable/binutils-gdb.git] / gdb / arm-tdep.h
1 /* Common target dependent code for GDB on ARM systems.
2 Copyright (C) 2002-2020 Free Software Foundation, Inc.
3
4 This file is part of GDB.
5
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 3 of the License, or
9 (at your option) any later version.
10
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with this program. If not, see <http://www.gnu.org/licenses/>. */
18
19 #ifndef ARM_TDEP_H
20 #define ARM_TDEP_H
21
22 /* Forward declarations. */
23 struct regset;
24 struct address_space;
25 struct get_next_pcs;
26 struct arm_get_next_pcs;
27 struct gdb_get_next_pcs;
28
29 /* Set to true if the 32-bit mode is in use. */
30
31 extern bool arm_apcs_32;
32
33 #include "gdbarch.h"
34 #include "arch/arm.h"
35 #include "infrun.h"
36
37 #include <vector>
38
39 /* Number of machine registers. The only define actually required
40 is gdbarch_num_regs. The other definitions are used for documentation
41 purposes and code readability. */
42 /* For 26 bit ARM code, a fake copy of the PC is placed in register 25 (PS)
43 (and called PS for processor status) so the status bits can be cleared
44 from the PC (register 15). For 32 bit ARM code, a copy of CPSR is placed
45 in PS. */
46 #define NUM_FREGS 8 /* Number of floating point registers. */
47 #define NUM_SREGS 2 /* Number of status registers. */
48 #define NUM_GREGS 16 /* Number of general purpose registers. */
49
50
51
52 /* Type of floating-point code in use by inferior. There are really 3 models
53 that are traditionally supported (plus the endianness issue), but gcc can
54 only generate 2 of those. The third is APCS_FLOAT, where arguments to
55 functions are passed in floating-point registers.
56
57 In addition to the traditional models, VFP adds two more.
58
59 If you update this enum, don't forget to update fp_model_strings in
60 arm-tdep.c. */
61
62 enum arm_float_model
63 {
64 ARM_FLOAT_AUTO, /* Automatic detection. Do not set in tdep. */
65 ARM_FLOAT_SOFT_FPA, /* Traditional soft-float (mixed-endian on LE ARM). */
66 ARM_FLOAT_FPA, /* FPA co-processor. GCC calling convention. */
67 ARM_FLOAT_SOFT_VFP, /* Soft-float with pure-endian doubles. */
68 ARM_FLOAT_VFP, /* Full VFP calling convention. */
69 ARM_FLOAT_LAST /* Keep at end. */
70 };
71
72 /* ABI used by the inferior. */
73 enum arm_abi_kind
74 {
75 ARM_ABI_AUTO,
76 ARM_ABI_APCS,
77 ARM_ABI_AAPCS,
78 ARM_ABI_LAST
79 };
80
81 /* Convention for returning structures. */
82
83 enum struct_return
84 {
85 pcc_struct_return, /* Return "short" structures in memory. */
86 reg_struct_return /* Return "short" structures in registers. */
87 };
88
89 /* Target-dependent structure in gdbarch. */
90 struct gdbarch_tdep
91 {
92 /* The ABI for this architecture. It should never be set to
93 ARM_ABI_AUTO. */
94 enum arm_abi_kind arm_abi;
95
96 enum arm_float_model fp_model; /* Floating point calling conventions. */
97
98 bool have_fpa_registers; /* Does the target report the FPA registers? */
99 bool have_wmmx_registers; /* Does the target report the WMMX registers? */
100 /* The number of VFP registers reported by the target. It is zero
101 if VFP registers are not supported. */
102 int vfp_register_count;
103 bool have_vfp_pseudos; /* Are we synthesizing the single precision
104 VFP registers? */
105 bool have_neon_pseudos; /* Are we synthesizing the quad precision
106 NEON registers? Requires
107 have_vfp_pseudos. */
108 bool have_neon; /* Do we have a NEON unit? */
109
110 bool is_m; /* Does the target follow the "M" profile. */
111 CORE_ADDR lowest_pc; /* Lowest address at which instructions
112 will appear. */
113
114 const gdb_byte *arm_breakpoint; /* Breakpoint pattern for an ARM insn. */
115 int arm_breakpoint_size; /* And its size. */
116 const gdb_byte *thumb_breakpoint; /* Breakpoint pattern for a Thumb insn. */
117 int thumb_breakpoint_size; /* And its size. */
118
119 /* If the Thumb breakpoint is an undefined instruction (which is
120 affected by IT blocks) rather than a BKPT instruction (which is
121 not), then we need a 32-bit Thumb breakpoint to preserve the
122 instruction count in IT blocks. */
123 const gdb_byte *thumb2_breakpoint;
124 int thumb2_breakpoint_size;
125
126 int jb_pc; /* Offset to PC value in jump buffer.
127 If this is negative, longjmp support
128 will be disabled. */
129 size_t jb_elt_size; /* And the size of each entry in the buf. */
130
131 /* Convention for returning structures. */
132 enum struct_return struct_return;
133
134 /* ISA-specific data types. */
135 struct type *arm_ext_type;
136 struct type *neon_double_type;
137 struct type *neon_quad_type;
138
139 /* syscall record. */
140 int (*arm_syscall_record) (struct regcache *regcache, unsigned long svc_number);
141 };
142
143 /* Structures used for displaced stepping. */
144
145 /* The maximum number of temporaries available for displaced instructions. */
146 #define DISPLACED_TEMPS 16
147 /* The maximum number of modified instructions generated for one single-stepped
148 instruction, including the breakpoint (usually at the end of the instruction
149 sequence) and any scratch words, etc. */
150 #define ARM_DISPLACED_MODIFIED_INSNS 8
151
152 struct arm_displaced_step_copy_insn_closure : public displaced_step_copy_insn_closure
153 {
154 ULONGEST tmp[DISPLACED_TEMPS];
155 int rd;
156 int wrote_to_pc;
157 union
158 {
159 struct
160 {
161 int xfersize;
162 int rn; /* Writeback register. */
163 unsigned int immed : 1; /* Offset is immediate. */
164 unsigned int writeback : 1; /* Perform base-register writeback. */
165 unsigned int restore_r4 : 1; /* Used r4 as scratch. */
166 } ldst;
167
168 struct
169 {
170 unsigned long dest;
171 unsigned int link : 1;
172 unsigned int exchange : 1;
173 unsigned int cond : 4;
174 } branch;
175
176 struct
177 {
178 unsigned int regmask;
179 int rn;
180 CORE_ADDR xfer_addr;
181 unsigned int load : 1;
182 unsigned int user : 1;
183 unsigned int increment : 1;
184 unsigned int before : 1;
185 unsigned int writeback : 1;
186 unsigned int cond : 4;
187 } block;
188
189 struct
190 {
191 unsigned int immed : 1;
192 } preload;
193
194 struct
195 {
196 /* If non-NULL, override generic SVC handling (e.g. for a particular
197 OS). */
198 int (*copy_svc_os) (struct gdbarch *gdbarch, struct regcache *regs,
199 arm_displaced_step_copy_insn_closure *dsc);
200 } svc;
201 } u;
202
203 /* The size of original instruction, 2 or 4. */
204 unsigned int insn_size;
205 /* True if the original insn (and thus all replacement insns) are Thumb
206 instead of ARM. */
207 unsigned int is_thumb;
208
209 /* The slots in the array is used in this way below,
210 - ARM instruction occupies one slot,
211 - Thumb 16 bit instruction occupies one slot,
212 - Thumb 32-bit instruction occupies *two* slots, one part for each. */
213 unsigned long modinsn[ARM_DISPLACED_MODIFIED_INSNS];
214 int numinsns;
215 CORE_ADDR insn_addr;
216 CORE_ADDR scratch_base;
217 void (*cleanup) (struct gdbarch *, struct regcache *,
218 arm_displaced_step_copy_insn_closure *);
219 };
220
221 /* Values for the WRITE_PC argument to displaced_write_reg. If the register
222 write may write to the PC, specifies the way the CPSR T bit, etc. is
223 modified by the instruction. */
224
225 enum pc_write_style
226 {
227 BRANCH_WRITE_PC,
228 BX_WRITE_PC,
229 LOAD_WRITE_PC,
230 ALU_WRITE_PC,
231 CANNOT_WRITE_PC
232 };
233
234 extern void
235 arm_process_displaced_insn (struct gdbarch *gdbarch, CORE_ADDR from,
236 CORE_ADDR to, struct regcache *regs,
237 arm_displaced_step_copy_insn_closure *dsc);
238 extern void
239 arm_displaced_init_closure (struct gdbarch *gdbarch, CORE_ADDR from,
240 CORE_ADDR to, arm_displaced_step_copy_insn_closure *dsc);
241 extern ULONGEST
242 displaced_read_reg (struct regcache *regs, arm_displaced_step_copy_insn_closure *dsc,
243 int regno);
244 extern void
245 displaced_write_reg (struct regcache *regs,
246 arm_displaced_step_copy_insn_closure *dsc, int regno,
247 ULONGEST val, enum pc_write_style write_pc);
248
249 CORE_ADDR arm_skip_stub (struct frame_info *, CORE_ADDR);
250
251 ULONGEST arm_get_next_pcs_read_memory_unsigned_integer (CORE_ADDR memaddr,
252 int len,
253 int byte_order);
254
255 CORE_ADDR arm_get_next_pcs_addr_bits_remove (struct arm_get_next_pcs *self,
256 CORE_ADDR val);
257
258 int arm_get_next_pcs_is_thumb (struct arm_get_next_pcs *self);
259
260 std::vector<CORE_ADDR> arm_software_single_step (struct regcache *);
261 int arm_is_thumb (struct regcache *regcache);
262 int arm_frame_is_thumb (struct frame_info *frame);
263
264 extern void arm_displaced_step_fixup (struct gdbarch *,
265 struct displaced_step_copy_insn_closure *,
266 CORE_ADDR, CORE_ADDR, struct regcache *);
267
268 /* Return the bit mask in ARM_PS_REGNUM that indicates Thumb mode. */
269 extern int arm_psr_thumb_bit (struct gdbarch *);
270
271 /* Is the instruction at the given memory address a Thumb or ARM
272 instruction? */
273 extern int arm_pc_is_thumb (struct gdbarch *, CORE_ADDR);
274
275 extern int arm_process_record (struct gdbarch *gdbarch,
276 struct regcache *regcache, CORE_ADDR addr);
277 /* Functions exported from arm-bsd-tdep.h. */
278
279 /* Return the appropriate register set for the core section identified
280 by SECT_NAME and SECT_SIZE. */
281
282 extern void
283 armbsd_iterate_over_regset_sections (struct gdbarch *gdbarch,
284 iterate_over_regset_sections_cb *cb,
285 void *cb_data,
286 const struct regcache *regcache);
287
288 /* Get the correct Arm target description with given FP hardware type. */
289 const target_desc *arm_read_description (arm_fp_type fp_type);
290
291 /* Get the correct Arm M-Profile target description with given hardware
292 type. */
293 const target_desc *arm_read_mprofile_description (arm_m_profile_type m_type);
294
295 #endif /* arm-tdep.h */
This page took 0.035283 seconds and 4 git commands to generate.