powerpc: Fix bad inline asm constraint in create_zero_mask()
[deliverable/linux.git] / arch / x86 / include / asm / msr-index.h
1 #ifndef _ASM_X86_MSR_INDEX_H
2 #define _ASM_X86_MSR_INDEX_H
3
4 /*
5 * CPU model specific register (MSR) numbers.
6 *
7 * Do not add new entries to this file unless the definitions are shared
8 * between multiple compilation units.
9 */
10
11 /* x86-64 specific MSRs */
12 #define MSR_EFER 0xc0000080 /* extended feature register */
13 #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
14 #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
15 #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
16 #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
17 #define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
18 #define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
19 #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
20 #define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
21
22 /* EFER bits: */
23 #define _EFER_SCE 0 /* SYSCALL/SYSRET */
24 #define _EFER_LME 8 /* Long mode enable */
25 #define _EFER_LMA 10 /* Long mode active (read-only) */
26 #define _EFER_NX 11 /* No execute enable */
27 #define _EFER_SVME 12 /* Enable virtualization */
28 #define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
29 #define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
30
31 #define EFER_SCE (1<<_EFER_SCE)
32 #define EFER_LME (1<<_EFER_LME)
33 #define EFER_LMA (1<<_EFER_LMA)
34 #define EFER_NX (1<<_EFER_NX)
35 #define EFER_SVME (1<<_EFER_SVME)
36 #define EFER_LMSLE (1<<_EFER_LMSLE)
37 #define EFER_FFXSR (1<<_EFER_FFXSR)
38
39 /* Intel MSRs. Some also available on other CPUs */
40 #define MSR_IA32_PERFCTR0 0x000000c1
41 #define MSR_IA32_PERFCTR1 0x000000c2
42 #define MSR_FSB_FREQ 0x000000cd
43 #define MSR_PLATFORM_INFO 0x000000ce
44
45 #define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2
46 #define NHM_C3_AUTO_DEMOTE (1UL << 25)
47 #define NHM_C1_AUTO_DEMOTE (1UL << 26)
48 #define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
49 #define SNB_C1_AUTO_UNDEMOTE (1UL << 27)
50 #define SNB_C3_AUTO_UNDEMOTE (1UL << 28)
51
52 #define MSR_MTRRcap 0x000000fe
53 #define MSR_IA32_BBL_CR_CTL 0x00000119
54 #define MSR_IA32_BBL_CR_CTL3 0x0000011e
55
56 #define MSR_IA32_SYSENTER_CS 0x00000174
57 #define MSR_IA32_SYSENTER_ESP 0x00000175
58 #define MSR_IA32_SYSENTER_EIP 0x00000176
59
60 #define MSR_IA32_MCG_CAP 0x00000179
61 #define MSR_IA32_MCG_STATUS 0x0000017a
62 #define MSR_IA32_MCG_CTL 0x0000017b
63 #define MSR_IA32_MCG_EXT_CTL 0x000004d0
64
65 #define MSR_OFFCORE_RSP_0 0x000001a6
66 #define MSR_OFFCORE_RSP_1 0x000001a7
67 #define MSR_NHM_TURBO_RATIO_LIMIT 0x000001ad
68 #define MSR_IVT_TURBO_RATIO_LIMIT 0x000001ae
69 #define MSR_TURBO_RATIO_LIMIT 0x000001ad
70 #define MSR_TURBO_RATIO_LIMIT1 0x000001ae
71 #define MSR_TURBO_RATIO_LIMIT2 0x000001af
72
73 #define MSR_LBR_SELECT 0x000001c8
74 #define MSR_LBR_TOS 0x000001c9
75 #define MSR_LBR_NHM_FROM 0x00000680
76 #define MSR_LBR_NHM_TO 0x000006c0
77 #define MSR_LBR_CORE_FROM 0x00000040
78 #define MSR_LBR_CORE_TO 0x00000060
79
80 #define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */
81 #define LBR_INFO_MISPRED BIT_ULL(63)
82 #define LBR_INFO_IN_TX BIT_ULL(62)
83 #define LBR_INFO_ABORT BIT_ULL(61)
84 #define LBR_INFO_CYCLES 0xffff
85
86 #define MSR_IA32_PEBS_ENABLE 0x000003f1
87 #define MSR_IA32_DS_AREA 0x00000600
88 #define MSR_IA32_PERF_CAPABILITIES 0x00000345
89 #define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
90
91 #define MSR_IA32_RTIT_CTL 0x00000570
92 #define RTIT_CTL_TRACEEN BIT(0)
93 #define RTIT_CTL_CYCLEACC BIT(1)
94 #define RTIT_CTL_OS BIT(2)
95 #define RTIT_CTL_USR BIT(3)
96 #define RTIT_CTL_CR3EN BIT(7)
97 #define RTIT_CTL_TOPA BIT(8)
98 #define RTIT_CTL_MTC_EN BIT(9)
99 #define RTIT_CTL_TSC_EN BIT(10)
100 #define RTIT_CTL_DISRETC BIT(11)
101 #define RTIT_CTL_BRANCH_EN BIT(13)
102 #define RTIT_CTL_MTC_RANGE_OFFSET 14
103 #define RTIT_CTL_MTC_RANGE (0x0full << RTIT_CTL_MTC_RANGE_OFFSET)
104 #define RTIT_CTL_CYC_THRESH_OFFSET 19
105 #define RTIT_CTL_CYC_THRESH (0x0full << RTIT_CTL_CYC_THRESH_OFFSET)
106 #define RTIT_CTL_PSB_FREQ_OFFSET 24
107 #define RTIT_CTL_PSB_FREQ (0x0full << RTIT_CTL_PSB_FREQ_OFFSET)
108 #define MSR_IA32_RTIT_STATUS 0x00000571
109 #define RTIT_STATUS_CONTEXTEN BIT(1)
110 #define RTIT_STATUS_TRIGGEREN BIT(2)
111 #define RTIT_STATUS_ERROR BIT(4)
112 #define RTIT_STATUS_STOPPED BIT(5)
113 #define MSR_IA32_RTIT_CR3_MATCH 0x00000572
114 #define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560
115 #define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561
116
117 #define MSR_MTRRfix64K_00000 0x00000250
118 #define MSR_MTRRfix16K_80000 0x00000258
119 #define MSR_MTRRfix16K_A0000 0x00000259
120 #define MSR_MTRRfix4K_C0000 0x00000268
121 #define MSR_MTRRfix4K_C8000 0x00000269
122 #define MSR_MTRRfix4K_D0000 0x0000026a
123 #define MSR_MTRRfix4K_D8000 0x0000026b
124 #define MSR_MTRRfix4K_E0000 0x0000026c
125 #define MSR_MTRRfix4K_E8000 0x0000026d
126 #define MSR_MTRRfix4K_F0000 0x0000026e
127 #define MSR_MTRRfix4K_F8000 0x0000026f
128 #define MSR_MTRRdefType 0x000002ff
129
130 #define MSR_IA32_CR_PAT 0x00000277
131
132 #define MSR_IA32_DEBUGCTLMSR 0x000001d9
133 #define MSR_IA32_LASTBRANCHFROMIP 0x000001db
134 #define MSR_IA32_LASTBRANCHTOIP 0x000001dc
135 #define MSR_IA32_LASTINTFROMIP 0x000001dd
136 #define MSR_IA32_LASTINTTOIP 0x000001de
137
138 /* DEBUGCTLMSR bits (others vary by model): */
139 #define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
140 #define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
141 #define DEBUGCTLMSR_TR (1UL << 6)
142 #define DEBUGCTLMSR_BTS (1UL << 7)
143 #define DEBUGCTLMSR_BTINT (1UL << 8)
144 #define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
145 #define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
146 #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
147
148 #define MSR_PEBS_FRONTEND 0x000003f7
149
150 #define MSR_IA32_POWER_CTL 0x000001fc
151
152 #define MSR_IA32_MC0_CTL 0x00000400
153 #define MSR_IA32_MC0_STATUS 0x00000401
154 #define MSR_IA32_MC0_ADDR 0x00000402
155 #define MSR_IA32_MC0_MISC 0x00000403
156
157 /* C-state Residency Counters */
158 #define MSR_PKG_C3_RESIDENCY 0x000003f8
159 #define MSR_PKG_C6_RESIDENCY 0x000003f9
160 #define MSR_PKG_C7_RESIDENCY 0x000003fa
161 #define MSR_CORE_C3_RESIDENCY 0x000003fc
162 #define MSR_CORE_C6_RESIDENCY 0x000003fd
163 #define MSR_CORE_C7_RESIDENCY 0x000003fe
164 #define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff
165 #define MSR_PKG_C2_RESIDENCY 0x0000060d
166 #define MSR_PKG_C8_RESIDENCY 0x00000630
167 #define MSR_PKG_C9_RESIDENCY 0x00000631
168 #define MSR_PKG_C10_RESIDENCY 0x00000632
169
170 /* Run Time Average Power Limiting (RAPL) Interface */
171
172 #define MSR_RAPL_POWER_UNIT 0x00000606
173
174 #define MSR_PKG_POWER_LIMIT 0x00000610
175 #define MSR_PKG_ENERGY_STATUS 0x00000611
176 #define MSR_PKG_PERF_STATUS 0x00000613
177 #define MSR_PKG_POWER_INFO 0x00000614
178
179 #define MSR_DRAM_POWER_LIMIT 0x00000618
180 #define MSR_DRAM_ENERGY_STATUS 0x00000619
181 #define MSR_DRAM_PERF_STATUS 0x0000061b
182 #define MSR_DRAM_POWER_INFO 0x0000061c
183
184 #define MSR_PP0_POWER_LIMIT 0x00000638
185 #define MSR_PP0_ENERGY_STATUS 0x00000639
186 #define MSR_PP0_POLICY 0x0000063a
187 #define MSR_PP0_PERF_STATUS 0x0000063b
188
189 #define MSR_PP1_POWER_LIMIT 0x00000640
190 #define MSR_PP1_ENERGY_STATUS 0x00000641
191 #define MSR_PP1_POLICY 0x00000642
192
193 #define MSR_CONFIG_TDP_NOMINAL 0x00000648
194 #define MSR_CONFIG_TDP_LEVEL_1 0x00000649
195 #define MSR_CONFIG_TDP_LEVEL_2 0x0000064A
196 #define MSR_CONFIG_TDP_CONTROL 0x0000064B
197 #define MSR_TURBO_ACTIVATION_RATIO 0x0000064C
198
199 #define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658
200 #define MSR_PKG_ANY_CORE_C0_RES 0x00000659
201 #define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A
202 #define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B
203
204 #define MSR_CORE_C1_RES 0x00000660
205
206 #define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668
207 #define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669
208
209 #define MSR_CORE_PERF_LIMIT_REASONS 0x00000690
210 #define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0
211 #define MSR_RING_PERF_LIMIT_REASONS 0x000006B1
212
213 /* Config TDP MSRs */
214 #define MSR_CONFIG_TDP_NOMINAL 0x00000648
215 #define MSR_CONFIG_TDP_LEVEL1 0x00000649
216 #define MSR_CONFIG_TDP_LEVEL2 0x0000064A
217 #define MSR_CONFIG_TDP_CONTROL 0x0000064B
218 #define MSR_TURBO_ACTIVATION_RATIO 0x0000064C
219
220 /* Hardware P state interface */
221 #define MSR_PPERF 0x0000064e
222 #define MSR_PERF_LIMIT_REASONS 0x0000064f
223 #define MSR_PM_ENABLE 0x00000770
224 #define MSR_HWP_CAPABILITIES 0x00000771
225 #define MSR_HWP_REQUEST_PKG 0x00000772
226 #define MSR_HWP_INTERRUPT 0x00000773
227 #define MSR_HWP_REQUEST 0x00000774
228 #define MSR_HWP_STATUS 0x00000777
229
230 /* CPUID.6.EAX */
231 #define HWP_BASE_BIT (1<<7)
232 #define HWP_NOTIFICATIONS_BIT (1<<8)
233 #define HWP_ACTIVITY_WINDOW_BIT (1<<9)
234 #define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10)
235 #define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11)
236
237 /* IA32_HWP_CAPABILITIES */
238 #define HWP_HIGHEST_PERF(x) (((x) >> 0) & 0xff)
239 #define HWP_GUARANTEED_PERF(x) (((x) >> 8) & 0xff)
240 #define HWP_MOSTEFFICIENT_PERF(x) (((x) >> 16) & 0xff)
241 #define HWP_LOWEST_PERF(x) (((x) >> 24) & 0xff)
242
243 /* IA32_HWP_REQUEST */
244 #define HWP_MIN_PERF(x) (x & 0xff)
245 #define HWP_MAX_PERF(x) ((x & 0xff) << 8)
246 #define HWP_DESIRED_PERF(x) ((x & 0xff) << 16)
247 #define HWP_ENERGY_PERF_PREFERENCE(x) ((x & 0xff) << 24)
248 #define HWP_ACTIVITY_WINDOW(x) ((x & 0xff3) << 32)
249 #define HWP_PACKAGE_CONTROL(x) ((x & 0x1) << 42)
250
251 /* IA32_HWP_STATUS */
252 #define HWP_GUARANTEED_CHANGE(x) (x & 0x1)
253 #define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4)
254
255 /* IA32_HWP_INTERRUPT */
256 #define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1)
257 #define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2)
258
259 #define MSR_AMD64_MC0_MASK 0xc0010044
260
261 #define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
262 #define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
263 #define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
264 #define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
265
266 #define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
267
268 /* These are consecutive and not in the normal 4er MCE bank block */
269 #define MSR_IA32_MC0_CTL2 0x00000280
270 #define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
271
272 #define MSR_P6_PERFCTR0 0x000000c1
273 #define MSR_P6_PERFCTR1 0x000000c2
274 #define MSR_P6_EVNTSEL0 0x00000186
275 #define MSR_P6_EVNTSEL1 0x00000187
276
277 #define MSR_KNC_PERFCTR0 0x00000020
278 #define MSR_KNC_PERFCTR1 0x00000021
279 #define MSR_KNC_EVNTSEL0 0x00000028
280 #define MSR_KNC_EVNTSEL1 0x00000029
281
282 /* Alternative perfctr range with full access. */
283 #define MSR_IA32_PMC0 0x000004c1
284
285 /* AMD64 MSRs. Not complete. See the architecture manual for a more
286 complete list. */
287
288 #define MSR_AMD64_PATCH_LEVEL 0x0000008b
289 #define MSR_AMD64_TSC_RATIO 0xc0000104
290 #define MSR_AMD64_NB_CFG 0xc001001f
291 #define MSR_AMD64_PATCH_LOADER 0xc0010020
292 #define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
293 #define MSR_AMD64_OSVW_STATUS 0xc0010141
294 #define MSR_AMD64_LS_CFG 0xc0011020
295 #define MSR_AMD64_DC_CFG 0xc0011022
296 #define MSR_AMD64_BU_CFG2 0xc001102a
297 #define MSR_AMD64_IBSFETCHCTL 0xc0011030
298 #define MSR_AMD64_IBSFETCHLINAD 0xc0011031
299 #define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
300 #define MSR_AMD64_IBSFETCH_REG_COUNT 3
301 #define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
302 #define MSR_AMD64_IBSOPCTL 0xc0011033
303 #define MSR_AMD64_IBSOPRIP 0xc0011034
304 #define MSR_AMD64_IBSOPDATA 0xc0011035
305 #define MSR_AMD64_IBSOPDATA2 0xc0011036
306 #define MSR_AMD64_IBSOPDATA3 0xc0011037
307 #define MSR_AMD64_IBSDCLINAD 0xc0011038
308 #define MSR_AMD64_IBSDCPHYSAD 0xc0011039
309 #define MSR_AMD64_IBSOP_REG_COUNT 7
310 #define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
311 #define MSR_AMD64_IBSCTL 0xc001103a
312 #define MSR_AMD64_IBSBRTARGET 0xc001103b
313 #define MSR_AMD64_IBSOPDATA4 0xc001103d
314 #define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
315
316 /* Fam 16h MSRs */
317 #define MSR_F16H_L2I_PERF_CTL 0xc0010230
318 #define MSR_F16H_L2I_PERF_CTR 0xc0010231
319 #define MSR_F16H_DR1_ADDR_MASK 0xc0011019
320 #define MSR_F16H_DR2_ADDR_MASK 0xc001101a
321 #define MSR_F16H_DR3_ADDR_MASK 0xc001101b
322 #define MSR_F16H_DR0_ADDR_MASK 0xc0011027
323
324 /* Fam 15h MSRs */
325 #define MSR_F15H_PERF_CTL 0xc0010200
326 #define MSR_F15H_PERF_CTR 0xc0010201
327 #define MSR_F15H_NB_PERF_CTL 0xc0010240
328 #define MSR_F15H_NB_PERF_CTR 0xc0010241
329 #define MSR_F15H_IC_CFG 0xc0011021
330
331 /* Fam 10h MSRs */
332 #define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
333 #define FAM10H_MMIO_CONF_ENABLE (1<<0)
334 #define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
335 #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
336 #define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
337 #define FAM10H_MMIO_CONF_BASE_SHIFT 20
338 #define MSR_FAM10H_NODE_ID 0xc001100c
339
340 /* K8 MSRs */
341 #define MSR_K8_TOP_MEM1 0xc001001a
342 #define MSR_K8_TOP_MEM2 0xc001001d
343 #define MSR_K8_SYSCFG 0xc0010010
344 #define MSR_K8_INT_PENDING_MSG 0xc0010055
345 /* C1E active bits in int pending message */
346 #define K8_INTP_C1E_ACTIVE_MASK 0x18000000
347 #define MSR_K8_TSEG_ADDR 0xc0010112
348 #define MSR_K8_TSEG_MASK 0xc0010113
349 #define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
350 #define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
351 #define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
352
353 /* K7 MSRs */
354 #define MSR_K7_EVNTSEL0 0xc0010000
355 #define MSR_K7_PERFCTR0 0xc0010004
356 #define MSR_K7_EVNTSEL1 0xc0010001
357 #define MSR_K7_PERFCTR1 0xc0010005
358 #define MSR_K7_EVNTSEL2 0xc0010002
359 #define MSR_K7_PERFCTR2 0xc0010006
360 #define MSR_K7_EVNTSEL3 0xc0010003
361 #define MSR_K7_PERFCTR3 0xc0010007
362 #define MSR_K7_CLK_CTL 0xc001001b
363 #define MSR_K7_HWCR 0xc0010015
364 #define MSR_K7_FID_VID_CTL 0xc0010041
365 #define MSR_K7_FID_VID_STATUS 0xc0010042
366
367 /* K6 MSRs */
368 #define MSR_K6_WHCR 0xc0000082
369 #define MSR_K6_UWCCR 0xc0000085
370 #define MSR_K6_EPMR 0xc0000086
371 #define MSR_K6_PSOR 0xc0000087
372 #define MSR_K6_PFIR 0xc0000088
373
374 /* Centaur-Hauls/IDT defined MSRs. */
375 #define MSR_IDT_FCR1 0x00000107
376 #define MSR_IDT_FCR2 0x00000108
377 #define MSR_IDT_FCR3 0x00000109
378 #define MSR_IDT_FCR4 0x0000010a
379
380 #define MSR_IDT_MCR0 0x00000110
381 #define MSR_IDT_MCR1 0x00000111
382 #define MSR_IDT_MCR2 0x00000112
383 #define MSR_IDT_MCR3 0x00000113
384 #define MSR_IDT_MCR4 0x00000114
385 #define MSR_IDT_MCR5 0x00000115
386 #define MSR_IDT_MCR6 0x00000116
387 #define MSR_IDT_MCR7 0x00000117
388 #define MSR_IDT_MCR_CTRL 0x00000120
389
390 /* VIA Cyrix defined MSRs*/
391 #define MSR_VIA_FCR 0x00001107
392 #define MSR_VIA_LONGHAUL 0x0000110a
393 #define MSR_VIA_RNG 0x0000110b
394 #define MSR_VIA_BCR2 0x00001147
395
396 /* Transmeta defined MSRs */
397 #define MSR_TMTA_LONGRUN_CTRL 0x80868010
398 #define MSR_TMTA_LONGRUN_FLAGS 0x80868011
399 #define MSR_TMTA_LRTI_READOUT 0x80868018
400 #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
401
402 /* Intel defined MSRs. */
403 #define MSR_IA32_P5_MC_ADDR 0x00000000
404 #define MSR_IA32_P5_MC_TYPE 0x00000001
405 #define MSR_IA32_TSC 0x00000010
406 #define MSR_IA32_PLATFORM_ID 0x00000017
407 #define MSR_IA32_EBL_CR_POWERON 0x0000002a
408 #define MSR_EBC_FREQUENCY_ID 0x0000002c
409 #define MSR_SMI_COUNT 0x00000034
410 #define MSR_IA32_FEATURE_CONTROL 0x0000003a
411 #define MSR_IA32_TSC_ADJUST 0x0000003b
412 #define MSR_IA32_BNDCFGS 0x00000d90
413
414 #define MSR_IA32_XSS 0x00000da0
415
416 #define FEATURE_CONTROL_LOCKED (1<<0)
417 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
418 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
419 #define FEATURE_CONTROL_LMCE (1<<20)
420
421 #define MSR_IA32_APICBASE 0x0000001b
422 #define MSR_IA32_APICBASE_BSP (1<<8)
423 #define MSR_IA32_APICBASE_ENABLE (1<<11)
424 #define MSR_IA32_APICBASE_BASE (0xfffff<<12)
425
426 #define MSR_IA32_TSCDEADLINE 0x000006e0
427
428 #define MSR_IA32_UCODE_WRITE 0x00000079
429 #define MSR_IA32_UCODE_REV 0x0000008b
430
431 #define MSR_IA32_SMM_MONITOR_CTL 0x0000009b
432 #define MSR_IA32_SMBASE 0x0000009e
433
434 #define MSR_IA32_PERF_STATUS 0x00000198
435 #define MSR_IA32_PERF_CTL 0x00000199
436 #define INTEL_PERF_CTL_MASK 0xffff
437 #define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
438 #define MSR_AMD_PERF_STATUS 0xc0010063
439 #define MSR_AMD_PERF_CTL 0xc0010062
440
441 #define MSR_IA32_MPERF 0x000000e7
442 #define MSR_IA32_APERF 0x000000e8
443
444 #define MSR_IA32_THERM_CONTROL 0x0000019a
445 #define MSR_IA32_THERM_INTERRUPT 0x0000019b
446
447 #define THERM_INT_HIGH_ENABLE (1 << 0)
448 #define THERM_INT_LOW_ENABLE (1 << 1)
449 #define THERM_INT_PLN_ENABLE (1 << 24)
450
451 #define MSR_IA32_THERM_STATUS 0x0000019c
452
453 #define THERM_STATUS_PROCHOT (1 << 0)
454 #define THERM_STATUS_POWER_LIMIT (1 << 10)
455
456 #define MSR_THERM2_CTL 0x0000019d
457
458 #define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
459
460 #define MSR_IA32_MISC_ENABLE 0x000001a0
461
462 #define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
463
464 #define MSR_MISC_PWR_MGMT 0x000001aa
465
466 #define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
467 #define ENERGY_PERF_BIAS_PERFORMANCE 0
468 #define ENERGY_PERF_BIAS_NORMAL 6
469 #define ENERGY_PERF_BIAS_POWERSAVE 15
470
471 #define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
472
473 #define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
474 #define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
475
476 #define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
477
478 #define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
479 #define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
480 #define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
481
482 /* Thermal Thresholds Support */
483 #define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
484 #define THERM_SHIFT_THRESHOLD0 8
485 #define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
486 #define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
487 #define THERM_SHIFT_THRESHOLD1 16
488 #define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
489 #define THERM_STATUS_THRESHOLD0 (1 << 6)
490 #define THERM_LOG_THRESHOLD0 (1 << 7)
491 #define THERM_STATUS_THRESHOLD1 (1 << 8)
492 #define THERM_LOG_THRESHOLD1 (1 << 9)
493
494 /* MISC_ENABLE bits: architectural */
495 #define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0
496 #define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
497 #define MSR_IA32_MISC_ENABLE_TCC_BIT 1
498 #define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
499 #define MSR_IA32_MISC_ENABLE_EMON_BIT 7
500 #define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
501 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11
502 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
503 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12
504 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
505 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16
506 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
507 #define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18
508 #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
509 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22
510 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
511 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23
512 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
513 #define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34
514 #define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
515
516 /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
517 #define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2
518 #define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
519 #define MSR_IA32_MISC_ENABLE_TM1_BIT 3
520 #define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
521 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4
522 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
523 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6
524 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
525 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8
526 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
527 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9
528 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
529 #define MSR_IA32_MISC_ENABLE_FERR_BIT 10
530 #define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
531 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10
532 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
533 #define MSR_IA32_MISC_ENABLE_TM2_BIT 13
534 #define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
535 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19
536 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
537 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20
538 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
539 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24
540 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
541 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37
542 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
543 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38
544 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
545 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39
546 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
547
548 #define MSR_IA32_TSC_DEADLINE 0x000006E0
549
550 /* P4/Xeon+ specific */
551 #define MSR_IA32_MCG_EAX 0x00000180
552 #define MSR_IA32_MCG_EBX 0x00000181
553 #define MSR_IA32_MCG_ECX 0x00000182
554 #define MSR_IA32_MCG_EDX 0x00000183
555 #define MSR_IA32_MCG_ESI 0x00000184
556 #define MSR_IA32_MCG_EDI 0x00000185
557 #define MSR_IA32_MCG_EBP 0x00000186
558 #define MSR_IA32_MCG_ESP 0x00000187
559 #define MSR_IA32_MCG_EFLAGS 0x00000188
560 #define MSR_IA32_MCG_EIP 0x00000189
561 #define MSR_IA32_MCG_RESERVED 0x0000018a
562
563 /* Pentium IV performance counter MSRs */
564 #define MSR_P4_BPU_PERFCTR0 0x00000300
565 #define MSR_P4_BPU_PERFCTR1 0x00000301
566 #define MSR_P4_BPU_PERFCTR2 0x00000302
567 #define MSR_P4_BPU_PERFCTR3 0x00000303
568 #define MSR_P4_MS_PERFCTR0 0x00000304
569 #define MSR_P4_MS_PERFCTR1 0x00000305
570 #define MSR_P4_MS_PERFCTR2 0x00000306
571 #define MSR_P4_MS_PERFCTR3 0x00000307
572 #define MSR_P4_FLAME_PERFCTR0 0x00000308
573 #define MSR_P4_FLAME_PERFCTR1 0x00000309
574 #define MSR_P4_FLAME_PERFCTR2 0x0000030a
575 #define MSR_P4_FLAME_PERFCTR3 0x0000030b
576 #define MSR_P4_IQ_PERFCTR0 0x0000030c
577 #define MSR_P4_IQ_PERFCTR1 0x0000030d
578 #define MSR_P4_IQ_PERFCTR2 0x0000030e
579 #define MSR_P4_IQ_PERFCTR3 0x0000030f
580 #define MSR_P4_IQ_PERFCTR4 0x00000310
581 #define MSR_P4_IQ_PERFCTR5 0x00000311
582 #define MSR_P4_BPU_CCCR0 0x00000360
583 #define MSR_P4_BPU_CCCR1 0x00000361
584 #define MSR_P4_BPU_CCCR2 0x00000362
585 #define MSR_P4_BPU_CCCR3 0x00000363
586 #define MSR_P4_MS_CCCR0 0x00000364
587 #define MSR_P4_MS_CCCR1 0x00000365
588 #define MSR_P4_MS_CCCR2 0x00000366
589 #define MSR_P4_MS_CCCR3 0x00000367
590 #define MSR_P4_FLAME_CCCR0 0x00000368
591 #define MSR_P4_FLAME_CCCR1 0x00000369
592 #define MSR_P4_FLAME_CCCR2 0x0000036a
593 #define MSR_P4_FLAME_CCCR3 0x0000036b
594 #define MSR_P4_IQ_CCCR0 0x0000036c
595 #define MSR_P4_IQ_CCCR1 0x0000036d
596 #define MSR_P4_IQ_CCCR2 0x0000036e
597 #define MSR_P4_IQ_CCCR3 0x0000036f
598 #define MSR_P4_IQ_CCCR4 0x00000370
599 #define MSR_P4_IQ_CCCR5 0x00000371
600 #define MSR_P4_ALF_ESCR0 0x000003ca
601 #define MSR_P4_ALF_ESCR1 0x000003cb
602 #define MSR_P4_BPU_ESCR0 0x000003b2
603 #define MSR_P4_BPU_ESCR1 0x000003b3
604 #define MSR_P4_BSU_ESCR0 0x000003a0
605 #define MSR_P4_BSU_ESCR1 0x000003a1
606 #define MSR_P4_CRU_ESCR0 0x000003b8
607 #define MSR_P4_CRU_ESCR1 0x000003b9
608 #define MSR_P4_CRU_ESCR2 0x000003cc
609 #define MSR_P4_CRU_ESCR3 0x000003cd
610 #define MSR_P4_CRU_ESCR4 0x000003e0
611 #define MSR_P4_CRU_ESCR5 0x000003e1
612 #define MSR_P4_DAC_ESCR0 0x000003a8
613 #define MSR_P4_DAC_ESCR1 0x000003a9
614 #define MSR_P4_FIRM_ESCR0 0x000003a4
615 #define MSR_P4_FIRM_ESCR1 0x000003a5
616 #define MSR_P4_FLAME_ESCR0 0x000003a6
617 #define MSR_P4_FLAME_ESCR1 0x000003a7
618 #define MSR_P4_FSB_ESCR0 0x000003a2
619 #define MSR_P4_FSB_ESCR1 0x000003a3
620 #define MSR_P4_IQ_ESCR0 0x000003ba
621 #define MSR_P4_IQ_ESCR1 0x000003bb
622 #define MSR_P4_IS_ESCR0 0x000003b4
623 #define MSR_P4_IS_ESCR1 0x000003b5
624 #define MSR_P4_ITLB_ESCR0 0x000003b6
625 #define MSR_P4_ITLB_ESCR1 0x000003b7
626 #define MSR_P4_IX_ESCR0 0x000003c8
627 #define MSR_P4_IX_ESCR1 0x000003c9
628 #define MSR_P4_MOB_ESCR0 0x000003aa
629 #define MSR_P4_MOB_ESCR1 0x000003ab
630 #define MSR_P4_MS_ESCR0 0x000003c0
631 #define MSR_P4_MS_ESCR1 0x000003c1
632 #define MSR_P4_PMH_ESCR0 0x000003ac
633 #define MSR_P4_PMH_ESCR1 0x000003ad
634 #define MSR_P4_RAT_ESCR0 0x000003bc
635 #define MSR_P4_RAT_ESCR1 0x000003bd
636 #define MSR_P4_SAAT_ESCR0 0x000003ae
637 #define MSR_P4_SAAT_ESCR1 0x000003af
638 #define MSR_P4_SSU_ESCR0 0x000003be
639 #define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
640
641 #define MSR_P4_TBPU_ESCR0 0x000003c2
642 #define MSR_P4_TBPU_ESCR1 0x000003c3
643 #define MSR_P4_TC_ESCR0 0x000003c4
644 #define MSR_P4_TC_ESCR1 0x000003c5
645 #define MSR_P4_U2L_ESCR0 0x000003b0
646 #define MSR_P4_U2L_ESCR1 0x000003b1
647
648 #define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
649
650 /* Intel Core-based CPU performance counters */
651 #define MSR_CORE_PERF_FIXED_CTR0 0x00000309
652 #define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
653 #define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
654 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
655 #define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
656 #define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
657 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
658
659 /* Geode defined MSRs */
660 #define MSR_GEODE_BUSCONT_CONF0 0x00001900
661
662 /* Intel VT MSRs */
663 #define MSR_IA32_VMX_BASIC 0x00000480
664 #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
665 #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
666 #define MSR_IA32_VMX_EXIT_CTLS 0x00000483
667 #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
668 #define MSR_IA32_VMX_MISC 0x00000485
669 #define MSR_IA32_VMX_CR0_FIXED0 0x00000486
670 #define MSR_IA32_VMX_CR0_FIXED1 0x00000487
671 #define MSR_IA32_VMX_CR4_FIXED0 0x00000488
672 #define MSR_IA32_VMX_CR4_FIXED1 0x00000489
673 #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
674 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
675 #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
676 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
677 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
678 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
679 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
680 #define MSR_IA32_VMX_VMFUNC 0x00000491
681
682 /* VMX_BASIC bits and bitmasks */
683 #define VMX_BASIC_VMCS_SIZE_SHIFT 32
684 #define VMX_BASIC_TRUE_CTLS (1ULL << 55)
685 #define VMX_BASIC_64 0x0001000000000000LLU
686 #define VMX_BASIC_MEM_TYPE_SHIFT 50
687 #define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
688 #define VMX_BASIC_MEM_TYPE_WB 6LLU
689 #define VMX_BASIC_INOUT 0x0040000000000000LLU
690
691 /* MSR_IA32_VMX_MISC bits */
692 #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
693 #define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
694 /* AMD-V MSRs */
695
696 #define MSR_VM_CR 0xc0010114
697 #define MSR_VM_IGNNE 0xc0010115
698 #define MSR_VM_HSAVE_PA 0xc0010117
699
700 #endif /* _ASM_X86_MSR_INDEX_H */
This page took 0.044194 seconds and 5 git commands to generate.