usb: dwc3: Set the ClearPendIN bit on Clear Stall EP command
[deliverable/linux.git] / drivers / usb / dwc3 / gadget.c
1 /**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
18
19 #include <linux/kernel.h>
20 #include <linux/delay.h>
21 #include <linux/slab.h>
22 #include <linux/spinlock.h>
23 #include <linux/platform_device.h>
24 #include <linux/pm_runtime.h>
25 #include <linux/interrupt.h>
26 #include <linux/io.h>
27 #include <linux/list.h>
28 #include <linux/dma-mapping.h>
29
30 #include <linux/usb/ch9.h>
31 #include <linux/usb/gadget.h>
32
33 #include "debug.h"
34 #include "core.h"
35 #include "gadget.h"
36 #include "io.h"
37
38 /**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48 {
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69 }
70
71 /**
72 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78 int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79 {
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85 }
86
87 /**
88 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
93 * return 0 on success or -ETIMEDOUT.
94 */
95 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96 {
97 int retries = 10000;
98 u32 reg;
99
100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
131 /* wait for a change in DSTS */
132 retries = 10000;
133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
139 udelay(5);
140 }
141
142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
144
145 return -ETIMEDOUT;
146 }
147
148 static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
149 {
150 dep->trb_enqueue++;
151 dep->trb_enqueue %= DWC3_TRB_NUM;
152 }
153
154 static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
155 {
156 dep->trb_dequeue++;
157 dep->trb_dequeue %= DWC3_TRB_NUM;
158 }
159
160 static int dwc3_ep_is_last_trb(unsigned int index)
161 {
162 return index == DWC3_TRB_NUM - 1;
163 }
164
165 void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
166 int status)
167 {
168 struct dwc3 *dwc = dep->dwc;
169 int i;
170
171 if (req->started) {
172 i = 0;
173 do {
174 dwc3_ep_inc_deq(dep);
175 /*
176 * Skip LINK TRB. We can't use req->trb and check for
177 * DWC3_TRBCTL_LINK_TRB because it points the TRB we
178 * just completed (not the LINK TRB).
179 */
180 if (dwc3_ep_is_last_trb(dep->trb_dequeue))
181 dwc3_ep_inc_deq(dep);
182 } while(++i < req->request.num_mapped_sgs);
183 req->started = false;
184 }
185 list_del(&req->list);
186 req->trb = NULL;
187
188 if (req->request.status == -EINPROGRESS)
189 req->request.status = status;
190
191 if (dwc->ep0_bounced && dep->number == 0)
192 dwc->ep0_bounced = false;
193 else
194 usb_gadget_unmap_request(&dwc->gadget, &req->request,
195 req->direction);
196
197 trace_dwc3_gadget_giveback(req);
198
199 spin_unlock(&dwc->lock);
200 usb_gadget_giveback_request(&dep->endpoint, &req->request);
201 spin_lock(&dwc->lock);
202 }
203
204 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
205 {
206 u32 timeout = 500;
207 u32 reg;
208
209 trace_dwc3_gadget_generic_cmd(cmd, param);
210
211 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
212 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
213
214 do {
215 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
216 if (!(reg & DWC3_DGCMD_CMDACT)) {
217 dwc3_trace(trace_dwc3_gadget,
218 "Command Complete --> %d",
219 DWC3_DGCMD_STATUS(reg));
220 if (DWC3_DGCMD_STATUS(reg))
221 return -EINVAL;
222 return 0;
223 }
224
225 /*
226 * We can't sleep here, because it's also called from
227 * interrupt context.
228 */
229 timeout--;
230 if (!timeout) {
231 dwc3_trace(trace_dwc3_gadget,
232 "Command Timed Out");
233 return -ETIMEDOUT;
234 }
235 udelay(1);
236 } while (1);
237 }
238
239 static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
240
241 int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
242 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
243 {
244 struct dwc3_ep *dep = dwc->eps[ep];
245 u32 timeout = 500;
246 u32 reg;
247
248 int susphy = false;
249 int ret = -EINVAL;
250
251 trace_dwc3_gadget_ep_cmd(dep, cmd, params);
252
253 /*
254 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
255 * we're issuing an endpoint command, we must check if
256 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
257 *
258 * We will also set SUSPHY bit to what it was before returning as stated
259 * by the same section on Synopsys databook.
260 */
261 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
262 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
263 susphy = true;
264 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
265 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
266 }
267
268 if (cmd == DWC3_DEPCMD_STARTTRANSFER) {
269 int needs_wakeup;
270
271 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
272 dwc->link_state == DWC3_LINK_STATE_U2 ||
273 dwc->link_state == DWC3_LINK_STATE_U3);
274
275 if (unlikely(needs_wakeup)) {
276 ret = __dwc3_gadget_wakeup(dwc);
277 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
278 ret);
279 }
280 }
281
282 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
283 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
284 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
285
286 dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
287 do {
288 reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
289 if (!(reg & DWC3_DEPCMD_CMDACT)) {
290 int cmd_status = DWC3_DEPCMD_STATUS(reg);
291
292 dwc3_trace(trace_dwc3_gadget,
293 "Command Complete --> %d",
294 cmd_status);
295
296 switch (cmd_status) {
297 case 0:
298 ret = 0;
299 break;
300 case DEPEVT_TRANSFER_NO_RESOURCE:
301 dwc3_trace(trace_dwc3_gadget, "%s: no resource available");
302 ret = -EINVAL;
303 break;
304 case DEPEVT_TRANSFER_BUS_EXPIRY:
305 /*
306 * SW issues START TRANSFER command to
307 * isochronous ep with future frame interval. If
308 * future interval time has already passed when
309 * core receives the command, it will respond
310 * with an error status of 'Bus Expiry'.
311 *
312 * Instead of always returning -EINVAL, let's
313 * give a hint to the gadget driver that this is
314 * the case by returning -EAGAIN.
315 */
316 dwc3_trace(trace_dwc3_gadget, "%s: bus expiry");
317 ret = -EAGAIN;
318 break;
319 default:
320 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
321 }
322
323 break;
324 }
325
326 /*
327 * We can't sleep here, because it is also called from
328 * interrupt context.
329 */
330 timeout--;
331 if (!timeout) {
332 dwc3_trace(trace_dwc3_gadget,
333 "Command Timed Out");
334 ret = -ETIMEDOUT;
335 break;
336 }
337
338 udelay(1);
339 } while (1);
340
341 if (unlikely(susphy)) {
342 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
343 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
344 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
345 }
346
347 return ret;
348 }
349
350 static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
351 {
352 struct dwc3 *dwc = dep->dwc;
353 struct dwc3_gadget_ep_cmd_params params;
354 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
355
356 /*
357 * As of core revision 2.60a the recommended programming model
358 * is to set the ClearPendIN bit when issuing a Clear Stall EP
359 * command for IN endpoints. This is to prevent an issue where
360 * some (non-compliant) hosts may not send ACK TPs for pending
361 * IN transfers due to a mishandled error condition. Synopsys
362 * STAR 9000614252.
363 */
364 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A))
365 cmd |= DWC3_DEPCMD_CLEARPENDIN;
366
367 memset(&params, 0, sizeof(params));
368
369 return dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
370 }
371
372 static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
373 struct dwc3_trb *trb)
374 {
375 u32 offset = (char *) trb - (char *) dep->trb_pool;
376
377 return dep->trb_pool_dma + offset;
378 }
379
380 static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
381 {
382 struct dwc3 *dwc = dep->dwc;
383
384 if (dep->trb_pool)
385 return 0;
386
387 dep->trb_pool = dma_alloc_coherent(dwc->dev,
388 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
389 &dep->trb_pool_dma, GFP_KERNEL);
390 if (!dep->trb_pool) {
391 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
392 dep->name);
393 return -ENOMEM;
394 }
395
396 return 0;
397 }
398
399 static void dwc3_free_trb_pool(struct dwc3_ep *dep)
400 {
401 struct dwc3 *dwc = dep->dwc;
402
403 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
404 dep->trb_pool, dep->trb_pool_dma);
405
406 dep->trb_pool = NULL;
407 dep->trb_pool_dma = 0;
408 }
409
410 static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
411
412 /**
413 * dwc3_gadget_start_config - Configure EP resources
414 * @dwc: pointer to our controller context structure
415 * @dep: endpoint that is being enabled
416 *
417 * The assignment of transfer resources cannot perfectly follow the
418 * data book due to the fact that the controller driver does not have
419 * all knowledge of the configuration in advance. It is given this
420 * information piecemeal by the composite gadget framework after every
421 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
422 * programming model in this scenario can cause errors. For two
423 * reasons:
424 *
425 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
426 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
427 * multiple interfaces.
428 *
429 * 2) The databook does not mention doing more DEPXFERCFG for new
430 * endpoint on alt setting (8.1.6).
431 *
432 * The following simplified method is used instead:
433 *
434 * All hardware endpoints can be assigned a transfer resource and this
435 * setting will stay persistent until either a core reset or
436 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
437 * do DEPXFERCFG for every hardware endpoint as well. We are
438 * guaranteed that there are as many transfer resources as endpoints.
439 *
440 * This function is called for each endpoint when it is being enabled
441 * but is triggered only when called for EP0-out, which always happens
442 * first, and which should only happen in one of the above conditions.
443 */
444 static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
445 {
446 struct dwc3_gadget_ep_cmd_params params;
447 u32 cmd;
448 int i;
449 int ret;
450
451 if (dep->number)
452 return 0;
453
454 memset(&params, 0x00, sizeof(params));
455 cmd = DWC3_DEPCMD_DEPSTARTCFG;
456
457 ret = dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
458 if (ret)
459 return ret;
460
461 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
462 struct dwc3_ep *dep = dwc->eps[i];
463
464 if (!dep)
465 continue;
466
467 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
468 if (ret)
469 return ret;
470 }
471
472 return 0;
473 }
474
475 static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
476 const struct usb_endpoint_descriptor *desc,
477 const struct usb_ss_ep_comp_descriptor *comp_desc,
478 bool ignore, bool restore)
479 {
480 struct dwc3_gadget_ep_cmd_params params;
481
482 memset(&params, 0x00, sizeof(params));
483
484 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
485 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
486
487 /* Burst size is only needed in SuperSpeed mode */
488 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
489 u32 burst = dep->endpoint.maxburst;
490 u32 nump;
491 u32 reg;
492
493 /* update NumP */
494 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
495 nump = DWC3_DCFG_NUMP(reg);
496 nump = max(nump, burst);
497 reg &= ~DWC3_DCFG_NUMP_MASK;
498 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
499 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
500
501 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
502 }
503
504 if (ignore)
505 params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
506
507 if (restore) {
508 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
509 params.param2 |= dep->saved_state;
510 }
511
512 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
513 | DWC3_DEPCFG_XFER_NOT_READY_EN;
514
515 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
516 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
517 | DWC3_DEPCFG_STREAM_EVENT_EN;
518 dep->stream_capable = true;
519 }
520
521 if (!usb_endpoint_xfer_control(desc))
522 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
523
524 /*
525 * We are doing 1:1 mapping for endpoints, meaning
526 * Physical Endpoints 2 maps to Logical Endpoint 2 and
527 * so on. We consider the direction bit as part of the physical
528 * endpoint number. So USB endpoint 0x81 is 0x03.
529 */
530 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
531
532 /*
533 * We must use the lower 16 TX FIFOs even though
534 * HW might have more
535 */
536 if (dep->direction)
537 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
538
539 if (desc->bInterval) {
540 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
541 dep->interval = 1 << (desc->bInterval - 1);
542 }
543
544 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
545 DWC3_DEPCMD_SETEPCONFIG, &params);
546 }
547
548 static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
549 {
550 struct dwc3_gadget_ep_cmd_params params;
551
552 memset(&params, 0x00, sizeof(params));
553
554 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
555
556 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
557 DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
558 }
559
560 /**
561 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
562 * @dep: endpoint to be initialized
563 * @desc: USB Endpoint Descriptor
564 *
565 * Caller should take care of locking
566 */
567 static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
568 const struct usb_endpoint_descriptor *desc,
569 const struct usb_ss_ep_comp_descriptor *comp_desc,
570 bool ignore, bool restore)
571 {
572 struct dwc3 *dwc = dep->dwc;
573 u32 reg;
574 int ret;
575
576 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
577
578 if (!(dep->flags & DWC3_EP_ENABLED)) {
579 ret = dwc3_gadget_start_config(dwc, dep);
580 if (ret)
581 return ret;
582 }
583
584 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
585 restore);
586 if (ret)
587 return ret;
588
589 if (!(dep->flags & DWC3_EP_ENABLED)) {
590 struct dwc3_trb *trb_st_hw;
591 struct dwc3_trb *trb_link;
592
593 dep->endpoint.desc = desc;
594 dep->comp_desc = comp_desc;
595 dep->type = usb_endpoint_type(desc);
596 dep->flags |= DWC3_EP_ENABLED;
597
598 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
599 reg |= DWC3_DALEPENA_EP(dep->number);
600 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
601
602 if (usb_endpoint_xfer_control(desc))
603 goto out;
604
605 /* Link TRB. The HWO bit is never reset */
606 trb_st_hw = &dep->trb_pool[0];
607
608 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
609 memset(trb_link, 0, sizeof(*trb_link));
610
611 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
612 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
613 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
614 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
615 }
616
617 out:
618 switch (usb_endpoint_type(desc)) {
619 case USB_ENDPOINT_XFER_CONTROL:
620 /* don't change name */
621 break;
622 case USB_ENDPOINT_XFER_ISOC:
623 strlcat(dep->name, "-isoc", sizeof(dep->name));
624 break;
625 case USB_ENDPOINT_XFER_BULK:
626 strlcat(dep->name, "-bulk", sizeof(dep->name));
627 break;
628 case USB_ENDPOINT_XFER_INT:
629 strlcat(dep->name, "-int", sizeof(dep->name));
630 break;
631 default:
632 dev_err(dwc->dev, "invalid endpoint transfer type\n");
633 }
634
635 return 0;
636 }
637
638 static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
639 static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
640 {
641 struct dwc3_request *req;
642
643 if (!list_empty(&dep->started_list)) {
644 dwc3_stop_active_transfer(dwc, dep->number, true);
645
646 /* - giveback all requests to gadget driver */
647 while (!list_empty(&dep->started_list)) {
648 req = next_request(&dep->started_list);
649
650 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
651 }
652 }
653
654 while (!list_empty(&dep->pending_list)) {
655 req = next_request(&dep->pending_list);
656
657 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
658 }
659 }
660
661 /**
662 * __dwc3_gadget_ep_disable - Disables a HW endpoint
663 * @dep: the endpoint to disable
664 *
665 * This function also removes requests which are currently processed ny the
666 * hardware and those which are not yet scheduled.
667 * Caller should take care of locking.
668 */
669 static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
670 {
671 struct dwc3 *dwc = dep->dwc;
672 u32 reg;
673
674 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
675
676 dwc3_remove_requests(dwc, dep);
677
678 /* make sure HW endpoint isn't stalled */
679 if (dep->flags & DWC3_EP_STALL)
680 __dwc3_gadget_ep_set_halt(dep, 0, false);
681
682 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
683 reg &= ~DWC3_DALEPENA_EP(dep->number);
684 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
685
686 dep->stream_capable = false;
687 dep->endpoint.desc = NULL;
688 dep->comp_desc = NULL;
689 dep->type = 0;
690 dep->flags = 0;
691
692 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
693 dep->number >> 1,
694 (dep->number & 1) ? "in" : "out");
695
696 return 0;
697 }
698
699 /* -------------------------------------------------------------------------- */
700
701 static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
702 const struct usb_endpoint_descriptor *desc)
703 {
704 return -EINVAL;
705 }
706
707 static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
708 {
709 return -EINVAL;
710 }
711
712 /* -------------------------------------------------------------------------- */
713
714 static int dwc3_gadget_ep_enable(struct usb_ep *ep,
715 const struct usb_endpoint_descriptor *desc)
716 {
717 struct dwc3_ep *dep;
718 struct dwc3 *dwc;
719 unsigned long flags;
720 int ret;
721
722 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
723 pr_debug("dwc3: invalid parameters\n");
724 return -EINVAL;
725 }
726
727 if (!desc->wMaxPacketSize) {
728 pr_debug("dwc3: missing wMaxPacketSize\n");
729 return -EINVAL;
730 }
731
732 dep = to_dwc3_ep(ep);
733 dwc = dep->dwc;
734
735 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
736 "%s is already enabled\n",
737 dep->name))
738 return 0;
739
740 spin_lock_irqsave(&dwc->lock, flags);
741 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
742 spin_unlock_irqrestore(&dwc->lock, flags);
743
744 return ret;
745 }
746
747 static int dwc3_gadget_ep_disable(struct usb_ep *ep)
748 {
749 struct dwc3_ep *dep;
750 struct dwc3 *dwc;
751 unsigned long flags;
752 int ret;
753
754 if (!ep) {
755 pr_debug("dwc3: invalid parameters\n");
756 return -EINVAL;
757 }
758
759 dep = to_dwc3_ep(ep);
760 dwc = dep->dwc;
761
762 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
763 "%s is already disabled\n",
764 dep->name))
765 return 0;
766
767 spin_lock_irqsave(&dwc->lock, flags);
768 ret = __dwc3_gadget_ep_disable(dep);
769 spin_unlock_irqrestore(&dwc->lock, flags);
770
771 return ret;
772 }
773
774 static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
775 gfp_t gfp_flags)
776 {
777 struct dwc3_request *req;
778 struct dwc3_ep *dep = to_dwc3_ep(ep);
779
780 req = kzalloc(sizeof(*req), gfp_flags);
781 if (!req)
782 return NULL;
783
784 req->epnum = dep->number;
785 req->dep = dep;
786
787 trace_dwc3_alloc_request(req);
788
789 return &req->request;
790 }
791
792 static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
793 struct usb_request *request)
794 {
795 struct dwc3_request *req = to_dwc3_request(request);
796
797 trace_dwc3_free_request(req);
798 kfree(req);
799 }
800
801 /**
802 * dwc3_prepare_one_trb - setup one TRB from one request
803 * @dep: endpoint for which this request is prepared
804 * @req: dwc3_request pointer
805 */
806 static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
807 struct dwc3_request *req, dma_addr_t dma,
808 unsigned length, unsigned last, unsigned chain, unsigned node)
809 {
810 struct dwc3_trb *trb;
811
812 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
813 dep->name, req, (unsigned long long) dma,
814 length, last ? " last" : "",
815 chain ? " chain" : "");
816
817
818 trb = &dep->trb_pool[dep->trb_enqueue];
819
820 if (!req->trb) {
821 dwc3_gadget_move_started_request(req);
822 req->trb = trb;
823 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
824 req->first_trb_index = dep->trb_enqueue;
825 }
826
827 dwc3_ep_inc_enq(dep);
828 /* Skip the LINK-TRB */
829 if (dwc3_ep_is_last_trb(dep->trb_enqueue))
830 dwc3_ep_inc_enq(dep);
831
832 trb->size = DWC3_TRB_SIZE_LENGTH(length);
833 trb->bpl = lower_32_bits(dma);
834 trb->bph = upper_32_bits(dma);
835
836 switch (usb_endpoint_type(dep->endpoint.desc)) {
837 case USB_ENDPOINT_XFER_CONTROL:
838 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
839 break;
840
841 case USB_ENDPOINT_XFER_ISOC:
842 if (!node)
843 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
844 else
845 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
846
847 /* always enable Interrupt on Missed ISOC */
848 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
849 break;
850
851 case USB_ENDPOINT_XFER_BULK:
852 case USB_ENDPOINT_XFER_INT:
853 trb->ctrl = DWC3_TRBCTL_NORMAL;
854 break;
855 default:
856 /*
857 * This is only possible with faulty memory because we
858 * checked it already :)
859 */
860 BUG();
861 }
862
863 /* always enable Continue on Short Packet */
864 trb->ctrl |= DWC3_TRB_CTRL_CSP;
865
866 if (!req->request.no_interrupt && !chain)
867 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
868
869 if (last)
870 trb->ctrl |= DWC3_TRB_CTRL_LST;
871
872 if (chain)
873 trb->ctrl |= DWC3_TRB_CTRL_CHN;
874
875 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
876 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
877
878 trb->ctrl |= DWC3_TRB_CTRL_HWO;
879
880 trace_dwc3_prepare_trb(dep, trb);
881 }
882
883 /*
884 * dwc3_prepare_trbs - setup TRBs from requests
885 * @dep: endpoint for which requests are being prepared
886 * @starting: true if the endpoint is idle and no requests are queued.
887 *
888 * The function goes through the requests list and sets up TRBs for the
889 * transfers. The function returns once there are no more TRBs available or
890 * it runs out of requests.
891 */
892 static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
893 {
894 struct dwc3_request *req, *n;
895 u32 trbs_left;
896 unsigned int last_one = 0;
897
898 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
899
900 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
901
902 /*
903 * If enqueue & dequeue are equal than it is either full or empty. If we
904 * are starting to process requests then we are empty. Otherwise we are
905 * full and don't do anything
906 */
907 if (!trbs_left) {
908 if (!starting)
909 return;
910
911 trbs_left = DWC3_TRB_NUM;
912 }
913
914 /* The last TRB is a link TRB, not used for xfer */
915 if (trbs_left <= 1)
916 return;
917
918 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
919 unsigned length;
920 dma_addr_t dma;
921 last_one = false;
922
923 if (req->request.num_mapped_sgs > 0) {
924 struct usb_request *request = &req->request;
925 struct scatterlist *sg = request->sg;
926 struct scatterlist *s;
927 int i;
928
929 for_each_sg(sg, s, request->num_mapped_sgs, i) {
930 unsigned chain = true;
931
932 length = sg_dma_len(s);
933 dma = sg_dma_address(s);
934
935 if (i == (request->num_mapped_sgs - 1) ||
936 sg_is_last(s)) {
937 if (list_empty(&dep->pending_list))
938 last_one = true;
939 chain = false;
940 }
941
942 trbs_left--;
943 if (!trbs_left)
944 last_one = true;
945
946 if (last_one)
947 chain = false;
948
949 dwc3_prepare_one_trb(dep, req, dma, length,
950 last_one, chain, i);
951
952 if (last_one)
953 break;
954 }
955
956 if (last_one)
957 break;
958 } else {
959 dma = req->request.dma;
960 length = req->request.length;
961 trbs_left--;
962
963 if (!trbs_left)
964 last_one = 1;
965
966 /* Is this the last request? */
967 if (list_is_last(&req->list, &dep->pending_list))
968 last_one = 1;
969
970 dwc3_prepare_one_trb(dep, req, dma, length,
971 last_one, false, 0);
972
973 if (last_one)
974 break;
975 }
976 }
977 }
978
979 static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
980 int start_new)
981 {
982 struct dwc3_gadget_ep_cmd_params params;
983 struct dwc3_request *req;
984 struct dwc3 *dwc = dep->dwc;
985 int ret;
986 u32 cmd;
987
988 if (start_new && (dep->flags & DWC3_EP_BUSY)) {
989 dwc3_trace(trace_dwc3_gadget, "%s: endpoint busy", dep->name);
990 return -EBUSY;
991 }
992
993 /*
994 * If we are getting here after a short-out-packet we don't enqueue any
995 * new requests as we try to set the IOC bit only on the last request.
996 */
997 if (start_new) {
998 if (list_empty(&dep->started_list))
999 dwc3_prepare_trbs(dep, start_new);
1000
1001 /* req points to the first request which will be sent */
1002 req = next_request(&dep->started_list);
1003 } else {
1004 dwc3_prepare_trbs(dep, start_new);
1005
1006 /*
1007 * req points to the first request where HWO changed from 0 to 1
1008 */
1009 req = next_request(&dep->started_list);
1010 }
1011 if (!req) {
1012 dep->flags |= DWC3_EP_PENDING_REQUEST;
1013 return 0;
1014 }
1015
1016 memset(&params, 0, sizeof(params));
1017
1018 if (start_new) {
1019 params.param0 = upper_32_bits(req->trb_dma);
1020 params.param1 = lower_32_bits(req->trb_dma);
1021 cmd = DWC3_DEPCMD_STARTTRANSFER;
1022 } else {
1023 cmd = DWC3_DEPCMD_UPDATETRANSFER;
1024 }
1025
1026 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
1027 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
1028 if (ret < 0) {
1029 /*
1030 * FIXME we need to iterate over the list of requests
1031 * here and stop, unmap, free and del each of the linked
1032 * requests instead of what we do now.
1033 */
1034 usb_gadget_unmap_request(&dwc->gadget, &req->request,
1035 req->direction);
1036 list_del(&req->list);
1037 return ret;
1038 }
1039
1040 dep->flags |= DWC3_EP_BUSY;
1041
1042 if (start_new) {
1043 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
1044 dep->number);
1045 WARN_ON_ONCE(!dep->resource_index);
1046 }
1047
1048 return 0;
1049 }
1050
1051 static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1052 struct dwc3_ep *dep, u32 cur_uf)
1053 {
1054 u32 uf;
1055
1056 if (list_empty(&dep->pending_list)) {
1057 dwc3_trace(trace_dwc3_gadget,
1058 "ISOC ep %s run out for requests",
1059 dep->name);
1060 dep->flags |= DWC3_EP_PENDING_REQUEST;
1061 return;
1062 }
1063
1064 /* 4 micro frames in the future */
1065 uf = cur_uf + dep->interval * 4;
1066
1067 __dwc3_gadget_kick_transfer(dep, uf, 1);
1068 }
1069
1070 static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1071 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1072 {
1073 u32 cur_uf, mask;
1074
1075 mask = ~(dep->interval - 1);
1076 cur_uf = event->parameters & mask;
1077
1078 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1079 }
1080
1081 static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1082 {
1083 struct dwc3 *dwc = dep->dwc;
1084 int ret;
1085
1086 if (!dep->endpoint.desc) {
1087 dwc3_trace(trace_dwc3_gadget,
1088 "trying to queue request %p to disabled %s\n",
1089 &req->request, dep->endpoint.name);
1090 return -ESHUTDOWN;
1091 }
1092
1093 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1094 &req->request, req->dep->name)) {
1095 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'\n",
1096 &req->request, req->dep->name);
1097 return -EINVAL;
1098 }
1099
1100 req->request.actual = 0;
1101 req->request.status = -EINPROGRESS;
1102 req->direction = dep->direction;
1103 req->epnum = dep->number;
1104
1105 trace_dwc3_ep_queue(req);
1106
1107 /*
1108 * We only add to our list of requests now and
1109 * start consuming the list once we get XferNotReady
1110 * IRQ.
1111 *
1112 * That way, we avoid doing anything that we don't need
1113 * to do now and defer it until the point we receive a
1114 * particular token from the Host side.
1115 *
1116 * This will also avoid Host cancelling URBs due to too
1117 * many NAKs.
1118 */
1119 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1120 dep->direction);
1121 if (ret)
1122 return ret;
1123
1124 list_add_tail(&req->list, &dep->pending_list);
1125
1126 /*
1127 * If there are no pending requests and the endpoint isn't already
1128 * busy, we will just start the request straight away.
1129 *
1130 * This will save one IRQ (XFER_NOT_READY) and possibly make it a
1131 * little bit faster.
1132 */
1133 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1134 !usb_endpoint_xfer_int(dep->endpoint.desc) &&
1135 !(dep->flags & DWC3_EP_BUSY)) {
1136 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
1137 goto out;
1138 }
1139
1140 /*
1141 * There are a few special cases:
1142 *
1143 * 1. XferNotReady with empty list of requests. We need to kick the
1144 * transfer here in that situation, otherwise we will be NAKing
1145 * forever. If we get XferNotReady before gadget driver has a
1146 * chance to queue a request, we will ACK the IRQ but won't be
1147 * able to receive the data until the next request is queued.
1148 * The following code is handling exactly that.
1149 *
1150 */
1151 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
1152 /*
1153 * If xfernotready is already elapsed and it is a case
1154 * of isoc transfer, then issue END TRANSFER, so that
1155 * you can receive xfernotready again and can have
1156 * notion of current microframe.
1157 */
1158 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1159 if (list_empty(&dep->started_list)) {
1160 dwc3_stop_active_transfer(dwc, dep->number, true);
1161 dep->flags = DWC3_EP_ENABLED;
1162 }
1163 return 0;
1164 }
1165
1166 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
1167 if (!ret)
1168 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
1169
1170 goto out;
1171 }
1172
1173 /*
1174 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1175 * kick the transfer here after queuing a request, otherwise the
1176 * core may not see the modified TRB(s).
1177 */
1178 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1179 (dep->flags & DWC3_EP_BUSY) &&
1180 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
1181 WARN_ON_ONCE(!dep->resource_index);
1182 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
1183 false);
1184 goto out;
1185 }
1186
1187 /*
1188 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
1189 * right away, otherwise host will not know we have streams to be
1190 * handled.
1191 */
1192 if (dep->stream_capable)
1193 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
1194
1195 out:
1196 if (ret && ret != -EBUSY)
1197 dwc3_trace(trace_dwc3_gadget,
1198 "%s: failed to kick transfers\n",
1199 dep->name);
1200 if (ret == -EBUSY)
1201 ret = 0;
1202
1203 return ret;
1204 }
1205
1206 static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1207 struct usb_request *request)
1208 {
1209 dwc3_gadget_ep_free_request(ep, request);
1210 }
1211
1212 static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1213 {
1214 struct dwc3_request *req;
1215 struct usb_request *request;
1216 struct usb_ep *ep = &dep->endpoint;
1217
1218 dwc3_trace(trace_dwc3_gadget, "queueing ZLP\n");
1219 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1220 if (!request)
1221 return -ENOMEM;
1222
1223 request->length = 0;
1224 request->buf = dwc->zlp_buf;
1225 request->complete = __dwc3_gadget_ep_zlp_complete;
1226
1227 req = to_dwc3_request(request);
1228
1229 return __dwc3_gadget_ep_queue(dep, req);
1230 }
1231
1232 static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1233 gfp_t gfp_flags)
1234 {
1235 struct dwc3_request *req = to_dwc3_request(request);
1236 struct dwc3_ep *dep = to_dwc3_ep(ep);
1237 struct dwc3 *dwc = dep->dwc;
1238
1239 unsigned long flags;
1240
1241 int ret;
1242
1243 spin_lock_irqsave(&dwc->lock, flags);
1244 ret = __dwc3_gadget_ep_queue(dep, req);
1245
1246 /*
1247 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1248 * setting request->zero, instead of doing magic, we will just queue an
1249 * extra usb_request ourselves so that it gets handled the same way as
1250 * any other request.
1251 */
1252 if (ret == 0 && request->zero && request->length &&
1253 (request->length % ep->maxpacket == 0))
1254 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1255
1256 spin_unlock_irqrestore(&dwc->lock, flags);
1257
1258 return ret;
1259 }
1260
1261 static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1262 struct usb_request *request)
1263 {
1264 struct dwc3_request *req = to_dwc3_request(request);
1265 struct dwc3_request *r = NULL;
1266
1267 struct dwc3_ep *dep = to_dwc3_ep(ep);
1268 struct dwc3 *dwc = dep->dwc;
1269
1270 unsigned long flags;
1271 int ret = 0;
1272
1273 trace_dwc3_ep_dequeue(req);
1274
1275 spin_lock_irqsave(&dwc->lock, flags);
1276
1277 list_for_each_entry(r, &dep->pending_list, list) {
1278 if (r == req)
1279 break;
1280 }
1281
1282 if (r != req) {
1283 list_for_each_entry(r, &dep->started_list, list) {
1284 if (r == req)
1285 break;
1286 }
1287 if (r == req) {
1288 /* wait until it is processed */
1289 dwc3_stop_active_transfer(dwc, dep->number, true);
1290 goto out1;
1291 }
1292 dev_err(dwc->dev, "request %p was not queued to %s\n",
1293 request, ep->name);
1294 ret = -EINVAL;
1295 goto out0;
1296 }
1297
1298 out1:
1299 /* giveback the request */
1300 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1301
1302 out0:
1303 spin_unlock_irqrestore(&dwc->lock, flags);
1304
1305 return ret;
1306 }
1307
1308 int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
1309 {
1310 struct dwc3_gadget_ep_cmd_params params;
1311 struct dwc3 *dwc = dep->dwc;
1312 int ret;
1313
1314 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1315 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1316 return -EINVAL;
1317 }
1318
1319 memset(&params, 0x00, sizeof(params));
1320
1321 if (value) {
1322 if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
1323 (!list_empty(&dep->started_list) ||
1324 !list_empty(&dep->pending_list)))) {
1325 dwc3_trace(trace_dwc3_gadget,
1326 "%s: pending request, cannot halt",
1327 dep->name);
1328 return -EAGAIN;
1329 }
1330
1331 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1332 DWC3_DEPCMD_SETSTALL, &params);
1333 if (ret)
1334 dev_err(dwc->dev, "failed to set STALL on %s\n",
1335 dep->name);
1336 else
1337 dep->flags |= DWC3_EP_STALL;
1338 } else {
1339 ret = dwc3_send_clear_stall_ep_cmd(dep);
1340 if (ret)
1341 dev_err(dwc->dev, "failed to clear STALL on %s\n",
1342 dep->name);
1343 else
1344 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1345 }
1346
1347 return ret;
1348 }
1349
1350 static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1351 {
1352 struct dwc3_ep *dep = to_dwc3_ep(ep);
1353 struct dwc3 *dwc = dep->dwc;
1354
1355 unsigned long flags;
1356
1357 int ret;
1358
1359 spin_lock_irqsave(&dwc->lock, flags);
1360 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
1361 spin_unlock_irqrestore(&dwc->lock, flags);
1362
1363 return ret;
1364 }
1365
1366 static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1367 {
1368 struct dwc3_ep *dep = to_dwc3_ep(ep);
1369 struct dwc3 *dwc = dep->dwc;
1370 unsigned long flags;
1371 int ret;
1372
1373 spin_lock_irqsave(&dwc->lock, flags);
1374 dep->flags |= DWC3_EP_WEDGE;
1375
1376 if (dep->number == 0 || dep->number == 1)
1377 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
1378 else
1379 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
1380 spin_unlock_irqrestore(&dwc->lock, flags);
1381
1382 return ret;
1383 }
1384
1385 /* -------------------------------------------------------------------------- */
1386
1387 static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1388 .bLength = USB_DT_ENDPOINT_SIZE,
1389 .bDescriptorType = USB_DT_ENDPOINT,
1390 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1391 };
1392
1393 static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1394 .enable = dwc3_gadget_ep0_enable,
1395 .disable = dwc3_gadget_ep0_disable,
1396 .alloc_request = dwc3_gadget_ep_alloc_request,
1397 .free_request = dwc3_gadget_ep_free_request,
1398 .queue = dwc3_gadget_ep0_queue,
1399 .dequeue = dwc3_gadget_ep_dequeue,
1400 .set_halt = dwc3_gadget_ep0_set_halt,
1401 .set_wedge = dwc3_gadget_ep_set_wedge,
1402 };
1403
1404 static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1405 .enable = dwc3_gadget_ep_enable,
1406 .disable = dwc3_gadget_ep_disable,
1407 .alloc_request = dwc3_gadget_ep_alloc_request,
1408 .free_request = dwc3_gadget_ep_free_request,
1409 .queue = dwc3_gadget_ep_queue,
1410 .dequeue = dwc3_gadget_ep_dequeue,
1411 .set_halt = dwc3_gadget_ep_set_halt,
1412 .set_wedge = dwc3_gadget_ep_set_wedge,
1413 };
1414
1415 /* -------------------------------------------------------------------------- */
1416
1417 static int dwc3_gadget_get_frame(struct usb_gadget *g)
1418 {
1419 struct dwc3 *dwc = gadget_to_dwc(g);
1420 u32 reg;
1421
1422 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1423 return DWC3_DSTS_SOFFN(reg);
1424 }
1425
1426 static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
1427 {
1428 unsigned long timeout;
1429
1430 int ret;
1431 u32 reg;
1432
1433 u8 link_state;
1434 u8 speed;
1435
1436 /*
1437 * According to the Databook Remote wakeup request should
1438 * be issued only when the device is in early suspend state.
1439 *
1440 * We can check that via USB Link State bits in DSTS register.
1441 */
1442 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1443
1444 speed = reg & DWC3_DSTS_CONNECTSPD;
1445 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1446 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
1447 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed\n");
1448 return -EINVAL;
1449 }
1450
1451 link_state = DWC3_DSTS_USBLNKST(reg);
1452
1453 switch (link_state) {
1454 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1455 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1456 break;
1457 default:
1458 dwc3_trace(trace_dwc3_gadget,
1459 "can't wakeup from '%s'\n",
1460 dwc3_gadget_link_string(link_state));
1461 return -EINVAL;
1462 }
1463
1464 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1465 if (ret < 0) {
1466 dev_err(dwc->dev, "failed to put link in Recovery\n");
1467 return ret;
1468 }
1469
1470 /* Recent versions do this automatically */
1471 if (dwc->revision < DWC3_REVISION_194A) {
1472 /* write zeroes to Link Change Request */
1473 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1474 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1475 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1476 }
1477
1478 /* poll until Link State changes to ON */
1479 timeout = jiffies + msecs_to_jiffies(100);
1480
1481 while (!time_after(jiffies, timeout)) {
1482 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1483
1484 /* in HS, means ON */
1485 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1486 break;
1487 }
1488
1489 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1490 dev_err(dwc->dev, "failed to send remote wakeup\n");
1491 return -EINVAL;
1492 }
1493
1494 return 0;
1495 }
1496
1497 static int dwc3_gadget_wakeup(struct usb_gadget *g)
1498 {
1499 struct dwc3 *dwc = gadget_to_dwc(g);
1500 unsigned long flags;
1501 int ret;
1502
1503 spin_lock_irqsave(&dwc->lock, flags);
1504 ret = __dwc3_gadget_wakeup(dwc);
1505 spin_unlock_irqrestore(&dwc->lock, flags);
1506
1507 return ret;
1508 }
1509
1510 static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1511 int is_selfpowered)
1512 {
1513 struct dwc3 *dwc = gadget_to_dwc(g);
1514 unsigned long flags;
1515
1516 spin_lock_irqsave(&dwc->lock, flags);
1517 g->is_selfpowered = !!is_selfpowered;
1518 spin_unlock_irqrestore(&dwc->lock, flags);
1519
1520 return 0;
1521 }
1522
1523 static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
1524 {
1525 u32 reg;
1526 u32 timeout = 500;
1527
1528 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1529 if (is_on) {
1530 if (dwc->revision <= DWC3_REVISION_187A) {
1531 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1532 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1533 }
1534
1535 if (dwc->revision >= DWC3_REVISION_194A)
1536 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1537 reg |= DWC3_DCTL_RUN_STOP;
1538
1539 if (dwc->has_hibernation)
1540 reg |= DWC3_DCTL_KEEP_CONNECT;
1541
1542 dwc->pullups_connected = true;
1543 } else {
1544 reg &= ~DWC3_DCTL_RUN_STOP;
1545
1546 if (dwc->has_hibernation && !suspend)
1547 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1548
1549 dwc->pullups_connected = false;
1550 }
1551
1552 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1553
1554 do {
1555 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1556 if (is_on) {
1557 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1558 break;
1559 } else {
1560 if (reg & DWC3_DSTS_DEVCTRLHLT)
1561 break;
1562 }
1563 timeout--;
1564 if (!timeout)
1565 return -ETIMEDOUT;
1566 udelay(1);
1567 } while (1);
1568
1569 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
1570 dwc->gadget_driver
1571 ? dwc->gadget_driver->function : "no-function",
1572 is_on ? "connect" : "disconnect");
1573
1574 return 0;
1575 }
1576
1577 static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1578 {
1579 struct dwc3 *dwc = gadget_to_dwc(g);
1580 unsigned long flags;
1581 int ret;
1582
1583 is_on = !!is_on;
1584
1585 spin_lock_irqsave(&dwc->lock, flags);
1586 ret = dwc3_gadget_run_stop(dwc, is_on, false);
1587 spin_unlock_irqrestore(&dwc->lock, flags);
1588
1589 return ret;
1590 }
1591
1592 static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1593 {
1594 u32 reg;
1595
1596 /* Enable all but Start and End of Frame IRQs */
1597 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1598 DWC3_DEVTEN_EVNTOVERFLOWEN |
1599 DWC3_DEVTEN_CMDCMPLTEN |
1600 DWC3_DEVTEN_ERRTICERREN |
1601 DWC3_DEVTEN_WKUPEVTEN |
1602 DWC3_DEVTEN_ULSTCNGEN |
1603 DWC3_DEVTEN_CONNECTDONEEN |
1604 DWC3_DEVTEN_USBRSTEN |
1605 DWC3_DEVTEN_DISCONNEVTEN);
1606
1607 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1608 }
1609
1610 static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1611 {
1612 /* mask all interrupts */
1613 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1614 }
1615
1616 static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
1617 static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
1618
1619 static int dwc3_gadget_start(struct usb_gadget *g,
1620 struct usb_gadget_driver *driver)
1621 {
1622 struct dwc3 *dwc = gadget_to_dwc(g);
1623 struct dwc3_ep *dep;
1624 unsigned long flags;
1625 int ret = 0;
1626 int irq;
1627 u32 reg;
1628
1629 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1630 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1631 IRQF_SHARED, "dwc3", dwc->ev_buf);
1632 if (ret) {
1633 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1634 irq, ret);
1635 goto err0;
1636 }
1637
1638 spin_lock_irqsave(&dwc->lock, flags);
1639
1640 if (dwc->gadget_driver) {
1641 dev_err(dwc->dev, "%s is already bound to %s\n",
1642 dwc->gadget.name,
1643 dwc->gadget_driver->driver.name);
1644 ret = -EBUSY;
1645 goto err1;
1646 }
1647
1648 dwc->gadget_driver = driver;
1649
1650 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1651 reg &= ~(DWC3_DCFG_SPEED_MASK);
1652
1653 /**
1654 * WORKAROUND: DWC3 revision < 2.20a have an issue
1655 * which would cause metastability state on Run/Stop
1656 * bit if we try to force the IP to USB2-only mode.
1657 *
1658 * Because of that, we cannot configure the IP to any
1659 * speed other than the SuperSpeed
1660 *
1661 * Refers to:
1662 *
1663 * STAR#9000525659: Clock Domain Crossing on DCTL in
1664 * USB 2.0 Mode
1665 */
1666 if (dwc->revision < DWC3_REVISION_220A) {
1667 reg |= DWC3_DCFG_SUPERSPEED;
1668 } else {
1669 switch (dwc->maximum_speed) {
1670 case USB_SPEED_LOW:
1671 reg |= DWC3_DSTS_LOWSPEED;
1672 break;
1673 case USB_SPEED_FULL:
1674 reg |= DWC3_DSTS_FULLSPEED1;
1675 break;
1676 case USB_SPEED_HIGH:
1677 reg |= DWC3_DSTS_HIGHSPEED;
1678 break;
1679 case USB_SPEED_SUPER_PLUS:
1680 reg |= DWC3_DSTS_SUPERSPEED_PLUS;
1681 break;
1682 default:
1683 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1684 dwc->maximum_speed);
1685 /* fall through */
1686 case USB_SPEED_SUPER:
1687 reg |= DWC3_DCFG_SUPERSPEED;
1688 break;
1689 }
1690 }
1691 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1692
1693 /*
1694 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1695 * field instead of letting dwc3 itself calculate that automatically.
1696 *
1697 * This way, we maximize the chances that we'll be able to get several
1698 * bursts of data without going through any sort of endpoint throttling.
1699 */
1700 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1701 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1702 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1703
1704 /* Start with SuperSpeed Default */
1705 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1706
1707 dep = dwc->eps[0];
1708 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1709 false);
1710 if (ret) {
1711 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1712 goto err2;
1713 }
1714
1715 dep = dwc->eps[1];
1716 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1717 false);
1718 if (ret) {
1719 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1720 goto err3;
1721 }
1722
1723 /* begin to receive SETUP packets */
1724 dwc->ep0state = EP0_SETUP_PHASE;
1725 dwc3_ep0_out_start(dwc);
1726
1727 dwc3_gadget_enable_irq(dwc);
1728
1729 spin_unlock_irqrestore(&dwc->lock, flags);
1730
1731 return 0;
1732
1733 err3:
1734 __dwc3_gadget_ep_disable(dwc->eps[0]);
1735
1736 err2:
1737 dwc->gadget_driver = NULL;
1738
1739 err1:
1740 spin_unlock_irqrestore(&dwc->lock, flags);
1741
1742 free_irq(irq, dwc->ev_buf);
1743
1744 err0:
1745 return ret;
1746 }
1747
1748 static int dwc3_gadget_stop(struct usb_gadget *g)
1749 {
1750 struct dwc3 *dwc = gadget_to_dwc(g);
1751 unsigned long flags;
1752 int irq;
1753
1754 spin_lock_irqsave(&dwc->lock, flags);
1755
1756 dwc3_gadget_disable_irq(dwc);
1757 __dwc3_gadget_ep_disable(dwc->eps[0]);
1758 __dwc3_gadget_ep_disable(dwc->eps[1]);
1759
1760 dwc->gadget_driver = NULL;
1761
1762 spin_unlock_irqrestore(&dwc->lock, flags);
1763
1764 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1765 free_irq(irq, dwc->ev_buf);
1766
1767 return 0;
1768 }
1769
1770 static const struct usb_gadget_ops dwc3_gadget_ops = {
1771 .get_frame = dwc3_gadget_get_frame,
1772 .wakeup = dwc3_gadget_wakeup,
1773 .set_selfpowered = dwc3_gadget_set_selfpowered,
1774 .pullup = dwc3_gadget_pullup,
1775 .udc_start = dwc3_gadget_start,
1776 .udc_stop = dwc3_gadget_stop,
1777 };
1778
1779 /* -------------------------------------------------------------------------- */
1780
1781 static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1782 u8 num, u32 direction)
1783 {
1784 struct dwc3_ep *dep;
1785 u8 i;
1786
1787 for (i = 0; i < num; i++) {
1788 u8 epnum = (i << 1) | (!!direction);
1789
1790 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
1791 if (!dep)
1792 return -ENOMEM;
1793
1794 dep->dwc = dwc;
1795 dep->number = epnum;
1796 dep->direction = !!direction;
1797 dwc->eps[epnum] = dep;
1798
1799 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1800 (epnum & 1) ? "in" : "out");
1801
1802 dep->endpoint.name = dep->name;
1803
1804 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
1805
1806 if (epnum == 0 || epnum == 1) {
1807 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
1808 dep->endpoint.maxburst = 1;
1809 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1810 if (!epnum)
1811 dwc->gadget.ep0 = &dep->endpoint;
1812 } else {
1813 int ret;
1814
1815 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
1816 dep->endpoint.max_streams = 15;
1817 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1818 list_add_tail(&dep->endpoint.ep_list,
1819 &dwc->gadget.ep_list);
1820
1821 ret = dwc3_alloc_trb_pool(dep);
1822 if (ret)
1823 return ret;
1824 }
1825
1826 if (epnum == 0 || epnum == 1) {
1827 dep->endpoint.caps.type_control = true;
1828 } else {
1829 dep->endpoint.caps.type_iso = true;
1830 dep->endpoint.caps.type_bulk = true;
1831 dep->endpoint.caps.type_int = true;
1832 }
1833
1834 dep->endpoint.caps.dir_in = !!direction;
1835 dep->endpoint.caps.dir_out = !direction;
1836
1837 INIT_LIST_HEAD(&dep->pending_list);
1838 INIT_LIST_HEAD(&dep->started_list);
1839 }
1840
1841 return 0;
1842 }
1843
1844 static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1845 {
1846 int ret;
1847
1848 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1849
1850 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1851 if (ret < 0) {
1852 dwc3_trace(trace_dwc3_gadget,
1853 "failed to allocate OUT endpoints");
1854 return ret;
1855 }
1856
1857 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1858 if (ret < 0) {
1859 dwc3_trace(trace_dwc3_gadget,
1860 "failed to allocate IN endpoints");
1861 return ret;
1862 }
1863
1864 return 0;
1865 }
1866
1867 static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1868 {
1869 struct dwc3_ep *dep;
1870 u8 epnum;
1871
1872 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1873 dep = dwc->eps[epnum];
1874 if (!dep)
1875 continue;
1876 /*
1877 * Physical endpoints 0 and 1 are special; they form the
1878 * bi-directional USB endpoint 0.
1879 *
1880 * For those two physical endpoints, we don't allocate a TRB
1881 * pool nor do we add them the endpoints list. Due to that, we
1882 * shouldn't do these two operations otherwise we would end up
1883 * with all sorts of bugs when removing dwc3.ko.
1884 */
1885 if (epnum != 0 && epnum != 1) {
1886 dwc3_free_trb_pool(dep);
1887 list_del(&dep->endpoint.ep_list);
1888 }
1889
1890 kfree(dep);
1891 }
1892 }
1893
1894 /* -------------------------------------------------------------------------- */
1895
1896 static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1897 struct dwc3_request *req, struct dwc3_trb *trb,
1898 const struct dwc3_event_depevt *event, int status)
1899 {
1900 unsigned int count;
1901 unsigned int s_pkt = 0;
1902 unsigned int trb_status;
1903
1904 trace_dwc3_complete_trb(dep, trb);
1905
1906 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
1907 /*
1908 * We continue despite the error. There is not much we
1909 * can do. If we don't clean it up we loop forever. If
1910 * we skip the TRB then it gets overwritten after a
1911 * while since we use them in a ring buffer. A BUG()
1912 * would help. Lets hope that if this occurs, someone
1913 * fixes the root cause instead of looking away :)
1914 */
1915 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1916 dep->name, trb);
1917 count = trb->size & DWC3_TRB_SIZE_MASK;
1918
1919 if (dep->direction) {
1920 if (count) {
1921 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1922 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
1923 dwc3_trace(trace_dwc3_gadget,
1924 "%s: incomplete IN transfer\n",
1925 dep->name);
1926 /*
1927 * If missed isoc occurred and there is
1928 * no request queued then issue END
1929 * TRANSFER, so that core generates
1930 * next xfernotready and we will issue
1931 * a fresh START TRANSFER.
1932 * If there are still queued request
1933 * then wait, do not issue either END
1934 * or UPDATE TRANSFER, just attach next
1935 * request in pending_list during
1936 * giveback.If any future queued request
1937 * is successfully transferred then we
1938 * will issue UPDATE TRANSFER for all
1939 * request in the pending_list.
1940 */
1941 dep->flags |= DWC3_EP_MISSED_ISOC;
1942 } else {
1943 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1944 dep->name);
1945 status = -ECONNRESET;
1946 }
1947 } else {
1948 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1949 }
1950 } else {
1951 if (count && (event->status & DEPEVT_STATUS_SHORT))
1952 s_pkt = 1;
1953 }
1954
1955 /*
1956 * We assume here we will always receive the entire data block
1957 * which we should receive. Meaning, if we program RX to
1958 * receive 4K but we receive only 2K, we assume that's all we
1959 * should receive and we simply bounce the request back to the
1960 * gadget driver for further processing.
1961 */
1962 req->request.actual += req->request.length - count;
1963 if (s_pkt)
1964 return 1;
1965 if ((event->status & DEPEVT_STATUS_LST) &&
1966 (trb->ctrl & (DWC3_TRB_CTRL_LST |
1967 DWC3_TRB_CTRL_HWO)))
1968 return 1;
1969 if ((event->status & DEPEVT_STATUS_IOC) &&
1970 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1971 return 1;
1972 return 0;
1973 }
1974
1975 static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1976 const struct dwc3_event_depevt *event, int status)
1977 {
1978 struct dwc3_request *req;
1979 struct dwc3_trb *trb;
1980 unsigned int slot;
1981 unsigned int i;
1982 int ret;
1983
1984 do {
1985 req = next_request(&dep->started_list);
1986 if (WARN_ON_ONCE(!req))
1987 return 1;
1988
1989 i = 0;
1990 do {
1991 slot = req->first_trb_index + i;
1992 if (slot == DWC3_TRB_NUM - 1)
1993 slot++;
1994 slot %= DWC3_TRB_NUM;
1995 trb = &dep->trb_pool[slot];
1996
1997 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
1998 event, status);
1999 if (ret)
2000 break;
2001 } while (++i < req->request.num_mapped_sgs);
2002
2003 dwc3_gadget_giveback(dep, req, status);
2004
2005 if (ret)
2006 break;
2007 } while (1);
2008
2009 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2010 list_empty(&dep->started_list)) {
2011 if (list_empty(&dep->pending_list)) {
2012 /*
2013 * If there is no entry in request list then do
2014 * not issue END TRANSFER now. Just set PENDING
2015 * flag, so that END TRANSFER is issued when an
2016 * entry is added into request list.
2017 */
2018 dep->flags = DWC3_EP_PENDING_REQUEST;
2019 } else {
2020 dwc3_stop_active_transfer(dwc, dep->number, true);
2021 dep->flags = DWC3_EP_ENABLED;
2022 }
2023 return 1;
2024 }
2025
2026 return 1;
2027 }
2028
2029 static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
2030 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
2031 {
2032 unsigned status = 0;
2033 int clean_busy;
2034 u32 is_xfer_complete;
2035
2036 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
2037
2038 if (event->status & DEPEVT_STATUS_BUSERR)
2039 status = -ECONNRESET;
2040
2041 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
2042 if (clean_busy && (is_xfer_complete ||
2043 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
2044 dep->flags &= ~DWC3_EP_BUSY;
2045
2046 /*
2047 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2048 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2049 */
2050 if (dwc->revision < DWC3_REVISION_183A) {
2051 u32 reg;
2052 int i;
2053
2054 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
2055 dep = dwc->eps[i];
2056
2057 if (!(dep->flags & DWC3_EP_ENABLED))
2058 continue;
2059
2060 if (!list_empty(&dep->started_list))
2061 return;
2062 }
2063
2064 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2065 reg |= dwc->u1u2;
2066 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2067
2068 dwc->u1u2 = 0;
2069 }
2070
2071 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
2072 int ret;
2073
2074 ret = __dwc3_gadget_kick_transfer(dep, 0, is_xfer_complete);
2075 if (!ret || ret == -EBUSY)
2076 return;
2077 }
2078 }
2079
2080 static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2081 const struct dwc3_event_depevt *event)
2082 {
2083 struct dwc3_ep *dep;
2084 u8 epnum = event->endpoint_number;
2085
2086 dep = dwc->eps[epnum];
2087
2088 if (!(dep->flags & DWC3_EP_ENABLED))
2089 return;
2090
2091 if (epnum == 0 || epnum == 1) {
2092 dwc3_ep0_interrupt(dwc, event);
2093 return;
2094 }
2095
2096 switch (event->endpoint_event) {
2097 case DWC3_DEPEVT_XFERCOMPLETE:
2098 dep->resource_index = 0;
2099
2100 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
2101 dwc3_trace(trace_dwc3_gadget,
2102 "%s is an Isochronous endpoint\n",
2103 dep->name);
2104 return;
2105 }
2106
2107 dwc3_endpoint_transfer_complete(dwc, dep, event);
2108 break;
2109 case DWC3_DEPEVT_XFERINPROGRESS:
2110 dwc3_endpoint_transfer_complete(dwc, dep, event);
2111 break;
2112 case DWC3_DEPEVT_XFERNOTREADY:
2113 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
2114 dwc3_gadget_start_isoc(dwc, dep, event);
2115 } else {
2116 int active;
2117 int ret;
2118
2119 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2120
2121 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
2122 dep->name, active ? "Transfer Active"
2123 : "Transfer Not Active");
2124
2125 ret = __dwc3_gadget_kick_transfer(dep, 0, !active);
2126 if (!ret || ret == -EBUSY)
2127 return;
2128
2129 dwc3_trace(trace_dwc3_gadget,
2130 "%s: failed to kick transfers\n",
2131 dep->name);
2132 }
2133
2134 break;
2135 case DWC3_DEPEVT_STREAMEVT:
2136 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
2137 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2138 dep->name);
2139 return;
2140 }
2141
2142 switch (event->status) {
2143 case DEPEVT_STREAMEVT_FOUND:
2144 dwc3_trace(trace_dwc3_gadget,
2145 "Stream %d found and started",
2146 event->parameters);
2147
2148 break;
2149 case DEPEVT_STREAMEVT_NOTFOUND:
2150 /* FALLTHROUGH */
2151 default:
2152 dwc3_trace(trace_dwc3_gadget,
2153 "unable to find suitable stream\n");
2154 }
2155 break;
2156 case DWC3_DEPEVT_RXTXFIFOEVT:
2157 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun\n", dep->name);
2158 break;
2159 case DWC3_DEPEVT_EPCMDCMPLT:
2160 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
2161 break;
2162 }
2163 }
2164
2165 static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2166 {
2167 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2168 spin_unlock(&dwc->lock);
2169 dwc->gadget_driver->disconnect(&dwc->gadget);
2170 spin_lock(&dwc->lock);
2171 }
2172 }
2173
2174 static void dwc3_suspend_gadget(struct dwc3 *dwc)
2175 {
2176 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
2177 spin_unlock(&dwc->lock);
2178 dwc->gadget_driver->suspend(&dwc->gadget);
2179 spin_lock(&dwc->lock);
2180 }
2181 }
2182
2183 static void dwc3_resume_gadget(struct dwc3 *dwc)
2184 {
2185 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2186 spin_unlock(&dwc->lock);
2187 dwc->gadget_driver->resume(&dwc->gadget);
2188 spin_lock(&dwc->lock);
2189 }
2190 }
2191
2192 static void dwc3_reset_gadget(struct dwc3 *dwc)
2193 {
2194 if (!dwc->gadget_driver)
2195 return;
2196
2197 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2198 spin_unlock(&dwc->lock);
2199 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
2200 spin_lock(&dwc->lock);
2201 }
2202 }
2203
2204 static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
2205 {
2206 struct dwc3_ep *dep;
2207 struct dwc3_gadget_ep_cmd_params params;
2208 u32 cmd;
2209 int ret;
2210
2211 dep = dwc->eps[epnum];
2212
2213 if (!dep->resource_index)
2214 return;
2215
2216 /*
2217 * NOTICE: We are violating what the Databook says about the
2218 * EndTransfer command. Ideally we would _always_ wait for the
2219 * EndTransfer Command Completion IRQ, but that's causing too
2220 * much trouble synchronizing between us and gadget driver.
2221 *
2222 * We have discussed this with the IP Provider and it was
2223 * suggested to giveback all requests here, but give HW some
2224 * extra time to synchronize with the interconnect. We're using
2225 * an arbitrary 100us delay for that.
2226 *
2227 * Note also that a similar handling was tested by Synopsys
2228 * (thanks a lot Paul) and nothing bad has come out of it.
2229 * In short, what we're doing is:
2230 *
2231 * - Issue EndTransfer WITH CMDIOC bit set
2232 * - Wait 100us
2233 */
2234
2235 cmd = DWC3_DEPCMD_ENDTRANSFER;
2236 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2237 cmd |= DWC3_DEPCMD_CMDIOC;
2238 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
2239 memset(&params, 0, sizeof(params));
2240 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
2241 WARN_ON_ONCE(ret);
2242 dep->resource_index = 0;
2243 dep->flags &= ~DWC3_EP_BUSY;
2244 udelay(100);
2245 }
2246
2247 static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2248 {
2249 u32 epnum;
2250
2251 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2252 struct dwc3_ep *dep;
2253
2254 dep = dwc->eps[epnum];
2255 if (!dep)
2256 continue;
2257
2258 if (!(dep->flags & DWC3_EP_ENABLED))
2259 continue;
2260
2261 dwc3_remove_requests(dwc, dep);
2262 }
2263 }
2264
2265 static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2266 {
2267 u32 epnum;
2268
2269 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2270 struct dwc3_ep *dep;
2271 int ret;
2272
2273 dep = dwc->eps[epnum];
2274 if (!dep)
2275 continue;
2276
2277 if (!(dep->flags & DWC3_EP_STALL))
2278 continue;
2279
2280 dep->flags &= ~DWC3_EP_STALL;
2281
2282 ret = dwc3_send_clear_stall_ep_cmd(dep);
2283 WARN_ON_ONCE(ret);
2284 }
2285 }
2286
2287 static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2288 {
2289 int reg;
2290
2291 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2292 reg &= ~DWC3_DCTL_INITU1ENA;
2293 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2294
2295 reg &= ~DWC3_DCTL_INITU2ENA;
2296 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2297
2298 dwc3_disconnect_gadget(dwc);
2299
2300 dwc->gadget.speed = USB_SPEED_UNKNOWN;
2301 dwc->setup_packet_pending = false;
2302 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
2303 }
2304
2305 static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2306 {
2307 u32 reg;
2308
2309 /*
2310 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2311 * would cause a missing Disconnect Event if there's a
2312 * pending Setup Packet in the FIFO.
2313 *
2314 * There's no suggested workaround on the official Bug
2315 * report, which states that "unless the driver/application
2316 * is doing any special handling of a disconnect event,
2317 * there is no functional issue".
2318 *
2319 * Unfortunately, it turns out that we _do_ some special
2320 * handling of a disconnect event, namely complete all
2321 * pending transfers, notify gadget driver of the
2322 * disconnection, and so on.
2323 *
2324 * Our suggested workaround is to follow the Disconnect
2325 * Event steps here, instead, based on a setup_packet_pending
2326 * flag. Such flag gets set whenever we have a SETUP_PENDING
2327 * status for EP0 TRBs and gets cleared on XferComplete for the
2328 * same endpoint.
2329 *
2330 * Refers to:
2331 *
2332 * STAR#9000466709: RTL: Device : Disconnect event not
2333 * generated if setup packet pending in FIFO
2334 */
2335 if (dwc->revision < DWC3_REVISION_188A) {
2336 if (dwc->setup_packet_pending)
2337 dwc3_gadget_disconnect_interrupt(dwc);
2338 }
2339
2340 dwc3_reset_gadget(dwc);
2341
2342 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2343 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2344 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2345 dwc->test_mode = false;
2346
2347 dwc3_stop_active_transfers(dwc);
2348 dwc3_clear_stall_all_ep(dwc);
2349
2350 /* Reset device address to zero */
2351 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2352 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2353 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2354 }
2355
2356 static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2357 {
2358 u32 reg;
2359 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2360
2361 /*
2362 * We change the clock only at SS but I dunno why I would want to do
2363 * this. Maybe it becomes part of the power saving plan.
2364 */
2365
2366 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2367 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
2368 return;
2369
2370 /*
2371 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2372 * each time on Connect Done.
2373 */
2374 if (!usb30_clock)
2375 return;
2376
2377 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2378 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2379 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2380 }
2381
2382 static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2383 {
2384 struct dwc3_ep *dep;
2385 int ret;
2386 u32 reg;
2387 u8 speed;
2388
2389 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2390 speed = reg & DWC3_DSTS_CONNECTSPD;
2391 dwc->speed = speed;
2392
2393 dwc3_update_ram_clk_sel(dwc, speed);
2394
2395 switch (speed) {
2396 case DWC3_DCFG_SUPERSPEED_PLUS:
2397 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2398 dwc->gadget.ep0->maxpacket = 512;
2399 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2400 break;
2401 case DWC3_DCFG_SUPERSPEED:
2402 /*
2403 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2404 * would cause a missing USB3 Reset event.
2405 *
2406 * In such situations, we should force a USB3 Reset
2407 * event by calling our dwc3_gadget_reset_interrupt()
2408 * routine.
2409 *
2410 * Refers to:
2411 *
2412 * STAR#9000483510: RTL: SS : USB3 reset event may
2413 * not be generated always when the link enters poll
2414 */
2415 if (dwc->revision < DWC3_REVISION_190A)
2416 dwc3_gadget_reset_interrupt(dwc);
2417
2418 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2419 dwc->gadget.ep0->maxpacket = 512;
2420 dwc->gadget.speed = USB_SPEED_SUPER;
2421 break;
2422 case DWC3_DCFG_HIGHSPEED:
2423 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2424 dwc->gadget.ep0->maxpacket = 64;
2425 dwc->gadget.speed = USB_SPEED_HIGH;
2426 break;
2427 case DWC3_DCFG_FULLSPEED2:
2428 case DWC3_DCFG_FULLSPEED1:
2429 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2430 dwc->gadget.ep0->maxpacket = 64;
2431 dwc->gadget.speed = USB_SPEED_FULL;
2432 break;
2433 case DWC3_DCFG_LOWSPEED:
2434 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2435 dwc->gadget.ep0->maxpacket = 8;
2436 dwc->gadget.speed = USB_SPEED_LOW;
2437 break;
2438 }
2439
2440 /* Enable USB2 LPM Capability */
2441
2442 if ((dwc->revision > DWC3_REVISION_194A) &&
2443 (speed != DWC3_DCFG_SUPERSPEED) &&
2444 (speed != DWC3_DCFG_SUPERSPEED_PLUS)) {
2445 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2446 reg |= DWC3_DCFG_LPM_CAP;
2447 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2448
2449 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2450 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2451
2452 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
2453
2454 /*
2455 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2456 * DCFG.LPMCap is set, core responses with an ACK and the
2457 * BESL value in the LPM token is less than or equal to LPM
2458 * NYET threshold.
2459 */
2460 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2461 && dwc->has_lpm_erratum,
2462 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2463
2464 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2465 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2466
2467 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2468 } else {
2469 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2470 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2471 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2472 }
2473
2474 dep = dwc->eps[0];
2475 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2476 false);
2477 if (ret) {
2478 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2479 return;
2480 }
2481
2482 dep = dwc->eps[1];
2483 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2484 false);
2485 if (ret) {
2486 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2487 return;
2488 }
2489
2490 /*
2491 * Configure PHY via GUSB3PIPECTLn if required.
2492 *
2493 * Update GTXFIFOSIZn
2494 *
2495 * In both cases reset values should be sufficient.
2496 */
2497 }
2498
2499 static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2500 {
2501 /*
2502 * TODO take core out of low power mode when that's
2503 * implemented.
2504 */
2505
2506 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2507 spin_unlock(&dwc->lock);
2508 dwc->gadget_driver->resume(&dwc->gadget);
2509 spin_lock(&dwc->lock);
2510 }
2511 }
2512
2513 static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2514 unsigned int evtinfo)
2515 {
2516 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2517 unsigned int pwropt;
2518
2519 /*
2520 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2521 * Hibernation mode enabled which would show up when device detects
2522 * host-initiated U3 exit.
2523 *
2524 * In that case, device will generate a Link State Change Interrupt
2525 * from U3 to RESUME which is only necessary if Hibernation is
2526 * configured in.
2527 *
2528 * There are no functional changes due to such spurious event and we
2529 * just need to ignore it.
2530 *
2531 * Refers to:
2532 *
2533 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2534 * operational mode
2535 */
2536 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2537 if ((dwc->revision < DWC3_REVISION_250A) &&
2538 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2539 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2540 (next == DWC3_LINK_STATE_RESUME)) {
2541 dwc3_trace(trace_dwc3_gadget,
2542 "ignoring transition U3 -> Resume");
2543 return;
2544 }
2545 }
2546
2547 /*
2548 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2549 * on the link partner, the USB session might do multiple entry/exit
2550 * of low power states before a transfer takes place.
2551 *
2552 * Due to this problem, we might experience lower throughput. The
2553 * suggested workaround is to disable DCTL[12:9] bits if we're
2554 * transitioning from U1/U2 to U0 and enable those bits again
2555 * after a transfer completes and there are no pending transfers
2556 * on any of the enabled endpoints.
2557 *
2558 * This is the first half of that workaround.
2559 *
2560 * Refers to:
2561 *
2562 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2563 * core send LGO_Ux entering U0
2564 */
2565 if (dwc->revision < DWC3_REVISION_183A) {
2566 if (next == DWC3_LINK_STATE_U0) {
2567 u32 u1u2;
2568 u32 reg;
2569
2570 switch (dwc->link_state) {
2571 case DWC3_LINK_STATE_U1:
2572 case DWC3_LINK_STATE_U2:
2573 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2574 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2575 | DWC3_DCTL_ACCEPTU2ENA
2576 | DWC3_DCTL_INITU1ENA
2577 | DWC3_DCTL_ACCEPTU1ENA);
2578
2579 if (!dwc->u1u2)
2580 dwc->u1u2 = reg & u1u2;
2581
2582 reg &= ~u1u2;
2583
2584 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2585 break;
2586 default:
2587 /* do nothing */
2588 break;
2589 }
2590 }
2591 }
2592
2593 switch (next) {
2594 case DWC3_LINK_STATE_U1:
2595 if (dwc->speed == USB_SPEED_SUPER)
2596 dwc3_suspend_gadget(dwc);
2597 break;
2598 case DWC3_LINK_STATE_U2:
2599 case DWC3_LINK_STATE_U3:
2600 dwc3_suspend_gadget(dwc);
2601 break;
2602 case DWC3_LINK_STATE_RESUME:
2603 dwc3_resume_gadget(dwc);
2604 break;
2605 default:
2606 /* do nothing */
2607 break;
2608 }
2609
2610 dwc->link_state = next;
2611 }
2612
2613 static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2614 unsigned int evtinfo)
2615 {
2616 unsigned int is_ss = evtinfo & BIT(4);
2617
2618 /**
2619 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2620 * have a known issue which can cause USB CV TD.9.23 to fail
2621 * randomly.
2622 *
2623 * Because of this issue, core could generate bogus hibernation
2624 * events which SW needs to ignore.
2625 *
2626 * Refers to:
2627 *
2628 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2629 * Device Fallback from SuperSpeed
2630 */
2631 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2632 return;
2633
2634 /* enter hibernation here */
2635 }
2636
2637 static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2638 const struct dwc3_event_devt *event)
2639 {
2640 switch (event->type) {
2641 case DWC3_DEVICE_EVENT_DISCONNECT:
2642 dwc3_gadget_disconnect_interrupt(dwc);
2643 break;
2644 case DWC3_DEVICE_EVENT_RESET:
2645 dwc3_gadget_reset_interrupt(dwc);
2646 break;
2647 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2648 dwc3_gadget_conndone_interrupt(dwc);
2649 break;
2650 case DWC3_DEVICE_EVENT_WAKEUP:
2651 dwc3_gadget_wakeup_interrupt(dwc);
2652 break;
2653 case DWC3_DEVICE_EVENT_HIBER_REQ:
2654 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2655 "unexpected hibernation event\n"))
2656 break;
2657
2658 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2659 break;
2660 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2661 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2662 break;
2663 case DWC3_DEVICE_EVENT_EOPF:
2664 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2665 break;
2666 case DWC3_DEVICE_EVENT_SOF:
2667 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
2668 break;
2669 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
2670 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
2671 break;
2672 case DWC3_DEVICE_EVENT_CMD_CMPL:
2673 dwc3_trace(trace_dwc3_gadget, "Command Complete");
2674 break;
2675 case DWC3_DEVICE_EVENT_OVERFLOW:
2676 dwc3_trace(trace_dwc3_gadget, "Overflow");
2677 break;
2678 default:
2679 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
2680 }
2681 }
2682
2683 static void dwc3_process_event_entry(struct dwc3 *dwc,
2684 const union dwc3_event *event)
2685 {
2686 trace_dwc3_event(event->raw);
2687
2688 /* Endpoint IRQ, handle it and return early */
2689 if (event->type.is_devspec == 0) {
2690 /* depevt */
2691 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2692 }
2693
2694 switch (event->type.type) {
2695 case DWC3_EVENT_TYPE_DEV:
2696 dwc3_gadget_interrupt(dwc, &event->devt);
2697 break;
2698 /* REVISIT what to do with Carkit and I2C events ? */
2699 default:
2700 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2701 }
2702 }
2703
2704 static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
2705 {
2706 struct dwc3 *dwc = evt->dwc;
2707 irqreturn_t ret = IRQ_NONE;
2708 int left;
2709 u32 reg;
2710
2711 left = evt->count;
2712
2713 if (!(evt->flags & DWC3_EVENT_PENDING))
2714 return IRQ_NONE;
2715
2716 while (left > 0) {
2717 union dwc3_event event;
2718
2719 event.raw = *(u32 *) (evt->buf + evt->lpos);
2720
2721 dwc3_process_event_entry(dwc, &event);
2722
2723 /*
2724 * FIXME we wrap around correctly to the next entry as
2725 * almost all entries are 4 bytes in size. There is one
2726 * entry which has 12 bytes which is a regular entry
2727 * followed by 8 bytes data. ATM I don't know how
2728 * things are organized if we get next to the a
2729 * boundary so I worry about that once we try to handle
2730 * that.
2731 */
2732 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2733 left -= 4;
2734
2735 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
2736 }
2737
2738 evt->count = 0;
2739 evt->flags &= ~DWC3_EVENT_PENDING;
2740 ret = IRQ_HANDLED;
2741
2742 /* Unmask interrupt */
2743 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
2744 reg &= ~DWC3_GEVNTSIZ_INTMASK;
2745 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
2746
2747 return ret;
2748 }
2749
2750 static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
2751 {
2752 struct dwc3_event_buffer *evt = _evt;
2753 struct dwc3 *dwc = evt->dwc;
2754 unsigned long flags;
2755 irqreturn_t ret = IRQ_NONE;
2756
2757 spin_lock_irqsave(&dwc->lock, flags);
2758 ret = dwc3_process_event_buf(evt);
2759 spin_unlock_irqrestore(&dwc->lock, flags);
2760
2761 return ret;
2762 }
2763
2764 static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
2765 {
2766 struct dwc3 *dwc = evt->dwc;
2767 u32 count;
2768 u32 reg;
2769
2770 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
2771 count &= DWC3_GEVNTCOUNT_MASK;
2772 if (!count)
2773 return IRQ_NONE;
2774
2775 evt->count = count;
2776 evt->flags |= DWC3_EVENT_PENDING;
2777
2778 /* Mask interrupt */
2779 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
2780 reg |= DWC3_GEVNTSIZ_INTMASK;
2781 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
2782
2783 return IRQ_WAKE_THREAD;
2784 }
2785
2786 static irqreturn_t dwc3_interrupt(int irq, void *_evt)
2787 {
2788 struct dwc3_event_buffer *evt = _evt;
2789
2790 return dwc3_check_event_buf(evt);
2791 }
2792
2793 /**
2794 * dwc3_gadget_init - Initializes gadget related registers
2795 * @dwc: pointer to our controller context structure
2796 *
2797 * Returns 0 on success otherwise negative errno.
2798 */
2799 int dwc3_gadget_init(struct dwc3 *dwc)
2800 {
2801 int ret;
2802
2803 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2804 &dwc->ctrl_req_addr, GFP_KERNEL);
2805 if (!dwc->ctrl_req) {
2806 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2807 ret = -ENOMEM;
2808 goto err0;
2809 }
2810
2811 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
2812 &dwc->ep0_trb_addr, GFP_KERNEL);
2813 if (!dwc->ep0_trb) {
2814 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2815 ret = -ENOMEM;
2816 goto err1;
2817 }
2818
2819 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
2820 if (!dwc->setup_buf) {
2821 ret = -ENOMEM;
2822 goto err2;
2823 }
2824
2825 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
2826 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2827 GFP_KERNEL);
2828 if (!dwc->ep0_bounce) {
2829 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2830 ret = -ENOMEM;
2831 goto err3;
2832 }
2833
2834 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2835 if (!dwc->zlp_buf) {
2836 ret = -ENOMEM;
2837 goto err4;
2838 }
2839
2840 dwc->gadget.ops = &dwc3_gadget_ops;
2841 dwc->gadget.speed = USB_SPEED_UNKNOWN;
2842 dwc->gadget.sg_supported = true;
2843 dwc->gadget.name = "dwc3-gadget";
2844 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
2845
2846 /*
2847 * FIXME We might be setting max_speed to <SUPER, however versions
2848 * <2.20a of dwc3 have an issue with metastability (documented
2849 * elsewhere in this driver) which tells us we can't set max speed to
2850 * anything lower than SUPER.
2851 *
2852 * Because gadget.max_speed is only used by composite.c and function
2853 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2854 * to happen so we avoid sending SuperSpeed Capability descriptor
2855 * together with our BOS descriptor as that could confuse host into
2856 * thinking we can handle super speed.
2857 *
2858 * Note that, in fact, we won't even support GetBOS requests when speed
2859 * is less than super speed because we don't have means, yet, to tell
2860 * composite.c that we are USB 2.0 + LPM ECN.
2861 */
2862 if (dwc->revision < DWC3_REVISION_220A)
2863 dwc3_trace(trace_dwc3_gadget,
2864 "Changing max_speed on rev %08x\n",
2865 dwc->revision);
2866
2867 dwc->gadget.max_speed = dwc->maximum_speed;
2868
2869 /*
2870 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2871 * on ep out.
2872 */
2873 dwc->gadget.quirk_ep_out_aligned_size = true;
2874
2875 /*
2876 * REVISIT: Here we should clear all pending IRQs to be
2877 * sure we're starting from a well known location.
2878 */
2879
2880 ret = dwc3_gadget_init_endpoints(dwc);
2881 if (ret)
2882 goto err5;
2883
2884 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2885 if (ret) {
2886 dev_err(dwc->dev, "failed to register udc\n");
2887 goto err5;
2888 }
2889
2890 return 0;
2891
2892 err5:
2893 kfree(dwc->zlp_buf);
2894
2895 err4:
2896 dwc3_gadget_free_endpoints(dwc);
2897 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2898 dwc->ep0_bounce, dwc->ep0_bounce_addr);
2899
2900 err3:
2901 kfree(dwc->setup_buf);
2902
2903 err2:
2904 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2905 dwc->ep0_trb, dwc->ep0_trb_addr);
2906
2907 err1:
2908 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2909 dwc->ctrl_req, dwc->ctrl_req_addr);
2910
2911 err0:
2912 return ret;
2913 }
2914
2915 /* -------------------------------------------------------------------------- */
2916
2917 void dwc3_gadget_exit(struct dwc3 *dwc)
2918 {
2919 usb_del_gadget_udc(&dwc->gadget);
2920
2921 dwc3_gadget_free_endpoints(dwc);
2922
2923 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2924 dwc->ep0_bounce, dwc->ep0_bounce_addr);
2925
2926 kfree(dwc->setup_buf);
2927 kfree(dwc->zlp_buf);
2928
2929 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2930 dwc->ep0_trb, dwc->ep0_trb_addr);
2931
2932 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2933 dwc->ctrl_req, dwc->ctrl_req_addr);
2934 }
2935
2936 int dwc3_gadget_suspend(struct dwc3 *dwc)
2937 {
2938 if (!dwc->gadget_driver)
2939 return 0;
2940
2941 if (dwc->pullups_connected) {
2942 dwc3_gadget_disable_irq(dwc);
2943 dwc3_gadget_run_stop(dwc, true, true);
2944 }
2945
2946 __dwc3_gadget_ep_disable(dwc->eps[0]);
2947 __dwc3_gadget_ep_disable(dwc->eps[1]);
2948
2949 dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG);
2950
2951 return 0;
2952 }
2953
2954 int dwc3_gadget_resume(struct dwc3 *dwc)
2955 {
2956 struct dwc3_ep *dep;
2957 int ret;
2958
2959 if (!dwc->gadget_driver)
2960 return 0;
2961
2962 /* Start with SuperSpeed Default */
2963 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2964
2965 dep = dwc->eps[0];
2966 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2967 false);
2968 if (ret)
2969 goto err0;
2970
2971 dep = dwc->eps[1];
2972 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2973 false);
2974 if (ret)
2975 goto err1;
2976
2977 /* begin to receive SETUP packets */
2978 dwc->ep0state = EP0_SETUP_PHASE;
2979 dwc3_ep0_out_start(dwc);
2980
2981 dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg);
2982
2983 if (dwc->pullups_connected) {
2984 dwc3_gadget_enable_irq(dwc);
2985 dwc3_gadget_run_stop(dwc, true, false);
2986 }
2987
2988 return 0;
2989
2990 err1:
2991 __dwc3_gadget_ep_disable(dwc->eps[0]);
2992
2993 err0:
2994 return ret;
2995 }
This page took 0.102073 seconds and 5 git commands to generate.