KVM: i8259: simplify pic_irq_request() calling sequence
[deliverable/linux.git] / arch / x86 / kvm / mmu.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
221d059d 10 * Copyright 2010 Red Hat, Inc. and/or its affilates.
6aa8b732
AK
11 *
12 * Authors:
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Avi Kivity <avi@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
e495606d 20
1d737c8a 21#include "mmu.h"
836a1b3c 22#include "x86.h"
6de4f3ad 23#include "kvm_cache_regs.h"
e495606d 24
edf88417 25#include <linux/kvm_host.h>
6aa8b732
AK
26#include <linux/types.h>
27#include <linux/string.h>
6aa8b732
AK
28#include <linux/mm.h>
29#include <linux/highmem.h>
30#include <linux/module.h>
448353ca 31#include <linux/swap.h>
05da4558 32#include <linux/hugetlb.h>
2f333bcb 33#include <linux/compiler.h>
bc6678a3 34#include <linux/srcu.h>
5a0e3ad6 35#include <linux/slab.h>
bf998156 36#include <linux/uaccess.h>
6aa8b732 37
e495606d
AK
38#include <asm/page.h>
39#include <asm/cmpxchg.h>
4e542370 40#include <asm/io.h>
13673a90 41#include <asm/vmx.h>
6aa8b732 42
18552672
JR
43/*
44 * When setting this variable to true it enables Two-Dimensional-Paging
45 * where the hardware walks 2 page tables:
46 * 1. the guest-virtual to guest-physical
47 * 2. while doing 1. it walks guest-physical to host-physical
48 * If the hardware supports that we don't need to do shadow paging.
49 */
2f333bcb 50bool tdp_enabled = false;
18552672 51
37a7d8b0
AK
52#undef MMU_DEBUG
53
54#undef AUDIT
55
56#ifdef AUDIT
57static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg);
58#else
59static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg) {}
60#endif
61
62#ifdef MMU_DEBUG
63
64#define pgprintk(x...) do { if (dbg) printk(x); } while (0)
65#define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
66
67#else
68
69#define pgprintk(x...) do { } while (0)
70#define rmap_printk(x...) do { } while (0)
71
72#endif
73
74#if defined(MMU_DEBUG) || defined(AUDIT)
6ada8cca
AK
75static int dbg = 0;
76module_param(dbg, bool, 0644);
37a7d8b0 77#endif
6aa8b732 78
582801a9
MT
79static int oos_shadow = 1;
80module_param(oos_shadow, bool, 0644);
81
d6c69ee9
YD
82#ifndef MMU_DEBUG
83#define ASSERT(x) do { } while (0)
84#else
6aa8b732
AK
85#define ASSERT(x) \
86 if (!(x)) { \
87 printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
88 __FILE__, __LINE__, #x); \
89 }
d6c69ee9 90#endif
6aa8b732 91
6aa8b732
AK
92#define PT_FIRST_AVAIL_BITS_SHIFT 9
93#define PT64_SECOND_AVAIL_BITS_SHIFT 52
94
6aa8b732
AK
95#define VALID_PAGE(x) ((x) != INVALID_PAGE)
96
97#define PT64_LEVEL_BITS 9
98
99#define PT64_LEVEL_SHIFT(level) \
d77c26fc 100 (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
6aa8b732
AK
101
102#define PT64_LEVEL_MASK(level) \
103 (((1ULL << PT64_LEVEL_BITS) - 1) << PT64_LEVEL_SHIFT(level))
104
105#define PT64_INDEX(address, level)\
106 (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
107
108
109#define PT32_LEVEL_BITS 10
110
111#define PT32_LEVEL_SHIFT(level) \
d77c26fc 112 (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
6aa8b732
AK
113
114#define PT32_LEVEL_MASK(level) \
115 (((1ULL << PT32_LEVEL_BITS) - 1) << PT32_LEVEL_SHIFT(level))
e04da980
JR
116#define PT32_LVL_OFFSET_MASK(level) \
117 (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
118 * PT32_LEVEL_BITS))) - 1))
6aa8b732
AK
119
120#define PT32_INDEX(address, level)\
121 (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
122
123
27aba766 124#define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
6aa8b732
AK
125#define PT64_DIR_BASE_ADDR_MASK \
126 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
e04da980
JR
127#define PT64_LVL_ADDR_MASK(level) \
128 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
129 * PT64_LEVEL_BITS))) - 1))
130#define PT64_LVL_OFFSET_MASK(level) \
131 (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
132 * PT64_LEVEL_BITS))) - 1))
6aa8b732
AK
133
134#define PT32_BASE_ADDR_MASK PAGE_MASK
135#define PT32_DIR_BASE_ADDR_MASK \
136 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
e04da980
JR
137#define PT32_LVL_ADDR_MASK(level) \
138 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
139 * PT32_LEVEL_BITS))) - 1))
6aa8b732 140
79539cec
AK
141#define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
142 | PT64_NX_MASK)
6aa8b732 143
cd4a4e53
AK
144#define RMAP_EXT 4
145
fe135d2c
AK
146#define ACC_EXEC_MASK 1
147#define ACC_WRITE_MASK PT_WRITABLE_MASK
148#define ACC_USER_MASK PT_USER_MASK
149#define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
150
90bb6fc5
AK
151#include <trace/events/kvm.h>
152
07420171
AK
153#define CREATE_TRACE_POINTS
154#include "mmutrace.h"
155
1403283a
IE
156#define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
157
135f8c2b
AK
158#define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
159
cd4a4e53 160struct kvm_rmap_desc {
d555c333 161 u64 *sptes[RMAP_EXT];
cd4a4e53
AK
162 struct kvm_rmap_desc *more;
163};
164
2d11123a
AK
165struct kvm_shadow_walk_iterator {
166 u64 addr;
167 hpa_t shadow_addr;
168 int level;
169 u64 *sptep;
170 unsigned index;
171};
172
173#define for_each_shadow_entry(_vcpu, _addr, _walker) \
174 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
175 shadow_walk_okay(&(_walker)); \
176 shadow_walk_next(&(_walker)))
177
1047df1f 178typedef void (*mmu_parent_walk_fn) (struct kvm_mmu_page *sp, u64 *spte);
ad8cfbe3 179
b5a33a75
AK
180static struct kmem_cache *pte_chain_cache;
181static struct kmem_cache *rmap_desc_cache;
d3d25b04 182static struct kmem_cache *mmu_page_header_cache;
b5a33a75 183
c7addb90
AK
184static u64 __read_mostly shadow_trap_nonpresent_pte;
185static u64 __read_mostly shadow_notrap_nonpresent_pte;
7b52345e
SY
186static u64 __read_mostly shadow_base_present_pte;
187static u64 __read_mostly shadow_nx_mask;
188static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
189static u64 __read_mostly shadow_user_mask;
190static u64 __read_mostly shadow_accessed_mask;
191static u64 __read_mostly shadow_dirty_mask;
c7addb90 192
82725b20
DE
193static inline u64 rsvd_bits(int s, int e)
194{
195 return ((1ULL << (e - s + 1)) - 1) << s;
196}
197
c7addb90
AK
198void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte)
199{
200 shadow_trap_nonpresent_pte = trap_pte;
201 shadow_notrap_nonpresent_pte = notrap_pte;
202}
203EXPORT_SYMBOL_GPL(kvm_mmu_set_nonpresent_ptes);
204
7b52345e
SY
205void kvm_mmu_set_base_ptes(u64 base_pte)
206{
207 shadow_base_present_pte = base_pte;
208}
209EXPORT_SYMBOL_GPL(kvm_mmu_set_base_ptes);
210
211void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 212 u64 dirty_mask, u64 nx_mask, u64 x_mask)
7b52345e
SY
213{
214 shadow_user_mask = user_mask;
215 shadow_accessed_mask = accessed_mask;
216 shadow_dirty_mask = dirty_mask;
217 shadow_nx_mask = nx_mask;
218 shadow_x_mask = x_mask;
219}
220EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
221
3dbe1415 222static bool is_write_protection(struct kvm_vcpu *vcpu)
6aa8b732 223{
4d4ec087 224 return kvm_read_cr0_bits(vcpu, X86_CR0_WP);
6aa8b732
AK
225}
226
227static int is_cpuid_PSE36(void)
228{
229 return 1;
230}
231
73b1087e
AK
232static int is_nx(struct kvm_vcpu *vcpu)
233{
f6801dff 234 return vcpu->arch.efer & EFER_NX;
73b1087e
AK
235}
236
c7addb90
AK
237static int is_shadow_present_pte(u64 pte)
238{
c7addb90
AK
239 return pte != shadow_trap_nonpresent_pte
240 && pte != shadow_notrap_nonpresent_pte;
241}
242
05da4558
MT
243static int is_large_pte(u64 pte)
244{
245 return pte & PT_PAGE_SIZE_MASK;
246}
247
8dae4445 248static int is_writable_pte(unsigned long pte)
6aa8b732
AK
249{
250 return pte & PT_WRITABLE_MASK;
251}
252
43a3795a 253static int is_dirty_gpte(unsigned long pte)
e3c5e7ec 254{
439e218a 255 return pte & PT_DIRTY_MASK;
e3c5e7ec
AK
256}
257
43a3795a 258static int is_rmap_spte(u64 pte)
cd4a4e53 259{
4b1a80fa 260 return is_shadow_present_pte(pte);
cd4a4e53
AK
261}
262
776e6633
MT
263static int is_last_spte(u64 pte, int level)
264{
265 if (level == PT_PAGE_TABLE_LEVEL)
266 return 1;
852e3c19 267 if (is_large_pte(pte))
776e6633
MT
268 return 1;
269 return 0;
270}
271
35149e21 272static pfn_t spte_to_pfn(u64 pte)
0b49ea86 273{
35149e21 274 return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
0b49ea86
AK
275}
276
da928521
AK
277static gfn_t pse36_gfn_delta(u32 gpte)
278{
279 int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
280
281 return (gpte & PT32_DIR_PSE36_MASK) << shift;
282}
283
d555c333 284static void __set_spte(u64 *sptep, u64 spte)
e663ee64
AK
285{
286#ifdef CONFIG_X86_64
287 set_64bit((unsigned long *)sptep, spte);
288#else
289 set_64bit((unsigned long long *)sptep, spte);
290#endif
291}
292
e2dec939 293static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
2e3e5882 294 struct kmem_cache *base_cache, int min)
714b93da
AK
295{
296 void *obj;
297
298 if (cache->nobjs >= min)
e2dec939 299 return 0;
714b93da 300 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
2e3e5882 301 obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
714b93da 302 if (!obj)
e2dec939 303 return -ENOMEM;
714b93da
AK
304 cache->objects[cache->nobjs++] = obj;
305 }
e2dec939 306 return 0;
714b93da
AK
307}
308
e8ad9a70
XG
309static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
310 struct kmem_cache *cache)
714b93da
AK
311{
312 while (mc->nobjs)
e8ad9a70 313 kmem_cache_free(cache, mc->objects[--mc->nobjs]);
714b93da
AK
314}
315
c1158e63 316static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
2e3e5882 317 int min)
c1158e63
AK
318{
319 struct page *page;
320
321 if (cache->nobjs >= min)
322 return 0;
323 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
2e3e5882 324 page = alloc_page(GFP_KERNEL);
c1158e63
AK
325 if (!page)
326 return -ENOMEM;
c1158e63
AK
327 cache->objects[cache->nobjs++] = page_address(page);
328 }
329 return 0;
330}
331
332static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
333{
334 while (mc->nobjs)
c4d198d5 335 free_page((unsigned long)mc->objects[--mc->nobjs]);
c1158e63
AK
336}
337
2e3e5882 338static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
714b93da 339{
e2dec939
AK
340 int r;
341
ad312c7c 342 r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_chain_cache,
2e3e5882 343 pte_chain_cache, 4);
e2dec939
AK
344 if (r)
345 goto out;
ad312c7c 346 r = mmu_topup_memory_cache(&vcpu->arch.mmu_rmap_desc_cache,
c41ef344 347 rmap_desc_cache, 4);
d3d25b04
AK
348 if (r)
349 goto out;
ad312c7c 350 r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
d3d25b04
AK
351 if (r)
352 goto out;
ad312c7c 353 r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
2e3e5882 354 mmu_page_header_cache, 4);
e2dec939
AK
355out:
356 return r;
714b93da
AK
357}
358
359static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
360{
e8ad9a70
XG
361 mmu_free_memory_cache(&vcpu->arch.mmu_pte_chain_cache, pte_chain_cache);
362 mmu_free_memory_cache(&vcpu->arch.mmu_rmap_desc_cache, rmap_desc_cache);
ad312c7c 363 mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
e8ad9a70
XG
364 mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
365 mmu_page_header_cache);
714b93da
AK
366}
367
368static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
369 size_t size)
370{
371 void *p;
372
373 BUG_ON(!mc->nobjs);
374 p = mc->objects[--mc->nobjs];
714b93da
AK
375 return p;
376}
377
714b93da
AK
378static struct kvm_pte_chain *mmu_alloc_pte_chain(struct kvm_vcpu *vcpu)
379{
ad312c7c 380 return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_chain_cache,
714b93da
AK
381 sizeof(struct kvm_pte_chain));
382}
383
90cb0529 384static void mmu_free_pte_chain(struct kvm_pte_chain *pc)
714b93da 385{
e8ad9a70 386 kmem_cache_free(pte_chain_cache, pc);
714b93da
AK
387}
388
389static struct kvm_rmap_desc *mmu_alloc_rmap_desc(struct kvm_vcpu *vcpu)
390{
ad312c7c 391 return mmu_memory_cache_alloc(&vcpu->arch.mmu_rmap_desc_cache,
714b93da
AK
392 sizeof(struct kvm_rmap_desc));
393}
394
90cb0529 395static void mmu_free_rmap_desc(struct kvm_rmap_desc *rd)
714b93da 396{
e8ad9a70 397 kmem_cache_free(rmap_desc_cache, rd);
714b93da
AK
398}
399
2032a93d
LJ
400static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
401{
402 if (!sp->role.direct)
403 return sp->gfns[index];
404
405 return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
406}
407
408static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
409{
410 if (sp->role.direct)
411 BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
412 else
413 sp->gfns[index] = gfn;
414}
415
05da4558
MT
416/*
417 * Return the pointer to the largepage write count for a given
418 * gfn, handling slots that are not large page aligned.
419 */
d25797b2
JR
420static int *slot_largepage_idx(gfn_t gfn,
421 struct kvm_memory_slot *slot,
422 int level)
05da4558
MT
423{
424 unsigned long idx;
425
d25797b2
JR
426 idx = (gfn / KVM_PAGES_PER_HPAGE(level)) -
427 (slot->base_gfn / KVM_PAGES_PER_HPAGE(level));
428 return &slot->lpage_info[level - 2][idx].write_count;
05da4558
MT
429}
430
431static void account_shadowed(struct kvm *kvm, gfn_t gfn)
432{
d25797b2 433 struct kvm_memory_slot *slot;
05da4558 434 int *write_count;
d25797b2 435 int i;
05da4558 436
a1f4d395 437 slot = gfn_to_memslot(kvm, gfn);
d25797b2
JR
438 for (i = PT_DIRECTORY_LEVEL;
439 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
440 write_count = slot_largepage_idx(gfn, slot, i);
441 *write_count += 1;
442 }
05da4558
MT
443}
444
445static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
446{
d25797b2 447 struct kvm_memory_slot *slot;
05da4558 448 int *write_count;
d25797b2 449 int i;
05da4558 450
a1f4d395 451 slot = gfn_to_memslot(kvm, gfn);
d25797b2
JR
452 for (i = PT_DIRECTORY_LEVEL;
453 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
d25797b2
JR
454 write_count = slot_largepage_idx(gfn, slot, i);
455 *write_count -= 1;
456 WARN_ON(*write_count < 0);
457 }
05da4558
MT
458}
459
d25797b2
JR
460static int has_wrprotected_page(struct kvm *kvm,
461 gfn_t gfn,
462 int level)
05da4558 463{
2843099f 464 struct kvm_memory_slot *slot;
05da4558
MT
465 int *largepage_idx;
466
a1f4d395 467 slot = gfn_to_memslot(kvm, gfn);
05da4558 468 if (slot) {
d25797b2 469 largepage_idx = slot_largepage_idx(gfn, slot, level);
05da4558
MT
470 return *largepage_idx;
471 }
472
473 return 1;
474}
475
d25797b2 476static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
05da4558 477{
8f0b1ab6 478 unsigned long page_size;
d25797b2 479 int i, ret = 0;
05da4558 480
8f0b1ab6 481 page_size = kvm_host_page_size(kvm, gfn);
05da4558 482
d25797b2
JR
483 for (i = PT_PAGE_TABLE_LEVEL;
484 i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
485 if (page_size >= KVM_HPAGE_SIZE(i))
486 ret = i;
487 else
488 break;
489 }
490
4c2155ce 491 return ret;
05da4558
MT
492}
493
d25797b2 494static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
05da4558
MT
495{
496 struct kvm_memory_slot *slot;
878403b7 497 int host_level, level, max_level;
05da4558
MT
498
499 slot = gfn_to_memslot(vcpu->kvm, large_gfn);
500 if (slot && slot->dirty_bitmap)
d25797b2 501 return PT_PAGE_TABLE_LEVEL;
05da4558 502
d25797b2
JR
503 host_level = host_mapping_level(vcpu->kvm, large_gfn);
504
505 if (host_level == PT_PAGE_TABLE_LEVEL)
506 return host_level;
507
878403b7
SY
508 max_level = kvm_x86_ops->get_lpage_level() < host_level ?
509 kvm_x86_ops->get_lpage_level() : host_level;
510
511 for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
d25797b2
JR
512 if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
513 break;
d25797b2
JR
514
515 return level - 1;
05da4558
MT
516}
517
290fc38d
IE
518/*
519 * Take gfn and return the reverse mapping to it.
290fc38d
IE
520 */
521
44ad9944 522static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
290fc38d
IE
523{
524 struct kvm_memory_slot *slot;
05da4558 525 unsigned long idx;
290fc38d
IE
526
527 slot = gfn_to_memslot(kvm, gfn);
44ad9944 528 if (likely(level == PT_PAGE_TABLE_LEVEL))
05da4558
MT
529 return &slot->rmap[gfn - slot->base_gfn];
530
44ad9944
JR
531 idx = (gfn / KVM_PAGES_PER_HPAGE(level)) -
532 (slot->base_gfn / KVM_PAGES_PER_HPAGE(level));
05da4558 533
44ad9944 534 return &slot->lpage_info[level - 2][idx].rmap_pde;
290fc38d
IE
535}
536
cd4a4e53
AK
537/*
538 * Reverse mapping data structures:
539 *
290fc38d
IE
540 * If rmapp bit zero is zero, then rmapp point to the shadw page table entry
541 * that points to page_address(page).
cd4a4e53 542 *
290fc38d
IE
543 * If rmapp bit zero is one, (then rmap & ~1) points to a struct kvm_rmap_desc
544 * containing more mappings.
53a27b39
MT
545 *
546 * Returns the number of rmap entries before the spte was added or zero if
547 * the spte was not added.
548 *
cd4a4e53 549 */
44ad9944 550static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
cd4a4e53 551{
4db35314 552 struct kvm_mmu_page *sp;
cd4a4e53 553 struct kvm_rmap_desc *desc;
290fc38d 554 unsigned long *rmapp;
53a27b39 555 int i, count = 0;
cd4a4e53 556
43a3795a 557 if (!is_rmap_spte(*spte))
53a27b39 558 return count;
4db35314 559 sp = page_header(__pa(spte));
2032a93d 560 kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
44ad9944 561 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
290fc38d 562 if (!*rmapp) {
cd4a4e53 563 rmap_printk("rmap_add: %p %llx 0->1\n", spte, *spte);
290fc38d
IE
564 *rmapp = (unsigned long)spte;
565 } else if (!(*rmapp & 1)) {
cd4a4e53 566 rmap_printk("rmap_add: %p %llx 1->many\n", spte, *spte);
714b93da 567 desc = mmu_alloc_rmap_desc(vcpu);
d555c333
AK
568 desc->sptes[0] = (u64 *)*rmapp;
569 desc->sptes[1] = spte;
290fc38d 570 *rmapp = (unsigned long)desc | 1;
cd4a4e53
AK
571 } else {
572 rmap_printk("rmap_add: %p %llx many->many\n", spte, *spte);
290fc38d 573 desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
d555c333 574 while (desc->sptes[RMAP_EXT-1] && desc->more) {
cd4a4e53 575 desc = desc->more;
53a27b39
MT
576 count += RMAP_EXT;
577 }
d555c333 578 if (desc->sptes[RMAP_EXT-1]) {
714b93da 579 desc->more = mmu_alloc_rmap_desc(vcpu);
cd4a4e53
AK
580 desc = desc->more;
581 }
d555c333 582 for (i = 0; desc->sptes[i]; ++i)
cd4a4e53 583 ;
d555c333 584 desc->sptes[i] = spte;
cd4a4e53 585 }
53a27b39 586 return count;
cd4a4e53
AK
587}
588
290fc38d 589static void rmap_desc_remove_entry(unsigned long *rmapp,
cd4a4e53
AK
590 struct kvm_rmap_desc *desc,
591 int i,
592 struct kvm_rmap_desc *prev_desc)
593{
594 int j;
595
d555c333 596 for (j = RMAP_EXT - 1; !desc->sptes[j] && j > i; --j)
cd4a4e53 597 ;
d555c333
AK
598 desc->sptes[i] = desc->sptes[j];
599 desc->sptes[j] = NULL;
cd4a4e53
AK
600 if (j != 0)
601 return;
602 if (!prev_desc && !desc->more)
d555c333 603 *rmapp = (unsigned long)desc->sptes[0];
cd4a4e53
AK
604 else
605 if (prev_desc)
606 prev_desc->more = desc->more;
607 else
290fc38d 608 *rmapp = (unsigned long)desc->more | 1;
90cb0529 609 mmu_free_rmap_desc(desc);
cd4a4e53
AK
610}
611
290fc38d 612static void rmap_remove(struct kvm *kvm, u64 *spte)
cd4a4e53 613{
cd4a4e53
AK
614 struct kvm_rmap_desc *desc;
615 struct kvm_rmap_desc *prev_desc;
4db35314 616 struct kvm_mmu_page *sp;
35149e21 617 pfn_t pfn;
2032a93d 618 gfn_t gfn;
290fc38d 619 unsigned long *rmapp;
cd4a4e53
AK
620 int i;
621
43a3795a 622 if (!is_rmap_spte(*spte))
cd4a4e53 623 return;
4db35314 624 sp = page_header(__pa(spte));
35149e21 625 pfn = spte_to_pfn(*spte);
7b52345e 626 if (*spte & shadow_accessed_mask)
35149e21 627 kvm_set_pfn_accessed(pfn);
8dae4445 628 if (is_writable_pte(*spte))
acb66dd0 629 kvm_set_pfn_dirty(pfn);
2032a93d
LJ
630 gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
631 rmapp = gfn_to_rmap(kvm, gfn, sp->role.level);
290fc38d 632 if (!*rmapp) {
cd4a4e53
AK
633 printk(KERN_ERR "rmap_remove: %p %llx 0->BUG\n", spte, *spte);
634 BUG();
290fc38d 635 } else if (!(*rmapp & 1)) {
cd4a4e53 636 rmap_printk("rmap_remove: %p %llx 1->0\n", spte, *spte);
290fc38d 637 if ((u64 *)*rmapp != spte) {
cd4a4e53
AK
638 printk(KERN_ERR "rmap_remove: %p %llx 1->BUG\n",
639 spte, *spte);
640 BUG();
641 }
290fc38d 642 *rmapp = 0;
cd4a4e53
AK
643 } else {
644 rmap_printk("rmap_remove: %p %llx many->many\n", spte, *spte);
290fc38d 645 desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
cd4a4e53
AK
646 prev_desc = NULL;
647 while (desc) {
d555c333
AK
648 for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i)
649 if (desc->sptes[i] == spte) {
290fc38d 650 rmap_desc_remove_entry(rmapp,
714b93da 651 desc, i,
cd4a4e53
AK
652 prev_desc);
653 return;
654 }
655 prev_desc = desc;
656 desc = desc->more;
657 }
186a3e52 658 pr_err("rmap_remove: %p %llx many->many\n", spte, *spte);
cd4a4e53
AK
659 BUG();
660 }
661}
662
98348e95 663static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
374cbac0 664{
374cbac0 665 struct kvm_rmap_desc *desc;
98348e95
IE
666 u64 *prev_spte;
667 int i;
668
669 if (!*rmapp)
670 return NULL;
671 else if (!(*rmapp & 1)) {
672 if (!spte)
673 return (u64 *)*rmapp;
674 return NULL;
675 }
676 desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
98348e95
IE
677 prev_spte = NULL;
678 while (desc) {
d555c333 679 for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i) {
98348e95 680 if (prev_spte == spte)
d555c333
AK
681 return desc->sptes[i];
682 prev_spte = desc->sptes[i];
98348e95
IE
683 }
684 desc = desc->more;
685 }
686 return NULL;
687}
688
b1a36821 689static int rmap_write_protect(struct kvm *kvm, u64 gfn)
98348e95 690{
290fc38d 691 unsigned long *rmapp;
374cbac0 692 u64 *spte;
44ad9944 693 int i, write_protected = 0;
374cbac0 694
44ad9944 695 rmapp = gfn_to_rmap(kvm, gfn, PT_PAGE_TABLE_LEVEL);
374cbac0 696
98348e95
IE
697 spte = rmap_next(kvm, rmapp, NULL);
698 while (spte) {
374cbac0 699 BUG_ON(!spte);
374cbac0 700 BUG_ON(!(*spte & PT_PRESENT_MASK));
374cbac0 701 rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
8dae4445 702 if (is_writable_pte(*spte)) {
d555c333 703 __set_spte(spte, *spte & ~PT_WRITABLE_MASK);
caa5b8a5
ED
704 write_protected = 1;
705 }
9647c14c 706 spte = rmap_next(kvm, rmapp, spte);
374cbac0 707 }
855149aa 708 if (write_protected) {
35149e21 709 pfn_t pfn;
855149aa
IE
710
711 spte = rmap_next(kvm, rmapp, NULL);
35149e21
AL
712 pfn = spte_to_pfn(*spte);
713 kvm_set_pfn_dirty(pfn);
855149aa
IE
714 }
715
05da4558 716 /* check for huge page mappings */
44ad9944
JR
717 for (i = PT_DIRECTORY_LEVEL;
718 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
719 rmapp = gfn_to_rmap(kvm, gfn, i);
720 spte = rmap_next(kvm, rmapp, NULL);
721 while (spte) {
722 BUG_ON(!spte);
723 BUG_ON(!(*spte & PT_PRESENT_MASK));
724 BUG_ON((*spte & (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK)) != (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK));
725 pgprintk("rmap_write_protect(large): spte %p %llx %lld\n", spte, *spte, gfn);
8dae4445 726 if (is_writable_pte(*spte)) {
44ad9944
JR
727 rmap_remove(kvm, spte);
728 --kvm->stat.lpages;
729 __set_spte(spte, shadow_trap_nonpresent_pte);
730 spte = NULL;
731 write_protected = 1;
732 }
733 spte = rmap_next(kvm, rmapp, spte);
05da4558 734 }
05da4558
MT
735 }
736
b1a36821 737 return write_protected;
374cbac0
AK
738}
739
8a8365c5
FD
740static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
741 unsigned long data)
e930bffe
AA
742{
743 u64 *spte;
744 int need_tlb_flush = 0;
745
746 while ((spte = rmap_next(kvm, rmapp, NULL))) {
747 BUG_ON(!(*spte & PT_PRESENT_MASK));
748 rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", spte, *spte);
749 rmap_remove(kvm, spte);
d555c333 750 __set_spte(spte, shadow_trap_nonpresent_pte);
e930bffe
AA
751 need_tlb_flush = 1;
752 }
753 return need_tlb_flush;
754}
755
8a8365c5
FD
756static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
757 unsigned long data)
3da0dd43
IE
758{
759 int need_flush = 0;
760 u64 *spte, new_spte;
761 pte_t *ptep = (pte_t *)data;
762 pfn_t new_pfn;
763
764 WARN_ON(pte_huge(*ptep));
765 new_pfn = pte_pfn(*ptep);
766 spte = rmap_next(kvm, rmapp, NULL);
767 while (spte) {
768 BUG_ON(!is_shadow_present_pte(*spte));
769 rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", spte, *spte);
770 need_flush = 1;
771 if (pte_write(*ptep)) {
772 rmap_remove(kvm, spte);
773 __set_spte(spte, shadow_trap_nonpresent_pte);
774 spte = rmap_next(kvm, rmapp, NULL);
775 } else {
776 new_spte = *spte &~ (PT64_BASE_ADDR_MASK);
777 new_spte |= (u64)new_pfn << PAGE_SHIFT;
778
779 new_spte &= ~PT_WRITABLE_MASK;
780 new_spte &= ~SPTE_HOST_WRITEABLE;
8dae4445 781 if (is_writable_pte(*spte))
3da0dd43
IE
782 kvm_set_pfn_dirty(spte_to_pfn(*spte));
783 __set_spte(spte, new_spte);
784 spte = rmap_next(kvm, rmapp, spte);
785 }
786 }
787 if (need_flush)
788 kvm_flush_remote_tlbs(kvm);
789
790 return 0;
791}
792
8a8365c5
FD
793static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
794 unsigned long data,
3da0dd43 795 int (*handler)(struct kvm *kvm, unsigned long *rmapp,
8a8365c5 796 unsigned long data))
e930bffe 797{
852e3c19 798 int i, j;
90bb6fc5 799 int ret;
e930bffe 800 int retval = 0;
bc6678a3
MT
801 struct kvm_memslots *slots;
802
90d83dc3 803 slots = kvm_memslots(kvm);
e930bffe 804
46a26bf5
MT
805 for (i = 0; i < slots->nmemslots; i++) {
806 struct kvm_memory_slot *memslot = &slots->memslots[i];
e930bffe
AA
807 unsigned long start = memslot->userspace_addr;
808 unsigned long end;
809
e930bffe
AA
810 end = start + (memslot->npages << PAGE_SHIFT);
811 if (hva >= start && hva < end) {
812 gfn_t gfn_offset = (hva - start) >> PAGE_SHIFT;
852e3c19 813
90bb6fc5 814 ret = handler(kvm, &memslot->rmap[gfn_offset], data);
852e3c19
JR
815
816 for (j = 0; j < KVM_NR_PAGE_SIZES - 1; ++j) {
817 int idx = gfn_offset;
818 idx /= KVM_PAGES_PER_HPAGE(PT_DIRECTORY_LEVEL + j);
90bb6fc5 819 ret |= handler(kvm,
3da0dd43
IE
820 &memslot->lpage_info[j][idx].rmap_pde,
821 data);
852e3c19 822 }
90bb6fc5
AK
823 trace_kvm_age_page(hva, memslot, ret);
824 retval |= ret;
e930bffe
AA
825 }
826 }
827
828 return retval;
829}
830
831int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
832{
3da0dd43
IE
833 return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
834}
835
836void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
837{
8a8365c5 838 kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
e930bffe
AA
839}
840
8a8365c5
FD
841static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
842 unsigned long data)
e930bffe
AA
843{
844 u64 *spte;
845 int young = 0;
846
6316e1c8
RR
847 /*
848 * Emulate the accessed bit for EPT, by checking if this page has
849 * an EPT mapping, and clearing it if it does. On the next access,
850 * a new EPT mapping will be established.
851 * This has some overhead, but not as much as the cost of swapping
852 * out actively used pages or breaking up actively used hugepages.
853 */
534e38b4 854 if (!shadow_accessed_mask)
6316e1c8 855 return kvm_unmap_rmapp(kvm, rmapp, data);
534e38b4 856
e930bffe
AA
857 spte = rmap_next(kvm, rmapp, NULL);
858 while (spte) {
859 int _young;
860 u64 _spte = *spte;
861 BUG_ON(!(_spte & PT_PRESENT_MASK));
862 _young = _spte & PT_ACCESSED_MASK;
863 if (_young) {
864 young = 1;
865 clear_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
866 }
867 spte = rmap_next(kvm, rmapp, spte);
868 }
869 return young;
870}
871
53a27b39
MT
872#define RMAP_RECYCLE_THRESHOLD 1000
873
852e3c19 874static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
53a27b39
MT
875{
876 unsigned long *rmapp;
852e3c19
JR
877 struct kvm_mmu_page *sp;
878
879 sp = page_header(__pa(spte));
53a27b39 880
852e3c19 881 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
53a27b39 882
3da0dd43 883 kvm_unmap_rmapp(vcpu->kvm, rmapp, 0);
53a27b39
MT
884 kvm_flush_remote_tlbs(vcpu->kvm);
885}
886
e930bffe
AA
887int kvm_age_hva(struct kvm *kvm, unsigned long hva)
888{
3da0dd43 889 return kvm_handle_hva(kvm, hva, 0, kvm_age_rmapp);
e930bffe
AA
890}
891
d6c69ee9 892#ifdef MMU_DEBUG
47ad8e68 893static int is_empty_shadow_page(u64 *spt)
6aa8b732 894{
139bdb2d
AK
895 u64 *pos;
896 u64 *end;
897
47ad8e68 898 for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
3c915510 899 if (is_shadow_present_pte(*pos)) {
b8688d51 900 printk(KERN_ERR "%s: %p %llx\n", __func__,
139bdb2d 901 pos, *pos);
6aa8b732 902 return 0;
139bdb2d 903 }
6aa8b732
AK
904 return 1;
905}
d6c69ee9 906#endif
6aa8b732 907
4db35314 908static void kvm_mmu_free_page(struct kvm *kvm, struct kvm_mmu_page *sp)
260746c0 909{
4db35314 910 ASSERT(is_empty_shadow_page(sp->spt));
7775834a 911 hlist_del(&sp->hash_link);
4db35314
AK
912 list_del(&sp->link);
913 __free_page(virt_to_page(sp->spt));
2032a93d
LJ
914 if (!sp->role.direct)
915 __free_page(virt_to_page(sp->gfns));
e8ad9a70 916 kmem_cache_free(mmu_page_header_cache, sp);
f05e70ac 917 ++kvm->arch.n_free_mmu_pages;
260746c0
AK
918}
919
cea0f0e7
AK
920static unsigned kvm_page_table_hashfn(gfn_t gfn)
921{
1ae0a13d 922 return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
cea0f0e7
AK
923}
924
25c0de2c 925static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
2032a93d 926 u64 *parent_pte, int direct)
6aa8b732 927{
4db35314 928 struct kvm_mmu_page *sp;
6aa8b732 929
ad312c7c
ZX
930 sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache, sizeof *sp);
931 sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
2032a93d
LJ
932 if (!direct)
933 sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache,
934 PAGE_SIZE);
4db35314 935 set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
f05e70ac 936 list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
291f26bc 937 bitmap_zero(sp->slot_bitmap, KVM_MEMORY_SLOTS + KVM_PRIVATE_MEM_SLOTS);
4db35314
AK
938 sp->multimapped = 0;
939 sp->parent_pte = parent_pte;
f05e70ac 940 --vcpu->kvm->arch.n_free_mmu_pages;
4db35314 941 return sp;
6aa8b732
AK
942}
943
714b93da 944static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
4db35314 945 struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7
AK
946{
947 struct kvm_pte_chain *pte_chain;
948 struct hlist_node *node;
949 int i;
950
951 if (!parent_pte)
952 return;
4db35314
AK
953 if (!sp->multimapped) {
954 u64 *old = sp->parent_pte;
cea0f0e7
AK
955
956 if (!old) {
4db35314 957 sp->parent_pte = parent_pte;
cea0f0e7
AK
958 return;
959 }
4db35314 960 sp->multimapped = 1;
714b93da 961 pte_chain = mmu_alloc_pte_chain(vcpu);
4db35314
AK
962 INIT_HLIST_HEAD(&sp->parent_ptes);
963 hlist_add_head(&pte_chain->link, &sp->parent_ptes);
cea0f0e7
AK
964 pte_chain->parent_ptes[0] = old;
965 }
4db35314 966 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link) {
cea0f0e7
AK
967 if (pte_chain->parent_ptes[NR_PTE_CHAIN_ENTRIES-1])
968 continue;
969 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i)
970 if (!pte_chain->parent_ptes[i]) {
971 pte_chain->parent_ptes[i] = parent_pte;
972 return;
973 }
974 }
714b93da 975 pte_chain = mmu_alloc_pte_chain(vcpu);
cea0f0e7 976 BUG_ON(!pte_chain);
4db35314 977 hlist_add_head(&pte_chain->link, &sp->parent_ptes);
cea0f0e7
AK
978 pte_chain->parent_ptes[0] = parent_pte;
979}
980
4db35314 981static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
cea0f0e7
AK
982 u64 *parent_pte)
983{
984 struct kvm_pte_chain *pte_chain;
985 struct hlist_node *node;
986 int i;
987
4db35314
AK
988 if (!sp->multimapped) {
989 BUG_ON(sp->parent_pte != parent_pte);
990 sp->parent_pte = NULL;
cea0f0e7
AK
991 return;
992 }
4db35314 993 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
cea0f0e7
AK
994 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
995 if (!pte_chain->parent_ptes[i])
996 break;
997 if (pte_chain->parent_ptes[i] != parent_pte)
998 continue;
697fe2e2
AK
999 while (i + 1 < NR_PTE_CHAIN_ENTRIES
1000 && pte_chain->parent_ptes[i + 1]) {
cea0f0e7
AK
1001 pte_chain->parent_ptes[i]
1002 = pte_chain->parent_ptes[i + 1];
1003 ++i;
1004 }
1005 pte_chain->parent_ptes[i] = NULL;
697fe2e2
AK
1006 if (i == 0) {
1007 hlist_del(&pte_chain->link);
90cb0529 1008 mmu_free_pte_chain(pte_chain);
4db35314
AK
1009 if (hlist_empty(&sp->parent_ptes)) {
1010 sp->multimapped = 0;
1011 sp->parent_pte = NULL;
697fe2e2
AK
1012 }
1013 }
cea0f0e7
AK
1014 return;
1015 }
1016 BUG();
1017}
1018
6b18493d 1019static void mmu_parent_walk(struct kvm_mmu_page *sp, mmu_parent_walk_fn fn)
ad8cfbe3
MT
1020{
1021 struct kvm_pte_chain *pte_chain;
1022 struct hlist_node *node;
1023 struct kvm_mmu_page *parent_sp;
1024 int i;
1025
1026 if (!sp->multimapped && sp->parent_pte) {
1027 parent_sp = page_header(__pa(sp->parent_pte));
1047df1f 1028 fn(parent_sp, sp->parent_pte);
ad8cfbe3
MT
1029 return;
1030 }
1047df1f 1031
ad8cfbe3
MT
1032 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
1033 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
1047df1f
XG
1034 u64 *spte = pte_chain->parent_ptes[i];
1035
1036 if (!spte)
ad8cfbe3 1037 break;
1047df1f
XG
1038 parent_sp = page_header(__pa(spte));
1039 fn(parent_sp, spte);
ad8cfbe3
MT
1040 }
1041}
1042
1047df1f
XG
1043static void mark_unsync(struct kvm_mmu_page *sp, u64 *spte);
1044static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
0074ff63 1045{
1047df1f 1046 mmu_parent_walk(sp, mark_unsync);
0074ff63
MT
1047}
1048
1047df1f 1049static void mark_unsync(struct kvm_mmu_page *sp, u64 *spte)
0074ff63 1050{
1047df1f 1051 unsigned int index;
0074ff63 1052
1047df1f
XG
1053 index = spte - sp->spt;
1054 if (__test_and_set_bit(index, sp->unsync_child_bitmap))
0074ff63 1055 return;
1047df1f 1056 if (sp->unsync_children++)
0074ff63 1057 return;
1047df1f 1058 kvm_mmu_mark_parents_unsync(sp);
0074ff63
MT
1059}
1060
d761a501
AK
1061static void nonpaging_prefetch_page(struct kvm_vcpu *vcpu,
1062 struct kvm_mmu_page *sp)
1063{
1064 int i;
1065
1066 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
1067 sp->spt[i] = shadow_trap_nonpresent_pte;
1068}
1069
e8bc217a 1070static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
be71e061 1071 struct kvm_mmu_page *sp, bool clear_unsync)
e8bc217a
MT
1072{
1073 return 1;
1074}
1075
a7052897
MT
1076static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
1077{
1078}
1079
60c8aec6
MT
1080#define KVM_PAGE_ARRAY_NR 16
1081
1082struct kvm_mmu_pages {
1083 struct mmu_page_and_offset {
1084 struct kvm_mmu_page *sp;
1085 unsigned int idx;
1086 } page[KVM_PAGE_ARRAY_NR];
1087 unsigned int nr;
1088};
1089
0074ff63
MT
1090#define for_each_unsync_children(bitmap, idx) \
1091 for (idx = find_first_bit(bitmap, 512); \
1092 idx < 512; \
1093 idx = find_next_bit(bitmap, 512, idx+1))
1094
cded19f3
HE
1095static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
1096 int idx)
4731d4c7 1097{
60c8aec6 1098 int i;
4731d4c7 1099
60c8aec6
MT
1100 if (sp->unsync)
1101 for (i=0; i < pvec->nr; i++)
1102 if (pvec->page[i].sp == sp)
1103 return 0;
1104
1105 pvec->page[pvec->nr].sp = sp;
1106 pvec->page[pvec->nr].idx = idx;
1107 pvec->nr++;
1108 return (pvec->nr == KVM_PAGE_ARRAY_NR);
1109}
1110
1111static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
1112 struct kvm_mmu_pages *pvec)
1113{
1114 int i, ret, nr_unsync_leaf = 0;
4731d4c7 1115
0074ff63 1116 for_each_unsync_children(sp->unsync_child_bitmap, i) {
7a8f1a74 1117 struct kvm_mmu_page *child;
4731d4c7
MT
1118 u64 ent = sp->spt[i];
1119
7a8f1a74
XG
1120 if (!is_shadow_present_pte(ent) || is_large_pte(ent))
1121 goto clear_child_bitmap;
1122
1123 child = page_header(ent & PT64_BASE_ADDR_MASK);
1124
1125 if (child->unsync_children) {
1126 if (mmu_pages_add(pvec, child, i))
1127 return -ENOSPC;
1128
1129 ret = __mmu_unsync_walk(child, pvec);
1130 if (!ret)
1131 goto clear_child_bitmap;
1132 else if (ret > 0)
1133 nr_unsync_leaf += ret;
1134 else
1135 return ret;
1136 } else if (child->unsync) {
1137 nr_unsync_leaf++;
1138 if (mmu_pages_add(pvec, child, i))
1139 return -ENOSPC;
1140 } else
1141 goto clear_child_bitmap;
1142
1143 continue;
1144
1145clear_child_bitmap:
1146 __clear_bit(i, sp->unsync_child_bitmap);
1147 sp->unsync_children--;
1148 WARN_ON((int)sp->unsync_children < 0);
4731d4c7
MT
1149 }
1150
4731d4c7 1151
60c8aec6
MT
1152 return nr_unsync_leaf;
1153}
1154
1155static int mmu_unsync_walk(struct kvm_mmu_page *sp,
1156 struct kvm_mmu_pages *pvec)
1157{
1158 if (!sp->unsync_children)
1159 return 0;
1160
1161 mmu_pages_add(pvec, sp, 0);
1162 return __mmu_unsync_walk(sp, pvec);
4731d4c7
MT
1163}
1164
4731d4c7
MT
1165static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
1166{
1167 WARN_ON(!sp->unsync);
5e1b3ddb 1168 trace_kvm_mmu_sync_page(sp);
4731d4c7
MT
1169 sp->unsync = 0;
1170 --kvm->stat.mmu_unsync;
1171}
1172
7775834a
XG
1173static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
1174 struct list_head *invalid_list);
1175static void kvm_mmu_commit_zap_page(struct kvm *kvm,
1176 struct list_head *invalid_list);
4731d4c7 1177
f41d335a
XG
1178#define for_each_gfn_sp(kvm, sp, gfn, pos) \
1179 hlist_for_each_entry(sp, pos, \
7ae680eb
XG
1180 &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
1181 if ((sp)->gfn != (gfn)) {} else
1182
f41d335a
XG
1183#define for_each_gfn_indirect_valid_sp(kvm, sp, gfn, pos) \
1184 hlist_for_each_entry(sp, pos, \
7ae680eb
XG
1185 &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
1186 if ((sp)->gfn != (gfn) || (sp)->role.direct || \
1187 (sp)->role.invalid) {} else
1188
f918b443 1189/* @sp->gfn should be write-protected at the call site */
1d9dc7e0 1190static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
d98ba053 1191 struct list_head *invalid_list, bool clear_unsync)
4731d4c7 1192{
5b7e0102 1193 if (sp->role.cr4_pae != !!is_pae(vcpu)) {
d98ba053 1194 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
4731d4c7
MT
1195 return 1;
1196 }
1197
f918b443 1198 if (clear_unsync)
1d9dc7e0 1199 kvm_unlink_unsync_page(vcpu->kvm, sp);
1d9dc7e0 1200
be71e061 1201 if (vcpu->arch.mmu.sync_page(vcpu, sp, clear_unsync)) {
d98ba053 1202 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
4731d4c7
MT
1203 return 1;
1204 }
1205
1206 kvm_mmu_flush_tlb(vcpu);
4731d4c7
MT
1207 return 0;
1208}
1209
1d9dc7e0
XG
1210static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
1211 struct kvm_mmu_page *sp)
1212{
d98ba053 1213 LIST_HEAD(invalid_list);
1d9dc7e0
XG
1214 int ret;
1215
d98ba053 1216 ret = __kvm_sync_page(vcpu, sp, &invalid_list, false);
be71e061 1217 if (ret)
d98ba053
XG
1218 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
1219
1d9dc7e0
XG
1220 return ret;
1221}
1222
d98ba053
XG
1223static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
1224 struct list_head *invalid_list)
1d9dc7e0 1225{
d98ba053 1226 return __kvm_sync_page(vcpu, sp, invalid_list, true);
1d9dc7e0
XG
1227}
1228
9f1a122f
XG
1229/* @gfn should be write-protected at the call site */
1230static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
1231{
9f1a122f 1232 struct kvm_mmu_page *s;
f41d335a 1233 struct hlist_node *node;
d98ba053 1234 LIST_HEAD(invalid_list);
9f1a122f
XG
1235 bool flush = false;
1236
f41d335a 1237 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
7ae680eb 1238 if (!s->unsync)
9f1a122f
XG
1239 continue;
1240
1241 WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
1242 if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
be71e061 1243 (vcpu->arch.mmu.sync_page(vcpu, s, true))) {
d98ba053 1244 kvm_mmu_prepare_zap_page(vcpu->kvm, s, &invalid_list);
9f1a122f
XG
1245 continue;
1246 }
1247 kvm_unlink_unsync_page(vcpu->kvm, s);
1248 flush = true;
1249 }
1250
d98ba053 1251 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
9f1a122f
XG
1252 if (flush)
1253 kvm_mmu_flush_tlb(vcpu);
1254}
1255
60c8aec6
MT
1256struct mmu_page_path {
1257 struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
1258 unsigned int idx[PT64_ROOT_LEVEL-1];
4731d4c7
MT
1259};
1260
60c8aec6
MT
1261#define for_each_sp(pvec, sp, parents, i) \
1262 for (i = mmu_pages_next(&pvec, &parents, -1), \
1263 sp = pvec.page[i].sp; \
1264 i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
1265 i = mmu_pages_next(&pvec, &parents, i))
1266
cded19f3
HE
1267static int mmu_pages_next(struct kvm_mmu_pages *pvec,
1268 struct mmu_page_path *parents,
1269 int i)
60c8aec6
MT
1270{
1271 int n;
1272
1273 for (n = i+1; n < pvec->nr; n++) {
1274 struct kvm_mmu_page *sp = pvec->page[n].sp;
1275
1276 if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
1277 parents->idx[0] = pvec->page[n].idx;
1278 return n;
1279 }
1280
1281 parents->parent[sp->role.level-2] = sp;
1282 parents->idx[sp->role.level-1] = pvec->page[n].idx;
1283 }
1284
1285 return n;
1286}
1287
cded19f3 1288static void mmu_pages_clear_parents(struct mmu_page_path *parents)
4731d4c7 1289{
60c8aec6
MT
1290 struct kvm_mmu_page *sp;
1291 unsigned int level = 0;
1292
1293 do {
1294 unsigned int idx = parents->idx[level];
4731d4c7 1295
60c8aec6
MT
1296 sp = parents->parent[level];
1297 if (!sp)
1298 return;
1299
1300 --sp->unsync_children;
1301 WARN_ON((int)sp->unsync_children < 0);
1302 __clear_bit(idx, sp->unsync_child_bitmap);
1303 level++;
1304 } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
4731d4c7
MT
1305}
1306
60c8aec6
MT
1307static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
1308 struct mmu_page_path *parents,
1309 struct kvm_mmu_pages *pvec)
4731d4c7 1310{
60c8aec6
MT
1311 parents->parent[parent->role.level-1] = NULL;
1312 pvec->nr = 0;
1313}
4731d4c7 1314
60c8aec6
MT
1315static void mmu_sync_children(struct kvm_vcpu *vcpu,
1316 struct kvm_mmu_page *parent)
1317{
1318 int i;
1319 struct kvm_mmu_page *sp;
1320 struct mmu_page_path parents;
1321 struct kvm_mmu_pages pages;
d98ba053 1322 LIST_HEAD(invalid_list);
60c8aec6
MT
1323
1324 kvm_mmu_pages_init(parent, &parents, &pages);
1325 while (mmu_unsync_walk(parent, &pages)) {
b1a36821
MT
1326 int protected = 0;
1327
1328 for_each_sp(pages, sp, parents, i)
1329 protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
1330
1331 if (protected)
1332 kvm_flush_remote_tlbs(vcpu->kvm);
1333
60c8aec6 1334 for_each_sp(pages, sp, parents, i) {
d98ba053 1335 kvm_sync_page(vcpu, sp, &invalid_list);
60c8aec6
MT
1336 mmu_pages_clear_parents(&parents);
1337 }
d98ba053 1338 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
4731d4c7 1339 cond_resched_lock(&vcpu->kvm->mmu_lock);
60c8aec6
MT
1340 kvm_mmu_pages_init(parent, &parents, &pages);
1341 }
4731d4c7
MT
1342}
1343
cea0f0e7
AK
1344static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
1345 gfn_t gfn,
1346 gva_t gaddr,
1347 unsigned level,
f6e2c02b 1348 int direct,
41074d07 1349 unsigned access,
f7d9c7b7 1350 u64 *parent_pte)
cea0f0e7
AK
1351{
1352 union kvm_mmu_page_role role;
cea0f0e7 1353 unsigned quadrant;
9f1a122f 1354 struct kvm_mmu_page *sp;
f41d335a 1355 struct hlist_node *node;
9f1a122f 1356 bool need_sync = false;
cea0f0e7 1357
a770f6f2 1358 role = vcpu->arch.mmu.base_role;
cea0f0e7 1359 role.level = level;
f6e2c02b 1360 role.direct = direct;
84b0c8c6 1361 if (role.direct)
5b7e0102 1362 role.cr4_pae = 0;
41074d07 1363 role.access = access;
b66d8000 1364 if (!tdp_enabled && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
cea0f0e7
AK
1365 quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
1366 quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
1367 role.quadrant = quadrant;
1368 }
f41d335a 1369 for_each_gfn_sp(vcpu->kvm, sp, gfn, node) {
7ae680eb
XG
1370 if (!need_sync && sp->unsync)
1371 need_sync = true;
4731d4c7 1372
7ae680eb
XG
1373 if (sp->role.word != role.word)
1374 continue;
4731d4c7 1375
7ae680eb
XG
1376 if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
1377 break;
e02aa901 1378
7ae680eb
XG
1379 mmu_page_add_parent_pte(vcpu, sp, parent_pte);
1380 if (sp->unsync_children) {
1381 set_bit(KVM_REQ_MMU_SYNC, &vcpu->requests);
1382 kvm_mmu_mark_parents_unsync(sp);
1383 } else if (sp->unsync)
1384 kvm_mmu_mark_parents_unsync(sp);
e02aa901 1385
7ae680eb
XG
1386 trace_kvm_mmu_get_page(sp, false);
1387 return sp;
1388 }
dfc5aa00 1389 ++vcpu->kvm->stat.mmu_cache_miss;
2032a93d 1390 sp = kvm_mmu_alloc_page(vcpu, parent_pte, direct);
4db35314
AK
1391 if (!sp)
1392 return sp;
4db35314
AK
1393 sp->gfn = gfn;
1394 sp->role = role;
7ae680eb
XG
1395 hlist_add_head(&sp->hash_link,
1396 &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
f6e2c02b 1397 if (!direct) {
b1a36821
MT
1398 if (rmap_write_protect(vcpu->kvm, gfn))
1399 kvm_flush_remote_tlbs(vcpu->kvm);
9f1a122f
XG
1400 if (level > PT_PAGE_TABLE_LEVEL && need_sync)
1401 kvm_sync_pages(vcpu, gfn);
1402
4731d4c7
MT
1403 account_shadowed(vcpu->kvm, gfn);
1404 }
131d8279
AK
1405 if (shadow_trap_nonpresent_pte != shadow_notrap_nonpresent_pte)
1406 vcpu->arch.mmu.prefetch_page(vcpu, sp);
1407 else
1408 nonpaging_prefetch_page(vcpu, sp);
f691fe1d 1409 trace_kvm_mmu_get_page(sp, true);
4db35314 1410 return sp;
cea0f0e7
AK
1411}
1412
2d11123a
AK
1413static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
1414 struct kvm_vcpu *vcpu, u64 addr)
1415{
1416 iterator->addr = addr;
1417 iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
1418 iterator->level = vcpu->arch.mmu.shadow_root_level;
1419 if (iterator->level == PT32E_ROOT_LEVEL) {
1420 iterator->shadow_addr
1421 = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
1422 iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
1423 --iterator->level;
1424 if (!iterator->shadow_addr)
1425 iterator->level = 0;
1426 }
1427}
1428
1429static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
1430{
1431 if (iterator->level < PT_PAGE_TABLE_LEVEL)
1432 return false;
4d88954d
MT
1433
1434 if (iterator->level == PT_PAGE_TABLE_LEVEL)
1435 if (is_large_pte(*iterator->sptep))
1436 return false;
1437
2d11123a
AK
1438 iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
1439 iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
1440 return true;
1441}
1442
1443static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
1444{
1445 iterator->shadow_addr = *iterator->sptep & PT64_BASE_ADDR_MASK;
1446 --iterator->level;
1447}
1448
90cb0529 1449static void kvm_mmu_page_unlink_children(struct kvm *kvm,
4db35314 1450 struct kvm_mmu_page *sp)
a436036b 1451{
697fe2e2
AK
1452 unsigned i;
1453 u64 *pt;
1454 u64 ent;
1455
4db35314 1456 pt = sp->spt;
697fe2e2 1457
697fe2e2
AK
1458 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
1459 ent = pt[i];
1460
05da4558 1461 if (is_shadow_present_pte(ent)) {
776e6633 1462 if (!is_last_spte(ent, sp->role.level)) {
05da4558
MT
1463 ent &= PT64_BASE_ADDR_MASK;
1464 mmu_page_remove_parent_pte(page_header(ent),
1465 &pt[i]);
1466 } else {
776e6633
MT
1467 if (is_large_pte(ent))
1468 --kvm->stat.lpages;
05da4558
MT
1469 rmap_remove(kvm, &pt[i]);
1470 }
1471 }
c7addb90 1472 pt[i] = shadow_trap_nonpresent_pte;
697fe2e2 1473 }
a436036b
AK
1474}
1475
4db35314 1476static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7 1477{
4db35314 1478 mmu_page_remove_parent_pte(sp, parent_pte);
a436036b
AK
1479}
1480
12b7d28f
AK
1481static void kvm_mmu_reset_last_pte_updated(struct kvm *kvm)
1482{
1483 int i;
988a2cae 1484 struct kvm_vcpu *vcpu;
12b7d28f 1485
988a2cae
GN
1486 kvm_for_each_vcpu(i, vcpu, kvm)
1487 vcpu->arch.last_pte_updated = NULL;
12b7d28f
AK
1488}
1489
31aa2b44 1490static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
a436036b
AK
1491{
1492 u64 *parent_pte;
1493
4db35314
AK
1494 while (sp->multimapped || sp->parent_pte) {
1495 if (!sp->multimapped)
1496 parent_pte = sp->parent_pte;
a436036b
AK
1497 else {
1498 struct kvm_pte_chain *chain;
1499
4db35314 1500 chain = container_of(sp->parent_ptes.first,
a436036b
AK
1501 struct kvm_pte_chain, link);
1502 parent_pte = chain->parent_ptes[0];
1503 }
697fe2e2 1504 BUG_ON(!parent_pte);
4db35314 1505 kvm_mmu_put_page(sp, parent_pte);
d555c333 1506 __set_spte(parent_pte, shadow_trap_nonpresent_pte);
a436036b 1507 }
31aa2b44
AK
1508}
1509
60c8aec6 1510static int mmu_zap_unsync_children(struct kvm *kvm,
7775834a
XG
1511 struct kvm_mmu_page *parent,
1512 struct list_head *invalid_list)
4731d4c7 1513{
60c8aec6
MT
1514 int i, zapped = 0;
1515 struct mmu_page_path parents;
1516 struct kvm_mmu_pages pages;
4731d4c7 1517
60c8aec6 1518 if (parent->role.level == PT_PAGE_TABLE_LEVEL)
4731d4c7 1519 return 0;
60c8aec6
MT
1520
1521 kvm_mmu_pages_init(parent, &parents, &pages);
1522 while (mmu_unsync_walk(parent, &pages)) {
1523 struct kvm_mmu_page *sp;
1524
1525 for_each_sp(pages, sp, parents, i) {
7775834a 1526 kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
60c8aec6 1527 mmu_pages_clear_parents(&parents);
77662e00 1528 zapped++;
60c8aec6 1529 }
60c8aec6
MT
1530 kvm_mmu_pages_init(parent, &parents, &pages);
1531 }
1532
1533 return zapped;
4731d4c7
MT
1534}
1535
7775834a
XG
1536static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
1537 struct list_head *invalid_list)
31aa2b44 1538{
4731d4c7 1539 int ret;
f691fe1d 1540
7775834a 1541 trace_kvm_mmu_prepare_zap_page(sp);
31aa2b44 1542 ++kvm->stat.mmu_shadow_zapped;
7775834a 1543 ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
4db35314 1544 kvm_mmu_page_unlink_children(kvm, sp);
31aa2b44 1545 kvm_mmu_unlink_parents(kvm, sp);
f6e2c02b 1546 if (!sp->role.invalid && !sp->role.direct)
5b5c6a5a 1547 unaccount_shadowed(kvm, sp->gfn);
4731d4c7
MT
1548 if (sp->unsync)
1549 kvm_unlink_unsync_page(kvm, sp);
4db35314 1550 if (!sp->root_count) {
54a4f023
GJ
1551 /* Count self */
1552 ret++;
7775834a 1553 list_move(&sp->link, invalid_list);
2e53d63a 1554 } else {
5b5c6a5a 1555 list_move(&sp->link, &kvm->arch.active_mmu_pages);
2e53d63a
MT
1556 kvm_reload_remote_mmus(kvm);
1557 }
7775834a
XG
1558
1559 sp->role.invalid = 1;
12b7d28f 1560 kvm_mmu_reset_last_pte_updated(kvm);
4731d4c7 1561 return ret;
a436036b
AK
1562}
1563
7775834a
XG
1564static void kvm_mmu_commit_zap_page(struct kvm *kvm,
1565 struct list_head *invalid_list)
1566{
1567 struct kvm_mmu_page *sp;
1568
1569 if (list_empty(invalid_list))
1570 return;
1571
1572 kvm_flush_remote_tlbs(kvm);
1573
1574 do {
1575 sp = list_first_entry(invalid_list, struct kvm_mmu_page, link);
1576 WARN_ON(!sp->role.invalid || sp->root_count);
1577 kvm_mmu_free_page(kvm, sp);
1578 } while (!list_empty(invalid_list));
1579
1580}
1581
82ce2c96
IE
1582/*
1583 * Changing the number of mmu pages allocated to the vm
1584 * Note: if kvm_nr_mmu_pages is too small, you will get dead lock
1585 */
1586void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages)
1587{
025dbbf3 1588 int used_pages;
d98ba053 1589 LIST_HEAD(invalid_list);
025dbbf3
MT
1590
1591 used_pages = kvm->arch.n_alloc_mmu_pages - kvm->arch.n_free_mmu_pages;
1592 used_pages = max(0, used_pages);
1593
82ce2c96
IE
1594 /*
1595 * If we set the number of mmu pages to be smaller be than the
1596 * number of actived pages , we must to free some mmu pages before we
1597 * change the value
1598 */
1599
025dbbf3 1600 if (used_pages > kvm_nr_mmu_pages) {
77662e00
XG
1601 while (used_pages > kvm_nr_mmu_pages &&
1602 !list_empty(&kvm->arch.active_mmu_pages)) {
82ce2c96
IE
1603 struct kvm_mmu_page *page;
1604
f05e70ac 1605 page = container_of(kvm->arch.active_mmu_pages.prev,
82ce2c96 1606 struct kvm_mmu_page, link);
d98ba053
XG
1607 used_pages -= kvm_mmu_prepare_zap_page(kvm, page,
1608 &invalid_list);
82ce2c96 1609 }
d98ba053 1610 kvm_mmu_commit_zap_page(kvm, &invalid_list);
77662e00 1611 kvm_nr_mmu_pages = used_pages;
f05e70ac 1612 kvm->arch.n_free_mmu_pages = 0;
82ce2c96
IE
1613 }
1614 else
f05e70ac
ZX
1615 kvm->arch.n_free_mmu_pages += kvm_nr_mmu_pages
1616 - kvm->arch.n_alloc_mmu_pages;
82ce2c96 1617
f05e70ac 1618 kvm->arch.n_alloc_mmu_pages = kvm_nr_mmu_pages;
82ce2c96
IE
1619}
1620
f67a46f4 1621static int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
a436036b 1622{
4db35314 1623 struct kvm_mmu_page *sp;
f41d335a 1624 struct hlist_node *node;
d98ba053 1625 LIST_HEAD(invalid_list);
a436036b
AK
1626 int r;
1627
b8688d51 1628 pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
a436036b 1629 r = 0;
f41d335a
XG
1630
1631 for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node) {
7ae680eb
XG
1632 pgprintk("%s: gfn %lx role %x\n", __func__, gfn,
1633 sp->role.word);
1634 r = 1;
f41d335a 1635 kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
7ae680eb 1636 }
d98ba053 1637 kvm_mmu_commit_zap_page(kvm, &invalid_list);
a436036b 1638 return r;
cea0f0e7
AK
1639}
1640
f67a46f4 1641static void mmu_unshadow(struct kvm *kvm, gfn_t gfn)
97a0a01e 1642{
4db35314 1643 struct kvm_mmu_page *sp;
f41d335a 1644 struct hlist_node *node;
d98ba053 1645 LIST_HEAD(invalid_list);
97a0a01e 1646
f41d335a 1647 for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node) {
7ae680eb
XG
1648 pgprintk("%s: zap %lx %x\n",
1649 __func__, gfn, sp->role.word);
f41d335a 1650 kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
97a0a01e 1651 }
d98ba053 1652 kvm_mmu_commit_zap_page(kvm, &invalid_list);
97a0a01e
AK
1653}
1654
38c335f1 1655static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
6aa8b732 1656{
bc6678a3 1657 int slot = memslot_id(kvm, gfn);
4db35314 1658 struct kvm_mmu_page *sp = page_header(__pa(pte));
6aa8b732 1659
291f26bc 1660 __set_bit(slot, sp->slot_bitmap);
6aa8b732
AK
1661}
1662
6844dec6
MT
1663static void mmu_convert_notrap(struct kvm_mmu_page *sp)
1664{
1665 int i;
1666 u64 *pt = sp->spt;
1667
1668 if (shadow_trap_nonpresent_pte == shadow_notrap_nonpresent_pte)
1669 return;
1670
1671 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
1672 if (pt[i] == shadow_notrap_nonpresent_pte)
d555c333 1673 __set_spte(&pt[i], shadow_trap_nonpresent_pte);
6844dec6
MT
1674 }
1675}
1676
74be52e3
SY
1677/*
1678 * The function is based on mtrr_type_lookup() in
1679 * arch/x86/kernel/cpu/mtrr/generic.c
1680 */
1681static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
1682 u64 start, u64 end)
1683{
1684 int i;
1685 u64 base, mask;
1686 u8 prev_match, curr_match;
1687 int num_var_ranges = KVM_NR_VAR_MTRR;
1688
1689 if (!mtrr_state->enabled)
1690 return 0xFF;
1691
1692 /* Make end inclusive end, instead of exclusive */
1693 end--;
1694
1695 /* Look in fixed ranges. Just return the type as per start */
1696 if (mtrr_state->have_fixed && (start < 0x100000)) {
1697 int idx;
1698
1699 if (start < 0x80000) {
1700 idx = 0;
1701 idx += (start >> 16);
1702 return mtrr_state->fixed_ranges[idx];
1703 } else if (start < 0xC0000) {
1704 idx = 1 * 8;
1705 idx += ((start - 0x80000) >> 14);
1706 return mtrr_state->fixed_ranges[idx];
1707 } else if (start < 0x1000000) {
1708 idx = 3 * 8;
1709 idx += ((start - 0xC0000) >> 12);
1710 return mtrr_state->fixed_ranges[idx];
1711 }
1712 }
1713
1714 /*
1715 * Look in variable ranges
1716 * Look of multiple ranges matching this address and pick type
1717 * as per MTRR precedence
1718 */
1719 if (!(mtrr_state->enabled & 2))
1720 return mtrr_state->def_type;
1721
1722 prev_match = 0xFF;
1723 for (i = 0; i < num_var_ranges; ++i) {
1724 unsigned short start_state, end_state;
1725
1726 if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
1727 continue;
1728
1729 base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
1730 (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
1731 mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
1732 (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
1733
1734 start_state = ((start & mask) == (base & mask));
1735 end_state = ((end & mask) == (base & mask));
1736 if (start_state != end_state)
1737 return 0xFE;
1738
1739 if ((start & mask) != (base & mask))
1740 continue;
1741
1742 curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
1743 if (prev_match == 0xFF) {
1744 prev_match = curr_match;
1745 continue;
1746 }
1747
1748 if (prev_match == MTRR_TYPE_UNCACHABLE ||
1749 curr_match == MTRR_TYPE_UNCACHABLE)
1750 return MTRR_TYPE_UNCACHABLE;
1751
1752 if ((prev_match == MTRR_TYPE_WRBACK &&
1753 curr_match == MTRR_TYPE_WRTHROUGH) ||
1754 (prev_match == MTRR_TYPE_WRTHROUGH &&
1755 curr_match == MTRR_TYPE_WRBACK)) {
1756 prev_match = MTRR_TYPE_WRTHROUGH;
1757 curr_match = MTRR_TYPE_WRTHROUGH;
1758 }
1759
1760 if (prev_match != curr_match)
1761 return MTRR_TYPE_UNCACHABLE;
1762 }
1763
1764 if (prev_match != 0xFF)
1765 return prev_match;
1766
1767 return mtrr_state->def_type;
1768}
1769
4b12f0de 1770u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
74be52e3
SY
1771{
1772 u8 mtrr;
1773
1774 mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
1775 (gfn << PAGE_SHIFT) + PAGE_SIZE);
1776 if (mtrr == 0xfe || mtrr == 0xff)
1777 mtrr = MTRR_TYPE_WRBACK;
1778 return mtrr;
1779}
4b12f0de 1780EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
74be52e3 1781
9cf5cf5a
XG
1782static void __kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
1783{
1784 trace_kvm_mmu_unsync_page(sp);
1785 ++vcpu->kvm->stat.mmu_unsync;
1786 sp->unsync = 1;
1787
1788 kvm_mmu_mark_parents_unsync(sp);
1789 mmu_convert_notrap(sp);
1790}
1791
1792static void kvm_unsync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
4731d4c7 1793{
4731d4c7 1794 struct kvm_mmu_page *s;
f41d335a 1795 struct hlist_node *node;
9cf5cf5a 1796
f41d335a 1797 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
7ae680eb 1798 if (s->unsync)
4731d4c7 1799 continue;
9cf5cf5a
XG
1800 WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
1801 __kvm_unsync_page(vcpu, s);
4731d4c7 1802 }
4731d4c7
MT
1803}
1804
1805static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
1806 bool can_unsync)
1807{
9cf5cf5a 1808 struct kvm_mmu_page *s;
f41d335a 1809 struct hlist_node *node;
9cf5cf5a
XG
1810 bool need_unsync = false;
1811
f41d335a 1812 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
9cf5cf5a 1813 if (s->role.level != PT_PAGE_TABLE_LEVEL)
4731d4c7 1814 return 1;
9cf5cf5a
XG
1815
1816 if (!need_unsync && !s->unsync) {
1817 if (!can_unsync || !oos_shadow)
1818 return 1;
1819 need_unsync = true;
1820 }
4731d4c7 1821 }
9cf5cf5a
XG
1822 if (need_unsync)
1823 kvm_unsync_pages(vcpu, gfn);
4731d4c7
MT
1824 return 0;
1825}
1826
d555c333 1827static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
1e73f9dd 1828 unsigned pte_access, int user_fault,
852e3c19 1829 int write_fault, int dirty, int level,
c2d0ee46 1830 gfn_t gfn, pfn_t pfn, bool speculative,
1403283a 1831 bool can_unsync, bool reset_host_protection)
1c4f1fd6
AK
1832{
1833 u64 spte;
1e73f9dd 1834 int ret = 0;
64d4d521 1835
1c4f1fd6
AK
1836 /*
1837 * We don't set the accessed bit, since we sometimes want to see
1838 * whether the guest actually used the pte (in order to detect
1839 * demand paging).
1840 */
7b52345e 1841 spte = shadow_base_present_pte | shadow_dirty_mask;
947da538 1842 if (!speculative)
3201b5d9 1843 spte |= shadow_accessed_mask;
1c4f1fd6
AK
1844 if (!dirty)
1845 pte_access &= ~ACC_WRITE_MASK;
7b52345e
SY
1846 if (pte_access & ACC_EXEC_MASK)
1847 spte |= shadow_x_mask;
1848 else
1849 spte |= shadow_nx_mask;
1c4f1fd6 1850 if (pte_access & ACC_USER_MASK)
7b52345e 1851 spte |= shadow_user_mask;
852e3c19 1852 if (level > PT_PAGE_TABLE_LEVEL)
05da4558 1853 spte |= PT_PAGE_SIZE_MASK;
4b12f0de
SY
1854 if (tdp_enabled)
1855 spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
1856 kvm_is_mmio_pfn(pfn));
1c4f1fd6 1857
1403283a
IE
1858 if (reset_host_protection)
1859 spte |= SPTE_HOST_WRITEABLE;
1860
35149e21 1861 spte |= (u64)pfn << PAGE_SHIFT;
1c4f1fd6
AK
1862
1863 if ((pte_access & ACC_WRITE_MASK)
8184dd38
AK
1864 || (!tdp_enabled && write_fault && !is_write_protection(vcpu)
1865 && !user_fault)) {
1c4f1fd6 1866
852e3c19
JR
1867 if (level > PT_PAGE_TABLE_LEVEL &&
1868 has_wrprotected_page(vcpu->kvm, gfn, level)) {
38187c83 1869 ret = 1;
6d74229f 1870 rmap_remove(vcpu->kvm, sptep);
38187c83
MT
1871 spte = shadow_trap_nonpresent_pte;
1872 goto set_pte;
1873 }
1874
1c4f1fd6 1875 spte |= PT_WRITABLE_MASK;
1c4f1fd6 1876
69325a12
AK
1877 if (!tdp_enabled && !(pte_access & ACC_WRITE_MASK))
1878 spte &= ~PT_USER_MASK;
1879
ecc5589f
MT
1880 /*
1881 * Optimization: for pte sync, if spte was writable the hash
1882 * lookup is unnecessary (and expensive). Write protection
1883 * is responsibility of mmu_get_page / kvm_sync_page.
1884 * Same reasoning can be applied to dirty page accounting.
1885 */
8dae4445 1886 if (!can_unsync && is_writable_pte(*sptep))
ecc5589f
MT
1887 goto set_pte;
1888
4731d4c7 1889 if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
1c4f1fd6 1890 pgprintk("%s: found shadow page for %lx, marking ro\n",
b8688d51 1891 __func__, gfn);
1e73f9dd 1892 ret = 1;
1c4f1fd6 1893 pte_access &= ~ACC_WRITE_MASK;
8dae4445 1894 if (is_writable_pte(spte))
1c4f1fd6 1895 spte &= ~PT_WRITABLE_MASK;
1c4f1fd6
AK
1896 }
1897 }
1898
1c4f1fd6
AK
1899 if (pte_access & ACC_WRITE_MASK)
1900 mark_page_dirty(vcpu->kvm, gfn);
1901
38187c83 1902set_pte:
d555c333 1903 __set_spte(sptep, spte);
1e73f9dd
MT
1904 return ret;
1905}
1906
d555c333 1907static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
1e73f9dd
MT
1908 unsigned pt_access, unsigned pte_access,
1909 int user_fault, int write_fault, int dirty,
852e3c19 1910 int *ptwrite, int level, gfn_t gfn,
1403283a
IE
1911 pfn_t pfn, bool speculative,
1912 bool reset_host_protection)
1e73f9dd
MT
1913{
1914 int was_rmapped = 0;
8dae4445 1915 int was_writable = is_writable_pte(*sptep);
53a27b39 1916 int rmap_count;
1e73f9dd
MT
1917
1918 pgprintk("%s: spte %llx access %x write_fault %d"
1919 " user_fault %d gfn %lx\n",
d555c333 1920 __func__, *sptep, pt_access,
1e73f9dd
MT
1921 write_fault, user_fault, gfn);
1922
d555c333 1923 if (is_rmap_spte(*sptep)) {
1e73f9dd
MT
1924 /*
1925 * If we overwrite a PTE page pointer with a 2MB PMD, unlink
1926 * the parent of the now unreachable PTE.
1927 */
852e3c19
JR
1928 if (level > PT_PAGE_TABLE_LEVEL &&
1929 !is_large_pte(*sptep)) {
1e73f9dd 1930 struct kvm_mmu_page *child;
d555c333 1931 u64 pte = *sptep;
1e73f9dd
MT
1932
1933 child = page_header(pte & PT64_BASE_ADDR_MASK);
d555c333 1934 mmu_page_remove_parent_pte(child, sptep);
3be2264b
MT
1935 __set_spte(sptep, shadow_trap_nonpresent_pte);
1936 kvm_flush_remote_tlbs(vcpu->kvm);
d555c333 1937 } else if (pfn != spte_to_pfn(*sptep)) {
1e73f9dd 1938 pgprintk("hfn old %lx new %lx\n",
d555c333
AK
1939 spte_to_pfn(*sptep), pfn);
1940 rmap_remove(vcpu->kvm, sptep);
91546356
XG
1941 __set_spte(sptep, shadow_trap_nonpresent_pte);
1942 kvm_flush_remote_tlbs(vcpu->kvm);
6bed6b9e
JR
1943 } else
1944 was_rmapped = 1;
1e73f9dd 1945 }
852e3c19 1946
d555c333 1947 if (set_spte(vcpu, sptep, pte_access, user_fault, write_fault,
1403283a
IE
1948 dirty, level, gfn, pfn, speculative, true,
1949 reset_host_protection)) {
1e73f9dd
MT
1950 if (write_fault)
1951 *ptwrite = 1;
5304efde 1952 kvm_mmu_flush_tlb(vcpu);
a378b4e6 1953 }
1e73f9dd 1954
d555c333 1955 pgprintk("%s: setting spte %llx\n", __func__, *sptep);
1e73f9dd 1956 pgprintk("instantiating %s PTE (%s) at %ld (%llx) addr %p\n",
d555c333 1957 is_large_pte(*sptep)? "2MB" : "4kB",
a205bc19
JR
1958 *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
1959 *sptep, sptep);
d555c333 1960 if (!was_rmapped && is_large_pte(*sptep))
05da4558
MT
1961 ++vcpu->kvm->stat.lpages;
1962
d555c333 1963 page_header_update_slot(vcpu->kvm, sptep, gfn);
1c4f1fd6 1964 if (!was_rmapped) {
44ad9944 1965 rmap_count = rmap_add(vcpu, sptep, gfn);
acb66dd0 1966 kvm_release_pfn_clean(pfn);
53a27b39 1967 if (rmap_count > RMAP_RECYCLE_THRESHOLD)
852e3c19 1968 rmap_recycle(vcpu, sptep, gfn);
75e68e60 1969 } else {
8dae4445 1970 if (was_writable)
35149e21 1971 kvm_release_pfn_dirty(pfn);
75e68e60 1972 else
35149e21 1973 kvm_release_pfn_clean(pfn);
1c4f1fd6 1974 }
1b7fcd32 1975 if (speculative) {
d555c333 1976 vcpu->arch.last_pte_updated = sptep;
1b7fcd32
AK
1977 vcpu->arch.last_pte_gfn = gfn;
1978 }
1c4f1fd6
AK
1979}
1980
6aa8b732
AK
1981static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
1982{
1983}
1984
9f652d21 1985static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
852e3c19 1986 int level, gfn_t gfn, pfn_t pfn)
140754bc 1987{
9f652d21 1988 struct kvm_shadow_walk_iterator iterator;
140754bc 1989 struct kvm_mmu_page *sp;
9f652d21 1990 int pt_write = 0;
140754bc 1991 gfn_t pseudo_gfn;
6aa8b732 1992
9f652d21 1993 for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
852e3c19 1994 if (iterator.level == level) {
9f652d21
AK
1995 mmu_set_spte(vcpu, iterator.sptep, ACC_ALL, ACC_ALL,
1996 0, write, 1, &pt_write,
1403283a 1997 level, gfn, pfn, false, true);
9f652d21
AK
1998 ++vcpu->stat.pf_fixed;
1999 break;
6aa8b732
AK
2000 }
2001
9f652d21 2002 if (*iterator.sptep == shadow_trap_nonpresent_pte) {
c9fa0b3b
LJ
2003 u64 base_addr = iterator.addr;
2004
2005 base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
2006 pseudo_gfn = base_addr >> PAGE_SHIFT;
9f652d21
AK
2007 sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
2008 iterator.level - 1,
2009 1, ACC_ALL, iterator.sptep);
2010 if (!sp) {
2011 pgprintk("nonpaging_map: ENOMEM\n");
2012 kvm_release_pfn_clean(pfn);
2013 return -ENOMEM;
2014 }
140754bc 2015
d555c333
AK
2016 __set_spte(iterator.sptep,
2017 __pa(sp->spt)
2018 | PT_PRESENT_MASK | PT_WRITABLE_MASK
2019 | shadow_user_mask | shadow_x_mask);
9f652d21
AK
2020 }
2021 }
2022 return pt_write;
6aa8b732
AK
2023}
2024
bf998156
HY
2025static void kvm_send_hwpoison_signal(struct kvm *kvm, gfn_t gfn)
2026{
2027 char buf[1];
2028 void __user *hva;
2029 int r;
2030
2031 /* Touch the page, so send SIGBUS */
2032 hva = (void __user *)gfn_to_hva(kvm, gfn);
2033 r = copy_from_user(buf, hva, 1);
2034}
2035
2036static int kvm_handle_bad_page(struct kvm *kvm, gfn_t gfn, pfn_t pfn)
2037{
2038 kvm_release_pfn_clean(pfn);
2039 if (is_hwpoison_pfn(pfn)) {
2040 kvm_send_hwpoison_signal(kvm, gfn);
2041 return 0;
2042 }
2043 return 1;
2044}
2045
10589a46
MT
2046static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn)
2047{
2048 int r;
852e3c19 2049 int level;
35149e21 2050 pfn_t pfn;
e930bffe 2051 unsigned long mmu_seq;
aaee2c94 2052
852e3c19
JR
2053 level = mapping_level(vcpu, gfn);
2054
2055 /*
2056 * This path builds a PAE pagetable - so we can map 2mb pages at
2057 * maximum. Therefore check if the level is larger than that.
2058 */
2059 if (level > PT_DIRECTORY_LEVEL)
2060 level = PT_DIRECTORY_LEVEL;
2061
2062 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
05da4558 2063
e930bffe 2064 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 2065 smp_rmb();
35149e21 2066 pfn = gfn_to_pfn(vcpu->kvm, gfn);
aaee2c94 2067
d196e343 2068 /* mmio */
bf998156
HY
2069 if (is_error_pfn(pfn))
2070 return kvm_handle_bad_page(vcpu->kvm, gfn, pfn);
d196e343 2071
aaee2c94 2072 spin_lock(&vcpu->kvm->mmu_lock);
e930bffe
AA
2073 if (mmu_notifier_retry(vcpu, mmu_seq))
2074 goto out_unlock;
eb787d10 2075 kvm_mmu_free_some_pages(vcpu);
852e3c19 2076 r = __direct_map(vcpu, v, write, level, gfn, pfn);
aaee2c94
MT
2077 spin_unlock(&vcpu->kvm->mmu_lock);
2078
aaee2c94 2079
10589a46 2080 return r;
e930bffe
AA
2081
2082out_unlock:
2083 spin_unlock(&vcpu->kvm->mmu_lock);
2084 kvm_release_pfn_clean(pfn);
2085 return 0;
10589a46
MT
2086}
2087
2088
17ac10ad
AK
2089static void mmu_free_roots(struct kvm_vcpu *vcpu)
2090{
2091 int i;
4db35314 2092 struct kvm_mmu_page *sp;
d98ba053 2093 LIST_HEAD(invalid_list);
17ac10ad 2094
ad312c7c 2095 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
7b53aa56 2096 return;
aaee2c94 2097 spin_lock(&vcpu->kvm->mmu_lock);
ad312c7c
ZX
2098 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2099 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad 2100
4db35314
AK
2101 sp = page_header(root);
2102 --sp->root_count;
d98ba053
XG
2103 if (!sp->root_count && sp->role.invalid) {
2104 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
2105 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
2106 }
ad312c7c 2107 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
aaee2c94 2108 spin_unlock(&vcpu->kvm->mmu_lock);
17ac10ad
AK
2109 return;
2110 }
17ac10ad 2111 for (i = 0; i < 4; ++i) {
ad312c7c 2112 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad 2113
417726a3 2114 if (root) {
417726a3 2115 root &= PT64_BASE_ADDR_MASK;
4db35314
AK
2116 sp = page_header(root);
2117 --sp->root_count;
2e53d63a 2118 if (!sp->root_count && sp->role.invalid)
d98ba053
XG
2119 kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
2120 &invalid_list);
417726a3 2121 }
ad312c7c 2122 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 2123 }
d98ba053 2124 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
aaee2c94 2125 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 2126 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
17ac10ad
AK
2127}
2128
8986ecc0
MT
2129static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
2130{
2131 int ret = 0;
2132
2133 if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
2134 set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
2135 ret = 1;
2136 }
2137
2138 return ret;
2139}
2140
2141static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
17ac10ad
AK
2142{
2143 int i;
cea0f0e7 2144 gfn_t root_gfn;
4db35314 2145 struct kvm_mmu_page *sp;
f6e2c02b 2146 int direct = 0;
6de4f3ad 2147 u64 pdptr;
3bb65a22 2148
ad312c7c 2149 root_gfn = vcpu->arch.cr3 >> PAGE_SHIFT;
17ac10ad 2150
ad312c7c
ZX
2151 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2152 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad
AK
2153
2154 ASSERT(!VALID_PAGE(root));
8986ecc0
MT
2155 if (mmu_check_root(vcpu, root_gfn))
2156 return 1;
5a7388c2
EN
2157 if (tdp_enabled) {
2158 direct = 1;
2159 root_gfn = 0;
2160 }
8facbbff 2161 spin_lock(&vcpu->kvm->mmu_lock);
24955b6c 2162 kvm_mmu_free_some_pages(vcpu);
4db35314 2163 sp = kvm_mmu_get_page(vcpu, root_gfn, 0,
f6e2c02b 2164 PT64_ROOT_LEVEL, direct,
fb72d167 2165 ACC_ALL, NULL);
4db35314
AK
2166 root = __pa(sp->spt);
2167 ++sp->root_count;
8facbbff 2168 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 2169 vcpu->arch.mmu.root_hpa = root;
8986ecc0 2170 return 0;
17ac10ad 2171 }
f6e2c02b 2172 direct = !is_paging(vcpu);
17ac10ad 2173 for (i = 0; i < 4; ++i) {
ad312c7c 2174 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad
AK
2175
2176 ASSERT(!VALID_PAGE(root));
ad312c7c 2177 if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
6de4f3ad 2178 pdptr = kvm_pdptr_read(vcpu, i);
43a3795a 2179 if (!is_present_gpte(pdptr)) {
ad312c7c 2180 vcpu->arch.mmu.pae_root[i] = 0;
417726a3
AK
2181 continue;
2182 }
6de4f3ad 2183 root_gfn = pdptr >> PAGE_SHIFT;
ad312c7c 2184 } else if (vcpu->arch.mmu.root_level == 0)
cea0f0e7 2185 root_gfn = 0;
8986ecc0
MT
2186 if (mmu_check_root(vcpu, root_gfn))
2187 return 1;
5a7388c2
EN
2188 if (tdp_enabled) {
2189 direct = 1;
2190 root_gfn = i << 30;
2191 }
8facbbff 2192 spin_lock(&vcpu->kvm->mmu_lock);
24955b6c 2193 kvm_mmu_free_some_pages(vcpu);
4db35314 2194 sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
f6e2c02b 2195 PT32_ROOT_LEVEL, direct,
f7d9c7b7 2196 ACC_ALL, NULL);
4db35314
AK
2197 root = __pa(sp->spt);
2198 ++sp->root_count;
8facbbff
AK
2199 spin_unlock(&vcpu->kvm->mmu_lock);
2200
ad312c7c 2201 vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
17ac10ad 2202 }
ad312c7c 2203 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
8986ecc0 2204 return 0;
17ac10ad
AK
2205}
2206
0ba73cda
MT
2207static void mmu_sync_roots(struct kvm_vcpu *vcpu)
2208{
2209 int i;
2210 struct kvm_mmu_page *sp;
2211
2212 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2213 return;
2214 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2215 hpa_t root = vcpu->arch.mmu.root_hpa;
2216 sp = page_header(root);
2217 mmu_sync_children(vcpu, sp);
2218 return;
2219 }
2220 for (i = 0; i < 4; ++i) {
2221 hpa_t root = vcpu->arch.mmu.pae_root[i];
2222
8986ecc0 2223 if (root && VALID_PAGE(root)) {
0ba73cda
MT
2224 root &= PT64_BASE_ADDR_MASK;
2225 sp = page_header(root);
2226 mmu_sync_children(vcpu, sp);
2227 }
2228 }
2229}
2230
2231void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
2232{
2233 spin_lock(&vcpu->kvm->mmu_lock);
2234 mmu_sync_roots(vcpu);
6cffe8ca 2235 spin_unlock(&vcpu->kvm->mmu_lock);
0ba73cda
MT
2236}
2237
1871c602
GN
2238static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
2239 u32 access, u32 *error)
6aa8b732 2240{
1871c602
GN
2241 if (error)
2242 *error = 0;
6aa8b732
AK
2243 return vaddr;
2244}
2245
2246static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
3f3e7124 2247 u32 error_code)
6aa8b732 2248{
e833240f 2249 gfn_t gfn;
e2dec939 2250 int r;
6aa8b732 2251
b8688d51 2252 pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
e2dec939
AK
2253 r = mmu_topup_memory_caches(vcpu);
2254 if (r)
2255 return r;
714b93da 2256
6aa8b732 2257 ASSERT(vcpu);
ad312c7c 2258 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732 2259
e833240f 2260 gfn = gva >> PAGE_SHIFT;
6aa8b732 2261
e833240f
AK
2262 return nonpaging_map(vcpu, gva & PAGE_MASK,
2263 error_code & PFERR_WRITE_MASK, gfn);
6aa8b732
AK
2264}
2265
fb72d167
JR
2266static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa,
2267 u32 error_code)
2268{
35149e21 2269 pfn_t pfn;
fb72d167 2270 int r;
852e3c19 2271 int level;
05da4558 2272 gfn_t gfn = gpa >> PAGE_SHIFT;
e930bffe 2273 unsigned long mmu_seq;
fb72d167
JR
2274
2275 ASSERT(vcpu);
2276 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
2277
2278 r = mmu_topup_memory_caches(vcpu);
2279 if (r)
2280 return r;
2281
852e3c19
JR
2282 level = mapping_level(vcpu, gfn);
2283
2284 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
2285
e930bffe 2286 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 2287 smp_rmb();
35149e21 2288 pfn = gfn_to_pfn(vcpu->kvm, gfn);
bf998156
HY
2289 if (is_error_pfn(pfn))
2290 return kvm_handle_bad_page(vcpu->kvm, gfn, pfn);
fb72d167 2291 spin_lock(&vcpu->kvm->mmu_lock);
e930bffe
AA
2292 if (mmu_notifier_retry(vcpu, mmu_seq))
2293 goto out_unlock;
fb72d167
JR
2294 kvm_mmu_free_some_pages(vcpu);
2295 r = __direct_map(vcpu, gpa, error_code & PFERR_WRITE_MASK,
852e3c19 2296 level, gfn, pfn);
fb72d167 2297 spin_unlock(&vcpu->kvm->mmu_lock);
fb72d167
JR
2298
2299 return r;
e930bffe
AA
2300
2301out_unlock:
2302 spin_unlock(&vcpu->kvm->mmu_lock);
2303 kvm_release_pfn_clean(pfn);
2304 return 0;
fb72d167
JR
2305}
2306
6aa8b732
AK
2307static void nonpaging_free(struct kvm_vcpu *vcpu)
2308{
17ac10ad 2309 mmu_free_roots(vcpu);
6aa8b732
AK
2310}
2311
2312static int nonpaging_init_context(struct kvm_vcpu *vcpu)
2313{
ad312c7c 2314 struct kvm_mmu *context = &vcpu->arch.mmu;
6aa8b732
AK
2315
2316 context->new_cr3 = nonpaging_new_cr3;
2317 context->page_fault = nonpaging_page_fault;
6aa8b732
AK
2318 context->gva_to_gpa = nonpaging_gva_to_gpa;
2319 context->free = nonpaging_free;
c7addb90 2320 context->prefetch_page = nonpaging_prefetch_page;
e8bc217a 2321 context->sync_page = nonpaging_sync_page;
a7052897 2322 context->invlpg = nonpaging_invlpg;
cea0f0e7 2323 context->root_level = 0;
6aa8b732 2324 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 2325 context->root_hpa = INVALID_PAGE;
6aa8b732
AK
2326 return 0;
2327}
2328
d835dfec 2329void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
6aa8b732 2330{
1165f5fe 2331 ++vcpu->stat.tlb_flush;
3b5d1321 2332 set_bit(KVM_REQ_TLB_FLUSH, &vcpu->requests);
6aa8b732
AK
2333}
2334
2335static void paging_new_cr3(struct kvm_vcpu *vcpu)
2336{
b8688d51 2337 pgprintk("%s: cr3 %lx\n", __func__, vcpu->arch.cr3);
cea0f0e7 2338 mmu_free_roots(vcpu);
6aa8b732
AK
2339}
2340
6aa8b732
AK
2341static void inject_page_fault(struct kvm_vcpu *vcpu,
2342 u64 addr,
2343 u32 err_code)
2344{
c3c91fee 2345 kvm_inject_page_fault(vcpu, addr, err_code);
6aa8b732
AK
2346}
2347
6aa8b732
AK
2348static void paging_free(struct kvm_vcpu *vcpu)
2349{
2350 nonpaging_free(vcpu);
2351}
2352
82725b20
DE
2353static bool is_rsvd_bits_set(struct kvm_vcpu *vcpu, u64 gpte, int level)
2354{
2355 int bit7;
2356
2357 bit7 = (gpte >> 7) & 1;
2358 return (gpte & vcpu->arch.mmu.rsvd_bits_mask[bit7][level-1]) != 0;
2359}
2360
6aa8b732
AK
2361#define PTTYPE 64
2362#include "paging_tmpl.h"
2363#undef PTTYPE
2364
2365#define PTTYPE 32
2366#include "paging_tmpl.h"
2367#undef PTTYPE
2368
82725b20
DE
2369static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu, int level)
2370{
2371 struct kvm_mmu *context = &vcpu->arch.mmu;
2372 int maxphyaddr = cpuid_maxphyaddr(vcpu);
2373 u64 exb_bit_rsvd = 0;
2374
2375 if (!is_nx(vcpu))
2376 exb_bit_rsvd = rsvd_bits(63, 63);
2377 switch (level) {
2378 case PT32_ROOT_LEVEL:
2379 /* no rsvd bits for 2 level 4K page table entries */
2380 context->rsvd_bits_mask[0][1] = 0;
2381 context->rsvd_bits_mask[0][0] = 0;
f815bce8
XG
2382 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
2383
2384 if (!is_pse(vcpu)) {
2385 context->rsvd_bits_mask[1][1] = 0;
2386 break;
2387 }
2388
82725b20
DE
2389 if (is_cpuid_PSE36())
2390 /* 36bits PSE 4MB page */
2391 context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
2392 else
2393 /* 32 bits PSE 4MB page */
2394 context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
82725b20
DE
2395 break;
2396 case PT32E_ROOT_LEVEL:
20c466b5
DE
2397 context->rsvd_bits_mask[0][2] =
2398 rsvd_bits(maxphyaddr, 63) |
2399 rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
82725b20 2400 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 2401 rsvd_bits(maxphyaddr, 62); /* PDE */
82725b20
DE
2402 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
2403 rsvd_bits(maxphyaddr, 62); /* PTE */
2404 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
2405 rsvd_bits(maxphyaddr, 62) |
2406 rsvd_bits(13, 20); /* large page */
f815bce8 2407 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
82725b20
DE
2408 break;
2409 case PT64_ROOT_LEVEL:
2410 context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
2411 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
2412 context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
2413 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
2414 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 2415 rsvd_bits(maxphyaddr, 51);
82725b20
DE
2416 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
2417 rsvd_bits(maxphyaddr, 51);
2418 context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
e04da980
JR
2419 context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
2420 rsvd_bits(maxphyaddr, 51) |
2421 rsvd_bits(13, 29);
82725b20 2422 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
4c26b4cd
SY
2423 rsvd_bits(maxphyaddr, 51) |
2424 rsvd_bits(13, 20); /* large page */
f815bce8 2425 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
82725b20
DE
2426 break;
2427 }
2428}
2429
17ac10ad 2430static int paging64_init_context_common(struct kvm_vcpu *vcpu, int level)
6aa8b732 2431{
ad312c7c 2432 struct kvm_mmu *context = &vcpu->arch.mmu;
6aa8b732
AK
2433
2434 ASSERT(is_pae(vcpu));
2435 context->new_cr3 = paging_new_cr3;
2436 context->page_fault = paging64_page_fault;
6aa8b732 2437 context->gva_to_gpa = paging64_gva_to_gpa;
c7addb90 2438 context->prefetch_page = paging64_prefetch_page;
e8bc217a 2439 context->sync_page = paging64_sync_page;
a7052897 2440 context->invlpg = paging64_invlpg;
6aa8b732 2441 context->free = paging_free;
17ac10ad
AK
2442 context->root_level = level;
2443 context->shadow_root_level = level;
17c3ba9d 2444 context->root_hpa = INVALID_PAGE;
6aa8b732
AK
2445 return 0;
2446}
2447
17ac10ad
AK
2448static int paging64_init_context(struct kvm_vcpu *vcpu)
2449{
82725b20 2450 reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
17ac10ad
AK
2451 return paging64_init_context_common(vcpu, PT64_ROOT_LEVEL);
2452}
2453
6aa8b732
AK
2454static int paging32_init_context(struct kvm_vcpu *vcpu)
2455{
ad312c7c 2456 struct kvm_mmu *context = &vcpu->arch.mmu;
6aa8b732 2457
82725b20 2458 reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
6aa8b732
AK
2459 context->new_cr3 = paging_new_cr3;
2460 context->page_fault = paging32_page_fault;
6aa8b732
AK
2461 context->gva_to_gpa = paging32_gva_to_gpa;
2462 context->free = paging_free;
c7addb90 2463 context->prefetch_page = paging32_prefetch_page;
e8bc217a 2464 context->sync_page = paging32_sync_page;
a7052897 2465 context->invlpg = paging32_invlpg;
6aa8b732
AK
2466 context->root_level = PT32_ROOT_LEVEL;
2467 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 2468 context->root_hpa = INVALID_PAGE;
6aa8b732
AK
2469 return 0;
2470}
2471
2472static int paging32E_init_context(struct kvm_vcpu *vcpu)
2473{
82725b20 2474 reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
17ac10ad 2475 return paging64_init_context_common(vcpu, PT32E_ROOT_LEVEL);
6aa8b732
AK
2476}
2477
fb72d167
JR
2478static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
2479{
2480 struct kvm_mmu *context = &vcpu->arch.mmu;
2481
2482 context->new_cr3 = nonpaging_new_cr3;
2483 context->page_fault = tdp_page_fault;
2484 context->free = nonpaging_free;
2485 context->prefetch_page = nonpaging_prefetch_page;
e8bc217a 2486 context->sync_page = nonpaging_sync_page;
a7052897 2487 context->invlpg = nonpaging_invlpg;
67253af5 2488 context->shadow_root_level = kvm_x86_ops->get_tdp_level();
fb72d167
JR
2489 context->root_hpa = INVALID_PAGE;
2490
2491 if (!is_paging(vcpu)) {
2492 context->gva_to_gpa = nonpaging_gva_to_gpa;
2493 context->root_level = 0;
2494 } else if (is_long_mode(vcpu)) {
82725b20 2495 reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
fb72d167
JR
2496 context->gva_to_gpa = paging64_gva_to_gpa;
2497 context->root_level = PT64_ROOT_LEVEL;
2498 } else if (is_pae(vcpu)) {
82725b20 2499 reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
fb72d167
JR
2500 context->gva_to_gpa = paging64_gva_to_gpa;
2501 context->root_level = PT32E_ROOT_LEVEL;
2502 } else {
82725b20 2503 reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
fb72d167
JR
2504 context->gva_to_gpa = paging32_gva_to_gpa;
2505 context->root_level = PT32_ROOT_LEVEL;
2506 }
2507
2508 return 0;
2509}
2510
2511static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
6aa8b732 2512{
a770f6f2
AK
2513 int r;
2514
6aa8b732 2515 ASSERT(vcpu);
ad312c7c 2516 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732
AK
2517
2518 if (!is_paging(vcpu))
a770f6f2 2519 r = nonpaging_init_context(vcpu);
a9058ecd 2520 else if (is_long_mode(vcpu))
a770f6f2 2521 r = paging64_init_context(vcpu);
6aa8b732 2522 else if (is_pae(vcpu))
a770f6f2 2523 r = paging32E_init_context(vcpu);
6aa8b732 2524 else
a770f6f2
AK
2525 r = paging32_init_context(vcpu);
2526
5b7e0102 2527 vcpu->arch.mmu.base_role.cr4_pae = !!is_pae(vcpu);
3dbe1415 2528 vcpu->arch.mmu.base_role.cr0_wp = is_write_protection(vcpu);
a770f6f2
AK
2529
2530 return r;
6aa8b732
AK
2531}
2532
fb72d167
JR
2533static int init_kvm_mmu(struct kvm_vcpu *vcpu)
2534{
35149e21
AL
2535 vcpu->arch.update_pte.pfn = bad_pfn;
2536
fb72d167
JR
2537 if (tdp_enabled)
2538 return init_kvm_tdp_mmu(vcpu);
2539 else
2540 return init_kvm_softmmu(vcpu);
2541}
2542
6aa8b732
AK
2543static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
2544{
2545 ASSERT(vcpu);
62ad0755
SY
2546 if (VALID_PAGE(vcpu->arch.mmu.root_hpa))
2547 /* mmu.free() should set root_hpa = INVALID_PAGE */
ad312c7c 2548 vcpu->arch.mmu.free(vcpu);
6aa8b732
AK
2549}
2550
2551int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
17c3ba9d
AK
2552{
2553 destroy_kvm_mmu(vcpu);
2554 return init_kvm_mmu(vcpu);
2555}
8668a3c4 2556EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
17c3ba9d
AK
2557
2558int kvm_mmu_load(struct kvm_vcpu *vcpu)
6aa8b732 2559{
714b93da
AK
2560 int r;
2561
e2dec939 2562 r = mmu_topup_memory_caches(vcpu);
17c3ba9d
AK
2563 if (r)
2564 goto out;
8986ecc0 2565 r = mmu_alloc_roots(vcpu);
8facbbff 2566 spin_lock(&vcpu->kvm->mmu_lock);
0ba73cda 2567 mmu_sync_roots(vcpu);
aaee2c94 2568 spin_unlock(&vcpu->kvm->mmu_lock);
8986ecc0
MT
2569 if (r)
2570 goto out;
3662cb1c 2571 /* set_cr3() should ensure TLB has been flushed */
ad312c7c 2572 kvm_x86_ops->set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
714b93da
AK
2573out:
2574 return r;
6aa8b732 2575}
17c3ba9d
AK
2576EXPORT_SYMBOL_GPL(kvm_mmu_load);
2577
2578void kvm_mmu_unload(struct kvm_vcpu *vcpu)
2579{
2580 mmu_free_roots(vcpu);
2581}
6aa8b732 2582
09072daf 2583static void mmu_pte_write_zap_pte(struct kvm_vcpu *vcpu,
4db35314 2584 struct kvm_mmu_page *sp,
ac1b714e
AK
2585 u64 *spte)
2586{
2587 u64 pte;
2588 struct kvm_mmu_page *child;
2589
2590 pte = *spte;
c7addb90 2591 if (is_shadow_present_pte(pte)) {
776e6633 2592 if (is_last_spte(pte, sp->role.level))
290fc38d 2593 rmap_remove(vcpu->kvm, spte);
ac1b714e
AK
2594 else {
2595 child = page_header(pte & PT64_BASE_ADDR_MASK);
90cb0529 2596 mmu_page_remove_parent_pte(child, spte);
ac1b714e
AK
2597 }
2598 }
d555c333 2599 __set_spte(spte, shadow_trap_nonpresent_pte);
05da4558
MT
2600 if (is_large_pte(pte))
2601 --vcpu->kvm->stat.lpages;
ac1b714e
AK
2602}
2603
0028425f 2604static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
4db35314 2605 struct kvm_mmu_page *sp,
0028425f 2606 u64 *spte,
489f1d65 2607 const void *new)
0028425f 2608{
30945387 2609 if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
7e4e4056
JR
2610 ++vcpu->kvm->stat.mmu_pde_zapped;
2611 return;
30945387 2612 }
0028425f 2613
4cee5764 2614 ++vcpu->kvm->stat.mmu_pte_updated;
5b7e0102 2615 if (!sp->role.cr4_pae)
489f1d65 2616 paging32_update_pte(vcpu, sp, spte, new);
0028425f 2617 else
489f1d65 2618 paging64_update_pte(vcpu, sp, spte, new);
0028425f
AK
2619}
2620
79539cec
AK
2621static bool need_remote_flush(u64 old, u64 new)
2622{
2623 if (!is_shadow_present_pte(old))
2624 return false;
2625 if (!is_shadow_present_pte(new))
2626 return true;
2627 if ((old ^ new) & PT64_BASE_ADDR_MASK)
2628 return true;
2629 old ^= PT64_NX_MASK;
2630 new ^= PT64_NX_MASK;
2631 return (old & ~new & PT64_PERM_MASK) != 0;
2632}
2633
0671a8e7
XG
2634static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, bool zap_page,
2635 bool remote_flush, bool local_flush)
79539cec 2636{
0671a8e7
XG
2637 if (zap_page)
2638 return;
2639
2640 if (remote_flush)
79539cec 2641 kvm_flush_remote_tlbs(vcpu->kvm);
0671a8e7 2642 else if (local_flush)
79539cec
AK
2643 kvm_mmu_flush_tlb(vcpu);
2644}
2645
12b7d28f
AK
2646static bool last_updated_pte_accessed(struct kvm_vcpu *vcpu)
2647{
ad312c7c 2648 u64 *spte = vcpu->arch.last_pte_updated;
12b7d28f 2649
7b52345e 2650 return !!(spte && (*spte & shadow_accessed_mask));
12b7d28f
AK
2651}
2652
d7824fff 2653static void mmu_guess_page_from_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
72016f3a 2654 u64 gpte)
d7824fff
AK
2655{
2656 gfn_t gfn;
35149e21 2657 pfn_t pfn;
d7824fff 2658
43a3795a 2659 if (!is_present_gpte(gpte))
d7824fff
AK
2660 return;
2661 gfn = (gpte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
72dc67a6 2662
e930bffe 2663 vcpu->arch.update_pte.mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 2664 smp_rmb();
35149e21 2665 pfn = gfn_to_pfn(vcpu->kvm, gfn);
72dc67a6 2666
35149e21
AL
2667 if (is_error_pfn(pfn)) {
2668 kvm_release_pfn_clean(pfn);
d196e343
AK
2669 return;
2670 }
d7824fff 2671 vcpu->arch.update_pte.gfn = gfn;
35149e21 2672 vcpu->arch.update_pte.pfn = pfn;
d7824fff
AK
2673}
2674
1b7fcd32
AK
2675static void kvm_mmu_access_page(struct kvm_vcpu *vcpu, gfn_t gfn)
2676{
2677 u64 *spte = vcpu->arch.last_pte_updated;
2678
2679 if (spte
2680 && vcpu->arch.last_pte_gfn == gfn
2681 && shadow_accessed_mask
2682 && !(*spte & shadow_accessed_mask)
2683 && is_shadow_present_pte(*spte))
2684 set_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
2685}
2686
09072daf 2687void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
ad218f85
MT
2688 const u8 *new, int bytes,
2689 bool guest_initiated)
da4a00f0 2690{
9b7a0325 2691 gfn_t gfn = gpa >> PAGE_SHIFT;
4db35314 2692 struct kvm_mmu_page *sp;
f41d335a 2693 struct hlist_node *node;
d98ba053 2694 LIST_HEAD(invalid_list);
489f1d65 2695 u64 entry, gentry;
9b7a0325 2696 u64 *spte;
9b7a0325 2697 unsigned offset = offset_in_page(gpa);
0e7bc4b9 2698 unsigned pte_size;
9b7a0325 2699 unsigned page_offset;
0e7bc4b9 2700 unsigned misaligned;
fce0657f 2701 unsigned quadrant;
9b7a0325 2702 int level;
86a5ba02 2703 int flooded = 0;
ac1b714e 2704 int npte;
489f1d65 2705 int r;
08e850c6 2706 int invlpg_counter;
0671a8e7
XG
2707 bool remote_flush, local_flush, zap_page;
2708
2709 zap_page = remote_flush = local_flush = false;
9b7a0325 2710
b8688d51 2711 pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
72016f3a 2712
08e850c6 2713 invlpg_counter = atomic_read(&vcpu->kvm->arch.invlpg_counter);
72016f3a
AK
2714
2715 /*
2716 * Assume that the pte write on a page table of the same type
2717 * as the current vcpu paging mode. This is nearly always true
2718 * (might be false while changing modes). Note it is verified later
2719 * by update_pte().
2720 */
08e850c6 2721 if ((is_pae(vcpu) && bytes == 4) || !new) {
72016f3a 2722 /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
08e850c6
AK
2723 if (is_pae(vcpu)) {
2724 gpa &= ~(gpa_t)7;
2725 bytes = 8;
2726 }
2727 r = kvm_read_guest(vcpu->kvm, gpa, &gentry, min(bytes, 8));
72016f3a
AK
2728 if (r)
2729 gentry = 0;
08e850c6
AK
2730 new = (const u8 *)&gentry;
2731 }
2732
2733 switch (bytes) {
2734 case 4:
2735 gentry = *(const u32 *)new;
2736 break;
2737 case 8:
2738 gentry = *(const u64 *)new;
2739 break;
2740 default:
2741 gentry = 0;
2742 break;
72016f3a
AK
2743 }
2744
2745 mmu_guess_page_from_pte_write(vcpu, gpa, gentry);
aaee2c94 2746 spin_lock(&vcpu->kvm->mmu_lock);
08e850c6
AK
2747 if (atomic_read(&vcpu->kvm->arch.invlpg_counter) != invlpg_counter)
2748 gentry = 0;
1b7fcd32 2749 kvm_mmu_access_page(vcpu, gfn);
eb787d10 2750 kvm_mmu_free_some_pages(vcpu);
4cee5764 2751 ++vcpu->kvm->stat.mmu_pte_write;
c7addb90 2752 kvm_mmu_audit(vcpu, "pre pte write");
ad218f85
MT
2753 if (guest_initiated) {
2754 if (gfn == vcpu->arch.last_pt_write_gfn
2755 && !last_updated_pte_accessed(vcpu)) {
2756 ++vcpu->arch.last_pt_write_count;
2757 if (vcpu->arch.last_pt_write_count >= 3)
2758 flooded = 1;
2759 } else {
2760 vcpu->arch.last_pt_write_gfn = gfn;
2761 vcpu->arch.last_pt_write_count = 1;
2762 vcpu->arch.last_pte_updated = NULL;
2763 }
86a5ba02 2764 }
3246af0e 2765
f41d335a 2766 for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn, node) {
5b7e0102 2767 pte_size = sp->role.cr4_pae ? 8 : 4;
0e7bc4b9 2768 misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
e925c5ba 2769 misaligned |= bytes < 4;
86a5ba02 2770 if (misaligned || flooded) {
0e7bc4b9
AK
2771 /*
2772 * Misaligned accesses are too much trouble to fix
2773 * up; also, they usually indicate a page is not used
2774 * as a page table.
86a5ba02
AK
2775 *
2776 * If we're seeing too many writes to a page,
2777 * it may no longer be a page table, or we may be
2778 * forking, in which case it is better to unmap the
2779 * page.
0e7bc4b9
AK
2780 */
2781 pgprintk("misaligned: gpa %llx bytes %d role %x\n",
4db35314 2782 gpa, bytes, sp->role.word);
0671a8e7 2783 zap_page |= !!kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
f41d335a 2784 &invalid_list);
4cee5764 2785 ++vcpu->kvm->stat.mmu_flooded;
0e7bc4b9
AK
2786 continue;
2787 }
9b7a0325 2788 page_offset = offset;
4db35314 2789 level = sp->role.level;
ac1b714e 2790 npte = 1;
5b7e0102 2791 if (!sp->role.cr4_pae) {
ac1b714e
AK
2792 page_offset <<= 1; /* 32->64 */
2793 /*
2794 * A 32-bit pde maps 4MB while the shadow pdes map
2795 * only 2MB. So we need to double the offset again
2796 * and zap two pdes instead of one.
2797 */
2798 if (level == PT32_ROOT_LEVEL) {
6b8d0f9b 2799 page_offset &= ~7; /* kill rounding error */
ac1b714e
AK
2800 page_offset <<= 1;
2801 npte = 2;
2802 }
fce0657f 2803 quadrant = page_offset >> PAGE_SHIFT;
9b7a0325 2804 page_offset &= ~PAGE_MASK;
4db35314 2805 if (quadrant != sp->role.quadrant)
fce0657f 2806 continue;
9b7a0325 2807 }
0671a8e7 2808 local_flush = true;
4db35314 2809 spte = &sp->spt[page_offset / sizeof(*spte)];
ac1b714e 2810 while (npte--) {
79539cec 2811 entry = *spte;
4db35314 2812 mmu_pte_write_zap_pte(vcpu, sp, spte);
72016f3a
AK
2813 if (gentry)
2814 mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
0671a8e7
XG
2815 if (!remote_flush && need_remote_flush(entry, *spte))
2816 remote_flush = true;
ac1b714e 2817 ++spte;
9b7a0325 2818 }
9b7a0325 2819 }
0671a8e7 2820 mmu_pte_write_flush_tlb(vcpu, zap_page, remote_flush, local_flush);
d98ba053 2821 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
c7addb90 2822 kvm_mmu_audit(vcpu, "post pte write");
aaee2c94 2823 spin_unlock(&vcpu->kvm->mmu_lock);
35149e21
AL
2824 if (!is_error_pfn(vcpu->arch.update_pte.pfn)) {
2825 kvm_release_pfn_clean(vcpu->arch.update_pte.pfn);
2826 vcpu->arch.update_pte.pfn = bad_pfn;
d7824fff 2827 }
da4a00f0
AK
2828}
2829
a436036b
AK
2830int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
2831{
10589a46
MT
2832 gpa_t gpa;
2833 int r;
a436036b 2834
60f24784
AK
2835 if (tdp_enabled)
2836 return 0;
2837
1871c602 2838 gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
10589a46 2839
aaee2c94 2840 spin_lock(&vcpu->kvm->mmu_lock);
10589a46 2841 r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
aaee2c94 2842 spin_unlock(&vcpu->kvm->mmu_lock);
10589a46 2843 return r;
a436036b 2844}
577bdc49 2845EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
a436036b 2846
22d95b12 2847void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
ebeace86 2848{
103ad25a 2849 int free_pages;
d98ba053 2850 LIST_HEAD(invalid_list);
103ad25a
XG
2851
2852 free_pages = vcpu->kvm->arch.n_free_mmu_pages;
2853 while (free_pages < KVM_REFILL_PAGES &&
3b80fffe 2854 !list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
4db35314 2855 struct kvm_mmu_page *sp;
ebeace86 2856
f05e70ac 2857 sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
4db35314 2858 struct kvm_mmu_page, link);
d98ba053
XG
2859 free_pages += kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
2860 &invalid_list);
4cee5764 2861 ++vcpu->kvm->stat.mmu_recycled;
ebeace86 2862 }
d98ba053 2863 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
ebeace86 2864}
ebeace86 2865
3067714c
AK
2866int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code)
2867{
2868 int r;
2869 enum emulation_result er;
2870
ad312c7c 2871 r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code);
3067714c
AK
2872 if (r < 0)
2873 goto out;
2874
2875 if (!r) {
2876 r = 1;
2877 goto out;
2878 }
2879
b733bfb5
AK
2880 r = mmu_topup_memory_caches(vcpu);
2881 if (r)
2882 goto out;
2883
851ba692 2884 er = emulate_instruction(vcpu, cr2, error_code, 0);
3067714c
AK
2885
2886 switch (er) {
2887 case EMULATE_DONE:
2888 return 1;
2889 case EMULATE_DO_MMIO:
2890 ++vcpu->stat.mmio_exits;
6d77dbfc 2891 /* fall through */
3067714c 2892 case EMULATE_FAIL:
3f5d18a9 2893 return 0;
3067714c
AK
2894 default:
2895 BUG();
2896 }
2897out:
3067714c
AK
2898 return r;
2899}
2900EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
2901
a7052897
MT
2902void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
2903{
a7052897 2904 vcpu->arch.mmu.invlpg(vcpu, gva);
a7052897
MT
2905 kvm_mmu_flush_tlb(vcpu);
2906 ++vcpu->stat.invlpg;
2907}
2908EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
2909
18552672
JR
2910void kvm_enable_tdp(void)
2911{
2912 tdp_enabled = true;
2913}
2914EXPORT_SYMBOL_GPL(kvm_enable_tdp);
2915
5f4cb662
JR
2916void kvm_disable_tdp(void)
2917{
2918 tdp_enabled = false;
2919}
2920EXPORT_SYMBOL_GPL(kvm_disable_tdp);
2921
6aa8b732
AK
2922static void free_mmu_pages(struct kvm_vcpu *vcpu)
2923{
ad312c7c 2924 free_page((unsigned long)vcpu->arch.mmu.pae_root);
6aa8b732
AK
2925}
2926
2927static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
2928{
17ac10ad 2929 struct page *page;
6aa8b732
AK
2930 int i;
2931
2932 ASSERT(vcpu);
2933
17ac10ad
AK
2934 /*
2935 * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
2936 * Therefore we need to allocate shadow page tables in the first
2937 * 4GB of memory, which happens to fit the DMA32 zone.
2938 */
2939 page = alloc_page(GFP_KERNEL | __GFP_DMA32);
2940 if (!page)
d7fa6ab2
WY
2941 return -ENOMEM;
2942
ad312c7c 2943 vcpu->arch.mmu.pae_root = page_address(page);
17ac10ad 2944 for (i = 0; i < 4; ++i)
ad312c7c 2945 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 2946
6aa8b732 2947 return 0;
6aa8b732
AK
2948}
2949
8018c27b 2950int kvm_mmu_create(struct kvm_vcpu *vcpu)
6aa8b732 2951{
6aa8b732 2952 ASSERT(vcpu);
ad312c7c 2953 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732 2954
8018c27b
IM
2955 return alloc_mmu_pages(vcpu);
2956}
6aa8b732 2957
8018c27b
IM
2958int kvm_mmu_setup(struct kvm_vcpu *vcpu)
2959{
2960 ASSERT(vcpu);
ad312c7c 2961 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
2c264957 2962
8018c27b 2963 return init_kvm_mmu(vcpu);
6aa8b732
AK
2964}
2965
2966void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
2967{
2968 ASSERT(vcpu);
2969
2970 destroy_kvm_mmu(vcpu);
2971 free_mmu_pages(vcpu);
714b93da 2972 mmu_free_memory_caches(vcpu);
6aa8b732
AK
2973}
2974
90cb0529 2975void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
6aa8b732 2976{
4db35314 2977 struct kvm_mmu_page *sp;
6aa8b732 2978
f05e70ac 2979 list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
6aa8b732
AK
2980 int i;
2981 u64 *pt;
2982
291f26bc 2983 if (!test_bit(slot, sp->slot_bitmap))
6aa8b732
AK
2984 continue;
2985
4db35314 2986 pt = sp->spt;
6aa8b732
AK
2987 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
2988 /* avoid RMW */
01c168ac 2989 if (is_writable_pte(pt[i]))
6aa8b732 2990 pt[i] &= ~PT_WRITABLE_MASK;
6aa8b732 2991 }
171d595d 2992 kvm_flush_remote_tlbs(kvm);
6aa8b732 2993}
37a7d8b0 2994
90cb0529 2995void kvm_mmu_zap_all(struct kvm *kvm)
e0fa826f 2996{
4db35314 2997 struct kvm_mmu_page *sp, *node;
d98ba053 2998 LIST_HEAD(invalid_list);
e0fa826f 2999
aaee2c94 3000 spin_lock(&kvm->mmu_lock);
3246af0e 3001restart:
f05e70ac 3002 list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
d98ba053 3003 if (kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list))
3246af0e
XG
3004 goto restart;
3005
d98ba053 3006 kvm_mmu_commit_zap_page(kvm, &invalid_list);
aaee2c94 3007 spin_unlock(&kvm->mmu_lock);
e0fa826f
DL
3008}
3009
d98ba053
XG
3010static int kvm_mmu_remove_some_alloc_mmu_pages(struct kvm *kvm,
3011 struct list_head *invalid_list)
3ee16c81
IE
3012{
3013 struct kvm_mmu_page *page;
3014
3015 page = container_of(kvm->arch.active_mmu_pages.prev,
3016 struct kvm_mmu_page, link);
d98ba053 3017 return kvm_mmu_prepare_zap_page(kvm, page, invalid_list);
3ee16c81
IE
3018}
3019
7f8275d0 3020static int mmu_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
3ee16c81
IE
3021{
3022 struct kvm *kvm;
3023 struct kvm *kvm_freed = NULL;
3024 int cache_count = 0;
3025
3026 spin_lock(&kvm_lock);
3027
3028 list_for_each_entry(kvm, &vm_list, vm_list) {
d35b8dd9 3029 int npages, idx, freed_pages;
d98ba053 3030 LIST_HEAD(invalid_list);
3ee16c81 3031
f656ce01 3032 idx = srcu_read_lock(&kvm->srcu);
3ee16c81
IE
3033 spin_lock(&kvm->mmu_lock);
3034 npages = kvm->arch.n_alloc_mmu_pages -
3035 kvm->arch.n_free_mmu_pages;
3036 cache_count += npages;
3037 if (!kvm_freed && nr_to_scan > 0 && npages > 0) {
d98ba053
XG
3038 freed_pages = kvm_mmu_remove_some_alloc_mmu_pages(kvm,
3039 &invalid_list);
d35b8dd9 3040 cache_count -= freed_pages;
3ee16c81
IE
3041 kvm_freed = kvm;
3042 }
3043 nr_to_scan--;
3044
d98ba053 3045 kvm_mmu_commit_zap_page(kvm, &invalid_list);
3ee16c81 3046 spin_unlock(&kvm->mmu_lock);
f656ce01 3047 srcu_read_unlock(&kvm->srcu, idx);
3ee16c81
IE
3048 }
3049 if (kvm_freed)
3050 list_move_tail(&kvm_freed->vm_list, &vm_list);
3051
3052 spin_unlock(&kvm_lock);
3053
3054 return cache_count;
3055}
3056
3057static struct shrinker mmu_shrinker = {
3058 .shrink = mmu_shrink,
3059 .seeks = DEFAULT_SEEKS * 10,
3060};
3061
2ddfd20e 3062static void mmu_destroy_caches(void)
b5a33a75
AK
3063{
3064 if (pte_chain_cache)
3065 kmem_cache_destroy(pte_chain_cache);
3066 if (rmap_desc_cache)
3067 kmem_cache_destroy(rmap_desc_cache);
d3d25b04
AK
3068 if (mmu_page_header_cache)
3069 kmem_cache_destroy(mmu_page_header_cache);
b5a33a75
AK
3070}
3071
3ee16c81
IE
3072void kvm_mmu_module_exit(void)
3073{
3074 mmu_destroy_caches();
3075 unregister_shrinker(&mmu_shrinker);
3076}
3077
b5a33a75
AK
3078int kvm_mmu_module_init(void)
3079{
3080 pte_chain_cache = kmem_cache_create("kvm_pte_chain",
3081 sizeof(struct kvm_pte_chain),
20c2df83 3082 0, 0, NULL);
b5a33a75
AK
3083 if (!pte_chain_cache)
3084 goto nomem;
3085 rmap_desc_cache = kmem_cache_create("kvm_rmap_desc",
3086 sizeof(struct kvm_rmap_desc),
20c2df83 3087 0, 0, NULL);
b5a33a75
AK
3088 if (!rmap_desc_cache)
3089 goto nomem;
3090
d3d25b04
AK
3091 mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
3092 sizeof(struct kvm_mmu_page),
20c2df83 3093 0, 0, NULL);
d3d25b04
AK
3094 if (!mmu_page_header_cache)
3095 goto nomem;
3096
3ee16c81
IE
3097 register_shrinker(&mmu_shrinker);
3098
b5a33a75
AK
3099 return 0;
3100
3101nomem:
3ee16c81 3102 mmu_destroy_caches();
b5a33a75
AK
3103 return -ENOMEM;
3104}
3105
3ad82a7e
ZX
3106/*
3107 * Caculate mmu pages needed for kvm.
3108 */
3109unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
3110{
3111 int i;
3112 unsigned int nr_mmu_pages;
3113 unsigned int nr_pages = 0;
bc6678a3 3114 struct kvm_memslots *slots;
3ad82a7e 3115
90d83dc3
LJ
3116 slots = kvm_memslots(kvm);
3117
bc6678a3
MT
3118 for (i = 0; i < slots->nmemslots; i++)
3119 nr_pages += slots->memslots[i].npages;
3ad82a7e
ZX
3120
3121 nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
3122 nr_mmu_pages = max(nr_mmu_pages,
3123 (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
3124
3125 return nr_mmu_pages;
3126}
3127
2f333bcb
MT
3128static void *pv_mmu_peek_buffer(struct kvm_pv_mmu_op_buffer *buffer,
3129 unsigned len)
3130{
3131 if (len > buffer->len)
3132 return NULL;
3133 return buffer->ptr;
3134}
3135
3136static void *pv_mmu_read_buffer(struct kvm_pv_mmu_op_buffer *buffer,
3137 unsigned len)
3138{
3139 void *ret;
3140
3141 ret = pv_mmu_peek_buffer(buffer, len);
3142 if (!ret)
3143 return ret;
3144 buffer->ptr += len;
3145 buffer->len -= len;
3146 buffer->processed += len;
3147 return ret;
3148}
3149
3150static int kvm_pv_mmu_write(struct kvm_vcpu *vcpu,
3151 gpa_t addr, gpa_t value)
3152{
3153 int bytes = 8;
3154 int r;
3155
3156 if (!is_long_mode(vcpu) && !is_pae(vcpu))
3157 bytes = 4;
3158
3159 r = mmu_topup_memory_caches(vcpu);
3160 if (r)
3161 return r;
3162
3200f405 3163 if (!emulator_write_phys(vcpu, addr, &value, bytes))
2f333bcb
MT
3164 return -EFAULT;
3165
3166 return 1;
3167}
3168
3169static int kvm_pv_mmu_flush_tlb(struct kvm_vcpu *vcpu)
3170{
2390218b 3171 (void)kvm_set_cr3(vcpu, vcpu->arch.cr3);
2f333bcb
MT
3172 return 1;
3173}
3174
3175static int kvm_pv_mmu_release_pt(struct kvm_vcpu *vcpu, gpa_t addr)
3176{
3177 spin_lock(&vcpu->kvm->mmu_lock);
3178 mmu_unshadow(vcpu->kvm, addr >> PAGE_SHIFT);
3179 spin_unlock(&vcpu->kvm->mmu_lock);
3180 return 1;
3181}
3182
3183static int kvm_pv_mmu_op_one(struct kvm_vcpu *vcpu,
3184 struct kvm_pv_mmu_op_buffer *buffer)
3185{
3186 struct kvm_mmu_op_header *header;
3187
3188 header = pv_mmu_peek_buffer(buffer, sizeof *header);
3189 if (!header)
3190 return 0;
3191 switch (header->op) {
3192 case KVM_MMU_OP_WRITE_PTE: {
3193 struct kvm_mmu_op_write_pte *wpte;
3194
3195 wpte = pv_mmu_read_buffer(buffer, sizeof *wpte);
3196 if (!wpte)
3197 return 0;
3198 return kvm_pv_mmu_write(vcpu, wpte->pte_phys,
3199 wpte->pte_val);
3200 }
3201 case KVM_MMU_OP_FLUSH_TLB: {
3202 struct kvm_mmu_op_flush_tlb *ftlb;
3203
3204 ftlb = pv_mmu_read_buffer(buffer, sizeof *ftlb);
3205 if (!ftlb)
3206 return 0;
3207 return kvm_pv_mmu_flush_tlb(vcpu);
3208 }
3209 case KVM_MMU_OP_RELEASE_PT: {
3210 struct kvm_mmu_op_release_pt *rpt;
3211
3212 rpt = pv_mmu_read_buffer(buffer, sizeof *rpt);
3213 if (!rpt)
3214 return 0;
3215 return kvm_pv_mmu_release_pt(vcpu, rpt->pt_phys);
3216 }
3217 default: return 0;
3218 }
3219}
3220
3221int kvm_pv_mmu_op(struct kvm_vcpu *vcpu, unsigned long bytes,
3222 gpa_t addr, unsigned long *ret)
3223{
3224 int r;
6ad18fba 3225 struct kvm_pv_mmu_op_buffer *buffer = &vcpu->arch.mmu_op_buffer;
2f333bcb 3226
6ad18fba
DH
3227 buffer->ptr = buffer->buf;
3228 buffer->len = min_t(unsigned long, bytes, sizeof buffer->buf);
3229 buffer->processed = 0;
2f333bcb 3230
6ad18fba 3231 r = kvm_read_guest(vcpu->kvm, addr, buffer->buf, buffer->len);
2f333bcb
MT
3232 if (r)
3233 goto out;
3234
6ad18fba
DH
3235 while (buffer->len) {
3236 r = kvm_pv_mmu_op_one(vcpu, buffer);
2f333bcb
MT
3237 if (r < 0)
3238 goto out;
3239 if (r == 0)
3240 break;
3241 }
3242
3243 r = 1;
3244out:
6ad18fba 3245 *ret = buffer->processed;
2f333bcb
MT
3246 return r;
3247}
3248
94d8b056
MT
3249int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
3250{
3251 struct kvm_shadow_walk_iterator iterator;
3252 int nr_sptes = 0;
3253
3254 spin_lock(&vcpu->kvm->mmu_lock);
3255 for_each_shadow_entry(vcpu, addr, iterator) {
3256 sptes[iterator.level-1] = *iterator.sptep;
3257 nr_sptes++;
3258 if (!is_shadow_present_pte(*iterator.sptep))
3259 break;
3260 }
3261 spin_unlock(&vcpu->kvm->mmu_lock);
3262
3263 return nr_sptes;
3264}
3265EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
3266
37a7d8b0
AK
3267#ifdef AUDIT
3268
3269static const char *audit_msg;
3270
3271static gva_t canonicalize(gva_t gva)
3272{
3273#ifdef CONFIG_X86_64
3274 gva = (long long)(gva << 16) >> 16;
3275#endif
3276 return gva;
3277}
3278
08a3732b 3279
805d32de 3280typedef void (*inspect_spte_fn) (struct kvm *kvm, u64 *sptep);
08a3732b
MT
3281
3282static void __mmu_spte_walk(struct kvm *kvm, struct kvm_mmu_page *sp,
3283 inspect_spte_fn fn)
3284{
3285 int i;
3286
3287 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
3288 u64 ent = sp->spt[i];
3289
3290 if (is_shadow_present_pte(ent)) {
2920d728 3291 if (!is_last_spte(ent, sp->role.level)) {
08a3732b
MT
3292 struct kvm_mmu_page *child;
3293 child = page_header(ent & PT64_BASE_ADDR_MASK);
3294 __mmu_spte_walk(kvm, child, fn);
2920d728 3295 } else
805d32de 3296 fn(kvm, &sp->spt[i]);
08a3732b
MT
3297 }
3298 }
3299}
3300
3301static void mmu_spte_walk(struct kvm_vcpu *vcpu, inspect_spte_fn fn)
3302{
3303 int i;
3304 struct kvm_mmu_page *sp;
3305
3306 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3307 return;
3308 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
3309 hpa_t root = vcpu->arch.mmu.root_hpa;
3310 sp = page_header(root);
3311 __mmu_spte_walk(vcpu->kvm, sp, fn);
3312 return;
3313 }
3314 for (i = 0; i < 4; ++i) {
3315 hpa_t root = vcpu->arch.mmu.pae_root[i];
3316
3317 if (root && VALID_PAGE(root)) {
3318 root &= PT64_BASE_ADDR_MASK;
3319 sp = page_header(root);
3320 __mmu_spte_walk(vcpu->kvm, sp, fn);
3321 }
3322 }
3323 return;
3324}
3325
37a7d8b0
AK
3326static void audit_mappings_page(struct kvm_vcpu *vcpu, u64 page_pte,
3327 gva_t va, int level)
3328{
3329 u64 *pt = __va(page_pte & PT64_BASE_ADDR_MASK);
3330 int i;
3331 gva_t va_delta = 1ul << (PAGE_SHIFT + 9 * (level - 1));
3332
3333 for (i = 0; i < PT64_ENT_PER_PAGE; ++i, va += va_delta) {
3334 u64 ent = pt[i];
3335
c7addb90 3336 if (ent == shadow_trap_nonpresent_pte)
37a7d8b0
AK
3337 continue;
3338
3339 va = canonicalize(va);
2920d728
MT
3340 if (is_shadow_present_pte(ent) && !is_last_spte(ent, level))
3341 audit_mappings_page(vcpu, ent, va, level - 1);
3342 else {
1871c602 3343 gpa_t gpa = kvm_mmu_gva_to_gpa_read(vcpu, va, NULL);
34382539
JK
3344 gfn_t gfn = gpa >> PAGE_SHIFT;
3345 pfn_t pfn = gfn_to_pfn(vcpu->kvm, gfn);
3346 hpa_t hpa = (hpa_t)pfn << PAGE_SHIFT;
37a7d8b0 3347
2aaf65e8
MT
3348 if (is_error_pfn(pfn)) {
3349 kvm_release_pfn_clean(pfn);
3350 continue;
3351 }
3352
c7addb90 3353 if (is_shadow_present_pte(ent)
37a7d8b0 3354 && (ent & PT64_BASE_ADDR_MASK) != hpa)
c7addb90
AK
3355 printk(KERN_ERR "xx audit error: (%s) levels %d"
3356 " gva %lx gpa %llx hpa %llx ent %llx %d\n",
ad312c7c 3357 audit_msg, vcpu->arch.mmu.root_level,
d77c26fc
MD
3358 va, gpa, hpa, ent,
3359 is_shadow_present_pte(ent));
c7addb90
AK
3360 else if (ent == shadow_notrap_nonpresent_pte
3361 && !is_error_hpa(hpa))
3362 printk(KERN_ERR "audit: (%s) notrap shadow,"
3363 " valid guest gva %lx\n", audit_msg, va);
35149e21 3364 kvm_release_pfn_clean(pfn);
c7addb90 3365
37a7d8b0
AK
3366 }
3367 }
3368}
3369
3370static void audit_mappings(struct kvm_vcpu *vcpu)
3371{
1ea252af 3372 unsigned i;
37a7d8b0 3373
ad312c7c
ZX
3374 if (vcpu->arch.mmu.root_level == 4)
3375 audit_mappings_page(vcpu, vcpu->arch.mmu.root_hpa, 0, 4);
37a7d8b0
AK
3376 else
3377 for (i = 0; i < 4; ++i)
ad312c7c 3378 if (vcpu->arch.mmu.pae_root[i] & PT_PRESENT_MASK)
37a7d8b0 3379 audit_mappings_page(vcpu,
ad312c7c 3380 vcpu->arch.mmu.pae_root[i],
37a7d8b0
AK
3381 i << 30,
3382 2);
3383}
3384
3385static int count_rmaps(struct kvm_vcpu *vcpu)
3386{
805d32de
XG
3387 struct kvm *kvm = vcpu->kvm;
3388 struct kvm_memslots *slots;
37a7d8b0 3389 int nmaps = 0;
bc6678a3 3390 int i, j, k, idx;
37a7d8b0 3391
bc6678a3 3392 idx = srcu_read_lock(&kvm->srcu);
90d83dc3 3393 slots = kvm_memslots(kvm);
37a7d8b0 3394 for (i = 0; i < KVM_MEMORY_SLOTS; ++i) {
bc6678a3 3395 struct kvm_memory_slot *m = &slots->memslots[i];
37a7d8b0
AK
3396 struct kvm_rmap_desc *d;
3397
3398 for (j = 0; j < m->npages; ++j) {
290fc38d 3399 unsigned long *rmapp = &m->rmap[j];
37a7d8b0 3400
290fc38d 3401 if (!*rmapp)
37a7d8b0 3402 continue;
290fc38d 3403 if (!(*rmapp & 1)) {
37a7d8b0
AK
3404 ++nmaps;
3405 continue;
3406 }
290fc38d 3407 d = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
37a7d8b0
AK
3408 while (d) {
3409 for (k = 0; k < RMAP_EXT; ++k)
d555c333 3410 if (d->sptes[k])
37a7d8b0
AK
3411 ++nmaps;
3412 else
3413 break;
3414 d = d->more;
3415 }
3416 }
3417 }
bc6678a3 3418 srcu_read_unlock(&kvm->srcu, idx);
37a7d8b0
AK
3419 return nmaps;
3420}
3421
805d32de 3422void inspect_spte_has_rmap(struct kvm *kvm, u64 *sptep)
08a3732b
MT
3423{
3424 unsigned long *rmapp;
3425 struct kvm_mmu_page *rev_sp;
3426 gfn_t gfn;
3427
01c168ac 3428 if (is_writable_pte(*sptep)) {
08a3732b 3429 rev_sp = page_header(__pa(sptep));
2032a93d 3430 gfn = kvm_mmu_page_get_gfn(rev_sp, sptep - rev_sp->spt);
08a3732b
MT
3431
3432 if (!gfn_to_memslot(kvm, gfn)) {
3433 if (!printk_ratelimit())
3434 return;
3435 printk(KERN_ERR "%s: no memslot for gfn %ld\n",
3436 audit_msg, gfn);
3437 printk(KERN_ERR "%s: index %ld of sp (gfn=%lx)\n",
805d32de 3438 audit_msg, (long int)(sptep - rev_sp->spt),
08a3732b
MT
3439 rev_sp->gfn);
3440 dump_stack();
3441 return;
3442 }
3443
2032a93d 3444 rmapp = gfn_to_rmap(kvm, gfn, rev_sp->role.level);
08a3732b
MT
3445 if (!*rmapp) {
3446 if (!printk_ratelimit())
3447 return;
3448 printk(KERN_ERR "%s: no rmap for writable spte %llx\n",
3449 audit_msg, *sptep);
3450 dump_stack();
3451 }
3452 }
3453
3454}
3455
3456void audit_writable_sptes_have_rmaps(struct kvm_vcpu *vcpu)
3457{
3458 mmu_spte_walk(vcpu, inspect_spte_has_rmap);
3459}
3460
3461static void check_writable_mappings_rmap(struct kvm_vcpu *vcpu)
37a7d8b0 3462{
4db35314 3463 struct kvm_mmu_page *sp;
37a7d8b0
AK
3464 int i;
3465
f05e70ac 3466 list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
4db35314 3467 u64 *pt = sp->spt;
37a7d8b0 3468
4db35314 3469 if (sp->role.level != PT_PAGE_TABLE_LEVEL)
37a7d8b0
AK
3470 continue;
3471
3472 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
3473 u64 ent = pt[i];
3474
3475 if (!(ent & PT_PRESENT_MASK))
3476 continue;
01c168ac 3477 if (!is_writable_pte(ent))
37a7d8b0 3478 continue;
805d32de 3479 inspect_spte_has_rmap(vcpu->kvm, &pt[i]);
37a7d8b0
AK
3480 }
3481 }
08a3732b 3482 return;
37a7d8b0
AK
3483}
3484
3485static void audit_rmap(struct kvm_vcpu *vcpu)
3486{
08a3732b
MT
3487 check_writable_mappings_rmap(vcpu);
3488 count_rmaps(vcpu);
37a7d8b0
AK
3489}
3490
3491static void audit_write_protection(struct kvm_vcpu *vcpu)
3492{
4db35314 3493 struct kvm_mmu_page *sp;
290fc38d
IE
3494 struct kvm_memory_slot *slot;
3495 unsigned long *rmapp;
e58b0f9e 3496 u64 *spte;
290fc38d 3497 gfn_t gfn;
37a7d8b0 3498
f05e70ac 3499 list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
f6e2c02b 3500 if (sp->role.direct)
37a7d8b0 3501 continue;
e58b0f9e
MT
3502 if (sp->unsync)
3503 continue;
37a7d8b0 3504
a1f4d395 3505 slot = gfn_to_memslot(vcpu->kvm, sp->gfn);
290fc38d 3506 rmapp = &slot->rmap[gfn - slot->base_gfn];
e58b0f9e
MT
3507
3508 spte = rmap_next(vcpu->kvm, rmapp, NULL);
3509 while (spte) {
01c168ac 3510 if (is_writable_pte(*spte))
e58b0f9e
MT
3511 printk(KERN_ERR "%s: (%s) shadow page has "
3512 "writable mappings: gfn %lx role %x\n",
b8688d51 3513 __func__, audit_msg, sp->gfn,
4db35314 3514 sp->role.word);
e58b0f9e
MT
3515 spte = rmap_next(vcpu->kvm, rmapp, spte);
3516 }
37a7d8b0
AK
3517 }
3518}
3519
3520static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg)
3521{
3522 int olddbg = dbg;
3523
3524 dbg = 0;
3525 audit_msg = msg;
3526 audit_rmap(vcpu);
3527 audit_write_protection(vcpu);
2aaf65e8
MT
3528 if (strcmp("pre pte write", audit_msg) != 0)
3529 audit_mappings(vcpu);
08a3732b 3530 audit_writable_sptes_have_rmaps(vcpu);
37a7d8b0
AK
3531 dbg = olddbg;
3532}
3533
3534#endif
This page took 0.829275 seconds and 5 git commands to generate.