drm/i915: Don't use a define when it's clearer to just put the value
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
e5747e3a 31#include <linux/acpi.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/i915_drm.h>
1da177e4 34#include "i915_drv.h"
990bbdad 35#include "i915_trace.h"
f49f0586 36#include "intel_drv.h"
1da177e4 37
79e53945 38#include <linux/console.h>
e0cd3608 39#include <linux/module.h>
d6102977 40#include <linux/pm_runtime.h>
760285e7 41#include <drm/drm_crtc_helper.h>
79e53945 42
112b715e
KH
43static struct drm_driver driver;
44
a57c774a
AK
45#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
a57c774a
AK
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
84fd4f4e
RB
52#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
84fd4f4e
RB
57 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
a57c774a 59
5efb3e28
VS
60#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
9a7e8492 66static const struct intel_device_info intel_i830_info = {
7eb552ae 67 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 68 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 69 .ring_mask = RENDER_RING,
a57c774a 70 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 71 CURSOR_OFFSETS,
cfdf1fa2
KH
72};
73
9a7e8492 74static const struct intel_device_info intel_845g_info = {
7eb552ae 75 .gen = 2, .num_pipes = 1,
31578148 76 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 77 .ring_mask = RENDER_RING,
a57c774a 78 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 79 CURSOR_OFFSETS,
cfdf1fa2
KH
80};
81
9a7e8492 82static const struct intel_device_info intel_i85x_info = {
7eb552ae 83 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 84 .cursor_needs_physical = 1,
31578148 85 .has_overlay = 1, .overlay_needs_physical = 1,
fd70d52a 86 .has_fbc = 1,
73ae478c 87 .ring_mask = RENDER_RING,
a57c774a 88 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 89 CURSOR_OFFSETS,
cfdf1fa2
KH
90};
91
9a7e8492 92static const struct intel_device_info intel_i865g_info = {
7eb552ae 93 .gen = 2, .num_pipes = 1,
31578148 94 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 95 .ring_mask = RENDER_RING,
a57c774a 96 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 97 CURSOR_OFFSETS,
cfdf1fa2
KH
98};
99
9a7e8492 100static const struct intel_device_info intel_i915g_info = {
7eb552ae 101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 102 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 103 .ring_mask = RENDER_RING,
a57c774a 104 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 105 CURSOR_OFFSETS,
cfdf1fa2 106};
9a7e8492 107static const struct intel_device_info intel_i915gm_info = {
7eb552ae 108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 109 .cursor_needs_physical = 1,
31578148 110 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 111 .supports_tv = 1,
fd70d52a 112 .has_fbc = 1,
73ae478c 113 .ring_mask = RENDER_RING,
a57c774a 114 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 115 CURSOR_OFFSETS,
cfdf1fa2 116};
9a7e8492 117static const struct intel_device_info intel_i945g_info = {
7eb552ae 118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 119 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 120 .ring_mask = RENDER_RING,
a57c774a 121 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 122 CURSOR_OFFSETS,
cfdf1fa2 123};
9a7e8492 124static const struct intel_device_info intel_i945gm_info = {
7eb552ae 125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 126 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 127 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 128 .supports_tv = 1,
fd70d52a 129 .has_fbc = 1,
73ae478c 130 .ring_mask = RENDER_RING,
a57c774a 131 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 132 CURSOR_OFFSETS,
cfdf1fa2
KH
133};
134
9a7e8492 135static const struct intel_device_info intel_i965g_info = {
7eb552ae 136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 137 .has_hotplug = 1,
31578148 138 .has_overlay = 1,
73ae478c 139 .ring_mask = RENDER_RING,
a57c774a 140 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 141 CURSOR_OFFSETS,
cfdf1fa2
KH
142};
143
9a7e8492 144static const struct intel_device_info intel_i965gm_info = {
7eb552ae 145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 147 .has_overlay = 1,
a6c45cf0 148 .supports_tv = 1,
73ae478c 149 .ring_mask = RENDER_RING,
a57c774a 150 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 151 CURSOR_OFFSETS,
cfdf1fa2
KH
152};
153
9a7e8492 154static const struct intel_device_info intel_g33_info = {
7eb552ae 155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 156 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 157 .has_overlay = 1,
73ae478c 158 .ring_mask = RENDER_RING,
a57c774a 159 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 160 CURSOR_OFFSETS,
cfdf1fa2
KH
161};
162
9a7e8492 163static const struct intel_device_info intel_g45_info = {
7eb552ae 164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 165 .has_pipe_cxsr = 1, .has_hotplug = 1,
73ae478c 166 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 167 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 168 CURSOR_OFFSETS,
cfdf1fa2
KH
169};
170
9a7e8492 171static const struct intel_device_info intel_gm45_info = {
7eb552ae 172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 174 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 175 .supports_tv = 1,
73ae478c 176 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 177 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 178 CURSOR_OFFSETS,
cfdf1fa2
KH
179};
180
9a7e8492 181static const struct intel_device_info intel_pineview_info = {
7eb552ae 182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 183 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 184 .has_overlay = 1,
a57c774a 185 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 186 CURSOR_OFFSETS,
cfdf1fa2
KH
187};
188
9a7e8492 189static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 190 .gen = 5, .num_pipes = 2,
5a117db7 191 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 192 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 193 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 194 CURSOR_OFFSETS,
cfdf1fa2
KH
195};
196
9a7e8492 197static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 199 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 200 .has_fbc = 1,
73ae478c 201 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 202 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 203 CURSOR_OFFSETS,
cfdf1fa2
KH
204};
205
9a7e8492 206static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 207 .gen = 6, .num_pipes = 2,
c96c3a8c 208 .need_gfx_hws = 1, .has_hotplug = 1,
cbaef0f1 209 .has_fbc = 1,
73ae478c 210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 211 .has_llc = 1,
a57c774a 212 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 213 CURSOR_OFFSETS,
f6e450a6
EA
214};
215
9a7e8492 216static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 218 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 219 .has_fbc = 1,
73ae478c 220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 221 .has_llc = 1,
a57c774a 222 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 223 CURSOR_OFFSETS,
a13e4093
EA
224};
225
219f4fdb
BW
226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
cbaef0f1 229 .has_fbc = 1, \
73ae478c 230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
ab484f8f 231 .has_llc = 1
219f4fdb 232
c76b615c 233static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
234 GEN7_FEATURES,
235 .is_ivybridge = 1,
a57c774a 236 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 237 IVB_CURSOR_OFFSETS,
c76b615c
JB
238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
a57c774a 244 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 245 IVB_CURSOR_OFFSETS,
c76b615c
JB
246};
247
999bcdea
BW
248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
a57c774a 252 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 253 IVB_CURSOR_OFFSETS,
999bcdea
BW
254};
255
70a3eb7a 256static const struct intel_device_info intel_valleyview_m_info = {
219f4fdb
BW
257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
70a3eb7a 260 .is_valleyview = 1,
fba5d532 261 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 262 .has_fbc = 0, /* legal, last one wins */
30ccd964 263 .has_llc = 0, /* legal, last one wins */
a57c774a 264 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 265 CURSOR_OFFSETS,
70a3eb7a
JB
266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
219f4fdb
BW
269 GEN7_FEATURES,
270 .num_pipes = 2,
70a3eb7a 271 .is_valleyview = 1,
fba5d532 272 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 273 .has_fbc = 0, /* legal, last one wins */
30ccd964 274 .has_llc = 0, /* legal, last one wins */
a57c774a 275 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 276 CURSOR_OFFSETS,
70a3eb7a
JB
277};
278
4cae9ae0 279static const struct intel_device_info intel_haswell_d_info = {
219f4fdb
BW
280 GEN7_FEATURES,
281 .is_haswell = 1,
dd93be58 282 .has_ddi = 1,
30568c45 283 .has_fpga_dbg = 1,
73ae478c 284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 285 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 286 IVB_CURSOR_OFFSETS,
4cae9ae0
ED
287};
288
289static const struct intel_device_info intel_haswell_m_info = {
219f4fdb
BW
290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
dd93be58 293 .has_ddi = 1,
30568c45 294 .has_fpga_dbg = 1,
73ae478c 295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 296 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 297 IVB_CURSOR_OFFSETS,
c76b615c
JB
298};
299
4d4dead6 300static const struct intel_device_info intel_broadwell_d_info = {
4b30553d 301 .gen = 8, .num_pipes = 3,
4d4dead6
BW
302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
66bc2cab 306 .has_fpga_dbg = 1,
8f94d24b 307 .has_fbc = 1,
a57c774a 308 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 309 IVB_CURSOR_OFFSETS,
4d4dead6
BW
310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
4b30553d 313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
4d4dead6
BW
314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
66bc2cab 318 .has_fpga_dbg = 1,
8f94d24b 319 .has_fbc = 1,
a57c774a 320 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 321 IVB_CURSOR_OFFSETS,
4d4dead6
BW
322};
323
fd3c269f
ZY
324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
328 .has_llc = 1,
329 .has_ddi = 1,
66bc2cab 330 .has_fpga_dbg = 1,
fd3c269f
ZY
331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 333 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
340 .has_llc = 1,
341 .has_ddi = 1,
66bc2cab 342 .has_fpga_dbg = 1,
fd3c269f
ZY
343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 345 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
346};
347
7d87a7f7
VS
348static const struct intel_device_info intel_cherryview_info = {
349 .is_preliminary = 1,
07fddb14 350 .gen = 8, .num_pipes = 3,
7d87a7f7
VS
351 .need_gfx_hws = 1, .has_hotplug = 1,
352 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
353 .is_valleyview = 1,
354 .display_mmio_offset = VLV_DISPLAY_BASE,
84fd4f4e 355 GEN_CHV_PIPEOFFSETS,
5efb3e28 356 CURSOR_OFFSETS,
7d87a7f7
VS
357};
358
a0a18075
JB
359/*
360 * Make sure any device matches here are from most specific to most
361 * general. For example, since the Quanta match is based on the subsystem
362 * and subvendor IDs, we need it to come before the more general IVB
363 * PCI ID matches, otherwise we'll use the wrong info struct above.
364 */
365#define INTEL_PCI_IDS \
366 INTEL_I830_IDS(&intel_i830_info), \
367 INTEL_I845G_IDS(&intel_845g_info), \
368 INTEL_I85X_IDS(&intel_i85x_info), \
369 INTEL_I865G_IDS(&intel_i865g_info), \
370 INTEL_I915G_IDS(&intel_i915g_info), \
371 INTEL_I915GM_IDS(&intel_i915gm_info), \
372 INTEL_I945G_IDS(&intel_i945g_info), \
373 INTEL_I945GM_IDS(&intel_i945gm_info), \
374 INTEL_I965G_IDS(&intel_i965g_info), \
375 INTEL_G33_IDS(&intel_g33_info), \
376 INTEL_I965GM_IDS(&intel_i965gm_info), \
377 INTEL_GM45_IDS(&intel_gm45_info), \
378 INTEL_G45_IDS(&intel_g45_info), \
379 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
380 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
381 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
382 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
383 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
384 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
385 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
386 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
387 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
388 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
389 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
4d4dead6 390 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
fd3c269f
ZY
391 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
392 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
393 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
7d87a7f7
VS
394 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
395 INTEL_CHV_IDS(&intel_cherryview_info)
a0a18075 396
6103da0d 397static const struct pci_device_id pciidlist[] = { /* aka */
a0a18075 398 INTEL_PCI_IDS,
49ae35f2 399 {0, 0, 0}
1da177e4
LT
400};
401
79e53945
JB
402#if defined(CONFIG_DRM_I915_KMS)
403MODULE_DEVICE_TABLE(pci, pciidlist);
404#endif
405
0206e353 406void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
407{
408 struct drm_i915_private *dev_priv = dev->dev_private;
bcdb72ac 409 struct pci_dev *pch = NULL;
3bad0781 410
ce1bb329
BW
411 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
412 * (which really amounts to a PCH but no South Display).
413 */
414 if (INTEL_INFO(dev)->num_pipes == 0) {
415 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
416 return;
417 }
418
3bad0781
ZW
419 /*
420 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
421 * make graphics device passthrough work easy for VMM, that only
422 * need to expose ISA bridge to let driver know the real hardware
423 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
424 *
425 * In some virtualized environments (e.g. XEN), there is irrelevant
426 * ISA bridge in the system. To work reliably, we should scan trhough
427 * all the ISA bridge devices and check for the first match, instead
428 * of only checking the first one.
3bad0781 429 */
bcdb72ac 430 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
3bad0781 431 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
bcdb72ac 432 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 433 dev_priv->pch_id = id;
3bad0781 434
90711d50
JB
435 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
436 dev_priv->pch_type = PCH_IBX;
437 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 438 WARN_ON(!IS_GEN5(dev));
90711d50 439 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
440 dev_priv->pch_type = PCH_CPT;
441 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 442 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
443 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
444 /* PantherPoint is CPT compatible */
445 dev_priv->pch_type = PCH_CPT;
492ab669 446 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 447 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
448 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
449 dev_priv->pch_type = PCH_LPT;
450 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
7fcb83cd 451 WARN_ON(!IS_HASWELL(dev));
08e1413d 452 WARN_ON(IS_ULT(dev));
018f52c9
PZ
453 } else if (IS_BROADWELL(dev)) {
454 dev_priv->pch_type = PCH_LPT;
455 dev_priv->pch_id =
456 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
457 DRM_DEBUG_KMS("This is Broadwell, assuming "
458 "LynxPoint LP PCH\n");
e76e0634
BW
459 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
460 dev_priv->pch_type = PCH_LPT;
461 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
462 WARN_ON(!IS_HASWELL(dev));
463 WARN_ON(!IS_ULT(dev));
bcdb72ac
ID
464 } else
465 continue;
466
6a9c4b35 467 break;
3bad0781 468 }
3bad0781 469 }
6a9c4b35 470 if (!pch)
bcdb72ac
ID
471 DRM_DEBUG_KMS("No PCH found.\n");
472
473 pci_dev_put(pch);
3bad0781
ZW
474}
475
2911a35b
BW
476bool i915_semaphore_is_enabled(struct drm_device *dev)
477{
478 if (INTEL_INFO(dev)->gen < 6)
a08acaf2 479 return false;
2911a35b 480
d330a953
JN
481 if (i915.semaphores >= 0)
482 return i915.semaphores;
2911a35b 483
71386ef9
OM
484 /* TODO: make semaphores and Execlists play nicely together */
485 if (i915.enable_execlists)
486 return false;
487
be71eabe
RV
488 /* Until we get further testing... */
489 if (IS_GEN8(dev))
490 return false;
491
59de3295 492#ifdef CONFIG_INTEL_IOMMU
2911a35b 493 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
494 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
495 return false;
496#endif
2911a35b 497
a08acaf2 498 return true;
2911a35b
BW
499}
500
1d0d343a
ID
501void intel_hpd_cancel_work(struct drm_i915_private *dev_priv)
502{
503 spin_lock_irq(&dev_priv->irq_lock);
504
505 dev_priv->long_hpd_port_mask = 0;
506 dev_priv->short_hpd_port_mask = 0;
507 dev_priv->hpd_event_bits = 0;
508
509 spin_unlock_irq(&dev_priv->irq_lock);
510
511 cancel_work_sync(&dev_priv->dig_port_work);
512 cancel_work_sync(&dev_priv->hotplug_work);
513 cancel_delayed_work_sync(&dev_priv->hotplug_reenable_work);
514}
515
07f9cd0b
ID
516static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
517{
518 struct drm_device *dev = dev_priv->dev;
519 struct drm_encoder *encoder;
520
521 drm_modeset_lock_all(dev);
522 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
523 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
524
525 if (intel_encoder->suspend)
526 intel_encoder->suspend(intel_encoder);
527 }
528 drm_modeset_unlock_all(dev);
529}
530
ebc32824 531static int intel_suspend_complete(struct drm_i915_private *dev_priv);
016970be
SK
532static int intel_resume_prepare(struct drm_i915_private *dev_priv,
533 bool rpm_resume);
ebc32824 534
84b79f8d 535static int i915_drm_freeze(struct drm_device *dev)
ba8bbcf6 536{
61caf87c 537 struct drm_i915_private *dev_priv = dev->dev_private;
24576d23 538 struct drm_crtc *crtc;
e5747e3a 539 pci_power_t opregion_target_state;
61caf87c 540
b8efb17b
ZR
541 /* ignore lid events during suspend */
542 mutex_lock(&dev_priv->modeset_restore_lock);
543 dev_priv->modeset_restore = MODESET_SUSPENDED;
544 mutex_unlock(&dev_priv->modeset_restore_lock);
545
c67a470b
PZ
546 /* We do a lot of poking in a lot of registers, make sure they work
547 * properly. */
da7e29bd 548 intel_display_set_init_power(dev_priv, true);
cb10799c 549
5bcf719b
DA
550 drm_kms_helper_poll_disable(dev);
551
ba8bbcf6 552 pci_save_state(dev->pdev);
ba8bbcf6 553
5669fcac 554 /* If KMS is active, we do the leavevt stuff here */
226485e9 555 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
db1b76ca
DV
556 int error;
557
45c5f202 558 error = i915_gem_suspend(dev);
84b79f8d 559 if (error) {
226485e9 560 dev_err(&dev->pdev->dev,
84b79f8d
RW
561 "GEM idle failed, resume might fail\n");
562 return error;
563 }
a261b246 564
24576d23
JB
565 /*
566 * Disable CRTCs directly since we want to preserve sw state
b04c5bd6 567 * for _thaw. Also, power gate the CRTC power wells.
24576d23 568 */
6e9f798d 569 drm_modeset_lock_all(dev);
b04c5bd6
BF
570 for_each_crtc(dev, crtc)
571 intel_crtc_control(crtc, false);
6e9f798d 572 drm_modeset_unlock_all(dev);
7d708ee4 573
0e32b39c 574 intel_dp_mst_suspend(dev);
09b64267
DA
575
576 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
577
0e32b39c 578 intel_runtime_pm_disable_interrupts(dev);
1d0d343a 579 intel_hpd_cancel_work(dev_priv);
0e32b39c 580
07f9cd0b
ID
581 intel_suspend_encoders(dev_priv);
582
09b64267
DA
583 intel_suspend_gt_powersave(dev);
584
7d708ee4 585 intel_modeset_suspend_hw(dev);
5669fcac
JB
586 }
587
828c7908
BW
588 i915_gem_suspend_gtt_mappings(dev);
589
9e06dd39
JB
590 i915_save_state(dev);
591
95fa2eee
ID
592 opregion_target_state = PCI_D3cold;
593#if IS_ENABLED(CONFIG_ACPI_SLEEP)
594 if (acpi_target_system_state() < ACPI_STATE_S3)
e5747e3a 595 opregion_target_state = PCI_D1;
95fa2eee 596#endif
e5747e3a
JB
597 intel_opregion_notify_adapter(dev, opregion_target_state);
598
156c7ca0 599 intel_uncore_forcewake_reset(dev, false);
44834a67 600 intel_opregion_fini(dev);
8ee1c3db 601
82e3b8c1 602 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
3fa016a0 603
62d5d69b
MK
604 dev_priv->suspend_count++;
605
85e90679
KCA
606 intel_display_set_init_power(dev_priv, false);
607
61caf87c 608 return 0;
84b79f8d
RW
609}
610
6a9ee8af 611int i915_suspend(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
612{
613 int error;
614
615 if (!dev || !dev->dev_private) {
616 DRM_ERROR("dev: %p\n", dev);
617 DRM_ERROR("DRM not initialized, aborting suspend.\n");
618 return -ENODEV;
619 }
620
621 if (state.event == PM_EVENT_PRETHAW)
622 return 0;
623
5bcf719b
DA
624
625 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
626 return 0;
6eecba33 627
84b79f8d
RW
628 error = i915_drm_freeze(dev);
629 if (error)
630 return error;
631
b932ccb5
DA
632 if (state.event == PM_EVENT_SUSPEND) {
633 /* Shut down the device */
634 pci_disable_device(dev->pdev);
635 pci_set_power_state(dev->pdev, PCI_D3hot);
636 }
ba8bbcf6
JB
637
638 return 0;
639}
640
76c4b250 641static int i915_drm_thaw_early(struct drm_device *dev)
ba8bbcf6 642{
5669fcac 643 struct drm_i915_private *dev_priv = dev->dev_private;
016970be 644 int ret;
8ee1c3db 645
016970be
SK
646 ret = intel_resume_prepare(dev_priv, false);
647 if (ret)
648 DRM_ERROR("Resume prepare failed: %d,Continuing resume\n", ret);
8abdc179 649
10018603 650 intel_uncore_early_sanitize(dev, true);
9d49c0ef 651 intel_uncore_sanitize(dev);
76c4b250
ID
652 intel_power_domains_init_hw(dev_priv);
653
016970be 654 return ret;
76c4b250
ID
655}
656
657static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
658{
659 struct drm_i915_private *dev_priv = dev->dev_private;
9d49c0ef
PZ
660
661 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
662 restore_gtt_mappings) {
663 mutex_lock(&dev->struct_mutex);
664 i915_gem_restore_gtt_mappings(dev);
665 mutex_unlock(&dev->struct_mutex);
666 }
667
61caf87c 668 i915_restore_state(dev);
44834a67 669 intel_opregion_setup(dev);
61caf87c 670
5669fcac
JB
671 /* KMS EnterVT equivalent */
672 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
dde86e2d 673 intel_init_pch_refclk(dev);
754970ee 674 drm_mode_config_reset(dev);
1833b134 675
5669fcac 676 mutex_lock(&dev->struct_mutex);
074c6ada
CW
677 if (i915_gem_init_hw(dev)) {
678 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
679 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
680 }
5669fcac 681 mutex_unlock(&dev->struct_mutex);
226485e9 682
e11aa362 683 intel_runtime_pm_restore_interrupts(dev);
15239099 684
1833b134 685 intel_modeset_init_hw(dev);
24576d23 686
0e32b39c
DA
687 {
688 unsigned long irqflags;
689 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
690 if (dev_priv->display.hpd_irq_setup)
691 dev_priv->display.hpd_irq_setup(dev);
692 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
693 }
694
695 intel_dp_mst_resume(dev);
24576d23
JB
696 drm_modeset_lock_all(dev);
697 intel_modeset_setup_hw_state(dev, true);
698 drm_modeset_unlock_all(dev);
15239099
DV
699
700 /*
701 * ... but also need to make sure that hotplug processing
702 * doesn't cause havoc. Like in the driver load code we don't
703 * bother with the tiny race here where we might loose hotplug
704 * notifications.
705 * */
20afbda2 706 intel_hpd_init(dev);
bb60b969 707 /* Config may have changed between suspend and resume */
1ff74cf1 708 drm_helper_hpd_irq_event(dev);
d5bb081b 709 }
1daed3fb 710
44834a67
CW
711 intel_opregion_init(dev);
712
82e3b8c1 713 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
073f34d9 714
b8efb17b
ZR
715 mutex_lock(&dev_priv->modeset_restore_lock);
716 dev_priv->modeset_restore = MODESET_DONE;
717 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455 718
e5747e3a
JB
719 intel_opregion_notify_adapter(dev, PCI_D0);
720
074c6ada 721 return 0;
84b79f8d
RW
722}
723
1abd02e2
JB
724static int i915_drm_thaw(struct drm_device *dev)
725{
7f16e5c1 726 if (drm_core_check_feature(dev, DRIVER_MODESET))
828c7908 727 i915_check_and_clear_faults(dev);
1abd02e2 728
9d49c0ef 729 return __i915_drm_thaw(dev, true);
84b79f8d
RW
730}
731
76c4b250 732static int i915_resume_early(struct drm_device *dev)
84b79f8d 733{
5bcf719b
DA
734 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
735 return 0;
736
76c4b250
ID
737 /*
738 * We have a resume ordering issue with the snd-hda driver also
739 * requiring our device to be power up. Due to the lack of a
740 * parent/child relationship we currently solve this with an early
741 * resume hook.
742 *
743 * FIXME: This should be solved with a special hdmi sink device or
744 * similar so that power domains can be employed.
745 */
84b79f8d
RW
746 if (pci_enable_device(dev->pdev))
747 return -EIO;
748
749 pci_set_master(dev->pdev);
750
76c4b250
ID
751 return i915_drm_thaw_early(dev);
752}
753
754int i915_resume(struct drm_device *dev)
755{
756 struct drm_i915_private *dev_priv = dev->dev_private;
757 int ret;
758
1abd02e2
JB
759 /*
760 * Platforms with opregion should have sane BIOS, older ones (gen3 and
9d49c0ef
PZ
761 * earlier) need to restore the GTT mappings since the BIOS might clear
762 * all our scratch PTEs.
1abd02e2 763 */
9d49c0ef 764 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
6eecba33
CW
765 if (ret)
766 return ret;
767
768 drm_kms_helper_poll_enable(dev);
769 return 0;
ba8bbcf6
JB
770}
771
76c4b250
ID
772static int i915_resume_legacy(struct drm_device *dev)
773{
774 i915_resume_early(dev);
775 i915_resume(dev);
776
777 return 0;
778}
779
11ed50ec 780/**
f3953dcb 781 * i915_reset - reset chip after a hang
11ed50ec 782 * @dev: drm device to reset
11ed50ec
BG
783 *
784 * Reset the chip. Useful if a hang is detected. Returns zero on successful
785 * reset or otherwise an error code.
786 *
787 * Procedure is fairly simple:
788 * - reset the chip using the reset reg
789 * - re-init context state
790 * - re-init hardware status page
791 * - re-init ring buffer
792 * - re-init interrupt state
793 * - re-init display
794 */
d4b8bb2a 795int i915_reset(struct drm_device *dev)
11ed50ec 796{
50227e1c 797 struct drm_i915_private *dev_priv = dev->dev_private;
2e7c8ee7 798 bool simulated;
0573ed4a 799 int ret;
11ed50ec 800
d330a953 801 if (!i915.reset)
d78cb50b
CW
802 return 0;
803
d54a02c0 804 mutex_lock(&dev->struct_mutex);
11ed50ec 805
069efc1d 806 i915_gem_reset(dev);
77f01230 807
2e7c8ee7
CW
808 simulated = dev_priv->gpu_error.stop_rings != 0;
809
be62acb4
MK
810 ret = intel_gpu_reset(dev);
811
812 /* Also reset the gpu hangman. */
813 if (simulated) {
814 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
815 dev_priv->gpu_error.stop_rings = 0;
816 if (ret == -ENODEV) {
f2d91a2c
DV
817 DRM_INFO("Reset not implemented, but ignoring "
818 "error for simulated gpu hangs\n");
be62acb4
MK
819 ret = 0;
820 }
2e7c8ee7 821 }
be62acb4 822
0573ed4a 823 if (ret) {
f2d91a2c 824 DRM_ERROR("Failed to reset chip: %i\n", ret);
f953c935 825 mutex_unlock(&dev->struct_mutex);
f803aa55 826 return ret;
11ed50ec
BG
827 }
828
829 /* Ok, now get things going again... */
830
831 /*
832 * Everything depends on having the GTT running, so we need to start
833 * there. Fortunately we don't need to do this unless we reset the
834 * chip at a PCI level.
835 *
836 * Next we need to restore the context, but we don't use those
837 * yet either...
838 *
839 * Ring buffer needs to be re-initialized in the KMS case, or if X
840 * was running at the time of the reset (i.e. we weren't VT
841 * switched away).
842 */
843 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
db1b76ca 844 !dev_priv->ums.mm_suspended) {
db1b76ca 845 dev_priv->ums.mm_suspended = 0;
75a6898f 846
6689c167
MA
847 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
848 dev_priv->gpu_error.reload_in_reset = true;
849
3d57e5bd 850 ret = i915_gem_init_hw(dev);
6689c167
MA
851
852 dev_priv->gpu_error.reload_in_reset = false;
853
8e88a2bd 854 mutex_unlock(&dev->struct_mutex);
3d57e5bd
BW
855 if (ret) {
856 DRM_ERROR("Failed hw init on reset %d\n", ret);
857 return ret;
858 }
f817586c 859
e090c53b 860 /*
78ad455f
DV
861 * FIXME: This races pretty badly against concurrent holders of
862 * ring interrupts. This is possible since we've started to drop
863 * dev->struct_mutex in select places when waiting for the gpu.
e090c53b 864 */
dd0a1aa1 865
78ad455f
DV
866 /*
867 * rps/rc6 re-init is necessary to restore state lost after the
868 * reset and the re-install of gt irqs. Skip for ironlake per
dd0a1aa1 869 * previous concerns that it doesn't respond well to some forms
78ad455f
DV
870 * of re-init after reset.
871 */
dc1d0136 872 if (INTEL_INFO(dev)->gen > 5)
c6df39b5 873 intel_reset_gt_powersave(dev);
dd0a1aa1 874
20afbda2 875 intel_hpd_init(dev);
bcbc324a
DV
876 } else {
877 mutex_unlock(&dev->struct_mutex);
11ed50ec
BG
878 }
879
11ed50ec
BG
880 return 0;
881}
882
56550d94 883static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 884{
01a06850
DV
885 struct intel_device_info *intel_info =
886 (struct intel_device_info *) ent->driver_data;
887
d330a953 888 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
b833d685
BW
889 DRM_INFO("This hardware requires preliminary hardware support.\n"
890 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
891 return -ENODEV;
892 }
893
5fe49d86
CW
894 /* Only bind to function 0 of the device. Early generations
895 * used function 1 as a placeholder for multi-head. This causes
896 * us confusion instead, especially on the systems where both
897 * functions have the same PCI-ID!
898 */
899 if (PCI_FUNC(pdev->devfn))
900 return -ENODEV;
901
24986ee0 902 driver.driver_features &= ~(DRIVER_USE_AGP);
01a06850 903
dcdb1674 904 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
905}
906
907static void
908i915_pci_remove(struct pci_dev *pdev)
909{
910 struct drm_device *dev = pci_get_drvdata(pdev);
911
912 drm_put_dev(dev);
913}
914
84b79f8d 915static int i915_pm_suspend(struct device *dev)
112b715e 916{
84b79f8d
RW
917 struct pci_dev *pdev = to_pci_dev(dev);
918 struct drm_device *drm_dev = pci_get_drvdata(pdev);
112b715e 919
84b79f8d
RW
920 if (!drm_dev || !drm_dev->dev_private) {
921 dev_err(dev, "DRM not initialized, aborting suspend.\n");
922 return -ENODEV;
923 }
112b715e 924
5bcf719b
DA
925 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
926 return 0;
927
76c4b250
ID
928 return i915_drm_freeze(drm_dev);
929}
930
931static int i915_pm_suspend_late(struct device *dev)
932{
933 struct pci_dev *pdev = to_pci_dev(dev);
934 struct drm_device *drm_dev = pci_get_drvdata(pdev);
8abdc179 935 struct drm_i915_private *dev_priv = drm_dev->dev_private;
016970be 936 int ret;
76c4b250
ID
937
938 /*
939 * We have a suspedn ordering issue with the snd-hda driver also
940 * requiring our device to be power up. Due to the lack of a
941 * parent/child relationship we currently solve this with an late
942 * suspend hook.
943 *
944 * FIXME: This should be solved with a special hdmi sink device or
945 * similar so that power domains can be employed.
946 */
947 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
948 return 0;
112b715e 949
016970be 950 ret = intel_suspend_complete(dev_priv);
8abdc179 951
016970be
SK
952 if (ret)
953 DRM_ERROR("Suspend complete failed: %d\n", ret);
954 else {
955 pci_disable_device(pdev);
956 pci_set_power_state(pdev, PCI_D3hot);
957 }
cbda12d7 958
016970be 959 return ret;
cbda12d7
ZW
960}
961
76c4b250
ID
962static int i915_pm_resume_early(struct device *dev)
963{
964 struct pci_dev *pdev = to_pci_dev(dev);
965 struct drm_device *drm_dev = pci_get_drvdata(pdev);
966
967 return i915_resume_early(drm_dev);
968}
969
84b79f8d 970static int i915_pm_resume(struct device *dev)
cbda12d7 971{
84b79f8d
RW
972 struct pci_dev *pdev = to_pci_dev(dev);
973 struct drm_device *drm_dev = pci_get_drvdata(pdev);
974
975 return i915_resume(drm_dev);
cbda12d7
ZW
976}
977
84b79f8d 978static int i915_pm_freeze(struct device *dev)
cbda12d7 979{
84b79f8d
RW
980 struct pci_dev *pdev = to_pci_dev(dev);
981 struct drm_device *drm_dev = pci_get_drvdata(pdev);
982
983 if (!drm_dev || !drm_dev->dev_private) {
984 dev_err(dev, "DRM not initialized, aborting suspend.\n");
985 return -ENODEV;
986 }
987
988 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
989}
990
76c4b250
ID
991static int i915_pm_thaw_early(struct device *dev)
992{
993 struct pci_dev *pdev = to_pci_dev(dev);
994 struct drm_device *drm_dev = pci_get_drvdata(pdev);
995
996 return i915_drm_thaw_early(drm_dev);
997}
998
84b79f8d 999static int i915_pm_thaw(struct device *dev)
cbda12d7 1000{
84b79f8d
RW
1001 struct pci_dev *pdev = to_pci_dev(dev);
1002 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1003
1004 return i915_drm_thaw(drm_dev);
cbda12d7
ZW
1005}
1006
84b79f8d 1007static int i915_pm_poweroff(struct device *dev)
cbda12d7 1008{
84b79f8d
RW
1009 struct pci_dev *pdev = to_pci_dev(dev);
1010 struct drm_device *drm_dev = pci_get_drvdata(pdev);
84b79f8d 1011
61caf87c 1012 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
1013}
1014
ebc32824 1015static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
97bea207 1016{
414de7a0 1017 hsw_enable_pc8(dev_priv);
0ab9cfeb
ID
1018
1019 return 0;
97bea207
PZ
1020}
1021
016970be
SK
1022static int snb_resume_prepare(struct drm_i915_private *dev_priv,
1023 bool rpm_resume)
9a952a0d
PZ
1024{
1025 struct drm_device *dev = dev_priv->dev;
1026
016970be
SK
1027 if (rpm_resume)
1028 intel_init_pch_refclk(dev);
0ab9cfeb
ID
1029
1030 return 0;
9a952a0d
PZ
1031}
1032
016970be
SK
1033static int hsw_resume_prepare(struct drm_i915_private *dev_priv,
1034 bool rpm_resume)
97bea207 1035{
414de7a0 1036 hsw_disable_pc8(dev_priv);
0ab9cfeb
ID
1037
1038 return 0;
97bea207
PZ
1039}
1040
ddeea5b0
ID
1041/*
1042 * Save all Gunit registers that may be lost after a D3 and a subsequent
1043 * S0i[R123] transition. The list of registers needing a save/restore is
1044 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1045 * registers in the following way:
1046 * - Driver: saved/restored by the driver
1047 * - Punit : saved/restored by the Punit firmware
1048 * - No, w/o marking: no need to save/restore, since the register is R/O or
1049 * used internally by the HW in a way that doesn't depend
1050 * keeping the content across a suspend/resume.
1051 * - Debug : used for debugging
1052 *
1053 * We save/restore all registers marked with 'Driver', with the following
1054 * exceptions:
1055 * - Registers out of use, including also registers marked with 'Debug'.
1056 * These have no effect on the driver's operation, so we don't save/restore
1057 * them to reduce the overhead.
1058 * - Registers that are fully setup by an initialization function called from
1059 * the resume path. For example many clock gating and RPS/RC6 registers.
1060 * - Registers that provide the right functionality with their reset defaults.
1061 *
1062 * TODO: Except for registers that based on the above 3 criteria can be safely
1063 * ignored, we save/restore all others, practically treating the HW context as
1064 * a black-box for the driver. Further investigation is needed to reduce the
1065 * saved/restored registers even further, by following the same 3 criteria.
1066 */
1067static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1068{
1069 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1070 int i;
1071
1072 /* GAM 0x4000-0x4770 */
1073 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1074 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1075 s->arb_mode = I915_READ(ARB_MODE);
1076 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1077 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1078
1079 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1080 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1081
1082 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1083 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1084
1085 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1086 s->ecochk = I915_READ(GAM_ECOCHK);
1087 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1088 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1089
1090 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1091
1092 /* MBC 0x9024-0x91D0, 0x8500 */
1093 s->g3dctl = I915_READ(VLV_G3DCTL);
1094 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1095 s->mbctl = I915_READ(GEN6_MBCTL);
1096
1097 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1098 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1099 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1100 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1101 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1102 s->rstctl = I915_READ(GEN6_RSTCTL);
1103 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1104
1105 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1106 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1107 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1108 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1109 s->ecobus = I915_READ(ECOBUS);
1110 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1111 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1112 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1113 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1114 s->rcedata = I915_READ(VLV_RCEDATA);
1115 s->spare2gh = I915_READ(VLV_SPAREG2H);
1116
1117 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1118 s->gt_imr = I915_READ(GTIMR);
1119 s->gt_ier = I915_READ(GTIER);
1120 s->pm_imr = I915_READ(GEN6_PMIMR);
1121 s->pm_ier = I915_READ(GEN6_PMIER);
1122
1123 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1124 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1125
1126 /* GT SA CZ domain, 0x100000-0x138124 */
1127 s->tilectl = I915_READ(TILECTL);
1128 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1129 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1130 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1131 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1132
1133 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1134 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1135 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1136 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1137
1138 /*
1139 * Not saving any of:
1140 * DFT, 0x9800-0x9EC0
1141 * SARB, 0xB000-0xB1FC
1142 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1143 * PCI CFG
1144 */
1145}
1146
1147static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1148{
1149 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1150 u32 val;
1151 int i;
1152
1153 /* GAM 0x4000-0x4770 */
1154 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1155 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1156 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1157 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1158 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1159
1160 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1161 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1162
1163 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1164 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1165
1166 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1167 I915_WRITE(GAM_ECOCHK, s->ecochk);
1168 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1169 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1170
1171 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1172
1173 /* MBC 0x9024-0x91D0, 0x8500 */
1174 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1175 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1176 I915_WRITE(GEN6_MBCTL, s->mbctl);
1177
1178 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1179 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1180 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1181 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1182 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1183 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1184 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1185
1186 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1187 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1188 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1189 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1190 I915_WRITE(ECOBUS, s->ecobus);
1191 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1192 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1193 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1194 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1195 I915_WRITE(VLV_RCEDATA, s->rcedata);
1196 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1197
1198 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1199 I915_WRITE(GTIMR, s->gt_imr);
1200 I915_WRITE(GTIER, s->gt_ier);
1201 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1202 I915_WRITE(GEN6_PMIER, s->pm_ier);
1203
1204 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1205 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1206
1207 /* GT SA CZ domain, 0x100000-0x138124 */
1208 I915_WRITE(TILECTL, s->tilectl);
1209 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1210 /*
1211 * Preserve the GT allow wake and GFX force clock bit, they are not
1212 * be restored, as they are used to control the s0ix suspend/resume
1213 * sequence by the caller.
1214 */
1215 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1216 val &= VLV_GTLC_ALLOWWAKEREQ;
1217 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1218 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1219
1220 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1221 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1222 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1223 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1224
1225 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1226
1227 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1228 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1229 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1230 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1231}
1232
650ad970
ID
1233int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1234{
1235 u32 val;
1236 int err;
1237
1238 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1239 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1240
1241#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1242 /* Wait for a previous force-off to settle */
1243 if (force_on) {
8d4eee9c 1244 err = wait_for(!COND, 20);
650ad970
ID
1245 if (err) {
1246 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1247 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1248 return err;
1249 }
1250 }
1251
1252 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1253 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1254 if (force_on)
1255 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1256 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1257
1258 if (!force_on)
1259 return 0;
1260
8d4eee9c 1261 err = wait_for(COND, 20);
650ad970
ID
1262 if (err)
1263 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1264 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1265
1266 return err;
1267#undef COND
1268}
1269
ddeea5b0
ID
1270static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1271{
1272 u32 val;
1273 int err = 0;
1274
1275 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1276 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1277 if (allow)
1278 val |= VLV_GTLC_ALLOWWAKEREQ;
1279 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1280 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1281
1282#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1283 allow)
1284 err = wait_for(COND, 1);
1285 if (err)
1286 DRM_ERROR("timeout disabling GT waking\n");
1287 return err;
1288#undef COND
1289}
1290
1291static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1292 bool wait_for_on)
1293{
1294 u32 mask;
1295 u32 val;
1296 int err;
1297
1298 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1299 val = wait_for_on ? mask : 0;
1300#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1301 if (COND)
1302 return 0;
1303
1304 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1305 wait_for_on ? "on" : "off",
1306 I915_READ(VLV_GTLC_PW_STATUS));
1307
1308 /*
1309 * RC6 transitioning can be delayed up to 2 msec (see
1310 * valleyview_enable_rps), use 3 msec for safety.
1311 */
1312 err = wait_for(COND, 3);
1313 if (err)
1314 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1315 wait_for_on ? "on" : "off");
1316
1317 return err;
1318#undef COND
1319}
1320
1321static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1322{
1323 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1324 return;
1325
1326 DRM_ERROR("GT register access while GT waking disabled\n");
1327 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1328}
1329
ebc32824 1330static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
ddeea5b0
ID
1331{
1332 u32 mask;
1333 int err;
1334
1335 /*
1336 * Bspec defines the following GT well on flags as debug only, so
1337 * don't treat them as hard failures.
1338 */
1339 (void)vlv_wait_for_gt_wells(dev_priv, false);
1340
1341 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1342 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1343
1344 vlv_check_no_gt_access(dev_priv);
1345
1346 err = vlv_force_gfx_clock(dev_priv, true);
1347 if (err)
1348 goto err1;
1349
1350 err = vlv_allow_gt_wake(dev_priv, false);
1351 if (err)
1352 goto err2;
1353 vlv_save_gunit_s0ix_state(dev_priv);
1354
1355 err = vlv_force_gfx_clock(dev_priv, false);
1356 if (err)
1357 goto err2;
1358
1359 return 0;
1360
1361err2:
1362 /* For safety always re-enable waking and disable gfx clock forcing */
1363 vlv_allow_gt_wake(dev_priv, true);
1364err1:
1365 vlv_force_gfx_clock(dev_priv, false);
1366
1367 return err;
1368}
1369
016970be
SK
1370static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1371 bool rpm_resume)
ddeea5b0
ID
1372{
1373 struct drm_device *dev = dev_priv->dev;
1374 int err;
1375 int ret;
1376
1377 /*
1378 * If any of the steps fail just try to continue, that's the best we
1379 * can do at this point. Return the first error code (which will also
1380 * leave RPM permanently disabled).
1381 */
1382 ret = vlv_force_gfx_clock(dev_priv, true);
1383
1384 vlv_restore_gunit_s0ix_state(dev_priv);
1385
1386 err = vlv_allow_gt_wake(dev_priv, true);
1387 if (!ret)
1388 ret = err;
1389
1390 err = vlv_force_gfx_clock(dev_priv, false);
1391 if (!ret)
1392 ret = err;
1393
1394 vlv_check_no_gt_access(dev_priv);
1395
016970be
SK
1396 if (rpm_resume) {
1397 intel_init_clock_gating(dev);
1398 i915_gem_restore_fences(dev);
1399 }
ddeea5b0
ID
1400
1401 return ret;
1402}
1403
97bea207 1404static int intel_runtime_suspend(struct device *device)
8a187455
PZ
1405{
1406 struct pci_dev *pdev = to_pci_dev(device);
1407 struct drm_device *dev = pci_get_drvdata(pdev);
1408 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1409 int ret;
8a187455 1410
aeab0b5a 1411 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
c6df39b5
ID
1412 return -ENODEV;
1413
604effb7
ID
1414 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1415 return -ENODEV;
1416
e998c40f 1417 assert_force_wake_inactive(dev_priv);
8a187455
PZ
1418
1419 DRM_DEBUG_KMS("Suspending device\n");
1420
d6102977
ID
1421 /*
1422 * We could deadlock here in case another thread holding struct_mutex
1423 * calls RPM suspend concurrently, since the RPM suspend will wait
1424 * first for this RPM suspend to finish. In this case the concurrent
1425 * RPM resume will be followed by its RPM suspend counterpart. Still
1426 * for consistency return -EAGAIN, which will reschedule this suspend.
1427 */
1428 if (!mutex_trylock(&dev->struct_mutex)) {
1429 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1430 /*
1431 * Bump the expiration timestamp, otherwise the suspend won't
1432 * be rescheduled.
1433 */
1434 pm_runtime_mark_last_busy(device);
1435
1436 return -EAGAIN;
1437 }
1438 /*
1439 * We are safe here against re-faults, since the fault handler takes
1440 * an RPM reference.
1441 */
1442 i915_gem_release_all_mmaps(dev_priv);
1443 mutex_unlock(&dev->struct_mutex);
1444
9486db61
ID
1445 /*
1446 * rps.work can't be rearmed here, since we get here only after making
1447 * sure the GPU is idle and the RPS freq is set to the minimum. See
1448 * intel_mark_idle().
1449 */
1450 cancel_work_sync(&dev_priv->rps.work);
b5478bcd
ID
1451 intel_runtime_pm_disable_interrupts(dev);
1452
ebc32824 1453 ret = intel_suspend_complete(dev_priv);
0ab9cfeb
ID
1454 if (ret) {
1455 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1456 intel_runtime_pm_restore_interrupts(dev);
1457
1458 return ret;
1459 }
a8a8bd54 1460
16a3d6ef 1461 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
8a187455 1462 dev_priv->pm.suspended = true;
1fb2362b
KCA
1463
1464 /*
c8a0bd42
PZ
1465 * FIXME: We really should find a document that references the arguments
1466 * used below!
1fb2362b 1467 */
c8a0bd42
PZ
1468 if (IS_HASWELL(dev)) {
1469 /*
1470 * current versions of firmware which depend on this opregion
1471 * notification have repurposed the D1 definition to mean
1472 * "runtime suspended" vs. what you would normally expect (D3)
1473 * to distinguish it from notifications that might be sent via
1474 * the suspend path.
1475 */
1476 intel_opregion_notify_adapter(dev, PCI_D1);
1477 } else {
1478 /*
1479 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1480 * being detected, and the call we do at intel_runtime_resume()
1481 * won't be able to restore them. Since PCI_D3hot matches the
1482 * actual specification and appears to be working, use it. Let's
1483 * assume the other non-Haswell platforms will stay the same as
1484 * Broadwell.
1485 */
1486 intel_opregion_notify_adapter(dev, PCI_D3hot);
1487 }
8a187455 1488
a8a8bd54 1489 DRM_DEBUG_KMS("Device suspended\n");
8a187455
PZ
1490 return 0;
1491}
1492
97bea207 1493static int intel_runtime_resume(struct device *device)
8a187455
PZ
1494{
1495 struct pci_dev *pdev = to_pci_dev(device);
1496 struct drm_device *dev = pci_get_drvdata(pdev);
1497 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1498 int ret;
8a187455 1499
604effb7
ID
1500 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1501 return -ENODEV;
8a187455
PZ
1502
1503 DRM_DEBUG_KMS("Resuming device\n");
1504
cd2e9e90 1505 intel_opregion_notify_adapter(dev, PCI_D0);
8a187455
PZ
1506 dev_priv->pm.suspended = false;
1507
016970be 1508 ret = intel_resume_prepare(dev_priv, true);
0ab9cfeb
ID
1509 /*
1510 * No point of rolling back things in case of an error, as the best
1511 * we can do is to hope that things will still work (and disable RPM).
1512 */
92b806d3
ID
1513 i915_gem_init_swizzling(dev);
1514 gen6_update_ring_freq(dev);
1515
b5478bcd 1516 intel_runtime_pm_restore_interrupts(dev);
9486db61 1517 intel_reset_gt_powersave(dev);
b5478bcd 1518
0ab9cfeb
ID
1519 if (ret)
1520 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1521 else
1522 DRM_DEBUG_KMS("Device resumed\n");
1523
1524 return ret;
8a187455
PZ
1525}
1526
016970be
SK
1527/*
1528 * This function implements common functionality of runtime and system
1529 * suspend sequence.
1530 */
ebc32824
SK
1531static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1532{
1533 struct drm_device *dev = dev_priv->dev;
1534 int ret;
1535
604effb7 1536 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ebc32824 1537 ret = hsw_suspend_complete(dev_priv);
604effb7 1538 else if (IS_VALLEYVIEW(dev))
ebc32824 1539 ret = vlv_suspend_complete(dev_priv);
604effb7
ID
1540 else
1541 ret = 0;
ebc32824
SK
1542
1543 return ret;
1544}
1545
016970be
SK
1546/*
1547 * This function implements common functionality of runtime and system
1548 * resume sequence. Variable rpm_resume used for implementing different
1549 * code paths.
1550 */
1551static int intel_resume_prepare(struct drm_i915_private *dev_priv,
1552 bool rpm_resume)
ebc32824
SK
1553{
1554 struct drm_device *dev = dev_priv->dev;
1555 int ret;
1556
604effb7 1557 if (IS_GEN6(dev))
016970be 1558 ret = snb_resume_prepare(dev_priv, rpm_resume);
604effb7 1559 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
016970be 1560 ret = hsw_resume_prepare(dev_priv, rpm_resume);
604effb7 1561 else if (IS_VALLEYVIEW(dev))
016970be 1562 ret = vlv_resume_prepare(dev_priv, rpm_resume);
604effb7
ID
1563 else
1564 ret = 0;
ebc32824
SK
1565
1566 return ret;
1567}
1568
b4b78d12 1569static const struct dev_pm_ops i915_pm_ops = {
0206e353 1570 .suspend = i915_pm_suspend,
76c4b250
ID
1571 .suspend_late = i915_pm_suspend_late,
1572 .resume_early = i915_pm_resume_early,
0206e353
AJ
1573 .resume = i915_pm_resume,
1574 .freeze = i915_pm_freeze,
76c4b250 1575 .thaw_early = i915_pm_thaw_early,
0206e353
AJ
1576 .thaw = i915_pm_thaw,
1577 .poweroff = i915_pm_poweroff,
76c4b250 1578 .restore_early = i915_pm_resume_early,
0206e353 1579 .restore = i915_pm_resume,
97bea207
PZ
1580 .runtime_suspend = intel_runtime_suspend,
1581 .runtime_resume = intel_runtime_resume,
cbda12d7
ZW
1582};
1583
78b68556 1584static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1585 .fault = i915_gem_fault,
ab00b3e5
JB
1586 .open = drm_gem_vm_open,
1587 .close = drm_gem_vm_close,
de151cf6
JB
1588};
1589
e08e96de
AV
1590static const struct file_operations i915_driver_fops = {
1591 .owner = THIS_MODULE,
1592 .open = drm_open,
1593 .release = drm_release,
1594 .unlocked_ioctl = drm_ioctl,
1595 .mmap = drm_gem_mmap,
1596 .poll = drm_poll,
e08e96de
AV
1597 .read = drm_read,
1598#ifdef CONFIG_COMPAT
1599 .compat_ioctl = i915_compat_ioctl,
1600#endif
1601 .llseek = noop_llseek,
1602};
1603
1da177e4 1604static struct drm_driver driver = {
0c54781b
MW
1605 /* Don't use MTRRs here; the Xserver or userspace app should
1606 * deal with them for Intel hardware.
792d2b9a 1607 */
673a394b 1608 .driver_features =
24986ee0 1609 DRIVER_USE_AGP |
10ba5012
KH
1610 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1611 DRIVER_RENDER,
22eae947 1612 .load = i915_driver_load,
ba8bbcf6 1613 .unload = i915_driver_unload,
673a394b 1614 .open = i915_driver_open,
22eae947
DA
1615 .lastclose = i915_driver_lastclose,
1616 .preclose = i915_driver_preclose,
673a394b 1617 .postclose = i915_driver_postclose,
d8e29209
RW
1618
1619 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1620 .suspend = i915_suspend,
76c4b250 1621 .resume = i915_resume_legacy,
d8e29209 1622
cda17380 1623 .device_is_agp = i915_driver_device_is_agp,
7c1c2871
DA
1624 .master_create = i915_master_create,
1625 .master_destroy = i915_master_destroy,
955b12de 1626#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1627 .debugfs_init = i915_debugfs_init,
1628 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1629#endif
673a394b 1630 .gem_free_object = i915_gem_free_object,
de151cf6 1631 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1632
1633 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1634 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1635 .gem_prime_export = i915_gem_prime_export,
1636 .gem_prime_import = i915_gem_prime_import,
1637
ff72145b
DA
1638 .dumb_create = i915_gem_dumb_create,
1639 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 1640 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 1641 .ioctls = i915_ioctls,
e08e96de 1642 .fops = &i915_driver_fops,
22eae947
DA
1643 .name = DRIVER_NAME,
1644 .desc = DRIVER_DESC,
1645 .date = DRIVER_DATE,
1646 .major = DRIVER_MAJOR,
1647 .minor = DRIVER_MINOR,
1648 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1649};
1650
8410ea3b
DA
1651static struct pci_driver i915_pci_driver = {
1652 .name = DRIVER_NAME,
1653 .id_table = pciidlist,
1654 .probe = i915_pci_probe,
1655 .remove = i915_pci_remove,
1656 .driver.pm = &i915_pm_ops,
1657};
1658
1da177e4
LT
1659static int __init i915_init(void)
1660{
1661 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1662
1663 /*
1664 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1665 * explicitly disabled with the module pararmeter.
1666 *
1667 * Otherwise, just follow the parameter (defaulting to off).
1668 *
1669 * Allow optional vga_text_mode_force boot option to override
1670 * the default behavior.
1671 */
1672#if defined(CONFIG_DRM_I915_KMS)
d330a953 1673 if (i915.modeset != 0)
79e53945
JB
1674 driver.driver_features |= DRIVER_MODESET;
1675#endif
d330a953 1676 if (i915.modeset == 1)
79e53945
JB
1677 driver.driver_features |= DRIVER_MODESET;
1678
1679#ifdef CONFIG_VGA_CONSOLE
d330a953 1680 if (vgacon_text_force() && i915.modeset == -1)
79e53945
JB
1681 driver.driver_features &= ~DRIVER_MODESET;
1682#endif
1683
b30324ad 1684 if (!(driver.driver_features & DRIVER_MODESET)) {
3885c6bb 1685 driver.get_vblank_timestamp = NULL;
b30324ad
DV
1686#ifndef CONFIG_DRM_I915_UMS
1687 /* Silently fail loading to not upset userspace. */
c9cd7b65 1688 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
b30324ad
DV
1689 return 0;
1690#endif
1691 }
3885c6bb 1692
8410ea3b 1693 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1694}
1695
1696static void __exit i915_exit(void)
1697{
b33ecdd1
DV
1698#ifndef CONFIG_DRM_I915_UMS
1699 if (!(driver.driver_features & DRIVER_MODESET))
1700 return; /* Never loaded a driver. */
1701#endif
1702
8410ea3b 1703 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1704}
1705
1706module_init(i915_init);
1707module_exit(i915_exit);
1708
0a6d1631
DL
1709MODULE_AUTHOR("Tungsten Graphics, Inc.");
1710
b5e89ed5 1711MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1712MODULE_LICENSE("GPL and additional rights");
This page took 0.836272 seconds and 5 git commands to generate.