drm/i915: Make intel_pipe_has_type() and some callers take intel_crtc
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
e5747e3a 31#include <linux/acpi.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/i915_drm.h>
1da177e4 34#include "i915_drv.h"
990bbdad 35#include "i915_trace.h"
f49f0586 36#include "intel_drv.h"
1da177e4 37
79e53945 38#include <linux/console.h>
e0cd3608 39#include <linux/module.h>
d6102977 40#include <linux/pm_runtime.h>
760285e7 41#include <drm/drm_crtc_helper.h>
79e53945 42
112b715e
KH
43static struct drm_driver driver;
44
a57c774a
AK
45#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
a57c774a
AK
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
84fd4f4e
RB
52#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
84fd4f4e
RB
57 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
a57c774a 59
5efb3e28
VS
60#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
9a7e8492 66static const struct intel_device_info intel_i830_info = {
7eb552ae 67 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 68 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 69 .ring_mask = RENDER_RING,
a57c774a 70 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 71 CURSOR_OFFSETS,
cfdf1fa2
KH
72};
73
9a7e8492 74static const struct intel_device_info intel_845g_info = {
7eb552ae 75 .gen = 2, .num_pipes = 1,
31578148 76 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 77 .ring_mask = RENDER_RING,
a57c774a 78 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 79 CURSOR_OFFSETS,
cfdf1fa2
KH
80};
81
9a7e8492 82static const struct intel_device_info intel_i85x_info = {
7eb552ae 83 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 84 .cursor_needs_physical = 1,
31578148 85 .has_overlay = 1, .overlay_needs_physical = 1,
fd70d52a 86 .has_fbc = 1,
73ae478c 87 .ring_mask = RENDER_RING,
a57c774a 88 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 89 CURSOR_OFFSETS,
cfdf1fa2
KH
90};
91
9a7e8492 92static const struct intel_device_info intel_i865g_info = {
7eb552ae 93 .gen = 2, .num_pipes = 1,
31578148 94 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 95 .ring_mask = RENDER_RING,
a57c774a 96 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 97 CURSOR_OFFSETS,
cfdf1fa2
KH
98};
99
9a7e8492 100static const struct intel_device_info intel_i915g_info = {
7eb552ae 101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 102 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 103 .ring_mask = RENDER_RING,
a57c774a 104 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 105 CURSOR_OFFSETS,
cfdf1fa2 106};
9a7e8492 107static const struct intel_device_info intel_i915gm_info = {
7eb552ae 108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 109 .cursor_needs_physical = 1,
31578148 110 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 111 .supports_tv = 1,
fd70d52a 112 .has_fbc = 1,
73ae478c 113 .ring_mask = RENDER_RING,
a57c774a 114 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 115 CURSOR_OFFSETS,
cfdf1fa2 116};
9a7e8492 117static const struct intel_device_info intel_i945g_info = {
7eb552ae 118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 119 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 120 .ring_mask = RENDER_RING,
a57c774a 121 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 122 CURSOR_OFFSETS,
cfdf1fa2 123};
9a7e8492 124static const struct intel_device_info intel_i945gm_info = {
7eb552ae 125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 126 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 127 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 128 .supports_tv = 1,
fd70d52a 129 .has_fbc = 1,
73ae478c 130 .ring_mask = RENDER_RING,
a57c774a 131 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 132 CURSOR_OFFSETS,
cfdf1fa2
KH
133};
134
9a7e8492 135static const struct intel_device_info intel_i965g_info = {
7eb552ae 136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 137 .has_hotplug = 1,
31578148 138 .has_overlay = 1,
73ae478c 139 .ring_mask = RENDER_RING,
a57c774a 140 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 141 CURSOR_OFFSETS,
cfdf1fa2
KH
142};
143
9a7e8492 144static const struct intel_device_info intel_i965gm_info = {
7eb552ae 145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 147 .has_overlay = 1,
a6c45cf0 148 .supports_tv = 1,
73ae478c 149 .ring_mask = RENDER_RING,
a57c774a 150 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 151 CURSOR_OFFSETS,
cfdf1fa2
KH
152};
153
9a7e8492 154static const struct intel_device_info intel_g33_info = {
7eb552ae 155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 156 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 157 .has_overlay = 1,
73ae478c 158 .ring_mask = RENDER_RING,
a57c774a 159 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 160 CURSOR_OFFSETS,
cfdf1fa2
KH
161};
162
9a7e8492 163static const struct intel_device_info intel_g45_info = {
7eb552ae 164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 165 .has_pipe_cxsr = 1, .has_hotplug = 1,
73ae478c 166 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 167 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 168 CURSOR_OFFSETS,
cfdf1fa2
KH
169};
170
9a7e8492 171static const struct intel_device_info intel_gm45_info = {
7eb552ae 172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 174 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 175 .supports_tv = 1,
73ae478c 176 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 177 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 178 CURSOR_OFFSETS,
cfdf1fa2
KH
179};
180
9a7e8492 181static const struct intel_device_info intel_pineview_info = {
7eb552ae 182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 183 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 184 .has_overlay = 1,
a57c774a 185 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 186 CURSOR_OFFSETS,
cfdf1fa2
KH
187};
188
9a7e8492 189static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 190 .gen = 5, .num_pipes = 2,
5a117db7 191 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 192 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 193 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 194 CURSOR_OFFSETS,
cfdf1fa2
KH
195};
196
9a7e8492 197static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 199 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 200 .has_fbc = 1,
73ae478c 201 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 202 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 203 CURSOR_OFFSETS,
cfdf1fa2
KH
204};
205
9a7e8492 206static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 207 .gen = 6, .num_pipes = 2,
c96c3a8c 208 .need_gfx_hws = 1, .has_hotplug = 1,
cbaef0f1 209 .has_fbc = 1,
73ae478c 210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 211 .has_llc = 1,
a57c774a 212 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 213 CURSOR_OFFSETS,
f6e450a6
EA
214};
215
9a7e8492 216static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 218 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 219 .has_fbc = 1,
73ae478c 220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 221 .has_llc = 1,
a57c774a 222 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 223 CURSOR_OFFSETS,
a13e4093
EA
224};
225
219f4fdb
BW
226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
cbaef0f1 229 .has_fbc = 1, \
73ae478c 230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
ab484f8f 231 .has_llc = 1
219f4fdb 232
c76b615c 233static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
234 GEN7_FEATURES,
235 .is_ivybridge = 1,
a57c774a 236 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 237 IVB_CURSOR_OFFSETS,
c76b615c
JB
238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
a57c774a 244 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 245 IVB_CURSOR_OFFSETS,
c76b615c
JB
246};
247
999bcdea
BW
248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
a57c774a 252 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 253 IVB_CURSOR_OFFSETS,
999bcdea
BW
254};
255
70a3eb7a 256static const struct intel_device_info intel_valleyview_m_info = {
219f4fdb
BW
257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
70a3eb7a 260 .is_valleyview = 1,
fba5d532 261 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 262 .has_fbc = 0, /* legal, last one wins */
30ccd964 263 .has_llc = 0, /* legal, last one wins */
a57c774a 264 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 265 CURSOR_OFFSETS,
70a3eb7a
JB
266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
219f4fdb
BW
269 GEN7_FEATURES,
270 .num_pipes = 2,
70a3eb7a 271 .is_valleyview = 1,
fba5d532 272 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 273 .has_fbc = 0, /* legal, last one wins */
30ccd964 274 .has_llc = 0, /* legal, last one wins */
a57c774a 275 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 276 CURSOR_OFFSETS,
70a3eb7a
JB
277};
278
4cae9ae0 279static const struct intel_device_info intel_haswell_d_info = {
219f4fdb
BW
280 GEN7_FEATURES,
281 .is_haswell = 1,
dd93be58 282 .has_ddi = 1,
30568c45 283 .has_fpga_dbg = 1,
73ae478c 284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 285 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 286 IVB_CURSOR_OFFSETS,
4cae9ae0
ED
287};
288
289static const struct intel_device_info intel_haswell_m_info = {
219f4fdb
BW
290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
dd93be58 293 .has_ddi = 1,
30568c45 294 .has_fpga_dbg = 1,
73ae478c 295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 296 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 297 IVB_CURSOR_OFFSETS,
c76b615c
JB
298};
299
4d4dead6 300static const struct intel_device_info intel_broadwell_d_info = {
4b30553d 301 .gen = 8, .num_pipes = 3,
4d4dead6
BW
302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
66bc2cab 306 .has_fpga_dbg = 1,
8f94d24b 307 .has_fbc = 1,
a57c774a 308 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 309 IVB_CURSOR_OFFSETS,
4d4dead6
BW
310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
4b30553d 313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
4d4dead6
BW
314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
66bc2cab 318 .has_fpga_dbg = 1,
8f94d24b 319 .has_fbc = 1,
a57c774a 320 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 321 IVB_CURSOR_OFFSETS,
4d4dead6
BW
322};
323
fd3c269f
ZY
324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
328 .has_llc = 1,
329 .has_ddi = 1,
66bc2cab 330 .has_fpga_dbg = 1,
fd3c269f
ZY
331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 333 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
340 .has_llc = 1,
341 .has_ddi = 1,
66bc2cab 342 .has_fpga_dbg = 1,
fd3c269f
ZY
343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 345 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
346};
347
7d87a7f7
VS
348static const struct intel_device_info intel_cherryview_info = {
349 .is_preliminary = 1,
07fddb14 350 .gen = 8, .num_pipes = 3,
7d87a7f7
VS
351 .need_gfx_hws = 1, .has_hotplug = 1,
352 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
353 .is_valleyview = 1,
354 .display_mmio_offset = VLV_DISPLAY_BASE,
84fd4f4e 355 GEN_CHV_PIPEOFFSETS,
5efb3e28 356 CURSOR_OFFSETS,
7d87a7f7
VS
357};
358
72bbf0af
DL
359static const struct intel_device_info intel_skylake_info = {
360 .is_preliminary = 1,
7201c0b3 361 .is_skylake = 1,
72bbf0af
DL
362 .gen = 9, .num_pipes = 3,
363 .need_gfx_hws = 1, .has_hotplug = 1,
364 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
365 .has_llc = 1,
366 .has_ddi = 1,
043efb11 367 .has_fbc = 1,
72bbf0af
DL
368 GEN_DEFAULT_PIPEOFFSETS,
369 IVB_CURSOR_OFFSETS,
370};
371
a0a18075
JB
372/*
373 * Make sure any device matches here are from most specific to most
374 * general. For example, since the Quanta match is based on the subsystem
375 * and subvendor IDs, we need it to come before the more general IVB
376 * PCI ID matches, otherwise we'll use the wrong info struct above.
377 */
378#define INTEL_PCI_IDS \
379 INTEL_I830_IDS(&intel_i830_info), \
380 INTEL_I845G_IDS(&intel_845g_info), \
381 INTEL_I85X_IDS(&intel_i85x_info), \
382 INTEL_I865G_IDS(&intel_i865g_info), \
383 INTEL_I915G_IDS(&intel_i915g_info), \
384 INTEL_I915GM_IDS(&intel_i915gm_info), \
385 INTEL_I945G_IDS(&intel_i945g_info), \
386 INTEL_I945GM_IDS(&intel_i945gm_info), \
387 INTEL_I965G_IDS(&intel_i965g_info), \
388 INTEL_G33_IDS(&intel_g33_info), \
389 INTEL_I965GM_IDS(&intel_i965gm_info), \
390 INTEL_GM45_IDS(&intel_gm45_info), \
391 INTEL_G45_IDS(&intel_g45_info), \
392 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
393 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
394 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
395 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
396 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
397 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
398 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
399 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
400 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
401 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
402 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
4d4dead6 403 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
fd3c269f
ZY
404 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
405 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
406 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
7d87a7f7 407 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
72bbf0af
DL
408 INTEL_CHV_IDS(&intel_cherryview_info), \
409 INTEL_SKL_IDS(&intel_skylake_info)
a0a18075 410
6103da0d 411static const struct pci_device_id pciidlist[] = { /* aka */
a0a18075 412 INTEL_PCI_IDS,
49ae35f2 413 {0, 0, 0}
1da177e4
LT
414};
415
79e53945
JB
416#if defined(CONFIG_DRM_I915_KMS)
417MODULE_DEVICE_TABLE(pci, pciidlist);
418#endif
419
0206e353 420void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
421{
422 struct drm_i915_private *dev_priv = dev->dev_private;
bcdb72ac 423 struct pci_dev *pch = NULL;
3bad0781 424
ce1bb329
BW
425 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
426 * (which really amounts to a PCH but no South Display).
427 */
428 if (INTEL_INFO(dev)->num_pipes == 0) {
429 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
430 return;
431 }
432
3bad0781
ZW
433 /*
434 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
435 * make graphics device passthrough work easy for VMM, that only
436 * need to expose ISA bridge to let driver know the real hardware
437 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
438 *
439 * In some virtualized environments (e.g. XEN), there is irrelevant
440 * ISA bridge in the system. To work reliably, we should scan trhough
441 * all the ISA bridge devices and check for the first match, instead
442 * of only checking the first one.
3bad0781 443 */
bcdb72ac 444 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
3bad0781 445 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
bcdb72ac 446 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 447 dev_priv->pch_id = id;
3bad0781 448
90711d50
JB
449 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
450 dev_priv->pch_type = PCH_IBX;
451 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 452 WARN_ON(!IS_GEN5(dev));
90711d50 453 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
454 dev_priv->pch_type = PCH_CPT;
455 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 456 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
457 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
458 /* PantherPoint is CPT compatible */
459 dev_priv->pch_type = PCH_CPT;
492ab669 460 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 461 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
462 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
463 dev_priv->pch_type = PCH_LPT;
464 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
7fcb83cd 465 WARN_ON(!IS_HASWELL(dev));
bcef6d5a 466 WARN_ON(IS_HSW_ULT(dev));
018f52c9
PZ
467 } else if (IS_BROADWELL(dev)) {
468 dev_priv->pch_type = PCH_LPT;
469 dev_priv->pch_id =
470 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
471 DRM_DEBUG_KMS("This is Broadwell, assuming "
472 "LynxPoint LP PCH\n");
e76e0634
BW
473 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
474 dev_priv->pch_type = PCH_LPT;
475 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
476 WARN_ON(!IS_HASWELL(dev));
bcef6d5a 477 WARN_ON(!IS_HSW_ULT(dev));
e7e7ea20
S
478 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
479 dev_priv->pch_type = PCH_SPT;
480 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
481 WARN_ON(!IS_SKYLAKE(dev));
e7e7ea20
S
482 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
483 dev_priv->pch_type = PCH_SPT;
484 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
485 WARN_ON(!IS_SKYLAKE(dev));
bcdb72ac
ID
486 } else
487 continue;
488
6a9c4b35 489 break;
3bad0781 490 }
3bad0781 491 }
6a9c4b35 492 if (!pch)
bcdb72ac
ID
493 DRM_DEBUG_KMS("No PCH found.\n");
494
495 pci_dev_put(pch);
3bad0781
ZW
496}
497
2911a35b
BW
498bool i915_semaphore_is_enabled(struct drm_device *dev)
499{
500 if (INTEL_INFO(dev)->gen < 6)
a08acaf2 501 return false;
2911a35b 502
d330a953
JN
503 if (i915.semaphores >= 0)
504 return i915.semaphores;
2911a35b 505
71386ef9
OM
506 /* TODO: make semaphores and Execlists play nicely together */
507 if (i915.enable_execlists)
508 return false;
509
be71eabe
RV
510 /* Until we get further testing... */
511 if (IS_GEN8(dev))
512 return false;
513
59de3295 514#ifdef CONFIG_INTEL_IOMMU
2911a35b 515 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
516 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
517 return false;
518#endif
2911a35b 519
a08acaf2 520 return true;
2911a35b
BW
521}
522
1d0d343a
ID
523void intel_hpd_cancel_work(struct drm_i915_private *dev_priv)
524{
525 spin_lock_irq(&dev_priv->irq_lock);
526
527 dev_priv->long_hpd_port_mask = 0;
528 dev_priv->short_hpd_port_mask = 0;
529 dev_priv->hpd_event_bits = 0;
530
531 spin_unlock_irq(&dev_priv->irq_lock);
532
533 cancel_work_sync(&dev_priv->dig_port_work);
534 cancel_work_sync(&dev_priv->hotplug_work);
535 cancel_delayed_work_sync(&dev_priv->hotplug_reenable_work);
536}
537
07f9cd0b
ID
538static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
539{
540 struct drm_device *dev = dev_priv->dev;
541 struct drm_encoder *encoder;
542
543 drm_modeset_lock_all(dev);
544 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
545 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
546
547 if (intel_encoder->suspend)
548 intel_encoder->suspend(intel_encoder);
549 }
550 drm_modeset_unlock_all(dev);
551}
552
ebc32824 553static int intel_suspend_complete(struct drm_i915_private *dev_priv);
016970be
SK
554static int intel_resume_prepare(struct drm_i915_private *dev_priv,
555 bool rpm_resume);
ebc32824 556
84b79f8d 557static int i915_drm_freeze(struct drm_device *dev)
ba8bbcf6 558{
61caf87c 559 struct drm_i915_private *dev_priv = dev->dev_private;
24576d23 560 struct drm_crtc *crtc;
e5747e3a 561 pci_power_t opregion_target_state;
61caf87c 562
b8efb17b
ZR
563 /* ignore lid events during suspend */
564 mutex_lock(&dev_priv->modeset_restore_lock);
565 dev_priv->modeset_restore = MODESET_SUSPENDED;
566 mutex_unlock(&dev_priv->modeset_restore_lock);
567
c67a470b
PZ
568 /* We do a lot of poking in a lot of registers, make sure they work
569 * properly. */
da7e29bd 570 intel_display_set_init_power(dev_priv, true);
cb10799c 571
5bcf719b
DA
572 drm_kms_helper_poll_disable(dev);
573
ba8bbcf6 574 pci_save_state(dev->pdev);
ba8bbcf6 575
5669fcac 576 /* If KMS is active, we do the leavevt stuff here */
226485e9 577 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
db1b76ca
DV
578 int error;
579
45c5f202 580 error = i915_gem_suspend(dev);
84b79f8d 581 if (error) {
226485e9 582 dev_err(&dev->pdev->dev,
84b79f8d
RW
583 "GEM idle failed, resume might fail\n");
584 return error;
585 }
a261b246 586
24576d23
JB
587 /*
588 * Disable CRTCs directly since we want to preserve sw state
b04c5bd6 589 * for _thaw. Also, power gate the CRTC power wells.
24576d23 590 */
6e9f798d 591 drm_modeset_lock_all(dev);
b04c5bd6
BF
592 for_each_crtc(dev, crtc)
593 intel_crtc_control(crtc, false);
6e9f798d 594 drm_modeset_unlock_all(dev);
7d708ee4 595
0e32b39c 596 intel_dp_mst_suspend(dev);
09b64267
DA
597
598 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
599
b963291c 600 intel_runtime_pm_disable_interrupts(dev_priv);
1d0d343a 601 intel_hpd_cancel_work(dev_priv);
0e32b39c 602
07f9cd0b
ID
603 intel_suspend_encoders(dev_priv);
604
09b64267
DA
605 intel_suspend_gt_powersave(dev);
606
970104fa 607 intel_suspend_hw(dev);
5669fcac
JB
608 }
609
828c7908
BW
610 i915_gem_suspend_gtt_mappings(dev);
611
9e06dd39
JB
612 i915_save_state(dev);
613
95fa2eee
ID
614 opregion_target_state = PCI_D3cold;
615#if IS_ENABLED(CONFIG_ACPI_SLEEP)
616 if (acpi_target_system_state() < ACPI_STATE_S3)
e5747e3a 617 opregion_target_state = PCI_D1;
95fa2eee 618#endif
e5747e3a
JB
619 intel_opregion_notify_adapter(dev, opregion_target_state);
620
156c7ca0 621 intel_uncore_forcewake_reset(dev, false);
44834a67 622 intel_opregion_fini(dev);
8ee1c3db 623
82e3b8c1 624 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
3fa016a0 625
62d5d69b
MK
626 dev_priv->suspend_count++;
627
85e90679
KCA
628 intel_display_set_init_power(dev_priv, false);
629
61caf87c 630 return 0;
84b79f8d
RW
631}
632
6a9ee8af 633int i915_suspend(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
634{
635 int error;
636
637 if (!dev || !dev->dev_private) {
638 DRM_ERROR("dev: %p\n", dev);
639 DRM_ERROR("DRM not initialized, aborting suspend.\n");
640 return -ENODEV;
641 }
642
643 if (state.event == PM_EVENT_PRETHAW)
644 return 0;
645
5bcf719b
DA
646
647 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
648 return 0;
6eecba33 649
84b79f8d
RW
650 error = i915_drm_freeze(dev);
651 if (error)
652 return error;
653
b932ccb5
DA
654 if (state.event == PM_EVENT_SUSPEND) {
655 /* Shut down the device */
656 pci_disable_device(dev->pdev);
657 pci_set_power_state(dev->pdev, PCI_D3hot);
658 }
ba8bbcf6
JB
659
660 return 0;
661}
662
76c4b250 663static int i915_drm_thaw_early(struct drm_device *dev)
ba8bbcf6 664{
5669fcac 665 struct drm_i915_private *dev_priv = dev->dev_private;
016970be 666 int ret;
8ee1c3db 667
016970be
SK
668 ret = intel_resume_prepare(dev_priv, false);
669 if (ret)
670 DRM_ERROR("Resume prepare failed: %d,Continuing resume\n", ret);
8abdc179 671
10018603 672 intel_uncore_early_sanitize(dev, true);
9d49c0ef 673 intel_uncore_sanitize(dev);
76c4b250
ID
674 intel_power_domains_init_hw(dev_priv);
675
016970be 676 return ret;
76c4b250
ID
677}
678
679static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
680{
681 struct drm_i915_private *dev_priv = dev->dev_private;
9d49c0ef
PZ
682
683 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
684 restore_gtt_mappings) {
685 mutex_lock(&dev->struct_mutex);
686 i915_gem_restore_gtt_mappings(dev);
687 mutex_unlock(&dev->struct_mutex);
688 }
689
61caf87c 690 i915_restore_state(dev);
44834a67 691 intel_opregion_setup(dev);
61caf87c 692
5669fcac
JB
693 /* KMS EnterVT equivalent */
694 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
dde86e2d 695 intel_init_pch_refclk(dev);
754970ee 696 drm_mode_config_reset(dev);
1833b134 697
5669fcac 698 mutex_lock(&dev->struct_mutex);
074c6ada
CW
699 if (i915_gem_init_hw(dev)) {
700 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
701 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
702 }
5669fcac 703 mutex_unlock(&dev->struct_mutex);
226485e9 704
2363d8c9 705 /* We need working interrupts for modeset enabling ... */
b963291c 706 intel_runtime_pm_enable_interrupts(dev_priv);
15239099 707
1833b134 708 intel_modeset_init_hw(dev);
24576d23 709
0e32b39c 710 {
13321786 711 spin_lock_irq(&dev_priv->irq_lock);
0e32b39c
DA
712 if (dev_priv->display.hpd_irq_setup)
713 dev_priv->display.hpd_irq_setup(dev);
13321786 714 spin_unlock_irq(&dev_priv->irq_lock);
0e32b39c
DA
715 }
716
717 intel_dp_mst_resume(dev);
24576d23
JB
718 drm_modeset_lock_all(dev);
719 intel_modeset_setup_hw_state(dev, true);
720 drm_modeset_unlock_all(dev);
15239099
DV
721
722 /*
723 * ... but also need to make sure that hotplug processing
724 * doesn't cause havoc. Like in the driver load code we don't
725 * bother with the tiny race here where we might loose hotplug
726 * notifications.
727 * */
b963291c 728 intel_hpd_init(dev_priv);
bb60b969 729 /* Config may have changed between suspend and resume */
1ff74cf1 730 drm_helper_hpd_irq_event(dev);
d5bb081b 731 }
1daed3fb 732
44834a67
CW
733 intel_opregion_init(dev);
734
82e3b8c1 735 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
073f34d9 736
b8efb17b
ZR
737 mutex_lock(&dev_priv->modeset_restore_lock);
738 dev_priv->modeset_restore = MODESET_DONE;
739 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455 740
e5747e3a
JB
741 intel_opregion_notify_adapter(dev, PCI_D0);
742
074c6ada 743 return 0;
84b79f8d
RW
744}
745
1abd02e2
JB
746static int i915_drm_thaw(struct drm_device *dev)
747{
7f16e5c1 748 if (drm_core_check_feature(dev, DRIVER_MODESET))
828c7908 749 i915_check_and_clear_faults(dev);
1abd02e2 750
9d49c0ef 751 return __i915_drm_thaw(dev, true);
84b79f8d
RW
752}
753
76c4b250 754static int i915_resume_early(struct drm_device *dev)
84b79f8d 755{
5bcf719b
DA
756 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
757 return 0;
758
76c4b250
ID
759 /*
760 * We have a resume ordering issue with the snd-hda driver also
761 * requiring our device to be power up. Due to the lack of a
762 * parent/child relationship we currently solve this with an early
763 * resume hook.
764 *
765 * FIXME: This should be solved with a special hdmi sink device or
766 * similar so that power domains can be employed.
767 */
84b79f8d
RW
768 if (pci_enable_device(dev->pdev))
769 return -EIO;
770
771 pci_set_master(dev->pdev);
772
76c4b250
ID
773 return i915_drm_thaw_early(dev);
774}
775
776int i915_resume(struct drm_device *dev)
777{
778 struct drm_i915_private *dev_priv = dev->dev_private;
779 int ret;
780
1abd02e2
JB
781 /*
782 * Platforms with opregion should have sane BIOS, older ones (gen3 and
9d49c0ef
PZ
783 * earlier) need to restore the GTT mappings since the BIOS might clear
784 * all our scratch PTEs.
1abd02e2 785 */
9d49c0ef 786 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
6eecba33
CW
787 if (ret)
788 return ret;
789
790 drm_kms_helper_poll_enable(dev);
791 return 0;
ba8bbcf6
JB
792}
793
76c4b250
ID
794static int i915_resume_legacy(struct drm_device *dev)
795{
796 i915_resume_early(dev);
797 i915_resume(dev);
798
799 return 0;
800}
801
11ed50ec 802/**
f3953dcb 803 * i915_reset - reset chip after a hang
11ed50ec 804 * @dev: drm device to reset
11ed50ec
BG
805 *
806 * Reset the chip. Useful if a hang is detected. Returns zero on successful
807 * reset or otherwise an error code.
808 *
809 * Procedure is fairly simple:
810 * - reset the chip using the reset reg
811 * - re-init context state
812 * - re-init hardware status page
813 * - re-init ring buffer
814 * - re-init interrupt state
815 * - re-init display
816 */
d4b8bb2a 817int i915_reset(struct drm_device *dev)
11ed50ec 818{
50227e1c 819 struct drm_i915_private *dev_priv = dev->dev_private;
2e7c8ee7 820 bool simulated;
0573ed4a 821 int ret;
11ed50ec 822
d330a953 823 if (!i915.reset)
d78cb50b
CW
824 return 0;
825
d54a02c0 826 mutex_lock(&dev->struct_mutex);
11ed50ec 827
069efc1d 828 i915_gem_reset(dev);
77f01230 829
2e7c8ee7
CW
830 simulated = dev_priv->gpu_error.stop_rings != 0;
831
be62acb4
MK
832 ret = intel_gpu_reset(dev);
833
834 /* Also reset the gpu hangman. */
835 if (simulated) {
836 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
837 dev_priv->gpu_error.stop_rings = 0;
838 if (ret == -ENODEV) {
f2d91a2c
DV
839 DRM_INFO("Reset not implemented, but ignoring "
840 "error for simulated gpu hangs\n");
be62acb4
MK
841 ret = 0;
842 }
2e7c8ee7 843 }
be62acb4 844
d8f2716a
DV
845 if (i915_stop_ring_allow_warn(dev_priv))
846 pr_notice("drm/i915: Resetting chip after gpu hang\n");
847
0573ed4a 848 if (ret) {
f2d91a2c 849 DRM_ERROR("Failed to reset chip: %i\n", ret);
f953c935 850 mutex_unlock(&dev->struct_mutex);
f803aa55 851 return ret;
11ed50ec
BG
852 }
853
854 /* Ok, now get things going again... */
855
856 /*
857 * Everything depends on having the GTT running, so we need to start
858 * there. Fortunately we don't need to do this unless we reset the
859 * chip at a PCI level.
860 *
861 * Next we need to restore the context, but we don't use those
862 * yet either...
863 *
864 * Ring buffer needs to be re-initialized in the KMS case, or if X
865 * was running at the time of the reset (i.e. we weren't VT
866 * switched away).
867 */
868 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
db1b76ca 869 !dev_priv->ums.mm_suspended) {
db1b76ca 870 dev_priv->ums.mm_suspended = 0;
75a6898f 871
6689c167
MA
872 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
873 dev_priv->gpu_error.reload_in_reset = true;
874
3d57e5bd 875 ret = i915_gem_init_hw(dev);
6689c167
MA
876
877 dev_priv->gpu_error.reload_in_reset = false;
878
8e88a2bd 879 mutex_unlock(&dev->struct_mutex);
3d57e5bd
BW
880 if (ret) {
881 DRM_ERROR("Failed hw init on reset %d\n", ret);
882 return ret;
883 }
f817586c 884
e090c53b 885 /*
78ad455f
DV
886 * FIXME: This races pretty badly against concurrent holders of
887 * ring interrupts. This is possible since we've started to drop
888 * dev->struct_mutex in select places when waiting for the gpu.
e090c53b 889 */
dd0a1aa1 890
78ad455f
DV
891 /*
892 * rps/rc6 re-init is necessary to restore state lost after the
893 * reset and the re-install of gt irqs. Skip for ironlake per
dd0a1aa1 894 * previous concerns that it doesn't respond well to some forms
78ad455f
DV
895 * of re-init after reset.
896 */
dc1d0136 897 if (INTEL_INFO(dev)->gen > 5)
c6df39b5 898 intel_reset_gt_powersave(dev);
bcbc324a
DV
899 } else {
900 mutex_unlock(&dev->struct_mutex);
11ed50ec
BG
901 }
902
11ed50ec
BG
903 return 0;
904}
905
56550d94 906static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 907{
01a06850
DV
908 struct intel_device_info *intel_info =
909 (struct intel_device_info *) ent->driver_data;
910
d330a953 911 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
b833d685
BW
912 DRM_INFO("This hardware requires preliminary hardware support.\n"
913 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
914 return -ENODEV;
915 }
916
5fe49d86
CW
917 /* Only bind to function 0 of the device. Early generations
918 * used function 1 as a placeholder for multi-head. This causes
919 * us confusion instead, especially on the systems where both
920 * functions have the same PCI-ID!
921 */
922 if (PCI_FUNC(pdev->devfn))
923 return -ENODEV;
924
24986ee0 925 driver.driver_features &= ~(DRIVER_USE_AGP);
01a06850 926
dcdb1674 927 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
928}
929
930static void
931i915_pci_remove(struct pci_dev *pdev)
932{
933 struct drm_device *dev = pci_get_drvdata(pdev);
934
935 drm_put_dev(dev);
936}
937
84b79f8d 938static int i915_pm_suspend(struct device *dev)
112b715e 939{
84b79f8d
RW
940 struct pci_dev *pdev = to_pci_dev(dev);
941 struct drm_device *drm_dev = pci_get_drvdata(pdev);
112b715e 942
84b79f8d
RW
943 if (!drm_dev || !drm_dev->dev_private) {
944 dev_err(dev, "DRM not initialized, aborting suspend.\n");
945 return -ENODEV;
946 }
112b715e 947
5bcf719b
DA
948 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
949 return 0;
950
76c4b250
ID
951 return i915_drm_freeze(drm_dev);
952}
953
954static int i915_pm_suspend_late(struct device *dev)
955{
956 struct pci_dev *pdev = to_pci_dev(dev);
957 struct drm_device *drm_dev = pci_get_drvdata(pdev);
8abdc179 958 struct drm_i915_private *dev_priv = drm_dev->dev_private;
016970be 959 int ret;
76c4b250
ID
960
961 /*
962 * We have a suspedn ordering issue with the snd-hda driver also
963 * requiring our device to be power up. Due to the lack of a
964 * parent/child relationship we currently solve this with an late
965 * suspend hook.
966 *
967 * FIXME: This should be solved with a special hdmi sink device or
968 * similar so that power domains can be employed.
969 */
970 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
971 return 0;
112b715e 972
016970be 973 ret = intel_suspend_complete(dev_priv);
8abdc179 974
016970be
SK
975 if (ret)
976 DRM_ERROR("Suspend complete failed: %d\n", ret);
977 else {
978 pci_disable_device(pdev);
979 pci_set_power_state(pdev, PCI_D3hot);
980 }
cbda12d7 981
016970be 982 return ret;
cbda12d7
ZW
983}
984
76c4b250
ID
985static int i915_pm_resume_early(struct device *dev)
986{
987 struct pci_dev *pdev = to_pci_dev(dev);
988 struct drm_device *drm_dev = pci_get_drvdata(pdev);
989
990 return i915_resume_early(drm_dev);
991}
992
84b79f8d 993static int i915_pm_resume(struct device *dev)
cbda12d7 994{
84b79f8d
RW
995 struct pci_dev *pdev = to_pci_dev(dev);
996 struct drm_device *drm_dev = pci_get_drvdata(pdev);
997
998 return i915_resume(drm_dev);
cbda12d7
ZW
999}
1000
84b79f8d 1001static int i915_pm_freeze(struct device *dev)
cbda12d7 1002{
84b79f8d
RW
1003 struct pci_dev *pdev = to_pci_dev(dev);
1004 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1005
1006 if (!drm_dev || !drm_dev->dev_private) {
1007 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1008 return -ENODEV;
1009 }
1010
1011 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
1012}
1013
76c4b250
ID
1014static int i915_pm_thaw_early(struct device *dev)
1015{
1016 struct pci_dev *pdev = to_pci_dev(dev);
1017 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1018
1019 return i915_drm_thaw_early(drm_dev);
1020}
1021
84b79f8d 1022static int i915_pm_thaw(struct device *dev)
cbda12d7 1023{
84b79f8d
RW
1024 struct pci_dev *pdev = to_pci_dev(dev);
1025 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1026
1027 return i915_drm_thaw(drm_dev);
cbda12d7
ZW
1028}
1029
84b79f8d 1030static int i915_pm_poweroff(struct device *dev)
cbda12d7 1031{
84b79f8d
RW
1032 struct pci_dev *pdev = to_pci_dev(dev);
1033 struct drm_device *drm_dev = pci_get_drvdata(pdev);
84b79f8d 1034
61caf87c 1035 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
1036}
1037
ebc32824 1038static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
97bea207 1039{
414de7a0 1040 hsw_enable_pc8(dev_priv);
0ab9cfeb
ID
1041
1042 return 0;
97bea207
PZ
1043}
1044
016970be
SK
1045static int snb_resume_prepare(struct drm_i915_private *dev_priv,
1046 bool rpm_resume)
9a952a0d
PZ
1047{
1048 struct drm_device *dev = dev_priv->dev;
1049
016970be
SK
1050 if (rpm_resume)
1051 intel_init_pch_refclk(dev);
0ab9cfeb
ID
1052
1053 return 0;
9a952a0d
PZ
1054}
1055
016970be
SK
1056static int hsw_resume_prepare(struct drm_i915_private *dev_priv,
1057 bool rpm_resume)
97bea207 1058{
414de7a0 1059 hsw_disable_pc8(dev_priv);
0ab9cfeb
ID
1060
1061 return 0;
97bea207
PZ
1062}
1063
ddeea5b0
ID
1064/*
1065 * Save all Gunit registers that may be lost after a D3 and a subsequent
1066 * S0i[R123] transition. The list of registers needing a save/restore is
1067 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1068 * registers in the following way:
1069 * - Driver: saved/restored by the driver
1070 * - Punit : saved/restored by the Punit firmware
1071 * - No, w/o marking: no need to save/restore, since the register is R/O or
1072 * used internally by the HW in a way that doesn't depend
1073 * keeping the content across a suspend/resume.
1074 * - Debug : used for debugging
1075 *
1076 * We save/restore all registers marked with 'Driver', with the following
1077 * exceptions:
1078 * - Registers out of use, including also registers marked with 'Debug'.
1079 * These have no effect on the driver's operation, so we don't save/restore
1080 * them to reduce the overhead.
1081 * - Registers that are fully setup by an initialization function called from
1082 * the resume path. For example many clock gating and RPS/RC6 registers.
1083 * - Registers that provide the right functionality with their reset defaults.
1084 *
1085 * TODO: Except for registers that based on the above 3 criteria can be safely
1086 * ignored, we save/restore all others, practically treating the HW context as
1087 * a black-box for the driver. Further investigation is needed to reduce the
1088 * saved/restored registers even further, by following the same 3 criteria.
1089 */
1090static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1091{
1092 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1093 int i;
1094
1095 /* GAM 0x4000-0x4770 */
1096 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1097 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1098 s->arb_mode = I915_READ(ARB_MODE);
1099 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1100 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1101
1102 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1103 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1104
1105 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1106 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1107
1108 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1109 s->ecochk = I915_READ(GAM_ECOCHK);
1110 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1111 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1112
1113 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1114
1115 /* MBC 0x9024-0x91D0, 0x8500 */
1116 s->g3dctl = I915_READ(VLV_G3DCTL);
1117 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1118 s->mbctl = I915_READ(GEN6_MBCTL);
1119
1120 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1121 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1122 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1123 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1124 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1125 s->rstctl = I915_READ(GEN6_RSTCTL);
1126 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1127
1128 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1129 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1130 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1131 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1132 s->ecobus = I915_READ(ECOBUS);
1133 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1134 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1135 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1136 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1137 s->rcedata = I915_READ(VLV_RCEDATA);
1138 s->spare2gh = I915_READ(VLV_SPAREG2H);
1139
1140 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1141 s->gt_imr = I915_READ(GTIMR);
1142 s->gt_ier = I915_READ(GTIER);
1143 s->pm_imr = I915_READ(GEN6_PMIMR);
1144 s->pm_ier = I915_READ(GEN6_PMIER);
1145
1146 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1147 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1148
1149 /* GT SA CZ domain, 0x100000-0x138124 */
1150 s->tilectl = I915_READ(TILECTL);
1151 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1152 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1153 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1154 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1155
1156 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1157 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1158 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1159 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1160
1161 /*
1162 * Not saving any of:
1163 * DFT, 0x9800-0x9EC0
1164 * SARB, 0xB000-0xB1FC
1165 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1166 * PCI CFG
1167 */
1168}
1169
1170static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1171{
1172 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1173 u32 val;
1174 int i;
1175
1176 /* GAM 0x4000-0x4770 */
1177 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1178 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1179 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1180 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1181 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1182
1183 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1184 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1185
1186 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1187 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1188
1189 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1190 I915_WRITE(GAM_ECOCHK, s->ecochk);
1191 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1192 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1193
1194 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1195
1196 /* MBC 0x9024-0x91D0, 0x8500 */
1197 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1198 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1199 I915_WRITE(GEN6_MBCTL, s->mbctl);
1200
1201 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1202 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1203 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1204 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1205 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1206 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1207 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1208
1209 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1210 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1211 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1212 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1213 I915_WRITE(ECOBUS, s->ecobus);
1214 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1215 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1216 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1217 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1218 I915_WRITE(VLV_RCEDATA, s->rcedata);
1219 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1220
1221 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1222 I915_WRITE(GTIMR, s->gt_imr);
1223 I915_WRITE(GTIER, s->gt_ier);
1224 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1225 I915_WRITE(GEN6_PMIER, s->pm_ier);
1226
1227 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1228 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1229
1230 /* GT SA CZ domain, 0x100000-0x138124 */
1231 I915_WRITE(TILECTL, s->tilectl);
1232 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1233 /*
1234 * Preserve the GT allow wake and GFX force clock bit, they are not
1235 * be restored, as they are used to control the s0ix suspend/resume
1236 * sequence by the caller.
1237 */
1238 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1239 val &= VLV_GTLC_ALLOWWAKEREQ;
1240 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1241 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1242
1243 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1244 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1245 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1246 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1247
1248 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1249
1250 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1251 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1252 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1253 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1254}
1255
650ad970
ID
1256int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1257{
1258 u32 val;
1259 int err;
1260
1261 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1262 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1263
1264#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1265 /* Wait for a previous force-off to settle */
1266 if (force_on) {
8d4eee9c 1267 err = wait_for(!COND, 20);
650ad970
ID
1268 if (err) {
1269 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1270 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1271 return err;
1272 }
1273 }
1274
1275 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1276 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1277 if (force_on)
1278 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1279 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1280
1281 if (!force_on)
1282 return 0;
1283
8d4eee9c 1284 err = wait_for(COND, 20);
650ad970
ID
1285 if (err)
1286 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1287 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1288
1289 return err;
1290#undef COND
1291}
1292
ddeea5b0
ID
1293static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1294{
1295 u32 val;
1296 int err = 0;
1297
1298 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1299 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1300 if (allow)
1301 val |= VLV_GTLC_ALLOWWAKEREQ;
1302 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1303 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1304
1305#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1306 allow)
1307 err = wait_for(COND, 1);
1308 if (err)
1309 DRM_ERROR("timeout disabling GT waking\n");
1310 return err;
1311#undef COND
1312}
1313
1314static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1315 bool wait_for_on)
1316{
1317 u32 mask;
1318 u32 val;
1319 int err;
1320
1321 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1322 val = wait_for_on ? mask : 0;
1323#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1324 if (COND)
1325 return 0;
1326
1327 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1328 wait_for_on ? "on" : "off",
1329 I915_READ(VLV_GTLC_PW_STATUS));
1330
1331 /*
1332 * RC6 transitioning can be delayed up to 2 msec (see
1333 * valleyview_enable_rps), use 3 msec for safety.
1334 */
1335 err = wait_for(COND, 3);
1336 if (err)
1337 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1338 wait_for_on ? "on" : "off");
1339
1340 return err;
1341#undef COND
1342}
1343
1344static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1345{
1346 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1347 return;
1348
1349 DRM_ERROR("GT register access while GT waking disabled\n");
1350 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1351}
1352
ebc32824 1353static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
ddeea5b0
ID
1354{
1355 u32 mask;
1356 int err;
1357
1358 /*
1359 * Bspec defines the following GT well on flags as debug only, so
1360 * don't treat them as hard failures.
1361 */
1362 (void)vlv_wait_for_gt_wells(dev_priv, false);
1363
1364 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1365 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1366
1367 vlv_check_no_gt_access(dev_priv);
1368
1369 err = vlv_force_gfx_clock(dev_priv, true);
1370 if (err)
1371 goto err1;
1372
1373 err = vlv_allow_gt_wake(dev_priv, false);
1374 if (err)
1375 goto err2;
1376 vlv_save_gunit_s0ix_state(dev_priv);
1377
1378 err = vlv_force_gfx_clock(dev_priv, false);
1379 if (err)
1380 goto err2;
1381
1382 return 0;
1383
1384err2:
1385 /* For safety always re-enable waking and disable gfx clock forcing */
1386 vlv_allow_gt_wake(dev_priv, true);
1387err1:
1388 vlv_force_gfx_clock(dev_priv, false);
1389
1390 return err;
1391}
1392
016970be
SK
1393static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1394 bool rpm_resume)
ddeea5b0
ID
1395{
1396 struct drm_device *dev = dev_priv->dev;
1397 int err;
1398 int ret;
1399
1400 /*
1401 * If any of the steps fail just try to continue, that's the best we
1402 * can do at this point. Return the first error code (which will also
1403 * leave RPM permanently disabled).
1404 */
1405 ret = vlv_force_gfx_clock(dev_priv, true);
1406
1407 vlv_restore_gunit_s0ix_state(dev_priv);
1408
1409 err = vlv_allow_gt_wake(dev_priv, true);
1410 if (!ret)
1411 ret = err;
1412
1413 err = vlv_force_gfx_clock(dev_priv, false);
1414 if (!ret)
1415 ret = err;
1416
1417 vlv_check_no_gt_access(dev_priv);
1418
016970be
SK
1419 if (rpm_resume) {
1420 intel_init_clock_gating(dev);
1421 i915_gem_restore_fences(dev);
1422 }
ddeea5b0
ID
1423
1424 return ret;
1425}
1426
97bea207 1427static int intel_runtime_suspend(struct device *device)
8a187455
PZ
1428{
1429 struct pci_dev *pdev = to_pci_dev(device);
1430 struct drm_device *dev = pci_get_drvdata(pdev);
1431 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1432 int ret;
8a187455 1433
aeab0b5a 1434 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
c6df39b5
ID
1435 return -ENODEV;
1436
604effb7
ID
1437 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1438 return -ENODEV;
1439
e998c40f 1440 assert_force_wake_inactive(dev_priv);
8a187455
PZ
1441
1442 DRM_DEBUG_KMS("Suspending device\n");
1443
d6102977
ID
1444 /*
1445 * We could deadlock here in case another thread holding struct_mutex
1446 * calls RPM suspend concurrently, since the RPM suspend will wait
1447 * first for this RPM suspend to finish. In this case the concurrent
1448 * RPM resume will be followed by its RPM suspend counterpart. Still
1449 * for consistency return -EAGAIN, which will reschedule this suspend.
1450 */
1451 if (!mutex_trylock(&dev->struct_mutex)) {
1452 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1453 /*
1454 * Bump the expiration timestamp, otherwise the suspend won't
1455 * be rescheduled.
1456 */
1457 pm_runtime_mark_last_busy(device);
1458
1459 return -EAGAIN;
1460 }
1461 /*
1462 * We are safe here against re-faults, since the fault handler takes
1463 * an RPM reference.
1464 */
1465 i915_gem_release_all_mmaps(dev_priv);
1466 mutex_unlock(&dev->struct_mutex);
1467
9486db61
ID
1468 /*
1469 * rps.work can't be rearmed here, since we get here only after making
1470 * sure the GPU is idle and the RPS freq is set to the minimum. See
1471 * intel_mark_idle().
1472 */
1473 cancel_work_sync(&dev_priv->rps.work);
b963291c 1474 intel_runtime_pm_disable_interrupts(dev_priv);
b5478bcd 1475
ebc32824 1476 ret = intel_suspend_complete(dev_priv);
0ab9cfeb
ID
1477 if (ret) {
1478 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
b963291c 1479 intel_runtime_pm_enable_interrupts(dev_priv);
0ab9cfeb
ID
1480
1481 return ret;
1482 }
a8a8bd54 1483
16a3d6ef 1484 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
8a187455 1485 dev_priv->pm.suspended = true;
1fb2362b
KCA
1486
1487 /*
c8a0bd42
PZ
1488 * FIXME: We really should find a document that references the arguments
1489 * used below!
1fb2362b 1490 */
c8a0bd42
PZ
1491 if (IS_HASWELL(dev)) {
1492 /*
1493 * current versions of firmware which depend on this opregion
1494 * notification have repurposed the D1 definition to mean
1495 * "runtime suspended" vs. what you would normally expect (D3)
1496 * to distinguish it from notifications that might be sent via
1497 * the suspend path.
1498 */
1499 intel_opregion_notify_adapter(dev, PCI_D1);
1500 } else {
1501 /*
1502 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1503 * being detected, and the call we do at intel_runtime_resume()
1504 * won't be able to restore them. Since PCI_D3hot matches the
1505 * actual specification and appears to be working, use it. Let's
1506 * assume the other non-Haswell platforms will stay the same as
1507 * Broadwell.
1508 */
1509 intel_opregion_notify_adapter(dev, PCI_D3hot);
1510 }
8a187455 1511
a8a8bd54 1512 DRM_DEBUG_KMS("Device suspended\n");
8a187455
PZ
1513 return 0;
1514}
1515
97bea207 1516static int intel_runtime_resume(struct device *device)
8a187455
PZ
1517{
1518 struct pci_dev *pdev = to_pci_dev(device);
1519 struct drm_device *dev = pci_get_drvdata(pdev);
1520 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1521 int ret;
8a187455 1522
604effb7
ID
1523 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1524 return -ENODEV;
8a187455
PZ
1525
1526 DRM_DEBUG_KMS("Resuming device\n");
1527
cd2e9e90 1528 intel_opregion_notify_adapter(dev, PCI_D0);
8a187455
PZ
1529 dev_priv->pm.suspended = false;
1530
016970be 1531 ret = intel_resume_prepare(dev_priv, true);
0ab9cfeb
ID
1532 /*
1533 * No point of rolling back things in case of an error, as the best
1534 * we can do is to hope that things will still work (and disable RPM).
1535 */
92b806d3
ID
1536 i915_gem_init_swizzling(dev);
1537 gen6_update_ring_freq(dev);
1538
b963291c 1539 intel_runtime_pm_enable_interrupts(dev_priv);
9486db61 1540 intel_reset_gt_powersave(dev);
b5478bcd 1541
0ab9cfeb
ID
1542 if (ret)
1543 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1544 else
1545 DRM_DEBUG_KMS("Device resumed\n");
1546
1547 return ret;
8a187455
PZ
1548}
1549
016970be
SK
1550/*
1551 * This function implements common functionality of runtime and system
1552 * suspend sequence.
1553 */
ebc32824
SK
1554static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1555{
1556 struct drm_device *dev = dev_priv->dev;
1557 int ret;
1558
604effb7 1559 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ebc32824 1560 ret = hsw_suspend_complete(dev_priv);
604effb7 1561 else if (IS_VALLEYVIEW(dev))
ebc32824 1562 ret = vlv_suspend_complete(dev_priv);
604effb7
ID
1563 else
1564 ret = 0;
ebc32824
SK
1565
1566 return ret;
1567}
1568
016970be
SK
1569/*
1570 * This function implements common functionality of runtime and system
1571 * resume sequence. Variable rpm_resume used for implementing different
1572 * code paths.
1573 */
1574static int intel_resume_prepare(struct drm_i915_private *dev_priv,
1575 bool rpm_resume)
ebc32824
SK
1576{
1577 struct drm_device *dev = dev_priv->dev;
1578 int ret;
1579
604effb7 1580 if (IS_GEN6(dev))
016970be 1581 ret = snb_resume_prepare(dev_priv, rpm_resume);
604effb7 1582 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
016970be 1583 ret = hsw_resume_prepare(dev_priv, rpm_resume);
604effb7 1584 else if (IS_VALLEYVIEW(dev))
016970be 1585 ret = vlv_resume_prepare(dev_priv, rpm_resume);
604effb7
ID
1586 else
1587 ret = 0;
ebc32824
SK
1588
1589 return ret;
1590}
1591
b4b78d12 1592static const struct dev_pm_ops i915_pm_ops = {
0206e353 1593 .suspend = i915_pm_suspend,
76c4b250
ID
1594 .suspend_late = i915_pm_suspend_late,
1595 .resume_early = i915_pm_resume_early,
0206e353
AJ
1596 .resume = i915_pm_resume,
1597 .freeze = i915_pm_freeze,
76c4b250 1598 .thaw_early = i915_pm_thaw_early,
0206e353
AJ
1599 .thaw = i915_pm_thaw,
1600 .poweroff = i915_pm_poweroff,
76c4b250 1601 .restore_early = i915_pm_resume_early,
0206e353 1602 .restore = i915_pm_resume,
97bea207
PZ
1603 .runtime_suspend = intel_runtime_suspend,
1604 .runtime_resume = intel_runtime_resume,
cbda12d7
ZW
1605};
1606
78b68556 1607static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1608 .fault = i915_gem_fault,
ab00b3e5
JB
1609 .open = drm_gem_vm_open,
1610 .close = drm_gem_vm_close,
de151cf6
JB
1611};
1612
e08e96de
AV
1613static const struct file_operations i915_driver_fops = {
1614 .owner = THIS_MODULE,
1615 .open = drm_open,
1616 .release = drm_release,
1617 .unlocked_ioctl = drm_ioctl,
1618 .mmap = drm_gem_mmap,
1619 .poll = drm_poll,
e08e96de
AV
1620 .read = drm_read,
1621#ifdef CONFIG_COMPAT
1622 .compat_ioctl = i915_compat_ioctl,
1623#endif
1624 .llseek = noop_llseek,
1625};
1626
1da177e4 1627static struct drm_driver driver = {
0c54781b
MW
1628 /* Don't use MTRRs here; the Xserver or userspace app should
1629 * deal with them for Intel hardware.
792d2b9a 1630 */
673a394b 1631 .driver_features =
24986ee0 1632 DRIVER_USE_AGP |
10ba5012
KH
1633 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1634 DRIVER_RENDER,
22eae947 1635 .load = i915_driver_load,
ba8bbcf6 1636 .unload = i915_driver_unload,
673a394b 1637 .open = i915_driver_open,
22eae947
DA
1638 .lastclose = i915_driver_lastclose,
1639 .preclose = i915_driver_preclose,
673a394b 1640 .postclose = i915_driver_postclose,
915b4d11 1641 .set_busid = drm_pci_set_busid,
d8e29209
RW
1642
1643 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1644 .suspend = i915_suspend,
76c4b250 1645 .resume = i915_resume_legacy,
d8e29209 1646
cda17380 1647 .device_is_agp = i915_driver_device_is_agp,
7c1c2871
DA
1648 .master_create = i915_master_create,
1649 .master_destroy = i915_master_destroy,
955b12de 1650#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1651 .debugfs_init = i915_debugfs_init,
1652 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1653#endif
673a394b 1654 .gem_free_object = i915_gem_free_object,
de151cf6 1655 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1656
1657 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1658 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1659 .gem_prime_export = i915_gem_prime_export,
1660 .gem_prime_import = i915_gem_prime_import,
1661
ff72145b
DA
1662 .dumb_create = i915_gem_dumb_create,
1663 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 1664 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 1665 .ioctls = i915_ioctls,
e08e96de 1666 .fops = &i915_driver_fops,
22eae947
DA
1667 .name = DRIVER_NAME,
1668 .desc = DRIVER_DESC,
1669 .date = DRIVER_DATE,
1670 .major = DRIVER_MAJOR,
1671 .minor = DRIVER_MINOR,
1672 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1673};
1674
8410ea3b
DA
1675static struct pci_driver i915_pci_driver = {
1676 .name = DRIVER_NAME,
1677 .id_table = pciidlist,
1678 .probe = i915_pci_probe,
1679 .remove = i915_pci_remove,
1680 .driver.pm = &i915_pm_ops,
1681};
1682
1da177e4
LT
1683static int __init i915_init(void)
1684{
1685 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1686
1687 /*
1688 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1689 * explicitly disabled with the module pararmeter.
1690 *
1691 * Otherwise, just follow the parameter (defaulting to off).
1692 *
1693 * Allow optional vga_text_mode_force boot option to override
1694 * the default behavior.
1695 */
1696#if defined(CONFIG_DRM_I915_KMS)
d330a953 1697 if (i915.modeset != 0)
79e53945
JB
1698 driver.driver_features |= DRIVER_MODESET;
1699#endif
d330a953 1700 if (i915.modeset == 1)
79e53945
JB
1701 driver.driver_features |= DRIVER_MODESET;
1702
1703#ifdef CONFIG_VGA_CONSOLE
d330a953 1704 if (vgacon_text_force() && i915.modeset == -1)
79e53945
JB
1705 driver.driver_features &= ~DRIVER_MODESET;
1706#endif
1707
b30324ad 1708 if (!(driver.driver_features & DRIVER_MODESET)) {
3885c6bb 1709 driver.get_vblank_timestamp = NULL;
b30324ad
DV
1710#ifndef CONFIG_DRM_I915_UMS
1711 /* Silently fail loading to not upset userspace. */
c9cd7b65 1712 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
b30324ad
DV
1713 return 0;
1714#endif
1715 }
3885c6bb 1716
8410ea3b 1717 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1718}
1719
1720static void __exit i915_exit(void)
1721{
b33ecdd1
DV
1722#ifndef CONFIG_DRM_I915_UMS
1723 if (!(driver.driver_features & DRIVER_MODESET))
1724 return; /* Never loaded a driver. */
1725#endif
1726
8410ea3b 1727 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1728}
1729
1730module_init(i915_init);
1731module_exit(i915_exit);
1732
0a6d1631 1733MODULE_AUTHOR("Tungsten Graphics, Inc.");
1eab9234 1734MODULE_AUTHOR("Intel Corporation");
0a6d1631 1735
b5e89ed5 1736MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1737MODULE_LICENSE("GPL and additional rights");
This page took 1.02631 seconds and 5 git commands to generate.